]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/brcm80211/brcmfmac/sdio.c
hostap: Delete an unnecessary check before the function call "kfree"
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / brcm80211 / brcmfmac / sdio.c
CommitLineData
5b435de0
AS
1/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/kthread.h>
20#include <linux/printk.h>
21#include <linux/pci_ids.h>
22#include <linux/netdevice.h>
23#include <linux/interrupt.h>
24#include <linux/sched.h>
25#include <linux/mmc/sdio.h>
cb7cf7be 26#include <linux/mmc/sdio_ids.h>
5b435de0
AS
27#include <linux/mmc/sdio_func.h>
28#include <linux/mmc/card.h>
29#include <linux/semaphore.h>
30#include <linux/firmware.h>
b7a57e76 31#include <linux/module.h>
99ba15cd 32#include <linux/bcma/bcma.h>
4fc0d016 33#include <linux/debugfs.h>
8dc01811 34#include <linux/vmalloc.h>
668761ac 35#include <linux/platform_data/brcmfmac-sdio.h>
8da9d2c8 36#include <linux/moduleparam.h>
5b435de0
AS
37#include <asm/unaligned.h>
38#include <defs.h>
39#include <brcmu_wifi.h>
40#include <brcmu_utils.h>
41#include <brcm_hw_ids.h>
42#include <soc.h>
888bf76e 43#include "sdio.h"
20c9c9bc 44#include "chip.h"
dabedab9 45#include "firmware.h"
5b435de0 46
4dd8b26a
HM
47#define DCMD_RESP_TIMEOUT 2000 /* In milli second */
48#define CTL_DONE_TIMEOUT 2000 /* In milli second */
5b435de0 49
8ae74654 50#ifdef DEBUG
5b435de0
AS
51
52#define BRCMF_TRAP_INFO_SIZE 80
53
54#define CBUF_LEN (128)
55
4fc0d016
AS
56/* Device console log buffer state */
57#define CONSOLE_BUFFER_MAX 2024
58
5b435de0
AS
59struct rte_log_le {
60 __le32 buf; /* Can't be pointer on (64-bit) hosts */
61 __le32 buf_size;
62 __le32 idx;
63 char *_buf_compat; /* Redundant pointer for backward compat. */
64};
65
66struct rte_console {
67 /* Virtual UART
68 * When there is no UART (e.g. Quickturn),
69 * the host should write a complete
70 * input line directly into cbuf and then write
71 * the length into vcons_in.
72 * This may also be used when there is a real UART
73 * (at risk of conflicting with
74 * the real UART). vcons_out is currently unused.
75 */
76 uint vcons_in;
77 uint vcons_out;
78
79 /* Output (logging) buffer
80 * Console output is written to a ring buffer log_buf at index log_idx.
81 * The host may read the output when it sees log_idx advance.
82 * Output will be lost if the output wraps around faster than the host
83 * polls.
84 */
85 struct rte_log_le log_le;
86
87 /* Console input line buffer
88 * Characters are read one at a time into cbuf
89 * until <CR> is received, then
90 * the buffer is processed as a command line.
91 * Also used for virtual UART.
92 */
93 uint cbuf_idx;
94 char cbuf[CBUF_LEN];
95};
96
8ae74654 97#endif /* DEBUG */
5b435de0
AS
98#include <chipcommon.h>
99
d14f78b9 100#include "bus.h"
a8e8ed34 101#include "debug.h"
40c1c249 102#include "tracepoint.h"
5b435de0
AS
103
104#define TXQLEN 2048 /* bulk tx queue length */
105#define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
106#define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
107#define PRIOMASK 7
108
109#define TXRETRIES 2 /* # of retries for tx frames */
110
111#define BRCMF_RXBOUND 50 /* Default for max rx frames in
112 one scheduling */
113
114#define BRCMF_TXBOUND 20 /* Default for max tx frames in
115 one scheduling */
116
117#define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
118
119#define MEMBLOCK 2048 /* Block size used for downloading
120 of dongle image */
121#define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
122 biggest possible glom */
123
124#define BRCMF_FIRSTREAD (1 << 6)
125
126
127/* SBSDIO_DEVICE_CTL */
128
129/* 1: device will assert busy signal when receiving CMD53 */
130#define SBSDIO_DEVCTL_SETBUSY 0x01
131/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
132#define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
133/* 1: mask all interrupts to host except the chipActive (rev 8) */
134#define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
135/* 1: isolate internal sdio signals, put external pads in tri-state; requires
136 * sdio bus power cycle to clear (rev 9) */
137#define SBSDIO_DEVCTL_PADS_ISO 0x08
138/* Force SD->SB reset mapping (rev 11) */
139#define SBSDIO_DEVCTL_SB_RST_CTL 0x30
140/* Determined by CoreControl bit */
141#define SBSDIO_DEVCTL_RST_CORECTL 0x00
142/* Force backplane reset */
143#define SBSDIO_DEVCTL_RST_BPRESET 0x10
144/* Force no backplane reset */
145#define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
146
5b435de0
AS
147/* direct(mapped) cis space */
148
149/* MAPPED common CIS address */
150#define SBSDIO_CIS_BASE_COMMON 0x1000
151/* maximum bytes in one CIS */
152#define SBSDIO_CIS_SIZE_LIMIT 0x200
153/* cis offset addr is < 17 bits */
154#define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
155
156/* manfid tuple length, include tuple, link bytes */
157#define SBSDIO_CIS_MANFID_TUPLE_LEN 6
158
cb7cf7be
AS
159#define CORE_BUS_REG(base, field) \
160 (base + offsetof(struct sdpcmd_regs, field))
161
162/* SDIO function 1 register CHIPCLKCSR */
163/* Force ALP request to backplane */
164#define SBSDIO_FORCE_ALP 0x01
165/* Force HT request to backplane */
166#define SBSDIO_FORCE_HT 0x02
167/* Force ILP request to backplane */
168#define SBSDIO_FORCE_ILP 0x04
169/* Make ALP ready (power up xtal) */
170#define SBSDIO_ALP_AVAIL_REQ 0x08
171/* Make HT ready (power up PLL) */
172#define SBSDIO_HT_AVAIL_REQ 0x10
173/* Squelch clock requests from HW */
174#define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
175/* Status: ALP is ready */
176#define SBSDIO_ALP_AVAIL 0x40
177/* Status: HT is ready */
178#define SBSDIO_HT_AVAIL 0x80
8a385ba5 179#define SBSDIO_CSR_MASK 0x1F
cb7cf7be
AS
180#define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
181#define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
182#define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
183#define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
184#define SBSDIO_CLKAV(regval, alponly) \
185 (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
186
5b435de0
AS
187/* intstatus */
188#define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
189#define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
190#define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
191#define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
192#define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
193#define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
194#define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
195#define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
196#define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
197#define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
198#define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
199#define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
200#define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
201#define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
202#define I_PC (1 << 10) /* descriptor error */
203#define I_PD (1 << 11) /* data error */
204#define I_DE (1 << 12) /* Descriptor protocol Error */
205#define I_RU (1 << 13) /* Receive descriptor Underflow */
206#define I_RO (1 << 14) /* Receive fifo Overflow */
207#define I_XU (1 << 15) /* Transmit fifo Underflow */
208#define I_RI (1 << 16) /* Receive Interrupt */
209#define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
210#define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
211#define I_XI (1 << 24) /* Transmit Interrupt */
212#define I_RF_TERM (1 << 25) /* Read Frame Terminate */
213#define I_WF_TERM (1 << 26) /* Write Frame Terminate */
214#define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
215#define I_SBINT (1 << 28) /* sbintstatus Interrupt */
216#define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
217#define I_SRESET (1 << 30) /* CCCR RES interrupt */
218#define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
219#define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
220#define I_DMA (I_RI | I_XI | I_ERRORS)
221
222/* corecontrol */
223#define CC_CISRDY (1 << 0) /* CIS Ready */
224#define CC_BPRESEN (1 << 1) /* CCCR RES signal */
225#define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
226#define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
227#define CC_XMTDATAAVAIL_MODE (1 << 4)
228#define CC_XMTDATAAVAIL_CTRL (1 << 5)
229
230/* SDA_FRAMECTRL */
231#define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
232#define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
233#define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
234#define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
235
5b435de0
AS
236/*
237 * Software allocation of To SB Mailbox resources
238 */
239
240/* tosbmailbox bits corresponding to intstatus bits */
241#define SMB_NAK (1 << 0) /* Frame NAK */
242#define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
243#define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
244#define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
245
246/* tosbmailboxdata */
247#define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
248
249/*
250 * Software allocation of To Host Mailbox resources
251 */
252
253/* intstatus bits */
254#define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
255#define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
256#define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
257#define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
258
259/* tohostmailboxdata */
260#define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
261#define HMB_DATA_DEVREADY 2 /* talk to host after enable */
262#define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
263#define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
264
265#define HMB_DATA_FCDATA_MASK 0xff000000
266#define HMB_DATA_FCDATA_SHIFT 24
267
268#define HMB_DATA_VERSION_MASK 0x00ff0000
269#define HMB_DATA_VERSION_SHIFT 16
270
271/*
272 * Software-defined protocol header
273 */
274
275/* Current protocol version */
276#define SDPCM_PROT_VERSION 4
277
5b435de0
AS
278/*
279 * Shared structure between dongle and the host.
280 * The structure contains pointers to trap or assert information.
281 */
4fc0d016 282#define SDPCM_SHARED_VERSION 0x0003
5b435de0
AS
283#define SDPCM_SHARED_VERSION_MASK 0x00FF
284#define SDPCM_SHARED_ASSERT_BUILT 0x0100
285#define SDPCM_SHARED_ASSERT 0x0200
286#define SDPCM_SHARED_TRAP 0x0400
287
288/* Space for header read, limit for data packets */
289#define MAX_HDR_READ (1 << 6)
290#define MAX_RX_DATASZ 2048
291
5b435de0
AS
292/* Bump up limit on waiting for HT to account for first startup;
293 * if the image is doing a CRC calculation before programming the PMU
294 * for HT availability, it could take a couple hundred ms more, so
295 * max out at a 1 second (1000000us).
296 */
297#undef PMU_MAX_TRANSITION_DLY
298#define PMU_MAX_TRANSITION_DLY 1000000
299
300/* Value for ChipClockCSR during initial setup */
301#define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
302 SBSDIO_ALP_AVAIL_REQ)
303
304/* Flags for SDH calls */
305#define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
306
382a9e0f
FL
307#define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
308 * when idle
309 */
310#define BRCMF_IDLE_INTERVAL 1
311
4a3da990
PH
312#define KSO_WAIT_US 50
313#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
314
5b435de0
AS
315/*
316 * Conversion of 802.1D priority to precedence level
317 */
318static uint prio2prec(u32 prio)
319{
320 return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
321 (prio^2) : prio;
322}
323
8ae74654 324#ifdef DEBUG
5b435de0
AS
325/* Device console log buffer state */
326struct brcmf_console {
327 uint count; /* Poll interval msec counter */
328 uint log_addr; /* Log struct address (fixed) */
329 struct rte_log_le log_le; /* Log struct (host copy) */
330 uint bufsize; /* Size of log buffer */
331 u8 *buf; /* Log buffer (host copy) */
332 uint last; /* Last buffer read index */
333};
4fc0d016
AS
334
335struct brcmf_trap_info {
336 __le32 type;
337 __le32 epc;
338 __le32 cpsr;
339 __le32 spsr;
340 __le32 r0; /* a1 */
341 __le32 r1; /* a2 */
342 __le32 r2; /* a3 */
343 __le32 r3; /* a4 */
344 __le32 r4; /* v1 */
345 __le32 r5; /* v2 */
346 __le32 r6; /* v3 */
347 __le32 r7; /* v4 */
348 __le32 r8; /* v5 */
349 __le32 r9; /* sb/v6 */
350 __le32 r10; /* sl/v7 */
351 __le32 r11; /* fp/v8 */
352 __le32 r12; /* ip */
353 __le32 r13; /* sp */
354 __le32 r14; /* lr */
355 __le32 pc; /* r15 */
356};
8ae74654 357#endif /* DEBUG */
5b435de0
AS
358
359struct sdpcm_shared {
360 u32 flags;
361 u32 trap_addr;
362 u32 assert_exp_addr;
363 u32 assert_file_addr;
364 u32 assert_line;
365 u32 console_addr; /* Address of struct rte_console */
366 u32 msgtrace_addr;
367 u8 tag[32];
4fc0d016 368 u32 brpt_addr;
5b435de0
AS
369};
370
371struct sdpcm_shared_le {
372 __le32 flags;
373 __le32 trap_addr;
374 __le32 assert_exp_addr;
375 __le32 assert_file_addr;
376 __le32 assert_line;
377 __le32 console_addr; /* Address of struct rte_console */
378 __le32 msgtrace_addr;
379 u8 tag[32];
4fc0d016 380 __le32 brpt_addr;
5b435de0
AS
381};
382
6bc52319
FL
383/* dongle SDIO bus specific header info */
384struct brcmf_sdio_hdrinfo {
4754fcee
FL
385 u8 seq_num;
386 u8 channel;
387 u16 len;
388 u16 len_left;
389 u16 len_nxtfrm;
390 u8 dat_offset;
8da9d2c8
FL
391 bool lastfrm;
392 u16 tail_pad;
4754fcee 393};
5b435de0 394
82d957e0
AS
395/*
396 * hold counter variables
397 */
398struct brcmf_sdio_count {
399 uint intrcount; /* Count of device interrupt callbacks */
400 uint lastintrs; /* Count as of last watchdog timer */
401 uint pollcnt; /* Count of active polls */
402 uint regfails; /* Count of R_REG failures */
403 uint tx_sderrs; /* Count of tx attempts with sd errors */
404 uint fcqueued; /* Tx packets that got queued */
405 uint rxrtx; /* Count of rtx requests (NAK to dongle) */
406 uint rx_toolong; /* Receive frames too long to receive */
407 uint rxc_errors; /* SDIO errors when reading control frames */
408 uint rx_hdrfail; /* SDIO errors on header reads */
409 uint rx_badhdr; /* Bad received headers (roosync?) */
410 uint rx_badseq; /* Mismatched rx sequence number */
411 uint fc_rcvd; /* Number of flow-control events received */
412 uint fc_xoff; /* Number which turned on flow-control */
413 uint fc_xon; /* Number which turned off flow-control */
414 uint rxglomfail; /* Failed deglom attempts */
415 uint rxglomframes; /* Number of glom frames (superframes) */
416 uint rxglompkts; /* Number of packets from glom frames */
417 uint f2rxhdrs; /* Number of header reads */
418 uint f2rxdata; /* Number of frame data reads */
419 uint f2txdata; /* Number of f2 frame writes */
420 uint f1regdata; /* Number of f1 register accesses */
421 uint tickcnt; /* Number of watchdog been schedule */
422 ulong tx_ctlerrs; /* Err of sending ctrl frames */
423 ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
424 ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
425 ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
426 ulong rx_readahead_cnt; /* packets where header read-ahead was used */
427};
428
5b435de0 429/* misc chip info needed by some of the routines */
5b435de0 430/* Private data for SDIO bus interaction */
e92eedf4 431struct brcmf_sdio {
5b435de0 432 struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
9cf218fc 433 struct brcmf_chip *ci; /* Chip info struct */
5b435de0
AS
434
435 u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
436
437 u32 hostintmask; /* Copy of Host Interrupt Mask */
4531603a
FL
438 atomic_t intstatus; /* Intstatus bits (events) pending */
439 atomic_t fcstate; /* State of dongle flow-control */
5b435de0
AS
440
441 uint blocksize; /* Block size of SDIO transfers */
442 uint roundup; /* Max roundup limit */
443
444 struct pktq txq; /* Queue length used for flow-control */
445 u8 flowcontrol; /* per prio flow control bitmask */
446 u8 tx_seq; /* Transmit sequence number (next) */
447 u8 tx_max; /* Maximum transmit sequence allowed */
448
9b2d2f2a 449 u8 *hdrbuf; /* buffer for handling rx frame */
5b435de0 450 u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
5b435de0 451 u8 rx_seq; /* Receive sequence number (expected) */
6bc52319 452 struct brcmf_sdio_hdrinfo cur_read;
4754fcee 453 /* info of current read frame */
5b435de0 454 bool rxskip; /* Skip receive (awaiting NAK ACK) */
4754fcee 455 bool rxpending; /* Data frame pending in dongle */
5b435de0
AS
456
457 uint rxbound; /* Rx frames to read before resched */
458 uint txbound; /* Tx frames to send before resched */
459 uint txminmax;
460
461 struct sk_buff *glomd; /* Packet containing glomming descriptor */
b83db862 462 struct sk_buff_head glom; /* Packet list for glommed superframe */
5b435de0
AS
463 uint glomerr; /* Glom packet read errors */
464
465 u8 *rxbuf; /* Buffer for receiving control packets */
466 uint rxblen; /* Allocated length of rxbuf */
467 u8 *rxctl; /* Aligned pointer into rxbuf */
dd43a01c 468 u8 *rxctl_orig; /* pointer for freeing rxctl */
5b435de0 469 uint rxlen; /* Length of valid data in buffer */
dd43a01c 470 spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
5b435de0
AS
471
472 u8 sdpcm_ver; /* Bus protocol reported by dongle */
473
474 bool intr; /* Use interrupts */
475 bool poll; /* Use polling */
1d382273 476 atomic_t ipend; /* Device interrupt is pending */
5b435de0
AS
477 uint spurious; /* Count of spurious interrupts */
478 uint pollrate; /* Ticks between device polls */
479 uint polltick; /* Tick counter */
5b435de0 480
8ae74654 481#ifdef DEBUG
5b435de0
AS
482 uint console_interval;
483 struct brcmf_console console; /* Console output polling support */
484 uint console_addr; /* Console address from shared struct */
8ae74654 485#endif /* DEBUG */
5b435de0 486
5b435de0
AS
487 uint clkstate; /* State of sd and backplane clock(s) */
488 bool activity; /* Activity flag for clock down */
489 s32 idletime; /* Control for activity timeout */
490 s32 idlecount; /* Activity timeout counter */
491 s32 idleclock; /* How to set bus driver when idle */
5b435de0
AS
492 bool rxflow_mode; /* Rx flow control mode */
493 bool rxflow; /* Is rx flow control on */
494 bool alp_only; /* Don't use HT clock (ALP only) */
5b435de0 495
5b435de0 496 u8 *ctrl_frame_buf;
fed7ec44 497 u16 ctrl_frame_len;
5b435de0 498 bool ctrl_frame_stat;
4dd8b26a 499 int ctrl_frame_err;
5b435de0 500
fed7ec44 501 spinlock_t txq_lock; /* protect bus->txq */
5b435de0
AS
502 wait_queue_head_t ctrl_wait;
503 wait_queue_head_t dcmd_resp_wait;
504
505 struct timer_list timer;
506 struct completion watchdog_wait;
507 struct task_struct *watchdog_tsk;
508 bool wd_timer_valid;
509 uint save_ms;
510
f1e68c2e
FL
511 struct workqueue_struct *brcmf_wq;
512 struct work_struct datawork;
fccfe930 513 atomic_t dpc_tskcnt;
5b435de0 514
c8bf3484 515 bool txoff; /* Transmit flow-controlled */
80969836 516 struct brcmf_sdio_count sdcnt;
4a3da990 517 bool sr_enabled; /* SaveRestore enabled */
706478cb
FL
518
519 u8 tx_hdrlen; /* sdio bus header length for tx packet */
8da9d2c8 520 bool txglom; /* host tx glomming enable flag */
e217d1c8
AS
521 u16 head_align; /* buffer pointer alignment */
522 u16 sgentry_align; /* scatter-gather buffer alignment */
5b435de0
AS
523};
524
5b435de0
AS
525/* clkstate */
526#define CLK_NONE 0
527#define CLK_SDONLY 1
4a3da990 528#define CLK_PENDING 2
5b435de0
AS
529#define CLK_AVAIL 3
530
8ae74654 531#ifdef DEBUG
5b435de0 532static int qcount[NUMPRIO];
8ae74654 533#endif /* DEBUG */
5b435de0 534
668761ac 535#define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
5b435de0
AS
536
537#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
538
539/* Retry count for register access failures */
540static const uint retry_limit = 2;
541
542/* Limit on rounding up frames */
543static const uint max_roundup = 512;
544
545#define ALIGNMENT 4
546
9d7d6f95
FL
547enum brcmf_sdio_frmtype {
548 BRCMF_SDIO_FT_NORMAL,
549 BRCMF_SDIO_FT_SUPER,
550 BRCMF_SDIO_FT_SUB,
551};
552
65d80d0b
AS
553#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
554
555/* SDIO Pad drive strength to select value mappings */
556struct sdiod_drive_str {
557 u8 strength; /* Pad Drive Strength in mA */
558 u8 sel; /* Chip-specific select value */
559};
560
561/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
562static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
563 {32, 0x6},
564 {26, 0x7},
565 {22, 0x4},
566 {16, 0x5},
567 {12, 0x2},
568 {8, 0x3},
569 {4, 0x0},
570 {0, 0x1}
571};
572
573/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
574static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
575 {6, 0x7},
576 {5, 0x6},
577 {4, 0x5},
578 {3, 0x4},
579 {2, 0x2},
580 {1, 0x1},
581 {0, 0x0}
582};
583
584/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
585static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
586 {3, 0x3},
587 {2, 0x2},
588 {1, 0x1},
589 {0, 0x0} };
590
591/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
592static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
593 {16, 0x7},
594 {12, 0x5},
595 {8, 0x3},
596 {4, 0x1}
597};
598
f2c44fe7
HM
599#define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
600#define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
601#define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
602#define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
603#define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
604#define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
605#define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
606#define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
607#define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
608#define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
609#define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
610#define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
8b3a38da
AS
611#define BCM43340_FIRMWARE_NAME "brcm/brcmfmac43340-sdio.bin"
612#define BCM43340_NVRAM_NAME "brcm/brcmfmac43340-sdio.txt"
f2c44fe7
HM
613#define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
614#define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
11e69c36
AS
615#define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
616#define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
bed89b64
FL
617#define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
618#define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
a797ca1e
FL
619#define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
620#define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
f2c44fe7
HM
621
622MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
623MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
624MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
625MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
626MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
627MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
628MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
629MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
630MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
631MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
632MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
633MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
8b3a38da
AS
634MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
635MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
f2c44fe7
HM
636MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
637MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
11e69c36
AS
638MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
639MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
bed89b64
FL
640MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
641MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
a797ca1e
FL
642MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
643MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
f2c44fe7
HM
644
645struct brcmf_firmware_names {
646 u32 chipid;
647 u32 revmsk;
648 const char *bin;
649 const char *nv;
650};
651
652enum brcmf_firmware_type {
653 BRCMF_FIRMWARE_BIN,
654 BRCMF_FIRMWARE_NVRAM
655};
656
657#define BRCMF_FIRMWARE_NVRAM(name) \
658 name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
659
660static const struct brcmf_firmware_names brcmf_fwname_data[] = {
5779ae6a
HM
661 { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
662 { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
663 { BRCM_CC_43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
664 { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
665 { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
666 { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
8b3a38da 667 { BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
5779ae6a
HM
668 { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
669 { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
670 { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
671 { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
f2c44fe7
HM
672};
673
c1b20532
DK
674static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
675 struct brcmf_sdio_dev *sdiodev)
f2c44fe7 676{
bd0e1b1d 677 int i;
46de0683 678 char end;
f2c44fe7
HM
679
680 for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
bd0e1b1d 681 if (brcmf_fwname_data[i].chipid == ci->chip &&
c1b20532
DK
682 brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
683 break;
f2c44fe7 684 }
c1b20532
DK
685
686 if (i == ARRAY_SIZE(brcmf_fwname_data)) {
687 brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
688 return -ENODEV;
689 }
690
691 /* check if firmware path is provided by module parameter */
692 if (brcmf_firmware_path[0] != '\0') {
59dfdd92
RS
693 strlcpy(sdiodev->fw_name, brcmf_firmware_path,
694 sizeof(sdiodev->fw_name));
695 strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
696 sizeof(sdiodev->nvram_name));
46de0683
DK
697
698 end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
699 if (end != '/') {
59dfdd92
RS
700 strlcat(sdiodev->fw_name, "/",
701 sizeof(sdiodev->fw_name));
702 strlcat(sdiodev->nvram_name, "/",
703 sizeof(sdiodev->nvram_name));
46de0683 704 }
c1b20532 705 }
59dfdd92
RS
706 strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
707 sizeof(sdiodev->fw_name));
708 strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
709 sizeof(sdiodev->nvram_name));
c1b20532
DK
710
711 return 0;
f2c44fe7
HM
712}
713
5b435de0
AS
714static void pkt_align(struct sk_buff *p, int len, int align)
715{
716 uint datalign;
717 datalign = (unsigned long)(p->data);
718 datalign = roundup(datalign, (align)) - datalign;
719 if (datalign)
720 skb_pull(p, datalign);
721 __skb_trim(p, len);
722}
723
724/* To check if there's window offered */
e92eedf4 725static bool data_ok(struct brcmf_sdio *bus)
5b435de0
AS
726{
727 return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
728 ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
729}
730
731/*
732 * Reads a register in the SDIO hardware block. This block occupies a series of
733 * adresses on the 32 bit backplane bus.
734 */
cb7cf7be 735static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
5b435de0 736{
cb7cf7be 737 struct brcmf_core *core;
79ae3957 738 int ret;
58692750 739
cb7cf7be
AS
740 core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
741 *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
58692750
FL
742
743 return ret;
5b435de0
AS
744}
745
cb7cf7be 746static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
5b435de0 747{
cb7cf7be 748 struct brcmf_core *core;
e13ce26b 749 int ret;
58692750 750
cb7cf7be
AS
751 core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
752 brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
58692750
FL
753
754 return ret;
5b435de0
AS
755}
756
4a3da990 757static int
82d7f3c1 758brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
4a3da990
PH
759{
760 u8 wr_val = 0, rd_val, cmp_val, bmask;
761 int err = 0;
762 int try_cnt = 0;
763
8a385ba5 764 brcmf_dbg(TRACE, "Enter: on=%d\n", on);
4a3da990
PH
765
766 wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
767 /* 1st KSO write goes to AOS wake up core if device is asleep */
a39be27b
AS
768 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
769 wr_val, &err);
4a3da990
PH
770
771 if (on) {
772 /* device WAKEUP through KSO:
773 * write bit 0 & read back until
774 * both bits 0 (kso bit) & 1 (dev on status) are set
775 */
776 cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
777 SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
778 bmask = cmp_val;
779 usleep_range(2000, 3000);
780 } else {
781 /* Put device to sleep, turn off KSO */
782 cmp_val = 0;
783 /* only check for bit0, bit1(dev on status) may not
784 * get cleared right away
785 */
786 bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
787 }
788
789 do {
790 /* reliable KSO bit set/clr:
791 * the sdiod sleep write access is synced to PMU 32khz clk
792 * just one write attempt may fail,
793 * read it back until it matches written value
794 */
a39be27b
AS
795 rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
796 &err);
4a3da990
PH
797 if (((rd_val & bmask) == cmp_val) && !err)
798 break;
8a385ba5 799
4a3da990 800 udelay(KSO_WAIT_US);
a39be27b
AS
801 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
802 wr_val, &err);
4a3da990
PH
803 } while (try_cnt++ < MAX_KSO_ATTEMPTS);
804
8a385ba5
AS
805 if (try_cnt > 2)
806 brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
807 rd_val, err);
808
809 if (try_cnt > MAX_KSO_ATTEMPTS)
810 brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
811
4a3da990
PH
812 return err;
813}
814
5b435de0
AS
815#define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
816
5b435de0 817/* Turn backplane clock on or off */
82d7f3c1 818static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
5b435de0
AS
819{
820 int err;
821 u8 clkctl, clkreq, devctl;
822 unsigned long timeout;
823
c3203374 824 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
825
826 clkctl = 0;
827
4a3da990
PH
828 if (bus->sr_enabled) {
829 bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
830 return 0;
831 }
832
5b435de0
AS
833 if (on) {
834 /* Request HT Avail */
835 clkreq =
836 bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
837
a39be27b
AS
838 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
839 clkreq, &err);
5b435de0 840 if (err) {
5e8149f5 841 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
842 return -EBADE;
843 }
844
5b435de0 845 /* Check current status */
a39be27b
AS
846 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
847 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 848 if (err) {
5e8149f5 849 brcmf_err("HT Avail read error: %d\n", err);
5b435de0
AS
850 return -EBADE;
851 }
852
853 /* Go to pending and await interrupt if appropriate */
854 if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
855 /* Allow only clock-available interrupt */
a39be27b
AS
856 devctl = brcmf_sdiod_regrb(bus->sdiodev,
857 SBSDIO_DEVICE_CTL, &err);
5b435de0 858 if (err) {
5e8149f5 859 brcmf_err("Devctl error setting CA: %d\n",
5b435de0
AS
860 err);
861 return -EBADE;
862 }
863
864 devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
865 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
866 devctl, &err);
c3203374 867 brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
5b435de0
AS
868 bus->clkstate = CLK_PENDING;
869
870 return 0;
871 } else if (bus->clkstate == CLK_PENDING) {
872 /* Cancel CA-only interrupt filter */
a39be27b
AS
873 devctl = brcmf_sdiod_regrb(bus->sdiodev,
874 SBSDIO_DEVICE_CTL, &err);
5b435de0 875 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
876 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
877 devctl, &err);
5b435de0
AS
878 }
879
880 /* Otherwise, wait here (polling) for HT Avail */
881 timeout = jiffies +
882 msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
883 while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
a39be27b
AS
884 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
885 SBSDIO_FUNC1_CHIPCLKCSR,
886 &err);
5b435de0
AS
887 if (time_after(jiffies, timeout))
888 break;
889 else
890 usleep_range(5000, 10000);
891 }
892 if (err) {
5e8149f5 893 brcmf_err("HT Avail request error: %d\n", err);
5b435de0
AS
894 return -EBADE;
895 }
896 if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
5e8149f5 897 brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
5b435de0
AS
898 PMU_MAX_TRANSITION_DLY, clkctl);
899 return -EBADE;
900 }
901
902 /* Mark clock available */
903 bus->clkstate = CLK_AVAIL;
c3203374 904 brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
5b435de0 905
8ae74654 906#if defined(DEBUG)
23677ce3 907 if (!bus->alp_only) {
5b435de0 908 if (SBSDIO_ALPONLY(clkctl))
5e8149f5 909 brcmf_err("HT Clock should be on\n");
5b435de0 910 }
8ae74654 911#endif /* defined (DEBUG) */
5b435de0 912
5b435de0
AS
913 } else {
914 clkreq = 0;
915
916 if (bus->clkstate == CLK_PENDING) {
917 /* Cancel CA-only interrupt filter */
a39be27b
AS
918 devctl = brcmf_sdiod_regrb(bus->sdiodev,
919 SBSDIO_DEVICE_CTL, &err);
5b435de0 920 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
921 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
922 devctl, &err);
5b435de0
AS
923 }
924
925 bus->clkstate = CLK_SDONLY;
a39be27b
AS
926 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
927 clkreq, &err);
c3203374 928 brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
5b435de0 929 if (err) {
5e8149f5 930 brcmf_err("Failed access turning clock off: %d\n",
5b435de0
AS
931 err);
932 return -EBADE;
933 }
934 }
935 return 0;
936}
937
938/* Change idle/active SD state */
82d7f3c1 939static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
5b435de0 940{
c3203374 941 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
942
943 if (on)
944 bus->clkstate = CLK_SDONLY;
945 else
946 bus->clkstate = CLK_NONE;
947
948 return 0;
949}
950
951/* Transition SD and backplane clock readiness */
82d7f3c1 952static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
5b435de0 953{
8ae74654 954#ifdef DEBUG
5b435de0 955 uint oldstate = bus->clkstate;
8ae74654 956#endif /* DEBUG */
5b435de0 957
c3203374 958 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
959
960 /* Early exit if we're already there */
961 if (bus->clkstate == target) {
962 if (target == CLK_AVAIL) {
82d7f3c1 963 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
5b435de0
AS
964 bus->activity = true;
965 }
966 return 0;
967 }
968
969 switch (target) {
970 case CLK_AVAIL:
971 /* Make sure SD clock is available */
972 if (bus->clkstate == CLK_NONE)
82d7f3c1 973 brcmf_sdio_sdclk(bus, true);
5b435de0 974 /* Now request HT Avail on the backplane */
82d7f3c1
AS
975 brcmf_sdio_htclk(bus, true, pendok);
976 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
5b435de0
AS
977 bus->activity = true;
978 break;
979
980 case CLK_SDONLY:
981 /* Remove HT request, or bring up SD clock */
982 if (bus->clkstate == CLK_NONE)
82d7f3c1 983 brcmf_sdio_sdclk(bus, true);
5b435de0 984 else if (bus->clkstate == CLK_AVAIL)
82d7f3c1 985 brcmf_sdio_htclk(bus, false, false);
5b435de0 986 else
5e8149f5 987 brcmf_err("request for %d -> %d\n",
5b435de0 988 bus->clkstate, target);
82d7f3c1 989 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
5b435de0
AS
990 break;
991
992 case CLK_NONE:
993 /* Make sure to remove HT request */
994 if (bus->clkstate == CLK_AVAIL)
82d7f3c1 995 brcmf_sdio_htclk(bus, false, false);
5b435de0 996 /* Now remove the SD clock */
82d7f3c1
AS
997 brcmf_sdio_sdclk(bus, false);
998 brcmf_sdio_wd_timer(bus, 0);
5b435de0
AS
999 break;
1000 }
8ae74654 1001#ifdef DEBUG
c3203374 1002 brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
8ae74654 1003#endif /* DEBUG */
5b435de0
AS
1004
1005 return 0;
1006}
1007
4a3da990 1008static int
82d7f3c1 1009brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
4a3da990
PH
1010{
1011 int err = 0;
8a385ba5 1012 u8 clkcsr;
82030d6d
AS
1013
1014 brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
4a3da990 1015 (sleep ? "SLEEP" : "WAKE"),
8982cd40 1016 (bus->sdiodev->sleeping ? "SLEEP" : "WAKE"));
4a3da990
PH
1017
1018 /* If SR is enabled control bus state with KSO */
1019 if (bus->sr_enabled) {
1020 /* Done if we're already in the requested state */
8982cd40 1021 if (sleep == bus->sdiodev->sleeping)
4a3da990
PH
1022 goto end;
1023
1024 /* Going to sleep */
1025 if (sleep) {
1026 /* Don't sleep if something is pending */
1027 if (atomic_read(&bus->intstatus) ||
1028 atomic_read(&bus->ipend) > 0 ||
1029 (!atomic_read(&bus->fcstate) &&
1030 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
8a385ba5
AS
1031 data_ok(bus))) {
1032 err = -EBUSY;
1033 goto done;
1034 }
1035
1036 clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
1037 SBSDIO_FUNC1_CHIPCLKCSR,
1038 &err);
1039 if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
1040 brcmf_dbg(SDIO, "no clock, set ALP\n");
1041 brcmf_sdiod_regwb(bus->sdiodev,
1042 SBSDIO_FUNC1_CHIPCLKCSR,
1043 SBSDIO_ALP_AVAIL_REQ, &err);
1044 }
82d7f3c1 1045 err = brcmf_sdio_kso_control(bus, false);
4a3da990
PH
1046 /* disable watchdog */
1047 if (!err)
82d7f3c1 1048 brcmf_sdio_wd_timer(bus, 0);
4a3da990
PH
1049 } else {
1050 bus->idlecount = 0;
82d7f3c1 1051 err = brcmf_sdio_kso_control(bus, true);
4a3da990 1052 }
8982cd40 1053 if (err) {
4a3da990
PH
1054 brcmf_err("error while changing bus sleep state %d\n",
1055 err);
8a385ba5 1056 goto done;
4a3da990
PH
1057 }
1058 }
1059
1060end:
1061 /* control clocks */
1062 if (sleep) {
1063 if (!bus->sr_enabled)
82d7f3c1 1064 brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
4a3da990 1065 } else {
82d7f3c1 1066 brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
4a3da990 1067 }
8982cd40
AS
1068 bus->sdiodev->sleeping = sleep;
1069 if (sleep)
1070 wake_up(&bus->sdiodev->idle_wait);
1071 brcmf_dbg(SDIO, "new state %s\n",
1072 (sleep ? "SLEEP" : "WAKE"));
8a385ba5
AS
1073done:
1074 brcmf_dbg(SDIO, "Exit: err=%d\n", err);
4a3da990
PH
1075 return err;
1076
1077}
1078
0801e6c5
DK
1079#ifdef DEBUG
1080static inline bool brcmf_sdio_valid_shared_address(u32 addr)
1081{
1082 return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
1083}
1084
1085static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
1086 struct sdpcm_shared *sh)
1087{
1088 u32 addr;
1089 int rv;
1090 u32 shaddr = 0;
1091 struct sdpcm_shared_le sh_le;
1092 __le32 addr_le;
1093
1094 shaddr = bus->ci->rambase + bus->ramsize - 4;
1095
1096 /*
1097 * Read last word in socram to determine
1098 * address of sdpcm_shared structure
1099 */
1100 sdio_claim_host(bus->sdiodev->func[1]);
1101 brcmf_sdio_bus_sleep(bus, false, false);
1102 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
1103 sdio_release_host(bus->sdiodev->func[1]);
1104 if (rv < 0)
1105 return rv;
1106
1107 addr = le32_to_cpu(addr_le);
1108
1109 brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
1110
1111 /*
1112 * Check if addr is valid.
1113 * NVRAM length at the end of memory should have been overwritten.
1114 */
1115 if (!brcmf_sdio_valid_shared_address(addr)) {
1116 brcmf_err("invalid sdpcm_shared address 0x%08X\n",
1117 addr);
1118 return -EINVAL;
1119 }
1120
1121 /* Read hndrte_shared structure */
1122 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
1123 sizeof(struct sdpcm_shared_le));
1124 if (rv < 0)
1125 return rv;
1126
1127 /* Endianness */
1128 sh->flags = le32_to_cpu(sh_le.flags);
1129 sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
1130 sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
1131 sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
1132 sh->assert_line = le32_to_cpu(sh_le.assert_line);
1133 sh->console_addr = le32_to_cpu(sh_le.console_addr);
1134 sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
1135
1136 if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
1137 brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
1138 SDPCM_SHARED_VERSION,
1139 sh->flags & SDPCM_SHARED_VERSION_MASK);
1140 return -EPROTO;
1141 }
1142
1143 return 0;
1144}
1145
1146static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1147{
1148 struct sdpcm_shared sh;
1149
1150 if (brcmf_sdio_readshared(bus, &sh) == 0)
1151 bus->console_addr = sh.console_addr;
1152}
1153#else
1154static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
1155{
1156}
1157#endif /* DEBUG */
1158
82d7f3c1 1159static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
5b435de0
AS
1160{
1161 u32 intstatus = 0;
1162 u32 hmb_data;
1163 u8 fcbits;
58692750 1164 int ret;
5b435de0 1165
c3203374 1166 brcmf_dbg(SDIO, "Enter\n");
5b435de0
AS
1167
1168 /* Read mailbox data and ack that we did so */
58692750
FL
1169 ret = r_sdreg32(bus, &hmb_data,
1170 offsetof(struct sdpcmd_regs, tohostmailboxdata));
5b435de0 1171
58692750 1172 if (ret == 0)
5b435de0 1173 w_sdreg32(bus, SMB_INT_ACK,
58692750 1174 offsetof(struct sdpcmd_regs, tosbmailbox));
80969836 1175 bus->sdcnt.f1regdata += 2;
5b435de0
AS
1176
1177 /* Dongle recomposed rx frames, accept them again */
1178 if (hmb_data & HMB_DATA_NAKHANDLED) {
c3203374 1179 brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
5b435de0
AS
1180 bus->rx_seq);
1181 if (!bus->rxskip)
5e8149f5 1182 brcmf_err("unexpected NAKHANDLED!\n");
5b435de0
AS
1183
1184 bus->rxskip = false;
1185 intstatus |= I_HMB_FRAME_IND;
1186 }
1187
1188 /*
1189 * DEVREADY does not occur with gSPI.
1190 */
1191 if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1192 bus->sdpcm_ver =
1193 (hmb_data & HMB_DATA_VERSION_MASK) >>
1194 HMB_DATA_VERSION_SHIFT;
1195 if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
5e8149f5 1196 brcmf_err("Version mismatch, dongle reports %d, "
5b435de0
AS
1197 "expecting %d\n",
1198 bus->sdpcm_ver, SDPCM_PROT_VERSION);
1199 else
c3203374 1200 brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
5b435de0 1201 bus->sdpcm_ver);
0801e6c5
DK
1202
1203 /*
1204 * Retrieve console state address now that firmware should have
1205 * updated it.
1206 */
1207 brcmf_sdio_get_console_addr(bus);
5b435de0
AS
1208 }
1209
1210 /*
1211 * Flow Control has been moved into the RX headers and this out of band
1212 * method isn't used any more.
1213 * remaining backward compatible with older dongles.
1214 */
1215 if (hmb_data & HMB_DATA_FC) {
1216 fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1217 HMB_DATA_FCDATA_SHIFT;
1218
1219 if (fcbits & ~bus->flowcontrol)
80969836 1220 bus->sdcnt.fc_xoff++;
5b435de0
AS
1221
1222 if (bus->flowcontrol & ~fcbits)
80969836 1223 bus->sdcnt.fc_xon++;
5b435de0 1224
80969836 1225 bus->sdcnt.fc_rcvd++;
5b435de0
AS
1226 bus->flowcontrol = fcbits;
1227 }
1228
1229 /* Shouldn't be any others */
1230 if (hmb_data & ~(HMB_DATA_DEVREADY |
1231 HMB_DATA_NAKHANDLED |
1232 HMB_DATA_FC |
1233 HMB_DATA_FWREADY |
1234 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
5e8149f5 1235 brcmf_err("Unknown mailbox data content: 0x%02x\n",
5b435de0
AS
1236 hmb_data);
1237
1238 return intstatus;
1239}
1240
82d7f3c1 1241static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
5b435de0
AS
1242{
1243 uint retries = 0;
1244 u16 lastrbc;
1245 u8 hi, lo;
1246 int err;
1247
5e8149f5 1248 brcmf_err("%sterminate frame%s\n",
5b435de0
AS
1249 abort ? "abort command, " : "",
1250 rtx ? ", send NAK" : "");
1251
1252 if (abort)
a39be27b 1253 brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
5b435de0 1254
a39be27b
AS
1255 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
1256 SFC_RF_TERM, &err);
80969836 1257 bus->sdcnt.f1regdata++;
5b435de0
AS
1258
1259 /* Wait until the packet has been flushed (device/FIFO stable) */
1260 for (lastrbc = retries = 0xffff; retries > 0; retries--) {
a39be27b
AS
1261 hi = brcmf_sdiod_regrb(bus->sdiodev,
1262 SBSDIO_FUNC1_RFRAMEBCHI, &err);
1263 lo = brcmf_sdiod_regrb(bus->sdiodev,
1264 SBSDIO_FUNC1_RFRAMEBCLO, &err);
80969836 1265 bus->sdcnt.f1regdata += 2;
5b435de0
AS
1266
1267 if ((hi == 0) && (lo == 0))
1268 break;
1269
1270 if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
5e8149f5 1271 brcmf_err("count growing: last 0x%04x now 0x%04x\n",
5b435de0
AS
1272 lastrbc, (hi << 8) + lo);
1273 }
1274 lastrbc = (hi << 8) + lo;
1275 }
1276
1277 if (!retries)
5e8149f5 1278 brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
5b435de0 1279 else
c3203374 1280 brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
5b435de0
AS
1281
1282 if (rtx) {
80969836 1283 bus->sdcnt.rxrtx++;
58692750
FL
1284 err = w_sdreg32(bus, SMB_NAK,
1285 offsetof(struct sdpcmd_regs, tosbmailbox));
5b435de0 1286
80969836 1287 bus->sdcnt.f1regdata++;
58692750 1288 if (err == 0)
5b435de0
AS
1289 bus->rxskip = true;
1290 }
1291
1292 /* Clear partial in any case */
4754fcee 1293 bus->cur_read.len = 0;
5b435de0
AS
1294}
1295
81c7883c
HM
1296static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
1297{
1298 struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
1299 u8 i, hi, lo;
1300
1301 /* On failure, abort the command and terminate the frame */
1302 brcmf_err("sdio error, abort command and terminate frame\n");
1303 bus->sdcnt.tx_sderrs++;
1304
1305 brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
1306 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
1307 bus->sdcnt.f1regdata++;
1308
1309 for (i = 0; i < 3; i++) {
1310 hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
1311 lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
1312 bus->sdcnt.f1regdata += 2;
1313 if ((hi == 0) && (lo == 0))
1314 break;
1315 }
1316}
1317
9a95e60e 1318/* return total length of buffer chain */
82d7f3c1 1319static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
9a95e60e
AS
1320{
1321 struct sk_buff *p;
1322 uint total;
1323
1324 total = 0;
1325 skb_queue_walk(&bus->glom, p)
1326 total += p->len;
1327 return total;
1328}
1329
82d7f3c1 1330static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
046808da
AS
1331{
1332 struct sk_buff *cur, *next;
1333
1334 skb_queue_walk_safe(&bus->glom, cur, next) {
1335 skb_unlink(cur, &bus->glom);
1336 brcmu_pkt_buf_free_skb(cur);
1337 }
1338}
1339
6bc52319
FL
1340/**
1341 * brcmfmac sdio bus specific header
1342 * This is the lowest layer header wrapped on the packets transmitted between
1343 * host and WiFi dongle which contains information needed for SDIO core and
1344 * firmware
1345 *
8da9d2c8
FL
1346 * It consists of 3 parts: hardware header, hardware extension header and
1347 * software header
6bc52319
FL
1348 * hardware header (frame tag) - 4 bytes
1349 * Byte 0~1: Frame length
1350 * Byte 2~3: Checksum, bit-wise inverse of frame length
8da9d2c8
FL
1351 * hardware extension header - 8 bytes
1352 * Tx glom mode only, N/A for Rx or normal Tx
1353 * Byte 0~1: Packet length excluding hw frame tag
1354 * Byte 2: Reserved
1355 * Byte 3: Frame flags, bit 0: last frame indication
1356 * Byte 4~5: Reserved
1357 * Byte 6~7: Tail padding length
6bc52319
FL
1358 * software header - 8 bytes
1359 * Byte 0: Rx/Tx sequence number
1360 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
1361 * Byte 2: Length of next data frame, reserved for Tx
1362 * Byte 3: Data offset
1363 * Byte 4: Flow control bits, reserved for Tx
1364 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
1365 * Byte 6~7: Reserved
1366 */
1367#define SDPCM_HWHDR_LEN 4
8da9d2c8 1368#define SDPCM_HWEXT_LEN 8
6bc52319
FL
1369#define SDPCM_SWHDR_LEN 8
1370#define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
6bc52319
FL
1371/* software header */
1372#define SDPCM_SEQ_MASK 0x000000ff
1373#define SDPCM_SEQ_WRAP 256
1374#define SDPCM_CHANNEL_MASK 0x00000f00
1375#define SDPCM_CHANNEL_SHIFT 8
1376#define SDPCM_CONTROL_CHANNEL 0 /* Control */
1377#define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
1378#define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
1379#define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
1380#define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
1381#define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
1382#define SDPCM_NEXTLEN_MASK 0x00ff0000
1383#define SDPCM_NEXTLEN_SHIFT 16
1384#define SDPCM_DOFFSET_MASK 0xff000000
1385#define SDPCM_DOFFSET_SHIFT 24
1386#define SDPCM_FCMASK_MASK 0x000000ff
1387#define SDPCM_WINDOW_MASK 0x0000ff00
1388#define SDPCM_WINDOW_SHIFT 8
1389
1390static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
1391{
1392 u32 hdrvalue;
1393 hdrvalue = *(u32 *)swheader;
1394 return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
1395}
1396
1397static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
1398 struct brcmf_sdio_hdrinfo *rd,
1399 enum brcmf_sdio_frmtype type)
4754fcee
FL
1400{
1401 u16 len, checksum;
1402 u8 rx_seq, fc, tx_seq_max;
6bc52319 1403 u32 swheader;
4754fcee 1404
4b776961 1405 trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
76584ece 1406
6bc52319 1407 /* hw header */
4754fcee
FL
1408 len = get_unaligned_le16(header);
1409 checksum = get_unaligned_le16(header + sizeof(u16));
1410 /* All zero means no more to read */
1411 if (!(len | checksum)) {
1412 bus->rxpending = false;
10510589 1413 return -ENODATA;
4754fcee
FL
1414 }
1415 if ((u16)(~(len ^ checksum))) {
5e8149f5 1416 brcmf_err("HW header checksum error\n");
4754fcee 1417 bus->sdcnt.rx_badhdr++;
82d7f3c1 1418 brcmf_sdio_rxfail(bus, false, false);
10510589 1419 return -EIO;
4754fcee
FL
1420 }
1421 if (len < SDPCM_HDRLEN) {
5e8149f5 1422 brcmf_err("HW header length error\n");
10510589 1423 return -EPROTO;
4754fcee 1424 }
9d7d6f95
FL
1425 if (type == BRCMF_SDIO_FT_SUPER &&
1426 (roundup(len, bus->blocksize) != rd->len)) {
5e8149f5 1427 brcmf_err("HW superframe header length error\n");
10510589 1428 return -EPROTO;
9d7d6f95
FL
1429 }
1430 if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
5e8149f5 1431 brcmf_err("HW subframe header length error\n");
10510589 1432 return -EPROTO;
9d7d6f95 1433 }
4754fcee
FL
1434 rd->len = len;
1435
6bc52319
FL
1436 /* software header */
1437 header += SDPCM_HWHDR_LEN;
1438 swheader = le32_to_cpu(*(__le32 *)header);
1439 if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
5e8149f5 1440 brcmf_err("Glom descriptor found in superframe head\n");
9d7d6f95 1441 rd->len = 0;
10510589 1442 return -EINVAL;
9d7d6f95 1443 }
6bc52319
FL
1444 rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
1445 rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
9d7d6f95
FL
1446 if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
1447 type != BRCMF_SDIO_FT_SUPER) {
5e8149f5 1448 brcmf_err("HW header length too long\n");
4754fcee 1449 bus->sdcnt.rx_toolong++;
82d7f3c1 1450 brcmf_sdio_rxfail(bus, false, false);
4754fcee 1451 rd->len = 0;
10510589 1452 return -EPROTO;
4754fcee 1453 }
9d7d6f95 1454 if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
5e8149f5 1455 brcmf_err("Wrong channel for superframe\n");
9d7d6f95 1456 rd->len = 0;
10510589 1457 return -EINVAL;
9d7d6f95
FL
1458 }
1459 if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
1460 rd->channel != SDPCM_EVENT_CHANNEL) {
5e8149f5 1461 brcmf_err("Wrong channel for subframe\n");
9d7d6f95 1462 rd->len = 0;
10510589 1463 return -EINVAL;
9d7d6f95 1464 }
6bc52319 1465 rd->dat_offset = brcmf_sdio_getdatoffset(header);
4754fcee 1466 if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
5e8149f5 1467 brcmf_err("seq %d: bad data offset\n", rx_seq);
4754fcee 1468 bus->sdcnt.rx_badhdr++;
82d7f3c1 1469 brcmf_sdio_rxfail(bus, false, false);
4754fcee 1470 rd->len = 0;
10510589 1471 return -ENXIO;
4754fcee
FL
1472 }
1473 if (rd->seq_num != rx_seq) {
5e8149f5 1474 brcmf_err("seq %d: sequence number error, expect %d\n",
4754fcee
FL
1475 rx_seq, rd->seq_num);
1476 bus->sdcnt.rx_badseq++;
1477 rd->seq_num = rx_seq;
1478 }
9d7d6f95
FL
1479 /* no need to check the reset for subframe */
1480 if (type == BRCMF_SDIO_FT_SUB)
10510589 1481 return 0;
6bc52319 1482 rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
4754fcee
FL
1483 if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
1484 /* only warm for NON glom packet */
1485 if (rd->channel != SDPCM_GLOM_CHANNEL)
5e8149f5 1486 brcmf_err("seq %d: next length error\n", rx_seq);
4754fcee
FL
1487 rd->len_nxtfrm = 0;
1488 }
6bc52319
FL
1489 swheader = le32_to_cpu(*(__le32 *)(header + 4));
1490 fc = swheader & SDPCM_FCMASK_MASK;
4754fcee
FL
1491 if (bus->flowcontrol != fc) {
1492 if (~bus->flowcontrol & fc)
1493 bus->sdcnt.fc_xoff++;
1494 if (bus->flowcontrol & ~fc)
1495 bus->sdcnt.fc_xon++;
1496 bus->sdcnt.fc_rcvd++;
1497 bus->flowcontrol = fc;
1498 }
6bc52319 1499 tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
4754fcee 1500 if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
5e8149f5 1501 brcmf_err("seq %d: max tx seq number error\n", rx_seq);
4754fcee
FL
1502 tx_seq_max = bus->tx_seq + 2;
1503 }
1504 bus->tx_max = tx_seq_max;
1505
10510589 1506 return 0;
4754fcee
FL
1507}
1508
6bc52319
FL
1509static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
1510{
1511 *(__le16 *)header = cpu_to_le16(frm_length);
1512 *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
1513}
1514
1515static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
1516 struct brcmf_sdio_hdrinfo *hd_info)
1517{
8da9d2c8
FL
1518 u32 hdrval;
1519 u8 hdr_offset;
6bc52319
FL
1520
1521 brcmf_sdio_update_hwhdr(header, hd_info->len);
8da9d2c8
FL
1522 hdr_offset = SDPCM_HWHDR_LEN;
1523
1524 if (bus->txglom) {
1525 hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
1526 *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1527 hdrval = (u16)hd_info->tail_pad << 16;
1528 *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
1529 hdr_offset += SDPCM_HWEXT_LEN;
1530 }
6bc52319 1531
8da9d2c8
FL
1532 hdrval = hd_info->seq_num;
1533 hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
1534 SDPCM_CHANNEL_MASK;
1535 hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
1536 SDPCM_DOFFSET_MASK;
1537 *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
1538 *(((__le32 *)(header + hdr_offset)) + 1) = 0;
1539 trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
6bc52319
FL
1540}
1541
82d7f3c1 1542static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
5b435de0
AS
1543{
1544 u16 dlen, totlen;
1545 u8 *dptr, num = 0;
9d7d6f95 1546 u16 sublen;
0b45bf74 1547 struct sk_buff *pfirst, *pnext;
5b435de0
AS
1548
1549 int errcode;
9d7d6f95 1550 u8 doff, sfdoff;
5b435de0 1551
6bc52319 1552 struct brcmf_sdio_hdrinfo rd_new;
5b435de0
AS
1553
1554 /* If packets, issue read(s) and send up packet chain */
1555 /* Return sequence numbers consumed? */
1556
c3203374 1557 brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
b83db862 1558 bus->glomd, skb_peek(&bus->glom));
5b435de0
AS
1559
1560 /* If there's a descriptor, generate the packet chain */
1561 if (bus->glomd) {
0b45bf74 1562 pfirst = pnext = NULL;
5b435de0
AS
1563 dlen = (u16) (bus->glomd->len);
1564 dptr = bus->glomd->data;
1565 if (!dlen || (dlen & 1)) {
5e8149f5 1566 brcmf_err("bad glomd len(%d), ignore descriptor\n",
5b435de0
AS
1567 dlen);
1568 dlen = 0;
1569 }
1570
1571 for (totlen = num = 0; dlen; num++) {
1572 /* Get (and move past) next length */
1573 sublen = get_unaligned_le16(dptr);
1574 dlen -= sizeof(u16);
1575 dptr += sizeof(u16);
1576 if ((sublen < SDPCM_HDRLEN) ||
1577 ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
5e8149f5 1578 brcmf_err("descriptor len %d bad: %d\n",
5b435de0
AS
1579 num, sublen);
1580 pnext = NULL;
1581 break;
1582 }
e217d1c8 1583 if (sublen % bus->sgentry_align) {
5e8149f5 1584 brcmf_err("sublen %d not multiple of %d\n",
e217d1c8 1585 sublen, bus->sgentry_align);
5b435de0
AS
1586 }
1587 totlen += sublen;
1588
1589 /* For last frame, adjust read len so total
1590 is a block multiple */
1591 if (!dlen) {
1592 sublen +=
1593 (roundup(totlen, bus->blocksize) - totlen);
1594 totlen = roundup(totlen, bus->blocksize);
1595 }
1596
1597 /* Allocate/chain packet for next subframe */
e217d1c8 1598 pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
5b435de0 1599 if (pnext == NULL) {
5e8149f5 1600 brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
5b435de0
AS
1601 num, sublen);
1602 break;
1603 }
b83db862 1604 skb_queue_tail(&bus->glom, pnext);
5b435de0
AS
1605
1606 /* Adhere to start alignment requirements */
e217d1c8 1607 pkt_align(pnext, sublen, bus->sgentry_align);
5b435de0
AS
1608 }
1609
1610 /* If all allocations succeeded, save packet chain
1611 in bus structure */
1612 if (pnext) {
1613 brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1614 totlen, num);
4754fcee
FL
1615 if (BRCMF_GLOM_ON() && bus->cur_read.len &&
1616 totlen != bus->cur_read.len) {
5b435de0 1617 brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
4754fcee 1618 bus->cur_read.len, totlen, rxseq);
5b435de0 1619 }
5b435de0
AS
1620 pfirst = pnext = NULL;
1621 } else {
82d7f3c1 1622 brcmf_sdio_free_glom(bus);
5b435de0
AS
1623 num = 0;
1624 }
1625
1626 /* Done with descriptor packet */
1627 brcmu_pkt_buf_free_skb(bus->glomd);
1628 bus->glomd = NULL;
4754fcee 1629 bus->cur_read.len = 0;
5b435de0
AS
1630 }
1631
1632 /* Ok -- either we just generated a packet chain,
1633 or had one from before */
b83db862 1634 if (!skb_queue_empty(&bus->glom)) {
5b435de0
AS
1635 if (BRCMF_GLOM_ON()) {
1636 brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
b83db862 1637 skb_queue_walk(&bus->glom, pnext) {
5b435de0
AS
1638 brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1639 pnext, (u8 *) (pnext->data),
1640 pnext->len, pnext->len);
1641 }
1642 }
1643
b83db862 1644 pfirst = skb_peek(&bus->glom);
82d7f3c1 1645 dlen = (u16) brcmf_sdio_glom_len(bus);
5b435de0
AS
1646
1647 /* Do an SDIO read for the superframe. Configurable iovar to
1648 * read directly into the chained packet, or allocate a large
1649 * packet and and copy into the chain.
1650 */
38b0b0dd 1651 sdio_claim_host(bus->sdiodev->func[1]);
a39be27b 1652 errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
a39be27b 1653 &bus->glom, dlen);
38b0b0dd 1654 sdio_release_host(bus->sdiodev->func[1]);
80969836 1655 bus->sdcnt.f2rxdata++;
5b435de0
AS
1656
1657 /* On failure, kill the superframe, allow a couple retries */
1658 if (errcode < 0) {
5e8149f5 1659 brcmf_err("glom read of %d bytes failed: %d\n",
5b435de0 1660 dlen, errcode);
5b435de0 1661
38b0b0dd 1662 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 1663 if (bus->glomerr++ < 3) {
82d7f3c1 1664 brcmf_sdio_rxfail(bus, true, true);
5b435de0
AS
1665 } else {
1666 bus->glomerr = 0;
82d7f3c1 1667 brcmf_sdio_rxfail(bus, true, false);
80969836 1668 bus->sdcnt.rxglomfail++;
82d7f3c1 1669 brcmf_sdio_free_glom(bus);
5b435de0 1670 }
38b0b0dd 1671 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1672 return 0;
1673 }
1e023829
JP
1674
1675 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1676 pfirst->data, min_t(int, pfirst->len, 48),
1677 "SUPERFRAME:\n");
5b435de0 1678
9d7d6f95
FL
1679 rd_new.seq_num = rxseq;
1680 rd_new.len = dlen;
38b0b0dd 1681 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1682 errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
1683 BRCMF_SDIO_FT_SUPER);
38b0b0dd 1684 sdio_release_host(bus->sdiodev->func[1]);
9d7d6f95 1685 bus->cur_read.len = rd_new.len_nxtfrm << 4;
5b435de0
AS
1686
1687 /* Remove superframe header, remember offset */
9d7d6f95
FL
1688 skb_pull(pfirst, rd_new.dat_offset);
1689 sfdoff = rd_new.dat_offset;
0b45bf74 1690 num = 0;
5b435de0
AS
1691
1692 /* Validate all the subframe headers */
0b45bf74
AS
1693 skb_queue_walk(&bus->glom, pnext) {
1694 /* leave when invalid subframe is found */
1695 if (errcode)
1696 break;
1697
9d7d6f95
FL
1698 rd_new.len = pnext->len;
1699 rd_new.seq_num = rxseq++;
38b0b0dd 1700 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
1701 errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
1702 BRCMF_SDIO_FT_SUB);
38b0b0dd 1703 sdio_release_host(bus->sdiodev->func[1]);
1e023829 1704 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
9d7d6f95 1705 pnext->data, 32, "subframe:\n");
5b435de0 1706
0b45bf74 1707 num++;
5b435de0
AS
1708 }
1709
1710 if (errcode) {
1711 /* Terminate frame on error, request
1712 a couple retries */
38b0b0dd 1713 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
1714 if (bus->glomerr++ < 3) {
1715 /* Restore superframe header space */
1716 skb_push(pfirst, sfdoff);
82d7f3c1 1717 brcmf_sdio_rxfail(bus, true, true);
5b435de0
AS
1718 } else {
1719 bus->glomerr = 0;
82d7f3c1 1720 brcmf_sdio_rxfail(bus, true, false);
80969836 1721 bus->sdcnt.rxglomfail++;
82d7f3c1 1722 brcmf_sdio_free_glom(bus);
5b435de0 1723 }
38b0b0dd 1724 sdio_release_host(bus->sdiodev->func[1]);
4754fcee 1725 bus->cur_read.len = 0;
5b435de0
AS
1726 return 0;
1727 }
1728
1729 /* Basic SD framing looks ok - process each packet (header) */
5b435de0 1730
0b45bf74 1731 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
5b435de0
AS
1732 dptr = (u8 *) (pfirst->data);
1733 sublen = get_unaligned_le16(dptr);
6bc52319 1734 doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
5b435de0 1735
1e023829 1736 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
9d7d6f95
FL
1737 dptr, pfirst->len,
1738 "Rx Subframe Data:\n");
5b435de0
AS
1739
1740 __skb_trim(pfirst, sublen);
1741 skb_pull(pfirst, doff);
1742
1743 if (pfirst->len == 0) {
0b45bf74 1744 skb_unlink(pfirst, &bus->glom);
5b435de0 1745 brcmu_pkt_buf_free_skb(pfirst);
5b435de0 1746 continue;
5b435de0
AS
1747 }
1748
1e023829
JP
1749 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1750 pfirst->data,
1751 min_t(int, pfirst->len, 32),
1752 "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1753 bus->glom.qlen, pfirst, pfirst->data,
1754 pfirst->len, pfirst->next,
1755 pfirst->prev);
05f3820b
AS
1756 skb_unlink(pfirst, &bus->glom);
1757 brcmf_rx_frame(bus->sdiodev->dev, pfirst);
1758 bus->sdcnt.rxglompkts++;
5b435de0 1759 }
5b435de0 1760
80969836 1761 bus->sdcnt.rxglomframes++;
5b435de0
AS
1762 }
1763 return num;
1764}
1765
82d7f3c1
AS
1766static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
1767 bool *pending)
5b435de0
AS
1768{
1769 DECLARE_WAITQUEUE(wait, current);
1770 int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
1771
1772 /* Wait until control frame is available */
1773 add_wait_queue(&bus->dcmd_resp_wait, &wait);
1774 set_current_state(TASK_INTERRUPTIBLE);
1775
1776 while (!(*condition) && (!signal_pending(current) && timeout))
1777 timeout = schedule_timeout(timeout);
1778
1779 if (signal_pending(current))
1780 *pending = true;
1781
1782 set_current_state(TASK_RUNNING);
1783 remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1784
1785 return timeout;
1786}
1787
82d7f3c1 1788static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
5b435de0
AS
1789{
1790 if (waitqueue_active(&bus->dcmd_resp_wait))
1791 wake_up_interruptible(&bus->dcmd_resp_wait);
1792
1793 return 0;
1794}
1795static void
82d7f3c1 1796brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
5b435de0
AS
1797{
1798 uint rdlen, pad;
dd43a01c 1799 u8 *buf = NULL, *rbuf;
5b435de0
AS
1800 int sdret;
1801
1802 brcmf_dbg(TRACE, "Enter\n");
1803
dd43a01c
FL
1804 if (bus->rxblen)
1805 buf = vzalloc(bus->rxblen);
14f8dc49 1806 if (!buf)
dd43a01c 1807 goto done;
14f8dc49 1808
dd43a01c 1809 rbuf = bus->rxbuf;
9b2d2f2a 1810 pad = ((unsigned long)rbuf % bus->head_align);
5b435de0 1811 if (pad)
9b2d2f2a 1812 rbuf += (bus->head_align - pad);
5b435de0
AS
1813
1814 /* Copy the already-read portion over */
dd43a01c 1815 memcpy(buf, hdr, BRCMF_FIRSTREAD);
5b435de0
AS
1816 if (len <= BRCMF_FIRSTREAD)
1817 goto gotpkt;
1818
1819 /* Raise rdlen to next SDIO block to avoid tail command */
1820 rdlen = len - BRCMF_FIRSTREAD;
1821 if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1822 pad = bus->blocksize - (rdlen % bus->blocksize);
1823 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
b01a6b3c 1824 ((len + pad) < bus->sdiodev->bus_if->maxctl))
5b435de0 1825 rdlen += pad;
9b2d2f2a
AS
1826 } else if (rdlen % bus->head_align) {
1827 rdlen += bus->head_align - (rdlen % bus->head_align);
5b435de0
AS
1828 }
1829
5b435de0 1830 /* Drop if the read is too big or it exceeds our maximum */
b01a6b3c 1831 if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1832 brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
b01a6b3c 1833 rdlen, bus->sdiodev->bus_if->maxctl);
82d7f3c1 1834 brcmf_sdio_rxfail(bus, false, false);
5b435de0
AS
1835 goto done;
1836 }
1837
b01a6b3c 1838 if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
5e8149f5 1839 brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
b01a6b3c 1840 len, len - doff, bus->sdiodev->bus_if->maxctl);
80969836 1841 bus->sdcnt.rx_toolong++;
82d7f3c1 1842 brcmf_sdio_rxfail(bus, false, false);
5b435de0
AS
1843 goto done;
1844 }
1845
dd43a01c 1846 /* Read remain of frame body */
a7cdd821 1847 sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
80969836 1848 bus->sdcnt.f2rxdata++;
5b435de0
AS
1849
1850 /* Control frame failures need retransmission */
1851 if (sdret < 0) {
5e8149f5 1852 brcmf_err("read %d control bytes failed: %d\n",
5b435de0 1853 rdlen, sdret);
80969836 1854 bus->sdcnt.rxc_errors++;
82d7f3c1 1855 brcmf_sdio_rxfail(bus, true, true);
5b435de0 1856 goto done;
dd43a01c
FL
1857 } else
1858 memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
5b435de0
AS
1859
1860gotpkt:
1861
1e023829 1862 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
dd43a01c 1863 buf, len, "RxCtrl:\n");
5b435de0
AS
1864
1865 /* Point to valid data and indicate its length */
dd43a01c
FL
1866 spin_lock_bh(&bus->rxctl_lock);
1867 if (bus->rxctl) {
5e8149f5 1868 brcmf_err("last control frame is being processed.\n");
dd43a01c
FL
1869 spin_unlock_bh(&bus->rxctl_lock);
1870 vfree(buf);
1871 goto done;
1872 }
1873 bus->rxctl = buf + doff;
1874 bus->rxctl_orig = buf;
5b435de0 1875 bus->rxlen = len - doff;
dd43a01c 1876 spin_unlock_bh(&bus->rxctl_lock);
5b435de0
AS
1877
1878done:
1879 /* Awake any waiters */
82d7f3c1 1880 brcmf_sdio_dcmd_resp_wake(bus);
5b435de0
AS
1881}
1882
1883/* Pad read to blocksize for efficiency */
82d7f3c1 1884static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
5b435de0
AS
1885{
1886 if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1887 *pad = bus->blocksize - (*rdlen % bus->blocksize);
1888 if (*pad <= bus->roundup && *pad < bus->blocksize &&
1889 *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1890 *rdlen += *pad;
9b2d2f2a
AS
1891 } else if (*rdlen % bus->head_align) {
1892 *rdlen += bus->head_align - (*rdlen % bus->head_align);
5b435de0
AS
1893 }
1894}
1895
4754fcee 1896static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
5b435de0 1897{
5b435de0
AS
1898 struct sk_buff *pkt; /* Packet for event or data frames */
1899 u16 pad; /* Number of pad bytes to read */
5b435de0 1900 uint rxleft = 0; /* Remaining number of frames allowed */
349e7104 1901 int ret; /* Return code from calls */
5b435de0 1902 uint rxcount = 0; /* Total frames read */
6bc52319 1903 struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
4754fcee 1904 u8 head_read = 0;
5b435de0
AS
1905
1906 brcmf_dbg(TRACE, "Enter\n");
1907
1908 /* Not finished unless we encounter no more frames indication */
4754fcee 1909 bus->rxpending = true;
5b435de0 1910
4754fcee 1911 for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
a1cee865 1912 !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_STATE_DATA;
4754fcee 1913 rd->seq_num++, rxleft--) {
5b435de0
AS
1914
1915 /* Handle glomming separately */
b83db862 1916 if (bus->glomd || !skb_queue_empty(&bus->glom)) {
5b435de0
AS
1917 u8 cnt;
1918 brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
b83db862 1919 bus->glomd, skb_peek(&bus->glom));
82d7f3c1 1920 cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
5b435de0 1921 brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
4754fcee 1922 rd->seq_num += cnt - 1;
5b435de0
AS
1923 rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1924 continue;
1925 }
1926
4754fcee
FL
1927 rd->len_left = rd->len;
1928 /* read header first for unknow frame length */
38b0b0dd 1929 sdio_claim_host(bus->sdiodev->func[1]);
4754fcee 1930 if (!rd->len) {
a39be27b 1931 ret = brcmf_sdiod_recv_buf(bus->sdiodev,
a39be27b 1932 bus->rxhdr, BRCMF_FIRSTREAD);
4754fcee 1933 bus->sdcnt.f2rxhdrs++;
349e7104 1934 if (ret < 0) {
5e8149f5 1935 brcmf_err("RXHEADER FAILED: %d\n",
349e7104 1936 ret);
4754fcee 1937 bus->sdcnt.rx_hdrfail++;
82d7f3c1 1938 brcmf_sdio_rxfail(bus, true, true);
38b0b0dd 1939 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1940 continue;
5b435de0 1941 }
5b435de0 1942
4754fcee 1943 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1e023829
JP
1944 bus->rxhdr, SDPCM_HDRLEN,
1945 "RxHdr:\n");
5b435de0 1946
6bc52319
FL
1947 if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
1948 BRCMF_SDIO_FT_NORMAL)) {
38b0b0dd 1949 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
1950 if (!bus->rxpending)
1951 break;
1952 else
1953 continue;
5b435de0
AS
1954 }
1955
4754fcee 1956 if (rd->channel == SDPCM_CONTROL_CHANNEL) {
82d7f3c1
AS
1957 brcmf_sdio_read_control(bus, bus->rxhdr,
1958 rd->len,
1959 rd->dat_offset);
4754fcee
FL
1960 /* prepare the descriptor for the next read */
1961 rd->len = rd->len_nxtfrm << 4;
1962 rd->len_nxtfrm = 0;
1963 /* treat all packet as event if we don't know */
1964 rd->channel = SDPCM_EVENT_CHANNEL;
38b0b0dd 1965 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1966 continue;
1967 }
4754fcee
FL
1968 rd->len_left = rd->len > BRCMF_FIRSTREAD ?
1969 rd->len - BRCMF_FIRSTREAD : 0;
1970 head_read = BRCMF_FIRSTREAD;
5b435de0
AS
1971 }
1972
82d7f3c1 1973 brcmf_sdio_pad(bus, &pad, &rd->len_left);
5b435de0 1974
4754fcee 1975 pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
9b2d2f2a 1976 bus->head_align);
5b435de0
AS
1977 if (!pkt) {
1978 /* Give up on data, request rtx of events */
5e8149f5 1979 brcmf_err("brcmu_pkt_buf_get_skb failed\n");
82d7f3c1 1980 brcmf_sdio_rxfail(bus, false,
4754fcee 1981 RETRYCHAN(rd->channel));
38b0b0dd 1982 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
1983 continue;
1984 }
4754fcee 1985 skb_pull(pkt, head_read);
9b2d2f2a 1986 pkt_align(pkt, rd->len_left, bus->head_align);
5b435de0 1987
a7cdd821 1988 ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
80969836 1989 bus->sdcnt.f2rxdata++;
38b0b0dd 1990 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 1991
349e7104 1992 if (ret < 0) {
5e8149f5 1993 brcmf_err("read %d bytes from channel %d failed: %d\n",
349e7104 1994 rd->len, rd->channel, ret);
5b435de0 1995 brcmu_pkt_buf_free_skb(pkt);
38b0b0dd 1996 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 1997 brcmf_sdio_rxfail(bus, true,
4754fcee 1998 RETRYCHAN(rd->channel));
38b0b0dd 1999 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2000 continue;
2001 }
2002
4754fcee
FL
2003 if (head_read) {
2004 skb_push(pkt, head_read);
2005 memcpy(pkt->data, bus->rxhdr, head_read);
2006 head_read = 0;
2007 } else {
2008 memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
2009 rd_new.seq_num = rd->seq_num;
38b0b0dd 2010 sdio_claim_host(bus->sdiodev->func[1]);
6bc52319
FL
2011 if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
2012 BRCMF_SDIO_FT_NORMAL)) {
4754fcee
FL
2013 rd->len = 0;
2014 brcmu_pkt_buf_free_skb(pkt);
2015 }
2016 bus->sdcnt.rx_readahead_cnt++;
2017 if (rd->len != roundup(rd_new.len, 16)) {
5e8149f5 2018 brcmf_err("frame length mismatch:read %d, should be %d\n",
4754fcee
FL
2019 rd->len,
2020 roundup(rd_new.len, 16) >> 4);
2021 rd->len = 0;
82d7f3c1 2022 brcmf_sdio_rxfail(bus, true, true);
38b0b0dd 2023 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2024 brcmu_pkt_buf_free_skb(pkt);
2025 continue;
2026 }
38b0b0dd 2027 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2028 rd->len_nxtfrm = rd_new.len_nxtfrm;
2029 rd->channel = rd_new.channel;
2030 rd->dat_offset = rd_new.dat_offset;
2031
2032 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
2033 BRCMF_DATA_ON()) &&
2034 BRCMF_HDRS_ON(),
2035 bus->rxhdr, SDPCM_HDRLEN,
2036 "RxHdr:\n");
2037
2038 if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
5e8149f5 2039 brcmf_err("readahead on control packet %d?\n",
4754fcee
FL
2040 rd_new.seq_num);
2041 /* Force retry w/normal header read */
2042 rd->len = 0;
38b0b0dd 2043 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 2044 brcmf_sdio_rxfail(bus, false, true);
38b0b0dd 2045 sdio_release_host(bus->sdiodev->func[1]);
4754fcee
FL
2046 brcmu_pkt_buf_free_skb(pkt);
2047 continue;
2048 }
2049 }
5b435de0 2050
1e023829 2051 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
4754fcee 2052 pkt->data, rd->len, "Rx Data:\n");
5b435de0 2053
5b435de0 2054 /* Save superframe descriptor and allocate packet frame */
4754fcee 2055 if (rd->channel == SDPCM_GLOM_CHANNEL) {
6bc52319 2056 if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
5b435de0 2057 brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
4754fcee 2058 rd->len);
1e023829 2059 brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
4754fcee 2060 pkt->data, rd->len,
1e023829 2061 "Glom Data:\n");
4754fcee 2062 __skb_trim(pkt, rd->len);
5b435de0
AS
2063 skb_pull(pkt, SDPCM_HDRLEN);
2064 bus->glomd = pkt;
2065 } else {
5e8149f5 2066 brcmf_err("%s: glom superframe w/o "
5b435de0 2067 "descriptor!\n", __func__);
38b0b0dd 2068 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 2069 brcmf_sdio_rxfail(bus, false, false);
38b0b0dd 2070 sdio_release_host(bus->sdiodev->func[1]);
5b435de0 2071 }
4754fcee
FL
2072 /* prepare the descriptor for the next read */
2073 rd->len = rd->len_nxtfrm << 4;
2074 rd->len_nxtfrm = 0;
2075 /* treat all packet as event if we don't know */
2076 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
2077 continue;
2078 }
2079
2080 /* Fill in packet len and prio, deliver upward */
4754fcee
FL
2081 __skb_trim(pkt, rd->len);
2082 skb_pull(pkt, rd->dat_offset);
2083
2084 /* prepare the descriptor for the next read */
2085 rd->len = rd->len_nxtfrm << 4;
2086 rd->len_nxtfrm = 0;
2087 /* treat all packet as event if we don't know */
2088 rd->channel = SDPCM_EVENT_CHANNEL;
5b435de0
AS
2089
2090 if (pkt->len == 0) {
2091 brcmu_pkt_buf_free_skb(pkt);
2092 continue;
5b435de0
AS
2093 }
2094
05f3820b 2095 brcmf_rx_frame(bus->sdiodev->dev, pkt);
5b435de0 2096 }
4754fcee 2097
5b435de0 2098 rxcount = maxframes - rxleft;
5b435de0
AS
2099 /* Message if we hit the limit */
2100 if (!rxleft)
4754fcee 2101 brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
5b435de0 2102 else
5b435de0
AS
2103 brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2104 /* Back off rxseq if awaiting rtx, update rx_seq */
2105 if (bus->rxskip)
4754fcee
FL
2106 rd->seq_num--;
2107 bus->rx_seq = rd->seq_num;
5b435de0
AS
2108
2109 return rxcount;
2110}
2111
5b435de0 2112static void
82d7f3c1 2113brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
5b435de0
AS
2114{
2115 if (waitqueue_active(&bus->ctrl_wait))
2116 wake_up_interruptible(&bus->ctrl_wait);
2117 return;
2118}
2119
8da9d2c8
FL
2120static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
2121{
e217d1c8 2122 u16 head_pad;
8da9d2c8
FL
2123 u8 *dat_buf;
2124
8da9d2c8
FL
2125 dat_buf = (u8 *)(pkt->data);
2126
2127 /* Check head padding */
e217d1c8 2128 head_pad = ((unsigned long)dat_buf % bus->head_align);
8da9d2c8
FL
2129 if (head_pad) {
2130 if (skb_headroom(pkt) < head_pad) {
2131 bus->sdiodev->bus_if->tx_realloc++;
2132 head_pad = 0;
2133 if (skb_cow(pkt, head_pad))
2134 return -ENOMEM;
2135 }
2136 skb_push(pkt, head_pad);
2137 dat_buf = (u8 *)(pkt->data);
2138 memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
2139 }
2140 return head_pad;
2141}
2142
5491c11c
FL
2143/**
2144 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
2145 * bus layer usage.
2146 */
b05e9254 2147/* flag marking a dummy skb added for DMA alignment requirement */
5491c11c 2148#define ALIGN_SKB_FLAG 0x8000
b05e9254 2149/* bit mask of data length chopped from the previous packet */
5491c11c
FL
2150#define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
2151
8da9d2c8 2152static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
a64304f0 2153 struct sk_buff_head *pktq,
8da9d2c8 2154 struct sk_buff *pkt, u16 total_len)
a64304f0 2155{
8da9d2c8 2156 struct brcmf_sdio_dev *sdiodev;
a64304f0 2157 struct sk_buff *pkt_pad;
e217d1c8 2158 u16 tail_pad, tail_chop, chain_pad;
a64304f0 2159 unsigned int blksize;
8da9d2c8
FL
2160 bool lastfrm;
2161 int ntail, ret;
a64304f0 2162
8da9d2c8 2163 sdiodev = bus->sdiodev;
a64304f0 2164 blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
a64304f0 2165 /* sg entry alignment should be a divisor of block size */
e217d1c8 2166 WARN_ON(blksize % bus->sgentry_align);
a64304f0
AS
2167
2168 /* Check tail padding */
8da9d2c8
FL
2169 lastfrm = skb_queue_is_last(pktq, pkt);
2170 tail_pad = 0;
e217d1c8 2171 tail_chop = pkt->len % bus->sgentry_align;
8da9d2c8 2172 if (tail_chop)
e217d1c8 2173 tail_pad = bus->sgentry_align - tail_chop;
8da9d2c8
FL
2174 chain_pad = (total_len + tail_pad) % blksize;
2175 if (lastfrm && chain_pad)
2176 tail_pad += blksize - chain_pad;
a64304f0 2177 if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
1eb43018
AS
2178 pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
2179 bus->head_align);
a64304f0
AS
2180 if (pkt_pad == NULL)
2181 return -ENOMEM;
8da9d2c8 2182 ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
2dc3a8e0
DJ
2183 if (unlikely(ret < 0)) {
2184 kfree_skb(pkt_pad);
8da9d2c8 2185 return ret;
2dc3a8e0 2186 }
a64304f0
AS
2187 memcpy(pkt_pad->data,
2188 pkt->data + pkt->len - tail_chop,
2189 tail_chop);
5aa9f0ea 2190 *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
a64304f0 2191 skb_trim(pkt, pkt->len - tail_chop);
1eb43018 2192 skb_trim(pkt_pad, tail_pad + tail_chop);
a64304f0
AS
2193 __skb_queue_after(pktq, pkt, pkt_pad);
2194 } else {
2195 ntail = pkt->data_len + tail_pad -
2196 (pkt->end - pkt->tail);
2197 if (skb_cloned(pkt) || ntail > 0)
2198 if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
2199 return -ENOMEM;
2200 if (skb_linearize(pkt))
2201 return -ENOMEM;
a64304f0
AS
2202 __skb_put(pkt, tail_pad);
2203 }
2204
8da9d2c8 2205 return tail_pad;
a64304f0
AS
2206}
2207
b05e9254
FL
2208/**
2209 * brcmf_sdio_txpkt_prep - packet preparation for transmit
2210 * @bus: brcmf_sdio structure pointer
2211 * @pktq: packet list pointer
2212 * @chan: virtual channel to transmit the packet
2213 *
2214 * Processes to be applied to the packet
2215 * - Align data buffer pointer
2216 * - Align data buffer length
2217 * - Prepare header
2218 * Return: negative value if there is error
2219 */
2220static int
2221brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2222 uint chan)
5b435de0 2223{
8da9d2c8 2224 u16 head_pad, total_len;
a64304f0 2225 struct sk_buff *pkt_next;
8da9d2c8
FL
2226 u8 txseq;
2227 int ret;
6bc52319 2228 struct brcmf_sdio_hdrinfo hd_info = {0};
b05e9254 2229
8da9d2c8
FL
2230 txseq = bus->tx_seq;
2231 total_len = 0;
2232 skb_queue_walk(pktq, pkt_next) {
2233 /* alignment packet inserted in previous
2234 * loop cycle can be skipped as it is
2235 * already properly aligned and does not
2236 * need an sdpcm header.
2237 */
5aa9f0ea 2238 if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
8da9d2c8 2239 continue;
5b435de0 2240
8da9d2c8
FL
2241 /* align packet data pointer */
2242 ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
2243 if (ret < 0)
2244 return ret;
2245 head_pad = (u16)ret;
2246 if (head_pad)
1eb43018 2247 memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
5b435de0 2248
8da9d2c8 2249 total_len += pkt_next->len;
5b435de0 2250
a64304f0 2251 hd_info.len = pkt_next->len;
8da9d2c8
FL
2252 hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
2253 if (bus->txglom && pktq->qlen > 1) {
2254 ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
2255 pkt_next, total_len);
2256 if (ret < 0)
2257 return ret;
2258 hd_info.tail_pad = (u16)ret;
2259 total_len += (u16)ret;
2260 }
5b435de0 2261
8da9d2c8
FL
2262 hd_info.channel = chan;
2263 hd_info.dat_offset = head_pad + bus->tx_hdrlen;
2264 hd_info.seq_num = txseq++;
2265
2266 /* Now fill the header */
2267 brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
2268
2269 if (BRCMF_BYTES_ON() &&
2270 ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
2271 (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
47ab4cd8 2272 brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
8da9d2c8
FL
2273 "Tx Frame:\n");
2274 else if (BRCMF_HDRS_ON())
47ab4cd8 2275 brcmf_dbg_hex_dump(true, pkt_next->data,
8da9d2c8
FL
2276 head_pad + bus->tx_hdrlen,
2277 "Tx Header:\n");
2278 }
2279 /* Hardware length tag of the first packet should be total
2280 * length of the chain (including padding)
2281 */
2282 if (bus->txglom)
2283 brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
b05e9254
FL
2284 return 0;
2285}
5b435de0 2286
b05e9254
FL
2287/**
2288 * brcmf_sdio_txpkt_postp - packet post processing for transmit
2289 * @bus: brcmf_sdio structure pointer
2290 * @pktq: packet list pointer
2291 *
2292 * Processes to be applied to the packet
2293 * - Remove head padding
2294 * - Remove tail padding
2295 */
2296static void
2297brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
2298{
2299 u8 *hdr;
2300 u32 dat_offset;
8da9d2c8 2301 u16 tail_pad;
5aa9f0ea 2302 u16 dummy_flags, chop_len;
b05e9254
FL
2303 struct sk_buff *pkt_next, *tmp, *pkt_prev;
2304
2305 skb_queue_walk_safe(pktq, pkt_next, tmp) {
5aa9f0ea 2306 dummy_flags = *(u16 *)(pkt_next->cb);
5491c11c
FL
2307 if (dummy_flags & ALIGN_SKB_FLAG) {
2308 chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
b05e9254
FL
2309 if (chop_len) {
2310 pkt_prev = pkt_next->prev;
b05e9254
FL
2311 skb_put(pkt_prev, chop_len);
2312 }
2313 __skb_unlink(pkt_next, pktq);
2314 brcmu_pkt_buf_free_skb(pkt_next);
2315 } else {
8da9d2c8 2316 hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
b05e9254
FL
2317 dat_offset = le32_to_cpu(*(__le32 *)hdr);
2318 dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
2319 SDPCM_DOFFSET_SHIFT;
2320 skb_pull(pkt_next, dat_offset);
8da9d2c8
FL
2321 if (bus->txglom) {
2322 tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
2323 skb_trim(pkt_next, pkt_next->len - tail_pad);
2324 }
b05e9254 2325 }
5b435de0 2326 }
b05e9254 2327}
5b435de0 2328
b05e9254
FL
2329/* Writes a HW/SW header into the packet and sends it. */
2330/* Assumes: (a) header space already there, (b) caller holds lock */
82d7f3c1
AS
2331static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
2332 uint chan)
b05e9254
FL
2333{
2334 int ret;
8da9d2c8 2335 struct sk_buff *pkt_next, *tmp;
b05e9254
FL
2336
2337 brcmf_dbg(TRACE, "Enter\n");
2338
8da9d2c8 2339 ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
b05e9254
FL
2340 if (ret)
2341 goto done;
5b435de0 2342
38b0b0dd 2343 sdio_claim_host(bus->sdiodev->func[1]);
a7cdd821 2344 ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
80969836 2345 bus->sdcnt.f2txdata++;
5b435de0 2346
81c7883c
HM
2347 if (ret < 0)
2348 brcmf_sdio_txfail(bus);
5b435de0 2349
38b0b0dd 2350 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
2351
2352done:
8da9d2c8
FL
2353 brcmf_sdio_txpkt_postp(bus, pktq);
2354 if (ret == 0)
2355 bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
2356 skb_queue_walk_safe(pktq, pkt_next, tmp) {
2357 __skb_unlink(pkt_next, pktq);
2358 brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
2359 }
5b435de0
AS
2360 return ret;
2361}
2362
82d7f3c1 2363static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
5b435de0
AS
2364{
2365 struct sk_buff *pkt;
8da9d2c8 2366 struct sk_buff_head pktq;
5b435de0 2367 u32 intstatus = 0;
8da9d2c8 2368 int ret = 0, prec_out, i;
5b435de0 2369 uint cnt = 0;
8da9d2c8 2370 u8 tx_prec_map, pkt_num;
5b435de0 2371
5b435de0
AS
2372 brcmf_dbg(TRACE, "Enter\n");
2373
2374 tx_prec_map = ~bus->flowcontrol;
2375
2376 /* Send frames until the limit or some other event */
8da9d2c8
FL
2377 for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
2378 pkt_num = 1;
8da9d2c8
FL
2379 if (bus->txglom)
2380 pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
af1fa210 2381 bus->sdiodev->txglomsz);
8da9d2c8
FL
2382 pkt_num = min_t(u32, pkt_num,
2383 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
fed7ec44
HM
2384 __skb_queue_head_init(&pktq);
2385 spin_lock_bh(&bus->txq_lock);
8da9d2c8
FL
2386 for (i = 0; i < pkt_num; i++) {
2387 pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
2388 &prec_out);
2389 if (pkt == NULL)
2390 break;
2391 __skb_queue_tail(&pktq, pkt);
5b435de0 2392 }
fed7ec44 2393 spin_unlock_bh(&bus->txq_lock);
4dd8b26a 2394 if (i == 0)
8da9d2c8 2395 break;
5b435de0 2396
82d7f3c1 2397 ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
fed7ec44 2398
8da9d2c8 2399 cnt += i;
5b435de0
AS
2400
2401 /* In poll mode, need to check for other events */
b6a8cf2c 2402 if (!bus->intr) {
5b435de0 2403 /* Check device status, signal pending interrupt */
38b0b0dd 2404 sdio_claim_host(bus->sdiodev->func[1]);
5c15c23a
FL
2405 ret = r_sdreg32(bus, &intstatus,
2406 offsetof(struct sdpcmd_regs,
2407 intstatus));
38b0b0dd 2408 sdio_release_host(bus->sdiodev->func[1]);
80969836 2409 bus->sdcnt.f2txdata++;
5c15c23a 2410 if (ret != 0)
5b435de0
AS
2411 break;
2412 if (intstatus & bus->hostintmask)
1d382273 2413 atomic_set(&bus->ipend, 1);
5b435de0
AS
2414 }
2415 }
2416
2417 /* Deflow-control stack if needed */
a1cee865 2418 if ((bus->sdiodev->state == BRCMF_STATE_DATA) &&
c8bf3484 2419 bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
90d03ff7
HM
2420 bus->txoff = false;
2421 brcmf_txflowblock(bus->sdiodev->dev, false);
c8bf3484 2422 }
5b435de0
AS
2423
2424 return cnt;
2425}
2426
fed7ec44
HM
2427static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
2428{
2429 u8 doff;
2430 u16 pad;
2431 uint retries = 0;
2432 struct brcmf_sdio_hdrinfo hd_info = {0};
2433 int ret;
2434
2435 brcmf_dbg(TRACE, "Enter\n");
2436
2437 /* Back the pointer to make room for bus header */
2438 frame -= bus->tx_hdrlen;
2439 len += bus->tx_hdrlen;
2440
2441 /* Add alignment padding (optional for ctl frames) */
2442 doff = ((unsigned long)frame % bus->head_align);
2443 if (doff) {
2444 frame -= doff;
2445 len += doff;
2446 memset(frame + bus->tx_hdrlen, 0, doff);
2447 }
2448
2449 /* Round send length to next SDIO block */
2450 pad = 0;
2451 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2452 pad = bus->blocksize - (len % bus->blocksize);
2453 if ((pad > bus->roundup) || (pad >= bus->blocksize))
2454 pad = 0;
2455 } else if (len % bus->head_align) {
2456 pad = bus->head_align - (len % bus->head_align);
2457 }
2458 len += pad;
2459
2460 hd_info.len = len - pad;
2461 hd_info.channel = SDPCM_CONTROL_CHANNEL;
2462 hd_info.dat_offset = doff + bus->tx_hdrlen;
2463 hd_info.seq_num = bus->tx_seq;
2464 hd_info.lastfrm = true;
2465 hd_info.tail_pad = pad;
2466 brcmf_sdio_hdpack(bus, frame, &hd_info);
2467
2468 if (bus->txglom)
2469 brcmf_sdio_update_hwhdr(frame, len);
2470
2471 brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
2472 frame, len, "Tx Frame:\n");
2473 brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
2474 BRCMF_HDRS_ON(),
2475 frame, min_t(u16, len, 16), "TxHdr:\n");
2476
2477 do {
2478 ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
2479
2480 if (ret < 0)
2481 brcmf_sdio_txfail(bus);
2482 else
2483 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
2484 } while (ret < 0 && retries++ < TXRETRIES);
2485
2486 return ret;
2487}
2488
82d7f3c1 2489static void brcmf_sdio_bus_stop(struct device *dev)
a9ffda88
FL
2490{
2491 u32 local_hostintmask;
2492 u8 saveclk;
a9ffda88
FL
2493 int err;
2494 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2495 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
a9ffda88
FL
2496 struct brcmf_sdio *bus = sdiodev->bus;
2497
2498 brcmf_dbg(TRACE, "Enter\n");
2499
2500 if (bus->watchdog_tsk) {
2501 send_sig(SIGTERM, bus->watchdog_tsk, 1);
2502 kthread_stop(bus->watchdog_tsk);
2503 bus->watchdog_tsk = NULL;
2504 }
2505
a1cee865 2506 if (sdiodev->state != BRCMF_STATE_NOMEDIUM) {
bb350711
AS
2507 sdio_claim_host(sdiodev->func[1]);
2508
2509 /* Enable clock for device interrupts */
2510 brcmf_sdio_bus_sleep(bus, false, false);
2511
2512 /* Disable and clear interrupts at the chip level also */
2513 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
2514 local_hostintmask = bus->hostintmask;
2515 bus->hostintmask = 0;
2516
2517 /* Force backplane clocks to assure F2 interrupt propagates */
2518 saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2519 &err);
2520 if (!err)
2521 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
2522 (saveclk | SBSDIO_FORCE_HT), &err);
2523 if (err)
2524 brcmf_err("Failed to force clock for F2: err %d\n",
2525 err);
a9ffda88 2526
bb350711
AS
2527 /* Turn off the bus (F2), free any pending packets */
2528 brcmf_dbg(INTR, "disable SDIO interrupts\n");
2529 sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
a9ffda88 2530
bb350711
AS
2531 /* Clear any pending interrupts now that F2 is disabled */
2532 w_sdreg32(bus, local_hostintmask,
2533 offsetof(struct sdpcmd_regs, intstatus));
a9ffda88 2534
bb350711 2535 sdio_release_host(sdiodev->func[1]);
a9ffda88 2536 }
a9ffda88
FL
2537 /* Clear the data packet queues */
2538 brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
2539
2540 /* Clear any held glomming stuff */
2541 if (bus->glomd)
2542 brcmu_pkt_buf_free_skb(bus->glomd);
82d7f3c1 2543 brcmf_sdio_free_glom(bus);
a9ffda88
FL
2544
2545 /* Clear rx control and wake any waiters */
dd43a01c 2546 spin_lock_bh(&bus->rxctl_lock);
a9ffda88 2547 bus->rxlen = 0;
dd43a01c 2548 spin_unlock_bh(&bus->rxctl_lock);
82d7f3c1 2549 brcmf_sdio_dcmd_resp_wake(bus);
a9ffda88
FL
2550
2551 /* Reset some F2 state stuff */
2552 bus->rxskip = false;
2553 bus->tx_seq = bus->rx_seq = 0;
a9ffda88
FL
2554}
2555
82d7f3c1 2556static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
ba89bf19
FL
2557{
2558 unsigned long flags;
2559
668761ac
HM
2560 if (bus->sdiodev->oob_irq_requested) {
2561 spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
2562 if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
2563 enable_irq(bus->sdiodev->pdata->oob_irq_nr);
2564 bus->sdiodev->irq_en = true;
2565 }
2566 spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
ba89bf19 2567 }
ba89bf19 2568}
ba89bf19 2569
5cbb9c28
HM
2570static void atomic_orr(int val, atomic_t *v)
2571{
2572 int old_val;
2573
2574 old_val = atomic_read(v);
2575 while (atomic_cmpxchg(v, old_val, val | old_val) != old_val)
2576 old_val = atomic_read(v);
2577}
2578
4531603a
FL
2579static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
2580{
cb7cf7be 2581 struct brcmf_core *buscore;
4531603a
FL
2582 u32 addr;
2583 unsigned long val;
5cbb9c28 2584 int ret;
4531603a 2585
cb7cf7be
AS
2586 buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
2587 addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
4531603a 2588
a39be27b 2589 val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
4531603a
FL
2590 bus->sdcnt.f1regdata++;
2591 if (ret != 0)
5cbb9c28 2592 return ret;
4531603a
FL
2593
2594 val &= bus->hostintmask;
2595 atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
2596
2597 /* Clear interrupts */
2598 if (val) {
a39be27b 2599 brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
4531603a 2600 bus->sdcnt.f1regdata++;
5cbb9c28 2601 atomic_orr(val, &bus->intstatus);
4531603a
FL
2602 }
2603
2604 return ret;
2605}
2606
69d03ee0
HM
2607static int brcmf_sdio_pm_resume_wait(struct brcmf_sdio_dev *sdiodev)
2608{
2609#ifdef CONFIG_PM_SLEEP
2610 int retry;
2611
2612 /* Wait for possible resume to complete */
2613 retry = 0;
2614 while ((atomic_read(&sdiodev->suspend)) && (retry++ != 50))
2615 msleep(20);
2616 if (atomic_read(&sdiodev->suspend))
2617 return -EIO;
2618#endif
2619 return 0;
2620}
2621
82d7f3c1 2622static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
5b435de0 2623{
4531603a
FL
2624 u32 newstatus = 0;
2625 unsigned long intstatus;
5b435de0 2626 uint txlimit = bus->txbound; /* Tx frames to send before resched */
b6a8cf2c 2627 uint framecnt; /* Temporary counter of tx/rx frames */
5cbb9c28 2628 int err = 0;
5b435de0
AS
2629
2630 brcmf_dbg(TRACE, "Enter\n");
2631
69d03ee0
HM
2632 if (brcmf_sdio_pm_resume_wait(bus->sdiodev))
2633 return;
2634
38b0b0dd 2635 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0
AS
2636
2637 /* If waiting for HTAVAIL, check status */
4a3da990 2638 if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
5b435de0
AS
2639 u8 clkctl, devctl = 0;
2640
8ae74654 2641#ifdef DEBUG
5b435de0 2642 /* Check for inconsistent device control */
a39be27b
AS
2643 devctl = brcmf_sdiod_regrb(bus->sdiodev,
2644 SBSDIO_DEVICE_CTL, &err);
8ae74654 2645#endif /* DEBUG */
5b435de0
AS
2646
2647 /* Read CSR, if clock on switch to AVAIL, else ignore */
a39be27b
AS
2648 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
2649 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0 2650
c3203374 2651 brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
5b435de0
AS
2652 devctl, clkctl);
2653
2654 if (SBSDIO_HTAV(clkctl)) {
a39be27b
AS
2655 devctl = brcmf_sdiod_regrb(bus->sdiodev,
2656 SBSDIO_DEVICE_CTL, &err);
5b435de0 2657 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
a39be27b
AS
2658 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
2659 devctl, &err);
5b435de0 2660 bus->clkstate = CLK_AVAIL;
5b435de0
AS
2661 }
2662 }
2663
5b435de0 2664 /* Make sure backplane clock is on */
82d7f3c1 2665 brcmf_sdio_bus_sleep(bus, false, true);
5b435de0
AS
2666
2667 /* Pending interrupt indicates new device status */
1d382273
FL
2668 if (atomic_read(&bus->ipend) > 0) {
2669 atomic_set(&bus->ipend, 0);
4531603a 2670 err = brcmf_sdio_intr_rstatus(bus);
5b435de0
AS
2671 }
2672
4531603a
FL
2673 /* Start with leftover status bits */
2674 intstatus = atomic_xchg(&bus->intstatus, 0);
5b435de0
AS
2675
2676 /* Handle flow-control change: read new state in case our ack
2677 * crossed another change interrupt. If change still set, assume
2678 * FC ON for safety, let next loop through do the debounce.
2679 */
2680 if (intstatus & I_HMB_FC_CHANGE) {
2681 intstatus &= ~I_HMB_FC_CHANGE;
5c15c23a
FL
2682 err = w_sdreg32(bus, I_HMB_FC_CHANGE,
2683 offsetof(struct sdpcmd_regs, intstatus));
5b435de0 2684
5c15c23a
FL
2685 err = r_sdreg32(bus, &newstatus,
2686 offsetof(struct sdpcmd_regs, intstatus));
80969836 2687 bus->sdcnt.f1regdata += 2;
4531603a
FL
2688 atomic_set(&bus->fcstate,
2689 !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
5b435de0
AS
2690 intstatus |= (newstatus & bus->hostintmask);
2691 }
2692
2693 /* Handle host mailbox indication */
2694 if (intstatus & I_HMB_HOST_INT) {
2695 intstatus &= ~I_HMB_HOST_INT;
82d7f3c1 2696 intstatus |= brcmf_sdio_hostmail(bus);
5b435de0
AS
2697 }
2698
38b0b0dd 2699 sdio_release_host(bus->sdiodev->func[1]);
7cdf57d3 2700
5b435de0
AS
2701 /* Generally don't ask for these, can get CRC errors... */
2702 if (intstatus & I_WR_OOSYNC) {
5e8149f5 2703 brcmf_err("Dongle reports WR_OOSYNC\n");
5b435de0
AS
2704 intstatus &= ~I_WR_OOSYNC;
2705 }
2706
2707 if (intstatus & I_RD_OOSYNC) {
5e8149f5 2708 brcmf_err("Dongle reports RD_OOSYNC\n");
5b435de0
AS
2709 intstatus &= ~I_RD_OOSYNC;
2710 }
2711
2712 if (intstatus & I_SBINT) {
5e8149f5 2713 brcmf_err("Dongle reports SBINT\n");
5b435de0
AS
2714 intstatus &= ~I_SBINT;
2715 }
2716
2717 /* Would be active due to wake-wlan in gSPI */
2718 if (intstatus & I_CHIPACTIVE) {
2719 brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
2720 intstatus &= ~I_CHIPACTIVE;
2721 }
2722
2723 /* Ignore frame indications if rxskip is set */
2724 if (bus->rxskip)
2725 intstatus &= ~I_HMB_FRAME_IND;
2726
2727 /* On frame indication, read available frames */
b6a8cf2c
HM
2728 if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
2729 brcmf_sdio_readframes(bus, bus->rxbound);
4754fcee 2730 if (!bus->rxpending)
5b435de0 2731 intstatus &= ~I_HMB_FRAME_IND;
5b435de0
AS
2732 }
2733
2734 /* Keep still-pending events for next scheduling */
5cbb9c28
HM
2735 if (intstatus)
2736 atomic_orr(intstatus, &bus->intstatus);
5b435de0 2737
82d7f3c1 2738 brcmf_sdio_clrintr(bus);
ba89bf19 2739
fed7ec44 2740 if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
4dd8b26a
HM
2741 data_ok(bus)) {
2742 sdio_claim_host(bus->sdiodev->func[1]);
2743 err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
2744 bus->ctrl_frame_len);
2745 sdio_release_host(bus->sdiodev->func[1]);
2746 bus->ctrl_frame_err = err;
2747 bus->ctrl_frame_stat = false;
2748 brcmf_sdio_wait_event_wakeup(bus);
5b435de0
AS
2749 }
2750 /* Send queued frames (limit 1 if rx may still be pending) */
fed7ec44
HM
2751 if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
2752 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
2753 data_ok(bus)) {
4754fcee
FL
2754 framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
2755 txlimit;
b6a8cf2c 2756 brcmf_sdio_sendfromq(bus, framecnt);
5b435de0
AS
2757 }
2758
a1cee865 2759 if ((bus->sdiodev->state != BRCMF_STATE_DATA) || (err != 0)) {
5e8149f5 2760 brcmf_err("failed backplane access over SDIO, halting operation\n");
4531603a
FL
2761 atomic_set(&bus->intstatus, 0);
2762 } else if (atomic_read(&bus->intstatus) ||
2763 atomic_read(&bus->ipend) > 0 ||
2764 (!atomic_read(&bus->fcstate) &&
2765 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
b6a8cf2c 2766 data_ok(bus))) {
fccfe930 2767 atomic_inc(&bus->dpc_tskcnt);
5b435de0 2768 }
5b435de0
AS
2769}
2770
82d7f3c1 2771static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
e2432b67
AS
2772{
2773 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2774 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2775 struct brcmf_sdio *bus = sdiodev->bus;
2776
2777 return &bus->txq;
2778}
2779
84936626
HM
2780static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
2781{
2782 struct sk_buff *p;
2783 int eprec = -1; /* precedence to evict from */
2784
2785 /* Fast case, precedence queue is not full and we are also not
2786 * exceeding total queue length
2787 */
2788 if (!pktq_pfull(q, prec) && !pktq_full(q)) {
2789 brcmu_pktq_penq(q, prec, pkt);
2790 return true;
2791 }
2792
2793 /* Determine precedence from which to evict packet, if any */
2794 if (pktq_pfull(q, prec)) {
2795 eprec = prec;
2796 } else if (pktq_full(q)) {
2797 p = brcmu_pktq_peek_tail(q, &eprec);
2798 if (eprec > prec)
2799 return false;
2800 }
2801
2802 /* Evict if needed */
2803 if (eprec >= 0) {
2804 /* Detect queueing to unconfigured precedence */
2805 if (eprec == prec)
2806 return false; /* refuse newer (incoming) packet */
2807 /* Evict packet according to discard policy */
2808 p = brcmu_pktq_pdeq_tail(q, eprec);
2809 if (p == NULL)
2810 brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
2811 brcmu_pkt_buf_free_skb(p);
2812 }
2813
2814 /* Enqueue */
2815 p = brcmu_pktq_penq(q, prec, pkt);
2816 if (p == NULL)
2817 brcmf_err("brcmu_pktq_penq() failed\n");
2818
2819 return p != NULL;
2820}
2821
82d7f3c1 2822static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
5b435de0
AS
2823{
2824 int ret = -EBADE;
44ff5660 2825 uint prec;
bf347bb9 2826 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2827 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
bf347bb9 2828 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0 2829
44ff5660 2830 brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
5b435de0
AS
2831
2832 /* Add space for the header */
706478cb 2833 skb_push(pkt, bus->tx_hdrlen);
5b435de0
AS
2834 /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2835
2836 prec = prio2prec((pkt->priority & PRIOMASK));
2837
2838 /* Check for existing queue, current flow-control,
2839 pending event, or pending clock */
2840 brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
80969836 2841 bus->sdcnt.fcqueued++;
5b435de0
AS
2842
2843 /* Priority based enq */
fed7ec44 2844 spin_lock_bh(&bus->txq_lock);
5aa9f0ea
AS
2845 /* reset bus_flags in packet cb */
2846 *(u16 *)(pkt->cb) = 0;
84936626 2847 if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
706478cb 2848 skb_pull(pkt, bus->tx_hdrlen);
5e8149f5 2849 brcmf_err("out of bus->txq !!!\n");
5b435de0
AS
2850 ret = -ENOSR;
2851 } else {
2852 ret = 0;
2853 }
5b435de0 2854
c8bf3484 2855 if (pktq_len(&bus->txq) >= TXHI) {
90d03ff7 2856 bus->txoff = true;
84936626 2857 brcmf_txflowblock(dev, true);
c8bf3484 2858 }
fed7ec44 2859 spin_unlock_bh(&bus->txq_lock);
5b435de0 2860
8ae74654 2861#ifdef DEBUG
5b435de0
AS
2862 if (pktq_plen(&bus->txq, prec) > qcount[prec])
2863 qcount[prec] = pktq_plen(&bus->txq, prec);
2864#endif
f1e68c2e 2865
fccfe930
AS
2866 if (atomic_read(&bus->dpc_tskcnt) == 0) {
2867 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 2868 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
2869 }
2870
2871 return ret;
2872}
2873
8ae74654 2874#ifdef DEBUG
5b435de0
AS
2875#define CONSOLE_LINE_MAX 192
2876
82d7f3c1 2877static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
5b435de0
AS
2878{
2879 struct brcmf_console *c = &bus->console;
2880 u8 line[CONSOLE_LINE_MAX], ch;
2881 u32 n, idx, addr;
2882 int rv;
2883
2884 /* Don't do anything until FWREADY updates console address */
2885 if (bus->console_addr == 0)
2886 return 0;
2887
2888 /* Read console log struct */
2889 addr = bus->console_addr + offsetof(struct rte_console, log_le);
a39be27b
AS
2890 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
2891 sizeof(c->log_le));
5b435de0
AS
2892 if (rv < 0)
2893 return rv;
2894
2895 /* Allocate console buffer (one time only) */
2896 if (c->buf == NULL) {
2897 c->bufsize = le32_to_cpu(c->log_le.buf_size);
2898 c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2899 if (c->buf == NULL)
2900 return -ENOMEM;
2901 }
2902
2903 idx = le32_to_cpu(c->log_le.idx);
2904
2905 /* Protect against corrupt value */
2906 if (idx > c->bufsize)
2907 return -EBADE;
2908
2909 /* Skip reading the console buffer if the index pointer
2910 has not moved */
2911 if (idx == c->last)
2912 return 0;
2913
2914 /* Read the console buffer */
2915 addr = le32_to_cpu(c->log_le.buf);
a39be27b 2916 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
5b435de0
AS
2917 if (rv < 0)
2918 return rv;
2919
2920 while (c->last != idx) {
2921 for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2922 if (c->last == idx) {
2923 /* This would output a partial line.
2924 * Instead, back up
2925 * the buffer pointer and output this
2926 * line next time around.
2927 */
2928 if (c->last >= n)
2929 c->last -= n;
2930 else
2931 c->last = c->bufsize - n;
2932 goto break2;
2933 }
2934 ch = c->buf[c->last];
2935 c->last = (c->last + 1) % c->bufsize;
2936 if (ch == '\n')
2937 break;
2938 line[n] = ch;
2939 }
2940
2941 if (n > 0) {
2942 if (line[n - 1] == '\r')
2943 n--;
2944 line[n] = 0;
18aad4f8 2945 pr_debug("CONSOLE: %s\n", line);
5b435de0
AS
2946 }
2947 }
2948break2:
2949
2950 return 0;
2951}
8ae74654 2952#endif /* DEBUG */
5b435de0 2953
fcf094f4 2954static int
82d7f3c1 2955brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0 2956{
47a1ce78 2957 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 2958 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
47a1ce78 2959 struct brcmf_sdio *bus = sdiodev->bus;
4dd8b26a 2960 int ret;
5b435de0
AS
2961
2962 brcmf_dbg(TRACE, "Enter\n");
2963
4dd8b26a
HM
2964 /* Send from dpc */
2965 bus->ctrl_frame_buf = msg;
2966 bus->ctrl_frame_len = msglen;
2967 bus->ctrl_frame_stat = true;
2968 if (atomic_read(&bus->dpc_tskcnt) == 0) {
2969 atomic_inc(&bus->dpc_tskcnt);
2970 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0 2971 }
4dd8b26a
HM
2972
2973 wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
2974 msecs_to_jiffies(CTL_DONE_TIMEOUT));
2975
2976 if (!bus->ctrl_frame_stat) {
2977 brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
2978 bus->ctrl_frame_err);
2979 ret = bus->ctrl_frame_err;
2980 } else {
2981 brcmf_dbg(SDIO, "ctrl_frame timeout\n");
2982 bus->ctrl_frame_stat = false;
2983 ret = -ETIMEDOUT;
5b435de0
AS
2984 }
2985
5b435de0 2986 if (ret)
80969836 2987 bus->sdcnt.tx_ctlerrs++;
5b435de0 2988 else
80969836 2989 bus->sdcnt.tx_ctlpkts++;
5b435de0 2990
4dd8b26a 2991 return ret;
5b435de0
AS
2992}
2993
80969836 2994#ifdef DEBUG
1b1e4e9e
AS
2995static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
2996 struct sdpcm_shared *sh)
4fc0d016
AS
2997{
2998 u32 addr, console_ptr, console_size, console_index;
2999 char *conbuf = NULL;
3000 __le32 sh_val;
3001 int rv;
4fc0d016
AS
3002
3003 /* obtain console information from device memory */
3004 addr = sh->console_addr + offsetof(struct rte_console, log_le);
a39be27b
AS
3005 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
3006 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
3007 if (rv < 0)
3008 return rv;
3009 console_ptr = le32_to_cpu(sh_val);
3010
3011 addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
a39be27b
AS
3012 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
3013 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
3014 if (rv < 0)
3015 return rv;
3016 console_size = le32_to_cpu(sh_val);
3017
3018 addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
a39be27b
AS
3019 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
3020 (u8 *)&sh_val, sizeof(u32));
4fc0d016
AS
3021 if (rv < 0)
3022 return rv;
3023 console_index = le32_to_cpu(sh_val);
3024
3025 /* allocate buffer for console data */
3026 if (console_size <= CONSOLE_BUFFER_MAX)
3027 conbuf = vzalloc(console_size+1);
3028
3029 if (!conbuf)
3030 return -ENOMEM;
3031
3032 /* obtain the console data from device */
3033 conbuf[console_size] = '\0';
a39be27b
AS
3034 rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
3035 console_size);
4fc0d016
AS
3036 if (rv < 0)
3037 goto done;
3038
1b1e4e9e
AS
3039 rv = seq_write(seq, conbuf + console_index,
3040 console_size - console_index);
4fc0d016
AS
3041 if (rv < 0)
3042 goto done;
3043
1b1e4e9e
AS
3044 if (console_index > 0)
3045 rv = seq_write(seq, conbuf, console_index - 1);
3046
4fc0d016
AS
3047done:
3048 vfree(conbuf);
3049 return rv;
3050}
3051
1b1e4e9e
AS
3052static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
3053 struct sdpcm_shared *sh)
4fc0d016 3054{
1b1e4e9e 3055 int error;
4fc0d016 3056 struct brcmf_trap_info tr;
4fc0d016 3057
baa9e609
PH
3058 if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
3059 brcmf_dbg(INFO, "no trap in firmware\n");
4fc0d016 3060 return 0;
baa9e609 3061 }
4fc0d016 3062
a39be27b
AS
3063 error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
3064 sizeof(struct brcmf_trap_info));
4fc0d016
AS
3065 if (error < 0)
3066 return error;
3067
1b1e4e9e
AS
3068 seq_printf(seq,
3069 "dongle trap info: type 0x%x @ epc 0x%08x\n"
3070 " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
3071 " lr 0x%08x pc 0x%08x offset 0x%x\n"
3072 " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
3073 " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
3074 le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
3075 le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
3076 le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3077 le32_to_cpu(tr.pc), sh->trap_addr,
3078 le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
3079 le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
3080 le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
3081 le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
3082
3083 return 0;
4fc0d016
AS
3084}
3085
1b1e4e9e
AS
3086static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
3087 struct sdpcm_shared *sh)
4fc0d016
AS
3088{
3089 int error = 0;
4fc0d016
AS
3090 char file[80] = "?";
3091 char expr[80] = "<???>";
4fc0d016
AS
3092
3093 if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
3094 brcmf_dbg(INFO, "firmware not built with -assert\n");
3095 return 0;
3096 } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
3097 brcmf_dbg(INFO, "no assert in dongle\n");
3098 return 0;
3099 }
3100
38b0b0dd 3101 sdio_claim_host(bus->sdiodev->func[1]);
4fc0d016 3102 if (sh->assert_file_addr != 0) {
a39be27b
AS
3103 error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3104 sh->assert_file_addr, (u8 *)file, 80);
4fc0d016
AS
3105 if (error < 0)
3106 return error;
3107 }
3108 if (sh->assert_exp_addr != 0) {
a39be27b
AS
3109 error = brcmf_sdiod_ramrw(bus->sdiodev, false,
3110 sh->assert_exp_addr, (u8 *)expr, 80);
4fc0d016
AS
3111 if (error < 0)
3112 return error;
3113 }
38b0b0dd 3114 sdio_release_host(bus->sdiodev->func[1]);
4fc0d016 3115
1b1e4e9e
AS
3116 seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
3117 file, sh->assert_line, expr);
3118 return 0;
4fc0d016
AS
3119}
3120
82d7f3c1 3121static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
4fc0d016
AS
3122{
3123 int error;
3124 struct sdpcm_shared sh;
3125
4fc0d016 3126 error = brcmf_sdio_readshared(bus, &sh);
4fc0d016
AS
3127
3128 if (error < 0)
3129 return error;
3130
3131 if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
3132 brcmf_dbg(INFO, "firmware not built with -assert\n");
3133 else if (sh.flags & SDPCM_SHARED_ASSERT)
5e8149f5 3134 brcmf_err("assertion in dongle\n");
4fc0d016
AS
3135
3136 if (sh.flags & SDPCM_SHARED_TRAP)
5e8149f5 3137 brcmf_err("firmware trap in dongle\n");
4fc0d016
AS
3138
3139 return 0;
3140}
3141
1b1e4e9e 3142static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
4fc0d016
AS
3143{
3144 int error = 0;
3145 struct sdpcm_shared sh;
4fc0d016 3146
4fc0d016
AS
3147 error = brcmf_sdio_readshared(bus, &sh);
3148 if (error < 0)
3149 goto done;
3150
1b1e4e9e 3151 error = brcmf_sdio_assert_info(seq, bus, &sh);
4fc0d016
AS
3152 if (error < 0)
3153 goto done;
baa9e609 3154
1b1e4e9e 3155 error = brcmf_sdio_trap_info(seq, bus, &sh);
4fc0d016
AS
3156 if (error < 0)
3157 goto done;
baa9e609 3158
1b1e4e9e 3159 error = brcmf_sdio_dump_console(seq, bus, &sh);
4fc0d016 3160
4fc0d016 3161done:
4fc0d016
AS
3162 return error;
3163}
3164
1b1e4e9e 3165static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
4fc0d016 3166{
82d957e0
AS
3167 struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3168 struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
4fc0d016 3169
1b1e4e9e
AS
3170 return brcmf_sdio_died_dump(seq, bus);
3171}
3172
82d957e0 3173static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
1b1e4e9e 3174{
82d957e0
AS
3175 struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
3176 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3177 struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
4fc0d016 3178
82d957e0
AS
3179 seq_printf(seq,
3180 "intrcount: %u\nlastintrs: %u\n"
3181 "pollcnt: %u\nregfails: %u\n"
3182 "tx_sderrs: %u\nfcqueued: %u\n"
3183 "rxrtx: %u\nrx_toolong: %u\n"
3184 "rxc_errors: %u\nrx_hdrfail: %u\n"
3185 "rx_badhdr: %u\nrx_badseq: %u\n"
3186 "fc_rcvd: %u\nfc_xoff: %u\n"
3187 "fc_xon: %u\nrxglomfail: %u\n"
3188 "rxglomframes: %u\nrxglompkts: %u\n"
3189 "f2rxhdrs: %u\nf2rxdata: %u\n"
3190 "f2txdata: %u\nf1regdata: %u\n"
3191 "tickcnt: %u\ntx_ctlerrs: %lu\n"
3192 "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
3193 "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
3194 sdcnt->intrcount, sdcnt->lastintrs,
3195 sdcnt->pollcnt, sdcnt->regfails,
3196 sdcnt->tx_sderrs, sdcnt->fcqueued,
3197 sdcnt->rxrtx, sdcnt->rx_toolong,
3198 sdcnt->rxc_errors, sdcnt->rx_hdrfail,
3199 sdcnt->rx_badhdr, sdcnt->rx_badseq,
3200 sdcnt->fc_rcvd, sdcnt->fc_xoff,
3201 sdcnt->fc_xon, sdcnt->rxglomfail,
3202 sdcnt->rxglomframes, sdcnt->rxglompkts,
3203 sdcnt->f2rxhdrs, sdcnt->f2rxdata,
3204 sdcnt->f2txdata, sdcnt->f1regdata,
3205 sdcnt->tickcnt, sdcnt->tx_ctlerrs,
3206 sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
3207 sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
3208
3209 return 0;
3210}
4fc0d016 3211
80969836
AS
3212static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3213{
3214 struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
4fc0d016 3215 struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
80969836 3216
4fc0d016
AS
3217 if (IS_ERR_OR_NULL(dentry))
3218 return;
3219
82d957e0
AS
3220 brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
3221 brcmf_debugfs_add_entry(drvr, "counters",
3222 brcmf_debugfs_sdio_count_read);
0801e6c5
DK
3223 debugfs_create_u32("console_interval", 0644, dentry,
3224 &bus->console_interval);
80969836
AS
3225}
3226#else
82d7f3c1 3227static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
4fc0d016
AS
3228{
3229 return 0;
3230}
3231
80969836
AS
3232static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
3233{
3234}
3235#endif /* DEBUG */
3236
fcf094f4 3237static int
82d7f3c1 3238brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
5b435de0
AS
3239{
3240 int timeleft;
3241 uint rxlen = 0;
3242 bool pending;
dd43a01c 3243 u8 *buf;
532cdd3b 3244 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
0a332e46 3245 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
532cdd3b 3246 struct brcmf_sdio *bus = sdiodev->bus;
5b435de0
AS
3247
3248 brcmf_dbg(TRACE, "Enter\n");
3249
3250 /* Wait until control frame is available */
82d7f3c1 3251 timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
5b435de0 3252
dd43a01c 3253 spin_lock_bh(&bus->rxctl_lock);
5b435de0
AS
3254 rxlen = bus->rxlen;
3255 memcpy(msg, bus->rxctl, min(msglen, rxlen));
dd43a01c
FL
3256 bus->rxctl = NULL;
3257 buf = bus->rxctl_orig;
3258 bus->rxctl_orig = NULL;
5b435de0 3259 bus->rxlen = 0;
dd43a01c
FL
3260 spin_unlock_bh(&bus->rxctl_lock);
3261 vfree(buf);
5b435de0
AS
3262
3263 if (rxlen) {
3264 brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3265 rxlen, msglen);
3266 } else if (timeleft == 0) {
5e8149f5 3267 brcmf_err("resumed on timeout\n");
82d7f3c1 3268 brcmf_sdio_checkdied(bus);
23677ce3 3269 } else if (pending) {
5b435de0
AS
3270 brcmf_dbg(CTL, "cancelled\n");
3271 return -ERESTARTSYS;
3272 } else {
3273 brcmf_dbg(CTL, "resumed for unknown reason?\n");
82d7f3c1 3274 brcmf_sdio_checkdied(bus);
5b435de0
AS
3275 }
3276
3277 if (rxlen)
80969836 3278 bus->sdcnt.rx_ctlpkts++;
5b435de0 3279 else
80969836 3280 bus->sdcnt.rx_ctlerrs++;
5b435de0
AS
3281
3282 return rxlen ? (int)rxlen : -ETIMEDOUT;
3283}
3284
a74d036f
HM
3285#ifdef DEBUG
3286static bool
3287brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3288 u8 *ram_data, uint ram_sz)
3289{
3290 char *ram_cmp;
3291 int err;
3292 bool ret = true;
3293 int address;
3294 int offset;
3295 int len;
3296
3297 /* read back and verify */
3298 brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
3299 ram_sz);
3300 ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
3301 /* do not proceed while no memory but */
3302 if (!ram_cmp)
3303 return true;
3304
3305 address = ram_addr;
3306 offset = 0;
3307 while (offset < ram_sz) {
3308 len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
3309 ram_sz - offset;
3310 err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
3311 if (err) {
3312 brcmf_err("error %d on reading %d membytes at 0x%08x\n",
3313 err, len, address);
3314 ret = false;
3315 break;
3316 } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
3317 brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
3318 offset, len);
3319 ret = false;
3320 break;
3321 }
3322 offset += len;
3323 address += len;
3324 }
3325
3326 kfree(ram_cmp);
3327
3328 return ret;
3329}
3330#else /* DEBUG */
3331static bool
3332brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
3333 u8 *ram_data, uint ram_sz)
3334{
3335 return true;
3336}
3337#endif /* DEBUG */
3338
3355650c
AS
3339static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
3340 const struct firmware *fw)
5b435de0 3341{
f2c44fe7 3342 int err;
f2c44fe7 3343
a74d036f
HM
3344 brcmf_dbg(TRACE, "Enter\n");
3345
f9951c13
HM
3346 err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
3347 (u8 *)fw->data, fw->size);
3348 if (err)
3349 brcmf_err("error %d on writing %d membytes at 0x%08x\n",
3350 err, (int)fw->size, bus->ci->rambase);
3351 else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
3352 (u8 *)fw->data, fw->size))
3353 err = -EIO;
5b435de0 3354
f2c44fe7 3355 return err;
5b435de0
AS
3356}
3357
3355650c 3358static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
bd0e1b1d 3359 void *vars, u32 varsz)
5b435de0 3360{
a74d036f
HM
3361 int address;
3362 int err;
3363
3364 brcmf_dbg(TRACE, "Enter\n");
5b435de0 3365
a74d036f
HM
3366 address = bus->ci->ramsize - varsz + bus->ci->rambase;
3367 err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
3368 if (err)
3369 brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
3370 err, varsz, address);
3371 else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
3372 err = -EIO;
3373
a74d036f 3374 return err;
5b435de0
AS
3375}
3376
bd0e1b1d
AS
3377static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
3378 const struct firmware *fw,
3379 void *nvram, u32 nvlen)
5b435de0 3380{
82d7f3c1 3381 int bcmerror = -EFAULT;
3355650c 3382 u32 rstvec;
82d7f3c1
AS
3383
3384 sdio_claim_host(bus->sdiodev->func[1]);
3385 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
5b435de0
AS
3386
3387 /* Keep arm in reset */
cb7cf7be 3388 brcmf_chip_enter_download(bus->ci);
3355650c 3389
3355650c
AS
3390 rstvec = get_unaligned_le32(fw->data);
3391 brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
3392
3393 bcmerror = brcmf_sdio_download_code_file(bus, fw);
3394 release_firmware(fw);
3395 if (bcmerror) {
5e8149f5 3396 brcmf_err("dongle image file download failed\n");
bd0e1b1d 3397 brcmf_fw_nvram_free(nvram);
5b435de0
AS
3398 goto err;
3399 }
3400
bd0e1b1d
AS
3401 bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
3402 brcmf_fw_nvram_free(nvram);
3355650c 3403 if (bcmerror) {
5e8149f5 3404 brcmf_err("dongle nvram file download failed\n");
3eaa956c
FL
3405 goto err;
3406 }
5b435de0
AS
3407
3408 /* Take arm out of reset */
cb7cf7be 3409 if (!brcmf_chip_exit_download(bus->ci, rstvec)) {
5e8149f5 3410 brcmf_err("error getting out of ARM core reset\n");
5b435de0
AS
3411 goto err;
3412 }
3413
a1cee865
HM
3414 /* Allow full data communication using DPC from now on. */
3415 bus->sdiodev->state = BRCMF_STATE_DATA;
5b435de0
AS
3416 bcmerror = 0;
3417
3418err:
82d7f3c1
AS
3419 brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
3420 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3421 return bcmerror;
3422}
3423
82d7f3c1 3424static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
4a3da990
PH
3425{
3426 int err = 0;
3427 u8 val;
3428
3429 brcmf_dbg(TRACE, "Enter\n");
3430
a39be27b 3431 val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
4a3da990
PH
3432 if (err) {
3433 brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
3434 return;
3435 }
3436
3437 val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
a39be27b 3438 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
4a3da990
PH
3439 if (err) {
3440 brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
3441 return;
3442 }
3443
3444 /* Add CMD14 Support */
a39be27b
AS
3445 brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
3446 (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
3447 SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
3448 &err);
4a3da990
PH
3449 if (err) {
3450 brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
3451 return;
3452 }
3453
a39be27b
AS
3454 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3455 SBSDIO_FORCE_HT, &err);
4a3da990
PH
3456 if (err) {
3457 brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
3458 return;
3459 }
3460
3461 /* set flag */
3462 bus->sr_enabled = true;
3463 brcmf_dbg(INFO, "SR enabled\n");
3464}
3465
3466/* enable KSO bit */
82d7f3c1 3467static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
4a3da990
PH
3468{
3469 u8 val;
3470 int err = 0;
3471
3472 brcmf_dbg(TRACE, "Enter\n");
3473
3474 /* KSO bit added in SDIO core rev 12 */
cb7cf7be 3475 if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
4a3da990
PH
3476 return 0;
3477
a39be27b 3478 val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
4a3da990
PH
3479 if (err) {
3480 brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
3481 return err;
3482 }
3483
3484 if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
3485 val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
3486 SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
a39be27b
AS
3487 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
3488 val, &err);
4a3da990
PH
3489 if (err) {
3490 brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
3491 return err;
3492 }
3493 }
3494
3495 return 0;
3496}
3497
3498
82d7f3c1 3499static int brcmf_sdio_bus_preinit(struct device *dev)
cf458287
AS
3500{
3501 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3502 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3503 struct brcmf_sdio *bus = sdiodev->bus;
8da9d2c8 3504 uint pad_size;
cf458287 3505 u32 value;
cf458287
AS
3506 int err;
3507
8da9d2c8
FL
3508 /* the commands below use the terms tx and rx from
3509 * a device perspective, ie. bus:txglom affects the
3510 * bus transfers from device to host.
3511 */
cb7cf7be 3512 if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
cf458287
AS
3513 /* for sdio core rev < 12, disable txgloming */
3514 value = 0;
3515 err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
3516 sizeof(u32));
3517 } else {
3518 /* otherwise, set txglomalign */
3519 value = 4;
3520 if (sdiodev->pdata)
3521 value = sdiodev->pdata->sd_sgentry_align;
3522 /* SDIO ADMA requires at least 32 bit alignment */
3523 value = max_t(u32, value, 4);
3524 err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
3525 sizeof(u32));
3526 }
8da9d2c8
FL
3527
3528 if (err < 0)
3529 goto done;
3530
3531 bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
3532 if (sdiodev->sg_support) {
3533 bus->txglom = false;
3534 value = 1;
3535 pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
8da9d2c8
FL
3536 err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
3537 &value, sizeof(u32));
3538 if (err < 0) {
3539 /* bus:rxglom is allowed to fail */
3540 err = 0;
3541 } else {
3542 bus->txglom = true;
3543 bus->tx_hdrlen += SDPCM_HWEXT_LEN;
3544 }
3545 }
3546 brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
3547
3548done:
cf458287
AS
3549 return err;
3550}
3551
82d7f3c1 3552void brcmf_sdio_isr(struct brcmf_sdio *bus)
5b435de0 3553{
5b435de0
AS
3554 brcmf_dbg(TRACE, "Enter\n");
3555
3556 if (!bus) {
5e8149f5 3557 brcmf_err("bus is null pointer, exiting\n");
5b435de0
AS
3558 return;
3559 }
3560
a1cee865 3561 if (bus->sdiodev->state != BRCMF_STATE_DATA) {
5e8149f5 3562 brcmf_err("bus is down. we have nothing to do\n");
5b435de0
AS
3563 return;
3564 }
3565 /* Count the interrupt call */
80969836 3566 bus->sdcnt.intrcount++;
4531603a
FL
3567 if (in_interrupt())
3568 atomic_set(&bus->ipend, 1);
3569 else
3570 if (brcmf_sdio_intr_rstatus(bus)) {
5e8149f5 3571 brcmf_err("failed backplane access\n");
4531603a 3572 }
5b435de0 3573
5b435de0
AS
3574 /* Disable additional interrupts (is this needed now)? */
3575 if (!bus->intr)
5e8149f5 3576 brcmf_err("isr w/o interrupt configured!\n");
5b435de0 3577
fccfe930 3578 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3579 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3580}
3581
82d7f3c1 3582static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
5b435de0 3583{
5b435de0
AS
3584 brcmf_dbg(TIMER, "Enter\n");
3585
5b435de0 3586 /* Poll period: check device if appropriate. */
4a3da990
PH
3587 if (!bus->sr_enabled &&
3588 bus->poll && (++bus->polltick >= bus->pollrate)) {
5b435de0
AS
3589 u32 intstatus = 0;
3590
3591 /* Reset poll tick */
3592 bus->polltick = 0;
3593
3594 /* Check device if no interrupts */
80969836
AS
3595 if (!bus->intr ||
3596 (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
5b435de0 3597
fccfe930 3598 if (atomic_read(&bus->dpc_tskcnt) == 0) {
5b435de0 3599 u8 devpend;
fccfe930 3600
38b0b0dd 3601 sdio_claim_host(bus->sdiodev->func[1]);
a39be27b
AS
3602 devpend = brcmf_sdiod_regrb(bus->sdiodev,
3603 SDIO_CCCR_INTx,
3604 NULL);
38b0b0dd 3605 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3606 intstatus =
3607 devpend & (INTR_STATUS_FUNC1 |
3608 INTR_STATUS_FUNC2);
3609 }
3610
3611 /* If there is something, make like the ISR and
3612 schedule the DPC */
3613 if (intstatus) {
80969836 3614 bus->sdcnt.pollcnt++;
1d382273 3615 atomic_set(&bus->ipend, 1);
5b435de0 3616
fccfe930 3617 atomic_inc(&bus->dpc_tskcnt);
f1e68c2e 3618 queue_work(bus->brcmf_wq, &bus->datawork);
5b435de0
AS
3619 }
3620 }
3621
3622 /* Update interrupt tracking */
80969836 3623 bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
5b435de0 3624 }
8ae74654 3625#ifdef DEBUG
5b435de0 3626 /* Poll for console output periodically */
a1cee865 3627 if (bus->sdiodev->state == BRCMF_STATE_DATA &&
8d169aa0 3628 bus->console_interval != 0) {
5b435de0
AS
3629 bus->console.count += BRCMF_WD_POLL_MS;
3630 if (bus->console.count >= bus->console_interval) {
3631 bus->console.count -= bus->console_interval;
38b0b0dd 3632 sdio_claim_host(bus->sdiodev->func[1]);
5b435de0 3633 /* Make sure backplane clock is on */
82d7f3c1
AS
3634 brcmf_sdio_bus_sleep(bus, false, false);
3635 if (brcmf_sdio_readconsole(bus) < 0)
5b435de0
AS
3636 /* stop on error */
3637 bus->console_interval = 0;
38b0b0dd 3638 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3639 }
3640 }
8ae74654 3641#endif /* DEBUG */
5b435de0
AS
3642
3643 /* On idle timeout clear activity flag and/or turn off clock */
3644 if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
3645 if (++bus->idlecount >= bus->idletime) {
3646 bus->idlecount = 0;
3647 if (bus->activity) {
3648 bus->activity = false;
82d7f3c1 3649 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
5b435de0 3650 } else {
4a3da990 3651 brcmf_dbg(SDIO, "idle\n");
38b0b0dd 3652 sdio_claim_host(bus->sdiodev->func[1]);
82d7f3c1 3653 brcmf_sdio_bus_sleep(bus, true, false);
38b0b0dd 3654 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3655 }
3656 }
3657 }
3658
1d382273 3659 return (atomic_read(&bus->ipend) > 0);
5b435de0
AS
3660}
3661
f1e68c2e
FL
3662static void brcmf_sdio_dataworker(struct work_struct *work)
3663{
3664 struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
3665 datawork);
f1e68c2e 3666
fccfe930 3667 while (atomic_read(&bus->dpc_tskcnt)) {
71abdc00 3668 atomic_set(&bus->dpc_tskcnt, 0);
82d7f3c1 3669 brcmf_sdio_dpc(bus);
f1e68c2e 3670 }
f1e68c2e
FL
3671}
3672
65d80d0b
AS
3673static void
3674brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
cb7cf7be 3675 struct brcmf_chip *ci, u32 drivestrength)
65d80d0b
AS
3676{
3677 const struct sdiod_drive_str *str_tab = NULL;
3678 u32 str_mask;
3679 u32 str_shift;
cb7cf7be 3680 u32 base;
65d80d0b
AS
3681 u32 i;
3682 u32 drivestrength_sel = 0;
3683 u32 cc_data_temp;
3684 u32 addr;
3685
cb7cf7be 3686 if (!(ci->cc_caps & CC_CAP_PMU))
65d80d0b
AS
3687 return;
3688
3689 switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
5779ae6a 3690 case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
65d80d0b
AS
3691 str_tab = sdiod_drvstr_tab1_1v8;
3692 str_mask = 0x00003800;
3693 str_shift = 11;
3694 break;
5779ae6a 3695 case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
65d80d0b
AS
3696 str_tab = sdiod_drvstr_tab6_1v8;
3697 str_mask = 0x00001800;
3698 str_shift = 11;
3699 break;
5779ae6a 3700 case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
65d80d0b
AS
3701 /* note: 43143 does not support tristate */
3702 i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
3703 if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
3704 str_tab = sdiod_drvstr_tab2_3v3;
3705 str_mask = 0x00000007;
3706 str_shift = 0;
3707 } else
3708 brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
cb7cf7be 3709 ci->name, drivestrength);
65d80d0b 3710 break;
5779ae6a 3711 case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
65d80d0b
AS
3712 str_tab = sdiod_drive_strength_tab5_1v8;
3713 str_mask = 0x00003800;
3714 str_shift = 11;
3715 break;
3716 default:
3717 brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
cb7cf7be 3718 ci->name, ci->chiprev, ci->pmurev);
65d80d0b
AS
3719 break;
3720 }
3721
3722 if (str_tab != NULL) {
3723 for (i = 0; str_tab[i].strength != 0; i++) {
3724 if (drivestrength >= str_tab[i].strength) {
3725 drivestrength_sel = str_tab[i].sel;
3726 break;
3727 }
3728 }
cb7cf7be 3729 base = brcmf_chip_get_chipcommon(ci)->base;
65d80d0b
AS
3730 addr = CORE_CC_REG(base, chipcontrol_addr);
3731 brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
3732 cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
3733 cc_data_temp &= ~str_mask;
3734 drivestrength_sel <<= str_shift;
3735 cc_data_temp |= drivestrength_sel;
3736 brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
3737
3738 brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
3739 str_tab[i].strength, drivestrength, cc_data_temp);
3740 }
3741}
3742
cb7cf7be 3743static int brcmf_sdio_buscoreprep(void *ctx)
65d80d0b 3744{
cb7cf7be 3745 struct brcmf_sdio_dev *sdiodev = ctx;
65d80d0b
AS
3746 int err = 0;
3747 u8 clkval, clkset;
3748
3749 /* Try forcing SDIO core to do ALPAvail request only */
3750 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
3751 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3752 if (err) {
3753 brcmf_err("error writing for HT off\n");
3754 return err;
3755 }
3756
3757 /* If register supported, wait for ALPAvail and then force ALP */
3758 /* This may take up to 15 milliseconds */
3759 clkval = brcmf_sdiod_regrb(sdiodev,
3760 SBSDIO_FUNC1_CHIPCLKCSR, NULL);
3761
3762 if ((clkval & ~SBSDIO_AVBITS) != clkset) {
3763 brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
3764 clkset, clkval);
3765 return -EACCES;
3766 }
3767
3768 SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
3769 SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
3770 !SBSDIO_ALPAV(clkval)),
3771 PMU_MAX_TRANSITION_DLY);
3772 if (!SBSDIO_ALPAV(clkval)) {
3773 brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
3774 clkval);
3775 return -EBUSY;
3776 }
3777
3778 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
3779 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
3780 udelay(65);
3781
3782 /* Also, disable the extra SDIO pull-ups */
3783 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
3784
3785 return 0;
3786}
3787
cb7cf7be
AS
3788static void brcmf_sdio_buscore_exitdl(void *ctx, struct brcmf_chip *chip,
3789 u32 rstvec)
3790{
3791 struct brcmf_sdio_dev *sdiodev = ctx;
3792 struct brcmf_core *core;
3793 u32 reg_addr;
3794
3795 /* clear all interrupts */
3796 core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
3797 reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
3798 brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
3799
3800 if (rstvec)
3801 /* Write reset vector to address 0 */
3802 brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
3803 sizeof(rstvec));
3804}
3805
3806static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
3807{
3808 struct brcmf_sdio_dev *sdiodev = ctx;
3809 u32 val, rev;
3810
3811 val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
8bd61f8d 3812 if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
cb7cf7be
AS
3813 addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
3814 rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
3815 if (rev >= 2) {
3816 val &= ~CID_ID_MASK;
5779ae6a 3817 val |= BRCM_CC_4339_CHIP_ID;
cb7cf7be
AS
3818 }
3819 }
3820 return val;
3821}
3822
3823static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
3824{
3825 struct brcmf_sdio_dev *sdiodev = ctx;
3826
3827 brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
3828}
3829
3830static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
3831 .prepare = brcmf_sdio_buscoreprep,
3832 .exit_dl = brcmf_sdio_buscore_exitdl,
3833 .read32 = brcmf_sdio_buscore_read32,
3834 .write32 = brcmf_sdio_buscore_write32,
3835};
3836
5b435de0 3837static bool
82d7f3c1 3838brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
5b435de0
AS
3839{
3840 u8 clkctl = 0;
3841 int err = 0;
3842 int reg_addr;
3843 u32 reg_val;
668761ac 3844 u32 drivestrength;
5b435de0 3845
38b0b0dd
FL
3846 sdio_claim_host(bus->sdiodev->func[1]);
3847
18aad4f8 3848 pr_debug("F1 signature read @0x18000000=0x%4x\n",
a39be27b 3849 brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
5b435de0
AS
3850
3851 /*
cb7cf7be 3852 * Force PLL off until brcmf_chip_attach()
5b435de0
AS
3853 * programs PLL control regs
3854 */
3855
a39be27b
AS
3856 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
3857 BRCMF_INIT_CLKCTL1, &err);
5b435de0 3858 if (!err)
a39be27b
AS
3859 clkctl = brcmf_sdiod_regrb(bus->sdiodev,
3860 SBSDIO_FUNC1_CHIPCLKCSR, &err);
5b435de0
AS
3861
3862 if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
5e8149f5 3863 brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
5b435de0
AS
3864 err, BRCMF_INIT_CLKCTL1, clkctl);
3865 goto fail;
3866 }
3867
cb7cf7be
AS
3868 bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
3869 if (IS_ERR(bus->ci)) {
3870 brcmf_err("brcmf_chip_attach failed!\n");
3871 bus->ci = NULL;
5b435de0
AS
3872 goto fail;
3873 }
3874
82d7f3c1 3875 if (brcmf_sdio_kso_init(bus)) {
4a3da990
PH
3876 brcmf_err("error enabling KSO\n");
3877 goto fail;
3878 }
3879
668761ac
HM
3880 if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
3881 drivestrength = bus->sdiodev->pdata->drive_strength;
3882 else
3883 drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
65d80d0b 3884 brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
5b435de0 3885
454d2a88 3886 /* Get info on the SOCRAM cores... */
5b435de0
AS
3887 bus->ramsize = bus->ci->ramsize;
3888 if (!(bus->ramsize)) {
5e8149f5 3889 brcmf_err("failed to find SOCRAM memory!\n");
5b435de0
AS
3890 goto fail;
3891 }
3892
1e9ab4dd 3893 /* Set card control so an SDIO card reset does a WLAN backplane reset */
a39be27b
AS
3894 reg_val = brcmf_sdiod_regrb(bus->sdiodev,
3895 SDIO_CCCR_BRCM_CARDCTRL, &err);
1e9ab4dd
PH
3896 if (err)
3897 goto fail;
3898
3899 reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
3900
a39be27b
AS
3901 brcmf_sdiod_regwb(bus->sdiodev,
3902 SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
1e9ab4dd
PH
3903 if (err)
3904 goto fail;
3905
3906 /* set PMUControl so a backplane reset does PMU state reload */
cb7cf7be 3907 reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
1e9ab4dd 3908 pmucontrol);
cb7cf7be 3909 reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
1e9ab4dd
PH
3910 if (err)
3911 goto fail;
3912
3913 reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
3914
cb7cf7be 3915 brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
1e9ab4dd
PH
3916 if (err)
3917 goto fail;
3918
38b0b0dd
FL
3919 sdio_release_host(bus->sdiodev->func[1]);
3920
5b435de0
AS
3921 brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
3922
9b2d2f2a
AS
3923 /* allocate header buffer */
3924 bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
3925 if (!bus->hdrbuf)
3926 return false;
5b435de0
AS
3927 /* Locate an appropriately-aligned portion of hdrbuf */
3928 bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
9b2d2f2a 3929 bus->head_align);
5b435de0
AS
3930
3931 /* Set the poll and/or interrupt flags */
3932 bus->intr = true;
3933 bus->poll = false;
3934 if (bus->poll)
3935 bus->pollrate = 1;
3936
3937 return true;
3938
3939fail:
38b0b0dd 3940 sdio_release_host(bus->sdiodev->func[1]);
5b435de0
AS
3941 return false;
3942}
3943
5b435de0 3944static int
82d7f3c1 3945brcmf_sdio_watchdog_thread(void *data)
5b435de0 3946{
e92eedf4 3947 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
5b435de0
AS
3948
3949 allow_signal(SIGTERM);
3950 /* Run until signal received */
3951 while (1) {
3952 if (kthread_should_stop())
3953 break;
3954 if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
82d7f3c1 3955 brcmf_sdio_bus_watchdog(bus);
5b435de0 3956 /* Count the tick for reference */
80969836 3957 bus->sdcnt.tickcnt++;
58e9df46 3958 reinit_completion(&bus->watchdog_wait);
5b435de0
AS
3959 } else
3960 break;
3961 }
3962 return 0;
3963}
3964
3965static void
82d7f3c1 3966brcmf_sdio_watchdog(unsigned long data)
5b435de0 3967{
e92eedf4 3968 struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
5b435de0
AS
3969
3970 if (bus->watchdog_tsk) {
3971 complete(&bus->watchdog_wait);
3972 /* Reschedule the watchdog */
3973 if (bus->wd_timer_valid)
3974 mod_timer(&bus->timer,
3975 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
3976 }
3977}
3978
d9cb2596 3979static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
82d7f3c1
AS
3980 .stop = brcmf_sdio_bus_stop,
3981 .preinit = brcmf_sdio_bus_preinit,
82d7f3c1
AS
3982 .txdata = brcmf_sdio_bus_txdata,
3983 .txctl = brcmf_sdio_bus_txctl,
3984 .rxctl = brcmf_sdio_bus_rxctl,
3985 .gettxq = brcmf_sdio_bus_gettxq,
330b4e4b 3986 .wowl_config = brcmf_sdio_wowl_config
d9cb2596
AS
3987};
3988
bd0e1b1d
AS
3989static void brcmf_sdio_firmware_callback(struct device *dev,
3990 const struct firmware *code,
3991 void *nvram, u32 nvram_len)
3992{
3993 struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3994 struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3995 struct brcmf_sdio *bus = sdiodev->bus;
3996 int err = 0;
3997 u8 saveclk;
3998
3999 brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
4000
bd0e1b1d
AS
4001 if (!bus_if->drvr)
4002 return;
4003
a1cee865
HM
4004 /* try to download image and nvram to the dongle */
4005 bus->alp_only = true;
4006 err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
4007 if (err)
4008 goto fail;
4009 bus->alp_only = false;
4010
bd0e1b1d
AS
4011 /* Start the watchdog timer */
4012 bus->sdcnt.tickcnt = 0;
4013 brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
4014
4015 sdio_claim_host(sdiodev->func[1]);
4016
4017 /* Make sure backplane clock is on, needed to generate F2 interrupt */
4018 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4019 if (bus->clkstate != CLK_AVAIL)
4020 goto release;
4021
4022 /* Force clocks on backplane to be sure F2 interrupt propagates */
4023 saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
4024 if (!err) {
4025 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
4026 (saveclk | SBSDIO_FORCE_HT), &err);
4027 }
4028 if (err) {
4029 brcmf_err("Failed to force clock for F2: err %d\n", err);
4030 goto release;
4031 }
4032
4033 /* Enable function 2 (frame transfers) */
4034 w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
4035 offsetof(struct sdpcmd_regs, tosbmailboxdata));
4036 err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
4037
4038
4039 brcmf_dbg(INFO, "enable F2: err=%d\n", err);
4040
4041 /* If F2 successfully enabled, set core and enable interrupts */
4042 if (!err) {
4043 /* Set up the interrupt mask and enable interrupts */
4044 bus->hostintmask = HOSTINTMASK;
4045 w_sdreg32(bus, bus->hostintmask,
4046 offsetof(struct sdpcmd_regs, hostintmask));
4047
4048 brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
4049 } else {
4050 /* Disable F2 again */
4051 sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
4052 goto release;
4053 }
4054
4055 if (brcmf_chip_sr_capable(bus->ci)) {
4056 brcmf_sdio_sr_init(bus);
4057 } else {
4058 /* Restore previous clock setting */
4059 brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
4060 saveclk, &err);
4061 }
4062
4063 if (err == 0) {
4064 err = brcmf_sdiod_intr_register(sdiodev);
4065 if (err != 0)
4066 brcmf_err("intr register failed:%d\n", err);
4067 }
4068
4069 /* If we didn't come up, turn off backplane clock */
4070 if (err != 0)
4071 brcmf_sdio_clkctl(bus, CLK_NONE, false);
4072
4073 sdio_release_host(sdiodev->func[1]);
4074
4075 err = brcmf_bus_start(dev);
4076 if (err != 0) {
4077 brcmf_err("dongle is not responding\n");
4078 goto fail;
4079 }
4080 return;
4081
4082release:
4083 sdio_release_host(sdiodev->func[1]);
4084fail:
4085 brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
4086 device_release_driver(dev);
4087}
4088
82d7f3c1 4089struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
5b435de0
AS
4090{
4091 int ret;
e92eedf4 4092 struct brcmf_sdio *bus;
5b435de0 4093
5b435de0
AS
4094 brcmf_dbg(TRACE, "Enter\n");
4095
5b435de0 4096 /* Allocate private bus interface state */
e92eedf4 4097 bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
5b435de0
AS
4098 if (!bus)
4099 goto fail;
4100
4101 bus->sdiodev = sdiodev;
4102 sdiodev->bus = bus;
b83db862 4103 skb_queue_head_init(&bus->glom);
5b435de0
AS
4104 bus->txbound = BRCMF_TXBOUND;
4105 bus->rxbound = BRCMF_RXBOUND;
4106 bus->txminmax = BRCMF_TXMINMAX;
6bc52319 4107 bus->tx_seq = SDPCM_SEQ_WRAP - 1;
5b435de0 4108
e217d1c8
AS
4109 /* platform specific configuration:
4110 * alignments must be at least 4 bytes for ADMA
888bf76e 4111 */
e217d1c8
AS
4112 bus->head_align = ALIGNMENT;
4113 bus->sgentry_align = ALIGNMENT;
4114 if (sdiodev->pdata) {
4115 if (sdiodev->pdata->sd_head_align > ALIGNMENT)
4116 bus->head_align = sdiodev->pdata->sd_head_align;
4117 if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
4118 bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
4119 }
4120
37ac5780
HM
4121 INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
4122 bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
4123 if (bus->brcmf_wq == NULL) {
5e8149f5 4124 brcmf_err("insufficient memory to create txworkqueue\n");
37ac5780
HM
4125 goto fail;
4126 }
4127
5b435de0 4128 /* attempt to attach to the dongle */
82d7f3c1
AS
4129 if (!(brcmf_sdio_probe_attach(bus))) {
4130 brcmf_err("brcmf_sdio_probe_attach failed\n");
5b435de0
AS
4131 goto fail;
4132 }
4133
dd43a01c 4134 spin_lock_init(&bus->rxctl_lock);
fed7ec44 4135 spin_lock_init(&bus->txq_lock);
5b435de0
AS
4136 init_waitqueue_head(&bus->ctrl_wait);
4137 init_waitqueue_head(&bus->dcmd_resp_wait);
4138
4139 /* Set up the watchdog timer */
4140 init_timer(&bus->timer);
4141 bus->timer.data = (unsigned long)bus;
82d7f3c1 4142 bus->timer.function = brcmf_sdio_watchdog;
5b435de0 4143
5b435de0
AS
4144 /* Initialize watchdog thread */
4145 init_completion(&bus->watchdog_wait);
82d7f3c1 4146 bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
5b435de0
AS
4147 bus, "brcmf_watchdog");
4148 if (IS_ERR(bus->watchdog_tsk)) {
02f77195 4149 pr_warn("brcmf_watchdog thread failed to start\n");
5b435de0
AS
4150 bus->watchdog_tsk = NULL;
4151 }
4152 /* Initialize DPC thread */
fccfe930 4153 atomic_set(&bus->dpc_tskcnt, 0);
5b435de0 4154
a9ffda88 4155 /* Assign bus interface call back */
d9cb2596
AS
4156 bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
4157 bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
75d907d3
AS
4158 bus->sdiodev->bus_if->chip = bus->ci->chip;
4159 bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
d9cb2596 4160
706478cb
FL
4161 /* default sdio bus header length for tx packet */
4162 bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
4163
4164 /* Attach to the common layer, reserve hdr space */
8dee77ba 4165 ret = brcmf_attach(bus->sdiodev->dev);
712ac5b3 4166 if (ret != 0) {
5e8149f5 4167 brcmf_err("brcmf_attach failed\n");
5b435de0
AS
4168 goto fail;
4169 }
4170
7dd3abc1
DK
4171 /* Query the F2 block size, set roundup accordingly */
4172 bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
4173 bus->roundup = min(max_roundup, bus->blocksize);
4174
5b435de0 4175 /* Allocate buffers */
fad13228 4176 if (bus->sdiodev->bus_if->maxctl) {
7dd3abc1 4177 bus->sdiodev->bus_if->maxctl += bus->roundup;
fad13228
AS
4178 bus->rxblen =
4179 roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
4180 ALIGNMENT) + bus->head_align;
4181 bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
4182 if (!(bus->rxbuf)) {
4183 brcmf_err("rxbuf allocation failed\n");
4184 goto fail;
4185 }
5b435de0
AS
4186 }
4187
fad13228
AS
4188 sdio_claim_host(bus->sdiodev->func[1]);
4189
4190 /* Disable F2 to clear any intermediate frame state on the dongle */
4191 sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
4192
fad13228
AS
4193 bus->rxflow = false;
4194
4195 /* Done with backplane-dependent accesses, can drop clock... */
4196 brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4197
4198 sdio_release_host(bus->sdiodev->func[1]);
4199
4200 /* ...and initialize clock/power states */
4201 bus->clkstate = CLK_SDONLY;
4202 bus->idletime = BRCMF_IDLE_INTERVAL;
4203 bus->idleclock = BRCMF_IDLE_ACTIVE;
4204
fad13228 4205 /* SR state */
fad13228 4206 bus->sr_enabled = false;
5b435de0 4207
80969836 4208 brcmf_sdio_debugfs_create(bus);
5b435de0
AS
4209 brcmf_dbg(INFO, "completed!!\n");
4210
c1b20532
DK
4211 ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
4212 if (ret)
4213 goto fail;
4214
bd0e1b1d 4215 ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
c1b20532 4216 sdiodev->fw_name, sdiodev->nvram_name,
bd0e1b1d 4217 brcmf_sdio_firmware_callback);
5b435de0 4218 if (ret != 0) {
bd0e1b1d 4219 brcmf_err("async firmware request failed: %d\n", ret);
1799ddf1 4220 goto fail;
5b435de0 4221 }
15d45b6f 4222
5b435de0
AS
4223 return bus;
4224
4225fail:
9fbe2a6d 4226 brcmf_sdio_remove(bus);
5b435de0
AS
4227 return NULL;
4228}
4229
9fbe2a6d
AS
4230/* Detach and free everything */
4231void brcmf_sdio_remove(struct brcmf_sdio *bus)
5b435de0 4232{
5b435de0
AS
4233 brcmf_dbg(TRACE, "Enter\n");
4234
9fbe2a6d
AS
4235 if (bus) {
4236 /* De-register interrupt handler */
4237 brcmf_sdiod_intr_unregister(bus->sdiodev);
4238
4faf28b7 4239 brcmf_detach(bus->sdiodev->dev);
bfad4a04 4240
e0c180ec
HM
4241 cancel_work_sync(&bus->datawork);
4242 if (bus->brcmf_wq)
4243 destroy_workqueue(bus->brcmf_wq);
4244
bfad4a04 4245 if (bus->ci) {
a1cee865 4246 if (bus->sdiodev->state != BRCMF_STATE_NOMEDIUM) {
bb350711
AS
4247 sdio_claim_host(bus->sdiodev->func[1]);
4248 brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
4249 /* Leave the device in state where it is
4250 * 'quiet'. This is done by putting it in
4251 * download_state which essentially resets
4252 * all necessary cores.
4253 */
4254 msleep(20);
cb7cf7be 4255 brcmf_chip_enter_download(bus->ci);
bb350711
AS
4256 brcmf_sdio_clkctl(bus, CLK_NONE, false);
4257 sdio_release_host(bus->sdiodev->func[1]);
4258 }
cb7cf7be 4259 brcmf_chip_detach(bus->ci);
9fbe2a6d
AS
4260 }
4261
bfad4a04 4262 kfree(bus->rxbuf);
9fbe2a6d
AS
4263 kfree(bus->hdrbuf);
4264 kfree(bus);
4265 }
5b435de0
AS
4266
4267 brcmf_dbg(TRACE, "Disconnected\n");
4268}
4269
82d7f3c1 4270void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
5b435de0 4271{
5b435de0 4272 /* Totally stop the timer */
23677ce3 4273 if (!wdtick && bus->wd_timer_valid) {
5b435de0
AS
4274 del_timer_sync(&bus->timer);
4275 bus->wd_timer_valid = false;
4276 bus->save_ms = wdtick;
4277 return;
4278 }
4279
ece960ea 4280 /* don't start the wd until fw is loaded */
a1cee865 4281 if (bus->sdiodev->state != BRCMF_STATE_DATA)
ece960ea
FL
4282 return;
4283
5b435de0
AS
4284 if (wdtick) {
4285 if (bus->save_ms != BRCMF_WD_POLL_MS) {
23677ce3 4286 if (bus->wd_timer_valid)
5b435de0
AS
4287 /* Stop timer and restart at new value */
4288 del_timer_sync(&bus->timer);
4289
4290 /* Create timer again when watchdog period is
4291 dynamically changed or in the first instance
4292 */
4293 bus->timer.expires =
4294 jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
4295 add_timer(&bus->timer);
4296
4297 } else {
4298 /* Re arm the timer, at last watchdog period */
4299 mod_timer(&bus->timer,
4300 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4301 }
4302
4303 bus->wd_timer_valid = true;
4304 bus->save_ms = wdtick;
4305 }
4306}