]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/intel/iwlwifi/pcie/tx-gen2.c
iwlwifi: pcie: fix TVQM queue ID range check
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / intel / iwlwifi / pcie / tx-gen2.c
CommitLineData
6b35ff91
SS
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2017 Intel Deutschland GmbH
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * BSD LICENSE
20 *
21 * Copyright(c) 2017 Intel Deutschland GmbH
22 * All rights reserved.
23 *
24 * Redistribution and use in source and binary forms, with or without
25 * modification, are permitted provided that the following conditions
26 * are met:
27 *
28 * * Redistributions of source code must retain the above copyright
29 * notice, this list of conditions and the following disclaimer.
30 * * Redistributions in binary form must reproduce the above copyright
31 * notice, this list of conditions and the following disclaimer in
32 * the documentation and/or other materials provided with the
33 * distribution.
34 * * Neither the name Intel Corporation nor the names of its
35 * contributors may be used to endorse or promote products derived
36 * from this software without specific prior written permission.
37 *
38 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
39 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
40 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
41 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
42 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
43 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
44 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
45 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
46 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
47 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
48 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
49 *
50 *****************************************************************************/
ca60da2e 51#include <linux/pm_runtime.h>
6ffe5de3 52#include <net/tso.h>
6b35ff91
SS
53
54#include "iwl-debug.h"
55#include "iwl-csr.h"
56#include "iwl-io.h"
57#include "internal.h"
ab6c6445
SS
58#include "mvm/fw-api.h"
59
13a3a390
SS
60 /*
61 * iwl_pcie_gen2_tx_stop - Stop all Tx DMA channels
62 */
63void iwl_pcie_gen2_tx_stop(struct iwl_trans *trans)
64{
65 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
66 int txq_id;
67
68 /*
69 * This function can be called before the op_mode disabled the
70 * queues. This happens when we have an rfkill interrupt.
71 * Since we stop Tx altogether - mark the queues as stopped.
72 */
73 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
74 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
75
76 /* Unmap DMA from host system and free skb's */
77 for (txq_id = 0; txq_id < ARRAY_SIZE(trans_pcie->txq); txq_id++) {
78 if (!trans_pcie->txq[txq_id])
79 continue;
80 iwl_pcie_gen2_txq_unmap(trans, txq_id);
81 }
82}
83
ab6c6445
SS
84/*
85 * iwl_pcie_txq_update_byte_tbl - Set up entry in Tx byte-count array
86 */
13a3a390
SS
87static void iwl_pcie_gen2_update_byte_tbl(struct iwl_txq *txq, u16 byte_cnt,
88 int num_tbs)
ab6c6445 89{
13a3a390 90 struct iwlagn_scd_bc_tbl *scd_bc_tbl = txq->bc_tbl.addr;
ab6c6445
SS
91 int write_ptr = txq->write_ptr;
92 u8 filled_tfd_size, num_fetch_chunks;
93 u16 len = byte_cnt;
94 __le16 bc_ent;
95
ab6c6445
SS
96 len = DIV_ROUND_UP(len, 4);
97
98 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
99 return;
100
101 filled_tfd_size = offsetof(struct iwl_tfh_tfd, tbs) +
102 num_tbs * sizeof(struct iwl_tfh_tb);
103 /*
104 * filled_tfd_size contains the number of filled bytes in the TFD.
105 * Dividing it by 64 will give the number of chunks to fetch
106 * to SRAM- 0 for one chunk, 1 for 2 and so on.
107 * If, for example, TFD contains only 3 TBs then 32 bytes
108 * of the TFD are used, and only one chunk of 64 bytes should
109 * be fetched
110 */
111 num_fetch_chunks = DIV_ROUND_UP(filled_tfd_size, 64) - 1;
112
113 bc_ent = cpu_to_le16(len | (num_fetch_chunks << 12));
13a3a390 114 scd_bc_tbl->tfd_offset[write_ptr] = bc_ent;
ab6c6445
SS
115}
116
117/*
118 * iwl_pcie_gen2_txq_inc_wr_ptr - Send new write index to hardware
119 */
120static void iwl_pcie_gen2_txq_inc_wr_ptr(struct iwl_trans *trans,
121 struct iwl_txq *txq)
122{
ab6c6445
SS
123 lockdep_assert_held(&txq->lock);
124
066fd29a 125 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq->id, txq->write_ptr);
ab6c6445
SS
126
127 /*
128 * if not in power-save mode, uCode will never sleep when we're
129 * trying to tx (during RFKILL, we're not trying to tx).
130 */
43e9cdc2 131 iwl_write32(trans, HBUS_TARG_WRPTR, txq->write_ptr | (txq->id << 16));
ab6c6445
SS
132}
133
066fd29a
SS
134static u8 iwl_pcie_gen2_get_num_tbs(struct iwl_trans *trans,
135 struct iwl_tfh_tfd *tfd)
ab6c6445 136{
066fd29a 137 return le16_to_cpu(tfd->num_tbs) & 0x1f;
ab6c6445
SS
138}
139
140static void iwl_pcie_gen2_tfd_unmap(struct iwl_trans *trans,
141 struct iwl_cmd_meta *meta,
cefe13af 142 struct iwl_tfh_tfd *tfd)
ab6c6445
SS
143{
144 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
145 int i, num_tbs;
ab6c6445
SS
146
147 /* Sanity check on number of chunks */
148 num_tbs = iwl_pcie_gen2_get_num_tbs(trans, tfd);
149
150 if (num_tbs >= trans_pcie->max_tbs) {
151 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
ab6c6445
SS
152 return;
153 }
154
155 /* first TB is never freed - it's the bidirectional DMA data */
ab6c6445
SS
156 for (i = 1; i < num_tbs; i++) {
157 if (meta->tbs & BIT(i))
158 dma_unmap_page(trans->dev,
066fd29a
SS
159 le64_to_cpu(tfd->tbs[i].addr),
160 le16_to_cpu(tfd->tbs[i].tb_len),
ab6c6445
SS
161 DMA_TO_DEVICE);
162 else
163 dma_unmap_single(trans->dev,
066fd29a
SS
164 le64_to_cpu(tfd->tbs[i].addr),
165 le16_to_cpu(tfd->tbs[i].tb_len),
ab6c6445
SS
166 DMA_TO_DEVICE);
167 }
168
066fd29a 169 tfd->num_tbs = 0;
ab6c6445
SS
170}
171
172static void iwl_pcie_gen2_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
173{
cefe13af
SS
174 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
175
ab6c6445
SS
176 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
177 * idx is bounded by n_window
178 */
179 int rd_ptr = txq->read_ptr;
180 int idx = get_cmd_index(txq, rd_ptr);
181
182 lockdep_assert_held(&txq->lock);
183
184 /* We have only q->n_window txq->entries, but we use
185 * TFD_QUEUE_SIZE_MAX tfds
186 */
cefe13af
SS
187 iwl_pcie_gen2_tfd_unmap(trans, &txq->entries[idx].meta,
188 iwl_pcie_get_tfd(trans_pcie, txq, rd_ptr));
ab6c6445
SS
189
190 /* free SKB */
191 if (txq->entries) {
192 struct sk_buff *skb;
193
194 skb = txq->entries[idx].skb;
195
196 /* Can be called from irqs-disabled context
197 * If skb is not NULL, it means that the whole queue is being
198 * freed and that the queue is not empty - free the skb
199 */
200 if (skb) {
201 iwl_op_mode_free_skb(trans->op_mode, skb);
202 txq->entries[idx].skb = NULL;
203 }
204 }
205}
206
cefe13af
SS
207static int iwl_pcie_gen2_set_tb(struct iwl_trans *trans,
208 struct iwl_tfh_tfd *tfd, dma_addr_t addr,
209 u16 len)
ab6c6445
SS
210{
211 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cefe13af
SS
212 int idx = iwl_pcie_gen2_get_num_tbs(trans, tfd);
213 struct iwl_tfh_tb *tb = &tfd->tbs[idx];
ab6c6445
SS
214
215 /* Each TFD can point to a maximum max_tbs Tx buffers */
13a3a390 216 if (le16_to_cpu(tfd->num_tbs) >= trans_pcie->max_tbs) {
ab6c6445
SS
217 IWL_ERR(trans, "Error can not send more than %d chunks\n",
218 trans_pcie->max_tbs);
219 return -EINVAL;
220 }
221
cefe13af
SS
222 put_unaligned_le64(addr, &tb->addr);
223 tb->tb_len = cpu_to_le16(len);
ab6c6445 224
cefe13af 225 tfd->num_tbs = cpu_to_le16(idx + 1);
ab6c6445 226
cefe13af 227 return idx;
ab6c6445
SS
228}
229
6ffe5de3
SS
230static int iwl_pcie_gen2_build_amsdu(struct iwl_trans *trans,
231 struct sk_buff *skb,
232 struct iwl_tfh_tfd *tfd, int start_len,
233 u8 hdr_len, struct iwl_device_cmd *dev_cmd)
234{
235#ifdef CONFIG_INET
236 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
237 struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
238 struct ieee80211_hdr *hdr = (void *)skb->data;
239 unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
240 unsigned int mss = skb_shinfo(skb)->gso_size;
241 u16 length, iv_len, amsdu_pad;
242 u8 *start_hdr;
243 struct iwl_tso_hdr_page *hdr_page;
244 struct page **page_ptr;
245 struct tso_t tso;
246
247 /* if the packet is protected, then it must be CCMP or GCMP */
248 iv_len = ieee80211_has_protected(hdr->frame_control) ?
249 IEEE80211_CCMP_HDR_LEN : 0;
250
251 trace_iwlwifi_dev_tx(trans->dev, skb, tfd, sizeof(*tfd),
252 &dev_cmd->hdr, start_len, NULL, 0);
253
254 ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
255 snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
256 total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
257 amsdu_pad = 0;
258
259 /* total amount of header we may need for this A-MSDU */
260 hdr_room = DIV_ROUND_UP(total_len, mss) *
261 (3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
262
263 /* Our device supports 9 segments at most, it will fit in 1 page */
264 hdr_page = get_page_hdr(trans, hdr_room);
265 if (!hdr_page)
266 return -ENOMEM;
267
268 get_page(hdr_page->page);
269 start_hdr = hdr_page->pos;
270 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
271 *page_ptr = hdr_page->page;
272 memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
273 hdr_page->pos += iv_len;
274
275 /*
276 * Pull the ieee80211 header + IV to be able to use TSO core,
277 * we will restore it for the tx_status flow.
278 */
279 skb_pull(skb, hdr_len + iv_len);
280
281 /*
282 * Remove the length of all the headers that we don't actually
283 * have in the MPDU by themselves, but that we duplicate into
284 * all the different MSDUs inside the A-MSDU.
285 */
286 le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);
287
288 tso_start(skb, &tso);
289
290 while (total_len) {
291 /* this is the data left for this subframe */
292 unsigned int data_left = min_t(unsigned int, mss, total_len);
293 struct sk_buff *csum_skb = NULL;
294 unsigned int tb_len;
295 dma_addr_t tb_phys;
296 struct tcphdr *tcph;
297 u8 *iph, *subf_hdrs_start = hdr_page->pos;
298
299 total_len -= data_left;
300
301 memset(hdr_page->pos, 0, amsdu_pad);
302 hdr_page->pos += amsdu_pad;
303 amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
304 data_left)) & 0x3;
305 ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
306 hdr_page->pos += ETH_ALEN;
307 ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
308 hdr_page->pos += ETH_ALEN;
309
310 length = snap_ip_tcp_hdrlen + data_left;
311 *((__be16 *)hdr_page->pos) = cpu_to_be16(length);
312 hdr_page->pos += sizeof(length);
313
314 /*
315 * This will copy the SNAP as well which will be considered
316 * as MAC header.
317 */
318 tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
319 iph = hdr_page->pos + 8;
320 tcph = (void *)(iph + ip_hdrlen);
321
322 hdr_page->pos += snap_ip_tcp_hdrlen;
323
324 tb_len = hdr_page->pos - start_hdr;
325 tb_phys = dma_map_single(trans->dev, start_hdr,
326 tb_len, DMA_TO_DEVICE);
327 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
328 dev_kfree_skb(csum_skb);
329 goto out_err;
330 }
331 iwl_pcie_gen2_set_tb(trans, tfd, tb_phys, tb_len);
332 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr, tb_len);
333 /* add this subframe's headers' length to the tx_cmd */
334 le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
335
336 /* prepare the start_hdr for the next subframe */
337 start_hdr = hdr_page->pos;
338
339 /* put the payload */
340 while (data_left) {
341 tb_len = min_t(unsigned int, tso.size, data_left);
342 tb_phys = dma_map_single(trans->dev, tso.data,
343 tb_len, DMA_TO_DEVICE);
344 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
345 dev_kfree_skb(csum_skb);
346 goto out_err;
347 }
348 iwl_pcie_gen2_set_tb(trans, tfd, tb_phys, tb_len);
349 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
350 tb_len);
351
352 data_left -= tb_len;
353 tso_build_data(skb, &tso, tb_len);
354 }
355 }
356
357 /* re -add the WiFi header and IV */
358 skb_push(skb, hdr_len + iv_len);
359
360 return 0;
361
362out_err:
363#endif
364 return -EINVAL;
365}
366
cefe13af
SS
367static
368struct iwl_tfh_tfd *iwl_pcie_gen2_build_tfd(struct iwl_trans *trans,
369 struct iwl_txq *txq,
370 struct iwl_device_cmd *dev_cmd,
371 struct sk_buff *skb,
372 struct iwl_cmd_meta *out_meta)
ab6c6445
SS
373{
374 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cefe13af
SS
375 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
376 struct iwl_tfh_tfd *tfd =
377 iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr);
378 dma_addr_t tb_phys;
6ffe5de3 379 bool amsdu;
cefe13af
SS
380 int i, len, tb1_len, tb2_len, hdr_len;
381 void *tb1_addr;
382
383 memset(tfd, 0, sizeof(*tfd));
384
6ffe5de3
SS
385 amsdu = ieee80211_is_data_qos(hdr->frame_control) &&
386 (*ieee80211_get_qos_ctl(hdr) &
387 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
388
cefe13af
SS
389 tb_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
390 /* The first TB points to bi-directional DMA data */
6ffe5de3
SS
391 if (!amsdu)
392 memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
393 IWL_FIRST_TB_SIZE);
cefe13af
SS
394
395 iwl_pcie_gen2_set_tb(trans, tfd, tb_phys, IWL_FIRST_TB_SIZE);
396
397 /* there must be data left over for TB1 or this code must be changed */
398 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd_gen2) < IWL_FIRST_TB_SIZE);
ab6c6445
SS
399
400 /*
cefe13af
SS
401 * The second TB (tb1) points to the remainder of the TX command
402 * and the 802.11 header - dword aligned size
403 * (This calculation modifies the TX command, so do it before the
404 * setup of the first TB)
ab6c6445 405 */
cefe13af
SS
406 len = sizeof(struct iwl_tx_cmd_gen2) + sizeof(struct iwl_cmd_header) +
407 ieee80211_hdrlen(hdr->frame_control) - IWL_FIRST_TB_SIZE;
408
6ffe5de3
SS
409 /* do not align A-MSDU to dword as the subframe header aligns it */
410 if (amsdu)
411 tb1_len = len;
412 else
413 tb1_len = ALIGN(len, 4);
cefe13af
SS
414
415 /* map the data for TB1 */
416 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
417 tb_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
418 if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
419 goto out_err;
420 iwl_pcie_gen2_set_tb(trans, tfd, tb_phys, tb1_len);
421
cefe13af 422 hdr_len = ieee80211_hdrlen(hdr->frame_control);
6ffe5de3
SS
423
424 if (amsdu) {
425 if (!iwl_pcie_gen2_build_amsdu(trans, skb, tfd,
426 tb1_len + IWL_FIRST_TB_SIZE,
427 hdr_len, dev_cmd))
428 goto out_err;
429
430 /*
431 * building the A-MSDU might have changed this data, so memcpy
432 * it now
433 */
434 memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
435 IWL_FIRST_TB_SIZE);
436 return tfd;
437 }
438
439 /* set up TFD's third entry to point to remainder of skb's head */
ab6c6445
SS
440 tb2_len = skb_headlen(skb) - hdr_len;
441
442 if (tb2_len > 0) {
cefe13af
SS
443 tb_phys = dma_map_single(trans->dev, skb->data + hdr_len,
444 tb2_len, DMA_TO_DEVICE);
445 if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
446 goto out_err;
447 iwl_pcie_gen2_set_tb(trans, tfd, tb_phys, tb2_len);
ab6c6445
SS
448 }
449
450 /* set up the remaining entries to point to the data */
451 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
452 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
ab6c6445
SS
453 int tb_idx;
454
455 if (!skb_frag_size(frag))
456 continue;
457
458 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
459 skb_frag_size(frag), DMA_TO_DEVICE);
460
cefe13af
SS
461 if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
462 goto out_err;
463 tb_idx = iwl_pcie_gen2_set_tb(trans, tfd, tb_phys,
464 skb_frag_size(frag));
ab6c6445
SS
465
466 out_meta->tbs |= BIT(tb_idx);
467 }
468
cefe13af
SS
469 trace_iwlwifi_dev_tx(trans->dev, skb, tfd, sizeof(*tfd), &dev_cmd->hdr,
470 IWL_FIRST_TB_SIZE + tb1_len,
ab6c6445 471 skb->data + hdr_len, tb2_len);
cefe13af
SS
472 trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len,
473 skb->len - hdr_len);
474
475 return tfd;
476
477out_err:
478 iwl_pcie_gen2_tfd_unmap(trans, out_meta, tfd);
479 return NULL;
ab6c6445
SS
480}
481
ab6c6445
SS
482int iwl_trans_pcie_gen2_tx(struct iwl_trans *trans, struct sk_buff *skb,
483 struct iwl_device_cmd *dev_cmd, int txq_id)
484{
485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b97277cc 486 struct iwl_tx_cmd_gen2 *tx_cmd = (void *)dev_cmd->payload;
ab6c6445 487 struct iwl_cmd_meta *out_meta;
b2a3b1c1 488 struct iwl_txq *txq = trans_pcie->txq[txq_id];
ab6c6445 489 void *tfd;
ab6c6445
SS
490
491 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
492 "TX on unused queue %d\n", txq_id))
493 return -EINVAL;
494
ab6c6445
SS
495 if (skb_is_nonlinear(skb) &&
496 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
497 __skb_linearize(skb))
498 return -ENOMEM;
499
ab6c6445
SS
500 spin_lock(&txq->lock);
501
ab6c6445
SS
502 /* Set up driver data for this TFD */
503 txq->entries[txq->write_ptr].skb = skb;
504 txq->entries[txq->write_ptr].cmd = dev_cmd;
505
506 dev_cmd->hdr.sequence =
507 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
508 INDEX_TO_SEQ(txq->write_ptr)));
509
ab6c6445
SS
510 /* Set up first empty entry in queue's array of Tx/cmd buffers */
511 out_meta = &txq->entries[txq->write_ptr].meta;
512 out_meta->flags = 0;
513
cefe13af
SS
514 tfd = iwl_pcie_gen2_build_tfd(trans, txq, dev_cmd, skb, out_meta);
515 if (!tfd) {
516 spin_unlock(&txq->lock);
517 return -1;
518 }
ab6c6445 519
ab6c6445 520 /* Set up entry for this TFD in Tx byte-count array */
13a3a390 521 iwl_pcie_gen2_update_byte_tbl(txq, le16_to_cpu(tx_cmd->len),
ab6c6445
SS
522 iwl_pcie_gen2_get_num_tbs(trans, tfd));
523
ab6c6445
SS
524 /* start timer if queue currently empty */
525 if (txq->read_ptr == txq->write_ptr) {
43e9cdc2
SS
526 if (txq->wd_timeout)
527 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
ab6c6445
SS
528 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
529 iwl_trans_ref(trans);
530 }
531
532 /* Tell device the write index *just past* this latest filled TFD */
533 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
066fd29a
SS
534 iwl_pcie_gen2_txq_inc_wr_ptr(trans, txq);
535 if (iwl_queue_space(txq) < txq->high_mark)
536 iwl_stop_queue(trans, txq);
ab6c6445
SS
537
538 /*
539 * At this point the frame is "transmitted" successfully
540 * and we will get a TX status notification eventually.
541 */
542 spin_unlock(&txq->lock);
543 return 0;
ab6c6445 544}
6b35ff91 545
ca60da2e
SS
546/*************** HOST COMMAND QUEUE FUNCTIONS *****/
547
548/*
549 * iwl_pcie_gen2_enqueue_hcmd - enqueue a uCode command
550 * @priv: device private data point
551 * @cmd: a pointer to the ucode command structure
552 *
553 * The function returns < 0 values to indicate the operation
554 * failed. On success, it returns the index (>= 0) of command in the
555 * command queue.
556 */
557static int iwl_pcie_gen2_enqueue_hcmd(struct iwl_trans *trans,
558 struct iwl_host_cmd *cmd)
559{
560 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b2a3b1c1 561 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
ca60da2e
SS
562 struct iwl_device_cmd *out_cmd;
563 struct iwl_cmd_meta *out_meta;
564 unsigned long flags;
565 void *dup_buf = NULL;
566 dma_addr_t phys_addr;
567 int idx, i, cmd_pos;
568 u16 copy_size, cmd_size, tb0_size;
569 bool had_nocopy = false;
570 u8 group_id = iwl_cmd_groupid(cmd->id);
571 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
572 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
573 struct iwl_tfh_tfd *tfd =
574 iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr);
575
576 memset(tfd, 0, sizeof(*tfd));
577
578 copy_size = sizeof(struct iwl_cmd_header_wide);
579 cmd_size = sizeof(struct iwl_cmd_header_wide);
580
581 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
582 cmddata[i] = cmd->data[i];
583 cmdlen[i] = cmd->len[i];
584
585 if (!cmd->len[i])
586 continue;
587
588 /* need at least IWL_FIRST_TB_SIZE copied */
589 if (copy_size < IWL_FIRST_TB_SIZE) {
590 int copy = IWL_FIRST_TB_SIZE - copy_size;
591
592 if (copy > cmdlen[i])
593 copy = cmdlen[i];
594 cmdlen[i] -= copy;
595 cmddata[i] += copy;
596 copy_size += copy;
597 }
598
599 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
600 had_nocopy = true;
601 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
602 idx = -EINVAL;
603 goto free_dup_buf;
604 }
605 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
606 /*
607 * This is also a chunk that isn't copied
608 * to the static buffer so set had_nocopy.
609 */
610 had_nocopy = true;
611
612 /* only allowed once */
613 if (WARN_ON(dup_buf)) {
614 idx = -EINVAL;
615 goto free_dup_buf;
616 }
617
618 dup_buf = kmemdup(cmddata[i], cmdlen[i],
619 GFP_ATOMIC);
620 if (!dup_buf)
621 return -ENOMEM;
622 } else {
623 /* NOCOPY must not be followed by normal! */
624 if (WARN_ON(had_nocopy)) {
625 idx = -EINVAL;
626 goto free_dup_buf;
627 }
628 copy_size += cmdlen[i];
629 }
630 cmd_size += cmd->len[i];
631 }
632
633 /*
634 * If any of the command structures end up being larger than the
635 * TFD_MAX_PAYLOAD_SIZE and they aren't dynamically allocated into
636 * separate TFDs, then we will need to increase the size of the buffers
637 */
638 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
639 "Command %s (%#x) is too large (%d bytes)\n",
640 iwl_get_cmd_string(trans, cmd->id), cmd->id, copy_size)) {
641 idx = -EINVAL;
642 goto free_dup_buf;
643 }
644
645 spin_lock_bh(&txq->lock);
646
647 if (iwl_queue_space(txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
648 spin_unlock_bh(&txq->lock);
649
650 IWL_ERR(trans, "No space in command queue\n");
651 iwl_op_mode_cmd_queue_full(trans->op_mode);
652 idx = -ENOSPC;
653 goto free_dup_buf;
654 }
655
656 idx = get_cmd_index(txq, txq->write_ptr);
657 out_cmd = txq->entries[idx].cmd;
658 out_meta = &txq->entries[idx].meta;
659
660 /* re-initialize to NULL */
661 memset(out_meta, 0, sizeof(*out_meta));
662 if (cmd->flags & CMD_WANT_SKB)
663 out_meta->source = cmd;
664
665 /* set up the header */
666 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
667 out_cmd->hdr_wide.group_id = group_id;
668 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
669 out_cmd->hdr_wide.length =
670 cpu_to_le16(cmd_size - sizeof(struct iwl_cmd_header_wide));
671 out_cmd->hdr_wide.reserved = 0;
672 out_cmd->hdr_wide.sequence =
673 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
674 INDEX_TO_SEQ(txq->write_ptr));
675
676 cmd_pos = sizeof(struct iwl_cmd_header_wide);
677 copy_size = sizeof(struct iwl_cmd_header_wide);
678
679 /* and copy the data that needs to be copied */
680 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
681 int copy;
682
683 if (!cmd->len[i])
684 continue;
685
686 /* copy everything if not nocopy/dup */
687 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
688 IWL_HCMD_DFL_DUP))) {
689 copy = cmd->len[i];
690
691 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
692 cmd_pos += copy;
693 copy_size += copy;
694 continue;
695 }
696
697 /*
698 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
699 * in total (for bi-directional DMA), but copy up to what
700 * we can fit into the payload for debug dump purposes.
701 */
702 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
703
704 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
705 cmd_pos += copy;
706
707 /* However, treat copy_size the proper way, we need it below */
708 if (copy_size < IWL_FIRST_TB_SIZE) {
709 copy = IWL_FIRST_TB_SIZE - copy_size;
710
711 if (copy > cmd->len[i])
712 copy = cmd->len[i];
713 copy_size += copy;
714 }
715 }
716
717 IWL_DEBUG_HC(trans,
718 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
719 iwl_get_cmd_string(trans, cmd->id), group_id,
720 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
721 cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
722
723 /* start the TFD with the minimum copy bytes */
724 tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
725 memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
726 iwl_pcie_gen2_set_tb(trans, tfd, iwl_pcie_get_first_tb_dma(txq, idx),
727 tb0_size);
728
729 /* map first command fragment, if any remains */
730 if (copy_size > tb0_size) {
731 phys_addr = dma_map_single(trans->dev,
732 ((u8 *)&out_cmd->hdr) + tb0_size,
733 copy_size - tb0_size,
734 DMA_TO_DEVICE);
735 if (dma_mapping_error(trans->dev, phys_addr)) {
736 idx = -ENOMEM;
737 iwl_pcie_gen2_tfd_unmap(trans, out_meta, tfd);
738 goto out;
739 }
740 iwl_pcie_gen2_set_tb(trans, tfd, phys_addr,
741 copy_size - tb0_size);
742 }
743
744 /* map the remaining (adjusted) nocopy/dup fragments */
745 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
746 const void *data = cmddata[i];
747
748 if (!cmdlen[i])
749 continue;
750 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
751 IWL_HCMD_DFL_DUP)))
752 continue;
753 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
754 data = dup_buf;
755 phys_addr = dma_map_single(trans->dev, (void *)data,
756 cmdlen[i], DMA_TO_DEVICE);
757 if (dma_mapping_error(trans->dev, phys_addr)) {
758 idx = -ENOMEM;
759 iwl_pcie_gen2_tfd_unmap(trans, out_meta, tfd);
760 goto out;
761 }
762 iwl_pcie_gen2_set_tb(trans, tfd, phys_addr, cmdlen[i]);
763 }
764
765 BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
766 out_meta->flags = cmd->flags;
767 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
768 kzfree(txq->entries[idx].free_buf);
769 txq->entries[idx].free_buf = dup_buf;
770
771 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
772
773 /* start timer if queue currently empty */
774 if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
775 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
776
777 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
778 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
779 !trans_pcie->ref_cmd_in_flight) {
780 trans_pcie->ref_cmd_in_flight = true;
781 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
782 iwl_trans_ref(trans);
783 }
784 /* Increment and update queue's write index */
785 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
786 iwl_pcie_gen2_txq_inc_wr_ptr(trans, txq);
787 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
788
789out:
790 spin_unlock_bh(&txq->lock);
791free_dup_buf:
792 if (idx < 0)
793 kfree(dup_buf);
794 return idx;
795}
796
797#define HOST_COMPLETE_TIMEOUT (2 * HZ)
798
799static int iwl_pcie_gen2_send_hcmd_sync(struct iwl_trans *trans,
800 struct iwl_host_cmd *cmd)
801{
802 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
803 const char *cmd_str = iwl_get_cmd_string(trans, cmd->id);
b2a3b1c1 804 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
ca60da2e
SS
805 int cmd_idx;
806 int ret;
807
808 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", cmd_str);
809
810 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
811 &trans->status),
812 "Command %s: a command is already active!\n", cmd_str))
813 return -EIO;
814
815 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", cmd_str);
816
817 if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
818 ret = wait_event_timeout(trans_pcie->d0i3_waitq,
819 pm_runtime_active(&trans_pcie->pci_dev->dev),
820 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
821 if (!ret) {
822 IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
823 return -ETIMEDOUT;
824 }
825 }
826
827 cmd_idx = iwl_pcie_gen2_enqueue_hcmd(trans, cmd);
828 if (cmd_idx < 0) {
829 ret = cmd_idx;
830 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
831 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
832 cmd_str, ret);
833 return ret;
834 }
835
836 ret = wait_event_timeout(trans_pcie->wait_command_queue,
837 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
838 &trans->status),
839 HOST_COMPLETE_TIMEOUT);
840 if (!ret) {
ca60da2e
SS
841 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
842 cmd_str, jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
843
844 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
845 txq->read_ptr, txq->write_ptr);
846
847 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
848 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
849 cmd_str);
850 ret = -ETIMEDOUT;
851
852 iwl_force_nmi(trans);
853 iwl_trans_fw_error(trans);
854
855 goto cancel;
856 }
857
858 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
859 IWL_ERR(trans, "FW error in SYNC CMD %s\n", cmd_str);
860 dump_stack();
861 ret = -EIO;
862 goto cancel;
863 }
864
865 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
866 test_bit(STATUS_RFKILL, &trans->status)) {
867 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
868 ret = -ERFKILL;
869 goto cancel;
870 }
871
872 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
873 IWL_ERR(trans, "Error: Response NULL in '%s'\n", cmd_str);
874 ret = -EIO;
875 goto cancel;
876 }
877
878 return 0;
879
880cancel:
881 if (cmd->flags & CMD_WANT_SKB) {
882 /*
883 * Cancel the CMD_WANT_SKB flag for the cmd in the
884 * TX cmd queue. Otherwise in case the cmd comes
885 * in later, it will possibly set an invalid
886 * address (cmd->meta.source).
887 */
b2a3b1c1 888 txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
ca60da2e
SS
889 }
890
891 if (cmd->resp_pkt) {
892 iwl_free_resp(cmd);
893 cmd->resp_pkt = NULL;
894 }
895
896 return ret;
897}
898
899int iwl_trans_pcie_gen2_send_hcmd(struct iwl_trans *trans,
900 struct iwl_host_cmd *cmd)
901{
902 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
903 test_bit(STATUS_RFKILL, &trans->status)) {
904 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
905 cmd->id);
906 return -ERFKILL;
907 }
908
909 if (cmd->flags & CMD_ASYNC) {
910 int ret;
911
912 /* An asynchronous command can not expect an SKB to be set. */
913 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
914 return -EINVAL;
915
916 ret = iwl_pcie_gen2_enqueue_hcmd(trans, cmd);
917 if (ret < 0) {
918 IWL_ERR(trans,
919 "Error sending %s: enqueue_hcmd failed: %d\n",
920 iwl_get_cmd_string(trans, cmd->id), ret);
921 return ret;
922 }
923 return 0;
924 }
925
926 return iwl_pcie_gen2_send_hcmd_sync(trans, cmd);
927}
928
6b35ff91
SS
929/*
930 * iwl_pcie_gen2_txq_unmap - Unmap any remaining DMA mappings and free skb's
931 */
932void iwl_pcie_gen2_txq_unmap(struct iwl_trans *trans, int txq_id)
933{
934 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b2a3b1c1 935 struct iwl_txq *txq = trans_pcie->txq[txq_id];
6b35ff91
SS
936
937 spin_lock_bh(&txq->lock);
938 while (txq->write_ptr != txq->read_ptr) {
939 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
940 txq_id, txq->read_ptr);
941
066fd29a 942 iwl_pcie_gen2_free_tfd(trans, txq);
6b35ff91
SS
943 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr);
944
945 if (txq->read_ptr == txq->write_ptr) {
946 unsigned long flags;
947
948 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
949 if (txq_id != trans_pcie->cmd_queue) {
950 IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
951 txq->id);
952 iwl_trans_unref(trans);
953 } else if (trans_pcie->ref_cmd_in_flight) {
954 trans_pcie->ref_cmd_in_flight = false;
955 IWL_DEBUG_RPM(trans,
956 "clear ref_cmd_in_flight\n");
957 iwl_trans_unref(trans);
958 }
959 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
960 }
961 }
962 spin_unlock_bh(&txq->lock);
963
964 /* just in case - this queue may have been stopped */
965 iwl_wake_queue(trans, txq);
966}
967
b8e8d7ce
SS
968static void iwl_pcie_gen2_txq_free_memory(struct iwl_trans *trans,
969 struct iwl_txq *txq)
970{
971 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
972 struct device *dev = trans->dev;
973
974 /* De-alloc circular buffer of TFDs */
975 if (txq->tfds) {
976 dma_free_coherent(dev,
977 trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
978 txq->tfds, txq->dma_addr);
979 dma_free_coherent(dev,
980 sizeof(*txq->first_tb_bufs) * txq->n_window,
981 txq->first_tb_bufs, txq->first_tb_dma);
982 }
983
984 kfree(txq->entries);
985 iwl_pcie_free_dma_ptr(trans, &txq->bc_tbl);
986 kfree(txq);
987}
988
13a3a390
SS
989/*
990 * iwl_pcie_txq_free - Deallocate DMA queue.
991 * @txq: Transmit queue to deallocate.
992 *
993 * Empty queue by removing and destroying all BD's.
994 * Free all buffers.
995 * 0-fill, but do not free "txq" descriptor structure.
996 */
997static void iwl_pcie_gen2_txq_free(struct iwl_trans *trans, int txq_id)
998{
999 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1000 struct iwl_txq *txq = trans_pcie->txq[txq_id];
13a3a390
SS
1001 int i;
1002
1003 if (WARN_ON(!txq))
1004 return;
1005
1006 iwl_pcie_gen2_txq_unmap(trans, txq_id);
1007
1008 /* De-alloc array of command/tx buffers */
1009 if (txq_id == trans_pcie->cmd_queue)
1010 for (i = 0; i < txq->n_window; i++) {
1011 kzfree(txq->entries[i].cmd);
1012 kzfree(txq->entries[i].free_buf);
1013 }
13a3a390
SS
1014 del_timer_sync(&txq->stuck_timer);
1015
b8e8d7ce
SS
1016 iwl_pcie_gen2_txq_free_memory(trans, txq);
1017
13a3a390
SS
1018 trans_pcie->txq[txq_id] = NULL;
1019
1020 clear_bit(txq_id, trans_pcie->queue_used);
1021}
1022
6b35ff91
SS
1023int iwl_trans_pcie_dyn_txq_alloc(struct iwl_trans *trans,
1024 struct iwl_tx_queue_cfg_cmd *cmd,
1025 int cmd_id,
1026 unsigned int timeout)
1027{
1028 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
310181ec 1029 struct iwl_tx_queue_cfg_rsp *rsp;
13a3a390 1030 struct iwl_txq *txq;
6b35ff91
SS
1031 struct iwl_host_cmd hcmd = {
1032 .id = cmd_id,
1033 .len = { sizeof(*cmd) },
1034 .data = { cmd, },
310181ec 1035 .flags = CMD_WANT_SKB,
6b35ff91 1036 };
310181ec 1037 int ret, qid;
6b35ff91 1038
13a3a390
SS
1039 txq = kzalloc(sizeof(*txq), GFP_KERNEL);
1040 if (!txq)
1041 return -ENOMEM;
1042 ret = iwl_pcie_alloc_dma_ptr(trans, &txq->bc_tbl,
1043 sizeof(struct iwlagn_scd_bc_tbl));
1044 if (ret) {
1045 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
1046 kfree(txq);
1047 return -ENOMEM;
1048 }
1049
b8e8d7ce 1050 ret = iwl_pcie_txq_alloc(trans, txq, TFD_TX_CMD_SLOTS, false);
13a3a390 1051 if (ret) {
310181ec 1052 IWL_ERR(trans, "Tx queue alloc failed\n");
13a3a390
SS
1053 goto error;
1054 }
b8e8d7ce 1055 ret = iwl_pcie_txq_init(trans, txq, TFD_TX_CMD_SLOTS, false);
13a3a390 1056 if (ret) {
310181ec 1057 IWL_ERR(trans, "Tx queue init failed\n");
13a3a390
SS
1058 goto error;
1059 }
1060
6b35ff91
SS
1061 txq->wd_timeout = msecs_to_jiffies(timeout);
1062
6b35ff91 1063 cmd->tfdq_addr = cpu_to_le64(txq->dma_addr);
13a3a390
SS
1064 cmd->byte_cnt_addr = cpu_to_le64(txq->bc_tbl.dma);
1065 cmd->cb_size = cpu_to_le32(TFD_QUEUE_CB_SIZE(TFD_QUEUE_SIZE_MAX));
6b35ff91 1066
310181ec
SS
1067 ret = iwl_trans_send_cmd(trans, &hcmd);
1068 if (ret)
1069 goto error;
1070
1071 if (WARN_ON(iwl_rx_packet_payload_len(hcmd.resp_pkt) != sizeof(*rsp))) {
1072 ret = -EINVAL;
e9e1ba3d 1073 goto error_free_resp;
310181ec
SS
1074 }
1075
1076 rsp = (void *)hcmd.resp_pkt->data;
1077 qid = le16_to_cpu(rsp->queue_number);
1078
f8565f33 1079 if (qid >= ARRAY_SIZE(trans_pcie->txq)) {
310181ec
SS
1080 WARN_ONCE(1, "queue index %d unsupported", qid);
1081 ret = -EIO;
e9e1ba3d 1082 goto error_free_resp;
310181ec
SS
1083 }
1084
1085 if (test_and_set_bit(qid, trans_pcie->queue_used)) {
1086 WARN_ONCE(1, "queue %d already used", qid);
1087 ret = -EIO;
e9e1ba3d 1088 goto error_free_resp;
310181ec
SS
1089 }
1090
1091 txq->id = qid;
1092 trans_pcie->txq[qid] = txq;
1093
1094 /* Place first TFD at index corresponding to start sequence number */
1095 txq->read_ptr = le16_to_cpu(rsp->write_pointer);
1096 txq->write_ptr = le16_to_cpu(rsp->write_pointer);
1097 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1098 (txq->write_ptr) | (qid << 16));
1099 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d\n", qid);
1100
e9e1ba3d 1101 iwl_free_resp(&hcmd);
310181ec 1102 return qid;
13a3a390 1103
e9e1ba3d
SS
1104error_free_resp:
1105 iwl_free_resp(&hcmd);
13a3a390 1106error:
310181ec
SS
1107 iwl_pcie_gen2_txq_free_memory(trans, txq);
1108 return ret;
6b35ff91
SS
1109}
1110
1111void iwl_trans_pcie_dyn_txq_free(struct iwl_trans *trans, int queue)
1112{
1113 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1114
6b35ff91
SS
1115 /*
1116 * Upon HW Rfkill - we stop the device, and then stop the queues
1117 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1118 * allow the op_mode to call txq_disable after it already called
1119 * stop_device.
1120 */
1121 if (!test_and_clear_bit(queue, trans_pcie->queue_used)) {
1122 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1123 "queue %d not used", queue);
1124 return;
1125 }
1126
1127 iwl_pcie_gen2_txq_unmap(trans, queue);
1128
1129 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", queue);
1130}
1131
13a3a390
SS
1132void iwl_pcie_gen2_tx_free(struct iwl_trans *trans)
1133{
1134 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1135 int i;
1136
1137 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1138
1139 /* Free all TX queues */
1140 for (i = 0; i < ARRAY_SIZE(trans_pcie->txq); i++) {
1141 if (!trans_pcie->txq[i])
1142 continue;
1143
1144 iwl_pcie_gen2_txq_free(trans, i);
1145 }
1146}
1147
1148int iwl_pcie_gen2_tx_init(struct iwl_trans *trans)
1149{
1150 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1151 struct iwl_txq *cmd_queue;
1152 int txq_id = trans_pcie->cmd_queue, ret;
1153
1154 /* alloc and init the command queue */
1155 if (!trans_pcie->txq[txq_id]) {
1156 cmd_queue = kzalloc(sizeof(*cmd_queue), GFP_KERNEL);
1157 if (!cmd_queue) {
1158 IWL_ERR(trans, "Not enough memory for command queue\n");
1159 return -ENOMEM;
1160 }
1161 trans_pcie->txq[txq_id] = cmd_queue;
b8e8d7ce 1162 ret = iwl_pcie_txq_alloc(trans, cmd_queue, TFD_CMD_SLOTS, true);
13a3a390
SS
1163 if (ret) {
1164 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
1165 goto error;
1166 }
1167 } else {
1168 cmd_queue = trans_pcie->txq[txq_id];
1169 }
1170
b8e8d7ce 1171 ret = iwl_pcie_txq_init(trans, cmd_queue, TFD_CMD_SLOTS, true);
13a3a390
SS
1172 if (ret) {
1173 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
1174 goto error;
1175 }
b8e8d7ce 1176 trans_pcie->txq[txq_id]->id = txq_id;
13a3a390
SS
1177 set_bit(txq_id, trans_pcie->queue_used);
1178
1179 return 0;
1180
1181error:
1182 iwl_pcie_gen2_tx_free(trans);
1183 return ret;
1184}
1185