]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/ipw2200.h
Fix is_duplicate_packet() bug for fragmentation number setting.
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / ipw2200.h
CommitLineData
43f66a6c 1/******************************************************************************
bf79451e 2
43f66a6c 3 Copyright(c) 2003 - 2004 Intel Corporation. All rights reserved.
bf79451e
JG
4
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
43f66a6c 7 published by the Free Software Foundation.
bf79451e
JG
8
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
43f66a6c 12 more details.
bf79451e 13
43f66a6c 14 You should have received a copy of the GNU General Public License along with
bf79451e 15 this program; if not, write to the Free Software Foundation, Inc., 59
43f66a6c 16 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
bf79451e 17
43f66a6c
JK
18 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
bf79451e 20
43f66a6c
JK
21 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/config.h>
35#include <linux/init.h>
36
37#include <linux/version.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/ethtool.h>
41#include <linux/skbuff.h>
42#include <linux/etherdevice.h>
43#include <linux/delay.h>
44#include <linux/random.h>
843684a2 45#include <linux/dma-mapping.h>
43f66a6c
JK
46
47#include <linux/firmware.h>
48#include <linux/wireless.h>
3da54c5b 49#include <linux/dma-mapping.h>
43f66a6c
JK
50#include <asm/io.h>
51
52#include <net/ieee80211.h>
53
54#define DRV_NAME "ipw2200"
55
56#include <linux/workqueue.h>
57
43f66a6c 58/* Authentication and Association States */
0edd5b44 59enum connection_manager_assoc_states {
43f66a6c
JK
60 CMAS_INIT = 0,
61 CMAS_TX_AUTH_SEQ_1,
62 CMAS_RX_AUTH_SEQ_2,
63 CMAS_AUTH_SEQ_1_PASS,
64 CMAS_AUTH_SEQ_1_FAIL,
65 CMAS_TX_AUTH_SEQ_3,
66 CMAS_RX_AUTH_SEQ_4,
67 CMAS_AUTH_SEQ_2_PASS,
68 CMAS_AUTH_SEQ_2_FAIL,
69 CMAS_AUTHENTICATED,
70 CMAS_TX_ASSOC,
71 CMAS_RX_ASSOC_RESP,
72 CMAS_ASSOCIATED,
73 CMAS_LAST
74};
75
43f66a6c
JK
76#define IPW_WAIT (1<<0)
77#define IPW_QUIET (1<<1)
78#define IPW_ROAMING (1<<2)
79
80#define IPW_POWER_MODE_CAM 0x00 //(always on)
81#define IPW_POWER_INDEX_1 0x01
82#define IPW_POWER_INDEX_2 0x02
83#define IPW_POWER_INDEX_3 0x03
84#define IPW_POWER_INDEX_4 0x04
85#define IPW_POWER_INDEX_5 0x05
86#define IPW_POWER_AC 0x06
87#define IPW_POWER_BATTERY 0x07
88#define IPW_POWER_LIMIT 0x07
89#define IPW_POWER_MASK 0x0F
90#define IPW_POWER_ENABLED 0x10
91#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
92
93#define IPW_CMD_HOST_COMPLETE 2
94#define IPW_CMD_POWER_DOWN 4
95#define IPW_CMD_SYSTEM_CONFIG 6
96#define IPW_CMD_MULTICAST_ADDRESS 7
97#define IPW_CMD_SSID 8
98#define IPW_CMD_ADAPTER_ADDRESS 11
99#define IPW_CMD_PORT_TYPE 12
100#define IPW_CMD_RTS_THRESHOLD 15
101#define IPW_CMD_FRAG_THRESHOLD 16
102#define IPW_CMD_POWER_MODE 17
103#define IPW_CMD_WEP_KEY 18
104#define IPW_CMD_TGI_TX_KEY 19
105#define IPW_CMD_SCAN_REQUEST 20
106#define IPW_CMD_ASSOCIATE 21
107#define IPW_CMD_SUPPORTED_RATES 22
108#define IPW_CMD_SCAN_ABORT 23
109#define IPW_CMD_TX_FLUSH 24
110#define IPW_CMD_QOS_PARAMETERS 25
111#define IPW_CMD_SCAN_REQUEST_EXT 26
112#define IPW_CMD_DINO_CONFIG 30
113#define IPW_CMD_RSN_CAPABILITIES 31
114#define IPW_CMD_RX_KEY 32
115#define IPW_CMD_CARD_DISABLE 33
116#define IPW_CMD_SEED_NUMBER 34
117#define IPW_CMD_TX_POWER 35
118#define IPW_CMD_COUNTRY_INFO 36
119#define IPW_CMD_AIRONET_INFO 37
120#define IPW_CMD_AP_TX_POWER 38
121#define IPW_CMD_CCKM_INFO 39
122#define IPW_CMD_CCX_VER_INFO 40
123#define IPW_CMD_SET_CALIBRATION 41
124#define IPW_CMD_SENSITIVITY_CALIB 42
125#define IPW_CMD_RETRY_LIMIT 51
126#define IPW_CMD_IPW_PRE_POWER_DOWN 58
127#define IPW_CMD_VAP_BEACON_TEMPLATE 60
128#define IPW_CMD_VAP_DTIM_PERIOD 61
129#define IPW_CMD_EXT_SUPPORTED_RATES 62
130#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
131#define IPW_CMD_VAP_QUIET_INTERVALS 64
132#define IPW_CMD_VAP_CHANNEL_SWITCH 65
133#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
134#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
135#define IPW_CMD_VAP_CF_PARAM_SET 68
136#define IPW_CMD_VAP_SET_BEACONING_STATE 69
137#define IPW_CMD_MEASUREMENT 80
138#define IPW_CMD_POWER_CAPABILITY 81
139#define IPW_CMD_SUPPORTED_CHANNELS 82
140#define IPW_CMD_TPC_REPORT 83
141#define IPW_CMD_WME_INFO 84
142#define IPW_CMD_PRODUCTION_COMMAND 85
143#define IPW_CMD_LINKSYS_EOU_INFO 90
144
145#define RFD_SIZE 4
146#define NUM_TFD_CHUNKS 6
147
148#define TX_QUEUE_SIZE 32
149#define RX_QUEUE_SIZE 32
150
151#define DINO_CMD_WEP_KEY 0x08
152#define DINO_CMD_TX 0x0B
153#define DCT_ANTENNA_A 0x01
154#define DCT_ANTENNA_B 0x02
155
156#define IPW_A_MODE 0
157#define IPW_B_MODE 1
158#define IPW_G_MODE 2
159
bf79451e
JG
160/*
161 * TX Queue Flag Definitions
43f66a6c
JK
162 */
163
b095c381
JK
164/* tx wep key definition */
165#define DCT_WEP_KEY_NOT_IMMIDIATE 0x00
166#define DCT_WEP_KEY_64Bit 0x40
167#define DCT_WEP_KEY_128Bit 0x80
168#define DCT_WEP_KEY_128bitIV 0xC0
169#define DCT_WEP_KEY_SIZE_MASK 0xC0
170
171#define DCT_WEP_KEY_INDEX_MASK 0x0F
172#define DCT_WEP_INDEX_USE_IMMEDIATE 0x20
173
43f66a6c 174/* abort attempt if mgmt frame is rx'd */
bf79451e
JG
175#define DCT_FLAG_ABORT_MGMT 0x01
176
43f66a6c
JK
177/* require CTS */
178#define DCT_FLAG_CTS_REQUIRED 0x02
179
180/* use short preamble */
ea2b26e0
JK
181#define DCT_FLAG_LONG_PREAMBLE 0x00
182#define DCT_FLAG_SHORT_PREAMBLE 0x04
43f66a6c
JK
183
184/* RTS/CTS first */
185#define DCT_FLAG_RTS_REQD 0x08
186
187/* dont calculate duration field */
188#define DCT_FLAG_DUR_SET 0x10
189
190/* even if MAC WEP set (allows pre-encrypt) */
191#define DCT_FLAG_NO_WEP 0x20
8d45ff7d 192
43f66a6c
JK
193/* overwrite TSF field */
194#define DCT_FLAG_TSF_REQD 0x40
195
196/* ACK rx is expected to follow */
bf79451e 197#define DCT_FLAG_ACK_REQD 0x80
43f66a6c 198
b095c381 199/* TX flags extension */
43f66a6c
JK
200#define DCT_FLAG_EXT_MODE_CCK 0x01
201#define DCT_FLAG_EXT_MODE_OFDM 0x00
202
b095c381
JK
203#define DCT_FLAG_EXT_SECURITY_WEP 0x00
204#define DCT_FLAG_EXT_SECURITY_NO DCT_FLAG_EXT_SECURITY_WEP
205#define DCT_FLAG_EXT_SECURITY_CKIP 0x04
206#define DCT_FLAG_EXT_SECURITY_CCM 0x08
207#define DCT_FLAG_EXT_SECURITY_TKIP 0x0C
208#define DCT_FLAG_EXT_SECURITY_MASK 0x0C
209
210#define DCT_FLAG_EXT_QOS_ENABLED 0x10
211
212#define DCT_FLAG_EXT_HC_NO_SIFS_PIFS 0x00
213#define DCT_FLAG_EXT_HC_SIFS 0x20
214#define DCT_FLAG_EXT_HC_PIFS 0x40
215
43f66a6c
JK
216#define TX_RX_TYPE_MASK 0xFF
217#define TX_FRAME_TYPE 0x00
218#define TX_HOST_COMMAND_TYPE 0x01
219#define RX_FRAME_TYPE 0x09
220#define RX_HOST_NOTIFICATION_TYPE 0x03
221#define RX_HOST_CMD_RESPONSE_TYPE 0x04
222#define RX_TX_FRAME_RESPONSE_TYPE 0x05
223#define TFD_NEED_IRQ_MASK 0x04
224
225#define HOST_CMD_DINO_CONFIG 30
226
227#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
228#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
229#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
230#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
231#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
232#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
233#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
234#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
235#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
236#define HOST_NOTIFICATION_TX_STATUS 19
237#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
238#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
239#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
240#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
241#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
242#define HOST_NOTIFICATION_NOISE_STATS 25
bf79451e 243#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
43f66a6c
JK
244#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
245
246#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
afbf30a2 247#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 9
43f66a6c 248#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
bf79451e 249#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
43f66a6c
JK
250
251#define MACADRR_BYTE_LEN 6
252
253#define DCR_TYPE_AP 0x01
254#define DCR_TYPE_WLAP 0x02
255#define DCR_TYPE_MU_ESS 0x03
256#define DCR_TYPE_MU_IBSS 0x04
257#define DCR_TYPE_MU_PIBSS 0x05
258#define DCR_TYPE_SNIFFER 0x06
259#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
260
b095c381
JK
261/* QoS definitions */
262
263#define CW_MIN_OFDM 15
264#define CW_MAX_OFDM 1023
265#define CW_MIN_CCK 31
266#define CW_MAX_CCK 1023
267
268#define QOS_TX0_CW_MIN_OFDM CW_MIN_OFDM
269#define QOS_TX1_CW_MIN_OFDM CW_MIN_OFDM
270#define QOS_TX2_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
271#define QOS_TX3_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 4 - 1 )
272
273#define QOS_TX0_CW_MIN_CCK CW_MIN_CCK
274#define QOS_TX1_CW_MIN_CCK CW_MIN_CCK
275#define QOS_TX2_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
276#define QOS_TX3_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 4 - 1 )
277
278#define QOS_TX0_CW_MAX_OFDM CW_MAX_OFDM
279#define QOS_TX1_CW_MAX_OFDM CW_MAX_OFDM
280#define QOS_TX2_CW_MAX_OFDM CW_MIN_OFDM
281#define QOS_TX3_CW_MAX_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
282
283#define QOS_TX0_CW_MAX_CCK CW_MAX_CCK
284#define QOS_TX1_CW_MAX_CCK CW_MAX_CCK
285#define QOS_TX2_CW_MAX_CCK CW_MIN_CCK
286#define QOS_TX3_CW_MAX_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
287
288#define QOS_TX0_AIFS (3 - QOS_AIFSN_MIN_VALUE)
289#define QOS_TX1_AIFS (7 - QOS_AIFSN_MIN_VALUE)
290#define QOS_TX2_AIFS (2 - QOS_AIFSN_MIN_VALUE)
291#define QOS_TX3_AIFS (2 - QOS_AIFSN_MIN_VALUE)
292
293#define QOS_TX0_ACM 0
294#define QOS_TX1_ACM 0
295#define QOS_TX2_ACM 0
296#define QOS_TX3_ACM 0
297
298#define QOS_TX0_TXOP_LIMIT_CCK 0
299#define QOS_TX1_TXOP_LIMIT_CCK 0
300#define QOS_TX2_TXOP_LIMIT_CCK 6016
301#define QOS_TX3_TXOP_LIMIT_CCK 3264
302
303#define QOS_TX0_TXOP_LIMIT_OFDM 0
304#define QOS_TX1_TXOP_LIMIT_OFDM 0
305#define QOS_TX2_TXOP_LIMIT_OFDM 3008
306#define QOS_TX3_TXOP_LIMIT_OFDM 1504
307
308#define DEF_TX0_CW_MIN_OFDM CW_MIN_OFDM
309#define DEF_TX1_CW_MIN_OFDM CW_MIN_OFDM
310#define DEF_TX2_CW_MIN_OFDM CW_MIN_OFDM
311#define DEF_TX3_CW_MIN_OFDM CW_MIN_OFDM
312
313#define DEF_TX0_CW_MIN_CCK CW_MIN_CCK
314#define DEF_TX1_CW_MIN_CCK CW_MIN_CCK
315#define DEF_TX2_CW_MIN_CCK CW_MIN_CCK
316#define DEF_TX3_CW_MIN_CCK CW_MIN_CCK
317
318#define DEF_TX0_CW_MAX_OFDM CW_MAX_OFDM
319#define DEF_TX1_CW_MAX_OFDM CW_MAX_OFDM
320#define DEF_TX2_CW_MAX_OFDM CW_MAX_OFDM
321#define DEF_TX3_CW_MAX_OFDM CW_MAX_OFDM
322
323#define DEF_TX0_CW_MAX_CCK CW_MAX_CCK
324#define DEF_TX1_CW_MAX_CCK CW_MAX_CCK
325#define DEF_TX2_CW_MAX_CCK CW_MAX_CCK
326#define DEF_TX3_CW_MAX_CCK CW_MAX_CCK
327
328#define DEF_TX0_AIFS 0
329#define DEF_TX1_AIFS 0
330#define DEF_TX2_AIFS 0
331#define DEF_TX3_AIFS 0
332
333#define DEF_TX0_ACM 0
334#define DEF_TX1_ACM 0
335#define DEF_TX2_ACM 0
336#define DEF_TX3_ACM 0
337
338#define DEF_TX0_TXOP_LIMIT_CCK 0
339#define DEF_TX1_TXOP_LIMIT_CCK 0
340#define DEF_TX2_TXOP_LIMIT_CCK 0
341#define DEF_TX3_TXOP_LIMIT_CCK 0
342
343#define DEF_TX0_TXOP_LIMIT_OFDM 0
344#define DEF_TX1_TXOP_LIMIT_OFDM 0
345#define DEF_TX2_TXOP_LIMIT_OFDM 0
346#define DEF_TX3_TXOP_LIMIT_OFDM 0
347
348#define QOS_QOS_SETS 3
349#define QOS_PARAM_SET_ACTIVE 0
350#define QOS_PARAM_SET_DEF_CCK 1
351#define QOS_PARAM_SET_DEF_OFDM 2
352
353#define CTRL_QOS_NO_ACK (0x0020)
354
355#define IPW_TX_QUEUE_1 1
356#define IPW_TX_QUEUE_2 2
357#define IPW_TX_QUEUE_3 3
358#define IPW_TX_QUEUE_4 4
359
360/* QoS sturctures */
361struct ipw_qos_info {
362 int qos_enable;
363 struct ieee80211_qos_parameters *def_qos_parm_OFDM;
364 struct ieee80211_qos_parameters *def_qos_parm_CCK;
365 u32 burst_duration_CCK;
366 u32 burst_duration_OFDM;
367 u16 qos_no_ack_mask;
368 int burst_enable;
369};
370
371/**************************************************************/
43f66a6c
JK
372/**
373 * Generic queue structure
bf79451e 374 *
43f66a6c
JK
375 * Contains common data for Rx and Tx queues
376 */
377struct clx2_queue {
0edd5b44
JG
378 int n_bd; /**< number of BDs in this queue */
379 int first_empty; /**< 1-st empty entry (index) */
380 int last_used; /**< last used entry (index) */
381 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
382 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
383 dma_addr_t dma_addr; /**< physical addr for BD's */
384 int low_mark; /**< low watermark, resume queue if free space more than this */
385 int high_mark; /**< high watermark, stop queue if free space less than this */
43f66a6c
JK
386} __attribute__ ((packed));
387
0edd5b44 388struct machdr32 {
43f66a6c 389 u16 frame_ctl;
0edd5b44
JG
390 u16 duration; // watch out for endians!
391 u8 addr1[MACADRR_BYTE_LEN];
392 u8 addr2[MACADRR_BYTE_LEN];
393 u8 addr3[MACADRR_BYTE_LEN];
394 u16 seq_ctrl; // more endians!
395 u8 addr4[MACADRR_BYTE_LEN];
43f66a6c 396 u16 qos_ctrl;
0edd5b44 397} __attribute__ ((packed));
43f66a6c 398
0edd5b44 399struct machdr30 {
43f66a6c 400 u16 frame_ctl;
0edd5b44
JG
401 u16 duration; // watch out for endians!
402 u8 addr1[MACADRR_BYTE_LEN];
403 u8 addr2[MACADRR_BYTE_LEN];
404 u8 addr3[MACADRR_BYTE_LEN];
405 u16 seq_ctrl; // more endians!
406 u8 addr4[MACADRR_BYTE_LEN];
407} __attribute__ ((packed));
408
409struct machdr26 {
43f66a6c 410 u16 frame_ctl;
0edd5b44
JG
411 u16 duration; // watch out for endians!
412 u8 addr1[MACADRR_BYTE_LEN];
413 u8 addr2[MACADRR_BYTE_LEN];
414 u8 addr3[MACADRR_BYTE_LEN];
415 u16 seq_ctrl; // more endians!
43f66a6c 416 u16 qos_ctrl;
0edd5b44 417} __attribute__ ((packed));
43f66a6c 418
0edd5b44 419struct machdr24 {
43f66a6c 420 u16 frame_ctl;
0edd5b44
JG
421 u16 duration; // watch out for endians!
422 u8 addr1[MACADRR_BYTE_LEN];
423 u8 addr2[MACADRR_BYTE_LEN];
424 u8 addr3[MACADRR_BYTE_LEN];
425 u16 seq_ctrl; // more endians!
426} __attribute__ ((packed));
43f66a6c
JK
427
428// TX TFD with 32 byte MAC Header
0edd5b44
JG
429struct tx_tfd_32 {
430 struct machdr32 mchdr; // 32
431 u32 uivplaceholder[2]; // 8
432} __attribute__ ((packed));
43f66a6c
JK
433
434// TX TFD with 30 byte MAC Header
0edd5b44
JG
435struct tx_tfd_30 {
436 struct machdr30 mchdr; // 30
437 u8 reserved[2]; // 2
438 u32 uivplaceholder[2]; // 8
439} __attribute__ ((packed));
43f66a6c
JK
440
441// tx tfd with 26 byte mac header
0edd5b44
JG
442struct tx_tfd_26 {
443 struct machdr26 mchdr; // 26
444 u8 reserved1[2]; // 2
445 u32 uivplaceholder[2]; // 8
446 u8 reserved2[4]; // 4
447} __attribute__ ((packed));
43f66a6c
JK
448
449// tx tfd with 24 byte mac header
0edd5b44
JG
450struct tx_tfd_24 {
451 struct machdr24 mchdr; // 24
452 u32 uivplaceholder[2]; // 8
453 u8 reserved[8]; // 8
454} __attribute__ ((packed));
43f66a6c
JK
455
456#define DCT_WEP_KEY_FIELD_LENGTH 16
457
0edd5b44 458struct tfd_command {
43f66a6c
JK
459 u8 index;
460 u8 length;
461 u16 reserved;
462 u8 payload[0];
0edd5b44 463} __attribute__ ((packed));
43f66a6c
JK
464
465struct tfd_data {
466 /* Header */
467 u32 work_area_ptr;
0edd5b44 468 u8 station_number; /* 0 for BSS */
43f66a6c
JK
469 u8 reserved1;
470 u16 reserved2;
471
472 /* Tx Parameters */
473 u8 cmd_id;
bf79451e
JG
474 u8 seq_num;
475 u16 len;
43f66a6c
JK
476 u8 priority;
477 u8 tx_flags;
478 u8 tx_flags_ext;
479 u8 key_index;
480 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
481 u8 rate;
482 u8 antenna;
483 u16 next_packet_duration;
bf79451e 484 u16 next_frag_len;
0edd5b44 485 u16 back_off_counter; //////txop;
43f66a6c 486 u8 retrylimit;
bf79451e 487 u16 cwcurrent;
43f66a6c
JK
488 u8 reserved3;
489
490 /* 802.11 MAC Header */
0edd5b44 491 union {
43f66a6c
JK
492 struct tx_tfd_24 tfd_24;
493 struct tx_tfd_26 tfd_26;
494 struct tx_tfd_30 tfd_30;
495 struct tx_tfd_32 tfd_32;
496 } tfd;
497
498 /* Payload DMA info */
499 u32 num_chunks;
500 u32 chunk_ptr[NUM_TFD_CHUNKS];
501 u16 chunk_len[NUM_TFD_CHUNKS];
502} __attribute__ ((packed));
503
0edd5b44 504struct txrx_control_flags {
43f66a6c
JK
505 u8 message_type;
506 u8 rx_seq_num;
507 u8 control_bits;
508 u8 reserved;
509} __attribute__ ((packed));
510
511#define TFD_SIZE 128
512#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
513
0edd5b44 514struct tfd_frame {
43f66a6c
JK
515 struct txrx_control_flags control_flags;
516 union {
517 struct tfd_data data;
518 struct tfd_command cmd;
519 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
520 } u;
0edd5b44 521} __attribute__ ((packed));
43f66a6c 522
0edd5b44 523typedef void destructor_func(const void *);
43f66a6c
JK
524
525/**
526 * Tx Queue for DMA. Queue consists of circular buffer of
527 * BD's and required locking structures.
528 */
529struct clx2_tx_queue {
530 struct clx2_queue q;
0edd5b44 531 struct tfd_frame *bd;
43f66a6c
JK
532 struct ieee80211_txb **txb;
533};
534
535/*
536 * RX related structures and functions
537 */
538#define RX_FREE_BUFFERS 32
539#define RX_LOW_WATERMARK 8
540
a613bffd
JK
541#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
542#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
543#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
43f66a6c
JK
544
545// Used for passing to driver number of successes and failures per rate
0edd5b44 546struct rate_histogram {
43f66a6c
JK
547 union {
548 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
549 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
550 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
551 } success;
552 union {
553 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
554 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
555 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
556 } failed;
557} __attribute__ ((packed));
558
bf79451e 559/* statistics command response */
43f66a6c
JK
560struct ipw_cmd_stats {
561 u8 cmd_id;
562 u8 seq_num;
bf79451e
JG
563 u16 good_sfd;
564 u16 bad_plcp;
565 u16 wrong_bssid;
566 u16 valid_mpdu;
567 u16 bad_mac_header;
568 u16 reserved_frame_types;
569 u16 rx_ina;
570 u16 bad_crc32;
571 u16 invalid_cts;
572 u16 invalid_acks;
573 u16 long_distance_ina_fina;
43f66a6c 574 u16 dsp_silence_unreachable;
bf79451e
JG
575 u16 accumulated_rssi;
576 u16 rx_ovfl_frame_tossed;
43f66a6c
JK
577 u16 rssi_silence_threshold;
578 u16 rx_ovfl_frame_supplied;
bf79451e
JG
579 u16 last_rx_frame_signal;
580 u16 last_rx_frame_noise;
581 u16 rx_autodetec_no_ofdm;
43f66a6c
JK
582 u16 rx_autodetec_no_barker;
583 u16 reserved;
584} __attribute__ ((packed));
585
586struct notif_channel_result {
587 u8 channel_num;
588 struct ipw_cmd_stats stats;
589 u8 uReserved;
590} __attribute__ ((packed));
591
592struct notif_scan_complete {
593 u8 scan_type;
594 u8 num_channels;
595 u8 status;
596 u8 reserved;
0edd5b44 597} __attribute__ ((packed));
43f66a6c
JK
598
599struct notif_frag_length {
600 u16 frag_length;
601 u16 reserved;
0edd5b44 602} __attribute__ ((packed));
43f66a6c
JK
603
604struct notif_beacon_state {
605 u32 state;
606 u32 number;
607} __attribute__ ((packed));
608
609struct notif_tgi_tx_key {
610 u8 key_state;
611 u8 security_type;
612 u8 station_index;
613 u8 reserved;
614} __attribute__ ((packed));
615
616struct notif_link_deterioration {
617 struct ipw_cmd_stats stats;
618 u8 rate;
619 u8 modulation;
620 struct rate_histogram histogram;
621 u8 reserved1;
622 u16 reserved2;
623} __attribute__ ((packed));
624
625struct notif_association {
626 u8 state;
627} __attribute__ ((packed));
628
629struct notif_authenticate {
630 u8 state;
631 struct machdr24 addr;
632 u16 status;
633} __attribute__ ((packed));
634
43f66a6c
JK
635struct notif_calibration {
636 u8 data[104];
637} __attribute__ ((packed));
638
639struct notif_noise {
640 u32 value;
641} __attribute__ ((packed));
642
643struct ipw_rx_notification {
644 u8 reserved[8];
645 u8 subtype;
646 u8 flags;
647 u16 size;
648 union {
649 struct notif_association assoc;
650 struct notif_authenticate auth;
651 struct notif_channel_result channel_result;
652 struct notif_scan_complete scan_complete;
653 struct notif_frag_length frag_len;
654 struct notif_beacon_state beacon_state;
655 struct notif_tgi_tx_key tgi_tx_key;
656 struct notif_link_deterioration link_deterioration;
657 struct notif_calibration calibration;
658 struct notif_noise noise;
659 u8 raw[0];
660 } u;
661} __attribute__ ((packed));
662
663struct ipw_rx_frame {
bf79451e 664 u32 reserved1;
0edd5b44
JG
665 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
666 u8 received_channel; // The channel that this frame was received on.
667 // Note that for .11b this does not have to be
668 // the same as the channel that it was sent.
669 // Filled by LMAC
43f66a6c
JK
670 u8 frameStatus;
671 u8 rate;
672 u8 rssi;
673 u8 agc;
674 u8 rssi_dbm;
675 u16 signal;
676 u16 noise;
677 u8 antennaAndPhy;
0edd5b44
JG
678 u8 control; // control bit should be on in bg
679 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
680 // is identical)
681 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
43f66a6c
JK
682 u16 length;
683 u8 data[0];
684} __attribute__ ((packed));
bf79451e 685
43f66a6c
JK
686struct ipw_rx_header {
687 u8 message_type;
688 u8 rx_seq_num;
689 u8 control_bits;
690 u8 reserved;
691} __attribute__ ((packed));
692
0edd5b44 693struct ipw_rx_packet {
43f66a6c
JK
694 struct ipw_rx_header header;
695 union {
696 struct ipw_rx_frame frame;
697 struct ipw_rx_notification notification;
698 } u;
699} __attribute__ ((packed));
700
701#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
afbf30a2
JK
702#define IPW_RX_FRAME_SIZE (unsigned int)(sizeof(struct ipw_rx_header) + \
703 sizeof(struct ipw_rx_frame))
43f66a6c
JK
704
705struct ipw_rx_mem_buffer {
706 dma_addr_t dma_addr;
707 struct ipw_rx_buffer *rxb;
708 struct sk_buff *skb;
709 struct list_head list;
0edd5b44 710}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
711
712struct ipw_rx_queue {
713 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
714 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
0edd5b44
JG
715 u32 processed; /* Internal index to last handled Rx packet */
716 u32 read; /* Shared index to newest available Rx buffer */
717 u32 write; /* Shared index to oldest written Rx packet */
718 u32 free_count; /* Number of pre-allocated buffers in rx_free */
43f66a6c 719 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
0edd5b44
JG
720 struct list_head rx_free; /* Own an SKBs */
721 struct list_head rx_used; /* No SKB allocated */
43f66a6c 722 spinlock_t lock;
0edd5b44 723}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
724
725struct alive_command_responce {
726 u8 alive_command;
727 u8 sequence_number;
728 u16 software_revision;
729 u8 device_identifier;
730 u8 reserved1[5];
731 u16 reserved2;
732 u16 reserved3;
733 u16 clock_settle_time;
734 u16 powerup_settle_time;
735 u16 reserved4;
736 u8 time_stamp[5]; /* month, day, year, hours, minutes */
737 u8 ucode_valid;
738} __attribute__ ((packed));
739
740#define IPW_MAX_RATES 12
741
742struct ipw_rates {
743 u8 num_rates;
744 u8 rates[IPW_MAX_RATES];
745} __attribute__ ((packed));
746
0edd5b44 747struct command_block {
43f66a6c
JK
748 unsigned int control;
749 u32 source_addr;
750 u32 dest_addr;
751 unsigned int status;
752} __attribute__ ((packed));
753
754#define CB_NUMBER_OF_ELEMENTS_SMALL 64
0edd5b44 755struct fw_image_desc {
43f66a6c
JK
756 unsigned long last_cb_index;
757 unsigned long current_cb_index;
758 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
0edd5b44 759 void *v_addr;
43f66a6c
JK
760 unsigned long p_addr;
761 unsigned long len;
762};
763
0edd5b44 764struct ipw_sys_config {
43f66a6c
JK
765 u8 bt_coexistence;
766 u8 reserved1;
767 u8 answer_broadcast_ssid_probe;
768 u8 accept_all_data_frames;
769 u8 accept_non_directed_frames;
770 u8 exclude_unicast_unencrypted;
771 u8 disable_unicast_decryption;
772 u8 exclude_multicast_unencrypted;
773 u8 disable_multicast_decryption;
774 u8 antenna_diversity;
775 u8 pass_crc_to_host;
776 u8 dot11g_auto_detection;
777 u8 enable_cts_to_self;
778 u8 enable_multicast_filtering;
779 u8 bt_coexist_collision_thr;
780 u8 reserved2;
781 u8 accept_all_mgmt_bcpr;
782 u8 accept_all_mgtm_frames;
783 u8 pass_noise_stats_to_host;
784 u8 reserved3;
785} __attribute__ ((packed));
786
0edd5b44 787struct ipw_multicast_addr {
43f66a6c
JK
788 u8 num_of_multicast_addresses;
789 u8 reserved[3];
790 u8 mac1[6];
791 u8 mac2[6];
792 u8 mac3[6];
793 u8 mac4[6];
794} __attribute__ ((packed));
795
b095c381
JK
796#define DCW_WEP_KEY_INDEX_MASK 0x03 /* bits [0:1] */
797#define DCW_WEP_KEY_SEC_TYPE_MASK 0x30 /* bits [4:5] */
798
799#define DCW_WEP_KEY_SEC_TYPE_WEP 0x00
800#define DCW_WEP_KEY_SEC_TYPE_CCM 0x20
801#define DCW_WEP_KEY_SEC_TYPE_TKIP 0x30
802
803#define DCW_WEP_KEY_INVALID_SIZE 0x00 /* 0 = Invalid key */
804#define DCW_WEP_KEY64Bit_SIZE 0x05 /* 64-bit encryption */
805#define DCW_WEP_KEY128Bit_SIZE 0x0D /* 128-bit encryption */
806#define DCW_CCM_KEY128Bit_SIZE 0x10 /* 128-bit key */
807//#define DCW_WEP_KEY128BitIV_SIZE 0x10 /* 128-bit key and 128-bit IV */
808
0edd5b44 809struct ipw_wep_key {
43f66a6c
JK
810 u8 cmd_id;
811 u8 seq_num;
812 u8 key_index;
813 u8 key_size;
814 u8 key[16];
815} __attribute__ ((packed));
816
0edd5b44 817struct ipw_tgi_tx_key {
bf79451e 818 u8 key_id;
43f66a6c
JK
819 u8 security_type;
820 u8 station_index;
821 u8 flags;
822 u8 key[16];
823 u32 tx_counter[2];
824} __attribute__ ((packed));
825
826#define IPW_SCAN_CHANNELS 54
827
0edd5b44 828struct ipw_scan_request {
43f66a6c
JK
829 u8 scan_type;
830 u16 dwell_time;
831 u8 channels_list[IPW_SCAN_CHANNELS];
832 u8 channels_reserved[3];
833} __attribute__ ((packed));
834
835enum {
836 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
837 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
838 IPW_SCAN_ACTIVE_DIRECT_SCAN,
839 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
840 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
841 IPW_SCAN_TYPES
842};
843
0edd5b44 844struct ipw_scan_request_ext {
43f66a6c
JK
845 u32 full_scan_index;
846 u8 channels_list[IPW_SCAN_CHANNELS];
847 u8 scan_type[IPW_SCAN_CHANNELS / 2];
848 u8 reserved;
849 u16 dwell_time[IPW_SCAN_TYPES];
850} __attribute__ ((packed));
851
bf79451e 852extern inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
43f66a6c
JK
853{
854 if (index % 2)
855 return scan->scan_type[index / 2] & 0x0F;
856 else
857 return (scan->scan_type[index / 2] & 0xF0) >> 4;
858}
859
bf79451e 860extern inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
43f66a6c
JK
861 u8 index, u8 scan_type)
862{
bf79451e
JG
863 if (index % 2)
864 scan->scan_type[index / 2] =
0edd5b44 865 (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
43f66a6c 866 else
bf79451e 867 scan->scan_type[index / 2] =
0edd5b44
JG
868 (scan->scan_type[index / 2] & 0x0F) |
869 ((scan_type & 0x0F) << 4);
43f66a6c
JK
870}
871
0edd5b44 872struct ipw_associate {
43f66a6c 873 u8 channel;
0edd5b44 874 u8 auth_type:4, auth_key:4;
43f66a6c
JK
875 u8 assoc_type;
876 u8 reserved;
877 u16 policy_support;
878 u8 preamble_length;
879 u8 ieee_mode;
880 u8 bssid[ETH_ALEN];
881 u32 assoc_tsf_msw;
882 u32 assoc_tsf_lsw;
883 u16 capability;
884 u16 listen_interval;
885 u16 beacon_interval;
886 u8 dest[ETH_ALEN];
887 u16 atim_window;
888 u8 smr;
889 u8 reserved1;
890 u16 reserved2;
891} __attribute__ ((packed));
892
0edd5b44 893struct ipw_supported_rates {
43f66a6c
JK
894 u8 ieee_mode;
895 u8 num_rates;
896 u8 purpose;
897 u8 reserved;
898 u8 supported_rates[IPW_MAX_RATES];
899} __attribute__ ((packed));
900
0edd5b44 901struct ipw_rts_threshold {
43f66a6c
JK
902 u16 rts_threshold;
903 u16 reserved;
904} __attribute__ ((packed));
905
0edd5b44 906struct ipw_frag_threshold {
43f66a6c
JK
907 u16 frag_threshold;
908 u16 reserved;
909} __attribute__ ((packed));
910
0edd5b44 911struct ipw_retry_limit {
43f66a6c
JK
912 u8 short_retry_limit;
913 u8 long_retry_limit;
914 u16 reserved;
915} __attribute__ ((packed));
916
0edd5b44 917struct ipw_dino_config {
43f66a6c
JK
918 u32 dino_config_addr;
919 u16 dino_config_size;
920 u8 dino_response;
921 u8 reserved;
922} __attribute__ ((packed));
923
0edd5b44 924struct ipw_aironet_info {
43f66a6c
JK
925 u8 id;
926 u8 length;
927 u16 reserved;
928} __attribute__ ((packed));
929
0edd5b44 930struct ipw_rx_key {
43f66a6c
JK
931 u8 station_index;
932 u8 key_type;
933 u8 key_id;
934 u8 key_flag;
935 u8 key[16];
936 u8 station_address[6];
937 u8 key_index;
938 u8 reserved;
939} __attribute__ ((packed));
940
0edd5b44 941struct ipw_country_channel_info {
43f66a6c
JK
942 u8 first_channel;
943 u8 no_channels;
944 s8 max_tx_power;
945} __attribute__ ((packed));
946
0edd5b44 947struct ipw_country_info {
43f66a6c
JK
948 u8 id;
949 u8 length;
950 u8 country_str[3];
951 struct ipw_country_channel_info groups[7];
952} __attribute__ ((packed));
953
0edd5b44 954struct ipw_channel_tx_power {
43f66a6c
JK
955 u8 channel_number;
956 s8 tx_power;
957} __attribute__ ((packed));
958
959#define SCAN_ASSOCIATED_INTERVAL (HZ)
960#define SCAN_INTERVAL (HZ / 10)
961#define MAX_A_CHANNELS 37
962#define MAX_B_CHANNELS 14
963
0edd5b44 964struct ipw_tx_power {
43f66a6c
JK
965 u8 num_channels;
966 u8 ieee_mode;
967 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
968} __attribute__ ((packed));
969
0edd5b44 970struct ipw_rsn_capabilities {
43f66a6c
JK
971 u8 id;
972 u8 length;
973 u16 version;
974} __attribute__ ((packed));
975
0edd5b44 976struct ipw_sensitivity_calib {
43f66a6c
JK
977 u16 beacon_rssi_raw;
978 u16 reserved;
979} __attribute__ ((packed));
980
981/**
982 * Host command structure.
bf79451e 983 *
43f66a6c
JK
984 * On input, the following fields should be filled:
985 * - cmd
986 * - len
987 * - status_len
988 * - param (if needed)
bf79451e
JG
989 *
990 * On output,
43f66a6c
JK
991 * - \a status contains status;
992 * - \a param filled with status parameters.
993 */
994struct ipw_cmd {
0edd5b44
JG
995 u32 cmd; /**< Host command */
996 u32 status;/**< Status */
997 u32 status_len;
998 /**< How many 32 bit parameters in the status */
999 u32 len; /**< incoming parameters length, bytes */
43f66a6c 1000 /**
bf79451e
JG
1001 * command parameters.
1002 * There should be enough space for incoming and
43f66a6c
JK
1003 * outcoming parameters.
1004 * Incoming parameters listed 1-st, followed by outcoming params.
1005 * nParams=(len+3)/4+status_len
1006 */
0edd5b44 1007 u32 param[0];
43f66a6c
JK
1008} __attribute__ ((packed));
1009
0edd5b44 1010#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
43f66a6c
JK
1011
1012#define STATUS_INT_ENABLED (1<<1)
1013#define STATUS_RF_KILL_HW (1<<2)
1014#define STATUS_RF_KILL_SW (1<<3)
1015#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1016
1017#define STATUS_INIT (1<<5)
1018#define STATUS_AUTH (1<<6)
1019#define STATUS_ASSOCIATED (1<<7)
1020#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1021
1022#define STATUS_ASSOCIATING (1<<8)
1023#define STATUS_DISASSOCIATING (1<<9)
1024#define STATUS_ROAMING (1<<10)
1025#define STATUS_EXIT_PENDING (1<<11)
1026#define STATUS_DISASSOC_PENDING (1<<12)
1027#define STATUS_STATE_PENDING (1<<13)
1028
1029#define STATUS_SCAN_PENDING (1<<20)
bf79451e
JG
1030#define STATUS_SCANNING (1<<21)
1031#define STATUS_SCAN_ABORTING (1<<22)
afbf30a2 1032#define STATUS_SCAN_FORCED (1<<23)
43f66a6c 1033
a613bffd
JK
1034#define STATUS_LED_LINK_ON (1<<24)
1035#define STATUS_LED_ACT_ON (1<<25)
1036
0edd5b44
JG
1037#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
1038#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
1039#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
43f66a6c 1040
0edd5b44 1041#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
43f66a6c 1042
0edd5b44
JG
1043#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
1044#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
1045#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
43f66a6c 1046#define CFG_CUSTOM_MAC (1<<3)
ea2b26e0 1047#define CFG_PREAMBLE_LONG (1<<4)
43f66a6c
JK
1048#define CFG_ADHOC_PERSIST (1<<5)
1049#define CFG_ASSOCIATE (1<<6)
1050#define CFG_FIXED_RATE (1<<7)
1051#define CFG_ADHOC_CREATE (1<<8)
a613bffd
JK
1052#define CFG_NO_LED (1<<9)
1053#define CFG_BACKGROUND_SCAN (1<<10)
b095c381
JK
1054#define CFG_SPEED_SCAN (1<<11)
1055#define CFG_NET_STATS (1<<12)
43f66a6c 1056
0edd5b44
JG
1057#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
1058#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
43f66a6c
JK
1059
1060#define MAX_STATIONS 32
1061#define IPW_INVALID_STATION (0xff)
1062
1063struct ipw_station_entry {
1064 u8 mac_addr[ETH_ALEN];
1065 u8 reserved;
1066 u8 support_mode;
1067};
1068
1069#define AVG_ENTRIES 8
1070struct average {
1071 s16 entries[AVG_ENTRIES];
1072 u8 pos;
1073 u8 init;
1074 s32 sum;
1075};
1076
b095c381 1077#define MAX_SPEED_SCAN 100
afbf30a2
JK
1078#define IPW_IBSS_MAC_HASH_SIZE 31
1079
1080struct ipw_ibss_seq {
1081 u8 mac[ETH_ALEN];
1082 u16 seq_num;
1083 u16 frag_num;
1084 unsigned long packet_time;
1085 struct list_head list;
1086};
b095c381 1087
43f66a6c
JK
1088struct ipw_priv {
1089 /* ieee device used by generic ieee processing code */
1090 struct ieee80211_device *ieee;
43f66a6c 1091
43f66a6c 1092 spinlock_t lock;
c848d0af 1093 struct semaphore sem;
43f66a6c
JK
1094
1095 /* basic pci-network driver stuff */
1096 struct pci_dev *pci_dev;
1097 struct net_device *net_dev;
1098
1099 /* pci hardware address support */
1100 void __iomem *hw_base;
1101 unsigned long hw_len;
bf79451e 1102
43f66a6c
JK
1103 struct fw_image_desc sram_desc;
1104
1105 /* result of ucode download */
1106 struct alive_command_responce dino_alive;
1107
0edd5b44
JG
1108 wait_queue_head_t wait_command_queue;
1109 wait_queue_head_t wait_state;
43f66a6c
JK
1110
1111 /* Rx and Tx DMA processing queues */
1112 struct ipw_rx_queue *rxq;
1113 struct clx2_tx_queue txq_cmd;
1114 struct clx2_tx_queue txq[4];
1115 u32 status;
1116 u32 config;
1117 u32 capability;
1118
1119 u8 last_rx_rssi;
1120 u8 last_noise;
1121 struct average average_missed_beacons;
1122 struct average average_rssi;
1123 struct average average_noise;
1124 u32 port_type;
0edd5b44
JG
1125 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1126 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1127 u32 hcmd_seq; /**< sequence number for hcmd */
afbf30a2 1128 u32 disassociate_threshold;
bf79451e 1129 u32 roaming_threshold;
43f66a6c
JK
1130
1131 struct ipw_associate assoc_request;
1132 struct ieee80211_network *assoc_network;
1133
1134 unsigned long ts_scan_abort;
1135 struct ipw_supported_rates rates;
0edd5b44
JG
1136 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1137 struct ipw_rates supp; /**< software defined */
1138 struct ipw_rates extended; /**< use for corresp. IE, AP only */
43f66a6c
JK
1139
1140 struct notif_link_deterioration last_link_deterioration; /** for statistics */
0edd5b44 1141 struct ipw_cmd *hcmd; /**< host command currently executed */
43f66a6c
JK
1142
1143 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
0edd5b44 1144 u32 tsf_bcn[2]; /**< TSF from latest beacon */
43f66a6c 1145
0edd5b44 1146 struct notif_calibration calib; /**< last calibration */
43f66a6c
JK
1147
1148 /* ordinal interface with firmware */
1149 u32 table0_addr;
1150 u32 table0_len;
1151 u32 table1_addr;
1152 u32 table1_len;
1153 u32 table2_addr;
1154 u32 table2_len;
1155
1156 /* context information */
1157 u8 essid[IW_ESSID_MAX_SIZE];
1158 u8 essid_len;
1159 u8 nick[IW_ESSID_MAX_SIZE];
1160 u16 rates_mask;
1161 u8 channel;
1162 struct ipw_sys_config sys_config;
1163 u32 power_mode;
bf79451e 1164 u8 bssid[ETH_ALEN];
43f66a6c
JK
1165 u16 rts_threshold;
1166 u8 mac_addr[ETH_ALEN];
1167 u8 num_stations;
bf79451e 1168 u8 stations[MAX_STATIONS][ETH_ALEN];
afbf30a2
JK
1169 u8 short_retry_limit;
1170 u8 long_retry_limit;
43f66a6c
JK
1171
1172 u32 notif_missed_beacons;
1173
1174 /* Statistics and counters normalized with each association */
1175 u32 last_missed_beacons;
1176 u32 last_tx_packets;
1177 u32 last_rx_packets;
1178 u32 last_tx_failures;
1179 u32 last_rx_err;
1180 u32 last_rate;
1181
1182 u32 missed_adhoc_beacons;
1183 u32 missed_beacons;
1184 u32 rx_packets;
1185 u32 tx_packets;
1186 u32 quality;
1187
b095c381
JK
1188 u8 speed_scan[MAX_SPEED_SCAN];
1189 u8 speed_scan_pos;
1190
afbf30a2
JK
1191 u16 last_seq_num;
1192 u16 last_frag_num;
1193 unsigned long last_packet_time;
1194 struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1195
0edd5b44
JG
1196 /* eeprom */
1197 u8 eeprom[0x100]; /* 256 bytes of eeprom */
afbf30a2 1198 u8 country[4];
43f66a6c
JK
1199 int eeprom_delay;
1200
bf79451e 1201 struct iw_statistics wstats;
43f66a6c
JK
1202
1203 struct workqueue_struct *workqueue;
bf79451e 1204
43f66a6c
JK
1205 struct work_struct adhoc_check;
1206 struct work_struct associate;
1207 struct work_struct disassociate;
1208 struct work_struct rx_replenish;
1209 struct work_struct request_scan;
1210 struct work_struct adapter_restart;
1211 struct work_struct rf_kill;
1212 struct work_struct up;
1213 struct work_struct down;
1214 struct work_struct gather_stats;
1215 struct work_struct abort_scan;
1216 struct work_struct roam;
1217 struct work_struct scan_check;
a613bffd
JK
1218 struct work_struct link_up;
1219 struct work_struct link_down;
43f66a6c
JK
1220
1221 struct tasklet_struct irq_tasklet;
1222
a613bffd
JK
1223 /* LED related variables and work_struct */
1224 u8 nic_type;
1225 u32 led_activity_on;
1226 u32 led_activity_off;
1227 u32 led_association_on;
1228 u32 led_association_off;
1229 u32 led_ofdm_on;
1230 u32 led_ofdm_off;
1231
1232 struct work_struct led_link_on;
1233 struct work_struct led_link_off;
1234 struct work_struct led_act_off;
c848d0af 1235 struct work_struct merge_networks;
a613bffd 1236
43f66a6c
JK
1237#define IPW_2200BG 1
1238#define IPW_2915ABG 2
1239 u8 adapter;
1240
b095c381 1241 s8 tx_power;
43f66a6c 1242
bf79451e 1243#ifdef CONFIG_PM
43f66a6c
JK
1244 u32 pm_state[16];
1245#endif
1246
1247 /* network state */
1248
1249 /* Used to pass the current INTA value from ISR to Tasklet */
1250 u32 isr_inta;
1251
b095c381
JK
1252 /* QoS */
1253 struct ipw_qos_info qos_data;
1254 struct work_struct qos_activate;
1255 /*********************************/
1256
43f66a6c
JK
1257 /* debugging info */
1258 u32 indirect_dword;
1259 u32 direct_dword;
1260 u32 indirect_byte;
1261}; /*ipw_priv */
1262
43f66a6c
JK
1263/* debug macros */
1264
1265#ifdef CONFIG_IPW_DEBUG
1266#define IPW_DEBUG(level, fmt, args...) \
1267do { if (ipw_debug_level & (level)) \
1268 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1269 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
1270#else
1271#define IPW_DEBUG(level, fmt, args...) do {} while (0)
1272#endif /* CONFIG_IPW_DEBUG */
1273
1274/*
1275 * To use the debug system;
1276 *
1277 * If you are defining a new debug classification, simply add it to the #define
1278 * list here in the form of:
1279 *
1280 * #define IPW_DL_xxxx VALUE
bf79451e 1281 *
43f66a6c
JK
1282 * shifting value to the left one bit from the previous entry. xxxx should be
1283 * the name of the classification (for example, WEP)
1284 *
1285 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1286 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1287 * to send output to that classification.
1288 *
1289 * To add your debug level to the list of levels seen when you perform
1290 *
1291 * % cat /proc/net/ipw/debug_level
1292 *
1293 * you simply need to add your entry to the ipw_debug_levels array.
1294 *
bf79451e 1295 * If you do not see debug_level in /proc/net/ipw then you do not have
43f66a6c
JK
1296 * CONFIG_IPW_DEBUG defined in your kernel configuration
1297 *
1298 */
1299
1300#define IPW_DL_ERROR (1<<0)
1301#define IPW_DL_WARNING (1<<1)
1302#define IPW_DL_INFO (1<<2)
1303#define IPW_DL_WX (1<<3)
1304#define IPW_DL_HOST_COMMAND (1<<5)
1305#define IPW_DL_STATE (1<<6)
1306
1307#define IPW_DL_NOTIF (1<<10)
1308#define IPW_DL_SCAN (1<<11)
1309#define IPW_DL_ASSOC (1<<12)
1310#define IPW_DL_DROP (1<<13)
1311#define IPW_DL_IOCTL (1<<14)
1312
1313#define IPW_DL_MANAGE (1<<15)
1314#define IPW_DL_FW (1<<16)
1315#define IPW_DL_RF_KILL (1<<17)
1316#define IPW_DL_FW_ERRORS (1<<18)
1317
a613bffd
JK
1318#define IPW_DL_LED (1<<19)
1319
43f66a6c
JK
1320#define IPW_DL_ORD (1<<20)
1321
1322#define IPW_DL_FRAG (1<<21)
1323#define IPW_DL_WEP (1<<22)
1324#define IPW_DL_TX (1<<23)
1325#define IPW_DL_RX (1<<24)
1326#define IPW_DL_ISR (1<<25)
1327#define IPW_DL_FW_INFO (1<<26)
1328#define IPW_DL_IO (1<<27)
1329#define IPW_DL_TRACE (1<<28)
1330
1331#define IPW_DL_STATS (1<<29)
c848d0af 1332#define IPW_DL_MERGE (1<<30)
b095c381 1333#define IPW_DL_QOS (1<<31)
43f66a6c 1334
43f66a6c
JK
1335#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1336#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1337#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1338
1339#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1340#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1341#define IPW_DEBUG_STATUS(f, a...) IPW_DEBUG(IPW_DL_STATUS, f, ## a)
1342#define IPW_DEBUG_TRACE(f, a...) IPW_DEBUG(IPW_DL_TRACE, f, ## a)
1343#define IPW_DEBUG_RX(f, a...) IPW_DEBUG(IPW_DL_RX, f, ## a)
1344#define IPW_DEBUG_TX(f, a...) IPW_DEBUG(IPW_DL_TX, f, ## a)
1345#define IPW_DEBUG_ISR(f, a...) IPW_DEBUG(IPW_DL_ISR, f, ## a)
1346#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
a613bffd 1347#define IPW_DEBUG_LED(f, a...) IPW_DEBUG(IPW_DL_LED, f, ## a)
43f66a6c
JK
1348#define IPW_DEBUG_WEP(f, a...) IPW_DEBUG(IPW_DL_WEP, f, ## a)
1349#define IPW_DEBUG_HC(f, a...) IPW_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1350#define IPW_DEBUG_FRAG(f, a...) IPW_DEBUG(IPW_DL_FRAG, f, ## a)
1351#define IPW_DEBUG_FW(f, a...) IPW_DEBUG(IPW_DL_FW, f, ## a)
1352#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1353#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1354#define IPW_DEBUG_IO(f, a...) IPW_DEBUG(IPW_DL_IO, f, ## a)
1355#define IPW_DEBUG_ORD(f, a...) IPW_DEBUG(IPW_DL_ORD, f, ## a)
1356#define IPW_DEBUG_FW_INFO(f, a...) IPW_DEBUG(IPW_DL_FW_INFO, f, ## a)
1357#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1358#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1359#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1360#define IPW_DEBUG_STATS(f, a...) IPW_DEBUG(IPW_DL_STATS, f, ## a)
c848d0af 1361#define IPW_DEBUG_MERGE(f, a...) IPW_DEBUG(IPW_DL_MERGE, f, ## a)
b095c381 1362#define IPW_DEBUG_QOS(f, a...) IPW_DEBUG(IPW_DL_QOS, f, ## a)
43f66a6c
JK
1363
1364#include <linux/ctype.h>
1365
1366/*
1367* Register bit definitions
1368*/
1369
1370/* Dino control registers bits */
1371
1372#define DINO_ENABLE_SYSTEM 0x80
1373#define DINO_ENABLE_CS 0x40
bf79451e 1374#define DINO_RXFIFO_DATA 0x01
43f66a6c
JK
1375#define DINO_CONTROL_REG 0x00200000
1376
b095c381
JK
1377#define IPW_INTA_RW 0x00000008
1378#define IPW_INTA_MASK_R 0x0000000C
1379#define IPW_INDIRECT_ADDR 0x00000010
1380#define IPW_INDIRECT_DATA 0x00000014
1381#define IPW_AUTOINC_ADDR 0x00000018
1382#define IPW_AUTOINC_DATA 0x0000001C
1383#define IPW_RESET_REG 0x00000020
1384#define IPW_GP_CNTRL_RW 0x00000024
43f66a6c 1385
b095c381 1386#define IPW_READ_INT_REGISTER 0xFF4
43f66a6c 1387
b095c381 1388#define IPW_GP_CNTRL_BIT_INIT_DONE 0x00000004
43f66a6c 1389
b095c381
JK
1390#define IPW_REGISTER_DOMAIN1_END 0x00001000
1391#define IPW_SRAM_READ_INT_REGISTER 0x00000ff4
43f66a6c 1392
b095c381
JK
1393#define IPW_SHARED_LOWER_BOUND 0x00000200
1394#define IPW_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
43f66a6c 1395
b095c381
JK
1396#define IPW_NIC_SRAM_LOWER_BOUND 0x00000000
1397#define IPW_NIC_SRAM_UPPER_BOUND 0x00030000
43f66a6c 1398
b095c381
JK
1399#define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1400#define IPW_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1401#define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
43f66a6c
JK
1402
1403/*
1404 * RESET Register Bit Indexes
1405 */
ea2b26e0 1406#define CBD_RESET_REG_PRINCETON_RESET (1<<0)
b095c381
JK
1407#define IPW_START_STANDBY (1<<2)
1408#define IPW_ACTIVITY_LED (1<<4)
1409#define IPW_ASSOCIATED_LED (1<<5)
1410#define IPW_OFDM_LED (1<<6)
1411#define IPW_RESET_REG_SW_RESET (1<<7)
1412#define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1413#define IPW_RESET_REG_STOP_MASTER (1<<9)
1414#define IPW_GATE_ODMA (1<<25)
1415#define IPW_GATE_IDMA (1<<26)
1416#define IPW_ARC_KESHET_CONFIG (1<<27)
1417#define IPW_GATE_ADMA (1<<29)
1418
1419#define IPW_CSR_CIS_UPPER_BOUND 0x00000200
1420#define IPW_DOMAIN_0_END 0x1000
43f66a6c
JK
1421#define CLX_MEM_BAR_SIZE 0x1000
1422
b095c381
JK
1423#define IPW_BASEBAND_CONTROL_STATUS 0X00200000
1424#define IPW_BASEBAND_TX_FIFO_WRITE 0X00200004
1425#define IPW_BASEBAND_RX_FIFO_READ 0X00200004
1426#define IPW_BASEBAND_CONTROL_STORE 0X00200010
43f66a6c 1427
b095c381
JK
1428#define IPW_INTERNAL_CMD_EVENT 0X00300004
1429#define IPW_BASEBAND_POWER_DOWN 0x00000001
43f66a6c 1430
b095c381 1431#define IPW_MEM_HALT_AND_RESET 0x003000e0
43f66a6c
JK
1432
1433/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
b095c381
JK
1434#define IPW_BIT_HALT_RESET_ON 0x80000000
1435#define IPW_BIT_HALT_RESET_OFF 0x00000000
43f66a6c
JK
1436
1437#define CB_LAST_VALID 0x20000000
1438#define CB_INT_ENABLED 0x40000000
1439#define CB_VALID 0x80000000
1440#define CB_SRC_LE 0x08000000
1441#define CB_DEST_LE 0x04000000
1442#define CB_SRC_AUTOINC 0x00800000
1443#define CB_SRC_IO_GATED 0x00400000
1444#define CB_DEST_AUTOINC 0x00080000
1445#define CB_SRC_SIZE_LONG 0x00200000
1446#define CB_DEST_SIZE_LONG 0x00020000
1447
43f66a6c
JK
1448/* DMA DEFINES */
1449
1450#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1451#define DMA_CB_STOP_AND_ABORT 0x00000C00
bf79451e 1452#define DMA_CB_START 0x00000100
43f66a6c 1453
b095c381
JK
1454#define IPW_SHARED_SRAM_SIZE 0x00030000
1455#define IPW_SHARED_SRAM_DMA_CONTROL 0x00027000
43f66a6c
JK
1456#define CB_MAX_LENGTH 0x1FFF
1457
b095c381
JK
1458#define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1459#define IPW_EEPROM_IMAGE_SIZE 0x100
43f66a6c 1460
43f66a6c 1461/* DMA defs */
b095c381
JK
1462#define IPW_DMA_I_CURRENT_CB 0x003000D0
1463#define IPW_DMA_O_CURRENT_CB 0x003000D4
1464#define IPW_DMA_I_DMA_CONTROL 0x003000A4
1465#define IPW_DMA_I_CB_BASE 0x003000A0
1466
1467#define IPW_TX_CMD_QUEUE_BD_BASE 0x00000200
1468#define IPW_TX_CMD_QUEUE_BD_SIZE 0x00000204
1469#define IPW_TX_QUEUE_0_BD_BASE 0x00000208
1470#define IPW_TX_QUEUE_0_BD_SIZE (0x0000020C)
1471#define IPW_TX_QUEUE_1_BD_BASE 0x00000210
1472#define IPW_TX_QUEUE_1_BD_SIZE 0x00000214
1473#define IPW_TX_QUEUE_2_BD_BASE 0x00000218
1474#define IPW_TX_QUEUE_2_BD_SIZE (0x0000021C)
1475#define IPW_TX_QUEUE_3_BD_BASE 0x00000220
1476#define IPW_TX_QUEUE_3_BD_SIZE 0x00000224
1477#define IPW_RX_BD_BASE 0x00000240
1478#define IPW_RX_BD_SIZE 0x00000244
1479#define IPW_RFDS_TABLE_LOWER 0x00000500
1480
1481#define IPW_TX_CMD_QUEUE_READ_INDEX 0x00000280
1482#define IPW_TX_QUEUE_0_READ_INDEX 0x00000284
1483#define IPW_TX_QUEUE_1_READ_INDEX 0x00000288
1484#define IPW_TX_QUEUE_2_READ_INDEX (0x0000028C)
1485#define IPW_TX_QUEUE_3_READ_INDEX 0x00000290
1486#define IPW_RX_READ_INDEX (0x000002A0)
1487
1488#define IPW_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1489#define IPW_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1490#define IPW_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1491#define IPW_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1492#define IPW_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1493#define IPW_RX_WRITE_INDEX (0x00000FA0)
43f66a6c
JK
1494
1495/*
1496 * EEPROM Related Definitions
1497 */
1498
b095c381
JK
1499#define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1500#define IPW_EEPROM_DATA_SRAM_SIZE (IPW_SHARED_LOWER_BOUND + 0x818)
1501#define IPW_EEPROM_LOAD_DISABLE (IPW_SHARED_LOWER_BOUND + 0x81C)
1502#define IPW_EEPROM_DATA (IPW_SHARED_LOWER_BOUND + 0x820)
1503#define IPW_EEPROM_UPPER_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x9E0)
43f66a6c 1504
b095c381
JK
1505#define IPW_STATION_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0xA0C)
1506#define IPW_STATION_TABLE_UPPER (IPW_SHARED_LOWER_BOUND + 0xB0C)
1507#define IPW_REQUEST_ATIM (IPW_SHARED_LOWER_BOUND + 0xB0C)
1508#define IPW_ATIM_SENT (IPW_SHARED_LOWER_BOUND + 0xB10)
1509#define IPW_WHO_IS_AWAKE (IPW_SHARED_LOWER_BOUND + 0xB14)
1510#define IPW_DURING_ATIM_WINDOW (IPW_SHARED_LOWER_BOUND + 0xB18)
43f66a6c 1511
43f66a6c
JK
1512#define MSB 1
1513#define LSB 0
1514#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1515
1516#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1517 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1518
1519/* EEPROM access by BYTE */
0edd5b44
JG
1520#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1521#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1522#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1523#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1524#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1525#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1526#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1527#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1528#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1529#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
43f66a6c
JK
1530
1531/* NIC type as found in the one byte EEPROM_NIC_TYPE offset*/
a613bffd
JK
1532#define EEPROM_NIC_TYPE_0 0
1533#define EEPROM_NIC_TYPE_1 1
1534#define EEPROM_NIC_TYPE_2 2
1535#define EEPROM_NIC_TYPE_3 3
1536#define EEPROM_NIC_TYPE_4 4
43f66a6c
JK
1537
1538#define FW_MEM_REG_LOWER_BOUND 0x00300000
bf79451e 1539#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
b095c381 1540#define IPW_EVENT_REG (FW_MEM_REG_LOWER_BOUND + 0x04)
43f66a6c
JK
1541#define EEPROM_BIT_SK (1<<0)
1542#define EEPROM_BIT_CS (1<<1)
1543#define EEPROM_BIT_DI (1<<2)
1544#define EEPROM_BIT_DO (1<<4)
1545
1546#define EEPROM_CMD_READ 0x2
1547
1548/* Interrupts masks */
b095c381 1549#define IPW_INTA_NONE 0x00000000
43f66a6c 1550
b095c381
JK
1551#define IPW_INTA_BIT_RX_TRANSFER 0x00000002
1552#define IPW_INTA_BIT_STATUS_CHANGE 0x00000010
1553#define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
43f66a6c
JK
1554
1555//Inta Bits for CF
b095c381
JK
1556#define IPW_INTA_BIT_TX_CMD_QUEUE 0x00000800
1557#define IPW_INTA_BIT_TX_QUEUE_1 0x00001000
1558#define IPW_INTA_BIT_TX_QUEUE_2 0x00002000
1559#define IPW_INTA_BIT_TX_QUEUE_3 0x00004000
1560#define IPW_INTA_BIT_TX_QUEUE_4 0x00008000
43f66a6c 1561
b095c381 1562#define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
43f66a6c 1563
b095c381
JK
1564#define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1565#define IPW_INTA_BIT_POWER_DOWN 0x00200000
43f66a6c 1566
b095c381
JK
1567#define IPW_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1568#define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1569#define IPW_INTA_BIT_RF_KILL_DONE 0x04000000
1570#define IPW_INTA_BIT_FATAL_ERROR 0x40000000
1571#define IPW_INTA_BIT_PARITY_ERROR 0x80000000
43f66a6c
JK
1572
1573/* Interrupts enabled at init time. */
b095c381
JK
1574#define IPW_INTA_MASK_ALL \
1575 (IPW_INTA_BIT_TX_QUEUE_1 | \
1576 IPW_INTA_BIT_TX_QUEUE_2 | \
1577 IPW_INTA_BIT_TX_QUEUE_3 | \
1578 IPW_INTA_BIT_TX_QUEUE_4 | \
1579 IPW_INTA_BIT_TX_CMD_QUEUE | \
1580 IPW_INTA_BIT_RX_TRANSFER | \
1581 IPW_INTA_BIT_FATAL_ERROR | \
1582 IPW_INTA_BIT_PARITY_ERROR | \
1583 IPW_INTA_BIT_STATUS_CHANGE | \
1584 IPW_INTA_BIT_FW_INITIALIZATION_DONE | \
1585 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1586 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1587 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1588 IPW_INTA_BIT_POWER_DOWN | \
1589 IPW_INTA_BIT_RF_KILL_DONE )
43f66a6c
JK
1590
1591/* FW event log definitions */
1592#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1593#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1594
1595/* FW error log definitions */
1596#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1597#define ERROR_START_OFFSET (1 * sizeof(u32))
1598
b095c381
JK
1599/* TX power level (dbm) */
1600#define IPW_TX_POWER_MIN -12
1601#define IPW_TX_POWER_MAX 20
1602#define IPW_TX_POWER_DEFAULT IPW_TX_POWER_MAX
1603
43f66a6c
JK
1604enum {
1605 IPW_FW_ERROR_OK = 0,
1606 IPW_FW_ERROR_FAIL,
1607 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1608 IPW_FW_ERROR_MEMORY_OVERFLOW,
1609 IPW_FW_ERROR_BAD_PARAM,
1610 IPW_FW_ERROR_BAD_CHECKSUM,
1611 IPW_FW_ERROR_NMI_INTERRUPT,
1612 IPW_FW_ERROR_BAD_DATABASE,
1613 IPW_FW_ERROR_ALLOC_FAIL,
1614 IPW_FW_ERROR_DMA_UNDERRUN,
1615 IPW_FW_ERROR_DMA_STATUS,
b095c381
JK
1616 IPW_FW_ERROR_DINO_ERROR,
1617 IPW_FW_ERROR_EEPROM_ERROR,
43f66a6c
JK
1618 IPW_FW_ERROR_SYSASSERT,
1619 IPW_FW_ERROR_FATAL_ERROR
1620};
1621
1622#define AUTH_OPEN 0
1623#define AUTH_SHARED_KEY 1
1624#define AUTH_IGNORE 3
1625
1626#define HC_ASSOCIATE 0
1627#define HC_REASSOCIATE 1
1628#define HC_DISASSOCIATE 2
1629#define HC_IBSS_START 3
1630#define HC_IBSS_RECONF 4
1631#define HC_DISASSOC_QUIET 5
1632
b095c381
JK
1633#define HC_QOS_SUPPORT_ASSOC 0x01
1634
43f66a6c
JK
1635#define IPW_RATE_CAPABILITIES 1
1636#define IPW_RATE_CONNECT 0
1637
bf79451e
JG
1638/*
1639 * Rate values and masks
43f66a6c
JK
1640 */
1641#define IPW_TX_RATE_1MB 0x0A
1642#define IPW_TX_RATE_2MB 0x14
1643#define IPW_TX_RATE_5MB 0x37
1644#define IPW_TX_RATE_6MB 0x0D
1645#define IPW_TX_RATE_9MB 0x0F
bf79451e 1646#define IPW_TX_RATE_11MB 0x6E
43f66a6c
JK
1647#define IPW_TX_RATE_12MB 0x05
1648#define IPW_TX_RATE_18MB 0x07
1649#define IPW_TX_RATE_24MB 0x09
1650#define IPW_TX_RATE_36MB 0x0B
1651#define IPW_TX_RATE_48MB 0x01
1652#define IPW_TX_RATE_54MB 0x03
1653
1654#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1655#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1656
bf79451e
JG
1657#define IPW_ORD_TABLE_0_MASK 0x0000F000
1658#define IPW_ORD_TABLE_1_MASK 0x0000F100
1659#define IPW_ORD_TABLE_2_MASK 0x0000F200
1660#define IPW_ORD_TABLE_3_MASK 0x0000F300
1661#define IPW_ORD_TABLE_4_MASK 0x0000F400
1662#define IPW_ORD_TABLE_5_MASK 0x0000F500
1663#define IPW_ORD_TABLE_6_MASK 0x0000F600
1664#define IPW_ORD_TABLE_7_MASK 0x0000F700
43f66a6c
JK
1665
1666/*
1667 * Table 0 Entries (all entries are 32 bits)
1668 */
bf79451e 1669enum {
43f66a6c
JK
1670 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1671 IPW_ORD_STAT_FRAG_TRESHOLD,
1672 IPW_ORD_STAT_RTS_THRESHOLD,
bf79451e
JG
1673 IPW_ORD_STAT_TX_HOST_REQUESTS,
1674 IPW_ORD_STAT_TX_HOST_COMPLETE,
1675 IPW_ORD_STAT_TX_DIR_DATA,
43f66a6c
JK
1676 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1677 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1678 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1679 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1680 /* Hole */
1681
43f66a6c
JK
1682 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1683 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1684 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1685 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1686 IPW_ORD_STAT_TX_DIR_DATA_G_9,
bf79451e 1687 IPW_ORD_STAT_TX_DIR_DATA_G_11,
43f66a6c
JK
1688 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1689 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1690 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1691 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1692 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1693 IPW_ORD_STAT_TX_DIR_DATA_G_54,
bf79451e 1694 IPW_ORD_STAT_TX_NON_DIR_DATA,
43f66a6c
JK
1695 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1696 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1697 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
bf79451e 1698 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
43f66a6c
JK
1699 /* Hole */
1700
43f66a6c
JK
1701 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1702 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1703 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1704 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1705 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
bf79451e 1706 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
43f66a6c
JK
1707 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1708 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1709 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1710 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1711 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1712 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1713 IPW_ORD_STAT_TX_RETRY,
1714 IPW_ORD_STAT_TX_FAILURE,
1715 IPW_ORD_STAT_RX_ERR_CRC,
1716 IPW_ORD_STAT_RX_ERR_ICV,
1717 IPW_ORD_STAT_RX_NO_BUFFER,
1718 IPW_ORD_STAT_FULL_SCANS,
1719 IPW_ORD_STAT_PARTIAL_SCANS,
1720 IPW_ORD_STAT_TGH_ABORTED_SCANS,
bf79451e 1721 IPW_ORD_STAT_TX_TOTAL_BYTES,
43f66a6c
JK
1722 IPW_ORD_STAT_CURR_RSSI_RAW,
1723 IPW_ORD_STAT_RX_BEACON,
1724 IPW_ORD_STAT_MISSED_BEACONS,
bf79451e
JG
1725 IPW_ORD_TABLE_0_LAST
1726};
43f66a6c
JK
1727
1728#define IPW_RSSI_TO_DBM 112
1729
1730/* Table 1 Entries
1731 */
1732enum {
1733 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1734};
1735
1736/*
1737 * Table 2 Entries
1738 *
1739 * FW_VERSION: 16 byte string
1740 * FW_DATE: 16 byte string (only 14 bytes used)
1741 * UCODE_VERSION: 4 byte version code
1742 * UCODE_DATE: 5 bytes code code
1743 * ADDAPTER_MAC: 6 byte MAC address
1744 * RTC: 4 byte clock
1745 */
bf79451e 1746enum {
43f66a6c 1747 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
bf79451e 1748 IPW_ORD_STAT_FW_DATE,
43f66a6c 1749 IPW_ORD_STAT_UCODE_VERSION,
bf79451e
JG
1750 IPW_ORD_STAT_UCODE_DATE,
1751 IPW_ORD_STAT_ADAPTER_MAC,
1752 IPW_ORD_STAT_RTC,
1753 IPW_ORD_TABLE_2_LAST
1754};
43f66a6c
JK
1755
1756/* Table 3 */
1757enum {
1758 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1759 IPW_ORD_STAT_TX_PACKET_FAILURE,
1760 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1761 IPW_ORD_STAT_TX_PACKET_ABORTED,
1762 IPW_ORD_TABLE_3_LAST
1763};
1764
1765/* Table 4 */
1766enum {
1767 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1768};
1769
1770/* Table 5 */
1771enum {
1772 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1773 IPW_ORD_STAT_AP_ASSNS,
1774 IPW_ORD_STAT_ROAM,
1775 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1776 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1777 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1778 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1779 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1780 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1781 IPW_ORD_STAT_LINK_UP,
1782 IPW_ORD_STAT_LINK_DOWN,
1783 IPW_ORD_ANTENNA_DIVERSITY,
1784 IPW_ORD_CURR_FREQ,
1785 IPW_ORD_TABLE_5_LAST
1786};
1787
1788/* Table 6 */
1789enum {
1790 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1791 IPW_ORD_CURR_BSSID,
1792 IPW_ORD_CURR_SSID,
1793 IPW_ORD_TABLE_6_LAST
1794};
1795
1796/* Table 7 */
1797enum {
1798 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1799 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1800 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1801 IPW_ORD_STAT_CURR_RSSI_DBM,
1802 IPW_ORD_TABLE_7_LAST
1803};
1804
b095c381
JK
1805#define IPWSTATUS_ERROR_LOG (IPW_SHARED_LOWER_BOUND + 0x410)
1806#define IPW_EVENT_LOG (IPW_SHARED_LOWER_BOUND + 0x414)
1807#define IPW_ORDINALS_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0x500)
1808#define IPW_ORDINALS_TABLE_0 (IPW_SHARED_LOWER_BOUND + 0x180)
1809#define IPW_ORDINALS_TABLE_1 (IPW_SHARED_LOWER_BOUND + 0x184)
1810#define IPW_ORDINALS_TABLE_2 (IPW_SHARED_LOWER_BOUND + 0x188)
1811#define IPW_MEM_FIXED_OVERRIDE (IPW_SHARED_LOWER_BOUND + 0x41C)
43f66a6c
JK
1812
1813struct ipw_fixed_rate {
1814 u16 tx_rates;
1815 u16 reserved;
1816} __attribute__ ((packed));
1817
b095c381 1818#define IPW_INDIRECT_ADDR_MASK (~0x3ul)
43f66a6c
JK
1819
1820struct host_cmd {
1821 u8 cmd;
1822 u8 len;
1823 u16 reserved;
1824 u32 param[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
1825} __attribute__ ((packed));
1826
1827#define CFG_BT_COEXISTENCE_MIN 0x00
1828#define CFG_BT_COEXISTENCE_DEFER 0x02
1829#define CFG_BT_COEXISTENCE_KILL 0x04
1830#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08
1831#define CFG_BT_COEXISTENCE_OOB 0x10
1832#define CFG_BT_COEXISTENCE_MAX 0xFF
0edd5b44 1833#define CFG_BT_COEXISTENCE_DEF 0x80 /* read Bt from EEPROM */
43f66a6c
JK
1834
1835#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x0
1836#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x1
1837#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1838
1839#define CFG_SYS_ANTENNA_BOTH 0x000
1840#define CFG_SYS_ANTENNA_A 0x001
1841#define CFG_SYS_ANTENNA_B 0x003
1842
1843/*
bf79451e 1844 * The definitions below were lifted off the ipw2100 driver, which only
43f66a6c 1845 * supports 'b' mode, so I'm sure these are not exactly correct.
bf79451e 1846 *
43f66a6c
JK
1847 * Somebody fix these!!
1848 */
1849#define REG_MIN_CHANNEL 0
1850#define REG_MAX_CHANNEL 14
1851
1852#define REG_CHANNEL_MASK 0x00003FFF
1853#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
1854
43f66a6c
JK
1855#define IPW_MAX_CONFIG_RETRIES 10
1856
0dacca1f 1857static inline u32 frame_hdr_len(struct ieee80211_hdr_4addr *hdr)
43f66a6c
JK
1858{
1859 u32 retval;
1860 u16 fc;
1861
0dacca1f 1862 retval = sizeof(struct ieee80211_hdr_3addr);
43f66a6c
JK
1863 fc = le16_to_cpu(hdr->frame_ctl);
1864
1865 /*
0edd5b44
JG
1866 * Function ToDS FromDS
1867 * IBSS 0 0
1868 * To AP 1 0
1869 * From AP 0 1
1870 * WDS (bridge) 1 1
43f66a6c
JK
1871 *
1872 * Only WDS frames use Address4 among them. --YZ
1873 */
1874 if (!(fc & IEEE80211_FCTL_TODS) || !(fc & IEEE80211_FCTL_FROMDS))
1875 retval -= ETH_ALEN;
1876
1877 return retval;
1878}
1879
0edd5b44 1880#endif /* __ipw2200_h__ */