]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/iwlegacy/common.h
iwlegacy: remove struct il_tx_info
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / iwlegacy / common.h
CommitLineData
be663ab6
WYG
1/******************************************************************************
2 *
e94a4099 3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
be663ab6 4 *
e94a4099
SG
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
be663ab6
WYG
7 * published by the Free Software Foundation.
8 *
e94a4099
SG
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
be663ab6 13 *
e94a4099
SG
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
be663ab6 17 *
e94a4099
SG
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
be663ab6
WYG
20 *
21 * Contact Information:
22 * Intel Linux Wireless <ilw@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
e94a4099
SG
25 *****************************************************************************/
26#ifndef __il_core_h__
27#define __il_core_h__
28
29#include <linux/interrupt.h>
e7392364 30#include <linux/pci.h> /* for struct pci_device_id */
e94a4099
SG
31#include <linux/kernel.h>
32#include <linux/leds.h>
33#include <linux/wait.h>
17d4eca6 34#include <linux/io.h>
47ef694d 35#include <net/mac80211.h>
e94a4099
SG
36#include <net/ieee80211_radiotap.h>
37
99412002 38#include "commands.h"
e94a4099 39#include "csr.h"
e8c39d4e 40#include "prph.h"
e94a4099
SG
41
42struct il_host_cmd;
43struct il_cmd;
44struct il_tx_queue;
45
f02579e3
SG
46#define IL_ERR(f, a...) dev_err(&il->pci_dev->dev, f, ## a)
47#define IL_WARN(f, a...) dev_warn(&il->pci_dev->dev, f, ## a)
48#define IL_INFO(f, a...) dev_info(&il->pci_dev->dev, f, ## a)
49
e94a4099
SG
50#define RX_QUEUE_SIZE 256
51#define RX_QUEUE_MASK 255
52#define RX_QUEUE_SIZE_LOG 8
53
54/*
55 * RX related structures and functions
56 */
57#define RX_FREE_BUFFERS 64
58#define RX_LOW_WATERMARK 8
59
60#define U32_PAD(n) ((4-(n))&0x3)
61
62/* CT-KILL constants */
e7392364 63#define CT_KILL_THRESHOLD_LEGACY 110 /* in Celsius */
e94a4099
SG
64
65/* Default noise level to report when noise measurement is not available.
66 * This may be because we're:
67 * 1) Not associated (4965, no beacon stats being sent to driver)
68 * 2) Scanning (noise measurement does not apply to associated channel)
69 * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
70 * Use default noise value of -127 ... this is below the range of measurable
71 * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
72 * Also, -127 works better than 0 when averaging frames with/without
73 * noise info (e.g. averaging might be done in app); measured dBm values are
74 * always negative ... using a negative value as the default keeps all
75 * averages within an s8's (used in some apps) range of negative values. */
76#define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
77
78/*
79 * RTS threshold here is total size [2347] minus 4 FCS bytes
80 * Per spec:
81 * a value of 0 means RTS on all data/management packets
82 * a value > max MSDU size means no RTS
83 * else RTS for data/management frames where MPDU is larger
84 * than RTS value.
85 */
86#define DEFAULT_RTS_THRESHOLD 2347U
87#define MIN_RTS_THRESHOLD 0U
88#define MAX_RTS_THRESHOLD 2347U
89#define MAX_MSDU_SIZE 2304U
90#define MAX_MPDU_SIZE 2346U
91#define DEFAULT_BEACON_INTERVAL 100U
92#define DEFAULT_SHORT_RETRY_LIMIT 7U
93#define DEFAULT_LONG_RETRY_LIMIT 4U
94
95struct il_rx_buf {
96 dma_addr_t page_dma;
97 struct page *page;
98 struct list_head list;
99};
100
101#define rxb_addr(r) page_address(r->page)
102
103/* defined below */
104struct il_device_cmd;
105
106struct il_cmd_meta {
107 /* only for SYNC commands, iff the reply skb is wanted */
108 struct il_host_cmd *source;
109 /*
110 * only for ASYNC commands
111 * (which is somewhat stupid -- look at common.c for instance
112 * which duplicates a bunch of code because the callback isn't
113 * invoked for SYNC commands, if it were and its result passed
114 * through it would be simpler...)
115 */
1722f8e1
SG
116 void (*callback) (struct il_priv *il, struct il_device_cmd *cmd,
117 struct il_rx_pkt *pkt);
e94a4099
SG
118
119 /* The CMD_SIZE_HUGE flag bit indicates that the command
120 * structure is stored at the end of the shared queue memory. */
121 u32 flags;
122
e7392364
SG
123 DEFINE_DMA_UNMAP_ADDR(mapping);
124 DEFINE_DMA_UNMAP_LEN(len);
e94a4099
SG
125};
126
127/*
128 * Generic queue structure
129 *
130 * Contains common data for Rx and Tx queues
131 */
132struct il_queue {
e7392364
SG
133 int n_bd; /* number of BDs in this queue */
134 int write_ptr; /* 1-st empty entry (idx) host_w */
135 int read_ptr; /* last used entry (idx) host_r */
e94a4099 136 /* use for monitoring and recovering the stuck queue */
e7392364
SG
137 dma_addr_t dma_addr; /* physical addr for BD's */
138 int n_win; /* safe queue win */
e94a4099 139 u32 id;
e7392364
SG
140 int low_mark; /* low watermark, resume queue if free
141 * space more than this */
142 int high_mark; /* high watermark, stop queue if free
143 * space less than this */
e94a4099
SG
144};
145
e94a4099
SG
146/**
147 * struct il_tx_queue - Tx Queue for DMA
148 * @q: generic Rx/Tx queue descriptor
149 * @bd: base of circular buffer of TFDs
150 * @cmd: array of command/TX buffer pointers
151 * @meta: array of meta data for each command/tx buffer
152 * @dma_addr_cmd: physical address of cmd/tx buffer array
00ea99e1 153 * @skbs: array of per-TFD socket buffer pointers
e94a4099
SG
154 * @time_stamp: time (in jiffies) of last read_ptr change
155 * @need_update: indicates need to update read/write idx
156 * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
157 *
158 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
159 * descriptors) and required locking structures.
160 */
161#define TFD_TX_CMD_SLOTS 256
162#define TFD_CMD_SLOTS 32
163
164struct il_tx_queue {
165 struct il_queue q;
166 void *tfds;
167 struct il_device_cmd **cmd;
168 struct il_cmd_meta *meta;
00ea99e1 169 struct sk_buff **skbs;
e94a4099
SG
170 unsigned long time_stamp;
171 u8 need_update;
172 u8 sched_retry;
173 u8 active;
174 u8 swq_id;
175};
176
47ef694d
SG
177/*
178 * EEPROM access time values:
179 *
180 * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG.
181 * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
182 * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
183 * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
184 */
e7392364 185#define IL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
47ef694d 186
e7392364
SG
187#define IL_EEPROM_SEM_TIMEOUT 10 /* microseconds */
188#define IL_EEPROM_SEM_RETRY_LIMIT 1000 /* number of attempts (not time) */
47ef694d
SG
189
190/*
191 * Regulatory channel usage flags in EEPROM struct il4965_eeprom_channel.flags.
192 *
193 * IBSS and/or AP operation is allowed *only* on those channels with
194 * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
195 * RADAR detection is not supported by the 4965 driver, but is a
196 * requirement for establishing a new network for legal operation on channels
197 * requiring RADAR detection or restricting ACTIVE scanning.
198 *
199 * NOTE: "WIDE" flag does not indicate anything about "HT40" 40 MHz channels.
200 * It only indicates that 20 MHz channel use is supported; HT40 channel
201 * usage is indicated by a separate set of regulatory flags for each
202 * HT40 channel pair.
203 *
204 * NOTE: Using a channel inappropriately will result in a uCode error!
205 */
206#define IL_NUM_TX_CALIB_GROUPS 5
207enum {
208 EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
e7392364 209 EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
47ef694d
SG
210 /* Bit 2 Reserved */
211 EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
212 EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
e7392364 213 EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
47ef694d
SG
214 /* Bit 6 Reserved (was Narrow Channel) */
215 EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
216};
217
218/* SKU Capabilities */
219/* 3945 only */
220#define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
221#define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
222
223/* *regulatory* channel data format in eeprom, one for each channel.
224 * There are separate entries for HT40 (40 MHz) vs. normal (20 MHz) channels. */
225struct il_eeprom_channel {
226 u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
227 s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
228} __packed;
229
230/* 3945 Specific */
231#define EEPROM_3945_EEPROM_VERSION (0x2f)
232
233/* 4965 has two radio transmitters (and 3 radio receivers) */
234#define EEPROM_TX_POWER_TX_CHAINS (2)
235
236/* 4965 has room for up to 8 sets of txpower calibration data */
237#define EEPROM_TX_POWER_BANDS (8)
238
239/* 4965 factory calibration measures txpower gain settings for
240 * each of 3 target output levels */
241#define EEPROM_TX_POWER_MEASUREMENTS (3)
242
243/* 4965 Specific */
244/* 4965 driver does not work with txpower calibration version < 5 */
245#define EEPROM_4965_TX_POWER_VERSION (5)
246#define EEPROM_4965_EEPROM_VERSION (0x2f)
e7392364
SG
247#define EEPROM_4965_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
248#define EEPROM_4965_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
249#define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
250#define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
47ef694d
SG
251
252/* 2.4 GHz */
253extern const u8 il_eeprom_band_1[14];
254
255/*
256 * factory calibration data for one txpower level, on one channel,
257 * measured on one of the 2 tx chains (radio transmitter and associated
258 * antenna). EEPROM contains:
259 *
260 * 1) Temperature (degrees Celsius) of device when measurement was made.
261 *
262 * 2) Gain table idx used to achieve the target measurement power.
263 * This refers to the "well-known" gain tables (see 4965.h).
264 *
265 * 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
266 *
267 * 4) RF power amplifier detector level measurement (not used).
268 */
269struct il_eeprom_calib_measure {
270 u8 temperature; /* Device temperature (Celsius) */
271 u8 gain_idx; /* Index into gain table */
272 u8 actual_pow; /* Measured RF output power, half-dBm */
273 s8 pa_det; /* Power amp detector level (not used) */
274} __packed;
275
47ef694d
SG
276/*
277 * measurement set for one channel. EEPROM contains:
278 *
279 * 1) Channel number measured
280 *
281 * 2) Measurements for each of 3 power levels for each of 2 radio transmitters
282 * (a.k.a. "tx chains") (6 measurements altogether)
283 */
284struct il_eeprom_calib_ch_info {
285 u8 ch_num;
286 struct il_eeprom_calib_measure
e7392364
SG
287 measurements[EEPROM_TX_POWER_TX_CHAINS]
288 [EEPROM_TX_POWER_MEASUREMENTS];
47ef694d
SG
289} __packed;
290
291/*
292 * txpower subband info.
293 *
294 * For each frequency subband, EEPROM contains the following:
295 *
296 * 1) First and last channels within range of the subband. "0" values
297 * indicate that this sample set is not being used.
298 *
299 * 2) Sample measurement sets for 2 channels close to the range endpoints.
300 */
301struct il_eeprom_calib_subband_info {
e7392364
SG
302 u8 ch_from; /* channel number of lowest channel in subband */
303 u8 ch_to; /* channel number of highest channel in subband */
47ef694d
SG
304 struct il_eeprom_calib_ch_info ch1;
305 struct il_eeprom_calib_ch_info ch2;
306} __packed;
307
47ef694d
SG
308/*
309 * txpower calibration info. EEPROM contains:
310 *
311 * 1) Factory-measured saturation power levels (maximum levels at which
312 * tx power amplifier can output a signal without too much distortion).
313 * There is one level for 2.4 GHz band and one for 5 GHz band. These
314 * values apply to all channels within each of the bands.
315 *
316 * 2) Factory-measured power supply voltage level. This is assumed to be
317 * constant (i.e. same value applies to all channels/bands) while the
318 * factory measurements are being made.
319 *
320 * 3) Up to 8 sets of factory-measured txpower calibration values.
321 * These are for different frequency ranges, since txpower gain
322 * characteristics of the analog radio circuitry vary with frequency.
323 *
324 * Not all sets need to be filled with data;
325 * struct il_eeprom_calib_subband_info contains range of channels
326 * (0 if unused) for each set of data.
327 */
328struct il_eeprom_calib_info {
329 u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
330 u8 saturation_power52; /* half-dBm */
331 __le16 voltage; /* signed */
e7392364 332 struct il_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
47ef694d
SG
333} __packed;
334
47ef694d
SG
335/* General */
336#define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
337#define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
338#define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
339#define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
340#define EEPROM_VERSION (2*0x44) /* 2 bytes */
341#define EEPROM_SKU_CAP (2*0x45) /* 2 bytes */
342#define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
343#define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
344#define EEPROM_RADIO_CONFIG (2*0x48) /* 2 bytes */
345#define EEPROM_NUM_MAC_ADDRESS (2*0x4C) /* 2 bytes */
346
347/* The following masks are to be applied on EEPROM_RADIO_CONFIG */
e7392364
SG
348#define EEPROM_RF_CFG_TYPE_MSK(x) (x & 0x3) /* bits 0-1 */
349#define EEPROM_RF_CFG_STEP_MSK(x) ((x >> 2) & 0x3) /* bits 2-3 */
350#define EEPROM_RF_CFG_DASH_MSK(x) ((x >> 4) & 0x3) /* bits 4-5 */
351#define EEPROM_RF_CFG_PNUM_MSK(x) ((x >> 6) & 0x3) /* bits 6-7 */
352#define EEPROM_RF_CFG_TX_ANT_MSK(x) ((x >> 8) & 0xF) /* bits 8-11 */
353#define EEPROM_RF_CFG_RX_ANT_MSK(x) ((x >> 12) & 0xF) /* bits 12-15 */
47ef694d
SG
354
355#define EEPROM_3945_RF_CFG_TYPE_MAX 0x0
356#define EEPROM_4965_RF_CFG_TYPE_MAX 0x1
357
358/*
359 * Per-channel regulatory data.
360 *
361 * Each channel that *might* be supported by iwl has a fixed location
362 * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
363 * txpower (MSB).
364 *
365 * Entries immediately below are for 20 MHz channel width. HT40 (40 MHz)
366 * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
367 *
368 * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
369 */
e7392364 370#define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
47ef694d
SG
371#define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
372#define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
373
374/*
375 * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
376 * 5.0 GHz channels 7, 8, 11, 12, 16
377 * (4915-5080MHz) (none of these is ever supported)
378 */
379#define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
380#define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
381
382/*
383 * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
384 * (5170-5320MHz)
385 */
386#define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
387#define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
388
389/*
390 * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
391 * (5500-5700MHz)
392 */
393#define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
394#define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
395
396/*
397 * 5.7 GHz channels 145, 149, 153, 157, 161, 165
398 * (5725-5825MHz)
399 */
400#define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
401#define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
402
403/*
404 * 2.4 GHz HT40 channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
405 *
406 * The channel listed is the center of the lower 20 MHz half of the channel.
407 * The overall center frequency is actually 2 channels (10 MHz) above that,
408 * and the upper half of each HT40 channel is centered 4 channels (20 MHz) away
409 * from the lower half; e.g. the upper half of HT40 channel 1 is channel 5,
410 * and the overall HT40 channel width centers on channel 3.
411 *
412 * NOTE: The RXON command uses 20 MHz channel numbers to specify the
413 * control channel to which to tune. RXON also specifies whether the
414 * control channel is the upper or lower half of a HT40 channel.
415 *
416 * NOTE: 4965 does not support HT40 channels on 2.4 GHz.
417 */
418#define EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS (2*0xA0) /* 14 bytes */
419
420/*
421 * 5.2 GHz HT40 channels 36 (40), 44 (48), 52 (56), 60 (64),
422 * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
423 */
424#define EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS (2*0xA8) /* 22 bytes */
425
426#define EEPROM_REGULATORY_BAND_NO_HT40 (0)
427
428struct il_eeprom_ops {
429 const u32 regulatory_bands[7];
1722f8e1
SG
430 int (*acquire_semaphore) (struct il_priv *il);
431 void (*release_semaphore) (struct il_priv *il);
47ef694d
SG
432};
433
47ef694d
SG
434int il_eeprom_init(struct il_priv *il);
435void il_eeprom_free(struct il_priv *il);
e7392364 436const u8 *il_eeprom_query_addr(const struct il_priv *il, size_t offset);
47ef694d
SG
437u16 il_eeprom_query16(const struct il_priv *il, size_t offset);
438int il_init_channel_map(struct il_priv *il);
439void il_free_channel_map(struct il_priv *il);
e7392364
SG
440const struct il_channel_info *il_get_channel_info(const struct il_priv *il,
441 enum ieee80211_band band,
442 u16 channel);
47ef694d 443
e94a4099
SG
444#define IL_NUM_SCAN_RATES (2)
445
446struct il4965_channel_tgd_info {
447 u8 type;
448 s8 max_power;
449};
450
451struct il4965_channel_tgh_info {
452 s64 last_radar_time;
453};
454
455#define IL4965_MAX_RATE (33)
456
457struct il3945_clip_group {
458 /* maximum power level to prevent clipping for each rate, derived by
459 * us from this band's saturation power in EEPROM */
460 const s8 clip_powers[IL_MAX_RATES];
461};
462
463/* current Tx power values to use, one for each rate for each channel.
464 * requested power is limited by:
465 * -- regulatory EEPROM limits for this channel
466 * -- hardware capabilities (clip-powers)
467 * -- spectrum management
468 * -- user preference (e.g. iwconfig)
469 * when requested power is set, base power idx must also be set. */
470struct il3945_channel_power_info {
471 struct il3945_tx_power tpc; /* actual radio and DSP gain settings */
472 s8 power_table_idx; /* actual (compenst'd) idx into gain table */
473 s8 base_power_idx; /* gain idx for power at factory temp. */
474 s8 requested_power; /* power (dBm) requested for this chnl/rate */
475};
476
477/* current scan Tx power values to use, one for each scan rate for each
478 * channel. */
479struct il3945_scan_power_info {
480 struct il3945_tx_power tpc; /* actual radio and DSP gain settings */
481 s8 power_table_idx; /* actual (compenst'd) idx into gain table */
482 s8 requested_power; /* scan pwr (dBm) requested for chnl/rate */
483};
484
485/*
486 * One for each channel, holds all channel setup data
487 * Some of the fields (e.g. eeprom and flags/max_power_avg) are redundant
488 * with one another!
489 */
490struct il_channel_info {
491 struct il4965_channel_tgd_info tgd;
492 struct il4965_channel_tgh_info tgh;
493 struct il_eeprom_channel eeprom; /* EEPROM regulatory limit */
494 struct il_eeprom_channel ht40_eeprom; /* EEPROM regulatory limit for
495 * HT40 channel */
496
e7392364
SG
497 u8 channel; /* channel number */
498 u8 flags; /* flags copied from EEPROM */
499 s8 max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */
500 s8 curr_txpow; /* (dBm) regulatory/spectrum/user (not h/w) limit */
501 s8 min_power; /* always 0 */
502 s8 scan_power; /* (dBm) regul. eeprom, direct scans, any rate */
e94a4099 503
e7392364
SG
504 u8 group_idx; /* 0-4, maps channel to group1/2/3/4/5 */
505 u8 band_idx; /* 0-4, maps channel to band1/2/3/4/5 */
e94a4099
SG
506 enum ieee80211_band band;
507
508 /* HT40 channel info */
509 s8 ht40_max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */
510 u8 ht40_flags; /* flags copied from EEPROM */
e7392364 511 u8 ht40_extension_channel; /* HT_IE_EXT_CHANNEL_* */
e94a4099
SG
512
513 /* Radio/DSP gain settings for each "normal" data Tx rate.
514 * These include, in addition to RF and DSP gain, a few fields for
515 * remembering/modifying gain settings (idxes). */
516 struct il3945_channel_power_info power_info[IL4965_MAX_RATE];
517
518 /* Radio/DSP gain settings for each scan rate, for directed scans. */
519 struct il3945_scan_power_info scan_pwr_info[IL_NUM_SCAN_RATES];
520};
521
522#define IL_TX_FIFO_BK 0 /* shared */
523#define IL_TX_FIFO_BE 1
524#define IL_TX_FIFO_VI 2 /* shared */
525#define IL_TX_FIFO_VO 3
526#define IL_TX_FIFO_UNUSED -1
527
528/* Minimum number of queues. MAX_NUM is defined in hw specific files.
529 * Set the minimum to accommodate the 4 standard TX queues, 1 command
530 * queue, 2 (unused) HCCA queues, and 4 HT queues (one for each AC) */
531#define IL_MIN_NUM_QUEUES 10
532
533#define IL_DEFAULT_CMD_QUEUE_NUM 4
534
535#define IEEE80211_DATA_LEN 2304
536#define IEEE80211_4ADDR_LEN 30
537#define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
538#define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
539
540struct il_frame {
541 union {
542 struct ieee80211_hdr frame;
543 struct il_tx_beacon_cmd beacon;
544 u8 raw[IEEE80211_FRAME_LEN];
545 u8 cmd[360];
546 } u;
547 struct list_head list;
548};
549
550#define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
551#define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
552#define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
553
554enum {
555 CMD_SYNC = 0,
556 CMD_SIZE_NORMAL = 0,
557 CMD_NO_SKB = 0,
558 CMD_SIZE_HUGE = (1 << 0),
559 CMD_ASYNC = (1 << 1),
560 CMD_WANT_SKB = (1 << 2),
561 CMD_MAPPED = (1 << 3),
562};
563
564#define DEF_CMD_PAYLOAD_SIZE 320
565
566/**
567 * struct il_device_cmd
568 *
569 * For allocation of the command and tx queues, this establishes the overall
570 * size of the largest command we send to uCode, except for a scan command
571 * (which is relatively huge; space is allocated separately).
572 */
573struct il_device_cmd {
574 struct il_cmd_header hdr; /* uCode API */
575 union {
576 u32 flags;
577 u8 val8;
578 u16 val16;
579 u32 val32;
580 struct il_tx_cmd tx;
581 u8 payload[DEF_CMD_PAYLOAD_SIZE];
582 } __packed cmd;
583} __packed;
584
585#define TFD_MAX_PAYLOAD_SIZE (sizeof(struct il_device_cmd))
586
e94a4099
SG
587struct il_host_cmd {
588 const void *data;
589 unsigned long reply_page;
1722f8e1
SG
590 void (*callback) (struct il_priv *il, struct il_device_cmd *cmd,
591 struct il_rx_pkt *pkt);
e94a4099
SG
592 u32 flags;
593 u16 len;
594 u8 id;
595};
596
597#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
598#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
599#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
600
601/**
602 * struct il_rx_queue - Rx queue
603 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
604 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
605 * @read: Shared idx to newest available Rx buffer
606 * @write: Shared idx to oldest written Rx packet
607 * @free_count: Number of pre-allocated buffers in rx_free
608 * @rx_free: list of free SKBs for use
609 * @rx_used: List of Rx buffers with no SKB
610 * @need_update: flag to indicate we need to update read/write idx
611 * @rb_stts: driver's pointer to receive buffer status
612 * @rb_stts_dma: bus address of receive buffer status
613 *
614 * NOTE: rx_free and rx_used are used as a FIFO for il_rx_bufs
615 */
616struct il_rx_queue {
617 __le32 *bd;
618 dma_addr_t bd_dma;
619 struct il_rx_buf pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
620 struct il_rx_buf *queue[RX_QUEUE_SIZE];
621 u32 read;
622 u32 write;
623 u32 free_count;
624 u32 write_actual;
625 struct list_head rx_free;
626 struct list_head rx_used;
627 int need_update;
628 struct il_rb_status *rb_stts;
629 dma_addr_t rb_stts_dma;
630 spinlock_t lock;
631};
632
633#define IL_SUPPORTED_RATES_IE_LEN 8
634
635#define MAX_TID_COUNT 9
636
637#define IL_INVALID_RATE 0xFF
638#define IL_INVALID_VALUE -1
639
640/**
641 * struct il_ht_agg -- aggregation status while waiting for block-ack
642 * @txq_id: Tx queue used for Tx attempt
643 * @frame_count: # frames attempted by Tx command
644 * @wait_for_ba: Expect block-ack before next Tx reply
645 * @start_idx: Index of 1st Transmit Frame Descriptor (TFD) in Tx win
646 * @bitmap0: Low order bitmap, one bit for each frame pending ACK in Tx win
647 * @bitmap1: High order, one bit for each frame pending ACK in Tx win
648 * @rate_n_flags: Rate at which Tx was attempted
649 *
650 * If C_TX indicates that aggregation was attempted, driver must wait
651 * for block ack (N_COMPRESSED_BA). This struct stores tx reply info
652 * until block ack arrives.
653 */
654struct il_ht_agg {
655 u16 txq_id;
656 u16 frame_count;
657 u16 wait_for_ba;
658 u16 start_idx;
659 u64 bitmap;
660 u32 rate_n_flags;
661#define IL_AGG_OFF 0
662#define IL_AGG_ON 1
663#define IL_EMPTYING_HW_QUEUE_ADDBA 2
664#define IL_EMPTYING_HW_QUEUE_DELBA 3
665 u8 state;
666};
667
e94a4099 668struct il_tid_data {
e7392364 669 u16 seq_number; /* 4965 only */
e94a4099
SG
670 u16 tfds_in_queue;
671 struct il_ht_agg agg;
672};
673
674struct il_hw_key {
675 u32 cipher;
676 int keylen;
677 u8 keyidx;
678 u8 key[32];
679};
680
681union il_ht_rate_supp {
682 u16 rates;
683 struct {
684 u8 siso_rate;
685 u8 mimo_rate;
686 };
687};
688
689#define CFG_HT_RX_AMPDU_FACTOR_8K (0x0)
690#define CFG_HT_RX_AMPDU_FACTOR_16K (0x1)
691#define CFG_HT_RX_AMPDU_FACTOR_32K (0x2)
692#define CFG_HT_RX_AMPDU_FACTOR_64K (0x3)
693#define CFG_HT_RX_AMPDU_FACTOR_DEF CFG_HT_RX_AMPDU_FACTOR_64K
694#define CFG_HT_RX_AMPDU_FACTOR_MAX CFG_HT_RX_AMPDU_FACTOR_64K
695#define CFG_HT_RX_AMPDU_FACTOR_MIN CFG_HT_RX_AMPDU_FACTOR_8K
696
697/*
698 * Maximal MPDU density for TX aggregation
699 * 4 - 2us density
700 * 5 - 4us density
701 * 6 - 8us density
702 * 7 - 16us density
703 */
704#define CFG_HT_MPDU_DENSITY_2USEC (0x4)
705#define CFG_HT_MPDU_DENSITY_4USEC (0x5)
706#define CFG_HT_MPDU_DENSITY_8USEC (0x6)
707#define CFG_HT_MPDU_DENSITY_16USEC (0x7)
708#define CFG_HT_MPDU_DENSITY_DEF CFG_HT_MPDU_DENSITY_4USEC
709#define CFG_HT_MPDU_DENSITY_MAX CFG_HT_MPDU_DENSITY_16USEC
710#define CFG_HT_MPDU_DENSITY_MIN (0x1)
711
712struct il_ht_config {
713 bool single_chain_sufficient;
e7392364 714 enum ieee80211_smps_mode smps; /* current smps mode */
e94a4099
SG
715};
716
717/* QoS structures */
718struct il_qos_info {
719 int qos_active;
720 struct il_qosparam_cmd def_qos_parm;
721};
722
723/*
724 * Structure should be accessed with sta_lock held. When station addition
725 * is in progress (IL_STA_UCODE_INPROGRESS) it is possible to access only
726 * the commands (il_addsta_cmd and il_link_quality_cmd) without
727 * sta_lock held.
728 */
729struct il_station_entry {
730 struct il_addsta_cmd sta;
731 struct il_tid_data tid[MAX_TID_COUNT];
6aa0c254 732 u8 used;
e94a4099
SG
733 struct il_hw_key keyinfo;
734 struct il_link_quality_cmd *lq;
735};
736
737struct il_station_priv_common {
e94a4099
SG
738 u8 sta_id;
739};
740
e94a4099
SG
741/**
742 * struct il_vif_priv - driver's ilate per-interface information
743 *
744 * When mac80211 allocates a virtual interface, it can allocate
745 * space for us to put data into.
746 */
747struct il_vif_priv {
e94a4099
SG
748 u8 ibss_bssid_sta_id;
749};
750
751/* one for each uCode image (inst/data, boot/init/runtime) */
752struct fw_desc {
753 void *v_addr; /* access by driver */
754 dma_addr_t p_addr; /* access by card's busmaster DMA */
755 u32 len; /* bytes */
756};
757
758/* uCode file layout */
759struct il_ucode_header {
e7392364 760 __le32 ver; /* major/minor/API/serial */
e94a4099
SG
761 struct {
762 __le32 inst_size; /* bytes of runtime code */
763 __le32 data_size; /* bytes of runtime data */
764 __le32 init_size; /* bytes of init code */
765 __le32 init_data_size; /* bytes of init data */
766 __le32 boot_size; /* bytes of bootstrap code */
e7392364 767 u8 data[0]; /* in same order as sizes */
e94a4099
SG
768 } v1;
769};
770
771struct il4965_ibss_seq {
772 u8 mac[ETH_ALEN];
773 u16 seq_num;
774 u16 frag_num;
775 unsigned long packet_time;
776 struct list_head list;
777};
778
779struct il_sensitivity_ranges {
780 u16 min_nrg_cck;
781 u16 max_nrg_cck;
782
783 u16 nrg_th_cck;
784 u16 nrg_th_ofdm;
785
786 u16 auto_corr_min_ofdm;
787 u16 auto_corr_min_ofdm_mrc;
788 u16 auto_corr_min_ofdm_x1;
789 u16 auto_corr_min_ofdm_mrc_x1;
790
791 u16 auto_corr_max_ofdm;
792 u16 auto_corr_max_ofdm_mrc;
793 u16 auto_corr_max_ofdm_x1;
794 u16 auto_corr_max_ofdm_mrc_x1;
795
796 u16 auto_corr_max_cck;
797 u16 auto_corr_max_cck_mrc;
798 u16 auto_corr_min_cck;
799 u16 auto_corr_min_cck_mrc;
800
801 u16 barker_corr_th_min;
802 u16 barker_corr_th_min_mrc;
803 u16 nrg_th_cca;
804};
805
e94a4099
SG
806#define KELVIN_TO_CELSIUS(x) ((x)-273)
807#define CELSIUS_TO_KELVIN(x) ((x)+273)
808
e94a4099
SG
809/**
810 * struct il_hw_params
b16db50a 811 * @bcast_id: f/w broadcast station ID
e94a4099
SG
812 * @max_txq_num: Max # Tx queues supported
813 * @dma_chnl_num: Number of Tx DMA/FIFO channels
814 * @scd_bc_tbls_size: size of scheduler byte count tables
815 * @tfd_size: TFD size
816 * @tx/rx_chains_num: Number of TX/RX chains
817 * @valid_tx/rx_ant: usable antennas
818 * @max_rxq_size: Max # Rx frames in Rx queue (must be power-of-2)
819 * @max_rxq_log: Log-base-2 of max_rxq_size
820 * @rx_page_order: Rx buffer page order
821 * @rx_wrt_ptr_reg: FH{39}_RSCSR_CHNL0_WPTR
822 * @max_stations:
823 * @ht40_channel: is 40MHz width possible in band 2.4
824 * BIT(IEEE80211_BAND_5GHZ) BIT(IEEE80211_BAND_5GHZ)
825 * @sw_crypto: 0 for hw, 1 for sw
826 * @max_xxx_size: for ucode uses
827 * @ct_kill_threshold: temperature threshold
828 * @beacon_time_tsf_bits: number of valid tsf bits for beacon time
829 * @struct il_sensitivity_ranges: range of sensitivity values
830 */
831struct il_hw_params {
b16db50a 832 u8 bcast_id;
e94a4099
SG
833 u8 max_txq_num;
834 u8 dma_chnl_num;
835 u16 scd_bc_tbls_size;
836 u32 tfd_size;
e7392364
SG
837 u8 tx_chains_num;
838 u8 rx_chains_num;
839 u8 valid_tx_ant;
840 u8 valid_rx_ant;
e94a4099
SG
841 u16 max_rxq_size;
842 u16 max_rxq_log;
843 u32 rx_page_order;
844 u32 rx_wrt_ptr_reg;
e7392364
SG
845 u8 max_stations;
846 u8 ht40_channel;
847 u8 max_beacon_itrvl; /* in 1024 ms */
e94a4099
SG
848 u32 max_inst_size;
849 u32 max_data_size;
850 u32 max_bsm_size;
e7392364 851 u32 ct_kill_threshold; /* value in hw-dependent units */
e94a4099
SG
852 u16 beacon_time_tsf_bits;
853 const struct il_sensitivity_ranges *sens;
854};
855
e94a4099
SG
856/******************************************************************************
857 *
858 * Functions implemented in core module which are forward declared here
859 * for use by iwl-[4-5].c
860 *
861 * NOTE: The implementation of these functions are not hardware specific
862 * which is why they are in the core module files.
863 *
864 * Naming convention --
865 * il_ <-- Is part of iwlwifi
866 * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
867 * il4965_bg_ <-- Called from work queue context
868 * il4965_mac_ <-- mac80211 callback
869 *
870 ****************************************************************************/
871extern void il4965_update_chain_flags(struct il_priv *il);
872extern const u8 il_bcast_addr[ETH_ALEN];
873extern int il_queue_space(const struct il_queue *q);
e7392364
SG
874static inline int
875il_queue_used(const struct il_queue *q, int i)
e94a4099 876{
e7392364
SG
877 return q->write_ptr >= q->read_ptr ? (i >= q->read_ptr &&
878 i < q->write_ptr) : !(i <
879 q->read_ptr
880 && i >=
881 q->
882 write_ptr);
e94a4099
SG
883}
884
e7392364
SG
885static inline u8
886il_get_cmd_idx(struct il_queue *q, u32 idx, int is_huge)
e94a4099
SG
887{
888 /*
889 * This is for init calibration result and scan command which
890 * required buffer > TFD_MAX_PAYLOAD_SIZE,
891 * the big buffer at end of command array
892 */
893 if (is_huge)
894 return q->n_win; /* must be power of 2 */
895
896 /* Otherwise, use normal size buffers */
897 return idx & (q->n_win - 1);
898}
899
e94a4099
SG
900struct il_dma_ptr {
901 dma_addr_t dma;
902 void *addr;
903 size_t size;
904};
905
906#define IL_OPERATION_MODE_AUTO 0
907#define IL_OPERATION_MODE_HT_ONLY 1
908#define IL_OPERATION_MODE_MIXED 2
909#define IL_OPERATION_MODE_20MHZ 3
910
911#define IL_TX_CRC_SIZE 4
912#define IL_TX_DELIMITER_SIZE 4
913
914#define TX_POWER_IL_ILLEGAL_VOLTAGE -10000
915
916/* Sensitivity and chain noise calibration */
917#define INITIALIZATION_VALUE 0xFFFF
918#define IL4965_CAL_NUM_BEACONS 20
919#define IL_CAL_NUM_BEACONS 16
920#define MAXIMUM_ALLOWED_PATHLOSS 15
921
922#define CHAIN_NOISE_MAX_DELTA_GAIN_CODE 3
923
924#define MAX_FA_OFDM 50
925#define MIN_FA_OFDM 5
926#define MAX_FA_CCK 50
927#define MIN_FA_CCK 5
928
929#define AUTO_CORR_STEP_OFDM 1
930
931#define AUTO_CORR_STEP_CCK 3
932#define AUTO_CORR_MAX_TH_CCK 160
933
934#define NRG_DIFF 2
935#define NRG_STEP_CCK 2
936#define NRG_MARGIN 8
937#define MAX_NUMBER_CCK_NO_FA 100
938
939#define AUTO_CORR_CCK_MIN_VAL_DEF (125)
940
941#define CHAIN_A 0
942#define CHAIN_B 1
943#define CHAIN_C 2
944#define CHAIN_NOISE_DELTA_GAIN_INIT_VAL 4
945#define ALL_BAND_FILTER 0xFF00
946#define IN_BAND_FILTER 0xFF
947#define MIN_AVERAGE_NOISE_MAX_VALUE 0xFFFFFFFF
948
949#define NRG_NUM_PREV_STAT_L 20
950#define NUM_RX_CHAINS 3
951
952enum il4965_false_alarm_state {
953 IL_FA_TOO_MANY = 0,
954 IL_FA_TOO_FEW = 1,
955 IL_FA_GOOD_RANGE = 2,
956};
957
958enum il4965_chain_noise_state {
e7392364 959 IL_CHAIN_NOISE_ALIVE = 0, /* must be 0 */
e94a4099
SG
960 IL_CHAIN_NOISE_ACCUMULATE,
961 IL_CHAIN_NOISE_CALIBRATED,
962 IL_CHAIN_NOISE_DONE,
963};
964
965enum il4965_calib_enabled_state {
e7392364 966 IL_CALIB_DISABLED = 0, /* must be 0 */
e94a4099
SG
967 IL_CALIB_ENABLED = 1,
968};
969
970/*
971 * enum il_calib
972 * defines the order in which results of initial calibrations
973 * should be sent to the runtime uCode
974 */
975enum il_calib {
976 IL_CALIB_MAX,
977};
978
979/* Opaque calibration results */
980struct il_calib_result {
981 void *buf;
982 size_t buf_len;
983};
984
985enum ucode_type {
986 UCODE_NONE = 0,
987 UCODE_INIT,
988 UCODE_RT
989};
990
991/* Sensitivity calib data */
992struct il_sensitivity_data {
993 u32 auto_corr_ofdm;
994 u32 auto_corr_ofdm_mrc;
995 u32 auto_corr_ofdm_x1;
996 u32 auto_corr_ofdm_mrc_x1;
997 u32 auto_corr_cck;
998 u32 auto_corr_cck_mrc;
999
1000 u32 last_bad_plcp_cnt_ofdm;
1001 u32 last_fa_cnt_ofdm;
1002 u32 last_bad_plcp_cnt_cck;
1003 u32 last_fa_cnt_cck;
1004
1005 u32 nrg_curr_state;
1006 u32 nrg_prev_state;
1007 u32 nrg_value[10];
e7392364 1008 u8 nrg_silence_rssi[NRG_NUM_PREV_STAT_L];
e94a4099
SG
1009 u32 nrg_silence_ref;
1010 u32 nrg_energy_idx;
1011 u32 nrg_silence_idx;
1012 u32 nrg_th_cck;
1013 s32 nrg_auto_corr_silence_diff;
1014 u32 num_in_cck_no_fa;
1015 u32 nrg_th_ofdm;
1016
1017 u16 barker_corr_th_min;
1018 u16 barker_corr_th_min_mrc;
1019 u16 nrg_th_cca;
1020};
1021
1022/* Chain noise (differential Rx gain) calib data */
1023struct il_chain_noise_data {
1024 u32 active_chains;
1025 u32 chain_noise_a;
1026 u32 chain_noise_b;
1027 u32 chain_noise_c;
1028 u32 chain_signal_a;
1029 u32 chain_signal_b;
1030 u32 chain_signal_c;
1031 u16 beacon_count;
1032 u8 disconn_array[NUM_RX_CHAINS];
1033 u8 delta_gain_code[NUM_RX_CHAINS];
1034 u8 radio_write;
1035 u8 state;
1036};
1037
e7392364 1038#define EEPROM_SEM_TIMEOUT 10 /* milliseconds */
e94a4099
SG
1039#define EEPROM_SEM_RETRY_LIMIT 1000 /* number of attempts (not time) */
1040
1041#define IL_TRAFFIC_ENTRIES (256)
1042#define IL_TRAFFIC_ENTRY_SIZE (64)
1043
1044enum {
1045 MEASUREMENT_READY = (1 << 0),
1046 MEASUREMENT_ACTIVE = (1 << 1),
1047};
1048
1049/* interrupt stats */
1050struct isr_stats {
1051 u32 hw;
1052 u32 sw;
1053 u32 err_code;
1054 u32 sch;
1055 u32 alive;
1056 u32 rfkill;
1057 u32 ctkill;
1058 u32 wakeup;
1059 u32 rx;
1060 u32 handlers[IL_CN_MAX];
1061 u32 tx;
1062 u32 unhandled;
1063};
1064
1065/* management stats */
1066enum il_mgmt_stats {
1067 MANAGEMENT_ASSOC_REQ = 0,
1068 MANAGEMENT_ASSOC_RESP,
1069 MANAGEMENT_REASSOC_REQ,
1070 MANAGEMENT_REASSOC_RESP,
1071 MANAGEMENT_PROBE_REQ,
1072 MANAGEMENT_PROBE_RESP,
1073 MANAGEMENT_BEACON,
1074 MANAGEMENT_ATIM,
1075 MANAGEMENT_DISASSOC,
1076 MANAGEMENT_AUTH,
1077 MANAGEMENT_DEAUTH,
1078 MANAGEMENT_ACTION,
1079 MANAGEMENT_MAX,
1080};
1081/* control stats */
1082enum il_ctrl_stats {
e7392364 1083 CONTROL_BACK_REQ = 0,
e94a4099
SG
1084 CONTROL_BACK,
1085 CONTROL_PSPOLL,
1086 CONTROL_RTS,
1087 CONTROL_CTS,
1088 CONTROL_ACK,
1089 CONTROL_CFEND,
1090 CONTROL_CFENDACK,
1091 CONTROL_MAX,
1092};
1093
1094struct traffic_stats {
1095#ifdef CONFIG_IWLEGACY_DEBUGFS
1096 u32 mgmt[MANAGEMENT_MAX];
1097 u32 ctrl[CONTROL_MAX];
1098 u32 data_cnt;
1099 u64 data_bytes;
1100#endif
1101};
1102
1103/*
1104 * host interrupt timeout value
1105 * used with setting interrupt coalescing timer
1106 * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
1107 *
1108 * default interrupt coalescing timer is 64 x 32 = 2048 usecs
1109 * default interrupt coalescing calibration timer is 16 x 32 = 512 usecs
1110 */
1111#define IL_HOST_INT_TIMEOUT_MAX (0xFF)
1112#define IL_HOST_INT_TIMEOUT_DEF (0x40)
1113#define IL_HOST_INT_TIMEOUT_MIN (0x0)
1114#define IL_HOST_INT_CALIB_TIMEOUT_MAX (0xFF)
1115#define IL_HOST_INT_CALIB_TIMEOUT_DEF (0x10)
1116#define IL_HOST_INT_CALIB_TIMEOUT_MIN (0x0)
1117
1118#define IL_DELAY_NEXT_FORCE_FW_RELOAD (HZ*5)
1119
1120/* TX queue watchdog timeouts in mSecs */
1121#define IL_DEF_WD_TIMEOUT (2000)
1122#define IL_LONG_WD_TIMEOUT (10000)
1123#define IL_MAX_WD_TIMEOUT (120000)
1124
1125struct il_force_reset {
1126 int reset_request_count;
1127 int reset_success_count;
1128 int reset_reject_count;
1129 unsigned long reset_duration;
1130 unsigned long last_force_reset_jiffies;
1131};
1132
1133/* extend beacon time format bit shifting */
1134/*
1135 * for _3945 devices
1136 * bits 31:24 - extended
1137 * bits 23:0 - interval
1138 */
1139#define IL3945_EXT_BEACON_TIME_POS 24
1140/*
1141 * for _4965 devices
1142 * bits 31:22 - extended
1143 * bits 21:0 - interval
1144 */
1145#define IL4965_EXT_BEACON_TIME_POS 22
1146
1147struct il_rxon_context {
1148 struct ieee80211_vif *vif;
e94a4099
SG
1149};
1150
99412002
SG
1151struct il_power_mgr {
1152 struct il_powertable_cmd sleep_cmd;
1153 struct il_powertable_cmd sleep_cmd_next;
1154 int debug_sleep_level_override;
1155 bool pci_pm;
1156};
1157
e94a4099
SG
1158struct il_priv {
1159
1160 /* ieee device used by generic ieee processing code */
1161 struct ieee80211_hw *hw;
1162 struct ieee80211_channel *ieee_channels;
1163 struct ieee80211_rate *ieee_rates;
1164 struct il_cfg *cfg;
c39ae9fd 1165 const struct il_ops *ops;
e94a4099
SG
1166
1167 /* temporary frame storage list */
1168 struct list_head free_frames;
1169 int frames_count;
1170
1171 enum ieee80211_band band;
1172 int alloc_rxb_page;
1173
1722f8e1
SG
1174 void (*handlers[IL_CN_MAX]) (struct il_priv *il,
1175 struct il_rx_buf *rxb);
e94a4099
SG
1176
1177 struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
1178
1179 /* spectrum measurement report caching */
1180 struct il_spectrum_notification measure_report;
1181 u8 measurement_status;
1182
1183 /* ucode beacon time */
1184 u32 ucode_beacon_time;
1185 int missed_beacon_threshold;
1186
1187 /* track IBSS manager (last beacon) status */
1188 u32 ibss_manager;
1189
1190 /* force reset */
1191 struct il_force_reset force_reset;
1192
1193 /* we allocate array of il_channel_info for NIC's valid channels.
1194 * Access via channel # using indirect idx array */
1195 struct il_channel_info *channel_info; /* channel info array */
1196 u8 channel_count; /* # of channels */
1197
1198 /* thermal calibration */
1199 s32 temperature; /* degrees Kelvin */
1200 s32 last_temperature;
1201
1202 /* init calibration results */
1203 struct il_calib_result calib_results[IL_CALIB_MAX];
1204
1205 /* Scan related variables */
1206 unsigned long scan_start;
1207 unsigned long scan_start_tsf;
1208 void *scan_cmd;
1209 enum ieee80211_band scan_band;
1210 struct cfg80211_scan_request *scan_request;
1211 struct ieee80211_vif *scan_vif;
1212 u8 scan_tx_ant[IEEE80211_NUM_BANDS];
1213 u8 mgmt_tx_ant;
1214
1215 /* spinlock */
1216 spinlock_t lock; /* protect general shared data */
1217 spinlock_t hcmd_lock; /* protect hcmd */
1218 spinlock_t reg_lock; /* protect hw register access */
1219 struct mutex mutex;
1220
1221 /* basic pci-network driver stuff */
1222 struct pci_dev *pci_dev;
1223
1224 /* pci hardware address support */
1225 void __iomem *hw_base;
e7392364
SG
1226 u32 hw_rev;
1227 u32 hw_wa_rev;
1228 u8 rev_id;
e94a4099
SG
1229
1230 /* command queue number */
1231 u8 cmd_queue;
1232
1233 /* max number of station keys */
1234 u8 sta_key_max_num;
1235
1236 /* EEPROM MAC addresses */
1237 struct mac_address addresses[1];
1238
1239 /* uCode images, save to reload in case of failure */
e7392364
SG
1240 int fw_idx; /* firmware we're trying to load */
1241 u32 ucode_ver; /* version of ucode, copy of
1242 il_ucode.ver */
e94a4099
SG
1243 struct fw_desc ucode_code; /* runtime inst */
1244 struct fw_desc ucode_data; /* runtime data original */
1245 struct fw_desc ucode_data_backup; /* runtime data save/restore */
1246 struct fw_desc ucode_init; /* initialization inst */
1247 struct fw_desc ucode_init_data; /* initialization data */
1248 struct fw_desc ucode_boot; /* bootstrap inst */
1249 enum ucode_type ucode_type;
1250 u8 ucode_write_complete; /* the image write is complete */
1251 char firmware_name[25];
1252
83007196 1253 struct ieee80211_vif *vif;
e94a4099 1254
8d44f2bd
SG
1255 struct il_qos_info qos_data;
1256
1c03c462
SG
1257 struct {
1258 bool enabled;
1259 bool is_40mhz;
1260 bool non_gf_sta_present;
1261 u8 protection;
1262 u8 extension_chan_offset;
1263 } ht;
1264
c8b03958
SG
1265 /*
1266 * We declare this const so it can only be
1267 * changed via explicit cast within the
1268 * routines that actually update the physical
1269 * hardware.
1270 */
1271 const struct il_rxon_cmd active;
1272 struct il_rxon_cmd staging;
1273
1274 struct il_rxon_time_cmd timing;
1275
e94a4099
SG
1276 __le16 switch_channel;
1277
1278 /* 1st responses from initialize and runtime uCode images.
1279 * _4965's initialize alive response contains some calibration data. */
1280 struct il_init_alive_resp card_alive_init;
1281 struct il_alive_resp card_alive;
1282
1283 u16 active_rate;
1284
1285 u8 start_calib;
1286 struct il_sensitivity_data sensitivity_data;
1287 struct il_chain_noise_data chain_noise_data;
1288 __le16 sensitivity_tbl[HD_TBL_SIZE];
1289
1290 struct il_ht_config current_ht_config;
1291
1292 /* Rate scaling data */
1293 u8 retry_rate;
1294
1295 wait_queue_head_t wait_command_queue;
1296
1297 int activity_timer_active;
1298
1299 /* Rx and Tx DMA processing queues */
1300 struct il_rx_queue rxq;
1301 struct il_tx_queue *txq;
1302 unsigned long txq_ctx_active_msk;
e7392364
SG
1303 struct il_dma_ptr kw; /* keep warm address */
1304 struct il_dma_ptr scd_bc_tbls;
e94a4099
SG
1305
1306 u32 scd_base_addr; /* scheduler sram base address */
1307
1308 unsigned long status;
1309
1310 /* counts mgmt, ctl, and data packets */
1311 struct traffic_stats tx_stats;
1312 struct traffic_stats rx_stats;
1313
1314 /* counts interrupts */
1315 struct isr_stats isr_stats;
1316
1317 struct il_power_mgr power_data;
1318
1319 /* context information */
e7392364 1320 u8 bssid[ETH_ALEN]; /* used only on 3945 but filled by core */
e94a4099
SG
1321
1322 /* station table variables */
1323
1324 /* Note: if lock and sta_lock are needed, lock must be acquired first */
1325 spinlock_t sta_lock;
1326 int num_stations;
1327 struct il_station_entry stations[IL_STATION_COUNT];
1328 unsigned long ucode_key_table;
1329
1330 /* queue refcounts */
1331#define IL_MAX_HW_QUEUES 32
1332 unsigned long queue_stopped[BITS_TO_LONGS(IL_MAX_HW_QUEUES)];
1333 /* for each AC */
1334 atomic_t queue_stop_count[4];
1335
1336 /* Indication if ieee80211_ops->open has been called */
1337 u8 is_open;
1338
1339 u8 mac80211_registered;
1340
1341 /* eeprom -- this is in the card's little endian byte order */
1342 u8 *eeprom;
1343 struct il_eeprom_calib_info *calib_info;
1344
1345 enum nl80211_iftype iw_mode;
1346
1347 /* Last Rx'd beacon timestamp */
1348 u64 timestamp;
1349
1350 union {
1351#if defined(CONFIG_IWL3945) || defined(CONFIG_IWL3945_MODULE)
1352 struct {
1353 void *shared_virt;
1354 dma_addr_t shared_phys;
1355
1356 struct delayed_work thermal_periodic;
1357 struct delayed_work rfkill_poll;
1358
1359 struct il3945_notif_stats stats;
1360#ifdef CONFIG_IWLEGACY_DEBUGFS
1361 struct il3945_notif_stats accum_stats;
1362 struct il3945_notif_stats delta_stats;
1363 struct il3945_notif_stats max_delta;
1364#endif
1365
1366 u32 sta_supp_rates;
1367 int last_rx_rssi; /* From Rx packet stats */
1368
1369 /* Rx'd packet timing information */
1370 u32 last_beacon_time;
1371 u64 last_tsf;
1372
1373 /*
1374 * each calibration channel group in the
1375 * EEPROM has a derived clip setting for
1376 * each rate.
1377 */
1378 const struct il3945_clip_group clip_groups[5];
1379
1380 } _3945;
1381#endif
1382#if defined(CONFIG_IWL4965) || defined(CONFIG_IWL4965_MODULE)
1383 struct {
1384 struct il_rx_phy_res last_phy_res;
1385 bool last_phy_res_valid;
1386
1387 struct completion firmware_loading_complete;
1388
1389 /*
1390 * chain noise reset and gain commands are the
1391 * two extra calibration commands follows the standard
1392 * phy calibration commands
1393 */
1394 u8 phy_calib_chain_noise_reset_cmd;
1395 u8 phy_calib_chain_noise_gain_cmd;
1396
d735f921
SG
1397 u8 key_mapping_keys;
1398 struct il_wep_key wep_keys[WEP_KEYS_MAX];
1399
e94a4099
SG
1400 struct il_notif_stats stats;
1401#ifdef CONFIG_IWLEGACY_DEBUGFS
1402 struct il_notif_stats accum_stats;
1403 struct il_notif_stats delta_stats;
1404 struct il_notif_stats max_delta;
1405#endif
1406
1407 } _4965;
1408#endif
1409 };
1410
1411 struct il_hw_params hw_params;
1412
1413 u32 inta_mask;
1414
1415 struct workqueue_struct *workqueue;
1416
1417 struct work_struct restart;
1418 struct work_struct scan_completed;
1419 struct work_struct rx_replenish;
1420 struct work_struct abort_scan;
1421
83007196 1422 bool beacon_enabled;
e94a4099
SG
1423 struct sk_buff *beacon_skb;
1424
1425 struct work_struct tx_flush;
1426
1427 struct tasklet_struct irq_tasklet;
1428
1429 struct delayed_work init_alive_start;
1430 struct delayed_work alive_start;
1431 struct delayed_work scan_check;
1432
1433 /* TX Power */
1434 s8 tx_power_user_lmt;
1435 s8 tx_power_device_lmt;
1436 s8 tx_power_next;
1437
e94a4099
SG
1438#ifdef CONFIG_IWLEGACY_DEBUG
1439 /* debugging info */
e7392364
SG
1440 u32 debug_level; /* per device debugging will override global
1441 il_debug_level if set */
1442#endif /* CONFIG_IWLEGACY_DEBUG */
e94a4099
SG
1443#ifdef CONFIG_IWLEGACY_DEBUGFS
1444 /* debugfs */
1445 u16 tx_traffic_idx;
1446 u16 rx_traffic_idx;
1447 u8 *tx_traffic;
1448 u8 *rx_traffic;
1449 struct dentry *debugfs_dir;
1450 u32 dbgfs_sram_offset, dbgfs_sram_len;
1451 bool disable_ht40;
e7392364 1452#endif /* CONFIG_IWLEGACY_DEBUGFS */
e94a4099
SG
1453
1454 struct work_struct txpower_work;
1455 u32 disable_sens_cal;
1456 u32 disable_chain_noise_cal;
1457 u32 disable_tx_power_cal;
1458 struct work_struct run_time_calib_work;
1459 struct timer_list stats_periodic;
1460 struct timer_list watchdog;
1461 bool hw_ready;
1462
1463 struct led_classdev led;
1464 unsigned long blink_on, blink_off;
1465 bool led_registered;
e7392364 1466}; /*il_priv */
e94a4099 1467
e7392364
SG
1468static inline void
1469il_txq_ctx_activate(struct il_priv *il, int txq_id)
e94a4099
SG
1470{
1471 set_bit(txq_id, &il->txq_ctx_active_msk);
1472}
1473
e7392364
SG
1474static inline void
1475il_txq_ctx_deactivate(struct il_priv *il, int txq_id)
e94a4099
SG
1476{
1477 clear_bit(txq_id, &il->txq_ctx_active_msk);
1478}
1479
e7392364
SG
1480static inline int
1481il_is_associated(struct il_priv *il)
e94a4099 1482{
c8b03958 1483 return (il->active.filter_flags & RXON_FILTER_ASSOC_MSK) ? 1 : 0;
e94a4099
SG
1484}
1485
e7392364
SG
1486static inline int
1487il_is_any_associated(struct il_priv *il)
e94a4099
SG
1488{
1489 return il_is_associated(il);
1490}
1491
e7392364
SG
1492static inline int
1493il_is_channel_valid(const struct il_channel_info *ch_info)
e94a4099
SG
1494{
1495 if (ch_info == NULL)
1496 return 0;
1497 return (ch_info->flags & EEPROM_CHANNEL_VALID) ? 1 : 0;
1498}
1499
e7392364
SG
1500static inline int
1501il_is_channel_radar(const struct il_channel_info *ch_info)
e94a4099
SG
1502{
1503 return (ch_info->flags & EEPROM_CHANNEL_RADAR) ? 1 : 0;
1504}
1505
e7392364
SG
1506static inline u8
1507il_is_channel_a_band(const struct il_channel_info *ch_info)
e94a4099
SG
1508{
1509 return ch_info->band == IEEE80211_BAND_5GHZ;
1510}
1511
1512static inline int
1513il_is_channel_passive(const struct il_channel_info *ch)
1514{
1515 return (!(ch->flags & EEPROM_CHANNEL_ACTIVE)) ? 1 : 0;
1516}
1517
1518static inline int
1519il_is_channel_ibss(const struct il_channel_info *ch)
1520{
1521 return (ch->flags & EEPROM_CHANNEL_IBSS) ? 1 : 0;
1522}
be663ab6 1523
e94a4099
SG
1524static inline void
1525__il_free_pages(struct il_priv *il, struct page *page)
1526{
1527 __free_pages(page, il->hw_params.rx_page_order);
1528 il->alloc_rxb_page--;
1529}
1530
e7392364
SG
1531static inline void
1532il_free_pages(struct il_priv *il, unsigned long page)
e94a4099
SG
1533{
1534 free_pages(page, il->hw_params.rx_page_order);
1535 il->alloc_rxb_page--;
1536}
be663ab6
WYG
1537
1538#define IWLWIFI_VERSION "in-tree:"
1539#define DRV_COPYRIGHT "Copyright(c) 2003-2011 Intel Corporation"
1540#define DRV_AUTHOR "<ilw@linux.intel.com>"
1541
e2ebc833 1542#define IL_PCI_DEVICE(dev, subdev, cfg) \
be663ab6
WYG
1543 .vendor = PCI_VENDOR_ID_INTEL, .device = (dev), \
1544 .subvendor = PCI_ANY_ID, .subdevice = (subdev), \
1545 .driver_data = (kernel_ulong_t)&(cfg)
1546
1547#define TIME_UNIT 1024
1548
e2ebc833
SG
1549#define IL_SKU_G 0x1
1550#define IL_SKU_A 0x2
1551#define IL_SKU_N 0x8
be663ab6 1552
e2ebc833 1553#define IL_CMD(x) case x: return #x
be663ab6 1554
e94a4099 1555/* Size of one Rx buffer in host DRAM */
e7392364 1556#define IL_RX_BUF_SIZE_3K (3 * 1000) /* 3945 only */
e94a4099
SG
1557#define IL_RX_BUF_SIZE_4K (4 * 1024)
1558#define IL_RX_BUF_SIZE_8K (8 * 1024)
1559
e2ebc833 1560struct il_hcmd_ops {
83007196
SG
1561 int (*rxon_assoc) (struct il_priv *il);
1562 int (*commit_rxon) (struct il_priv *il);
1563 void (*set_rxon_chain) (struct il_priv *il);
be663ab6
WYG
1564};
1565
e2ebc833 1566struct il_hcmd_utils_ops {
e7392364 1567 u16(*get_hcmd_size) (u8 cmd_id, u16 len);
1722f8e1
SG
1568 u16(*build_addsta_hcmd) (const struct il_addsta_cmd *cmd, u8 *data);
1569 int (*request_scan) (struct il_priv *il, struct ieee80211_vif *vif);
1570 void (*post_scan) (struct il_priv *il);
be663ab6
WYG
1571};
1572
e2ebc833 1573struct il_apm_ops {
1722f8e1
SG
1574 int (*init) (struct il_priv *il);
1575 void (*config) (struct il_priv *il);
be663ab6
WYG
1576};
1577
9b5e2f46 1578#ifdef CONFIG_IWLEGACY_DEBUGFS
e2ebc833 1579struct il_debugfs_ops {
1722f8e1
SG
1580 ssize_t(*rx_stats_read) (struct file *file, char __user *user_buf,
1581 size_t count, loff_t *ppos);
1582 ssize_t(*tx_stats_read) (struct file *file, char __user *user_buf,
1583 size_t count, loff_t *ppos);
1584 ssize_t(*general_stats_read) (struct file *file,
1585 char __user *user_buf, size_t count,
1586 loff_t *ppos);
be663ab6 1587};
9b5e2f46 1588#endif
be663ab6 1589
e2ebc833 1590struct il_temp_ops {
1722f8e1 1591 void (*temperature) (struct il_priv *il);
be663ab6
WYG
1592};
1593
e2ebc833 1594struct il_lib_ops {
be663ab6 1595 /* set hw dependent parameters */
1722f8e1 1596 int (*set_hw_params) (struct il_priv *il);
be663ab6 1597 /* Handling TX */
1722f8e1
SG
1598 void (*txq_update_byte_cnt_tbl) (struct il_priv *il,
1599 struct il_tx_queue *txq,
e7392364 1600 u16 byte_cnt);
1722f8e1
SG
1601 int (*txq_attach_buf_to_tfd) (struct il_priv *il,
1602 struct il_tx_queue *txq, dma_addr_t addr,
e7392364 1603 u16 len, u8 reset, u8 pad);
1722f8e1
SG
1604 void (*txq_free_tfd) (struct il_priv *il, struct il_tx_queue *txq);
1605 int (*txq_init) (struct il_priv *il, struct il_tx_queue *txq);
be663ab6 1606 /* setup Rx handler */
1722f8e1 1607 void (*handler_setup) (struct il_priv *il);
be663ab6 1608 /* alive notification after init uCode load */
1722f8e1 1609 void (*init_alive_start) (struct il_priv *il);
be663ab6 1610 /* check validity of rtc data address */
e7392364 1611 int (*is_valid_rtc_data_addr) (u32 addr);
be663ab6 1612 /* 1st ucode load */
1722f8e1 1613 int (*load_ucode) (struct il_priv *il);
1ba2f121 1614
1722f8e1
SG
1615 void (*dump_nic_error_log) (struct il_priv *il);
1616 int (*dump_fh) (struct il_priv *il, char **buf, bool display);
1617 int (*set_channel_switch) (struct il_priv *il,
1618 struct ieee80211_channel_switch *ch_switch);
be663ab6 1619 /* power management */
e2ebc833 1620 struct il_apm_ops apm_ops;
be663ab6
WYG
1621
1622 /* power */
1722f8e1
SG
1623 int (*send_tx_power) (struct il_priv *il);
1624 void (*update_chain_flags) (struct il_priv *il);
be663ab6 1625
47ef694d 1626 /* eeprom operations */
e2ebc833 1627 struct il_eeprom_ops eeprom_ops;
be663ab6
WYG
1628
1629 /* temperature */
e2ebc833 1630 struct il_temp_ops temp_ops;
be663ab6 1631
9b5e2f46 1632#ifdef CONFIG_IWLEGACY_DEBUGFS
e2ebc833 1633 struct il_debugfs_ops debugfs_ops;
9b5e2f46 1634#endif
be663ab6
WYG
1635
1636};
1637
e2ebc833 1638struct il_led_ops {
1722f8e1 1639 int (*cmd) (struct il_priv *il, struct il_led_cmd *led_cmd);
be663ab6
WYG
1640};
1641
e2ebc833 1642struct il_legacy_ops {
1722f8e1
SG
1643 void (*post_associate) (struct il_priv *il);
1644 void (*config_ap) (struct il_priv *il);
be663ab6 1645 /* station management */
1722f8e1
SG
1646 int (*update_bcast_stations) (struct il_priv *il);
1647 int (*manage_ibss_station) (struct il_priv *il,
1648 struct ieee80211_vif *vif, bool add);
be663ab6
WYG
1649};
1650
e2ebc833
SG
1651struct il_ops {
1652 const struct il_lib_ops *lib;
1653 const struct il_hcmd_ops *hcmd;
1654 const struct il_hcmd_utils_ops *utils;
1655 const struct il_led_ops *led;
1656 const struct il_nic_ops *nic;
1657 const struct il_legacy_ops *legacy;
be663ab6
WYG
1658};
1659
e2ebc833 1660struct il_mod_params {
be663ab6
WYG
1661 int sw_crypto; /* def: 0 = using hardware encryption */
1662 int disable_hw_scan; /* def: 0 = use h/w scan */
1663 int num_of_queues; /* def: HW dependent */
1664 int disable_11n; /* def: 0 = 11n capabilities enabled */
1665 int amsdu_size_8K; /* def: 1 = enable 8K amsdu size */
e7392364 1666 int antenna; /* def: 0 = both antennas (use diversity) */
be663ab6
WYG
1667 int restart_fw; /* def: 1 = restart firmware */
1668};
1669
1670/*
1671 * @led_compensation: compensate on the led on/off time per HW according
1672 * to the deviation to achieve the desired led frequency.
47ef694d 1673 * The detail algorithm is described in common.c
be663ab6 1674 * @chain_noise_num_beacons: number of beacons used to compute chain noise
be663ab6
WYG
1675 * @wd_timeout: TX queues watchdog timeout
1676 * @temperature_kelvin: temperature report by uCode in kelvin
be663ab6
WYG
1677 * @ucode_tracing: support ucode continuous tracing
1678 * @sensitivity_calib_by_driver: driver has the capability to perform
1679 * sensitivity calibration operation
1680 * @chain_noise_calib_by_driver: driver has the capability to perform
1681 * chain noise calibration operation
1682 */
e2ebc833 1683struct il_base_params {
be663ab6
WYG
1684};
1685
47ef694d
SG
1686#define IL_LED_SOLID 11
1687#define IL_DEF_LED_INTRVL cpu_to_le32(1000)
1688
1689#define IL_LED_ACTIVITY (0<<1)
1690#define IL_LED_LINK (1<<1)
1691
1692/*
1693 * LED mode
1694 * IL_LED_DEFAULT: use device default
1695 * IL_LED_RF_STATE: turn LED on/off based on RF state
1696 * LED ON = RF ON
1697 * LED OFF = RF OFF
1698 * IL_LED_BLINK: adjust led blink rate based on blink table
1699 */
1700enum il_led_mode {
1701 IL_LED_DEFAULT,
1702 IL_LED_RF_STATE,
1703 IL_LED_BLINK,
1704};
1705
1706void il_leds_init(struct il_priv *il);
1707void il_leds_exit(struct il_priv *il);
1708
be663ab6 1709/**
e2ebc833 1710 * struct il_cfg
be663ab6
WYG
1711 * @fw_name_pre: Firmware filename prefix. The api version and extension
1712 * (.ucode) will be added to filename before loading from disk. The
1713 * filename is constructed as fw_name_pre<api>.ucode.
1714 * @ucode_api_max: Highest version of uCode API supported by driver.
1715 * @ucode_api_min: Lowest version of uCode API supported by driver.
1716 * @scan_antennas: available antenna for scan operation
1717 * @led_mode: 0=blinking, 1=On(RF On)/Off(RF Off)
1718 *
1719 * We enable the driver to be backward compatible wrt API version. The
1720 * driver specifies which APIs it supports (with @ucode_api_max being the
1721 * highest and @ucode_api_min the lowest). Firmware will only be loaded if
1722 * it has a supported API version. The firmware's API version will be
e2ebc833 1723 * stored in @il_priv, enabling the driver to make runtime changes based
be663ab6
WYG
1724 * on firmware version used.
1725 *
1726 * For example,
46bc8d4b 1727 * if (IL_UCODE_API(il->ucode_ver) >= 2) {
be663ab6
WYG
1728 * Driver interacts with Firmware API version >= 2.
1729 * } else {
1730 * Driver interacts with Firmware API version 1.
1731 * }
1732 *
1733 * The ideal usage of this infrastructure is to treat a new ucode API
1734 * release as a new hardware revision. That is, through utilizing the
e2ebc833 1735 * il_hcmd_utils_ops etc. we accommodate different command structures
be663ab6
WYG
1736 * and flows between hardware versions as well as their API
1737 * versions.
1738 *
1739 */
e2ebc833 1740struct il_cfg {
be663ab6
WYG
1741 /* params specific to an individual device within a device family */
1742 const char *name;
1743 const char *fw_name_pre;
1744 const unsigned int ucode_api_max;
1745 const unsigned int ucode_api_min;
e7392364
SG
1746 u8 valid_tx_ant;
1747 u8 valid_rx_ant;
be663ab6 1748 unsigned int sku;
e7392364
SG
1749 u16 eeprom_ver;
1750 u16 eeprom_calib_ver;
be663ab6 1751 /* module based parameters which can be set from modprobe cmd */
e2ebc833 1752 const struct il_mod_params *mod_params;
be663ab6 1753 /* params not likely to change within a device family */
e2ebc833 1754 struct il_base_params *base_params;
be663ab6
WYG
1755 /* params likely to change within a device family */
1756 u8 scan_rx_antennas[IEEE80211_NUM_BANDS];
e2ebc833 1757 enum il_led_mode led_mode;
89ef1ed2
SG
1758
1759 int eeprom_size;
1760 int num_of_queues; /* def: HW dependent */
1761 int num_of_ampdu_queues; /* def: HW dependent */
1762 /* for il_apm_init() */
1763 u32 pll_cfg_val;
1764 bool set_l0s;
1765 bool use_bsm;
1766
1767 u16 led_compensation;
1768 int chain_noise_num_beacons;
1769 unsigned int wd_timeout;
1770 bool temperature_kelvin;
1771 const bool ucode_tracing;
1772 const bool sensitivity_calib_by_driver;
1773 const bool chain_noise_calib_by_driver;
be663ab6
WYG
1774};
1775
1776/***************************
1777 * L i b *
1778 ***************************/
1779
e7392364
SG
1780int il_mac_conf_tx(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1781 u16 queue, const struct ieee80211_tx_queue_params *params);
e2ebc833 1782int il_mac_tx_last_beacon(struct ieee80211_hw *hw);
e7392364 1783
83007196
SG
1784void il_set_rxon_hwcrypto(struct il_priv *il, int hw_decrypt);
1785int il_check_rxon_cmd(struct il_priv *il);
1786int il_full_rxon_required(struct il_priv *il);
1787int il_set_rxon_channel(struct il_priv *il, struct ieee80211_channel *ch);
1788void il_set_flags_for_band(struct il_priv *il, enum ieee80211_band band,
1789 struct ieee80211_vif *vif);
e7392364
SG
1790u8 il_get_single_channel_number(struct il_priv *il, enum ieee80211_band band);
1791void il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf);
83007196 1792bool il_is_ht40_tx_allowed(struct il_priv *il,
e7392364 1793 struct ieee80211_sta_ht_cap *ht_cap);
83007196 1794void il_connection_init_rx_config(struct il_priv *il);
46bc8d4b 1795void il_set_rate(struct il_priv *il);
e7392364
SG
1796int il_set_decrypted_flag(struct il_priv *il, struct ieee80211_hdr *hdr,
1797 u32 decrypt_res, struct ieee80211_rx_status *stats);
46bc8d4b 1798void il_irq_handle_error(struct il_priv *il);
e7392364 1799int il_mac_add_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
e2ebc833 1800void il_mac_remove_interface(struct ieee80211_hw *hw,
e7392364
SG
1801 struct ieee80211_vif *vif);
1802int il_mac_change_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1803 enum nl80211_iftype newtype, bool newp2p);
46bc8d4b
SG
1804int il_alloc_txq_mem(struct il_priv *il);
1805void il_txq_mem(struct il_priv *il);
be663ab6 1806
d3175167 1807#ifdef CONFIG_IWLEGACY_DEBUGFS
46bc8d4b
SG
1808int il_alloc_traffic_mem(struct il_priv *il);
1809void il_free_traffic_mem(struct il_priv *il);
1810void il_reset_traffic_log(struct il_priv *il);
e7392364
SG
1811void il_dbg_log_tx_data_frame(struct il_priv *il, u16 length,
1812 struct ieee80211_hdr *header);
1813void il_dbg_log_rx_data_frame(struct il_priv *il, u16 length,
1814 struct ieee80211_hdr *header);
e2ebc833
SG
1815const char *il_get_mgmt_string(int cmd);
1816const char *il_get_ctrl_string(int cmd);
46bc8d4b 1817void il_clear_traffic_stats(struct il_priv *il);
e7392364 1818void il_update_stats(struct il_priv *il, bool is_tx, __le16 fc, u16 len);
be663ab6 1819#else
e7392364
SG
1820static inline int
1821il_alloc_traffic_mem(struct il_priv *il)
be663ab6
WYG
1822{
1823 return 0;
1824}
e7392364
SG
1825
1826static inline void
1827il_free_traffic_mem(struct il_priv *il)
be663ab6
WYG
1828{
1829}
e7392364
SG
1830
1831static inline void
1832il_reset_traffic_log(struct il_priv *il)
be663ab6
WYG
1833{
1834}
e7392364
SG
1835
1836static inline void
1837il_dbg_log_tx_data_frame(struct il_priv *il, u16 length,
1838 struct ieee80211_hdr *header)
be663ab6
WYG
1839{
1840}
e7392364
SG
1841
1842static inline void
1843il_dbg_log_rx_data_frame(struct il_priv *il, u16 length,
1844 struct ieee80211_hdr *header)
be663ab6
WYG
1845{
1846}
e7392364
SG
1847
1848static inline void
1849il_update_stats(struct il_priv *il, bool is_tx, __le16 fc, u16 len)
be663ab6
WYG
1850{
1851}
1852#endif
1853/*****************************************************
1854 * RX handlers.
1855 * **************************************************/
e7392364
SG
1856void il_hdl_pm_sleep(struct il_priv *il, struct il_rx_buf *rxb);
1857void il_hdl_pm_debug_stats(struct il_priv *il, struct il_rx_buf *rxb);
1858void il_hdl_error(struct il_priv *il, struct il_rx_buf *rxb);
be663ab6
WYG
1859
1860/*****************************************************
1861* RX
1862******************************************************/
46bc8d4b
SG
1863void il_cmd_queue_unmap(struct il_priv *il);
1864void il_cmd_queue_free(struct il_priv *il);
1865int il_rx_queue_alloc(struct il_priv *il);
e7392364 1866void il_rx_queue_update_write_ptr(struct il_priv *il, struct il_rx_queue *q);
e2ebc833 1867int il_rx_queue_space(const struct il_rx_queue *q);
e7392364 1868void il_tx_cmd_complete(struct il_priv *il, struct il_rx_buf *rxb);
be663ab6 1869/* Handlers */
e7392364
SG
1870void il_hdl_spectrum_measurement(struct il_priv *il, struct il_rx_buf *rxb);
1871void il_recover_from_stats(struct il_priv *il, struct il_rx_pkt *pkt);
46bc8d4b 1872void il_chswitch_done(struct il_priv *il, bool is_success);
d2dfb33e 1873void il_hdl_csa(struct il_priv *il, struct il_rx_buf *rxb);
be663ab6
WYG
1874
1875/* TX helpers */
1876
1877/*****************************************************
1878* TX
1879******************************************************/
e7392364
SG
1880void il_txq_update_write_ptr(struct il_priv *il, struct il_tx_queue *txq);
1881int il_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq, int slots_num,
1882 u32 txq_id);
1883void il_tx_queue_reset(struct il_priv *il, struct il_tx_queue *txq,
1884 int slots_num, u32 txq_id);
46bc8d4b
SG
1885void il_tx_queue_unmap(struct il_priv *il, int txq_id);
1886void il_tx_queue_free(struct il_priv *il, int txq_id);
1887void il_setup_watchdog(struct il_priv *il);
be663ab6
WYG
1888/*****************************************************
1889 * TX power
1890 ****************************************************/
46bc8d4b 1891int il_set_tx_power(struct il_priv *il, s8 tx_power, bool force);
be663ab6
WYG
1892
1893/*******************************************************************************
1894 * Rate
1895 ******************************************************************************/
1896
83007196 1897u8 il_get_lowest_plcp(struct il_priv *il);
be663ab6
WYG
1898
1899/*******************************************************************************
1900 * Scanning
1901 ******************************************************************************/
46bc8d4b
SG
1902void il_init_scan_params(struct il_priv *il);
1903int il_scan_cancel(struct il_priv *il);
1904int il_scan_cancel_timeout(struct il_priv *il, unsigned long ms);
1905void il_force_scan_end(struct il_priv *il);
e7392364
SG
1906int il_mac_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1907 struct cfg80211_scan_request *req);
46bc8d4b
SG
1908void il_internal_short_hw_scan(struct il_priv *il);
1909int il_force_reset(struct il_priv *il, bool external);
e7392364 1910u16 il_fill_probe_req(struct il_priv *il, struct ieee80211_mgmt *frame,
1722f8e1 1911 const u8 *ta, const u8 *ie, int ie_len, int left);
46bc8d4b 1912void il_setup_rx_scan_handlers(struct il_priv *il);
e7392364
SG
1913u16 il_get_active_dwell_time(struct il_priv *il, enum ieee80211_band band,
1914 u8 n_probes);
1915u16 il_get_passive_dwell_time(struct il_priv *il, enum ieee80211_band band,
1916 struct ieee80211_vif *vif);
46bc8d4b
SG
1917void il_setup_scan_deferred_work(struct il_priv *il);
1918void il_cancel_scan_deferred_work(struct il_priv *il);
be663ab6
WYG
1919
1920/* For faster active scanning, scan will move to the next channel if fewer than
1921 * PLCP_QUIET_THRESH packets are heard on this channel within
1922 * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
1923 * time if it's a quiet channel (nothing responded to our probe, and there's
1924 * no other traffic).
1925 * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
e7392364
SG
1926#define IL_ACTIVE_QUIET_TIME cpu_to_le16(10) /* msec */
1927#define IL_PLCP_QUIET_THRESH cpu_to_le16(1) /* packets */
be663ab6 1928
e2ebc833 1929#define IL_SCAN_CHECK_WATCHDOG (HZ * 7)
be663ab6
WYG
1930
1931/*****************************************************
1932 * S e n d i n g H o s t C o m m a n d s *
1933 *****************************************************/
1934
e2ebc833 1935const char *il_get_cmd_string(u8 cmd);
e7392364 1936int __must_check il_send_cmd_sync(struct il_priv *il, struct il_host_cmd *cmd);
46bc8d4b 1937int il_send_cmd(struct il_priv *il, struct il_host_cmd *cmd);
e7392364
SG
1938int __must_check il_send_cmd_pdu(struct il_priv *il, u8 id, u16 len,
1939 const void *data);
1940int il_send_cmd_pdu_async(struct il_priv *il, u8 id, u16 len, const void *data,
1722f8e1
SG
1941 void (*callback) (struct il_priv *il,
1942 struct il_device_cmd *cmd,
1943 struct il_rx_pkt *pkt));
be663ab6 1944
46bc8d4b 1945int il_enqueue_hcmd(struct il_priv *il, struct il_host_cmd *cmd);
be663ab6 1946
be663ab6
WYG
1947/*****************************************************
1948 * PCI *
1949 *****************************************************/
1950
e7392364
SG
1951static inline u16
1952il_pcie_link_ctl(struct il_priv *il)
be663ab6
WYG
1953{
1954 int pos;
1955 u16 pci_lnk_ctl;
46bc8d4b
SG
1956 pos = pci_pcie_cap(il->pci_dev);
1957 pci_read_config_word(il->pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
be663ab6
WYG
1958 return pci_lnk_ctl;
1959}
1960
e2ebc833 1961void il_bg_watchdog(unsigned long data);
e7392364
SG
1962u32 il_usecs_to_beacons(struct il_priv *il, u32 usec, u32 beacon_interval);
1963__le32 il_add_beacon_time(struct il_priv *il, u32 base, u32 addon,
1964 u32 beacon_interval);
be663ab6
WYG
1965
1966#ifdef CONFIG_PM
e2ebc833
SG
1967int il_pci_suspend(struct device *device);
1968int il_pci_resume(struct device *device);
1969extern const struct dev_pm_ops il_pm_ops;
be663ab6 1970
e2ebc833 1971#define IL_LEGACY_PM_OPS (&il_pm_ops)
be663ab6
WYG
1972
1973#else /* !CONFIG_PM */
1974
e2ebc833 1975#define IL_LEGACY_PM_OPS NULL
be663ab6
WYG
1976
1977#endif /* !CONFIG_PM */
1978
1979/*****************************************************
1980* Error Handling Debugging
1981******************************************************/
46bc8d4b 1982void il4965_dump_nic_error_log(struct il_priv *il);
d3175167 1983#ifdef CONFIG_IWLEGACY_DEBUG
83007196 1984void il_print_rx_config_cmd(struct il_priv *il);
be663ab6 1985#else
e7392364 1986static inline void
83007196 1987il_print_rx_config_cmd(struct il_priv *il)
be663ab6
WYG
1988{
1989}
1990#endif
1991
46bc8d4b 1992void il_clear_isr_stats(struct il_priv *il);
be663ab6
WYG
1993
1994/*****************************************************
1995* GEOS
1996******************************************************/
46bc8d4b
SG
1997int il_init_geos(struct il_priv *il);
1998void il_free_geos(struct il_priv *il);
be663ab6
WYG
1999
2000/*************** DRIVER STATUS FUNCTIONS *****/
2001
a6766ccd
SG
2002#define S_HCMD_ACTIVE 0 /* host command in progress */
2003/* 1 is unused (used to be S_HCMD_SYNC_ACTIVE) */
2004#define S_INT_ENABLED 2
2005#define S_RF_KILL_HW 3
2006#define S_CT_KILL 4
2007#define S_INIT 5
2008#define S_ALIVE 6
2009#define S_READY 7
2010#define S_TEMPERATURE 8
2011#define S_GEO_CONFIGURED 9
2012#define S_EXIT_PENDING 10
db7746f7 2013#define S_STATS 12
a6766ccd
SG
2014#define S_SCANNING 13
2015#define S_SCAN_ABORTING 14
2016#define S_SCAN_HW 15
2017#define S_POWER_PMI 16
2018#define S_FW_ERROR 17
2019#define S_CHANNEL_SWITCH_PENDING 18
be663ab6 2020
e7392364
SG
2021static inline int
2022il_is_ready(struct il_priv *il)
be663ab6
WYG
2023{
2024 /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
2025 * set but EXIT_PENDING is not */
a6766ccd 2026 return test_bit(S_READY, &il->status) &&
e7392364
SG
2027 test_bit(S_GEO_CONFIGURED, &il->status) &&
2028 !test_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
2029}
2030
e7392364
SG
2031static inline int
2032il_is_alive(struct il_priv *il)
be663ab6 2033{
a6766ccd 2034 return test_bit(S_ALIVE, &il->status);
be663ab6
WYG
2035}
2036
e7392364
SG
2037static inline int
2038il_is_init(struct il_priv *il)
be663ab6 2039{
a6766ccd 2040 return test_bit(S_INIT, &il->status);
be663ab6
WYG
2041}
2042
e7392364
SG
2043static inline int
2044il_is_rfkill_hw(struct il_priv *il)
be663ab6 2045{
a6766ccd 2046 return test_bit(S_RF_KILL_HW, &il->status);
be663ab6
WYG
2047}
2048
e7392364
SG
2049static inline int
2050il_is_rfkill(struct il_priv *il)
be663ab6 2051{
46bc8d4b 2052 return il_is_rfkill_hw(il);
be663ab6
WYG
2053}
2054
e7392364
SG
2055static inline int
2056il_is_ctkill(struct il_priv *il)
be663ab6 2057{
a6766ccd 2058 return test_bit(S_CT_KILL, &il->status);
be663ab6
WYG
2059}
2060
e7392364
SG
2061static inline int
2062il_is_ready_rf(struct il_priv *il)
be663ab6
WYG
2063{
2064
46bc8d4b 2065 if (il_is_rfkill(il))
be663ab6
WYG
2066 return 0;
2067
46bc8d4b 2068 return il_is_ready(il);
be663ab6
WYG
2069}
2070
46bc8d4b 2071extern void il_send_bt_config(struct il_priv *il);
e7392364 2072extern int il_send_stats_request(struct il_priv *il, u8 flags, bool clear);
46bc8d4b
SG
2073void il_apm_stop(struct il_priv *il);
2074int il_apm_init(struct il_priv *il);
be663ab6 2075
83007196
SG
2076int il_send_rxon_timing(struct il_priv *il);
2077
e7392364 2078static inline int
83007196 2079il_send_rxon_assoc(struct il_priv *il)
be663ab6 2080{
c39ae9fd 2081 return il->ops->hcmd->rxon_assoc(il);
be663ab6 2082}
e7392364
SG
2083
2084static inline int
83007196 2085il_commit_rxon(struct il_priv *il)
be663ab6 2086{
c39ae9fd 2087 return il->ops->hcmd->commit_rxon(il);
be663ab6 2088}
e7392364
SG
2089
2090static inline const struct ieee80211_supported_band *
2091il_get_hw_mode(struct il_priv *il, enum ieee80211_band band)
be663ab6 2092{
46bc8d4b 2093 return il->hw->wiphy->bands[band];
be663ab6
WYG
2094}
2095
be663ab6 2096/* mac80211 handlers */
e2ebc833 2097int il_mac_config(struct ieee80211_hw *hw, u32 changed);
e7392364
SG
2098void il_mac_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
2099void il_mac_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2100 struct ieee80211_bss_conf *bss_conf, u32 changes);
2101void il_tx_cmd_protection(struct il_priv *il, struct ieee80211_tx_info *info,
1722f8e1 2102 __le16 fc, __le32 *tx_flags);
be663ab6 2103
e2ebc833 2104irqreturn_t il_isr(int irq, void *data);
be663ab6 2105
17d4eca6
SG
2106extern void il_set_bit(struct il_priv *p, u32 r, u32 m);
2107extern void il_clear_bit(struct il_priv *p, u32 r, u32 m);
2108extern int _il_grab_nic_access(struct il_priv *il);
2109extern int _il_poll_bit(struct il_priv *il, u32 addr, u32 bits, u32 mask, int timeout);
2110extern int il_poll_bit(struct il_priv *il, u32 addr, u32 mask, int timeout);
2111extern u32 il_rd_prph(struct il_priv *il, u32 reg);
2112extern void il_wr_prph(struct il_priv *il, u32 addr, u32 val);
2113extern u32 il_read_targ_mem(struct il_priv *il, u32 addr);
2114extern void il_write_targ_mem(struct il_priv *il, u32 addr, u32 val);
e94a4099 2115
e7392364
SG
2116static inline void
2117_il_write8(struct il_priv *il, u32 ofs, u8 val)
e94a4099
SG
2118{
2119 iowrite8(val, il->hw_base + ofs);
2120}
2121#define il_write8(il, ofs, val) _il_write8(il, ofs, val)
2122
e7392364
SG
2123static inline void
2124_il_wr(struct il_priv *il, u32 ofs, u32 val)
e94a4099
SG
2125{
2126 iowrite32(val, il->hw_base + ofs);
2127}
2128
e7392364
SG
2129static inline u32
2130_il_rd(struct il_priv *il, u32 ofs)
e94a4099
SG
2131{
2132 return ioread32(il->hw_base + ofs);
2133}
2134
e94a4099
SG
2135static inline void
2136_il_clear_bit(struct il_priv *il, u32 reg, u32 mask)
2137{
2138 _il_wr(il, reg, _il_rd(il, reg) & ~mask);
2139}
2140
e7392364 2141static inline void
17d4eca6 2142_il_set_bit(struct il_priv *il, u32 reg, u32 mask)
e94a4099 2143{
17d4eca6 2144 _il_wr(il, reg, _il_rd(il, reg) | mask);
e94a4099
SG
2145}
2146
e7392364
SG
2147static inline void
2148_il_release_nic_access(struct il_priv *il)
e94a4099 2149{
e7392364 2150 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
e94a4099
SG
2151}
2152
e7392364
SG
2153static inline u32
2154il_rd(struct il_priv *il, u32 reg)
e94a4099
SG
2155{
2156 u32 value;
2157 unsigned long reg_flags;
2158
2159 spin_lock_irqsave(&il->reg_lock, reg_flags);
2160 _il_grab_nic_access(il);
2161 value = _il_rd(il, reg);
2162 _il_release_nic_access(il);
2163 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2164 return value;
e94a4099
SG
2165}
2166
2167static inline void
2168il_wr(struct il_priv *il, u32 reg, u32 value)
2169{
2170 unsigned long reg_flags;
2171
2172 spin_lock_irqsave(&il->reg_lock, reg_flags);
2173 if (!_il_grab_nic_access(il)) {
2174 _il_wr(il, reg, value);
2175 _il_release_nic_access(il);
2176 }
2177 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2178}
2179
e7392364
SG
2180static inline u32
2181_il_rd_prph(struct il_priv *il, u32 reg)
e94a4099
SG
2182{
2183 _il_wr(il, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
2184 rmb();
2185 return _il_rd(il, HBUS_TARG_PRPH_RDAT);
2186}
2187
e7392364
SG
2188static inline void
2189_il_wr_prph(struct il_priv *il, u32 addr, u32 val)
e94a4099 2190{
e7392364 2191 _il_wr(il, HBUS_TARG_PRPH_WADDR, ((addr & 0x0000FFFF) | (3 << 24)));
e94a4099
SG
2192 wmb();
2193 _il_wr(il, HBUS_TARG_PRPH_WDAT, val);
2194}
2195
e94a4099
SG
2196static inline void
2197il_set_bits_prph(struct il_priv *il, u32 reg, u32 mask)
2198{
2199 unsigned long reg_flags;
2200
2201 spin_lock_irqsave(&il->reg_lock, reg_flags);
2202 _il_grab_nic_access(il);
17d4eca6 2203 _il_wr_prph(il, reg, (_il_rd_prph(il, reg) | mask));
e94a4099
SG
2204 _il_release_nic_access(il);
2205 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2206}
2207
e7392364
SG
2208static inline void
2209il_set_bits_mask_prph(struct il_priv *il, u32 reg, u32 bits, u32 mask)
e94a4099
SG
2210{
2211 unsigned long reg_flags;
2212
2213 spin_lock_irqsave(&il->reg_lock, reg_flags);
2214 _il_grab_nic_access(il);
17d4eca6 2215 _il_wr_prph(il, reg, ((_il_rd_prph(il, reg) & mask) | bits));
e94a4099
SG
2216 _il_release_nic_access(il);
2217 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2218}
2219
e7392364
SG
2220static inline void
2221il_clear_bits_prph(struct il_priv *il, u32 reg, u32 mask)
e94a4099
SG
2222{
2223 unsigned long reg_flags;
2224 u32 val;
2225
2226 spin_lock_irqsave(&il->reg_lock, reg_flags);
2227 _il_grab_nic_access(il);
2228 val = _il_rd_prph(il, reg);
2229 _il_wr_prph(il, reg, (val & ~mask));
2230 _il_release_nic_access(il);
2231 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
2232}
2233
e94a4099
SG
2234#define HW_KEY_DYNAMIC 0
2235#define HW_KEY_DEFAULT 1
2236
e7392364
SG
2237#define IL_STA_DRIVER_ACTIVE BIT(0) /* driver entry is active */
2238#define IL_STA_UCODE_ACTIVE BIT(1) /* ucode entry is active */
2239#define IL_STA_UCODE_INPROGRESS BIT(2) /* ucode entry is in process of
2240 being activated */
2241#define IL_STA_LOCAL BIT(3) /* station state not directed by mac80211;
2242 (this is for the IBSS BSSID stations) */
2243#define IL_STA_BCAST BIT(4) /* this station is the special bcast station */
e94a4099 2244
83007196
SG
2245void il_restore_stations(struct il_priv *il);
2246void il_clear_ucode_stations(struct il_priv *il);
e94a4099
SG
2247void il_dealloc_bcast_stations(struct il_priv *il);
2248int il_get_free_ucode_key_idx(struct il_priv *il);
e7392364 2249int il_send_add_sta(struct il_priv *il, struct il_addsta_cmd *sta, u8 flags);
83007196 2250int il_add_station_common(struct il_priv *il, const u8 *addr, bool is_ap,
1722f8e1 2251 struct ieee80211_sta *sta, u8 *sta_id_r);
e7392364
SG
2252int il_remove_station(struct il_priv *il, const u8 sta_id, const u8 * addr);
2253int il_mac_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2254 struct ieee80211_sta *sta);
2255
83007196
SG
2256u8 il_prep_station(struct il_priv *il, const u8 *addr, bool is_ap,
2257 struct ieee80211_sta *sta);
e7392364 2258
83007196
SG
2259int il_send_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq,
2260 u8 flags, bool init);
e94a4099
SG
2261
2262/**
2263 * il_clear_driver_stations - clear knowledge of all stations from driver
2264 * @il: iwl il struct
2265 *
2266 * This is called during il_down() to make sure that in the case
2267 * we're coming there from a hardware restart mac80211 will be
2268 * able to reconfigure stations -- if we're getting there in the
2269 * normal down flow then the stations will already be cleared.
2270 */
e7392364
SG
2271static inline void
2272il_clear_driver_stations(struct il_priv *il)
e94a4099
SG
2273{
2274 unsigned long flags;
e94a4099
SG
2275
2276 spin_lock_irqsave(&il->sta_lock, flags);
2277 memset(il->stations, 0, sizeof(il->stations));
2278 il->num_stations = 0;
e94a4099 2279 il->ucode_key_table = 0;
e94a4099
SG
2280 spin_unlock_irqrestore(&il->sta_lock, flags);
2281}
2282
e7392364
SG
2283static inline int
2284il_sta_id(struct ieee80211_sta *sta)
e94a4099
SG
2285{
2286 if (WARN_ON(!sta))
2287 return IL_INVALID_STATION;
2288
2289 return ((struct il_station_priv_common *)sta->drv_priv)->sta_id;
2290}
2291
2292/**
2293 * il_sta_id_or_broadcast - return sta_id or broadcast sta
2294 * @il: iwl il
2295 * @context: the current context
2296 * @sta: mac80211 station
2297 *
2298 * In certain circumstances mac80211 passes a station pointer
2299 * that may be %NULL, for example during TX or key setup. In
2300 * that case, we need to use the broadcast station, so this
2301 * inline wraps that pattern.
2302 */
e7392364 2303static inline int
83007196 2304il_sta_id_or_broadcast(struct il_priv *il, struct ieee80211_sta *sta)
e94a4099
SG
2305{
2306 int sta_id;
2307
2308 if (!sta)
b16db50a 2309 return il->hw_params.bcast_id;
e94a4099
SG
2310
2311 sta_id = il_sta_id(sta);
2312
2313 /*
2314 * mac80211 should not be passing a partially
2315 * initialised station!
2316 */
2317 WARN_ON(sta_id == IL_INVALID_STATION);
2318
2319 return sta_id;
2320}
2321
2322/**
2323 * il_queue_inc_wrap - increment queue idx, wrap back to beginning
2324 * @idx -- current idx
2325 * @n_bd -- total number of entries in queue (must be power of 2)
2326 */
e7392364
SG
2327static inline int
2328il_queue_inc_wrap(int idx, int n_bd)
e94a4099
SG
2329{
2330 return ++idx & (n_bd - 1);
2331}
2332
2333/**
2334 * il_queue_dec_wrap - decrement queue idx, wrap back to end
2335 * @idx -- current idx
2336 * @n_bd -- total number of entries in queue (must be power of 2)
2337 */
e7392364
SG
2338static inline int
2339il_queue_dec_wrap(int idx, int n_bd)
e94a4099
SG
2340{
2341 return --idx & (n_bd - 1);
2342}
2343
2344/* TODO: Move fw_desc functions to iwl-pci.ko */
e7392364
SG
2345static inline void
2346il_free_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
e94a4099
SG
2347{
2348 if (desc->v_addr)
e7392364
SG
2349 dma_free_coherent(&pci_dev->dev, desc->len, desc->v_addr,
2350 desc->p_addr);
e94a4099
SG
2351 desc->v_addr = NULL;
2352 desc->len = 0;
2353}
2354
e7392364
SG
2355static inline int
2356il_alloc_fw_desc(struct pci_dev *pci_dev, struct fw_desc *desc)
e94a4099
SG
2357{
2358 if (!desc->len) {
2359 desc->v_addr = NULL;
2360 return -EINVAL;
2361 }
2362
e7392364
SG
2363 desc->v_addr =
2364 dma_alloc_coherent(&pci_dev->dev, desc->len, &desc->p_addr,
2365 GFP_KERNEL);
e94a4099
SG
2366 return (desc->v_addr != NULL) ? 0 : -ENOMEM;
2367}
2368
2369/*
2370 * we have 8 bits used like this:
2371 *
2372 * 7 6 5 4 3 2 1 0
2373 * | | | | | | | |
2374 * | | | | | | +-+-------- AC queue (0-3)
2375 * | | | | | |
2376 * | +-+-+-+-+------------ HW queue ID
2377 * |
2378 * +---------------------- unused
2379 */
2380static inline void
2381il_set_swq_id(struct il_tx_queue *txq, u8 ac, u8 hwq)
2382{
e7392364
SG
2383 BUG_ON(ac > 3); /* only have 2 bits */
2384 BUG_ON(hwq > 31); /* only use 5 bits */
e94a4099
SG
2385
2386 txq->swq_id = (hwq << 2) | ac;
2387}
2388
e7392364
SG
2389static inline void
2390il_wake_queue(struct il_priv *il, struct il_tx_queue *txq)
e94a4099
SG
2391{
2392 u8 queue = txq->swq_id;
2393 u8 ac = queue & 3;
2394 u8 hwq = (queue >> 2) & 0x1f;
2395
2396 if (test_and_clear_bit(hwq, il->queue_stopped))
2397 if (atomic_dec_return(&il->queue_stop_count[ac]) <= 0)
2398 ieee80211_wake_queue(il->hw, ac);
2399}
2400
e7392364
SG
2401static inline void
2402il_stop_queue(struct il_priv *il, struct il_tx_queue *txq)
e94a4099
SG
2403{
2404 u8 queue = txq->swq_id;
2405 u8 ac = queue & 3;
2406 u8 hwq = (queue >> 2) & 0x1f;
2407
2408 if (!test_and_set_bit(hwq, il->queue_stopped))
2409 if (atomic_inc_return(&il->queue_stop_count[ac]) > 0)
2410 ieee80211_stop_queue(il->hw, ac);
2411}
2412
2413#ifdef ieee80211_stop_queue
2414#undef ieee80211_stop_queue
2415#endif
2416
2417#define ieee80211_stop_queue DO_NOT_USE_ieee80211_stop_queue
2418
2419#ifdef ieee80211_wake_queue
2420#undef ieee80211_wake_queue
2421#endif
2422
2423#define ieee80211_wake_queue DO_NOT_USE_ieee80211_wake_queue
2424
e7392364
SG
2425static inline void
2426il_disable_interrupts(struct il_priv *il)
e94a4099
SG
2427{
2428 clear_bit(S_INT_ENABLED, &il->status);
2429
2430 /* disable interrupts from uCode/NIC to host */
2431 _il_wr(il, CSR_INT_MASK, 0x00000000);
2432
2433 /* acknowledge/clear/reset any interrupts still pending
2434 * from uCode or flow handler (Rx/Tx DMA) */
2435 _il_wr(il, CSR_INT, 0xffffffff);
2436 _il_wr(il, CSR_FH_INT_STATUS, 0xffffffff);
e94a4099
SG
2437}
2438
e7392364
SG
2439static inline void
2440il_enable_rfkill_int(struct il_priv *il)
e94a4099 2441{
e94a4099
SG
2442 _il_wr(il, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
2443}
2444
e7392364
SG
2445static inline void
2446il_enable_interrupts(struct il_priv *il)
e94a4099 2447{
e94a4099
SG
2448 set_bit(S_INT_ENABLED, &il->status);
2449 _il_wr(il, CSR_INT_MASK, il->inta_mask);
2450}
2451
2452/**
2453 * il_beacon_time_mask_low - mask of lower 32 bit of beacon time
2454 * @il -- pointer to il_priv data structure
2455 * @tsf_bits -- number of bits need to shift for masking)
2456 */
e7392364
SG
2457static inline u32
2458il_beacon_time_mask_low(struct il_priv *il, u16 tsf_bits)
e94a4099
SG
2459{
2460 return (1 << tsf_bits) - 1;
2461}
2462
2463/**
2464 * il_beacon_time_mask_high - mask of higher 32 bit of beacon time
2465 * @il -- pointer to il_priv data structure
2466 * @tsf_bits -- number of bits need to shift for masking)
2467 */
e7392364
SG
2468static inline u32
2469il_beacon_time_mask_high(struct il_priv *il, u16 tsf_bits)
e94a4099
SG
2470{
2471 return ((1 << (32 - tsf_bits)) - 1) << tsf_bits;
2472}
2473
2474/**
2475 * struct il_rb_status - reseve buffer status host memory mapped FH registers
2476 *
2477 * @closed_rb_num [0:11] - Indicates the idx of the RB which was closed
2478 * @closed_fr_num [0:11] - Indicates the idx of the RX Frame which was closed
2479 * @finished_rb_num [0:11] - Indicates the idx of the current RB
2480 * in which the last frame was written to
2481 * @finished_fr_num [0:11] - Indicates the idx of the RX Frame
2482 * which was transferred
2483 */
2484struct il_rb_status {
2485 __le16 closed_rb_num;
2486 __le16 closed_fr_num;
2487 __le16 finished_rb_num;
2488 __le16 finished_fr_nam;
e7392364 2489 __le32 __unused; /* 3945 only */
e94a4099
SG
2490} __packed;
2491
e94a4099
SG
2492#define TFD_QUEUE_SIZE_MAX (256)
2493#define TFD_QUEUE_SIZE_BC_DUP (64)
2494#define TFD_QUEUE_BC_SIZE (TFD_QUEUE_SIZE_MAX + TFD_QUEUE_SIZE_BC_DUP)
2495#define IL_TX_DMA_MASK DMA_BIT_MASK(36)
2496#define IL_NUM_OF_TBS 20
2497
e7392364
SG
2498static inline u8
2499il_get_dma_hi_addr(dma_addr_t addr)
e94a4099
SG
2500{
2501 return (sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0) & 0xF;
2502}
e7392364 2503
e94a4099
SG
2504/**
2505 * struct il_tfd_tb transmit buffer descriptor within transmit frame descriptor
2506 *
2507 * This structure contains dma address and length of transmission address
2508 *
1722f8e1
SG
2509 * @lo: low [31:0] portion of the dma address of TX buffer every even is
2510 * unaligned on 16 bit boundary
2511 * @hi_n_len: 0-3 [35:32] portion of dma
2512 * 4-15 length of the tx buffer
e94a4099
SG
2513 */
2514struct il_tfd_tb {
2515 __le32 lo;
2516 __le16 hi_n_len;
2517} __packed;
2518
2519/**
2520 * struct il_tfd
2521 *
2522 * Transmit Frame Descriptor (TFD)
2523 *
2524 * @ __reserved1[3] reserved
2525 * @ num_tbs 0-4 number of active tbs
2526 * 5 reserved
2527 * 6-7 padding (not used)
2528 * @ tbs[20] transmit frame buffer descriptors
1722f8e1 2529 * @ __pad padding
e94a4099
SG
2530 *
2531 * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
2532 * Both driver and device share these circular buffers, each of which must be
2533 * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes
2534 *
2535 * Driver must indicate the physical address of the base of each
9a95b370 2536 * circular buffer via the FH49_MEM_CBBC_QUEUE registers.
e94a4099
SG
2537 *
2538 * Each TFD contains pointer/size information for up to 20 data buffers
2539 * in host DRAM. These buffers collectively contain the (one) frame described
2540 * by the TFD. Each buffer must be a single contiguous block of memory within
2541 * itself, but buffers may be scattered in host DRAM. Each buffer has max size
2542 * of (4K - 4). The concatenates all of a TFD's buffers into a single
2543 * Tx frame, up to 8 KBytes in size.
2544 *
2545 * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
2546 */
2547struct il_tfd {
2548 u8 __reserved1[3];
2549 u8 num_tbs;
2550 struct il_tfd_tb tbs[IL_NUM_OF_TBS];
2551 __le32 __pad;
2552} __packed;
2553/* PCI registers */
2554#define PCI_CFG_RETRY_TIMEOUT 0x041
2555
2556/* PCI register values */
2557#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
2558#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
2559
3fbbf9a8 2560struct il_rate_info {
e7392364
SG
2561 u8 plcp; /* uCode API: RATE_6M_PLCP, etc. */
2562 u8 plcp_siso; /* uCode API: RATE_SISO_6M_PLCP, etc. */
2563 u8 plcp_mimo2; /* uCode API: RATE_MIMO2_6M_PLCP, etc. */
2564 u8 ieee; /* MAC header: RATE_6M_IEEE, etc. */
2565 u8 prev_ieee; /* previous rate in IEEE speeds */
2566 u8 next_ieee; /* next rate in IEEE speeds */
2567 u8 prev_rs; /* previous rate used in rs algo */
2568 u8 next_rs; /* next rate used in rs algo */
2569 u8 prev_rs_tgg; /* previous rate used in TGG rs algo */
2570 u8 next_rs_tgg; /* next rate used in TGG rs algo */
3fbbf9a8
SG
2571};
2572
2573struct il3945_rate_info {
2574 u8 plcp; /* uCode API: RATE_6M_PLCP, etc. */
2575 u8 ieee; /* MAC header: RATE_6M_IEEE, etc. */
2576 u8 prev_ieee; /* previous rate in IEEE speeds */
2577 u8 next_ieee; /* next rate in IEEE speeds */
2578 u8 prev_rs; /* previous rate used in rs algo */
2579 u8 next_rs; /* next rate used in rs algo */
2580 u8 prev_rs_tgg; /* previous rate used in TGG rs algo */
2581 u8 next_rs_tgg; /* next rate used in TGG rs algo */
2582 u8 table_rs_idx; /* idx in rate scale table cmd */
2583 u8 prev_table_rs; /* prev in rate table cmd */
2584};
2585
3fbbf9a8
SG
2586/*
2587 * These serve as idxes into
2588 * struct il_rate_info il_rates[RATE_COUNT];
2589 */
2590enum {
2591 RATE_1M_IDX = 0,
2592 RATE_2M_IDX,
2593 RATE_5M_IDX,
2594 RATE_11M_IDX,
2595 RATE_6M_IDX,
2596 RATE_9M_IDX,
2597 RATE_12M_IDX,
2598 RATE_18M_IDX,
2599 RATE_24M_IDX,
2600 RATE_36M_IDX,
2601 RATE_48M_IDX,
2602 RATE_54M_IDX,
2603 RATE_60M_IDX,
2604 RATE_COUNT,
2605 RATE_COUNT_LEGACY = RATE_COUNT - 1, /* Excluding 60M */
2606 RATE_COUNT_3945 = RATE_COUNT - 1,
2607 RATE_INVM_IDX = RATE_COUNT,
2608 RATE_INVALID = RATE_COUNT,
2609};
2610
2611enum {
2612 RATE_6M_IDX_TBL = 0,
2613 RATE_9M_IDX_TBL,
2614 RATE_12M_IDX_TBL,
2615 RATE_18M_IDX_TBL,
2616 RATE_24M_IDX_TBL,
2617 RATE_36M_IDX_TBL,
2618 RATE_48M_IDX_TBL,
2619 RATE_54M_IDX_TBL,
2620 RATE_1M_IDX_TBL,
2621 RATE_2M_IDX_TBL,
2622 RATE_5M_IDX_TBL,
2623 RATE_11M_IDX_TBL,
2624 RATE_INVM_IDX_TBL = RATE_INVM_IDX - 1,
2625};
2626
2627enum {
2628 IL_FIRST_OFDM_RATE = RATE_6M_IDX,
2629 IL39_LAST_OFDM_RATE = RATE_54M_IDX,
2630 IL_LAST_OFDM_RATE = RATE_60M_IDX,
2631 IL_FIRST_CCK_RATE = RATE_1M_IDX,
2632 IL_LAST_CCK_RATE = RATE_11M_IDX,
2633};
2634
2635/* #define vs. enum to keep from defaulting to 'large integer' */
2636#define RATE_6M_MASK (1 << RATE_6M_IDX)
2637#define RATE_9M_MASK (1 << RATE_9M_IDX)
2638#define RATE_12M_MASK (1 << RATE_12M_IDX)
2639#define RATE_18M_MASK (1 << RATE_18M_IDX)
2640#define RATE_24M_MASK (1 << RATE_24M_IDX)
2641#define RATE_36M_MASK (1 << RATE_36M_IDX)
2642#define RATE_48M_MASK (1 << RATE_48M_IDX)
2643#define RATE_54M_MASK (1 << RATE_54M_IDX)
2644#define RATE_60M_MASK (1 << RATE_60M_IDX)
2645#define RATE_1M_MASK (1 << RATE_1M_IDX)
2646#define RATE_2M_MASK (1 << RATE_2M_IDX)
2647#define RATE_5M_MASK (1 << RATE_5M_IDX)
2648#define RATE_11M_MASK (1 << RATE_11M_IDX)
2649
2650/* uCode API values for legacy bit rates, both OFDM and CCK */
2651enum {
e7392364
SG
2652 RATE_6M_PLCP = 13,
2653 RATE_9M_PLCP = 15,
3fbbf9a8
SG
2654 RATE_12M_PLCP = 5,
2655 RATE_18M_PLCP = 7,
2656 RATE_24M_PLCP = 9,
2657 RATE_36M_PLCP = 11,
2658 RATE_48M_PLCP = 1,
2659 RATE_54M_PLCP = 3,
e7392364
SG
2660 RATE_60M_PLCP = 3, /*FIXME:RS:should be removed */
2661 RATE_1M_PLCP = 10,
2662 RATE_2M_PLCP = 20,
2663 RATE_5M_PLCP = 55,
3fbbf9a8 2664 RATE_11M_PLCP = 110,
e7392364 2665 /*FIXME:RS:add RATE_LEGACY_INVM_PLCP = 0, */
3fbbf9a8
SG
2666};
2667
2668/* uCode API values for OFDM high-throughput (HT) bit rates */
2669enum {
2670 RATE_SISO_6M_PLCP = 0,
2671 RATE_SISO_12M_PLCP = 1,
2672 RATE_SISO_18M_PLCP = 2,
2673 RATE_SISO_24M_PLCP = 3,
2674 RATE_SISO_36M_PLCP = 4,
2675 RATE_SISO_48M_PLCP = 5,
2676 RATE_SISO_54M_PLCP = 6,
2677 RATE_SISO_60M_PLCP = 7,
e7392364 2678 RATE_MIMO2_6M_PLCP = 0x8,
3fbbf9a8
SG
2679 RATE_MIMO2_12M_PLCP = 0x9,
2680 RATE_MIMO2_18M_PLCP = 0xa,
2681 RATE_MIMO2_24M_PLCP = 0xb,
2682 RATE_MIMO2_36M_PLCP = 0xc,
2683 RATE_MIMO2_48M_PLCP = 0xd,
2684 RATE_MIMO2_54M_PLCP = 0xe,
2685 RATE_MIMO2_60M_PLCP = 0xf,
2686 RATE_SISO_INVM_PLCP,
2687 RATE_MIMO2_INVM_PLCP = RATE_SISO_INVM_PLCP,
2688};
2689
2690/* MAC header values for bit rates */
2691enum {
e7392364
SG
2692 RATE_6M_IEEE = 12,
2693 RATE_9M_IEEE = 18,
3fbbf9a8
SG
2694 RATE_12M_IEEE = 24,
2695 RATE_18M_IEEE = 36,
2696 RATE_24M_IEEE = 48,
2697 RATE_36M_IEEE = 72,
2698 RATE_48M_IEEE = 96,
2699 RATE_54M_IEEE = 108,
2700 RATE_60M_IEEE = 120,
e7392364
SG
2701 RATE_1M_IEEE = 2,
2702 RATE_2M_IEEE = 4,
2703 RATE_5M_IEEE = 11,
3fbbf9a8
SG
2704 RATE_11M_IEEE = 22,
2705};
2706
2707#define IL_CCK_BASIC_RATES_MASK \
2708 (RATE_1M_MASK | \
2709 RATE_2M_MASK)
2710
2711#define IL_CCK_RATES_MASK \
2712 (IL_CCK_BASIC_RATES_MASK | \
2713 RATE_5M_MASK | \
2714 RATE_11M_MASK)
2715
2716#define IL_OFDM_BASIC_RATES_MASK \
2717 (RATE_6M_MASK | \
2718 RATE_12M_MASK | \
2719 RATE_24M_MASK)
2720
2721#define IL_OFDM_RATES_MASK \
2722 (IL_OFDM_BASIC_RATES_MASK | \
2723 RATE_9M_MASK | \
2724 RATE_18M_MASK | \
2725 RATE_36M_MASK | \
2726 RATE_48M_MASK | \
2727 RATE_54M_MASK)
2728
2729#define IL_BASIC_RATES_MASK \
2730 (IL_OFDM_BASIC_RATES_MASK | \
2731 IL_CCK_BASIC_RATES_MASK)
2732
2733#define RATES_MASK ((1 << RATE_COUNT) - 1)
2734#define RATES_MASK_3945 ((1 << RATE_COUNT_3945) - 1)
2735
2736#define IL_INVALID_VALUE -1
2737
2738#define IL_MIN_RSSI_VAL -100
2739#define IL_MAX_RSSI_VAL 0
2740
2741/* These values specify how many Tx frame attempts before
2742 * searching for a new modulation mode */
2743#define IL_LEGACY_FAILURE_LIMIT 160
2744#define IL_LEGACY_SUCCESS_LIMIT 480
2745#define IL_LEGACY_TBL_COUNT 160
2746
2747#define IL_NONE_LEGACY_FAILURE_LIMIT 400
2748#define IL_NONE_LEGACY_SUCCESS_LIMIT 4500
2749#define IL_NONE_LEGACY_TBL_COUNT 1500
2750
2751/* Success ratio (ACKed / attempted tx frames) values (perfect is 128 * 100) */
2752#define IL_RS_GOOD_RATIO 12800 /* 100% */
2753#define RATE_SCALE_SWITCH 10880 /* 85% */
2754#define RATE_HIGH_TH 10880 /* 85% */
2755#define RATE_INCREASE_TH 6400 /* 50% */
2756#define RATE_DECREASE_TH 1920 /* 15% */
2757
2758/* possible actions when in legacy mode */
2759#define IL_LEGACY_SWITCH_ANTENNA1 0
2760#define IL_LEGACY_SWITCH_ANTENNA2 1
2761#define IL_LEGACY_SWITCH_SISO 2
2762#define IL_LEGACY_SWITCH_MIMO2_AB 3
2763#define IL_LEGACY_SWITCH_MIMO2_AC 4
2764#define IL_LEGACY_SWITCH_MIMO2_BC 5
2765
2766/* possible actions when in siso mode */
2767#define IL_SISO_SWITCH_ANTENNA1 0
2768#define IL_SISO_SWITCH_ANTENNA2 1
2769#define IL_SISO_SWITCH_MIMO2_AB 2
2770#define IL_SISO_SWITCH_MIMO2_AC 3
2771#define IL_SISO_SWITCH_MIMO2_BC 4
2772#define IL_SISO_SWITCH_GI 5
2773
2774/* possible actions when in mimo mode */
2775#define IL_MIMO2_SWITCH_ANTENNA1 0
2776#define IL_MIMO2_SWITCH_ANTENNA2 1
2777#define IL_MIMO2_SWITCH_SISO_A 2
2778#define IL_MIMO2_SWITCH_SISO_B 3
2779#define IL_MIMO2_SWITCH_SISO_C 4
2780#define IL_MIMO2_SWITCH_GI 5
2781
2782#define IL_MAX_SEARCH IL_MIMO2_SWITCH_GI
2783
2784#define IL_ACTION_LIMIT 3 /* # possible actions */
2785
2786#define LQ_SIZE 2 /* 2 mode tables: "Active" and "Search" */
2787
2788/* load per tid defines for A-MPDU activation */
2789#define IL_AGG_TPT_THREHOLD 0
2790#define IL_AGG_LOAD_THRESHOLD 10
2791#define IL_AGG_ALL_TID 0xff
2792#define TID_QUEUE_CELL_SPACING 50 /*mS */
2793#define TID_QUEUE_MAX_SIZE 20
2794#define TID_ROUND_VALUE 5 /* mS */
2795#define TID_MAX_LOAD_COUNT 8
2796
2797#define TID_MAX_TIME_DIFF ((TID_QUEUE_MAX_SIZE - 1) * TID_QUEUE_CELL_SPACING)
2798#define TIME_WRAP_AROUND(x, y) (((y) > (x)) ? (y) - (x) : (0-(x)) + (y))
2799
2800extern const struct il_rate_info il_rates[RATE_COUNT];
2801
2802enum il_table_type {
2803 LQ_NONE,
e7392364 2804 LQ_G, /* legacy types */
3fbbf9a8 2805 LQ_A,
e7392364 2806 LQ_SISO, /* high-throughput types */
3fbbf9a8
SG
2807 LQ_MIMO2,
2808 LQ_MAX,
2809};
2810
2811#define is_legacy(tbl) ((tbl) == LQ_G || (tbl) == LQ_A)
2812#define is_siso(tbl) ((tbl) == LQ_SISO)
2813#define is_mimo2(tbl) ((tbl) == LQ_MIMO2)
2814#define is_mimo(tbl) (is_mimo2(tbl))
2815#define is_Ht(tbl) (is_siso(tbl) || is_mimo(tbl))
2816#define is_a_band(tbl) ((tbl) == LQ_A)
2817#define is_g_and(tbl) ((tbl) == LQ_G)
2818
2819#define ANT_NONE 0x0
2820#define ANT_A BIT(0)
2821#define ANT_B BIT(1)
2822#define ANT_AB (ANT_A | ANT_B)
2823#define ANT_C BIT(2)
2824#define ANT_AC (ANT_A | ANT_C)
2825#define ANT_BC (ANT_B | ANT_C)
2826#define ANT_ABC (ANT_AB | ANT_C)
2827
2828#define IL_MAX_MCS_DISPLAY_SIZE 12
2829
2830struct il_rate_mcs_info {
e7392364
SG
2831 char mbps[IL_MAX_MCS_DISPLAY_SIZE];
2832 char mcs[IL_MAX_MCS_DISPLAY_SIZE];
3fbbf9a8
SG
2833};
2834
2835/**
2836 * struct il_rate_scale_data -- tx success history for one rate
2837 */
2838struct il_rate_scale_data {
2839 u64 data; /* bitmap of successful frames */
2840 s32 success_counter; /* number of frames successful */
2841 s32 success_ratio; /* per-cent * 128 */
2842 s32 counter; /* number of frames attempted */
2843 s32 average_tpt; /* success ratio * expected throughput */
2844 unsigned long stamp;
2845};
2846
2847/**
2848 * struct il_scale_tbl_info -- tx params and success history for all rates
2849 *
2850 * There are two of these in struct il_lq_sta,
2851 * one for "active", and one for "search".
2852 */
2853struct il_scale_tbl_info {
2854 enum il_table_type lq_type;
2855 u8 ant_type;
e7392364
SG
2856 u8 is_SGI; /* 1 = short guard interval */
2857 u8 is_ht40; /* 1 = 40 MHz channel width */
2858 u8 is_dup; /* 1 = duplicated data streams */
2859 u8 action; /* change modulation; IL_[LEGACY/SISO/MIMO]_SWITCH_* */
2860 u8 max_search; /* maximun number of tables we can search */
3fbbf9a8 2861 s32 *expected_tpt; /* throughput metrics; expected_tpt_G, etc. */
e7392364
SG
2862 u32 current_rate; /* rate_n_flags, uCode API format */
2863 struct il_rate_scale_data win[RATE_COUNT]; /* rate histories */
3fbbf9a8
SG
2864};
2865
2866struct il_traffic_load {
2867 unsigned long time_stamp; /* age of the oldest stats */
e7392364 2868 u32 packet_count[TID_QUEUE_MAX_SIZE]; /* packet count in this time
3fbbf9a8 2869 * slice */
e7392364
SG
2870 u32 total; /* total num of packets during the
2871 * last TID_MAX_TIME_DIFF */
2872 u8 queue_count; /* number of queues that has
2873 * been used since the last cleanup */
2874 u8 head; /* start of the circular buffer */
3fbbf9a8
SG
2875};
2876
2877/**
2878 * struct il_lq_sta -- driver's rate scaling ilate structure
2879 *
2880 * Pointer to this gets passed back and forth between driver and mac80211.
2881 */
2882struct il_lq_sta {
2883 u8 active_tbl; /* idx of active table, range 0-1 */
2884 u8 enable_counter; /* indicates HT mode */
2885 u8 stay_in_tbl; /* 1: disallow, 0: allow search for new mode */
2886 u8 search_better_tbl; /* 1: currently trying alternate mode */
2887 s32 last_tpt;
2888
2889 /* The following determine when to search for a new mode */
2890 u32 table_count_limit;
2891 u32 max_failure_limit; /* # failed frames before new search */
2892 u32 max_success_limit; /* # successful frames before new search */
2893 u32 table_count;
2894 u32 total_failed; /* total failed frames, any/all rates */
2895 u32 total_success; /* total successful frames, any/all rates */
2896 u64 flush_timer; /* time staying in mode before new search */
2897
2898 u8 action_counter; /* # mode-switch actions tried */
2899 u8 is_green;
2900 u8 is_dup;
2901 enum ieee80211_band band;
2902
2903 /* The following are bitmaps of rates; RATE_6M_MASK, etc. */
2904 u32 supp_rates;
2905 u16 active_legacy_rate;
2906 u16 active_siso_rate;
2907 u16 active_mimo2_rate;
e7392364 2908 s8 max_rate_idx; /* Max rate set by user */
3fbbf9a8
SG
2909 u8 missed_rate_counter;
2910
2911 struct il_link_quality_cmd lq;
e7392364 2912 struct il_scale_tbl_info lq_info[LQ_SIZE]; /* "active", "search" */
3fbbf9a8
SG
2913 struct il_traffic_load load[TID_MAX_LOAD_COUNT];
2914 u8 tx_agg_tid_en;
2915#ifdef CONFIG_MAC80211_DEBUGFS
2916 struct dentry *rs_sta_dbgfs_scale_table_file;
2917 struct dentry *rs_sta_dbgfs_stats_table_file;
2918 struct dentry *rs_sta_dbgfs_rate_scale_data_file;
2919 struct dentry *rs_sta_dbgfs_tx_agg_tid_en_file;
2920 u32 dbg_fixed_rate;
2921#endif
2922 struct il_priv *drv;
2923
2924 /* used to be in sta_info */
2925 int last_txrate_idx;
2926 /* last tx rate_n_flags */
2927 u32 last_rate_n_flags;
2928 /* packets destined for this STA are aggregated */
2929 u8 is_agg;
2930};
2931
2932/*
2933 * il_station_priv: Driver's ilate station information
2934 *
2935 * When mac80211 creates a station it reserves some space (hw->sta_data_size)
2936 * in the structure for use by driver. This structure is places in that
2937 * space.
2938 *
2939 * The common struct MUST be first because it is shared between
2940 * 3945 and 4965!
2941 */
2942struct il_station_priv {
2943 struct il_station_priv_common common;
2944 struct il_lq_sta lq_sta;
2945 atomic_t pending_frames;
2946 bool client;
2947 bool asleep;
2948};
2949
e7392364
SG
2950static inline u8
2951il4965_num_of_ant(u8 m)
3fbbf9a8
SG
2952{
2953 return !!(m & ANT_A) + !!(m & ANT_B) + !!(m & ANT_C);
2954}
2955
e7392364
SG
2956static inline u8
2957il4965_first_antenna(u8 mask)
3fbbf9a8
SG
2958{
2959 if (mask & ANT_A)
2960 return ANT_A;
2961 if (mask & ANT_B)
2962 return ANT_B;
2963 return ANT_C;
2964}
2965
3fbbf9a8
SG
2966/**
2967 * il3945_rate_scale_init - Initialize the rate scale table based on assoc info
2968 *
2969 * The specific throughput table used is based on the type of network
2970 * the associated with, including A, B, G, and G w/ TGG protection
2971 */
2972extern void il3945_rate_scale_init(struct ieee80211_hw *hw, s32 sta_id);
2973
2974/* Initialize station's rate scaling information after adding station */
e7392364
SG
2975extern void il4965_rs_rate_init(struct il_priv *il, struct ieee80211_sta *sta,
2976 u8 sta_id);
2977extern void il3945_rs_rate_init(struct il_priv *il, struct ieee80211_sta *sta,
2978 u8 sta_id);
3fbbf9a8
SG
2979
2980/**
2981 * il_rate_control_register - Register the rate control algorithm callbacks
2982 *
2983 * Since the rate control algorithm is hardware specific, there is no need
2984 * or reason to place it as a stand alone module. The driver can call
2985 * il_rate_control_register in order to register the rate control callbacks
2986 * with the mac80211 subsystem. This should be performed prior to calling
2987 * ieee80211_register_hw
2988 *
2989 */
2990extern int il4965_rate_control_register(void);
2991extern int il3945_rate_control_register(void);
2992
2993/**
2994 * il_rate_control_unregister - Unregister the rate control callbacks
2995 *
2996 * This should be called after calling ieee80211_unregister_hw, but before
2997 * the driver is unloaded.
2998 */
2999extern void il4965_rate_control_unregister(void);
3000extern void il3945_rate_control_unregister(void);
3001
99412002
SG
3002extern int il_power_update_mode(struct il_priv *il, bool force);
3003extern void il_power_initialize(struct il_priv *il);
47ef694d 3004
f02579e3
SG
3005extern u32 il_debug_level;
3006
3007#ifdef CONFIG_IWLEGACY_DEBUG
3008/*
3009 * il_get_debug_level: Return active debug level for device
3010 *
3011 * Using sysfs it is possible to set per device debug level. This debug
3012 * level will be used if set, otherwise the global debug level which can be
3013 * set via module parameter is used.
3014 */
e7392364
SG
3015static inline u32
3016il_get_debug_level(struct il_priv *il)
f02579e3
SG
3017{
3018 if (il->debug_level)
3019 return il->debug_level;
3020 else
3021 return il_debug_level;
3022}
3023#else
e7392364
SG
3024static inline u32
3025il_get_debug_level(struct il_priv *il)
f02579e3
SG
3026{
3027 return il_debug_level;
3028}
3029#endif
3030
3031#define il_print_hex_error(il, p, len) \
3032do { \
3033 print_hex_dump(KERN_ERR, "iwl data: ", \
3034 DUMP_PREFIX_OFFSET, 16, 1, p, len, 1); \
3035} while (0)
3036
3037#ifdef CONFIG_IWLEGACY_DEBUG
3038#define IL_DBG(level, fmt, args...) \
3039do { \
3040 if (il_get_debug_level(il) & level) \
3041 dev_printk(KERN_ERR, &il->hw->wiphy->dev, \
3042 "%c %s " fmt, in_interrupt() ? 'I' : 'U', \
3043 __func__ , ## args); \
3044} while (0)
3045
1722f8e1 3046#define il_print_hex_dump(il, level, p, len) \
f02579e3
SG
3047do { \
3048 if (il_get_debug_level(il) & level) \
3049 print_hex_dump(KERN_DEBUG, "iwl data: ", \
3050 DUMP_PREFIX_OFFSET, 16, 1, p, len, 1); \
3051} while (0)
3052
3053#else
3054#define IL_DBG(level, fmt, args...)
e7392364
SG
3055static inline void
3056il_print_hex_dump(struct il_priv *il, int level, const void *p, u32 len)
3057{
3058}
3059#endif /* CONFIG_IWLEGACY_DEBUG */
f02579e3
SG
3060
3061#ifdef CONFIG_IWLEGACY_DEBUGFS
3062int il_dbgfs_register(struct il_priv *il, const char *name);
3063void il_dbgfs_unregister(struct il_priv *il);
3064#else
3065static inline int
3066il_dbgfs_register(struct il_priv *il, const char *name)
3067{
3068 return 0;
3069}
e7392364
SG
3070
3071static inline void
3072il_dbgfs_unregister(struct il_priv *il)
f02579e3
SG
3073{
3074}
e7392364 3075#endif /* CONFIG_IWLEGACY_DEBUGFS */
f02579e3
SG
3076
3077/*
3078 * To use the debug system:
3079 *
3080 * If you are defining a new debug classification, simply add it to the #define
3081 * list here in the form of
3082 *
3083 * #define IL_DL_xxxx VALUE
3084 *
3085 * where xxxx should be the name of the classification (for example, WEP).
3086 *
3087 * You then need to either add a IL_xxxx_DEBUG() macro definition for your
3088 * classification, or use IL_DBG(IL_DL_xxxx, ...) whenever you want
3089 * to send output to that classification.
3090 *
3091 * The active debug levels can be accessed via files
3092 *
1722f8e1 3093 * /sys/module/iwl4965/parameters/debug
f02579e3 3094 * /sys/module/iwl3945/parameters/debug
1722f8e1 3095 * /sys/class/net/wlan0/device/debug_level
f02579e3
SG
3096 *
3097 * when CONFIG_IWLEGACY_DEBUG=y.
3098 */
3099
3100/* 0x0000000F - 0x00000001 */
3101#define IL_DL_INFO (1 << 0)
3102#define IL_DL_MAC80211 (1 << 1)
3103#define IL_DL_HCMD (1 << 2)
3104#define IL_DL_STATE (1 << 3)
3105/* 0x000000F0 - 0x00000010 */
3106#define IL_DL_MACDUMP (1 << 4)
3107#define IL_DL_HCMD_DUMP (1 << 5)
3108#define IL_DL_EEPROM (1 << 6)
3109#define IL_DL_RADIO (1 << 7)
3110/* 0x00000F00 - 0x00000100 */
3111#define IL_DL_POWER (1 << 8)
3112#define IL_DL_TEMP (1 << 9)
3113#define IL_DL_NOTIF (1 << 10)
3114#define IL_DL_SCAN (1 << 11)
3115/* 0x0000F000 - 0x00001000 */
3116#define IL_DL_ASSOC (1 << 12)
3117#define IL_DL_DROP (1 << 13)
3118#define IL_DL_TXPOWER (1 << 14)
3119#define IL_DL_AP (1 << 15)
3120/* 0x000F0000 - 0x00010000 */
3121#define IL_DL_FW (1 << 16)
3122#define IL_DL_RF_KILL (1 << 17)
3123#define IL_DL_FW_ERRORS (1 << 18)
3124#define IL_DL_LED (1 << 19)
3125/* 0x00F00000 - 0x00100000 */
3126#define IL_DL_RATE (1 << 20)
3127#define IL_DL_CALIB (1 << 21)
3128#define IL_DL_WEP (1 << 22)
3129#define IL_DL_TX (1 << 23)
3130/* 0x0F000000 - 0x01000000 */
3131#define IL_DL_RX (1 << 24)
3132#define IL_DL_ISR (1 << 25)
3133#define IL_DL_HT (1 << 26)
3134/* 0xF0000000 - 0x10000000 */
3135#define IL_DL_11H (1 << 28)
3136#define IL_DL_STATS (1 << 29)
3137#define IL_DL_TX_REPLY (1 << 30)
3138#define IL_DL_QOS (1 << 31)
3139
3140#define D_INFO(f, a...) IL_DBG(IL_DL_INFO, f, ## a)
3141#define D_MAC80211(f, a...) IL_DBG(IL_DL_MAC80211, f, ## a)
3142#define D_MACDUMP(f, a...) IL_DBG(IL_DL_MACDUMP, f, ## a)
3143#define D_TEMP(f, a...) IL_DBG(IL_DL_TEMP, f, ## a)
3144#define D_SCAN(f, a...) IL_DBG(IL_DL_SCAN, f, ## a)
3145#define D_RX(f, a...) IL_DBG(IL_DL_RX, f, ## a)
3146#define D_TX(f, a...) IL_DBG(IL_DL_TX, f, ## a)
3147#define D_ISR(f, a...) IL_DBG(IL_DL_ISR, f, ## a)
3148#define D_LED(f, a...) IL_DBG(IL_DL_LED, f, ## a)
3149#define D_WEP(f, a...) IL_DBG(IL_DL_WEP, f, ## a)
3150#define D_HC(f, a...) IL_DBG(IL_DL_HCMD, f, ## a)
3151#define D_HC_DUMP(f, a...) IL_DBG(IL_DL_HCMD_DUMP, f, ## a)
3152#define D_EEPROM(f, a...) IL_DBG(IL_DL_EEPROM, f, ## a)
3153#define D_CALIB(f, a...) IL_DBG(IL_DL_CALIB, f, ## a)
3154#define D_FW(f, a...) IL_DBG(IL_DL_FW, f, ## a)
3155#define D_RF_KILL(f, a...) IL_DBG(IL_DL_RF_KILL, f, ## a)
3156#define D_DROP(f, a...) IL_DBG(IL_DL_DROP, f, ## a)
3157#define D_AP(f, a...) IL_DBG(IL_DL_AP, f, ## a)
3158#define D_TXPOWER(f, a...) IL_DBG(IL_DL_TXPOWER, f, ## a)
3159#define D_RATE(f, a...) IL_DBG(IL_DL_RATE, f, ## a)
3160#define D_NOTIF(f, a...) IL_DBG(IL_DL_NOTIF, f, ## a)
3161#define D_ASSOC(f, a...) IL_DBG(IL_DL_ASSOC, f, ## a)
3162#define D_HT(f, a...) IL_DBG(IL_DL_HT, f, ## a)
3163#define D_STATS(f, a...) IL_DBG(IL_DL_STATS, f, ## a)
3164#define D_TX_REPLY(f, a...) IL_DBG(IL_DL_TX_REPLY, f, ## a)
3165#define D_QOS(f, a...) IL_DBG(IL_DL_QOS, f, ## a)
3166#define D_RADIO(f, a...) IL_DBG(IL_DL_RADIO, f, ## a)
3167#define D_POWER(f, a...) IL_DBG(IL_DL_POWER, f, ## a)
3168#define D_11H(f, a...) IL_DBG(IL_DL_11H, f, ## a)
3169
e2ebc833 3170#endif /* __il_core_h__ */