]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/wireless/iwlwifi/iwl-trans-pcie.c
iwlwifi: remove duplicate iwlagn_mod_params declaration
[mirror_ubuntu-zesty-kernel.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
c85eb619 71#include "iwl-trans.h"
6238b008 72#include "iwl-shared.h"
c17d0681 73#include "iwl-trans-pcie-int.h"
522376d2
EG
74#include "iwl-csr.h"
75#include "iwl-prph.h"
522376d2 76#include "iwl-eeprom.h"
7a10e3e4 77#include "iwl-agn-hw.h"
6238b008
JB
78/* FIXME: need to abstract out TX command (once we know what it looks like) */
79#include "iwl-commands.h"
c85eb619 80
0439bb62
JB
81#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
82
c6f600fc 83#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 84 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
85 (~(1<<(trans_pcie)->cmd_queue)))
86
5a878bf6 87static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 88{
5a878bf6
EG
89 struct iwl_trans_pcie *trans_pcie =
90 IWL_TRANS_GET_PCIE_TRANS(trans);
91 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 92 struct device *dev = trans->dev;
c85eb619 93
5a878bf6 94 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
95
96 spin_lock_init(&rxq->lock);
c85eb619
EG
97
98 if (WARN_ON(rxq->bd || rxq->rb_stts))
99 return -EINVAL;
100
101 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
102 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
103 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
104 if (!rxq->bd)
105 goto err_bd;
c85eb619
EG
106
107 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
108 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
109 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
110 if (!rxq->rb_stts)
111 goto err_rb_stts;
c85eb619
EG
112
113 return 0;
114
115err_rb_stts:
a0f6b0a2
EG
116 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
117 rxq->bd, rxq->bd_dma);
c85eb619
EG
118 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
119 rxq->bd = NULL;
120err_bd:
121 return -ENOMEM;
122}
123
5a878bf6 124static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 125{
5a878bf6
EG
126 struct iwl_trans_pcie *trans_pcie =
127 IWL_TRANS_GET_PCIE_TRANS(trans);
128 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 129 int i;
c85eb619
EG
130
131 /* Fill the rx_used queue with _all_ of the Rx buffers */
132 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
133 /* In the reset function, these buffers may have been allocated
134 * to an SKB, so we need to unmap and free potential storage */
135 if (rxq->pool[i].page != NULL) {
1042db2a 136 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
b2cf410c 137 PAGE_SIZE << trans_pcie->rx_page_order,
c85eb619 138 DMA_FROM_DEVICE);
790428b6 139 __free_pages(rxq->pool[i].page,
b2cf410c 140 trans_pcie->rx_page_order);
c85eb619
EG
141 rxq->pool[i].page = NULL;
142 }
143 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
144 }
a0f6b0a2
EG
145}
146
fd656935 147static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
148 struct iwl_rx_queue *rxq)
149{
b2cf410c 150 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
151 u32 rb_size;
152 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 153 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 154
b2cf410c 155 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
157 else
158 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
159
160 /* Stop Rx DMA */
1042db2a 161 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
162
163 /* Reset driver's Rx queue write index */
1042db2a 164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
165
166 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 167 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
168 (u32)(rxq->bd_dma >> 8));
169
170 /* Tell device where in DRAM to update its Rx status */
1042db2a 171 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
172 rxq->rb_stts_dma >> 4);
173
174 /* Enable Rx DMA
175 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
176 * the credit mechanism in 5000 HW RX FIFO
177 * Direct rx interrupts to hosts
178 * Rx buffer size 4 or 8k
179 * RB timeout 0x10
180 * 256 RBDs
181 */
1042db2a 182 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
183 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
184 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
185 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
186 rb_size|
187 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
188 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
189
190 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 191 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
192}
193
5a878bf6 194static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 195{
5a878bf6
EG
196 struct iwl_trans_pcie *trans_pcie =
197 IWL_TRANS_GET_PCIE_TRANS(trans);
198 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
199
a0f6b0a2
EG
200 int i, err;
201 unsigned long flags;
202
203 if (!rxq->bd) {
5a878bf6 204 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
205 if (err)
206 return err;
207 }
208
209 spin_lock_irqsave(&rxq->lock, flags);
210 INIT_LIST_HEAD(&rxq->rx_free);
211 INIT_LIST_HEAD(&rxq->rx_used);
212
5a878bf6 213 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
214
215 for (i = 0; i < RX_QUEUE_SIZE; i++)
216 rxq->queue[i] = NULL;
217
218 /* Set us so that we have processed and used all buffers, but have
219 * not restocked the Rx queue with fresh buffers */
220 rxq->read = rxq->write = 0;
221 rxq->write_actual = 0;
222 rxq->free_count = 0;
223 spin_unlock_irqrestore(&rxq->lock, flags);
224
5a878bf6 225 iwlagn_rx_replenish(trans);
ab697a9f 226
fd656935 227 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 228
7b11488f 229 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 230 rxq->need_update = 1;
5a878bf6 231 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 232 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 233
c85eb619
EG
234 return 0;
235}
236
5a878bf6 237static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 238{
5a878bf6
EG
239 struct iwl_trans_pcie *trans_pcie =
240 IWL_TRANS_GET_PCIE_TRANS(trans);
241 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
242
a0f6b0a2
EG
243 unsigned long flags;
244
245 /*if rxq->bd is NULL, it means that nothing has been allocated,
246 * exit now */
247 if (!rxq->bd) {
5a878bf6 248 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
249 return;
250 }
251
252 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 253 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
254 spin_unlock_irqrestore(&rxq->lock, flags);
255
1042db2a 256 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
257 rxq->bd, rxq->bd_dma);
258 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
259 rxq->bd = NULL;
260
261 if (rxq->rb_stts)
1042db2a 262 dma_free_coherent(trans->dev,
a0f6b0a2
EG
263 sizeof(struct iwl_rb_status),
264 rxq->rb_stts, rxq->rb_stts_dma);
265 else
5a878bf6 266 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
267 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
268 rxq->rb_stts = NULL;
269}
270
6d8f6eeb 271static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
272{
273
274 /* stop Rx DMA */
1042db2a
EG
275 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
276 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
277 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
278}
279
6d8f6eeb 280static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
281 struct iwl_dma_ptr *ptr, size_t size)
282{
283 if (WARN_ON(ptr->addr))
284 return -EINVAL;
285
1042db2a 286 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
287 &ptr->dma, GFP_KERNEL);
288 if (!ptr->addr)
289 return -ENOMEM;
290 ptr->size = size;
291 return 0;
292}
293
6d8f6eeb 294static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
295 struct iwl_dma_ptr *ptr)
296{
297 if (unlikely(!ptr->addr))
298 return;
299
1042db2a 300 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
301 memset(ptr, 0, sizeof(*ptr));
302}
303
7c5ba4a8
JB
304static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
305{
306 struct iwl_tx_queue *txq = (void *)data;
307 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
308 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
309
310 spin_lock(&txq->lock);
311 /* check if triggered erroneously */
312 if (txq->q.read_ptr == txq->q.write_ptr) {
313 spin_unlock(&txq->lock);
314 return;
315 }
316 spin_unlock(&txq->lock);
317
318
319 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
320 jiffies_to_msecs(trans_pcie->wd_timeout));
321 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
322 txq->q.read_ptr, txq->q.write_ptr);
323 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
324 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
325 & (TFD_QUEUE_SIZE_MAX - 1),
326 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
327
328 iwl_op_mode_nic_error(trans->op_mode);
329}
330
6d8f6eeb
EG
331static int iwl_trans_txq_alloc(struct iwl_trans *trans,
332 struct iwl_tx_queue *txq, int slots_num,
333 u32 txq_id)
02aca585 334{
ab9e212e 335 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585 336 int i;
c6f600fc 337 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 338
bf8440e6 339 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
340 return -EINVAL;
341
7c5ba4a8
JB
342 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
343 (unsigned long)txq);
344 txq->trans_pcie = trans_pcie;
345
1359ca4f
EG
346 txq->q.n_window = slots_num;
347
bf8440e6
JB
348 txq->entries = kcalloc(slots_num,
349 sizeof(struct iwl_pcie_tx_queue_entry),
350 GFP_KERNEL);
02aca585 351
bf8440e6 352 if (!txq->entries)
02aca585
EG
353 goto error;
354
c6f600fc 355 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 356 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
357 txq->entries[i].cmd =
358 kmalloc(sizeof(struct iwl_device_cmd),
359 GFP_KERNEL);
360 if (!txq->entries[i].cmd)
dfa2bdba
EG
361 goto error;
362 }
02aca585 363
02aca585
EG
364 /* Circular buffer of transmit frame descriptors (TFDs),
365 * shared with device */
1042db2a 366 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 367 &txq->q.dma_addr, GFP_KERNEL);
02aca585 368 if (!txq->tfds) {
6d8f6eeb 369 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
370 goto error;
371 }
372 txq->q.id = txq_id;
373
374 return 0;
375error:
bf8440e6 376 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 377 for (i = 0; i < slots_num; i++)
bf8440e6
JB
378 kfree(txq->entries[i].cmd);
379 kfree(txq->entries);
380 txq->entries = NULL;
02aca585
EG
381
382 return -ENOMEM;
383
384}
385
6d8f6eeb 386static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 387 int slots_num, u32 txq_id)
02aca585
EG
388{
389 int ret;
390
391 txq->need_update = 0;
02aca585 392
02aca585
EG
393 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
394 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
395 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
396
397 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 398 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
399 txq_id);
400 if (ret)
401 return ret;
402
015c15e1
JB
403 spin_lock_init(&txq->lock);
404
02aca585
EG
405 /*
406 * Tell nic where to find circular buffer of Tx Frame Descriptors for
407 * given Tx queue, and enable the DMA channel used for that queue.
408 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 409 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
410 txq->q.dma_addr >> 8);
411
412 return 0;
413}
414
c170b867
EG
415/**
416 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
417 */
6d8f6eeb 418static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 419{
8ad71bef
EG
420 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
421 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 422 struct iwl_queue *q = &txq->q;
39644e9a 423 enum dma_data_direction dma_dir;
c170b867
EG
424
425 if (!q->n_bd)
426 return;
427
39644e9a
EG
428 /* In the command queue, all the TBs are mapped as BIDI
429 * so unmap them as such.
430 */
c6f600fc 431 if (txq_id == trans_pcie->cmd_queue)
39644e9a 432 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 433 else
39644e9a
EG
434 dma_dir = DMA_TO_DEVICE;
435
015c15e1 436 spin_lock_bh(&txq->lock);
c170b867
EG
437 while (q->write_ptr != q->read_ptr) {
438 /* The read_ptr needs to bound by q->n_window */
39644e9a
EG
439 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
440 dma_dir);
c170b867
EG
441 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
442 }
015c15e1 443 spin_unlock_bh(&txq->lock);
c170b867
EG
444}
445
1359ca4f
EG
446/**
447 * iwl_tx_queue_free - Deallocate DMA queue.
448 * @txq: Transmit queue to deallocate.
449 *
450 * Empty queue by removing and destroying all BD's.
451 * Free all buffers.
452 * 0-fill, but do not free "txq" descriptor structure.
453 */
6d8f6eeb 454static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 455{
8ad71bef
EG
456 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
457 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 458 struct device *dev = trans->dev;
1359ca4f
EG
459 int i;
460 if (WARN_ON(!txq))
461 return;
462
6d8f6eeb 463 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
464
465 /* De-alloc array of command/tx buffers */
dfa2bdba 466
c6f600fc 467 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 468 for (i = 0; i < txq->q.n_window; i++)
bf8440e6 469 kfree(txq->entries[i].cmd);
1359ca4f
EG
470
471 /* De-alloc circular buffer of TFDs */
472 if (txq->q.n_bd) {
ab9e212e 473 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
474 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
475 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
476 }
477
bf8440e6
JB
478 kfree(txq->entries);
479 txq->entries = NULL;
1359ca4f 480
7c5ba4a8
JB
481 del_timer_sync(&txq->stuck_timer);
482
1359ca4f
EG
483 /* 0-fill queue descriptor structure */
484 memset(txq, 0, sizeof(*txq));
485}
486
487/**
488 * iwl_trans_tx_free - Free TXQ Context
489 *
490 * Destroy all TX DMA queues and structures
491 */
6d8f6eeb 492static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
493{
494 int txq_id;
8ad71bef 495 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
496
497 /* Tx queues */
8ad71bef 498 if (trans_pcie->txq) {
d6189124 499 for (txq_id = 0;
035f7ff2 500 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 501 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
502 }
503
8ad71bef
EG
504 kfree(trans_pcie->txq);
505 trans_pcie->txq = NULL;
1359ca4f 506
9d6b2cb1 507 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 508
6d8f6eeb 509 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
510}
511
02aca585
EG
512/**
513 * iwl_trans_tx_alloc - allocate TX context
514 * Allocate all Tx DMA structures and initialize them
515 *
516 * @param priv
517 * @return error code
518 */
6d8f6eeb 519static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
520{
521 int ret;
522 int txq_id, slots_num;
8ad71bef 523 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 524
035f7ff2 525 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
526 sizeof(struct iwlagn_scd_bc_tbl);
527
02aca585
EG
528 /*It is not allowed to alloc twice, so warn when this happens.
529 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 530 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
531 ret = -EINVAL;
532 goto error;
533 }
534
6d8f6eeb 535 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 536 scd_bc_tbls_size);
02aca585 537 if (ret) {
6d8f6eeb 538 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
539 goto error;
540 }
541
542 /* Alloc keep-warm buffer */
9d6b2cb1 543 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 544 if (ret) {
6d8f6eeb 545 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
546 goto error;
547 }
548
035f7ff2 549 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 550 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 551 if (!trans_pcie->txq) {
6d8f6eeb 552 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
553 ret = ENOMEM;
554 goto error;
555 }
556
557 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 558 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 559 txq_id++) {
9ba1947a 560 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 561 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
562 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
563 slots_num, txq_id);
02aca585 564 if (ret) {
6d8f6eeb 565 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
566 goto error;
567 }
568 }
569
570 return 0;
571
572error:
ae2c30bf 573 iwl_trans_pcie_tx_free(trans);
02aca585
EG
574
575 return ret;
576}
6d8f6eeb 577static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
578{
579 int ret;
580 int txq_id, slots_num;
581 unsigned long flags;
582 bool alloc = false;
8ad71bef 583 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 584
8ad71bef 585 if (!trans_pcie->txq) {
6d8f6eeb 586 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
587 if (ret)
588 goto error;
589 alloc = true;
590 }
591
7b11488f 592 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
593
594 /* Turn off all Tx DMA fifos */
1042db2a 595 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
596
597 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 598 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 599 trans_pcie->kw.dma >> 4);
02aca585 600
7b11488f 601 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
602
603 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 604 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 605 txq_id++) {
9ba1947a 606 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 607 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
608 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
609 slots_num, txq_id);
02aca585 610 if (ret) {
6d8f6eeb 611 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
612 goto error;
613 }
614 }
615
616 return 0;
617error:
618 /*Upon error, free only if we allocated something */
619 if (alloc)
ae2c30bf 620 iwl_trans_pcie_tx_free(trans);
02aca585
EG
621 return ret;
622}
623
3e10caeb 624static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
625{
626/*
627 * (for documentation purposes)
628 * to set power to V_AUX, do:
629
630 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 631 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
632 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
633 ~APMG_PS_CTRL_MSK_PWR_SRC);
634 */
635
1042db2a 636 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
637 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
638 ~APMG_PS_CTRL_MSK_PWR_SRC);
639}
640
af634bee
EG
641/* PCI registers */
642#define PCI_CFG_RETRY_TIMEOUT 0x041
643#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
644#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
645
646static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
647{
648 int pos;
649 u16 pci_lnk_ctl;
650 struct iwl_trans_pcie *trans_pcie =
651 IWL_TRANS_GET_PCIE_TRANS(trans);
652
653 struct pci_dev *pci_dev = trans_pcie->pci_dev;
654
655 pos = pci_pcie_cap(pci_dev);
656 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
657 return pci_lnk_ctl;
658}
659
660static void iwl_apm_config(struct iwl_trans *trans)
661{
662 /*
663 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
664 * Check if BIOS (or OS) enabled L1-ASPM on this device.
665 * If so (likely), disable L0S, so device moves directly L0->L1;
666 * costs negligible amount of power savings.
667 * If not (unlikely), enable L0S, so there is at least some
668 * power savings, even without L1.
669 */
670 u16 lctl = iwl_pciexp_link_ctrl(trans);
671
672 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
673 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
674 /* L1-ASPM enabled; disable(!) L0S */
675 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
676 dev_printk(KERN_INFO, trans->dev,
677 "L1 Enabled; Disabling L0S\n");
678 } else {
679 /* L1-ASPM disabled; enable(!) L0S */
680 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
681 dev_printk(KERN_INFO, trans->dev,
682 "L1 Disabled; Enabling L0S\n");
683 }
f6d0e9be 684 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
685}
686
a6c684ee
EG
687/*
688 * Start up NIC's basic functionality after it has been reset
689 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
690 * NOTE: This does not load uCode nor start the embedded processor
691 */
692static int iwl_apm_init(struct iwl_trans *trans)
693{
83626404 694 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
695 int ret = 0;
696 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
697
698 /*
699 * Use "set_bit" below rather than "write", to preserve any hardware
700 * bits already set by default after reset.
701 */
702
703 /* Disable L0S exit timer (platform NMI Work/Around) */
704 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
705 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
706
707 /*
708 * Disable L0s without affecting L1;
709 * don't wait for ICH L0s (ICH bug W/A)
710 */
711 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
712 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
713
714 /* Set FH wait threshold to maximum (HW error during stress W/A) */
715 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
716
717 /*
718 * Enable HAP INTA (interrupt from management bus) to
719 * wake device's PCI Express link L1a -> L0s
720 */
721 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
722 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
723
af634bee 724 iwl_apm_config(trans);
a6c684ee
EG
725
726 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 727 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 728 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 729 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
730
731 /*
732 * Set "initialization complete" bit to move adapter from
733 * D0U* --> D0A* (powered-up active) state.
734 */
735 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
736
737 /*
738 * Wait for clock stabilization; once stabilized, access to
739 * device-internal resources is supported, e.g. iwl_write_prph()
740 * and accesses to uCode SRAM.
741 */
742 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
743 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
744 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
745 if (ret < 0) {
746 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
747 goto out;
748 }
749
750 /*
751 * Enable DMA clock and wait for it to stabilize.
752 *
753 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
754 * do not disable clocks. This preserves any hardware bits already
755 * set by default in "CLK_CTRL_REG" after reset.
756 */
757 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
758 udelay(20);
759
760 /* Disable L1-Active */
761 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
762 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
763
83626404 764 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
765
766out:
767 return ret;
768}
769
cc56feb2
EG
770static int iwl_apm_stop_master(struct iwl_trans *trans)
771{
772 int ret = 0;
773
774 /* stop device's busmaster DMA activity */
775 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
776
777 ret = iwl_poll_bit(trans, CSR_RESET,
778 CSR_RESET_REG_FLAG_MASTER_DISABLED,
779 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
780 if (ret)
781 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
782
783 IWL_DEBUG_INFO(trans, "stop master\n");
784
785 return ret;
786}
787
788static void iwl_apm_stop(struct iwl_trans *trans)
789{
83626404 790 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
791 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
792
83626404 793 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
794
795 /* Stop device's DMA activity */
796 iwl_apm_stop_master(trans);
797
798 /* Reset the entire device */
799 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
800
801 udelay(10);
802
803 /*
804 * Clear "initialization complete" bit to move adapter from
805 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
806 */
807 iwl_clear_bit(trans, CSR_GP_CNTRL,
808 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
809}
810
6d8f6eeb 811static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 812{
7b11488f 813 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
814 unsigned long flags;
815
816 /* nic_init */
7b11488f 817 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 818 iwl_apm_init(trans);
392f8b78
EG
819
820 /* Set interrupt coalescing calibration timer to default (512 usecs) */
1042db2a 821 iwl_write8(trans, CSR_INT_COALESCING,
83ed9015 822 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 823
7b11488f 824 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 825
3e10caeb 826 iwl_set_pwr_vmain(trans);
392f8b78 827
ecdb975c 828 iwl_op_mode_nic_config(trans->op_mode);
392f8b78 829
a5916977 830#ifndef CONFIG_IWLWIFI_IDI
392f8b78 831 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 832 iwl_rx_init(trans);
a5916977 833#endif
392f8b78
EG
834
835 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 836 if (iwl_tx_init(trans))
392f8b78
EG
837 return -ENOMEM;
838
035f7ff2 839 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 840 /* enable shadow regs in HW */
1042db2a 841 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
392f8b78
EG
842 0x800FFFFF);
843 }
844
392f8b78
EG
845 return 0;
846}
847
848#define HW_READY_TIMEOUT (50)
849
850/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 851static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
852{
853 int ret;
854
1042db2a 855 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
856 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
857
858 /* See if we got it */
1042db2a 859 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
860 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
861 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
862 HW_READY_TIMEOUT);
863
6d8f6eeb 864 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
865 return ret;
866}
867
868/* Note: returns standard 0/-ERROR code */
ebb7678d 869static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
870{
871 int ret;
872
6d8f6eeb 873 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 874
6d8f6eeb 875 ret = iwl_set_hw_ready(trans);
ebb7678d 876 /* If the card is ready, exit 0 */
392f8b78
EG
877 if (ret >= 0)
878 return 0;
879
880 /* If HW is not ready, prepare the conditions to check again */
1042db2a 881 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
882 CSR_HW_IF_CONFIG_REG_PREPARE);
883
1042db2a 884 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
885 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
887
888 if (ret < 0)
889 return ret;
890
891 /* HW should be ready by now, check again. */
6d8f6eeb 892 ret = iwl_set_hw_ready(trans);
392f8b78
EG
893 if (ret >= 0)
894 return 0;
895 return ret;
896}
897
cf614297
EG
898/*
899 * ucode
900 */
6dfa8d01
DS
901static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
902 const struct fw_desc *section)
cf614297 903{
13df1aab 904 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
905 dma_addr_t phy_addr = section->p_addr;
906 u32 byte_cnt = section->len;
907 u32 dst_addr = section->offset;
cf614297
EG
908 int ret;
909
13df1aab 910 trans_pcie->ucode_write_complete = false;
cf614297
EG
911
912 iwl_write_direct32(trans,
913 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
914 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
915
916 iwl_write_direct32(trans,
917 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
918
919 iwl_write_direct32(trans,
920 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
921 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
922
923 iwl_write_direct32(trans,
924 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
925 (iwl_get_dma_hi_addr(phy_addr)
926 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
927
928 iwl_write_direct32(trans,
929 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
930 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
931 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
932 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
933
934 iwl_write_direct32(trans,
935 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
936 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
937 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
938 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
939
6dfa8d01
DS
940 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
941 section_num);
13df1aab
JB
942 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
943 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 944 if (!ret) {
6dfa8d01
DS
945 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
946 section_num);
cf614297
EG
947 return -ETIMEDOUT;
948 }
949
950 return 0;
951}
952
0692fe41
JB
953static int iwl_load_given_ucode(struct iwl_trans *trans,
954 const struct fw_img *image)
cf614297
EG
955{
956 int ret = 0;
6dfa8d01 957 int i;
cf614297 958
6dfa8d01
DS
959 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
960 if (!image->sec[i].p_addr)
961 break;
cf614297 962
6dfa8d01
DS
963 ret = iwl_load_section(trans, i, &image->sec[i]);
964 if (ret)
965 return ret;
966 }
cf614297
EG
967
968 /* Remove all resets to allow NIC to operate */
969 iwl_write32(trans, CSR_RESET, 0);
970
971 return 0;
972}
973
0692fe41
JB
974static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
975 const struct fw_img *fw)
392f8b78
EG
976{
977 int ret;
c9eec95c 978 bool hw_rfkill;
392f8b78 979
496bab39
JB
980 /* This may fail if AMT took ownership of the device */
981 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 982 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
983 return -EIO;
984 }
985
8c46bb70
EG
986 iwl_enable_rfkill_int(trans);
987
392f8b78 988 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 989 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 990 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 991 if (hw_rfkill)
392f8b78 992 return -ERFKILL;
392f8b78 993
1042db2a 994 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 995
6d8f6eeb 996 ret = iwl_nic_init(trans);
392f8b78 997 if (ret) {
6d8f6eeb 998 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
999 return ret;
1000 }
1001
1002 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1003 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1004 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1005 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1006
1007 /* clear (again), then enable host interrupts */
1042db2a 1008 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1009 iwl_enable_interrupts(trans);
392f8b78
EG
1010
1011 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1012 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1013 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1014
cf614297 1015 /* Load the given image to the HW */
9441b85d 1016 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1017}
1018
b3c2ce13
EG
1019/*
1020 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
7b11488f 1021 * must be called under the irq lock and with MAC access
b3c2ce13 1022 */
6d8f6eeb 1023static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1024{
7b11488f
JB
1025 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1026 IWL_TRANS_GET_PCIE_TRANS(trans);
1027
1028 lockdep_assert_held(&trans_pcie->irq_lock);
1029
1042db2a 1030 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1031}
1032
ed6a3803 1033static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1034{
9eae88fa 1035 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
1036 u32 a;
1037 unsigned long flags;
1038 int i, chan;
1039 u32 reg_val;
1040
7b11488f 1041 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
b3c2ce13 1042
83ed9015 1043 trans_pcie->scd_base_addr =
1042db2a 1044 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1045 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1046 /* reset conext data memory */
105183b1 1047 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1048 a += 4)
1042db2a 1049 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1050 /* reset tx status memory */
105183b1 1051 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1052 a += 4)
1042db2a 1053 iwl_write_targ_mem(trans, a, 0);
105183b1 1054 for (; a < trans_pcie->scd_base_addr +
1745e440 1055 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1056 trans->cfg->base_params->num_of_queues);
d6189124 1057 a += 4)
1042db2a 1058 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1059
1042db2a 1060 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1061 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13
EG
1062
1063 /* Enable DMA channel */
1064 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1065 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
b3c2ce13
EG
1066 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1067 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1068
1069 /* Update FH chicken bits */
1042db2a
EG
1070 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1071 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1072 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1073
1042db2a 1074 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
c6f600fc 1075 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1042db2a 1076 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
b3c2ce13
EG
1077
1078 /* initiate the queues */
035f7ff2 1079 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1042db2a
EG
1080 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1081 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1082 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13 1083 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1042db2a 1084 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13
EG
1085 SCD_CONTEXT_QUEUE_OFFSET(i) +
1086 sizeof(u32),
1087 ((SCD_WIN_SIZE <<
1088 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1089 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1090 ((SCD_FRAME_LIMIT <<
1091 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1092 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1093 }
1094
1042db2a 1095 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
035f7ff2 1096 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
b3c2ce13
EG
1097
1098 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 1099 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13 1100
c6f600fc 1101 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
b3c2ce13 1102
9eae88fa
JB
1103 /* make sure all queue are not stopped/used */
1104 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1105 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
b3c2ce13 1106
9eae88fa
JB
1107 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1108 int fifo = trans_pcie->setup_q_to_fifo[i];
b3c2ce13 1109
9eae88fa 1110 set_bit(i, trans_pcie->queue_used);
b3c2ce13 1111
8ad71bef 1112 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
9eae88fa 1113 fifo, true);
b3c2ce13
EG
1114 }
1115
7b11488f 1116 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b3c2ce13
EG
1117
1118 /* Enable L1-Active */
1042db2a 1119 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
b3c2ce13
EG
1120 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1121}
1122
ed6a3803
EG
1123static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1124{
1125 iwl_reset_ict(trans);
1126 iwl_tx_start(trans);
1127}
1128
c170b867
EG
1129/**
1130 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1131 */
6d8f6eeb 1132static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1133{
c2945f39 1134 int ch, txq_id, ret;
c170b867 1135 unsigned long flags;
8ad71bef 1136 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c170b867
EG
1137
1138 /* Turn off all Tx DMA fifos */
7b11488f 1139 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1140
6d8f6eeb 1141 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1142
1143 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1144 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1145 iwl_write_direct32(trans,
6d8f6eeb 1146 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1147 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
c170b867 1148 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
c2945f39
SG
1149 1000);
1150 if (ret < 0)
6d8f6eeb 1151 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 1152 " DMA channel %d [0x%08x]", ch,
1042db2a 1153 iwl_read_direct32(trans,
6d8f6eeb 1154 FH_TSSR_TX_STATUS_REG));
c170b867 1155 }
7b11488f 1156 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1157
8ad71bef 1158 if (!trans_pcie->txq) {
6d8f6eeb 1159 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
1160 return 0;
1161 }
1162
1163 /* Unmap DMA from host system and free skb's */
035f7ff2 1164 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1165 txq_id++)
6d8f6eeb 1166 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1167
1168 return 0;
1169}
1170
43e58856 1171static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf
EG
1172{
1173 unsigned long flags;
43e58856 1174 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ae2c30bf 1175
43e58856 1176 /* tell the device to stop sending interrupts */
7b11488f 1177 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1178 iwl_disable_interrupts(trans);
7b11488f 1179 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1180
ab6cf8e8 1181 /* device going down, Stop using ICT table */
6d8f6eeb 1182 iwl_disable_ict(trans);
ab6cf8e8
EG
1183
1184 /*
1185 * If a HW restart happens during firmware loading,
1186 * then the firmware loading might call this function
1187 * and later it might be called again due to the
1188 * restart. So don't process again if the device is
1189 * already dead.
1190 */
83626404 1191 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb 1192 iwl_trans_tx_stop(trans);
a5916977 1193#ifndef CONFIG_IWLWIFI_IDI
6d8f6eeb 1194 iwl_trans_rx_stop(trans);
a5916977 1195#endif
ab6cf8e8 1196 /* Power-down device's busmaster DMA clocks */
1042db2a 1197 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1198 APMG_CLK_VAL_DMA_CLK_RQT);
1199 udelay(5);
1200 }
1201
1202 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1203 iwl_clear_bit(trans, CSR_GP_CNTRL,
6d8f6eeb 1204 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1205
1206 /* Stop the device, and put it in low power state */
cc56feb2 1207 iwl_apm_stop(trans);
43e58856
EG
1208
1209 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1210 * Clean again the interrupt here
1211 */
7b11488f 1212 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1213 iwl_disable_interrupts(trans);
7b11488f 1214 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1215
218733cf
EG
1216 iwl_enable_rfkill_int(trans);
1217
43e58856 1218 /* wait to make sure we flush pending tasklet*/
75595536 1219 synchronize_irq(trans_pcie->irq);
43e58856
EG
1220 tasklet_kill(&trans_pcie->irq_tasklet);
1221
1ee158d8
JB
1222 cancel_work_sync(&trans_pcie->rx_replenish);
1223
43e58856 1224 /* stop and reset the on-board processor */
1042db2a 1225 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1226
1227 /* clear all status bits */
1228 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1229 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1230 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1231 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1232}
1233
2dd4f9f7
JB
1234static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1235{
1236 /* let the ucode operate on its own */
1237 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1238 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1239
1240 iwl_disable_interrupts(trans);
1241 iwl_clear_bit(trans, CSR_GP_CNTRL,
1242 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1243}
1244
e13c0c59 1245static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1246 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1247{
e13c0c59
EG
1248 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1249 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1250 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1251 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1252 struct iwl_tx_queue *txq;
1253 struct iwl_queue *q;
47c1b496
EG
1254 dma_addr_t phys_addr = 0;
1255 dma_addr_t txcmd_phys;
1256 dma_addr_t scratch_phys;
1257 u16 len, firstlen, secondlen;
1258 u8 wait_write_ptr = 0;
e13c0c59 1259 __le16 fc = hdr->frame_control;
47c1b496 1260 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1261 u16 __maybe_unused wifi_seq;
47c1b496 1262
8ad71bef 1263 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1264 q = &txq->q;
1265
9eae88fa
JB
1266 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1267 WARN_ON_ONCE(1);
1268 return -EINVAL;
1269 }
015c15e1 1270
9eae88fa 1271 spin_lock(&txq->lock);
631b84c5 1272
47c1b496 1273 /* Set up driver data for this TFD */
bf8440e6
JB
1274 txq->entries[q->write_ptr].skb = skb;
1275 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1276
1277 dev_cmd->hdr.cmd = REPLY_TX;
1278 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1279 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1280
1281 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1282 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1283
1284 /*
1285 * Use the first empty entry in this queue's command buffer array
1286 * to contain the Tx command and MAC header concatenated together
1287 * (payload data will be in another buffer).
1288 * Size of this varies, due to varying MAC header length.
1289 * If end is not dword aligned, we'll have 2 extra bytes at the end
1290 * of the MAC header (device reads on dword boundaries).
1291 * We'll tell device about this padding later.
1292 */
1293 len = sizeof(struct iwl_tx_cmd) +
1294 sizeof(struct iwl_cmd_header) + hdr_len;
1295 firstlen = (len + 3) & ~3;
1296
1297 /* Tell NIC about any 2-byte padding after MAC header */
1298 if (firstlen != len)
1299 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1300
1301 /* Physical address of this Tx command's header (not MAC header!),
1302 * within command buffer array. */
1042db2a 1303 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1304 &dev_cmd->hdr, firstlen,
1305 DMA_BIDIRECTIONAL);
1042db2a 1306 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1307 goto out_err;
47c1b496
EG
1308 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1309 dma_unmap_len_set(out_meta, len, firstlen);
1310
1311 if (!ieee80211_has_morefrags(fc)) {
1312 txq->need_update = 1;
1313 } else {
1314 wait_write_ptr = 1;
1315 txq->need_update = 0;
1316 }
1317
1318 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1319 * if any (802.11 null frames have no payload). */
1320 secondlen = skb->len - hdr_len;
1321 if (secondlen > 0) {
1042db2a 1322 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1323 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1324 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1325 dma_unmap_single(trans->dev,
47c1b496
EG
1326 dma_unmap_addr(out_meta, mapping),
1327 dma_unmap_len(out_meta, len),
1328 DMA_BIDIRECTIONAL);
015c15e1 1329 goto out_err;
47c1b496
EG
1330 }
1331 }
1332
1333 /* Attach buffers to TFD */
e13c0c59 1334 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1335 if (secondlen > 0)
e13c0c59 1336 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1337 secondlen, 0);
1338
1339 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1340 offsetof(struct iwl_tx_cmd, scratch);
1341
1342 /* take back ownership of DMA buffer to enable update */
1042db2a 1343 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1344 DMA_BIDIRECTIONAL);
1345 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1346 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1347
e13c0c59 1348 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1349 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1350 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1351
1352 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1353 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1354
1042db2a 1355 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1356 DMA_BIDIRECTIONAL);
1357
6c1011e1 1358 trace_iwlwifi_dev_tx(trans->dev,
47c1b496
EG
1359 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1360 sizeof(struct iwl_tfd),
1361 &dev_cmd->hdr, firstlen,
1362 skb->data + hdr_len, secondlen);
1363
7c5ba4a8
JB
1364 /* start timer if queue currently empty */
1365 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1366 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1367
47c1b496
EG
1368 /* Tell device the write index *just past* this latest filled TFD */
1369 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1370 iwl_txq_update_write_ptr(trans, txq);
1371
47c1b496
EG
1372 /*
1373 * At this point the frame is "transmitted" successfully
1374 * and we will get a TX status notification eventually,
1375 * regardless of the value of ret. "ret" only indicates
1376 * whether or not we should update the write pointer.
1377 */
a0eaad71 1378 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1379 if (wait_write_ptr) {
1380 txq->need_update = 1;
e13c0c59 1381 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1382 } else {
bada991b 1383 iwl_stop_queue(trans, txq);
47c1b496
EG
1384 }
1385 }
015c15e1 1386 spin_unlock(&txq->lock);
47c1b496 1387 return 0;
015c15e1
JB
1388 out_err:
1389 spin_unlock(&txq->lock);
1390 return -1;
47c1b496
EG
1391}
1392
57a1dc89 1393static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1394{
5a878bf6
EG
1395 struct iwl_trans_pcie *trans_pcie =
1396 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1397 int err;
c9eec95c 1398 bool hw_rfkill;
e6bb4c9c 1399
0c325769
EG
1400 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1401
57a1dc89
EG
1402 if (!trans_pcie->irq_requested) {
1403 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1404 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1405
57a1dc89 1406 iwl_alloc_isr_ict(trans);
e6bb4c9c 1407
75595536 1408 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
57a1dc89
EG
1409 DRV_NAME, trans);
1410 if (err) {
1411 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1412 trans_pcie->irq);
ebb7678d 1413 goto error;
57a1dc89
EG
1414 }
1415
1416 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1417 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1418 }
1419
ebb7678d
EG
1420 err = iwl_prepare_card_hw(trans);
1421 if (err) {
1422 IWL_ERR(trans, "Error while preparing HW: %d", err);
f057ac4e 1423 goto err_free_irq;
ebb7678d 1424 }
a6c684ee
EG
1425
1426 iwl_apm_init(trans);
1427
226c02ca
EG
1428 /* From now on, the op_mode will be kept updated about RF kill state */
1429 iwl_enable_rfkill_int(trans);
1430
8d425517 1431 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1432 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1433
ebb7678d
EG
1434 return err;
1435
f057ac4e 1436err_free_irq:
75595536 1437 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1438error:
1439 iwl_free_isr_ict(trans);
1440 tasklet_kill(&trans_pcie->irq_tasklet);
1441 return err;
e6bb4c9c
EG
1442}
1443
218733cf
EG
1444static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1445 bool op_mode_leaving)
cc56feb2 1446{
d23f78e6 1447 bool hw_rfkill;
218733cf
EG
1448 unsigned long flags;
1449 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1450
cc56feb2
EG
1451 iwl_apm_stop(trans);
1452
218733cf
EG
1453 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1454 iwl_disable_interrupts(trans);
1455 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1456
218733cf 1457 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
d23f78e6 1458
218733cf
EG
1459 if (!op_mode_leaving) {
1460 /*
1461 * Even if we stop the HW, we still want the RF kill
1462 * interrupt
1463 */
1464 iwl_enable_rfkill_int(trans);
1465
1466 /*
1467 * Check again since the RF kill state may have changed while
1468 * all the interrupts were disabled, in this case we couldn't
1469 * receive the RF kill interrupt and update the state in the
1470 * op_mode.
1471 */
1472 hw_rfkill = iwl_is_rfkill_set(trans);
1473 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1474 }
cc56feb2
EG
1475}
1476
9eae88fa
JB
1477static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1478 struct sk_buff_head *skbs)
464021ff 1479{
8ad71bef
EG
1480 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1481 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1482 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1483 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1484 int freed = 0;
a0eaad71 1485
015c15e1
JB
1486 spin_lock(&txq->lock);
1487
a0eaad71 1488 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1489 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1490 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1491 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1492 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1493 iwl_wake_queue(trans, txq);
a0eaad71 1494 }
015c15e1
JB
1495
1496 spin_unlock(&txq->lock);
a0eaad71
EG
1497}
1498
03905495
EG
1499static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1500{
05f5b97e 1501 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1502}
1503
1504static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1505{
05f5b97e 1506 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1507}
1508
1509static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1510{
05f5b97e 1511 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1512}
1513
c6f600fc 1514static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1515 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1516{
1517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1518
1519 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
d663ee73
JB
1520 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1521 trans_pcie->n_no_reclaim_cmds = 0;
1522 else
1523 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1524 if (trans_pcie->n_no_reclaim_cmds)
1525 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1526 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa
JB
1527
1528 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1529
1530 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1531 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1532
1533 /* at least the command queue must be mapped */
1534 WARN_ON(!trans_pcie->n_q_to_fifo);
1535
1536 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1537 trans_pcie->n_q_to_fifo * sizeof(u8));
b2cf410c
JB
1538
1539 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1540 if (trans_pcie->rx_buf_size_8k)
1541 trans_pcie->rx_page_order = get_order(8 * 1024);
1542 else
1543 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1544
1545 trans_pcie->wd_timeout =
1546 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1547
1548 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1549}
1550
6d8f6eeb 1551static void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1552{
a42a1844
EG
1553 struct iwl_trans_pcie *trans_pcie =
1554 IWL_TRANS_GET_PCIE_TRANS(trans);
1555
ae2c30bf 1556 iwl_trans_pcie_tx_free(trans);
a5916977 1557#ifndef CONFIG_IWLWIFI_IDI
ae2c30bf 1558 iwl_trans_pcie_rx_free(trans);
a5916977 1559#endif
57a1dc89 1560 if (trans_pcie->irq_requested == true) {
75595536 1561 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1562 iwl_free_isr_ict(trans);
1563 }
a42a1844
EG
1564
1565 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1566 iounmap(trans_pcie->hw_base);
a42a1844
EG
1567 pci_release_regions(trans_pcie->pci_dev);
1568 pci_disable_device(trans_pcie->pci_dev);
1569
6d8f6eeb 1570 kfree(trans);
34c1b7ba
EG
1571}
1572
47107e84
DF
1573static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1574{
1575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1576
1577 if (state)
01d651d4 1578 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1579 else
01d651d4 1580 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1581}
1582
c01a4047 1583#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1584static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1585{
57210f7c
EG
1586 return 0;
1587}
1588
1589static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1590{
c9eec95c 1591 bool hw_rfkill;
57210f7c 1592
8c46bb70
EG
1593 iwl_enable_rfkill_int(trans);
1594
8d425517 1595 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1596 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1597
8c46bb70 1598 if (!hw_rfkill)
8722c899
SG
1599 iwl_enable_interrupts(trans);
1600
57210f7c
EG
1601 return 0;
1602}
c01a4047 1603#endif /* CONFIG_PM_SLEEP */
57210f7c 1604
5f178cd2
EG
1605#define IWL_FLUSH_WAIT_MS 2000
1606
1607static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1608{
8ad71bef 1609 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1610 struct iwl_tx_queue *txq;
1611 struct iwl_queue *q;
1612 int cnt;
1613 unsigned long now = jiffies;
1614 int ret = 0;
1615
1616 /* waiting for all the tx frames complete might take a while */
035f7ff2 1617 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1618 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1619 continue;
8ad71bef 1620 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1621 q = &txq->q;
1622 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1623 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1624 msleep(1);
1625
1626 if (q->read_ptr != q->write_ptr) {
1627 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1628 ret = -ETIMEDOUT;
1629 break;
1630 }
1631 }
1632 return ret;
1633}
1634
ff620849
EG
1635static const char *get_fh_string(int cmd)
1636{
d9fb6465 1637#define IWL_CMD(x) case x: return #x
ff620849
EG
1638 switch (cmd) {
1639 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1640 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1641 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1642 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1643 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1644 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1645 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1646 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1647 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1648 default:
1649 return "UNKNOWN";
1650 }
d9fb6465 1651#undef IWL_CMD
ff620849
EG
1652}
1653
1654int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1655{
1656 int i;
1657#ifdef CONFIG_IWLWIFI_DEBUG
1658 int pos = 0;
1659 size_t bufsz = 0;
1660#endif
1661 static const u32 fh_tbl[] = {
1662 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1663 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1664 FH_RSCSR_CHNL0_WPTR,
1665 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1666 FH_MEM_RSSR_SHARED_CTRL_REG,
1667 FH_MEM_RSSR_RX_STATUS_REG,
1668 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1669 FH_TSSR_TX_STATUS_REG,
1670 FH_TSSR_TX_ERROR_REG
1671 };
1672#ifdef CONFIG_IWLWIFI_DEBUG
1673 if (display) {
1674 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1675 *buf = kmalloc(bufsz, GFP_KERNEL);
1676 if (!*buf)
1677 return -ENOMEM;
1678 pos += scnprintf(*buf + pos, bufsz - pos,
1679 "FH register values:\n");
1680 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1681 pos += scnprintf(*buf + pos, bufsz - pos,
1682 " %34s: 0X%08x\n",
1683 get_fh_string(fh_tbl[i]),
1042db2a 1684 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1685 }
1686 return pos;
1687 }
1688#endif
1689 IWL_ERR(trans, "FH register values:\n");
1690 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1691 IWL_ERR(trans, " %34s: 0X%08x\n",
1692 get_fh_string(fh_tbl[i]),
1042db2a 1693 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1694 }
1695 return 0;
1696}
1697
1698static const char *get_csr_string(int cmd)
1699{
d9fb6465 1700#define IWL_CMD(x) case x: return #x
ff620849
EG
1701 switch (cmd) {
1702 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1703 IWL_CMD(CSR_INT_COALESCING);
1704 IWL_CMD(CSR_INT);
1705 IWL_CMD(CSR_INT_MASK);
1706 IWL_CMD(CSR_FH_INT_STATUS);
1707 IWL_CMD(CSR_GPIO_IN);
1708 IWL_CMD(CSR_RESET);
1709 IWL_CMD(CSR_GP_CNTRL);
1710 IWL_CMD(CSR_HW_REV);
1711 IWL_CMD(CSR_EEPROM_REG);
1712 IWL_CMD(CSR_EEPROM_GP);
1713 IWL_CMD(CSR_OTP_GP_REG);
1714 IWL_CMD(CSR_GIO_REG);
1715 IWL_CMD(CSR_GP_UCODE_REG);
1716 IWL_CMD(CSR_GP_DRIVER_REG);
1717 IWL_CMD(CSR_UCODE_DRV_GP1);
1718 IWL_CMD(CSR_UCODE_DRV_GP2);
1719 IWL_CMD(CSR_LED_REG);
1720 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1721 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1722 IWL_CMD(CSR_ANA_PLL_CFG);
1723 IWL_CMD(CSR_HW_REV_WA_REG);
1724 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1725 default:
1726 return "UNKNOWN";
1727 }
d9fb6465 1728#undef IWL_CMD
ff620849
EG
1729}
1730
1731void iwl_dump_csr(struct iwl_trans *trans)
1732{
1733 int i;
1734 static const u32 csr_tbl[] = {
1735 CSR_HW_IF_CONFIG_REG,
1736 CSR_INT_COALESCING,
1737 CSR_INT,
1738 CSR_INT_MASK,
1739 CSR_FH_INT_STATUS,
1740 CSR_GPIO_IN,
1741 CSR_RESET,
1742 CSR_GP_CNTRL,
1743 CSR_HW_REV,
1744 CSR_EEPROM_REG,
1745 CSR_EEPROM_GP,
1746 CSR_OTP_GP_REG,
1747 CSR_GIO_REG,
1748 CSR_GP_UCODE_REG,
1749 CSR_GP_DRIVER_REG,
1750 CSR_UCODE_DRV_GP1,
1751 CSR_UCODE_DRV_GP2,
1752 CSR_LED_REG,
1753 CSR_DRAM_INT_TBL_REG,
1754 CSR_GIO_CHICKEN_BITS,
1755 CSR_ANA_PLL_CFG,
1756 CSR_HW_REV_WA_REG,
1757 CSR_DBG_HPET_MEM_REG
1758 };
1759 IWL_ERR(trans, "CSR values:\n");
1760 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1761 "CSR_INT_PERIODIC_REG)\n");
1762 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1763 IWL_ERR(trans, " %25s: 0X%08x\n",
1764 get_csr_string(csr_tbl[i]),
1042db2a 1765 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1766 }
1767}
1768
87e5666c
EG
1769#ifdef CONFIG_IWLWIFI_DEBUGFS
1770/* create and remove of files */
1771#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1772 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1773 &iwl_dbgfs_##name##_ops)) \
1774 return -ENOMEM; \
1775} while (0)
1776
1777/* file operation */
1778#define DEBUGFS_READ_FUNC(name) \
1779static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1780 char __user *user_buf, \
1781 size_t count, loff_t *ppos);
1782
1783#define DEBUGFS_WRITE_FUNC(name) \
1784static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1785 const char __user *user_buf, \
1786 size_t count, loff_t *ppos);
1787
1788
87e5666c
EG
1789#define DEBUGFS_READ_FILE_OPS(name) \
1790 DEBUGFS_READ_FUNC(name); \
1791static const struct file_operations iwl_dbgfs_##name##_ops = { \
1792 .read = iwl_dbgfs_##name##_read, \
234e3405 1793 .open = simple_open, \
87e5666c
EG
1794 .llseek = generic_file_llseek, \
1795};
1796
16db88ba
EG
1797#define DEBUGFS_WRITE_FILE_OPS(name) \
1798 DEBUGFS_WRITE_FUNC(name); \
1799static const struct file_operations iwl_dbgfs_##name##_ops = { \
1800 .write = iwl_dbgfs_##name##_write, \
234e3405 1801 .open = simple_open, \
16db88ba
EG
1802 .llseek = generic_file_llseek, \
1803};
1804
87e5666c
EG
1805#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1806 DEBUGFS_READ_FUNC(name); \
1807 DEBUGFS_WRITE_FUNC(name); \
1808static const struct file_operations iwl_dbgfs_##name##_ops = { \
1809 .write = iwl_dbgfs_##name##_write, \
1810 .read = iwl_dbgfs_##name##_read, \
234e3405 1811 .open = simple_open, \
87e5666c
EG
1812 .llseek = generic_file_llseek, \
1813};
1814
87e5666c
EG
1815static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1816 char __user *user_buf,
8ad71bef
EG
1817 size_t count, loff_t *ppos)
1818{
5a878bf6 1819 struct iwl_trans *trans = file->private_data;
8ad71bef 1820 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1821 struct iwl_tx_queue *txq;
1822 struct iwl_queue *q;
1823 char *buf;
1824 int pos = 0;
1825 int cnt;
1826 int ret;
1745e440
WYG
1827 size_t bufsz;
1828
035f7ff2 1829 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1830
f9e75447 1831 if (!trans_pcie->txq)
87e5666c 1832 return -EAGAIN;
f9e75447 1833
87e5666c
EG
1834 buf = kzalloc(bufsz, GFP_KERNEL);
1835 if (!buf)
1836 return -ENOMEM;
1837
035f7ff2 1838 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1839 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1840 q = &txq->q;
1841 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1842 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1843 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1844 !!test_bit(cnt, trans_pcie->queue_used),
1845 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1846 }
1847 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1848 kfree(buf);
1849 return ret;
1850}
1851
1852static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1853 char __user *user_buf,
1854 size_t count, loff_t *ppos) {
5a878bf6
EG
1855 struct iwl_trans *trans = file->private_data;
1856 struct iwl_trans_pcie *trans_pcie =
1857 IWL_TRANS_GET_PCIE_TRANS(trans);
1858 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1859 char buf[256];
1860 int pos = 0;
1861 const size_t bufsz = sizeof(buf);
1862
1863 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1864 rxq->read);
1865 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1866 rxq->write);
1867 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1868 rxq->free_count);
1869 if (rxq->rb_stts) {
1870 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1871 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1872 } else {
1873 pos += scnprintf(buf + pos, bufsz - pos,
1874 "closed_rb_num: Not Allocated\n");
1875 }
1876 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1877}
1878
1f7b6172
EG
1879static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1880 char __user *user_buf,
1881 size_t count, loff_t *ppos) {
1882
1883 struct iwl_trans *trans = file->private_data;
1884 struct iwl_trans_pcie *trans_pcie =
1885 IWL_TRANS_GET_PCIE_TRANS(trans);
1886 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1887
1888 int pos = 0;
1889 char *buf;
1890 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1891 ssize_t ret;
1892
1893 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1894 if (!buf)
1f7b6172 1895 return -ENOMEM;
1f7b6172
EG
1896
1897 pos += scnprintf(buf + pos, bufsz - pos,
1898 "Interrupt Statistics Report:\n");
1899
1900 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1901 isr_stats->hw);
1902 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1903 isr_stats->sw);
1904 if (isr_stats->sw || isr_stats->hw) {
1905 pos += scnprintf(buf + pos, bufsz - pos,
1906 "\tLast Restarting Code: 0x%X\n",
1907 isr_stats->err_code);
1908 }
1909#ifdef CONFIG_IWLWIFI_DEBUG
1910 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1911 isr_stats->sch);
1912 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1913 isr_stats->alive);
1914#endif
1915 pos += scnprintf(buf + pos, bufsz - pos,
1916 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1917
1918 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1919 isr_stats->ctkill);
1920
1921 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1922 isr_stats->wakeup);
1923
1924 pos += scnprintf(buf + pos, bufsz - pos,
1925 "Rx command responses:\t\t %u\n", isr_stats->rx);
1926
1927 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1928 isr_stats->tx);
1929
1930 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1931 isr_stats->unhandled);
1932
1933 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1934 kfree(buf);
1935 return ret;
1936}
1937
1938static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1939 const char __user *user_buf,
1940 size_t count, loff_t *ppos)
1941{
1942 struct iwl_trans *trans = file->private_data;
1943 struct iwl_trans_pcie *trans_pcie =
1944 IWL_TRANS_GET_PCIE_TRANS(trans);
1945 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1946
1947 char buf[8];
1948 int buf_size;
1949 u32 reset_flag;
1950
1951 memset(buf, 0, sizeof(buf));
1952 buf_size = min(count, sizeof(buf) - 1);
1953 if (copy_from_user(buf, user_buf, buf_size))
1954 return -EFAULT;
1955 if (sscanf(buf, "%x", &reset_flag) != 1)
1956 return -EFAULT;
1957 if (reset_flag == 0)
1958 memset(isr_stats, 0, sizeof(*isr_stats));
1959
1960 return count;
1961}
1962
16db88ba
EG
1963static ssize_t iwl_dbgfs_csr_write(struct file *file,
1964 const char __user *user_buf,
1965 size_t count, loff_t *ppos)
1966{
1967 struct iwl_trans *trans = file->private_data;
1968 char buf[8];
1969 int buf_size;
1970 int csr;
1971
1972 memset(buf, 0, sizeof(buf));
1973 buf_size = min(count, sizeof(buf) - 1);
1974 if (copy_from_user(buf, user_buf, buf_size))
1975 return -EFAULT;
1976 if (sscanf(buf, "%d", &csr) != 1)
1977 return -EFAULT;
1978
1979 iwl_dump_csr(trans);
1980
1981 return count;
1982}
1983
16db88ba
EG
1984static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1985 char __user *user_buf,
1986 size_t count, loff_t *ppos)
1987{
1988 struct iwl_trans *trans = file->private_data;
1989 char *buf;
1990 int pos = 0;
1991 ssize_t ret = -EFAULT;
1992
1993 ret = pos = iwl_dump_fh(trans, &buf, true);
1994 if (buf) {
1995 ret = simple_read_from_buffer(user_buf,
1996 count, ppos, buf, pos);
1997 kfree(buf);
1998 }
1999
2000 return ret;
2001}
2002
48dffd39
JB
2003static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2004 const char __user *user_buf,
2005 size_t count, loff_t *ppos)
2006{
2007 struct iwl_trans *trans = file->private_data;
2008
2009 if (!trans->op_mode)
2010 return -EAGAIN;
2011
2012 iwl_op_mode_nic_error(trans->op_mode);
2013
2014 return count;
2015}
2016
1f7b6172 2017DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2018DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2019DEBUGFS_READ_FILE_OPS(rx_queue);
2020DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2021DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2022DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2023
2024/*
2025 * Create the debugfs files and directories
2026 *
2027 */
2028static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2029 struct dentry *dir)
2030{
87e5666c
EG
2031 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2032 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2033 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2034 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2035 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2036 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c
EG
2037 return 0;
2038}
2039#else
2040static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2041 struct dentry *dir)
2042{ return 0; }
2043
2044#endif /*CONFIG_IWLWIFI_DEBUGFS */
2045
e6bb4c9c 2046const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2047 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2048 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2049 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2050 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2051 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2052
2dd4f9f7
JB
2053 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2054
e6bb4c9c 2055 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2056
e6bb4c9c 2057 .tx = iwl_trans_pcie_tx,
a0eaad71 2058 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2059
7f01d567 2060 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
c91bd124 2061 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
34c1b7ba 2062
e6bb4c9c 2063 .free = iwl_trans_pcie_free,
87e5666c
EG
2064
2065 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2066
2067 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2068
c01a4047 2069#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2070 .suspend = iwl_trans_pcie_suspend,
2071 .resume = iwl_trans_pcie_resume,
c01a4047 2072#endif
03905495
EG
2073 .write8 = iwl_trans_pcie_write8,
2074 .write32 = iwl_trans_pcie_write32,
2075 .read32 = iwl_trans_pcie_read32,
c6f600fc 2076 .configure = iwl_trans_pcie_configure,
47107e84 2077 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2078};
a42a1844 2079
87ce05a2 2080struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2081 const struct pci_device_id *ent,
2082 const struct iwl_cfg *cfg)
a42a1844 2083{
a42a1844
EG
2084 struct iwl_trans_pcie *trans_pcie;
2085 struct iwl_trans *trans;
2086 u16 pci_cmd;
2087 int err;
2088
2089 trans = kzalloc(sizeof(struct iwl_trans) +
2090 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2091
2092 if (WARN_ON(!trans))
2093 return NULL;
2094
2095 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2096
2097 trans->ops = &trans_ops_pcie;
035f7ff2 2098 trans->cfg = cfg;
a42a1844 2099 trans_pcie->trans = trans;
7b11488f 2100 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2101 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2102
2103 /* W/A - seems to solve weird behavior. We need to remove this if we
2104 * don't want to stay in L1 all the time. This wastes a lot of power */
2105 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2106 PCIE_LINK_STATE_CLKPM);
2107
2108 if (pci_enable_device(pdev)) {
2109 err = -ENODEV;
2110 goto out_no_pci;
2111 }
2112
2113 pci_set_master(pdev);
2114
2115 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2116 if (!err)
2117 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2118 if (err) {
2119 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2120 if (!err)
2121 err = pci_set_consistent_dma_mask(pdev,
2122 DMA_BIT_MASK(32));
2123 /* both attempts failed: */
2124 if (err) {
2125 dev_printk(KERN_ERR, &pdev->dev,
2126 "No suitable DMA available.\n");
2127 goto out_pci_disable_device;
2128 }
2129 }
2130
2131 err = pci_request_regions(pdev, DRV_NAME);
2132 if (err) {
2133 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2134 goto out_pci_disable_device;
2135 }
2136
05f5b97e 2137 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2138 if (!trans_pcie->hw_base) {
05f5b97e 2139 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
a42a1844
EG
2140 err = -ENODEV;
2141 goto out_pci_release_regions;
2142 }
2143
a42a1844
EG
2144 dev_printk(KERN_INFO, &pdev->dev,
2145 "pci_resource_len = 0x%08llx\n",
2146 (unsigned long long) pci_resource_len(pdev, 0));
2147 dev_printk(KERN_INFO, &pdev->dev,
2148 "pci_resource_base = %p\n", trans_pcie->hw_base);
2149
2150 dev_printk(KERN_INFO, &pdev->dev,
2151 "HW Revision ID = 0x%X\n", pdev->revision);
2152
2153 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2154 * PCI Tx retries from interfering with C3 CPU state */
2155 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2156
2157 err = pci_enable_msi(pdev);
2158 if (err)
2159 dev_printk(KERN_ERR, &pdev->dev,
2160 "pci_enable_msi failed(0X%x)", err);
2161
2162 trans->dev = &pdev->dev;
75595536 2163 trans_pcie->irq = pdev->irq;
a42a1844 2164 trans_pcie->pci_dev = pdev;
08079a49 2165 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2166 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2167 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2168 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2169
2170 /* TODO: Move this away, not needed if not MSI */
2171 /* enable rfkill interrupt: hw bug w/a */
2172 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2173 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2174 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2175 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2176 }
2177
69a10b29
MV
2178 /* Initialize the wait queue for commands */
2179 init_waitqueue_head(&trans->wait_command_queue);
2180
a42a1844
EG
2181 return trans;
2182
2183out_pci_release_regions:
2184 pci_release_regions(pdev);
2185out_pci_disable_device:
2186 pci_disable_device(pdev);
2187out_no_pci:
2188 kfree(trans);
2189 return NULL;
2190}
2191