]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/iwlwifi/iwl-trans-pcie.c
iwlwifi: don't use shared for the logger any more
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
c85eb619 71#include "iwl-trans.h"
c17d0681 72#include "iwl-trans-pcie-int.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
48f20d35 75#include "iwl-shared.h"
522376d2 76#include "iwl-eeprom.h"
7a10e3e4 77#include "iwl-agn-hw.h"
c85eb619 78
0439bb62
JB
79#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
c6f600fc 81#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 82 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
83 (~(1<<(trans_pcie)->cmd_queue)))
84
5a878bf6 85static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 86{
5a878bf6
EG
87 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 90 struct device *dev = trans->dev;
c85eb619 91
5a878bf6 92 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
93
94 spin_lock_init(&rxq->lock);
c85eb619
EG
95
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
102 if (!rxq->bd)
103 goto err_bd;
c85eb619
EG
104
105 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
108 if (!rxq->rb_stts)
109 goto err_rb_stts;
c85eb619
EG
110
111 return 0;
112
113err_rb_stts:
a0f6b0a2
EG
114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
c85eb619
EG
116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
5a878bf6 122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 123{
5a878bf6
EG
124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 127 int i;
c85eb619
EG
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
1042db2a 134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
b2cf410c 135 PAGE_SIZE << trans_pcie->rx_page_order,
c85eb619 136 DMA_FROM_DEVICE);
790428b6 137 __free_pages(rxq->pool[i].page,
b2cf410c 138 trans_pcie->rx_page_order);
c85eb619
EG
139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
a0f6b0a2
EG
143}
144
fd656935 145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
146 struct iwl_rx_queue *rxq)
147{
b2cf410c 148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
149 u32 rb_size;
150 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 151 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 152
b2cf410c 153 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
155 else
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
157
158 /* Stop Rx DMA */
1042db2a 159 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
160
161 /* Reset driver's Rx queue write index */
1042db2a 162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
163
164 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
166 (u32)(rxq->bd_dma >> 8));
167
168 /* Tell device where in DRAM to update its Rx status */
1042db2a 169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
170 rxq->rb_stts_dma >> 4);
171
172 /* Enable Rx DMA
173 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
174 * the credit mechanism in 5000 HW RX FIFO
175 * Direct rx interrupts to hosts
176 * Rx buffer size 4 or 8k
177 * RB timeout 0x10
178 * 256 RBDs
179 */
1042db2a 180 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
181 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
182 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
183 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
184 rb_size|
185 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
186 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
187
188 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 189 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
190}
191
5a878bf6 192static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 193{
5a878bf6
EG
194 struct iwl_trans_pcie *trans_pcie =
195 IWL_TRANS_GET_PCIE_TRANS(trans);
196 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
197
a0f6b0a2
EG
198 int i, err;
199 unsigned long flags;
200
201 if (!rxq->bd) {
5a878bf6 202 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
203 if (err)
204 return err;
205 }
206
207 spin_lock_irqsave(&rxq->lock, flags);
208 INIT_LIST_HEAD(&rxq->rx_free);
209 INIT_LIST_HEAD(&rxq->rx_used);
210
5a878bf6 211 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
212
213 for (i = 0; i < RX_QUEUE_SIZE; i++)
214 rxq->queue[i] = NULL;
215
216 /* Set us so that we have processed and used all buffers, but have
217 * not restocked the Rx queue with fresh buffers */
218 rxq->read = rxq->write = 0;
219 rxq->write_actual = 0;
220 rxq->free_count = 0;
221 spin_unlock_irqrestore(&rxq->lock, flags);
222
5a878bf6 223 iwlagn_rx_replenish(trans);
ab697a9f 224
fd656935 225 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 226
7b11488f 227 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 228 rxq->need_update = 1;
5a878bf6 229 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 231
c85eb619
EG
232 return 0;
233}
234
5a878bf6 235static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 236{
5a878bf6
EG
237 struct iwl_trans_pcie *trans_pcie =
238 IWL_TRANS_GET_PCIE_TRANS(trans);
239 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
240
a0f6b0a2
EG
241 unsigned long flags;
242
243 /*if rxq->bd is NULL, it means that nothing has been allocated,
244 * exit now */
245 if (!rxq->bd) {
5a878bf6 246 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
247 return;
248 }
249
250 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 251 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
252 spin_unlock_irqrestore(&rxq->lock, flags);
253
1042db2a 254 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
255 rxq->bd, rxq->bd_dma);
256 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
257 rxq->bd = NULL;
258
259 if (rxq->rb_stts)
1042db2a 260 dma_free_coherent(trans->dev,
a0f6b0a2
EG
261 sizeof(struct iwl_rb_status),
262 rxq->rb_stts, rxq->rb_stts_dma);
263 else
5a878bf6 264 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
265 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
266 rxq->rb_stts = NULL;
267}
268
6d8f6eeb 269static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
270{
271
272 /* stop Rx DMA */
1042db2a
EG
273 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
274 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
275 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
276}
277
6d8f6eeb 278static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
279 struct iwl_dma_ptr *ptr, size_t size)
280{
281 if (WARN_ON(ptr->addr))
282 return -EINVAL;
283
1042db2a 284 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
285 &ptr->dma, GFP_KERNEL);
286 if (!ptr->addr)
287 return -ENOMEM;
288 ptr->size = size;
289 return 0;
290}
291
6d8f6eeb 292static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
293 struct iwl_dma_ptr *ptr)
294{
295 if (unlikely(!ptr->addr))
296 return;
297
1042db2a 298 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
299 memset(ptr, 0, sizeof(*ptr));
300}
301
7c5ba4a8
JB
302static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
303{
304 struct iwl_tx_queue *txq = (void *)data;
305 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
306 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
307
308 spin_lock(&txq->lock);
309 /* check if triggered erroneously */
310 if (txq->q.read_ptr == txq->q.write_ptr) {
311 spin_unlock(&txq->lock);
312 return;
313 }
314 spin_unlock(&txq->lock);
315
316
317 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
318 jiffies_to_msecs(trans_pcie->wd_timeout));
319 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
320 txq->q.read_ptr, txq->q.write_ptr);
321 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
322 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
323 & (TFD_QUEUE_SIZE_MAX - 1),
324 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
325
326 iwl_op_mode_nic_error(trans->op_mode);
327}
328
6d8f6eeb
EG
329static int iwl_trans_txq_alloc(struct iwl_trans *trans,
330 struct iwl_tx_queue *txq, int slots_num,
331 u32 txq_id)
02aca585 332{
ab9e212e 333 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585 334 int i;
c6f600fc 335 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 336
2c452297 337 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
02aca585
EG
338 return -EINVAL;
339
7c5ba4a8
JB
340 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
341 (unsigned long)txq);
342 txq->trans_pcie = trans_pcie;
343
1359ca4f
EG
344 txq->q.n_window = slots_num;
345
7f90dce1
EG
346 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
347 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
02aca585
EG
348
349 if (!txq->meta || !txq->cmd)
350 goto error;
351
c6f600fc 352 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba
EG
353 for (i = 0; i < slots_num; i++) {
354 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
355 GFP_KERNEL);
356 if (!txq->cmd[i])
357 goto error;
358 }
02aca585
EG
359
360 /* Alloc driver data array and TFD circular buffer */
361 /* Driver private data, only for Tx (not command) queues,
362 * not shared with device. */
c6f600fc 363 if (txq_id != trans_pcie->cmd_queue) {
7f90dce1
EG
364 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
365 GFP_KERNEL);
2c452297 366 if (!txq->skbs) {
6d8f6eeb 367 IWL_ERR(trans, "kmalloc for auxiliary BD "
02aca585
EG
368 "structures failed\n");
369 goto error;
370 }
371 } else {
2c452297 372 txq->skbs = NULL;
02aca585
EG
373 }
374
375 /* Circular buffer of transmit frame descriptors (TFDs),
376 * shared with device */
1042db2a 377 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 378 &txq->q.dma_addr, GFP_KERNEL);
02aca585 379 if (!txq->tfds) {
6d8f6eeb 380 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
381 goto error;
382 }
383 txq->q.id = txq_id;
384
385 return 0;
386error:
2c452297
EG
387 kfree(txq->skbs);
388 txq->skbs = NULL;
02aca585
EG
389 /* since txq->cmd has been zeroed,
390 * all non allocated cmd[i] will be NULL */
c6f600fc 391 if (txq->cmd && txq_id == trans_pcie->cmd_queue)
02aca585
EG
392 for (i = 0; i < slots_num; i++)
393 kfree(txq->cmd[i]);
394 kfree(txq->meta);
395 kfree(txq->cmd);
396 txq->meta = NULL;
397 txq->cmd = NULL;
398
399 return -ENOMEM;
400
401}
402
6d8f6eeb 403static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 404 int slots_num, u32 txq_id)
02aca585
EG
405{
406 int ret;
407
408 txq->need_update = 0;
409 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
410
02aca585
EG
411 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
412 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
413 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
414
415 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 416 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
417 txq_id);
418 if (ret)
419 return ret;
420
015c15e1
JB
421 spin_lock_init(&txq->lock);
422
02aca585
EG
423 /*
424 * Tell nic where to find circular buffer of Tx Frame Descriptors for
425 * given Tx queue, and enable the DMA channel used for that queue.
426 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 427 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
428 txq->q.dma_addr >> 8);
429
430 return 0;
431}
432
c170b867
EG
433/**
434 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
435 */
6d8f6eeb 436static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 437{
8ad71bef
EG
438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
439 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 440 struct iwl_queue *q = &txq->q;
39644e9a 441 enum dma_data_direction dma_dir;
c170b867
EG
442
443 if (!q->n_bd)
444 return;
445
39644e9a
EG
446 /* In the command queue, all the TBs are mapped as BIDI
447 * so unmap them as such.
448 */
c6f600fc 449 if (txq_id == trans_pcie->cmd_queue)
39644e9a 450 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 451 else
39644e9a
EG
452 dma_dir = DMA_TO_DEVICE;
453
015c15e1 454 spin_lock_bh(&txq->lock);
c170b867
EG
455 while (q->write_ptr != q->read_ptr) {
456 /* The read_ptr needs to bound by q->n_window */
39644e9a
EG
457 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
458 dma_dir);
c170b867
EG
459 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
460 }
015c15e1 461 spin_unlock_bh(&txq->lock);
c170b867
EG
462}
463
1359ca4f
EG
464/**
465 * iwl_tx_queue_free - Deallocate DMA queue.
466 * @txq: Transmit queue to deallocate.
467 *
468 * Empty queue by removing and destroying all BD's.
469 * Free all buffers.
470 * 0-fill, but do not free "txq" descriptor structure.
471 */
6d8f6eeb 472static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 473{
8ad71bef
EG
474 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
475 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 476 struct device *dev = trans->dev;
1359ca4f
EG
477 int i;
478 if (WARN_ON(!txq))
479 return;
480
6d8f6eeb 481 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
482
483 /* De-alloc array of command/tx buffers */
dfa2bdba 484
c6f600fc 485 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba
EG
486 for (i = 0; i < txq->q.n_window; i++)
487 kfree(txq->cmd[i]);
1359ca4f
EG
488
489 /* De-alloc circular buffer of TFDs */
490 if (txq->q.n_bd) {
ab9e212e 491 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
492 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
493 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
494 }
495
496 /* De-alloc array of per-TFD driver data */
2c452297
EG
497 kfree(txq->skbs);
498 txq->skbs = NULL;
1359ca4f
EG
499
500 /* deallocate arrays */
501 kfree(txq->cmd);
502 kfree(txq->meta);
503 txq->cmd = NULL;
504 txq->meta = NULL;
505
7c5ba4a8
JB
506 del_timer_sync(&txq->stuck_timer);
507
1359ca4f
EG
508 /* 0-fill queue descriptor structure */
509 memset(txq, 0, sizeof(*txq));
510}
511
512/**
513 * iwl_trans_tx_free - Free TXQ Context
514 *
515 * Destroy all TX DMA queues and structures
516 */
6d8f6eeb 517static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
518{
519 int txq_id;
8ad71bef 520 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
521
522 /* Tx queues */
8ad71bef 523 if (trans_pcie->txq) {
d6189124 524 for (txq_id = 0;
035f7ff2 525 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 526 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
527 }
528
8ad71bef
EG
529 kfree(trans_pcie->txq);
530 trans_pcie->txq = NULL;
1359ca4f 531
9d6b2cb1 532 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 533
6d8f6eeb 534 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
535}
536
02aca585
EG
537/**
538 * iwl_trans_tx_alloc - allocate TX context
539 * Allocate all Tx DMA structures and initialize them
540 *
541 * @param priv
542 * @return error code
543 */
6d8f6eeb 544static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
545{
546 int ret;
547 int txq_id, slots_num;
8ad71bef 548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 549
035f7ff2 550 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
551 sizeof(struct iwlagn_scd_bc_tbl);
552
02aca585
EG
553 /*It is not allowed to alloc twice, so warn when this happens.
554 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 555 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
556 ret = -EINVAL;
557 goto error;
558 }
559
6d8f6eeb 560 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 561 scd_bc_tbls_size);
02aca585 562 if (ret) {
6d8f6eeb 563 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
564 goto error;
565 }
566
567 /* Alloc keep-warm buffer */
9d6b2cb1 568 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 569 if (ret) {
6d8f6eeb 570 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
571 goto error;
572 }
573
035f7ff2 574 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 575 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 576 if (!trans_pcie->txq) {
6d8f6eeb 577 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
578 ret = ENOMEM;
579 goto error;
580 }
581
582 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 583 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 584 txq_id++) {
9ba1947a 585 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 586 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
587 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
588 slots_num, txq_id);
02aca585 589 if (ret) {
6d8f6eeb 590 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
591 goto error;
592 }
593 }
594
595 return 0;
596
597error:
ae2c30bf 598 iwl_trans_pcie_tx_free(trans);
02aca585
EG
599
600 return ret;
601}
6d8f6eeb 602static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
603{
604 int ret;
605 int txq_id, slots_num;
606 unsigned long flags;
607 bool alloc = false;
8ad71bef 608 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 609
8ad71bef 610 if (!trans_pcie->txq) {
6d8f6eeb 611 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
612 if (ret)
613 goto error;
614 alloc = true;
615 }
616
7b11488f 617 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
618
619 /* Turn off all Tx DMA fifos */
1042db2a 620 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
621
622 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 623 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 624 trans_pcie->kw.dma >> 4);
02aca585 625
7b11488f 626 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
627
628 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 629 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 630 txq_id++) {
9ba1947a 631 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 632 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
633 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
634 slots_num, txq_id);
02aca585 635 if (ret) {
6d8f6eeb 636 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
637 goto error;
638 }
639 }
640
641 return 0;
642error:
643 /*Upon error, free only if we allocated something */
644 if (alloc)
ae2c30bf 645 iwl_trans_pcie_tx_free(trans);
02aca585
EG
646 return ret;
647}
648
3e10caeb 649static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
650{
651/*
652 * (for documentation purposes)
653 * to set power to V_AUX, do:
654
655 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 656 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
657 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
658 ~APMG_PS_CTRL_MSK_PWR_SRC);
659 */
660
1042db2a 661 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
662 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
663 ~APMG_PS_CTRL_MSK_PWR_SRC);
664}
665
af634bee
EG
666/* PCI registers */
667#define PCI_CFG_RETRY_TIMEOUT 0x041
668#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
669#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
670
671static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
672{
673 int pos;
674 u16 pci_lnk_ctl;
675 struct iwl_trans_pcie *trans_pcie =
676 IWL_TRANS_GET_PCIE_TRANS(trans);
677
678 struct pci_dev *pci_dev = trans_pcie->pci_dev;
679
680 pos = pci_pcie_cap(pci_dev);
681 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
682 return pci_lnk_ctl;
683}
684
685static void iwl_apm_config(struct iwl_trans *trans)
686{
687 /*
688 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
689 * Check if BIOS (or OS) enabled L1-ASPM on this device.
690 * If so (likely), disable L0S, so device moves directly L0->L1;
691 * costs negligible amount of power savings.
692 * If not (unlikely), enable L0S, so there is at least some
693 * power savings, even without L1.
694 */
695 u16 lctl = iwl_pciexp_link_ctrl(trans);
696
697 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
698 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
699 /* L1-ASPM enabled; disable(!) L0S */
700 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
701 dev_printk(KERN_INFO, trans->dev,
702 "L1 Enabled; Disabling L0S\n");
703 } else {
704 /* L1-ASPM disabled; enable(!) L0S */
705 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
706 dev_printk(KERN_INFO, trans->dev,
707 "L1 Disabled; Enabling L0S\n");
708 }
f6d0e9be 709 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
710}
711
a6c684ee
EG
712/*
713 * Start up NIC's basic functionality after it has been reset
714 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
715 * NOTE: This does not load uCode nor start the embedded processor
716 */
717static int iwl_apm_init(struct iwl_trans *trans)
718{
83626404 719 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
720 int ret = 0;
721 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
722
723 /*
724 * Use "set_bit" below rather than "write", to preserve any hardware
725 * bits already set by default after reset.
726 */
727
728 /* Disable L0S exit timer (platform NMI Work/Around) */
729 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
730 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
731
732 /*
733 * Disable L0s without affecting L1;
734 * don't wait for ICH L0s (ICH bug W/A)
735 */
736 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
737 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
738
739 /* Set FH wait threshold to maximum (HW error during stress W/A) */
740 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
741
742 /*
743 * Enable HAP INTA (interrupt from management bus) to
744 * wake device's PCI Express link L1a -> L0s
745 */
746 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
747 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
748
af634bee 749 iwl_apm_config(trans);
a6c684ee
EG
750
751 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 752 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 753 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 754 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
755
756 /*
757 * Set "initialization complete" bit to move adapter from
758 * D0U* --> D0A* (powered-up active) state.
759 */
760 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
761
762 /*
763 * Wait for clock stabilization; once stabilized, access to
764 * device-internal resources is supported, e.g. iwl_write_prph()
765 * and accesses to uCode SRAM.
766 */
767 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
768 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
769 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
770 if (ret < 0) {
771 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
772 goto out;
773 }
774
775 /*
776 * Enable DMA clock and wait for it to stabilize.
777 *
778 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
779 * do not disable clocks. This preserves any hardware bits already
780 * set by default in "CLK_CTRL_REG" after reset.
781 */
782 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
783 udelay(20);
784
785 /* Disable L1-Active */
786 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
787 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
788
83626404 789 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
790
791out:
792 return ret;
793}
794
cc56feb2
EG
795static int iwl_apm_stop_master(struct iwl_trans *trans)
796{
797 int ret = 0;
798
799 /* stop device's busmaster DMA activity */
800 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
801
802 ret = iwl_poll_bit(trans, CSR_RESET,
803 CSR_RESET_REG_FLAG_MASTER_DISABLED,
804 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
805 if (ret)
806 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
807
808 IWL_DEBUG_INFO(trans, "stop master\n");
809
810 return ret;
811}
812
813static void iwl_apm_stop(struct iwl_trans *trans)
814{
83626404 815 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
816 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
817
83626404 818 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
819
820 /* Stop device's DMA activity */
821 iwl_apm_stop_master(trans);
822
823 /* Reset the entire device */
824 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
825
826 udelay(10);
827
828 /*
829 * Clear "initialization complete" bit to move adapter from
830 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
831 */
832 iwl_clear_bit(trans, CSR_GP_CNTRL,
833 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
834}
835
6d8f6eeb 836static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 837{
7b11488f 838 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
839 unsigned long flags;
840
841 /* nic_init */
7b11488f 842 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 843 iwl_apm_init(trans);
392f8b78
EG
844
845 /* Set interrupt coalescing calibration timer to default (512 usecs) */
1042db2a 846 iwl_write8(trans, CSR_INT_COALESCING,
83ed9015 847 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 848
7b11488f 849 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 850
3e10caeb 851 iwl_set_pwr_vmain(trans);
392f8b78 852
ecdb975c 853 iwl_op_mode_nic_config(trans->op_mode);
392f8b78 854
a5916977 855#ifndef CONFIG_IWLWIFI_IDI
392f8b78 856 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 857 iwl_rx_init(trans);
a5916977 858#endif
392f8b78
EG
859
860 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 861 if (iwl_tx_init(trans))
392f8b78
EG
862 return -ENOMEM;
863
035f7ff2 864 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 865 /* enable shadow regs in HW */
1042db2a 866 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
392f8b78
EG
867 0x800FFFFF);
868 }
869
392f8b78
EG
870 return 0;
871}
872
873#define HW_READY_TIMEOUT (50)
874
875/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 876static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
877{
878 int ret;
879
1042db2a 880 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
881 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
882
883 /* See if we got it */
1042db2a 884 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
885 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
887 HW_READY_TIMEOUT);
888
6d8f6eeb 889 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
890 return ret;
891}
892
893/* Note: returns standard 0/-ERROR code */
ebb7678d 894static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
895{
896 int ret;
897
6d8f6eeb 898 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 899
6d8f6eeb 900 ret = iwl_set_hw_ready(trans);
ebb7678d 901 /* If the card is ready, exit 0 */
392f8b78
EG
902 if (ret >= 0)
903 return 0;
904
905 /* If HW is not ready, prepare the conditions to check again */
1042db2a 906 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
907 CSR_HW_IF_CONFIG_REG_PREPARE);
908
1042db2a 909 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
910 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
911 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
912
913 if (ret < 0)
914 return ret;
915
916 /* HW should be ready by now, check again. */
6d8f6eeb 917 ret = iwl_set_hw_ready(trans);
392f8b78
EG
918 if (ret >= 0)
919 return 0;
920 return ret;
921}
922
cf614297
EG
923/*
924 * ucode
925 */
6dfa8d01
DS
926static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
927 const struct fw_desc *section)
cf614297 928{
13df1aab 929 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
930 dma_addr_t phy_addr = section->p_addr;
931 u32 byte_cnt = section->len;
932 u32 dst_addr = section->offset;
cf614297
EG
933 int ret;
934
13df1aab 935 trans_pcie->ucode_write_complete = false;
cf614297
EG
936
937 iwl_write_direct32(trans,
938 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
939 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
940
941 iwl_write_direct32(trans,
942 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
943
944 iwl_write_direct32(trans,
945 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
946 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
947
948 iwl_write_direct32(trans,
949 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
950 (iwl_get_dma_hi_addr(phy_addr)
951 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
952
953 iwl_write_direct32(trans,
954 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
955 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
956 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
957 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
958
959 iwl_write_direct32(trans,
960 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
961 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
962 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
963 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
964
6dfa8d01
DS
965 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
966 section_num);
13df1aab
JB
967 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
968 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 969 if (!ret) {
6dfa8d01
DS
970 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
971 section_num);
cf614297
EG
972 return -ETIMEDOUT;
973 }
974
975 return 0;
976}
977
0692fe41
JB
978static int iwl_load_given_ucode(struct iwl_trans *trans,
979 const struct fw_img *image)
cf614297
EG
980{
981 int ret = 0;
6dfa8d01 982 int i;
cf614297 983
6dfa8d01
DS
984 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
985 if (!image->sec[i].p_addr)
986 break;
cf614297 987
6dfa8d01
DS
988 ret = iwl_load_section(trans, i, &image->sec[i]);
989 if (ret)
990 return ret;
991 }
cf614297
EG
992
993 /* Remove all resets to allow NIC to operate */
994 iwl_write32(trans, CSR_RESET, 0);
995
996 return 0;
997}
998
0692fe41
JB
999static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1000 const struct fw_img *fw)
392f8b78
EG
1001{
1002 int ret;
c9eec95c 1003 bool hw_rfkill;
392f8b78 1004
496bab39
JB
1005 /* This may fail if AMT took ownership of the device */
1006 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 1007 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
1008 return -EIO;
1009 }
1010
1011 /* If platform's RF_KILL switch is NOT set to KILL */
c9eec95c
JB
1012 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1013 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1014 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
392f8b78 1015
c9eec95c 1016 if (hw_rfkill) {
8722c899 1017 iwl_enable_rfkill_int(trans);
392f8b78
EG
1018 return -ERFKILL;
1019 }
1020
1042db2a 1021 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 1022
6d8f6eeb 1023 ret = iwl_nic_init(trans);
392f8b78 1024 if (ret) {
6d8f6eeb 1025 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
1026 return ret;
1027 }
1028
1029 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1030 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1031 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1032 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1033
1034 /* clear (again), then enable host interrupts */
1042db2a 1035 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1036 iwl_enable_interrupts(trans);
392f8b78
EG
1037
1038 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1039 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1040 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1041
cf614297 1042 /* Load the given image to the HW */
9441b85d 1043 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1044}
1045
b3c2ce13
EG
1046/*
1047 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
7b11488f 1048 * must be called under the irq lock and with MAC access
b3c2ce13 1049 */
6d8f6eeb 1050static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1051{
7b11488f
JB
1052 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1053 IWL_TRANS_GET_PCIE_TRANS(trans);
1054
1055 lockdep_assert_held(&trans_pcie->irq_lock);
1056
1042db2a 1057 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1058}
1059
ed6a3803 1060static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1061{
9eae88fa 1062 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
1063 u32 a;
1064 unsigned long flags;
1065 int i, chan;
1066 u32 reg_val;
1067
7b11488f 1068 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
b3c2ce13 1069
83ed9015 1070 trans_pcie->scd_base_addr =
1042db2a 1071 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1072 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1073 /* reset conext data memory */
105183b1 1074 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1075 a += 4)
1042db2a 1076 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1077 /* reset tx status memory */
105183b1 1078 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1079 a += 4)
1042db2a 1080 iwl_write_targ_mem(trans, a, 0);
105183b1 1081 for (; a < trans_pcie->scd_base_addr +
1745e440 1082 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1083 trans->cfg->base_params->num_of_queues);
d6189124 1084 a += 4)
1042db2a 1085 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1086
1042db2a 1087 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1088 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13
EG
1089
1090 /* Enable DMA channel */
1091 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1092 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
b3c2ce13
EG
1093 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1094 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1095
1096 /* Update FH chicken bits */
1042db2a
EG
1097 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1098 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1099 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1100
1042db2a 1101 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
c6f600fc 1102 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1042db2a 1103 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
b3c2ce13
EG
1104
1105 /* initiate the queues */
035f7ff2 1106 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1042db2a
EG
1107 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1108 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1109 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13 1110 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1042db2a 1111 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13
EG
1112 SCD_CONTEXT_QUEUE_OFFSET(i) +
1113 sizeof(u32),
1114 ((SCD_WIN_SIZE <<
1115 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1116 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1117 ((SCD_FRAME_LIMIT <<
1118 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1119 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1120 }
1121
1042db2a 1122 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
035f7ff2 1123 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
b3c2ce13
EG
1124
1125 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 1126 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13 1127
c6f600fc 1128 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
b3c2ce13 1129
9eae88fa
JB
1130 /* make sure all queue are not stopped/used */
1131 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1132 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
b3c2ce13 1133
9eae88fa
JB
1134 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1135 int fifo = trans_pcie->setup_q_to_fifo[i];
b3c2ce13 1136
9eae88fa 1137 set_bit(i, trans_pcie->queue_used);
b3c2ce13 1138
8ad71bef 1139 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
9eae88fa 1140 fifo, true);
b3c2ce13
EG
1141 }
1142
7b11488f 1143 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b3c2ce13
EG
1144
1145 /* Enable L1-Active */
1042db2a 1146 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
b3c2ce13
EG
1147 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1148}
1149
ed6a3803
EG
1150static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1151{
1152 iwl_reset_ict(trans);
1153 iwl_tx_start(trans);
1154}
1155
c170b867
EG
1156/**
1157 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1158 */
6d8f6eeb 1159static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1160{
c2945f39 1161 int ch, txq_id, ret;
c170b867 1162 unsigned long flags;
8ad71bef 1163 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c170b867
EG
1164
1165 /* Turn off all Tx DMA fifos */
7b11488f 1166 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1167
6d8f6eeb 1168 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1169
1170 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1171 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1172 iwl_write_direct32(trans,
6d8f6eeb 1173 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1174 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
c170b867 1175 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
c2945f39
SG
1176 1000);
1177 if (ret < 0)
6d8f6eeb 1178 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 1179 " DMA channel %d [0x%08x]", ch,
1042db2a 1180 iwl_read_direct32(trans,
6d8f6eeb 1181 FH_TSSR_TX_STATUS_REG));
c170b867 1182 }
7b11488f 1183 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1184
8ad71bef 1185 if (!trans_pcie->txq) {
6d8f6eeb 1186 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
1187 return 0;
1188 }
1189
1190 /* Unmap DMA from host system and free skb's */
035f7ff2 1191 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1192 txq_id++)
6d8f6eeb 1193 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1194
1195 return 0;
1196}
1197
43e58856 1198static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf
EG
1199{
1200 unsigned long flags;
43e58856 1201 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ae2c30bf 1202
43e58856 1203 /* tell the device to stop sending interrupts */
7b11488f 1204 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1205 iwl_disable_interrupts(trans);
7b11488f 1206 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1207
ab6cf8e8 1208 /* device going down, Stop using ICT table */
6d8f6eeb 1209 iwl_disable_ict(trans);
ab6cf8e8
EG
1210
1211 /*
1212 * If a HW restart happens during firmware loading,
1213 * then the firmware loading might call this function
1214 * and later it might be called again due to the
1215 * restart. So don't process again if the device is
1216 * already dead.
1217 */
83626404 1218 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb 1219 iwl_trans_tx_stop(trans);
a5916977 1220#ifndef CONFIG_IWLWIFI_IDI
6d8f6eeb 1221 iwl_trans_rx_stop(trans);
a5916977 1222#endif
ab6cf8e8 1223 /* Power-down device's busmaster DMA clocks */
1042db2a 1224 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1225 APMG_CLK_VAL_DMA_CLK_RQT);
1226 udelay(5);
1227 }
1228
1229 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1230 iwl_clear_bit(trans, CSR_GP_CNTRL,
6d8f6eeb 1231 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1232
1233 /* Stop the device, and put it in low power state */
cc56feb2 1234 iwl_apm_stop(trans);
43e58856
EG
1235
1236 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1237 * Clean again the interrupt here
1238 */
7b11488f 1239 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1240 iwl_disable_interrupts(trans);
7b11488f 1241 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856
EG
1242
1243 /* wait to make sure we flush pending tasklet*/
75595536 1244 synchronize_irq(trans_pcie->irq);
43e58856
EG
1245 tasklet_kill(&trans_pcie->irq_tasklet);
1246
1ee158d8
JB
1247 cancel_work_sync(&trans_pcie->rx_replenish);
1248
43e58856 1249 /* stop and reset the on-board processor */
1042db2a 1250 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1251
1252 /* clear all status bits */
1253 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1254 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1255 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1256 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1257}
1258
2dd4f9f7
JB
1259static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1260{
1261 /* let the ucode operate on its own */
1262 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1263 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1264
1265 iwl_disable_interrupts(trans);
1266 iwl_clear_bit(trans, CSR_GP_CNTRL,
1267 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1268}
1269
e13c0c59 1270static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1271 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1272{
e13c0c59
EG
1273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1274 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1275 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1276 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1277 struct iwl_tx_queue *txq;
1278 struct iwl_queue *q;
47c1b496
EG
1279 dma_addr_t phys_addr = 0;
1280 dma_addr_t txcmd_phys;
1281 dma_addr_t scratch_phys;
1282 u16 len, firstlen, secondlen;
1283 u8 wait_write_ptr = 0;
e13c0c59 1284 __le16 fc = hdr->frame_control;
47c1b496 1285 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1286 u16 __maybe_unused wifi_seq;
47c1b496 1287
8ad71bef 1288 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1289 q = &txq->q;
1290
9eae88fa
JB
1291 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1292 WARN_ON_ONCE(1);
1293 return -EINVAL;
1294 }
015c15e1 1295
9eae88fa 1296 spin_lock(&txq->lock);
631b84c5 1297
47c1b496 1298 /* Set up driver data for this TFD */
2c452297 1299 txq->skbs[q->write_ptr] = skb;
dfa2bdba
EG
1300 txq->cmd[q->write_ptr] = dev_cmd;
1301
1302 dev_cmd->hdr.cmd = REPLY_TX;
1303 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1304 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1305
1306 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1307 out_meta = &txq->meta[q->write_ptr];
1308
1309 /*
1310 * Use the first empty entry in this queue's command buffer array
1311 * to contain the Tx command and MAC header concatenated together
1312 * (payload data will be in another buffer).
1313 * Size of this varies, due to varying MAC header length.
1314 * If end is not dword aligned, we'll have 2 extra bytes at the end
1315 * of the MAC header (device reads on dword boundaries).
1316 * We'll tell device about this padding later.
1317 */
1318 len = sizeof(struct iwl_tx_cmd) +
1319 sizeof(struct iwl_cmd_header) + hdr_len;
1320 firstlen = (len + 3) & ~3;
1321
1322 /* Tell NIC about any 2-byte padding after MAC header */
1323 if (firstlen != len)
1324 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1325
1326 /* Physical address of this Tx command's header (not MAC header!),
1327 * within command buffer array. */
1042db2a 1328 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1329 &dev_cmd->hdr, firstlen,
1330 DMA_BIDIRECTIONAL);
1042db2a 1331 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1332 goto out_err;
47c1b496
EG
1333 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1334 dma_unmap_len_set(out_meta, len, firstlen);
1335
1336 if (!ieee80211_has_morefrags(fc)) {
1337 txq->need_update = 1;
1338 } else {
1339 wait_write_ptr = 1;
1340 txq->need_update = 0;
1341 }
1342
1343 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1344 * if any (802.11 null frames have no payload). */
1345 secondlen = skb->len - hdr_len;
1346 if (secondlen > 0) {
1042db2a 1347 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1348 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1349 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1350 dma_unmap_single(trans->dev,
47c1b496
EG
1351 dma_unmap_addr(out_meta, mapping),
1352 dma_unmap_len(out_meta, len),
1353 DMA_BIDIRECTIONAL);
015c15e1 1354 goto out_err;
47c1b496
EG
1355 }
1356 }
1357
1358 /* Attach buffers to TFD */
e13c0c59 1359 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1360 if (secondlen > 0)
e13c0c59 1361 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1362 secondlen, 0);
1363
1364 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1365 offsetof(struct iwl_tx_cmd, scratch);
1366
1367 /* take back ownership of DMA buffer to enable update */
1042db2a 1368 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1369 DMA_BIDIRECTIONAL);
1370 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1371 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1372
e13c0c59 1373 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1374 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1375 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1376
1377 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1378 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1379
1042db2a 1380 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1381 DMA_BIDIRECTIONAL);
1382
6c1011e1 1383 trace_iwlwifi_dev_tx(trans->dev,
47c1b496
EG
1384 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1385 sizeof(struct iwl_tfd),
1386 &dev_cmd->hdr, firstlen,
1387 skb->data + hdr_len, secondlen);
1388
7c5ba4a8
JB
1389 /* start timer if queue currently empty */
1390 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1391 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1392
47c1b496
EG
1393 /* Tell device the write index *just past* this latest filled TFD */
1394 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1395 iwl_txq_update_write_ptr(trans, txq);
1396
47c1b496
EG
1397 /*
1398 * At this point the frame is "transmitted" successfully
1399 * and we will get a TX status notification eventually,
1400 * regardless of the value of ret. "ret" only indicates
1401 * whether or not we should update the write pointer.
1402 */
a0eaad71 1403 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1404 if (wait_write_ptr) {
1405 txq->need_update = 1;
e13c0c59 1406 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1407 } else {
bada991b 1408 iwl_stop_queue(trans, txq);
47c1b496
EG
1409 }
1410 }
015c15e1 1411 spin_unlock(&txq->lock);
47c1b496 1412 return 0;
015c15e1
JB
1413 out_err:
1414 spin_unlock(&txq->lock);
1415 return -1;
47c1b496
EG
1416}
1417
57a1dc89 1418static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1419{
5a878bf6
EG
1420 struct iwl_trans_pcie *trans_pcie =
1421 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1422 int err;
c9eec95c 1423 bool hw_rfkill;
e6bb4c9c 1424
0c325769
EG
1425 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1426
57a1dc89
EG
1427 if (!trans_pcie->irq_requested) {
1428 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1429 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1430
57a1dc89 1431 iwl_alloc_isr_ict(trans);
e6bb4c9c 1432
75595536 1433 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
57a1dc89
EG
1434 DRV_NAME, trans);
1435 if (err) {
1436 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1437 trans_pcie->irq);
ebb7678d 1438 goto error;
57a1dc89
EG
1439 }
1440
1441 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1442 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1443 }
1444
ebb7678d
EG
1445 err = iwl_prepare_card_hw(trans);
1446 if (err) {
1447 IWL_ERR(trans, "Error while preparing HW: %d", err);
f057ac4e 1448 goto err_free_irq;
ebb7678d 1449 }
a6c684ee
EG
1450
1451 iwl_apm_init(trans);
1452
c9eec95c
JB
1453 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1454 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1455 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1456
ebb7678d
EG
1457 return err;
1458
f057ac4e 1459err_free_irq:
75595536 1460 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1461error:
1462 iwl_free_isr_ict(trans);
1463 tasklet_kill(&trans_pcie->irq_tasklet);
1464 return err;
e6bb4c9c
EG
1465}
1466
cc56feb2
EG
1467static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1468{
1469 iwl_apm_stop(trans);
1470
1df06bdc
EG
1471 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1472
cc56feb2 1473 /* Even if we stop the HW, we still want the RF kill interrupt */
8722c899 1474 iwl_enable_rfkill_int(trans);
cc56feb2
EG
1475}
1476
9eae88fa
JB
1477static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1478 struct sk_buff_head *skbs)
464021ff 1479{
8ad71bef
EG
1480 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1481 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1482 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1483 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1484 int freed = 0;
a0eaad71 1485
015c15e1
JB
1486 spin_lock(&txq->lock);
1487
a0eaad71 1488 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1489 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1490 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1491 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1492 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1493 iwl_wake_queue(trans, txq);
a0eaad71 1494 }
015c15e1
JB
1495
1496 spin_unlock(&txq->lock);
a0eaad71
EG
1497}
1498
03905495
EG
1499static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1500{
05f5b97e 1501 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1502}
1503
1504static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1505{
05f5b97e 1506 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1507}
1508
1509static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1510{
05f5b97e 1511 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1512}
1513
c6f600fc 1514static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1515 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1516{
1517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1518
1519 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
d663ee73
JB
1520 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1521 trans_pcie->n_no_reclaim_cmds = 0;
1522 else
1523 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1524 if (trans_pcie->n_no_reclaim_cmds)
1525 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1526 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa
JB
1527
1528 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1529
1530 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1531 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1532
1533 /* at least the command queue must be mapped */
1534 WARN_ON(!trans_pcie->n_q_to_fifo);
1535
1536 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1537 trans_pcie->n_q_to_fifo * sizeof(u8));
b2cf410c
JB
1538
1539 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1540 if (trans_pcie->rx_buf_size_8k)
1541 trans_pcie->rx_page_order = get_order(8 * 1024);
1542 else
1543 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1544
1545 trans_pcie->wd_timeout =
1546 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1547
1548 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1549}
1550
6d8f6eeb 1551static void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1552{
a42a1844
EG
1553 struct iwl_trans_pcie *trans_pcie =
1554 IWL_TRANS_GET_PCIE_TRANS(trans);
1555
ae2c30bf 1556 iwl_trans_pcie_tx_free(trans);
a5916977 1557#ifndef CONFIG_IWLWIFI_IDI
ae2c30bf 1558 iwl_trans_pcie_rx_free(trans);
a5916977 1559#endif
57a1dc89 1560 if (trans_pcie->irq_requested == true) {
75595536 1561 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1562 iwl_free_isr_ict(trans);
1563 }
a42a1844
EG
1564
1565 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1566 iounmap(trans_pcie->hw_base);
a42a1844
EG
1567 pci_release_regions(trans_pcie->pci_dev);
1568 pci_disable_device(trans_pcie->pci_dev);
1569
6d8f6eeb
EG
1570 trans->shrd->trans = NULL;
1571 kfree(trans);
34c1b7ba
EG
1572}
1573
47107e84
DF
1574static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1575{
1576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1577
1578 if (state)
01d651d4 1579 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1580 else
01d651d4 1581 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1582}
1583
c01a4047 1584#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1585static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1586{
57210f7c
EG
1587 return 0;
1588}
1589
1590static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1591{
c9eec95c 1592 bool hw_rfkill;
57210f7c 1593
c9eec95c
JB
1594 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1595 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
8722c899
SG
1596
1597 if (hw_rfkill)
1598 iwl_enable_rfkill_int(trans);
1599 else
1600 iwl_enable_interrupts(trans);
1601
7120d989 1602 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
57210f7c
EG
1603
1604 return 0;
1605}
c01a4047 1606#endif /* CONFIG_PM_SLEEP */
57210f7c 1607
5f178cd2
EG
1608#define IWL_FLUSH_WAIT_MS 2000
1609
1610static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1611{
8ad71bef 1612 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1613 struct iwl_tx_queue *txq;
1614 struct iwl_queue *q;
1615 int cnt;
1616 unsigned long now = jiffies;
1617 int ret = 0;
1618
1619 /* waiting for all the tx frames complete might take a while */
035f7ff2 1620 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1621 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1622 continue;
8ad71bef 1623 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1624 q = &txq->q;
1625 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1626 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1627 msleep(1);
1628
1629 if (q->read_ptr != q->write_ptr) {
1630 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1631 ret = -ETIMEDOUT;
1632 break;
1633 }
1634 }
1635 return ret;
1636}
1637
ff620849
EG
1638static const char *get_fh_string(int cmd)
1639{
d9fb6465 1640#define IWL_CMD(x) case x: return #x
ff620849
EG
1641 switch (cmd) {
1642 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1643 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1644 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1645 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1646 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1647 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1648 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1649 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1650 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1651 default:
1652 return "UNKNOWN";
1653 }
d9fb6465 1654#undef IWL_CMD
ff620849
EG
1655}
1656
1657int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1658{
1659 int i;
1660#ifdef CONFIG_IWLWIFI_DEBUG
1661 int pos = 0;
1662 size_t bufsz = 0;
1663#endif
1664 static const u32 fh_tbl[] = {
1665 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1666 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1667 FH_RSCSR_CHNL0_WPTR,
1668 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1669 FH_MEM_RSSR_SHARED_CTRL_REG,
1670 FH_MEM_RSSR_RX_STATUS_REG,
1671 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1672 FH_TSSR_TX_STATUS_REG,
1673 FH_TSSR_TX_ERROR_REG
1674 };
1675#ifdef CONFIG_IWLWIFI_DEBUG
1676 if (display) {
1677 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1678 *buf = kmalloc(bufsz, GFP_KERNEL);
1679 if (!*buf)
1680 return -ENOMEM;
1681 pos += scnprintf(*buf + pos, bufsz - pos,
1682 "FH register values:\n");
1683 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1684 pos += scnprintf(*buf + pos, bufsz - pos,
1685 " %34s: 0X%08x\n",
1686 get_fh_string(fh_tbl[i]),
1042db2a 1687 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1688 }
1689 return pos;
1690 }
1691#endif
1692 IWL_ERR(trans, "FH register values:\n");
1693 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1694 IWL_ERR(trans, " %34s: 0X%08x\n",
1695 get_fh_string(fh_tbl[i]),
1042db2a 1696 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1697 }
1698 return 0;
1699}
1700
1701static const char *get_csr_string(int cmd)
1702{
d9fb6465 1703#define IWL_CMD(x) case x: return #x
ff620849
EG
1704 switch (cmd) {
1705 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1706 IWL_CMD(CSR_INT_COALESCING);
1707 IWL_CMD(CSR_INT);
1708 IWL_CMD(CSR_INT_MASK);
1709 IWL_CMD(CSR_FH_INT_STATUS);
1710 IWL_CMD(CSR_GPIO_IN);
1711 IWL_CMD(CSR_RESET);
1712 IWL_CMD(CSR_GP_CNTRL);
1713 IWL_CMD(CSR_HW_REV);
1714 IWL_CMD(CSR_EEPROM_REG);
1715 IWL_CMD(CSR_EEPROM_GP);
1716 IWL_CMD(CSR_OTP_GP_REG);
1717 IWL_CMD(CSR_GIO_REG);
1718 IWL_CMD(CSR_GP_UCODE_REG);
1719 IWL_CMD(CSR_GP_DRIVER_REG);
1720 IWL_CMD(CSR_UCODE_DRV_GP1);
1721 IWL_CMD(CSR_UCODE_DRV_GP2);
1722 IWL_CMD(CSR_LED_REG);
1723 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1724 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1725 IWL_CMD(CSR_ANA_PLL_CFG);
1726 IWL_CMD(CSR_HW_REV_WA_REG);
1727 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1728 default:
1729 return "UNKNOWN";
1730 }
d9fb6465 1731#undef IWL_CMD
ff620849
EG
1732}
1733
1734void iwl_dump_csr(struct iwl_trans *trans)
1735{
1736 int i;
1737 static const u32 csr_tbl[] = {
1738 CSR_HW_IF_CONFIG_REG,
1739 CSR_INT_COALESCING,
1740 CSR_INT,
1741 CSR_INT_MASK,
1742 CSR_FH_INT_STATUS,
1743 CSR_GPIO_IN,
1744 CSR_RESET,
1745 CSR_GP_CNTRL,
1746 CSR_HW_REV,
1747 CSR_EEPROM_REG,
1748 CSR_EEPROM_GP,
1749 CSR_OTP_GP_REG,
1750 CSR_GIO_REG,
1751 CSR_GP_UCODE_REG,
1752 CSR_GP_DRIVER_REG,
1753 CSR_UCODE_DRV_GP1,
1754 CSR_UCODE_DRV_GP2,
1755 CSR_LED_REG,
1756 CSR_DRAM_INT_TBL_REG,
1757 CSR_GIO_CHICKEN_BITS,
1758 CSR_ANA_PLL_CFG,
1759 CSR_HW_REV_WA_REG,
1760 CSR_DBG_HPET_MEM_REG
1761 };
1762 IWL_ERR(trans, "CSR values:\n");
1763 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1764 "CSR_INT_PERIODIC_REG)\n");
1765 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1766 IWL_ERR(trans, " %25s: 0X%08x\n",
1767 get_csr_string(csr_tbl[i]),
1042db2a 1768 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1769 }
1770}
1771
87e5666c
EG
1772#ifdef CONFIG_IWLWIFI_DEBUGFS
1773/* create and remove of files */
1774#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1775 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1776 &iwl_dbgfs_##name##_ops)) \
1777 return -ENOMEM; \
1778} while (0)
1779
1780/* file operation */
1781#define DEBUGFS_READ_FUNC(name) \
1782static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1783 char __user *user_buf, \
1784 size_t count, loff_t *ppos);
1785
1786#define DEBUGFS_WRITE_FUNC(name) \
1787static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1788 const char __user *user_buf, \
1789 size_t count, loff_t *ppos);
1790
1791
87e5666c
EG
1792#define DEBUGFS_READ_FILE_OPS(name) \
1793 DEBUGFS_READ_FUNC(name); \
1794static const struct file_operations iwl_dbgfs_##name##_ops = { \
1795 .read = iwl_dbgfs_##name##_read, \
234e3405 1796 .open = simple_open, \
87e5666c
EG
1797 .llseek = generic_file_llseek, \
1798};
1799
16db88ba
EG
1800#define DEBUGFS_WRITE_FILE_OPS(name) \
1801 DEBUGFS_WRITE_FUNC(name); \
1802static const struct file_operations iwl_dbgfs_##name##_ops = { \
1803 .write = iwl_dbgfs_##name##_write, \
234e3405 1804 .open = simple_open, \
16db88ba
EG
1805 .llseek = generic_file_llseek, \
1806};
1807
87e5666c
EG
1808#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1809 DEBUGFS_READ_FUNC(name); \
1810 DEBUGFS_WRITE_FUNC(name); \
1811static const struct file_operations iwl_dbgfs_##name##_ops = { \
1812 .write = iwl_dbgfs_##name##_write, \
1813 .read = iwl_dbgfs_##name##_read, \
234e3405 1814 .open = simple_open, \
87e5666c
EG
1815 .llseek = generic_file_llseek, \
1816};
1817
87e5666c
EG
1818static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1819 char __user *user_buf,
8ad71bef
EG
1820 size_t count, loff_t *ppos)
1821{
5a878bf6 1822 struct iwl_trans *trans = file->private_data;
8ad71bef 1823 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1824 struct iwl_tx_queue *txq;
1825 struct iwl_queue *q;
1826 char *buf;
1827 int pos = 0;
1828 int cnt;
1829 int ret;
1745e440
WYG
1830 size_t bufsz;
1831
035f7ff2 1832 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1833
8ad71bef 1834 if (!trans_pcie->txq) {
3e10caeb 1835 IWL_ERR(trans, "txq not ready\n");
87e5666c
EG
1836 return -EAGAIN;
1837 }
1838 buf = kzalloc(bufsz, GFP_KERNEL);
1839 if (!buf)
1840 return -ENOMEM;
1841
035f7ff2 1842 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1843 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1844 q = &txq->q;
1845 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1846 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1847 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1848 !!test_bit(cnt, trans_pcie->queue_used),
1849 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1850 }
1851 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1852 kfree(buf);
1853 return ret;
1854}
1855
1856static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1857 char __user *user_buf,
1858 size_t count, loff_t *ppos) {
5a878bf6
EG
1859 struct iwl_trans *trans = file->private_data;
1860 struct iwl_trans_pcie *trans_pcie =
1861 IWL_TRANS_GET_PCIE_TRANS(trans);
1862 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1863 char buf[256];
1864 int pos = 0;
1865 const size_t bufsz = sizeof(buf);
1866
1867 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1868 rxq->read);
1869 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1870 rxq->write);
1871 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1872 rxq->free_count);
1873 if (rxq->rb_stts) {
1874 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1875 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1876 } else {
1877 pos += scnprintf(buf + pos, bufsz - pos,
1878 "closed_rb_num: Not Allocated\n");
1879 }
1880 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1881}
1882
1f7b6172
EG
1883static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1884 char __user *user_buf,
1885 size_t count, loff_t *ppos) {
1886
1887 struct iwl_trans *trans = file->private_data;
1888 struct iwl_trans_pcie *trans_pcie =
1889 IWL_TRANS_GET_PCIE_TRANS(trans);
1890 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1891
1892 int pos = 0;
1893 char *buf;
1894 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1895 ssize_t ret;
1896
1897 buf = kzalloc(bufsz, GFP_KERNEL);
1898 if (!buf) {
1899 IWL_ERR(trans, "Can not allocate Buffer\n");
1900 return -ENOMEM;
1901 }
1902
1903 pos += scnprintf(buf + pos, bufsz - pos,
1904 "Interrupt Statistics Report:\n");
1905
1906 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1907 isr_stats->hw);
1908 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1909 isr_stats->sw);
1910 if (isr_stats->sw || isr_stats->hw) {
1911 pos += scnprintf(buf + pos, bufsz - pos,
1912 "\tLast Restarting Code: 0x%X\n",
1913 isr_stats->err_code);
1914 }
1915#ifdef CONFIG_IWLWIFI_DEBUG
1916 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1917 isr_stats->sch);
1918 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1919 isr_stats->alive);
1920#endif
1921 pos += scnprintf(buf + pos, bufsz - pos,
1922 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1923
1924 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1925 isr_stats->ctkill);
1926
1927 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1928 isr_stats->wakeup);
1929
1930 pos += scnprintf(buf + pos, bufsz - pos,
1931 "Rx command responses:\t\t %u\n", isr_stats->rx);
1932
1933 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1934 isr_stats->tx);
1935
1936 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1937 isr_stats->unhandled);
1938
1939 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1940 kfree(buf);
1941 return ret;
1942}
1943
1944static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1945 const char __user *user_buf,
1946 size_t count, loff_t *ppos)
1947{
1948 struct iwl_trans *trans = file->private_data;
1949 struct iwl_trans_pcie *trans_pcie =
1950 IWL_TRANS_GET_PCIE_TRANS(trans);
1951 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1952
1953 char buf[8];
1954 int buf_size;
1955 u32 reset_flag;
1956
1957 memset(buf, 0, sizeof(buf));
1958 buf_size = min(count, sizeof(buf) - 1);
1959 if (copy_from_user(buf, user_buf, buf_size))
1960 return -EFAULT;
1961 if (sscanf(buf, "%x", &reset_flag) != 1)
1962 return -EFAULT;
1963 if (reset_flag == 0)
1964 memset(isr_stats, 0, sizeof(*isr_stats));
1965
1966 return count;
1967}
1968
16db88ba
EG
1969static ssize_t iwl_dbgfs_csr_write(struct file *file,
1970 const char __user *user_buf,
1971 size_t count, loff_t *ppos)
1972{
1973 struct iwl_trans *trans = file->private_data;
1974 char buf[8];
1975 int buf_size;
1976 int csr;
1977
1978 memset(buf, 0, sizeof(buf));
1979 buf_size = min(count, sizeof(buf) - 1);
1980 if (copy_from_user(buf, user_buf, buf_size))
1981 return -EFAULT;
1982 if (sscanf(buf, "%d", &csr) != 1)
1983 return -EFAULT;
1984
1985 iwl_dump_csr(trans);
1986
1987 return count;
1988}
1989
16db88ba
EG
1990static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1991 char __user *user_buf,
1992 size_t count, loff_t *ppos)
1993{
1994 struct iwl_trans *trans = file->private_data;
1995 char *buf;
1996 int pos = 0;
1997 ssize_t ret = -EFAULT;
1998
1999 ret = pos = iwl_dump_fh(trans, &buf, true);
2000 if (buf) {
2001 ret = simple_read_from_buffer(user_buf,
2002 count, ppos, buf, pos);
2003 kfree(buf);
2004 }
2005
2006 return ret;
2007}
2008
48dffd39
JB
2009static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2010 const char __user *user_buf,
2011 size_t count, loff_t *ppos)
2012{
2013 struct iwl_trans *trans = file->private_data;
2014
2015 if (!trans->op_mode)
2016 return -EAGAIN;
2017
2018 iwl_op_mode_nic_error(trans->op_mode);
2019
2020 return count;
2021}
2022
1f7b6172 2023DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2024DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2025DEBUGFS_READ_FILE_OPS(rx_queue);
2026DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2027DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2028DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2029
2030/*
2031 * Create the debugfs files and directories
2032 *
2033 */
2034static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2035 struct dentry *dir)
2036{
87e5666c
EG
2037 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2038 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2039 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2040 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2041 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2042 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c
EG
2043 return 0;
2044}
2045#else
2046static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2047 struct dentry *dir)
2048{ return 0; }
2049
2050#endif /*CONFIG_IWLWIFI_DEBUGFS */
2051
e6bb4c9c 2052const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2053 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2054 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2055 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2056 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2057 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2058
2dd4f9f7
JB
2059 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2060
e6bb4c9c 2061 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2062
e6bb4c9c 2063 .tx = iwl_trans_pcie_tx,
a0eaad71 2064 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2065
7f01d567 2066 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
c91bd124 2067 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
34c1b7ba 2068
e6bb4c9c 2069 .free = iwl_trans_pcie_free,
87e5666c
EG
2070
2071 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2072
2073 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2074
c01a4047 2075#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2076 .suspend = iwl_trans_pcie_suspend,
2077 .resume = iwl_trans_pcie_resume,
c01a4047 2078#endif
03905495
EG
2079 .write8 = iwl_trans_pcie_write8,
2080 .write32 = iwl_trans_pcie_write32,
2081 .read32 = iwl_trans_pcie_read32,
c6f600fc 2082 .configure = iwl_trans_pcie_configure,
47107e84 2083 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2084};
a42a1844 2085
a42a1844
EG
2086struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2087 struct pci_dev *pdev,
035f7ff2
EG
2088 const struct pci_device_id *ent,
2089 const struct iwl_cfg *cfg)
a42a1844 2090{
a42a1844
EG
2091 struct iwl_trans_pcie *trans_pcie;
2092 struct iwl_trans *trans;
2093 u16 pci_cmd;
2094 int err;
2095
2096 trans = kzalloc(sizeof(struct iwl_trans) +
2097 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2098
2099 if (WARN_ON(!trans))
2100 return NULL;
2101
2102 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2103
2104 trans->ops = &trans_ops_pcie;
2105 trans->shrd = shrd;
035f7ff2 2106 trans->cfg = cfg;
a42a1844 2107 trans_pcie->trans = trans;
7b11488f 2108 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2109 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2110
2111 /* W/A - seems to solve weird behavior. We need to remove this if we
2112 * don't want to stay in L1 all the time. This wastes a lot of power */
2113 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2114 PCIE_LINK_STATE_CLKPM);
2115
2116 if (pci_enable_device(pdev)) {
2117 err = -ENODEV;
2118 goto out_no_pci;
2119 }
2120
2121 pci_set_master(pdev);
2122
2123 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2124 if (!err)
2125 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2126 if (err) {
2127 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2128 if (!err)
2129 err = pci_set_consistent_dma_mask(pdev,
2130 DMA_BIT_MASK(32));
2131 /* both attempts failed: */
2132 if (err) {
2133 dev_printk(KERN_ERR, &pdev->dev,
2134 "No suitable DMA available.\n");
2135 goto out_pci_disable_device;
2136 }
2137 }
2138
2139 err = pci_request_regions(pdev, DRV_NAME);
2140 if (err) {
2141 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2142 goto out_pci_disable_device;
2143 }
2144
05f5b97e 2145 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2146 if (!trans_pcie->hw_base) {
05f5b97e 2147 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
a42a1844
EG
2148 err = -ENODEV;
2149 goto out_pci_release_regions;
2150 }
2151
a42a1844
EG
2152 dev_printk(KERN_INFO, &pdev->dev,
2153 "pci_resource_len = 0x%08llx\n",
2154 (unsigned long long) pci_resource_len(pdev, 0));
2155 dev_printk(KERN_INFO, &pdev->dev,
2156 "pci_resource_base = %p\n", trans_pcie->hw_base);
2157
2158 dev_printk(KERN_INFO, &pdev->dev,
2159 "HW Revision ID = 0x%X\n", pdev->revision);
2160
2161 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2162 * PCI Tx retries from interfering with C3 CPU state */
2163 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2164
2165 err = pci_enable_msi(pdev);
2166 if (err)
2167 dev_printk(KERN_ERR, &pdev->dev,
2168 "pci_enable_msi failed(0X%x)", err);
2169
2170 trans->dev = &pdev->dev;
75595536 2171 trans_pcie->irq = pdev->irq;
a42a1844 2172 trans_pcie->pci_dev = pdev;
08079a49 2173 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2174 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2175 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2176 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2177
2178 /* TODO: Move this away, not needed if not MSI */
2179 /* enable rfkill interrupt: hw bug w/a */
2180 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2181 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2182 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2183 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2184 }
2185
69a10b29
MV
2186 /* Initialize the wait queue for commands */
2187 init_waitqueue_head(&trans->wait_command_queue);
2188
a42a1844
EG
2189 return trans;
2190
2191out_pci_release_regions:
2192 pci_release_regions(pdev);
2193out_pci_disable_device:
2194 pci_disable_device(pdev);
2195out_no_pci:
2196 kfree(trans);
2197 return NULL;
2198}
2199