]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/wireless/iwlwifi/iwl-trans-pcie.c
iwlwifi: check RF kill register when interrupts have been disabled
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
c85eb619 71#include "iwl-trans.h"
c17d0681 72#include "iwl-trans-pcie-int.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
522376d2 75#include "iwl-eeprom.h"
7a10e3e4 76#include "iwl-agn-hw.h"
c85eb619 77
0439bb62
JB
78#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
79
c6f600fc 80#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 81 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
82 (~(1<<(trans_pcie)->cmd_queue)))
83
5a878bf6 84static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 85{
5a878bf6
EG
86 struct iwl_trans_pcie *trans_pcie =
87 IWL_TRANS_GET_PCIE_TRANS(trans);
88 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 89 struct device *dev = trans->dev;
c85eb619 90
5a878bf6 91 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
92
93 spin_lock_init(&rxq->lock);
c85eb619
EG
94
95 if (WARN_ON(rxq->bd || rxq->rb_stts))
96 return -EINVAL;
97
98 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
99 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
100 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
101 if (!rxq->bd)
102 goto err_bd;
c85eb619
EG
103
104 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
105 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
106 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
107 if (!rxq->rb_stts)
108 goto err_rb_stts;
c85eb619
EG
109
110 return 0;
111
112err_rb_stts:
a0f6b0a2
EG
113 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
114 rxq->bd, rxq->bd_dma);
c85eb619
EG
115 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
116 rxq->bd = NULL;
117err_bd:
118 return -ENOMEM;
119}
120
5a878bf6 121static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 122{
5a878bf6
EG
123 struct iwl_trans_pcie *trans_pcie =
124 IWL_TRANS_GET_PCIE_TRANS(trans);
125 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 126 int i;
c85eb619
EG
127
128 /* Fill the rx_used queue with _all_ of the Rx buffers */
129 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
130 /* In the reset function, these buffers may have been allocated
131 * to an SKB, so we need to unmap and free potential storage */
132 if (rxq->pool[i].page != NULL) {
1042db2a 133 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
b2cf410c 134 PAGE_SIZE << trans_pcie->rx_page_order,
c85eb619 135 DMA_FROM_DEVICE);
790428b6 136 __free_pages(rxq->pool[i].page,
b2cf410c 137 trans_pcie->rx_page_order);
c85eb619
EG
138 rxq->pool[i].page = NULL;
139 }
140 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
141 }
a0f6b0a2
EG
142}
143
fd656935 144static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
145 struct iwl_rx_queue *rxq)
146{
b2cf410c 147 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
148 u32 rb_size;
149 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 150 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 151
b2cf410c 152 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
154 else
155 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
156
157 /* Stop Rx DMA */
1042db2a 158 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
159
160 /* Reset driver's Rx queue write index */
1042db2a 161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
162
163 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 164 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
165 (u32)(rxq->bd_dma >> 8));
166
167 /* Tell device where in DRAM to update its Rx status */
1042db2a 168 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
169 rxq->rb_stts_dma >> 4);
170
171 /* Enable Rx DMA
172 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
173 * the credit mechanism in 5000 HW RX FIFO
174 * Direct rx interrupts to hosts
175 * Rx buffer size 4 or 8k
176 * RB timeout 0x10
177 * 256 RBDs
178 */
1042db2a 179 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
180 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
181 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
182 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
183 rb_size|
184 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
185 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
186
187 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 188 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
189}
190
5a878bf6 191static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 192{
5a878bf6
EG
193 struct iwl_trans_pcie *trans_pcie =
194 IWL_TRANS_GET_PCIE_TRANS(trans);
195 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
196
a0f6b0a2
EG
197 int i, err;
198 unsigned long flags;
199
200 if (!rxq->bd) {
5a878bf6 201 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
202 if (err)
203 return err;
204 }
205
206 spin_lock_irqsave(&rxq->lock, flags);
207 INIT_LIST_HEAD(&rxq->rx_free);
208 INIT_LIST_HEAD(&rxq->rx_used);
209
5a878bf6 210 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
211
212 for (i = 0; i < RX_QUEUE_SIZE; i++)
213 rxq->queue[i] = NULL;
214
215 /* Set us so that we have processed and used all buffers, but have
216 * not restocked the Rx queue with fresh buffers */
217 rxq->read = rxq->write = 0;
218 rxq->write_actual = 0;
219 rxq->free_count = 0;
220 spin_unlock_irqrestore(&rxq->lock, flags);
221
5a878bf6 222 iwlagn_rx_replenish(trans);
ab697a9f 223
fd656935 224 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 225
7b11488f 226 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 227 rxq->need_update = 1;
5a878bf6 228 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 229 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 230
c85eb619
EG
231 return 0;
232}
233
5a878bf6 234static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 235{
5a878bf6
EG
236 struct iwl_trans_pcie *trans_pcie =
237 IWL_TRANS_GET_PCIE_TRANS(trans);
238 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
239
a0f6b0a2
EG
240 unsigned long flags;
241
242 /*if rxq->bd is NULL, it means that nothing has been allocated,
243 * exit now */
244 if (!rxq->bd) {
5a878bf6 245 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
246 return;
247 }
248
249 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 250 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
251 spin_unlock_irqrestore(&rxq->lock, flags);
252
1042db2a 253 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
254 rxq->bd, rxq->bd_dma);
255 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
256 rxq->bd = NULL;
257
258 if (rxq->rb_stts)
1042db2a 259 dma_free_coherent(trans->dev,
a0f6b0a2
EG
260 sizeof(struct iwl_rb_status),
261 rxq->rb_stts, rxq->rb_stts_dma);
262 else
5a878bf6 263 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
264 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
265 rxq->rb_stts = NULL;
266}
267
6d8f6eeb 268static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
269{
270
271 /* stop Rx DMA */
1042db2a
EG
272 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
273 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
274 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
275}
276
6d8f6eeb 277static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
278 struct iwl_dma_ptr *ptr, size_t size)
279{
280 if (WARN_ON(ptr->addr))
281 return -EINVAL;
282
1042db2a 283 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
284 &ptr->dma, GFP_KERNEL);
285 if (!ptr->addr)
286 return -ENOMEM;
287 ptr->size = size;
288 return 0;
289}
290
6d8f6eeb 291static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
292 struct iwl_dma_ptr *ptr)
293{
294 if (unlikely(!ptr->addr))
295 return;
296
1042db2a 297 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
298 memset(ptr, 0, sizeof(*ptr));
299}
300
7c5ba4a8
JB
301static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
302{
303 struct iwl_tx_queue *txq = (void *)data;
304 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
305 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
306
307 spin_lock(&txq->lock);
308 /* check if triggered erroneously */
309 if (txq->q.read_ptr == txq->q.write_ptr) {
310 spin_unlock(&txq->lock);
311 return;
312 }
313 spin_unlock(&txq->lock);
314
315
316 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
317 jiffies_to_msecs(trans_pcie->wd_timeout));
318 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
319 txq->q.read_ptr, txq->q.write_ptr);
320 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
321 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
322 & (TFD_QUEUE_SIZE_MAX - 1),
323 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
324
325 iwl_op_mode_nic_error(trans->op_mode);
326}
327
6d8f6eeb
EG
328static int iwl_trans_txq_alloc(struct iwl_trans *trans,
329 struct iwl_tx_queue *txq, int slots_num,
330 u32 txq_id)
02aca585 331{
ab9e212e 332 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585 333 int i;
c6f600fc 334 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 335
bf8440e6 336 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
337 return -EINVAL;
338
7c5ba4a8
JB
339 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
340 (unsigned long)txq);
341 txq->trans_pcie = trans_pcie;
342
1359ca4f
EG
343 txq->q.n_window = slots_num;
344
bf8440e6
JB
345 txq->entries = kcalloc(slots_num,
346 sizeof(struct iwl_pcie_tx_queue_entry),
347 GFP_KERNEL);
02aca585 348
bf8440e6 349 if (!txq->entries)
02aca585
EG
350 goto error;
351
c6f600fc 352 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 353 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
354 txq->entries[i].cmd =
355 kmalloc(sizeof(struct iwl_device_cmd),
356 GFP_KERNEL);
357 if (!txq->entries[i].cmd)
dfa2bdba
EG
358 goto error;
359 }
02aca585 360
02aca585
EG
361 /* Circular buffer of transmit frame descriptors (TFDs),
362 * shared with device */
1042db2a 363 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 364 &txq->q.dma_addr, GFP_KERNEL);
02aca585 365 if (!txq->tfds) {
6d8f6eeb 366 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
367 goto error;
368 }
369 txq->q.id = txq_id;
370
371 return 0;
372error:
bf8440e6 373 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 374 for (i = 0; i < slots_num; i++)
bf8440e6
JB
375 kfree(txq->entries[i].cmd);
376 kfree(txq->entries);
377 txq->entries = NULL;
02aca585
EG
378
379 return -ENOMEM;
380
381}
382
6d8f6eeb 383static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 384 int slots_num, u32 txq_id)
02aca585
EG
385{
386 int ret;
387
388 txq->need_update = 0;
02aca585 389
02aca585
EG
390 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
391 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
392 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
393
394 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 395 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
396 txq_id);
397 if (ret)
398 return ret;
399
015c15e1
JB
400 spin_lock_init(&txq->lock);
401
02aca585
EG
402 /*
403 * Tell nic where to find circular buffer of Tx Frame Descriptors for
404 * given Tx queue, and enable the DMA channel used for that queue.
405 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 406 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
407 txq->q.dma_addr >> 8);
408
409 return 0;
410}
411
c170b867
EG
412/**
413 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
414 */
6d8f6eeb 415static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 416{
8ad71bef
EG
417 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
418 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 419 struct iwl_queue *q = &txq->q;
39644e9a 420 enum dma_data_direction dma_dir;
c170b867
EG
421
422 if (!q->n_bd)
423 return;
424
39644e9a
EG
425 /* In the command queue, all the TBs are mapped as BIDI
426 * so unmap them as such.
427 */
c6f600fc 428 if (txq_id == trans_pcie->cmd_queue)
39644e9a 429 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 430 else
39644e9a
EG
431 dma_dir = DMA_TO_DEVICE;
432
015c15e1 433 spin_lock_bh(&txq->lock);
c170b867
EG
434 while (q->write_ptr != q->read_ptr) {
435 /* The read_ptr needs to bound by q->n_window */
39644e9a
EG
436 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
437 dma_dir);
c170b867
EG
438 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
439 }
015c15e1 440 spin_unlock_bh(&txq->lock);
c170b867
EG
441}
442
1359ca4f
EG
443/**
444 * iwl_tx_queue_free - Deallocate DMA queue.
445 * @txq: Transmit queue to deallocate.
446 *
447 * Empty queue by removing and destroying all BD's.
448 * Free all buffers.
449 * 0-fill, but do not free "txq" descriptor structure.
450 */
6d8f6eeb 451static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 452{
8ad71bef
EG
453 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
454 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 455 struct device *dev = trans->dev;
1359ca4f
EG
456 int i;
457 if (WARN_ON(!txq))
458 return;
459
6d8f6eeb 460 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
461
462 /* De-alloc array of command/tx buffers */
dfa2bdba 463
c6f600fc 464 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 465 for (i = 0; i < txq->q.n_window; i++)
bf8440e6 466 kfree(txq->entries[i].cmd);
1359ca4f
EG
467
468 /* De-alloc circular buffer of TFDs */
469 if (txq->q.n_bd) {
ab9e212e 470 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
471 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
472 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
473 }
474
bf8440e6
JB
475 kfree(txq->entries);
476 txq->entries = NULL;
1359ca4f 477
7c5ba4a8
JB
478 del_timer_sync(&txq->stuck_timer);
479
1359ca4f
EG
480 /* 0-fill queue descriptor structure */
481 memset(txq, 0, sizeof(*txq));
482}
483
484/**
485 * iwl_trans_tx_free - Free TXQ Context
486 *
487 * Destroy all TX DMA queues and structures
488 */
6d8f6eeb 489static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
490{
491 int txq_id;
8ad71bef 492 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
493
494 /* Tx queues */
8ad71bef 495 if (trans_pcie->txq) {
d6189124 496 for (txq_id = 0;
035f7ff2 497 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 498 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
499 }
500
8ad71bef
EG
501 kfree(trans_pcie->txq);
502 trans_pcie->txq = NULL;
1359ca4f 503
9d6b2cb1 504 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 505
6d8f6eeb 506 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
507}
508
02aca585
EG
509/**
510 * iwl_trans_tx_alloc - allocate TX context
511 * Allocate all Tx DMA structures and initialize them
512 *
513 * @param priv
514 * @return error code
515 */
6d8f6eeb 516static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
517{
518 int ret;
519 int txq_id, slots_num;
8ad71bef 520 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 521
035f7ff2 522 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
523 sizeof(struct iwlagn_scd_bc_tbl);
524
02aca585
EG
525 /*It is not allowed to alloc twice, so warn when this happens.
526 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 527 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
528 ret = -EINVAL;
529 goto error;
530 }
531
6d8f6eeb 532 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 533 scd_bc_tbls_size);
02aca585 534 if (ret) {
6d8f6eeb 535 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
536 goto error;
537 }
538
539 /* Alloc keep-warm buffer */
9d6b2cb1 540 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 541 if (ret) {
6d8f6eeb 542 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
543 goto error;
544 }
545
035f7ff2 546 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 547 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 548 if (!trans_pcie->txq) {
6d8f6eeb 549 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
550 ret = ENOMEM;
551 goto error;
552 }
553
554 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 555 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 556 txq_id++) {
9ba1947a 557 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 558 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
559 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
560 slots_num, txq_id);
02aca585 561 if (ret) {
6d8f6eeb 562 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
563 goto error;
564 }
565 }
566
567 return 0;
568
569error:
ae2c30bf 570 iwl_trans_pcie_tx_free(trans);
02aca585
EG
571
572 return ret;
573}
6d8f6eeb 574static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
575{
576 int ret;
577 int txq_id, slots_num;
578 unsigned long flags;
579 bool alloc = false;
8ad71bef 580 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 581
8ad71bef 582 if (!trans_pcie->txq) {
6d8f6eeb 583 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
584 if (ret)
585 goto error;
586 alloc = true;
587 }
588
7b11488f 589 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
590
591 /* Turn off all Tx DMA fifos */
1042db2a 592 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
593
594 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 595 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 596 trans_pcie->kw.dma >> 4);
02aca585 597
7b11488f 598 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
599
600 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 601 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 602 txq_id++) {
9ba1947a 603 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 604 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
605 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
606 slots_num, txq_id);
02aca585 607 if (ret) {
6d8f6eeb 608 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
609 goto error;
610 }
611 }
612
613 return 0;
614error:
615 /*Upon error, free only if we allocated something */
616 if (alloc)
ae2c30bf 617 iwl_trans_pcie_tx_free(trans);
02aca585
EG
618 return ret;
619}
620
3e10caeb 621static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
622{
623/*
624 * (for documentation purposes)
625 * to set power to V_AUX, do:
626
627 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 628 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
629 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
630 ~APMG_PS_CTRL_MSK_PWR_SRC);
631 */
632
1042db2a 633 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
634 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
635 ~APMG_PS_CTRL_MSK_PWR_SRC);
636}
637
af634bee
EG
638/* PCI registers */
639#define PCI_CFG_RETRY_TIMEOUT 0x041
640#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
641#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
642
643static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
644{
645 int pos;
646 u16 pci_lnk_ctl;
647 struct iwl_trans_pcie *trans_pcie =
648 IWL_TRANS_GET_PCIE_TRANS(trans);
649
650 struct pci_dev *pci_dev = trans_pcie->pci_dev;
651
652 pos = pci_pcie_cap(pci_dev);
653 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
654 return pci_lnk_ctl;
655}
656
657static void iwl_apm_config(struct iwl_trans *trans)
658{
659 /*
660 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
661 * Check if BIOS (or OS) enabled L1-ASPM on this device.
662 * If so (likely), disable L0S, so device moves directly L0->L1;
663 * costs negligible amount of power savings.
664 * If not (unlikely), enable L0S, so there is at least some
665 * power savings, even without L1.
666 */
667 u16 lctl = iwl_pciexp_link_ctrl(trans);
668
669 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
670 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
671 /* L1-ASPM enabled; disable(!) L0S */
672 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
673 dev_printk(KERN_INFO, trans->dev,
674 "L1 Enabled; Disabling L0S\n");
675 } else {
676 /* L1-ASPM disabled; enable(!) L0S */
677 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
678 dev_printk(KERN_INFO, trans->dev,
679 "L1 Disabled; Enabling L0S\n");
680 }
f6d0e9be 681 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
682}
683
a6c684ee
EG
684/*
685 * Start up NIC's basic functionality after it has been reset
686 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
687 * NOTE: This does not load uCode nor start the embedded processor
688 */
689static int iwl_apm_init(struct iwl_trans *trans)
690{
83626404 691 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
692 int ret = 0;
693 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
694
695 /*
696 * Use "set_bit" below rather than "write", to preserve any hardware
697 * bits already set by default after reset.
698 */
699
700 /* Disable L0S exit timer (platform NMI Work/Around) */
701 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
702 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
703
704 /*
705 * Disable L0s without affecting L1;
706 * don't wait for ICH L0s (ICH bug W/A)
707 */
708 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
709 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
710
711 /* Set FH wait threshold to maximum (HW error during stress W/A) */
712 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
713
714 /*
715 * Enable HAP INTA (interrupt from management bus) to
716 * wake device's PCI Express link L1a -> L0s
717 */
718 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
719 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
720
af634bee 721 iwl_apm_config(trans);
a6c684ee
EG
722
723 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 724 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 725 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 726 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
727
728 /*
729 * Set "initialization complete" bit to move adapter from
730 * D0U* --> D0A* (powered-up active) state.
731 */
732 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
733
734 /*
735 * Wait for clock stabilization; once stabilized, access to
736 * device-internal resources is supported, e.g. iwl_write_prph()
737 * and accesses to uCode SRAM.
738 */
739 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
740 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
741 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
742 if (ret < 0) {
743 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
744 goto out;
745 }
746
747 /*
748 * Enable DMA clock and wait for it to stabilize.
749 *
750 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
751 * do not disable clocks. This preserves any hardware bits already
752 * set by default in "CLK_CTRL_REG" after reset.
753 */
754 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
755 udelay(20);
756
757 /* Disable L1-Active */
758 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
759 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
760
83626404 761 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
762
763out:
764 return ret;
765}
766
cc56feb2
EG
767static int iwl_apm_stop_master(struct iwl_trans *trans)
768{
769 int ret = 0;
770
771 /* stop device's busmaster DMA activity */
772 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
773
774 ret = iwl_poll_bit(trans, CSR_RESET,
775 CSR_RESET_REG_FLAG_MASTER_DISABLED,
776 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
777 if (ret)
778 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
779
780 IWL_DEBUG_INFO(trans, "stop master\n");
781
782 return ret;
783}
784
785static void iwl_apm_stop(struct iwl_trans *trans)
786{
83626404 787 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
788 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
789
83626404 790 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
791
792 /* Stop device's DMA activity */
793 iwl_apm_stop_master(trans);
794
795 /* Reset the entire device */
796 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
797
798 udelay(10);
799
800 /*
801 * Clear "initialization complete" bit to move adapter from
802 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
803 */
804 iwl_clear_bit(trans, CSR_GP_CNTRL,
805 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
806}
807
6d8f6eeb 808static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 809{
7b11488f 810 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
811 unsigned long flags;
812
813 /* nic_init */
7b11488f 814 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 815 iwl_apm_init(trans);
392f8b78
EG
816
817 /* Set interrupt coalescing calibration timer to default (512 usecs) */
1042db2a 818 iwl_write8(trans, CSR_INT_COALESCING,
83ed9015 819 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 820
7b11488f 821 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 822
3e10caeb 823 iwl_set_pwr_vmain(trans);
392f8b78 824
ecdb975c 825 iwl_op_mode_nic_config(trans->op_mode);
392f8b78 826
a5916977 827#ifndef CONFIG_IWLWIFI_IDI
392f8b78 828 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 829 iwl_rx_init(trans);
a5916977 830#endif
392f8b78
EG
831
832 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 833 if (iwl_tx_init(trans))
392f8b78
EG
834 return -ENOMEM;
835
035f7ff2 836 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 837 /* enable shadow regs in HW */
1042db2a 838 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
392f8b78
EG
839 0x800FFFFF);
840 }
841
392f8b78
EG
842 return 0;
843}
844
845#define HW_READY_TIMEOUT (50)
846
847/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 848static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
849{
850 int ret;
851
1042db2a 852 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
853 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
854
855 /* See if we got it */
1042db2a 856 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
857 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
858 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
859 HW_READY_TIMEOUT);
860
6d8f6eeb 861 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
862 return ret;
863}
864
865/* Note: returns standard 0/-ERROR code */
ebb7678d 866static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
867{
868 int ret;
869
6d8f6eeb 870 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 871
6d8f6eeb 872 ret = iwl_set_hw_ready(trans);
ebb7678d 873 /* If the card is ready, exit 0 */
392f8b78
EG
874 if (ret >= 0)
875 return 0;
876
877 /* If HW is not ready, prepare the conditions to check again */
1042db2a 878 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
879 CSR_HW_IF_CONFIG_REG_PREPARE);
880
1042db2a 881 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
392f8b78
EG
882 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
883 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
884
885 if (ret < 0)
886 return ret;
887
888 /* HW should be ready by now, check again. */
6d8f6eeb 889 ret = iwl_set_hw_ready(trans);
392f8b78
EG
890 if (ret >= 0)
891 return 0;
892 return ret;
893}
894
cf614297
EG
895/*
896 * ucode
897 */
6dfa8d01
DS
898static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
899 const struct fw_desc *section)
cf614297 900{
13df1aab 901 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
902 dma_addr_t phy_addr = section->p_addr;
903 u32 byte_cnt = section->len;
904 u32 dst_addr = section->offset;
cf614297
EG
905 int ret;
906
13df1aab 907 trans_pcie->ucode_write_complete = false;
cf614297
EG
908
909 iwl_write_direct32(trans,
910 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
911 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
912
913 iwl_write_direct32(trans,
914 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
915
916 iwl_write_direct32(trans,
917 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
918 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
919
920 iwl_write_direct32(trans,
921 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
922 (iwl_get_dma_hi_addr(phy_addr)
923 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
924
925 iwl_write_direct32(trans,
926 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
927 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
928 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
929 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
930
931 iwl_write_direct32(trans,
932 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
933 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
934 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
935 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
936
6dfa8d01
DS
937 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
938 section_num);
13df1aab
JB
939 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
940 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 941 if (!ret) {
6dfa8d01
DS
942 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
943 section_num);
cf614297
EG
944 return -ETIMEDOUT;
945 }
946
947 return 0;
948}
949
0692fe41
JB
950static int iwl_load_given_ucode(struct iwl_trans *trans,
951 const struct fw_img *image)
cf614297
EG
952{
953 int ret = 0;
6dfa8d01 954 int i;
cf614297 955
6dfa8d01
DS
956 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
957 if (!image->sec[i].p_addr)
958 break;
cf614297 959
6dfa8d01
DS
960 ret = iwl_load_section(trans, i, &image->sec[i]);
961 if (ret)
962 return ret;
963 }
cf614297
EG
964
965 /* Remove all resets to allow NIC to operate */
966 iwl_write32(trans, CSR_RESET, 0);
967
968 return 0;
969}
970
0692fe41
JB
971static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
972 const struct fw_img *fw)
392f8b78
EG
973{
974 int ret;
c9eec95c 975 bool hw_rfkill;
392f8b78 976
496bab39
JB
977 /* This may fail if AMT took ownership of the device */
978 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 979 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
980 return -EIO;
981 }
982
8c46bb70
EG
983 iwl_enable_rfkill_int(trans);
984
392f8b78 985 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 986 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 987 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 988 if (hw_rfkill)
392f8b78 989 return -ERFKILL;
392f8b78 990
1042db2a 991 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 992
6d8f6eeb 993 ret = iwl_nic_init(trans);
392f8b78 994 if (ret) {
6d8f6eeb 995 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
996 return ret;
997 }
998
999 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1000 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1001 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1002 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1003
1004 /* clear (again), then enable host interrupts */
1042db2a 1005 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1006 iwl_enable_interrupts(trans);
392f8b78
EG
1007
1008 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1009 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1010 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1011
cf614297 1012 /* Load the given image to the HW */
9441b85d 1013 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1014}
1015
b3c2ce13
EG
1016/*
1017 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
7b11488f 1018 * must be called under the irq lock and with MAC access
b3c2ce13 1019 */
6d8f6eeb 1020static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1021{
7b11488f
JB
1022 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1023 IWL_TRANS_GET_PCIE_TRANS(trans);
1024
1025 lockdep_assert_held(&trans_pcie->irq_lock);
1026
1042db2a 1027 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1028}
1029
ed6a3803 1030static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1031{
9eae88fa 1032 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
1033 u32 a;
1034 unsigned long flags;
1035 int i, chan;
1036 u32 reg_val;
1037
7b11488f 1038 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
b3c2ce13 1039
83ed9015 1040 trans_pcie->scd_base_addr =
1042db2a 1041 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1042 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1043 /* reset conext data memory */
105183b1 1044 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1045 a += 4)
1042db2a 1046 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1047 /* reset tx status memory */
105183b1 1048 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1049 a += 4)
1042db2a 1050 iwl_write_targ_mem(trans, a, 0);
105183b1 1051 for (; a < trans_pcie->scd_base_addr +
1745e440 1052 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1053 trans->cfg->base_params->num_of_queues);
d6189124 1054 a += 4)
1042db2a 1055 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1056
1042db2a 1057 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1058 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13
EG
1059
1060 /* Enable DMA channel */
1061 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1062 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
b3c2ce13
EG
1063 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1064 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1065
1066 /* Update FH chicken bits */
1042db2a
EG
1067 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1068 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1069 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1070
1042db2a 1071 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
c6f600fc 1072 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1042db2a 1073 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
b3c2ce13
EG
1074
1075 /* initiate the queues */
035f7ff2 1076 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1042db2a
EG
1077 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1078 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1079 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13 1080 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1042db2a 1081 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
b3c2ce13
EG
1082 SCD_CONTEXT_QUEUE_OFFSET(i) +
1083 sizeof(u32),
1084 ((SCD_WIN_SIZE <<
1085 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1086 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1087 ((SCD_FRAME_LIMIT <<
1088 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1089 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1090 }
1091
1042db2a 1092 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
035f7ff2 1093 IWL_MASK(0, trans->cfg->base_params->num_of_queues));
b3c2ce13
EG
1094
1095 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 1096 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13 1097
c6f600fc 1098 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
b3c2ce13 1099
9eae88fa
JB
1100 /* make sure all queue are not stopped/used */
1101 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1102 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
b3c2ce13 1103
9eae88fa
JB
1104 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1105 int fifo = trans_pcie->setup_q_to_fifo[i];
b3c2ce13 1106
9eae88fa 1107 set_bit(i, trans_pcie->queue_used);
b3c2ce13 1108
8ad71bef 1109 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
9eae88fa 1110 fifo, true);
b3c2ce13
EG
1111 }
1112
7b11488f 1113 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b3c2ce13
EG
1114
1115 /* Enable L1-Active */
1042db2a 1116 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
b3c2ce13
EG
1117 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1118}
1119
ed6a3803
EG
1120static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1121{
1122 iwl_reset_ict(trans);
1123 iwl_tx_start(trans);
1124}
1125
c170b867
EG
1126/**
1127 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1128 */
6d8f6eeb 1129static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1130{
c2945f39 1131 int ch, txq_id, ret;
c170b867 1132 unsigned long flags;
8ad71bef 1133 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c170b867
EG
1134
1135 /* Turn off all Tx DMA fifos */
7b11488f 1136 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1137
6d8f6eeb 1138 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1139
1140 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1141 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1142 iwl_write_direct32(trans,
6d8f6eeb 1143 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1144 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
c170b867 1145 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
c2945f39
SG
1146 1000);
1147 if (ret < 0)
6d8f6eeb 1148 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 1149 " DMA channel %d [0x%08x]", ch,
1042db2a 1150 iwl_read_direct32(trans,
6d8f6eeb 1151 FH_TSSR_TX_STATUS_REG));
c170b867 1152 }
7b11488f 1153 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1154
8ad71bef 1155 if (!trans_pcie->txq) {
6d8f6eeb 1156 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
1157 return 0;
1158 }
1159
1160 /* Unmap DMA from host system and free skb's */
035f7ff2 1161 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1162 txq_id++)
6d8f6eeb 1163 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1164
1165 return 0;
1166}
1167
43e58856 1168static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf
EG
1169{
1170 unsigned long flags;
43e58856 1171 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ae2c30bf 1172
43e58856 1173 /* tell the device to stop sending interrupts */
7b11488f 1174 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1175 iwl_disable_interrupts(trans);
7b11488f 1176 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1177
ab6cf8e8 1178 /* device going down, Stop using ICT table */
6d8f6eeb 1179 iwl_disable_ict(trans);
ab6cf8e8
EG
1180
1181 /*
1182 * If a HW restart happens during firmware loading,
1183 * then the firmware loading might call this function
1184 * and later it might be called again due to the
1185 * restart. So don't process again if the device is
1186 * already dead.
1187 */
83626404 1188 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb 1189 iwl_trans_tx_stop(trans);
a5916977 1190#ifndef CONFIG_IWLWIFI_IDI
6d8f6eeb 1191 iwl_trans_rx_stop(trans);
a5916977 1192#endif
ab6cf8e8 1193 /* Power-down device's busmaster DMA clocks */
1042db2a 1194 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1195 APMG_CLK_VAL_DMA_CLK_RQT);
1196 udelay(5);
1197 }
1198
1199 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1200 iwl_clear_bit(trans, CSR_GP_CNTRL,
6d8f6eeb 1201 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1202
1203 /* Stop the device, and put it in low power state */
cc56feb2 1204 iwl_apm_stop(trans);
43e58856
EG
1205
1206 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1207 * Clean again the interrupt here
1208 */
7b11488f 1209 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1210 iwl_disable_interrupts(trans);
7b11488f 1211 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856
EG
1212
1213 /* wait to make sure we flush pending tasklet*/
75595536 1214 synchronize_irq(trans_pcie->irq);
43e58856
EG
1215 tasklet_kill(&trans_pcie->irq_tasklet);
1216
1ee158d8
JB
1217 cancel_work_sync(&trans_pcie->rx_replenish);
1218
43e58856 1219 /* stop and reset the on-board processor */
1042db2a 1220 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1221
1222 /* clear all status bits */
1223 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1224 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1225 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1226 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1227}
1228
2dd4f9f7
JB
1229static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1230{
1231 /* let the ucode operate on its own */
1232 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1233 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1234
1235 iwl_disable_interrupts(trans);
1236 iwl_clear_bit(trans, CSR_GP_CNTRL,
1237 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1238}
1239
e13c0c59 1240static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1241 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1242{
e13c0c59
EG
1243 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1244 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1245 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1246 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1247 struct iwl_tx_queue *txq;
1248 struct iwl_queue *q;
47c1b496
EG
1249 dma_addr_t phys_addr = 0;
1250 dma_addr_t txcmd_phys;
1251 dma_addr_t scratch_phys;
1252 u16 len, firstlen, secondlen;
1253 u8 wait_write_ptr = 0;
e13c0c59 1254 __le16 fc = hdr->frame_control;
47c1b496 1255 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1256 u16 __maybe_unused wifi_seq;
47c1b496 1257
8ad71bef 1258 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1259 q = &txq->q;
1260
9eae88fa
JB
1261 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1262 WARN_ON_ONCE(1);
1263 return -EINVAL;
1264 }
015c15e1 1265
9eae88fa 1266 spin_lock(&txq->lock);
631b84c5 1267
47c1b496 1268 /* Set up driver data for this TFD */
bf8440e6
JB
1269 txq->entries[q->write_ptr].skb = skb;
1270 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1271
1272 dev_cmd->hdr.cmd = REPLY_TX;
1273 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1274 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1275
1276 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1277 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1278
1279 /*
1280 * Use the first empty entry in this queue's command buffer array
1281 * to contain the Tx command and MAC header concatenated together
1282 * (payload data will be in another buffer).
1283 * Size of this varies, due to varying MAC header length.
1284 * If end is not dword aligned, we'll have 2 extra bytes at the end
1285 * of the MAC header (device reads on dword boundaries).
1286 * We'll tell device about this padding later.
1287 */
1288 len = sizeof(struct iwl_tx_cmd) +
1289 sizeof(struct iwl_cmd_header) + hdr_len;
1290 firstlen = (len + 3) & ~3;
1291
1292 /* Tell NIC about any 2-byte padding after MAC header */
1293 if (firstlen != len)
1294 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1295
1296 /* Physical address of this Tx command's header (not MAC header!),
1297 * within command buffer array. */
1042db2a 1298 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1299 &dev_cmd->hdr, firstlen,
1300 DMA_BIDIRECTIONAL);
1042db2a 1301 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1302 goto out_err;
47c1b496
EG
1303 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1304 dma_unmap_len_set(out_meta, len, firstlen);
1305
1306 if (!ieee80211_has_morefrags(fc)) {
1307 txq->need_update = 1;
1308 } else {
1309 wait_write_ptr = 1;
1310 txq->need_update = 0;
1311 }
1312
1313 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1314 * if any (802.11 null frames have no payload). */
1315 secondlen = skb->len - hdr_len;
1316 if (secondlen > 0) {
1042db2a 1317 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1318 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1319 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1320 dma_unmap_single(trans->dev,
47c1b496
EG
1321 dma_unmap_addr(out_meta, mapping),
1322 dma_unmap_len(out_meta, len),
1323 DMA_BIDIRECTIONAL);
015c15e1 1324 goto out_err;
47c1b496
EG
1325 }
1326 }
1327
1328 /* Attach buffers to TFD */
e13c0c59 1329 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1330 if (secondlen > 0)
e13c0c59 1331 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1332 secondlen, 0);
1333
1334 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1335 offsetof(struct iwl_tx_cmd, scratch);
1336
1337 /* take back ownership of DMA buffer to enable update */
1042db2a 1338 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1339 DMA_BIDIRECTIONAL);
1340 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1341 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1342
e13c0c59 1343 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1344 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1345 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1346
1347 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1348 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1349
1042db2a 1350 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
47c1b496
EG
1351 DMA_BIDIRECTIONAL);
1352
6c1011e1 1353 trace_iwlwifi_dev_tx(trans->dev,
47c1b496
EG
1354 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1355 sizeof(struct iwl_tfd),
1356 &dev_cmd->hdr, firstlen,
1357 skb->data + hdr_len, secondlen);
1358
7c5ba4a8
JB
1359 /* start timer if queue currently empty */
1360 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1361 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1362
47c1b496
EG
1363 /* Tell device the write index *just past* this latest filled TFD */
1364 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1365 iwl_txq_update_write_ptr(trans, txq);
1366
47c1b496
EG
1367 /*
1368 * At this point the frame is "transmitted" successfully
1369 * and we will get a TX status notification eventually,
1370 * regardless of the value of ret. "ret" only indicates
1371 * whether or not we should update the write pointer.
1372 */
a0eaad71 1373 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1374 if (wait_write_ptr) {
1375 txq->need_update = 1;
e13c0c59 1376 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1377 } else {
bada991b 1378 iwl_stop_queue(trans, txq);
47c1b496
EG
1379 }
1380 }
015c15e1 1381 spin_unlock(&txq->lock);
47c1b496 1382 return 0;
015c15e1
JB
1383 out_err:
1384 spin_unlock(&txq->lock);
1385 return -1;
47c1b496
EG
1386}
1387
57a1dc89 1388static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1389{
5a878bf6
EG
1390 struct iwl_trans_pcie *trans_pcie =
1391 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1392 int err;
c9eec95c 1393 bool hw_rfkill;
e6bb4c9c 1394
0c325769
EG
1395 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1396
57a1dc89
EG
1397 if (!trans_pcie->irq_requested) {
1398 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1399 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1400
57a1dc89 1401 iwl_alloc_isr_ict(trans);
e6bb4c9c 1402
75595536 1403 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
57a1dc89
EG
1404 DRV_NAME, trans);
1405 if (err) {
1406 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1407 trans_pcie->irq);
ebb7678d 1408 goto error;
57a1dc89
EG
1409 }
1410
1411 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1412 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1413 }
1414
ebb7678d
EG
1415 err = iwl_prepare_card_hw(trans);
1416 if (err) {
1417 IWL_ERR(trans, "Error while preparing HW: %d", err);
f057ac4e 1418 goto err_free_irq;
ebb7678d 1419 }
a6c684ee
EG
1420
1421 iwl_apm_init(trans);
1422
226c02ca
EG
1423 /* From now on, the op_mode will be kept updated about RF kill state */
1424 iwl_enable_rfkill_int(trans);
1425
8d425517 1426 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1427 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1428
ebb7678d
EG
1429 return err;
1430
f057ac4e 1431err_free_irq:
75595536 1432 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1433error:
1434 iwl_free_isr_ict(trans);
1435 tasklet_kill(&trans_pcie->irq_tasklet);
1436 return err;
e6bb4c9c
EG
1437}
1438
cc56feb2
EG
1439static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1440{
d23f78e6
EG
1441 bool hw_rfkill;
1442
cc56feb2
EG
1443 iwl_apm_stop(trans);
1444
1df06bdc
EG
1445 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1446
cc56feb2 1447 /* Even if we stop the HW, we still want the RF kill interrupt */
8722c899 1448 iwl_enable_rfkill_int(trans);
d23f78e6
EG
1449
1450 /*
1451 * Check again since the RF kill state may have changed while all the
1452 * interrupts were disabled, in this case we couldn't receive the
1453 * RF kill interrupt and update the state in the op_mode.
1454 */
1455 hw_rfkill = iwl_is_rfkill_set(trans);
1456 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
cc56feb2
EG
1457}
1458
9eae88fa
JB
1459static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1460 struct sk_buff_head *skbs)
464021ff 1461{
8ad71bef
EG
1462 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1463 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1464 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1465 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1466 int freed = 0;
a0eaad71 1467
015c15e1
JB
1468 spin_lock(&txq->lock);
1469
a0eaad71 1470 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1471 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1472 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1473 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1474 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1475 iwl_wake_queue(trans, txq);
a0eaad71 1476 }
015c15e1
JB
1477
1478 spin_unlock(&txq->lock);
a0eaad71
EG
1479}
1480
03905495
EG
1481static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1482{
05f5b97e 1483 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1484}
1485
1486static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1487{
05f5b97e 1488 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1489}
1490
1491static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1492{
05f5b97e 1493 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1494}
1495
c6f600fc 1496static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1497 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1498{
1499 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1500
1501 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
d663ee73
JB
1502 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1503 trans_pcie->n_no_reclaim_cmds = 0;
1504 else
1505 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1506 if (trans_pcie->n_no_reclaim_cmds)
1507 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1508 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa
JB
1509
1510 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1511
1512 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1513 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1514
1515 /* at least the command queue must be mapped */
1516 WARN_ON(!trans_pcie->n_q_to_fifo);
1517
1518 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1519 trans_pcie->n_q_to_fifo * sizeof(u8));
b2cf410c
JB
1520
1521 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1522 if (trans_pcie->rx_buf_size_8k)
1523 trans_pcie->rx_page_order = get_order(8 * 1024);
1524 else
1525 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1526
1527 trans_pcie->wd_timeout =
1528 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1529
1530 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1531}
1532
6d8f6eeb 1533static void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1534{
a42a1844
EG
1535 struct iwl_trans_pcie *trans_pcie =
1536 IWL_TRANS_GET_PCIE_TRANS(trans);
1537
ae2c30bf 1538 iwl_trans_pcie_tx_free(trans);
a5916977 1539#ifndef CONFIG_IWLWIFI_IDI
ae2c30bf 1540 iwl_trans_pcie_rx_free(trans);
a5916977 1541#endif
57a1dc89 1542 if (trans_pcie->irq_requested == true) {
75595536 1543 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1544 iwl_free_isr_ict(trans);
1545 }
a42a1844
EG
1546
1547 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1548 iounmap(trans_pcie->hw_base);
a42a1844
EG
1549 pci_release_regions(trans_pcie->pci_dev);
1550 pci_disable_device(trans_pcie->pci_dev);
1551
6d8f6eeb 1552 kfree(trans);
34c1b7ba
EG
1553}
1554
47107e84
DF
1555static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1556{
1557 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1558
1559 if (state)
01d651d4 1560 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1561 else
01d651d4 1562 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1563}
1564
c01a4047 1565#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1566static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1567{
57210f7c
EG
1568 return 0;
1569}
1570
1571static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1572{
c9eec95c 1573 bool hw_rfkill;
57210f7c 1574
8c46bb70
EG
1575 iwl_enable_rfkill_int(trans);
1576
8d425517 1577 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1578 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1579
8c46bb70 1580 if (!hw_rfkill)
8722c899
SG
1581 iwl_enable_interrupts(trans);
1582
57210f7c
EG
1583 return 0;
1584}
c01a4047 1585#endif /* CONFIG_PM_SLEEP */
57210f7c 1586
5f178cd2
EG
1587#define IWL_FLUSH_WAIT_MS 2000
1588
1589static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1590{
8ad71bef 1591 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1592 struct iwl_tx_queue *txq;
1593 struct iwl_queue *q;
1594 int cnt;
1595 unsigned long now = jiffies;
1596 int ret = 0;
1597
1598 /* waiting for all the tx frames complete might take a while */
035f7ff2 1599 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1600 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1601 continue;
8ad71bef 1602 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1603 q = &txq->q;
1604 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1605 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1606 msleep(1);
1607
1608 if (q->read_ptr != q->write_ptr) {
1609 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1610 ret = -ETIMEDOUT;
1611 break;
1612 }
1613 }
1614 return ret;
1615}
1616
ff620849
EG
1617static const char *get_fh_string(int cmd)
1618{
d9fb6465 1619#define IWL_CMD(x) case x: return #x
ff620849
EG
1620 switch (cmd) {
1621 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1622 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1623 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1624 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1625 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1626 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1627 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1628 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1629 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1630 default:
1631 return "UNKNOWN";
1632 }
d9fb6465 1633#undef IWL_CMD
ff620849
EG
1634}
1635
1636int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1637{
1638 int i;
1639#ifdef CONFIG_IWLWIFI_DEBUG
1640 int pos = 0;
1641 size_t bufsz = 0;
1642#endif
1643 static const u32 fh_tbl[] = {
1644 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1645 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1646 FH_RSCSR_CHNL0_WPTR,
1647 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1648 FH_MEM_RSSR_SHARED_CTRL_REG,
1649 FH_MEM_RSSR_RX_STATUS_REG,
1650 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1651 FH_TSSR_TX_STATUS_REG,
1652 FH_TSSR_TX_ERROR_REG
1653 };
1654#ifdef CONFIG_IWLWIFI_DEBUG
1655 if (display) {
1656 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1657 *buf = kmalloc(bufsz, GFP_KERNEL);
1658 if (!*buf)
1659 return -ENOMEM;
1660 pos += scnprintf(*buf + pos, bufsz - pos,
1661 "FH register values:\n");
1662 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1663 pos += scnprintf(*buf + pos, bufsz - pos,
1664 " %34s: 0X%08x\n",
1665 get_fh_string(fh_tbl[i]),
1042db2a 1666 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1667 }
1668 return pos;
1669 }
1670#endif
1671 IWL_ERR(trans, "FH register values:\n");
1672 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1673 IWL_ERR(trans, " %34s: 0X%08x\n",
1674 get_fh_string(fh_tbl[i]),
1042db2a 1675 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1676 }
1677 return 0;
1678}
1679
1680static const char *get_csr_string(int cmd)
1681{
d9fb6465 1682#define IWL_CMD(x) case x: return #x
ff620849
EG
1683 switch (cmd) {
1684 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1685 IWL_CMD(CSR_INT_COALESCING);
1686 IWL_CMD(CSR_INT);
1687 IWL_CMD(CSR_INT_MASK);
1688 IWL_CMD(CSR_FH_INT_STATUS);
1689 IWL_CMD(CSR_GPIO_IN);
1690 IWL_CMD(CSR_RESET);
1691 IWL_CMD(CSR_GP_CNTRL);
1692 IWL_CMD(CSR_HW_REV);
1693 IWL_CMD(CSR_EEPROM_REG);
1694 IWL_CMD(CSR_EEPROM_GP);
1695 IWL_CMD(CSR_OTP_GP_REG);
1696 IWL_CMD(CSR_GIO_REG);
1697 IWL_CMD(CSR_GP_UCODE_REG);
1698 IWL_CMD(CSR_GP_DRIVER_REG);
1699 IWL_CMD(CSR_UCODE_DRV_GP1);
1700 IWL_CMD(CSR_UCODE_DRV_GP2);
1701 IWL_CMD(CSR_LED_REG);
1702 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1703 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1704 IWL_CMD(CSR_ANA_PLL_CFG);
1705 IWL_CMD(CSR_HW_REV_WA_REG);
1706 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1707 default:
1708 return "UNKNOWN";
1709 }
d9fb6465 1710#undef IWL_CMD
ff620849
EG
1711}
1712
1713void iwl_dump_csr(struct iwl_trans *trans)
1714{
1715 int i;
1716 static const u32 csr_tbl[] = {
1717 CSR_HW_IF_CONFIG_REG,
1718 CSR_INT_COALESCING,
1719 CSR_INT,
1720 CSR_INT_MASK,
1721 CSR_FH_INT_STATUS,
1722 CSR_GPIO_IN,
1723 CSR_RESET,
1724 CSR_GP_CNTRL,
1725 CSR_HW_REV,
1726 CSR_EEPROM_REG,
1727 CSR_EEPROM_GP,
1728 CSR_OTP_GP_REG,
1729 CSR_GIO_REG,
1730 CSR_GP_UCODE_REG,
1731 CSR_GP_DRIVER_REG,
1732 CSR_UCODE_DRV_GP1,
1733 CSR_UCODE_DRV_GP2,
1734 CSR_LED_REG,
1735 CSR_DRAM_INT_TBL_REG,
1736 CSR_GIO_CHICKEN_BITS,
1737 CSR_ANA_PLL_CFG,
1738 CSR_HW_REV_WA_REG,
1739 CSR_DBG_HPET_MEM_REG
1740 };
1741 IWL_ERR(trans, "CSR values:\n");
1742 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1743 "CSR_INT_PERIODIC_REG)\n");
1744 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1745 IWL_ERR(trans, " %25s: 0X%08x\n",
1746 get_csr_string(csr_tbl[i]),
1042db2a 1747 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1748 }
1749}
1750
87e5666c
EG
1751#ifdef CONFIG_IWLWIFI_DEBUGFS
1752/* create and remove of files */
1753#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1754 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1755 &iwl_dbgfs_##name##_ops)) \
1756 return -ENOMEM; \
1757} while (0)
1758
1759/* file operation */
1760#define DEBUGFS_READ_FUNC(name) \
1761static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1762 char __user *user_buf, \
1763 size_t count, loff_t *ppos);
1764
1765#define DEBUGFS_WRITE_FUNC(name) \
1766static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1767 const char __user *user_buf, \
1768 size_t count, loff_t *ppos);
1769
1770
87e5666c
EG
1771#define DEBUGFS_READ_FILE_OPS(name) \
1772 DEBUGFS_READ_FUNC(name); \
1773static const struct file_operations iwl_dbgfs_##name##_ops = { \
1774 .read = iwl_dbgfs_##name##_read, \
234e3405 1775 .open = simple_open, \
87e5666c
EG
1776 .llseek = generic_file_llseek, \
1777};
1778
16db88ba
EG
1779#define DEBUGFS_WRITE_FILE_OPS(name) \
1780 DEBUGFS_WRITE_FUNC(name); \
1781static const struct file_operations iwl_dbgfs_##name##_ops = { \
1782 .write = iwl_dbgfs_##name##_write, \
234e3405 1783 .open = simple_open, \
16db88ba
EG
1784 .llseek = generic_file_llseek, \
1785};
1786
87e5666c
EG
1787#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1788 DEBUGFS_READ_FUNC(name); \
1789 DEBUGFS_WRITE_FUNC(name); \
1790static const struct file_operations iwl_dbgfs_##name##_ops = { \
1791 .write = iwl_dbgfs_##name##_write, \
1792 .read = iwl_dbgfs_##name##_read, \
234e3405 1793 .open = simple_open, \
87e5666c
EG
1794 .llseek = generic_file_llseek, \
1795};
1796
87e5666c
EG
1797static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1798 char __user *user_buf,
8ad71bef
EG
1799 size_t count, loff_t *ppos)
1800{
5a878bf6 1801 struct iwl_trans *trans = file->private_data;
8ad71bef 1802 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1803 struct iwl_tx_queue *txq;
1804 struct iwl_queue *q;
1805 char *buf;
1806 int pos = 0;
1807 int cnt;
1808 int ret;
1745e440
WYG
1809 size_t bufsz;
1810
035f7ff2 1811 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1812
8ad71bef 1813 if (!trans_pcie->txq) {
3e10caeb 1814 IWL_ERR(trans, "txq not ready\n");
87e5666c
EG
1815 return -EAGAIN;
1816 }
1817 buf = kzalloc(bufsz, GFP_KERNEL);
1818 if (!buf)
1819 return -ENOMEM;
1820
035f7ff2 1821 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1822 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1823 q = &txq->q;
1824 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1825 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1826 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1827 !!test_bit(cnt, trans_pcie->queue_used),
1828 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1829 }
1830 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1831 kfree(buf);
1832 return ret;
1833}
1834
1835static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1836 char __user *user_buf,
1837 size_t count, loff_t *ppos) {
5a878bf6
EG
1838 struct iwl_trans *trans = file->private_data;
1839 struct iwl_trans_pcie *trans_pcie =
1840 IWL_TRANS_GET_PCIE_TRANS(trans);
1841 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1842 char buf[256];
1843 int pos = 0;
1844 const size_t bufsz = sizeof(buf);
1845
1846 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1847 rxq->read);
1848 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1849 rxq->write);
1850 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1851 rxq->free_count);
1852 if (rxq->rb_stts) {
1853 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1854 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1855 } else {
1856 pos += scnprintf(buf + pos, bufsz - pos,
1857 "closed_rb_num: Not Allocated\n");
1858 }
1859 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1860}
1861
1f7b6172
EG
1862static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1863 char __user *user_buf,
1864 size_t count, loff_t *ppos) {
1865
1866 struct iwl_trans *trans = file->private_data;
1867 struct iwl_trans_pcie *trans_pcie =
1868 IWL_TRANS_GET_PCIE_TRANS(trans);
1869 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1870
1871 int pos = 0;
1872 char *buf;
1873 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1874 ssize_t ret;
1875
1876 buf = kzalloc(bufsz, GFP_KERNEL);
1877 if (!buf) {
1878 IWL_ERR(trans, "Can not allocate Buffer\n");
1879 return -ENOMEM;
1880 }
1881
1882 pos += scnprintf(buf + pos, bufsz - pos,
1883 "Interrupt Statistics Report:\n");
1884
1885 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1886 isr_stats->hw);
1887 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1888 isr_stats->sw);
1889 if (isr_stats->sw || isr_stats->hw) {
1890 pos += scnprintf(buf + pos, bufsz - pos,
1891 "\tLast Restarting Code: 0x%X\n",
1892 isr_stats->err_code);
1893 }
1894#ifdef CONFIG_IWLWIFI_DEBUG
1895 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1896 isr_stats->sch);
1897 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1898 isr_stats->alive);
1899#endif
1900 pos += scnprintf(buf + pos, bufsz - pos,
1901 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1902
1903 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1904 isr_stats->ctkill);
1905
1906 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1907 isr_stats->wakeup);
1908
1909 pos += scnprintf(buf + pos, bufsz - pos,
1910 "Rx command responses:\t\t %u\n", isr_stats->rx);
1911
1912 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1913 isr_stats->tx);
1914
1915 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1916 isr_stats->unhandled);
1917
1918 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1919 kfree(buf);
1920 return ret;
1921}
1922
1923static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1924 const char __user *user_buf,
1925 size_t count, loff_t *ppos)
1926{
1927 struct iwl_trans *trans = file->private_data;
1928 struct iwl_trans_pcie *trans_pcie =
1929 IWL_TRANS_GET_PCIE_TRANS(trans);
1930 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1931
1932 char buf[8];
1933 int buf_size;
1934 u32 reset_flag;
1935
1936 memset(buf, 0, sizeof(buf));
1937 buf_size = min(count, sizeof(buf) - 1);
1938 if (copy_from_user(buf, user_buf, buf_size))
1939 return -EFAULT;
1940 if (sscanf(buf, "%x", &reset_flag) != 1)
1941 return -EFAULT;
1942 if (reset_flag == 0)
1943 memset(isr_stats, 0, sizeof(*isr_stats));
1944
1945 return count;
1946}
1947
16db88ba
EG
1948static ssize_t iwl_dbgfs_csr_write(struct file *file,
1949 const char __user *user_buf,
1950 size_t count, loff_t *ppos)
1951{
1952 struct iwl_trans *trans = file->private_data;
1953 char buf[8];
1954 int buf_size;
1955 int csr;
1956
1957 memset(buf, 0, sizeof(buf));
1958 buf_size = min(count, sizeof(buf) - 1);
1959 if (copy_from_user(buf, user_buf, buf_size))
1960 return -EFAULT;
1961 if (sscanf(buf, "%d", &csr) != 1)
1962 return -EFAULT;
1963
1964 iwl_dump_csr(trans);
1965
1966 return count;
1967}
1968
16db88ba
EG
1969static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1970 char __user *user_buf,
1971 size_t count, loff_t *ppos)
1972{
1973 struct iwl_trans *trans = file->private_data;
1974 char *buf;
1975 int pos = 0;
1976 ssize_t ret = -EFAULT;
1977
1978 ret = pos = iwl_dump_fh(trans, &buf, true);
1979 if (buf) {
1980 ret = simple_read_from_buffer(user_buf,
1981 count, ppos, buf, pos);
1982 kfree(buf);
1983 }
1984
1985 return ret;
1986}
1987
48dffd39
JB
1988static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1989 const char __user *user_buf,
1990 size_t count, loff_t *ppos)
1991{
1992 struct iwl_trans *trans = file->private_data;
1993
1994 if (!trans->op_mode)
1995 return -EAGAIN;
1996
1997 iwl_op_mode_nic_error(trans->op_mode);
1998
1999 return count;
2000}
2001
1f7b6172 2002DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2003DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2004DEBUGFS_READ_FILE_OPS(rx_queue);
2005DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2006DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2007DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2008
2009/*
2010 * Create the debugfs files and directories
2011 *
2012 */
2013static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2014 struct dentry *dir)
2015{
87e5666c
EG
2016 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2017 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2018 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2019 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2020 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2021 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c
EG
2022 return 0;
2023}
2024#else
2025static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2026 struct dentry *dir)
2027{ return 0; }
2028
2029#endif /*CONFIG_IWLWIFI_DEBUGFS */
2030
e6bb4c9c 2031const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2032 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2033 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2034 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2035 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2036 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2037
2dd4f9f7
JB
2038 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2039
e6bb4c9c 2040 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2041
e6bb4c9c 2042 .tx = iwl_trans_pcie_tx,
a0eaad71 2043 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2044
7f01d567 2045 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
c91bd124 2046 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
34c1b7ba 2047
e6bb4c9c 2048 .free = iwl_trans_pcie_free,
87e5666c
EG
2049
2050 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2051
2052 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2053
c01a4047 2054#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2055 .suspend = iwl_trans_pcie_suspend,
2056 .resume = iwl_trans_pcie_resume,
c01a4047 2057#endif
03905495
EG
2058 .write8 = iwl_trans_pcie_write8,
2059 .write32 = iwl_trans_pcie_write32,
2060 .read32 = iwl_trans_pcie_read32,
c6f600fc 2061 .configure = iwl_trans_pcie_configure,
47107e84 2062 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2063};
a42a1844 2064
87ce05a2 2065struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2066 const struct pci_device_id *ent,
2067 const struct iwl_cfg *cfg)
a42a1844 2068{
a42a1844
EG
2069 struct iwl_trans_pcie *trans_pcie;
2070 struct iwl_trans *trans;
2071 u16 pci_cmd;
2072 int err;
2073
2074 trans = kzalloc(sizeof(struct iwl_trans) +
2075 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2076
2077 if (WARN_ON(!trans))
2078 return NULL;
2079
2080 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2081
2082 trans->ops = &trans_ops_pcie;
035f7ff2 2083 trans->cfg = cfg;
a42a1844 2084 trans_pcie->trans = trans;
7b11488f 2085 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2086 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2087
2088 /* W/A - seems to solve weird behavior. We need to remove this if we
2089 * don't want to stay in L1 all the time. This wastes a lot of power */
2090 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2091 PCIE_LINK_STATE_CLKPM);
2092
2093 if (pci_enable_device(pdev)) {
2094 err = -ENODEV;
2095 goto out_no_pci;
2096 }
2097
2098 pci_set_master(pdev);
2099
2100 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2101 if (!err)
2102 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2103 if (err) {
2104 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2105 if (!err)
2106 err = pci_set_consistent_dma_mask(pdev,
2107 DMA_BIT_MASK(32));
2108 /* both attempts failed: */
2109 if (err) {
2110 dev_printk(KERN_ERR, &pdev->dev,
2111 "No suitable DMA available.\n");
2112 goto out_pci_disable_device;
2113 }
2114 }
2115
2116 err = pci_request_regions(pdev, DRV_NAME);
2117 if (err) {
2118 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2119 goto out_pci_disable_device;
2120 }
2121
05f5b97e 2122 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2123 if (!trans_pcie->hw_base) {
05f5b97e 2124 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
a42a1844
EG
2125 err = -ENODEV;
2126 goto out_pci_release_regions;
2127 }
2128
a42a1844
EG
2129 dev_printk(KERN_INFO, &pdev->dev,
2130 "pci_resource_len = 0x%08llx\n",
2131 (unsigned long long) pci_resource_len(pdev, 0));
2132 dev_printk(KERN_INFO, &pdev->dev,
2133 "pci_resource_base = %p\n", trans_pcie->hw_base);
2134
2135 dev_printk(KERN_INFO, &pdev->dev,
2136 "HW Revision ID = 0x%X\n", pdev->revision);
2137
2138 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2139 * PCI Tx retries from interfering with C3 CPU state */
2140 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2141
2142 err = pci_enable_msi(pdev);
2143 if (err)
2144 dev_printk(KERN_ERR, &pdev->dev,
2145 "pci_enable_msi failed(0X%x)", err);
2146
2147 trans->dev = &pdev->dev;
75595536 2148 trans_pcie->irq = pdev->irq;
a42a1844 2149 trans_pcie->pci_dev = pdev;
08079a49 2150 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2151 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2152 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2153 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2154
2155 /* TODO: Move this away, not needed if not MSI */
2156 /* enable rfkill interrupt: hw bug w/a */
2157 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2158 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2159 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2160 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2161 }
2162
69a10b29
MV
2163 /* Initialize the wait queue for commands */
2164 init_waitqueue_head(&trans->wait_command_queue);
2165
a42a1844
EG
2166 return trans;
2167
2168out_pci_release_regions:
2169 pci_release_regions(pdev);
2170out_pci_disable_device:
2171 pci_disable_device(pdev);
2172out_no_pci:
2173 kfree(trans);
2174 return NULL;
2175}
2176