]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/net/wireless/iwlwifi/iwl3945-base.c
mac80211: use hardware flags for signal/noise units
[mirror_ubuntu-bionic-kernel.git] / drivers / net / wireless / iwlwifi / iwl3945-base.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
eb7ae89c 3 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
b481de9c
ZY
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/version.h>
33#include <linux/init.h>
34#include <linux/pci.h>
35#include <linux/dma-mapping.h>
36#include <linux/delay.h>
37#include <linux/skbuff.h>
38#include <linux/netdevice.h>
39#include <linux/wireless.h>
40#include <linux/firmware.h>
b481de9c
ZY
41#include <linux/etherdevice.h>
42#include <linux/if_arp.h>
43
44#include <net/ieee80211_radiotap.h>
45#include <net/mac80211.h>
46
47#include <asm/div64.h>
48
82b9a121 49#include "iwl-3945-core.h"
b481de9c
ZY
50#include "iwl-3945.h"
51#include "iwl-helpers.h"
52
c8b0e6e1 53#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 54u32 iwl3945_debug_level;
b481de9c
ZY
55#endif
56
bb8c093b
CH
57static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
58 struct iwl3945_tx_queue *txq);
416e1438 59
b481de9c
ZY
60/******************************************************************************
61 *
62 * module boiler plate
63 *
64 ******************************************************************************/
65
66/* module parameters */
6440adb5
BC
67static int iwl3945_param_disable_hw_scan; /* def: 0 = use 3945's h/w scan */
68static int iwl3945_param_debug; /* def: 0 = minimal debug log messages */
69static int iwl3945_param_disable; /* def: 0 = enable radio */
9fbab516 70static int iwl3945_param_antenna; /* def: 0 = both antennas (use diversity) */
6440adb5
BC
71int iwl3945_param_hwcrypto; /* def: 0 = use software encryption */
72static int iwl3945_param_qos_enable = 1; /* def: 1 = use quality of service */
dfe7d458 73int iwl3945_param_queues_num = IWL39_MAX_NUM_QUEUES; /* def: 8 Tx queues */
b481de9c
ZY
74
75/*
76 * module name, copyright, version, etc.
77 * NOTE: DRV_NAME is defined in iwlwifi.h for use by iwl-debug.h and printk
78 */
79
80#define DRV_DESCRIPTION \
81"Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
82
c8b0e6e1 83#ifdef CONFIG_IWL3945_DEBUG
b481de9c
ZY
84#define VD "d"
85#else
86#define VD
87#endif
88
c8b0e6e1 89#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
b481de9c
ZY
90#define VS "s"
91#else
92#define VS
93#endif
94
b9e0b449 95#define IWLWIFI_VERSION "1.2.26k" VD VS
eb7ae89c 96#define DRV_COPYRIGHT "Copyright(c) 2003-2008 Intel Corporation"
b481de9c
ZY
97#define DRV_VERSION IWLWIFI_VERSION
98
b481de9c
ZY
99
100MODULE_DESCRIPTION(DRV_DESCRIPTION);
101MODULE_VERSION(DRV_VERSION);
102MODULE_AUTHOR(DRV_COPYRIGHT);
103MODULE_LICENSE("GPL");
104
416e1438 105static __le16 *ieee80211_get_qos_ctrl(struct ieee80211_hdr *hdr)
b481de9c
ZY
106{
107 u16 fc = le16_to_cpu(hdr->frame_control);
108 int hdr_len = ieee80211_get_hdrlen(fc);
109
110 if ((fc & 0x00cc) == (IEEE80211_STYPE_QOS_DATA | IEEE80211_FTYPE_DATA))
111 return (__le16 *) ((u8 *) hdr + hdr_len - QOS_CONTROL_LEN);
112 return NULL;
113}
114
8318d78a
JB
115static const struct ieee80211_supported_band *iwl3945_get_band(
116 struct iwl3945_priv *priv, enum ieee80211_band band)
b481de9c 117{
8318d78a 118 return priv->hw->wiphy->bands[band];
b481de9c
ZY
119}
120
bb8c093b 121static int iwl3945_is_empty_essid(const char *essid, int essid_len)
b481de9c
ZY
122{
123 /* Single white space is for Linksys APs */
124 if (essid_len == 1 && essid[0] == ' ')
125 return 1;
126
127 /* Otherwise, if the entire essid is 0, we assume it is hidden */
128 while (essid_len) {
129 essid_len--;
130 if (essid[essid_len] != '\0')
131 return 0;
132 }
133
134 return 1;
135}
136
bb8c093b 137static const char *iwl3945_escape_essid(const char *essid, u8 essid_len)
b481de9c
ZY
138{
139 static char escaped[IW_ESSID_MAX_SIZE * 2 + 1];
140 const char *s = essid;
141 char *d = escaped;
142
bb8c093b 143 if (iwl3945_is_empty_essid(essid, essid_len)) {
b481de9c
ZY
144 memcpy(escaped, "<hidden>", sizeof("<hidden>"));
145 return escaped;
146 }
147
148 essid_len = min(essid_len, (u8) IW_ESSID_MAX_SIZE);
149 while (essid_len--) {
150 if (*s == '\0') {
151 *d++ = '\\';
152 *d++ = '0';
153 s++;
154 } else
155 *d++ = *s++;
156 }
157 *d = '\0';
158 return escaped;
159}
160
b481de9c
ZY
161/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
162 * DMA services
163 *
164 * Theory of operation
165 *
6440adb5
BC
166 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
167 * of buffer descriptors, each of which points to one or more data buffers for
168 * the device to read from or fill. Driver and device exchange status of each
169 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
170 * entries in each circular buffer, to protect against confusing empty and full
171 * queue states.
172 *
173 * The device reads or writes the data in the queues via the device's several
174 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
b481de9c
ZY
175 *
176 * For Tx queue, there are low mark and high mark limits. If, after queuing
177 * the packet for Tx, free space become < low mark, Tx queue stopped. When
178 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
179 * Tx queue resumed.
180 *
6440adb5
BC
181 * The 3945 operates with six queues: One receive queue, one transmit queue
182 * (#4) for sending commands to the device firmware, and four transmit queues
183 * (#0-3) for data tx via EDCA. An additional 2 HCCA queues are unused.
b481de9c
ZY
184 ***************************************************/
185
c54b679d 186int iwl3945_queue_space(const struct iwl3945_queue *q)
b481de9c 187{
fc4b6853 188 int s = q->read_ptr - q->write_ptr;
b481de9c 189
fc4b6853 190 if (q->read_ptr > q->write_ptr)
b481de9c
ZY
191 s -= q->n_bd;
192
193 if (s <= 0)
194 s += q->n_window;
195 /* keep some reserve to not confuse empty and full situations */
196 s -= 2;
197 if (s < 0)
198 s = 0;
199 return s;
200}
201
c54b679d 202int iwl3945_x2_queue_used(const struct iwl3945_queue *q, int i)
b481de9c 203{
fc4b6853
TW
204 return q->write_ptr > q->read_ptr ?
205 (i >= q->read_ptr && i < q->write_ptr) :
206 !(i < q->read_ptr && i >= q->write_ptr);
b481de9c
ZY
207}
208
c54b679d 209
bb8c093b 210static inline u8 get_cmd_index(struct iwl3945_queue *q, u32 index, int is_huge)
b481de9c 211{
6440adb5 212 /* This is for scan command, the big buffer at end of command array */
b481de9c 213 if (is_huge)
6440adb5 214 return q->n_window; /* must be power of 2 */
b481de9c 215
6440adb5 216 /* Otherwise, use normal size buffers */
b481de9c
ZY
217 return index & (q->n_window - 1);
218}
219
6440adb5
BC
220/**
221 * iwl3945_queue_init - Initialize queue's high/low-water and read/write indexes
222 */
bb8c093b 223static int iwl3945_queue_init(struct iwl3945_priv *priv, struct iwl3945_queue *q,
b481de9c
ZY
224 int count, int slots_num, u32 id)
225{
226 q->n_bd = count;
227 q->n_window = slots_num;
228 q->id = id;
229
c54b679d
TW
230 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
231 * and iwl_queue_dec_wrap are broken. */
b481de9c
ZY
232 BUG_ON(!is_power_of_2(count));
233
234 /* slots_num must be power-of-two size, otherwise
235 * get_cmd_index is broken. */
236 BUG_ON(!is_power_of_2(slots_num));
237
238 q->low_mark = q->n_window / 4;
239 if (q->low_mark < 4)
240 q->low_mark = 4;
241
242 q->high_mark = q->n_window / 8;
243 if (q->high_mark < 2)
244 q->high_mark = 2;
245
fc4b6853 246 q->write_ptr = q->read_ptr = 0;
b481de9c
ZY
247
248 return 0;
249}
250
6440adb5
BC
251/**
252 * iwl3945_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
253 */
bb8c093b
CH
254static int iwl3945_tx_queue_alloc(struct iwl3945_priv *priv,
255 struct iwl3945_tx_queue *txq, u32 id)
b481de9c
ZY
256{
257 struct pci_dev *dev = priv->pci_dev;
258
6440adb5
BC
259 /* Driver private data, only for Tx (not command) queues,
260 * not shared with device. */
b481de9c
ZY
261 if (id != IWL_CMD_QUEUE_NUM) {
262 txq->txb = kmalloc(sizeof(txq->txb[0]) *
263 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
264 if (!txq->txb) {
01ebd063 265 IWL_ERROR("kmalloc for auxiliary BD "
b481de9c
ZY
266 "structures failed\n");
267 goto error;
268 }
269 } else
270 txq->txb = NULL;
271
6440adb5
BC
272 /* Circular buffer of transmit frame descriptors (TFDs),
273 * shared with device */
b481de9c
ZY
274 txq->bd = pci_alloc_consistent(dev,
275 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX,
276 &txq->q.dma_addr);
277
278 if (!txq->bd) {
279 IWL_ERROR("pci_alloc_consistent(%zd) failed\n",
280 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX);
281 goto error;
282 }
283 txq->q.id = id;
284
285 return 0;
286
287 error:
288 if (txq->txb) {
289 kfree(txq->txb);
290 txq->txb = NULL;
291 }
292
293 return -ENOMEM;
294}
295
6440adb5
BC
296/**
297 * iwl3945_tx_queue_init - Allocate and initialize one tx/cmd queue
298 */
bb8c093b
CH
299int iwl3945_tx_queue_init(struct iwl3945_priv *priv,
300 struct iwl3945_tx_queue *txq, int slots_num, u32 txq_id)
b481de9c
ZY
301{
302 struct pci_dev *dev = priv->pci_dev;
303 int len;
304 int rc = 0;
305
6440adb5
BC
306 /*
307 * Alloc buffer array for commands (Tx or other types of commands).
308 * For the command queue (#4), allocate command space + one big
309 * command for scan, since scan command is very huge; the system will
310 * not have two scans at the same time, so only one is needed.
311 * For data Tx queues (all other queues), no super-size command
312 * space is needed.
313 */
bb8c093b 314 len = sizeof(struct iwl3945_cmd) * slots_num;
b481de9c
ZY
315 if (txq_id == IWL_CMD_QUEUE_NUM)
316 len += IWL_MAX_SCAN_SIZE;
317 txq->cmd = pci_alloc_consistent(dev, len, &txq->dma_addr_cmd);
318 if (!txq->cmd)
319 return -ENOMEM;
320
6440adb5 321 /* Alloc driver data array and TFD circular buffer */
bb8c093b 322 rc = iwl3945_tx_queue_alloc(priv, txq, txq_id);
b481de9c
ZY
323 if (rc) {
324 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
325
326 return -ENOMEM;
327 }
328 txq->need_update = 0;
329
330 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
c54b679d 331 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
b481de9c 332 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
6440adb5
BC
333
334 /* Initialize queue high/low-water, head/tail indexes */
bb8c093b 335 iwl3945_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
b481de9c 336
6440adb5 337 /* Tell device where to find queue, enable DMA channel. */
bb8c093b 338 iwl3945_hw_tx_queue_init(priv, txq);
b481de9c
ZY
339
340 return 0;
341}
342
343/**
bb8c093b 344 * iwl3945_tx_queue_free - Deallocate DMA queue.
b481de9c
ZY
345 * @txq: Transmit queue to deallocate.
346 *
347 * Empty queue by removing and destroying all BD's.
6440adb5
BC
348 * Free all buffers.
349 * 0-fill, but do not free "txq" descriptor structure.
b481de9c 350 */
bb8c093b 351void iwl3945_tx_queue_free(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
b481de9c 352{
bb8c093b 353 struct iwl3945_queue *q = &txq->q;
b481de9c
ZY
354 struct pci_dev *dev = priv->pci_dev;
355 int len;
356
357 if (q->n_bd == 0)
358 return;
359
360 /* first, empty all BD's */
fc4b6853 361 for (; q->write_ptr != q->read_ptr;
c54b679d 362 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
bb8c093b 363 iwl3945_hw_txq_free_tfd(priv, txq);
b481de9c 364
bb8c093b 365 len = sizeof(struct iwl3945_cmd) * q->n_window;
b481de9c
ZY
366 if (q->id == IWL_CMD_QUEUE_NUM)
367 len += IWL_MAX_SCAN_SIZE;
368
6440adb5 369 /* De-alloc array of command/tx buffers */
b481de9c
ZY
370 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
371
6440adb5 372 /* De-alloc circular buffer of TFDs */
b481de9c 373 if (txq->q.n_bd)
bb8c093b 374 pci_free_consistent(dev, sizeof(struct iwl3945_tfd_frame) *
b481de9c
ZY
375 txq->q.n_bd, txq->bd, txq->q.dma_addr);
376
6440adb5 377 /* De-alloc array of per-TFD driver data */
b481de9c
ZY
378 if (txq->txb) {
379 kfree(txq->txb);
380 txq->txb = NULL;
381 }
382
6440adb5 383 /* 0-fill queue descriptor structure */
b481de9c
ZY
384 memset(txq, 0, sizeof(*txq));
385}
386
bb8c093b 387const u8 iwl3945_broadcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
b481de9c
ZY
388
389/*************** STATION TABLE MANAGEMENT ****
9fbab516 390 * mac80211 should be examined to determine if sta_info is duplicating
b481de9c
ZY
391 * the functionality provided here
392 */
393
394/**************************************************************/
01ebd063 395#if 0 /* temporary disable till we add real remove station */
6440adb5
BC
396/**
397 * iwl3945_remove_station - Remove driver's knowledge of station.
398 *
399 * NOTE: This does not remove station from device's station table.
400 */
bb8c093b 401static u8 iwl3945_remove_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap)
b481de9c
ZY
402{
403 int index = IWL_INVALID_STATION;
404 int i;
405 unsigned long flags;
406
407 spin_lock_irqsave(&priv->sta_lock, flags);
408
409 if (is_ap)
410 index = IWL_AP_ID;
411 else if (is_broadcast_ether_addr(addr))
412 index = priv->hw_setting.bcast_sta_id;
413 else
414 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
415 if (priv->stations[i].used &&
416 !compare_ether_addr(priv->stations[i].sta.sta.addr,
417 addr)) {
418 index = i;
419 break;
420 }
421
422 if (unlikely(index == IWL_INVALID_STATION))
423 goto out;
424
425 if (priv->stations[index].used) {
426 priv->stations[index].used = 0;
427 priv->num_stations--;
428 }
429
430 BUG_ON(priv->num_stations < 0);
431
432out:
433 spin_unlock_irqrestore(&priv->sta_lock, flags);
434 return 0;
435}
556f8db7 436#endif
6440adb5
BC
437
438/**
439 * iwl3945_clear_stations_table - Clear the driver's station table
440 *
441 * NOTE: This does not clear or otherwise alter the device's station table.
442 */
bb8c093b 443static void iwl3945_clear_stations_table(struct iwl3945_priv *priv)
b481de9c
ZY
444{
445 unsigned long flags;
446
447 spin_lock_irqsave(&priv->sta_lock, flags);
448
449 priv->num_stations = 0;
450 memset(priv->stations, 0, sizeof(priv->stations));
451
452 spin_unlock_irqrestore(&priv->sta_lock, flags);
453}
454
6440adb5
BC
455/**
456 * iwl3945_add_station - Add station to station tables in driver and device
457 */
bb8c093b 458u8 iwl3945_add_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap, u8 flags)
b481de9c
ZY
459{
460 int i;
461 int index = IWL_INVALID_STATION;
bb8c093b 462 struct iwl3945_station_entry *station;
b481de9c 463 unsigned long flags_spin;
0795af57 464 DECLARE_MAC_BUF(mac);
c14c521e 465 u8 rate;
b481de9c
ZY
466
467 spin_lock_irqsave(&priv->sta_lock, flags_spin);
468 if (is_ap)
469 index = IWL_AP_ID;
470 else if (is_broadcast_ether_addr(addr))
471 index = priv->hw_setting.bcast_sta_id;
472 else
473 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++) {
474 if (!compare_ether_addr(priv->stations[i].sta.sta.addr,
475 addr)) {
476 index = i;
477 break;
478 }
479
480 if (!priv->stations[i].used &&
481 index == IWL_INVALID_STATION)
482 index = i;
483 }
484
01ebd063 485 /* These two conditions has the same outcome but keep them separate
b481de9c
ZY
486 since they have different meaning */
487 if (unlikely(index == IWL_INVALID_STATION)) {
488 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
489 return index;
490 }
491
492 if (priv->stations[index].used &&
493 !compare_ether_addr(priv->stations[index].sta.sta.addr, addr)) {
494 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
495 return index;
496 }
497
0795af57 498 IWL_DEBUG_ASSOC("Add STA ID %d: %s\n", index, print_mac(mac, addr));
b481de9c
ZY
499 station = &priv->stations[index];
500 station->used = 1;
501 priv->num_stations++;
502
6440adb5 503 /* Set up the REPLY_ADD_STA command to send to device */
bb8c093b 504 memset(&station->sta, 0, sizeof(struct iwl3945_addsta_cmd));
b481de9c
ZY
505 memcpy(station->sta.sta.addr, addr, ETH_ALEN);
506 station->sta.mode = 0;
507 station->sta.sta.sta_id = index;
508 station->sta.station_flags = 0;
509
8318d78a 510 if (priv->band == IEEE80211_BAND_5GHZ)
69946333
TW
511 rate = IWL_RATE_6M_PLCP;
512 else
513 rate = IWL_RATE_1M_PLCP;
c14c521e
ZY
514
515 /* Turn on both antennas for the station... */
516 station->sta.rate_n_flags =
bb8c093b 517 iwl3945_hw_set_rate_n_flags(rate, RATE_MCS_ANT_AB_MSK);
c14c521e
ZY
518 station->current_rate.rate_n_flags =
519 le16_to_cpu(station->sta.rate_n_flags);
520
b481de9c 521 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
6440adb5
BC
522
523 /* Add station to device's station table */
bb8c093b 524 iwl3945_send_add_station(priv, &station->sta, flags);
b481de9c
ZY
525 return index;
526
527}
528
529/*************** DRIVER STATUS FUNCTIONS *****/
530
bb8c093b 531static inline int iwl3945_is_ready(struct iwl3945_priv *priv)
b481de9c
ZY
532{
533 /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
534 * set but EXIT_PENDING is not */
535 return test_bit(STATUS_READY, &priv->status) &&
536 test_bit(STATUS_GEO_CONFIGURED, &priv->status) &&
537 !test_bit(STATUS_EXIT_PENDING, &priv->status);
538}
539
bb8c093b 540static inline int iwl3945_is_alive(struct iwl3945_priv *priv)
b481de9c
ZY
541{
542 return test_bit(STATUS_ALIVE, &priv->status);
543}
544
bb8c093b 545static inline int iwl3945_is_init(struct iwl3945_priv *priv)
b481de9c
ZY
546{
547 return test_bit(STATUS_INIT, &priv->status);
548}
549
bb8c093b 550static inline int iwl3945_is_rfkill(struct iwl3945_priv *priv)
b481de9c
ZY
551{
552 return test_bit(STATUS_RF_KILL_HW, &priv->status) ||
553 test_bit(STATUS_RF_KILL_SW, &priv->status);
554}
555
bb8c093b 556static inline int iwl3945_is_ready_rf(struct iwl3945_priv *priv)
b481de9c
ZY
557{
558
bb8c093b 559 if (iwl3945_is_rfkill(priv))
b481de9c
ZY
560 return 0;
561
bb8c093b 562 return iwl3945_is_ready(priv);
b481de9c
ZY
563}
564
565/*************** HOST COMMAND QUEUE FUNCTIONS *****/
566
567#define IWL_CMD(x) case x : return #x
568
569static const char *get_cmd_string(u8 cmd)
570{
571 switch (cmd) {
572 IWL_CMD(REPLY_ALIVE);
573 IWL_CMD(REPLY_ERROR);
574 IWL_CMD(REPLY_RXON);
575 IWL_CMD(REPLY_RXON_ASSOC);
576 IWL_CMD(REPLY_QOS_PARAM);
577 IWL_CMD(REPLY_RXON_TIMING);
578 IWL_CMD(REPLY_ADD_STA);
579 IWL_CMD(REPLY_REMOVE_STA);
580 IWL_CMD(REPLY_REMOVE_ALL_STA);
581 IWL_CMD(REPLY_3945_RX);
582 IWL_CMD(REPLY_TX);
583 IWL_CMD(REPLY_RATE_SCALE);
584 IWL_CMD(REPLY_LEDS_CMD);
585 IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
586 IWL_CMD(RADAR_NOTIFICATION);
587 IWL_CMD(REPLY_QUIET_CMD);
588 IWL_CMD(REPLY_CHANNEL_SWITCH);
589 IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
590 IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
591 IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
592 IWL_CMD(POWER_TABLE_CMD);
593 IWL_CMD(PM_SLEEP_NOTIFICATION);
594 IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
595 IWL_CMD(REPLY_SCAN_CMD);
596 IWL_CMD(REPLY_SCAN_ABORT_CMD);
597 IWL_CMD(SCAN_START_NOTIFICATION);
598 IWL_CMD(SCAN_RESULTS_NOTIFICATION);
599 IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
600 IWL_CMD(BEACON_NOTIFICATION);
601 IWL_CMD(REPLY_TX_BEACON);
602 IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
603 IWL_CMD(QUIET_NOTIFICATION);
604 IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
605 IWL_CMD(MEASURE_ABORT_NOTIFICATION);
606 IWL_CMD(REPLY_BT_CONFIG);
607 IWL_CMD(REPLY_STATISTICS_CMD);
608 IWL_CMD(STATISTICS_NOTIFICATION);
609 IWL_CMD(REPLY_CARD_STATE_CMD);
610 IWL_CMD(CARD_STATE_NOTIFICATION);
611 IWL_CMD(MISSED_BEACONS_NOTIFICATION);
612 default:
613 return "UNKNOWN";
614
615 }
616}
617
618#define HOST_COMPLETE_TIMEOUT (HZ / 2)
619
620/**
bb8c093b 621 * iwl3945_enqueue_hcmd - enqueue a uCode command
b481de9c
ZY
622 * @priv: device private data point
623 * @cmd: a point to the ucode command structure
624 *
625 * The function returns < 0 values to indicate the operation is
626 * failed. On success, it turns the index (> 0) of command in the
627 * command queue.
628 */
bb8c093b 629static int iwl3945_enqueue_hcmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
b481de9c 630{
bb8c093b
CH
631 struct iwl3945_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
632 struct iwl3945_queue *q = &txq->q;
633 struct iwl3945_tfd_frame *tfd;
b481de9c 634 u32 *control_flags;
bb8c093b 635 struct iwl3945_cmd *out_cmd;
b481de9c
ZY
636 u32 idx;
637 u16 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
638 dma_addr_t phys_addr;
639 int pad;
640 u16 count;
641 int ret;
642 unsigned long flags;
643
644 /* If any of the command structures end up being larger than
645 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
646 * we will need to increase the size of the TFD entries */
647 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
648 !(cmd->meta.flags & CMD_SIZE_HUGE));
649
c342a1b9
GG
650
651 if (iwl3945_is_rfkill(priv)) {
652 IWL_DEBUG_INFO("Not sending command - RF KILL");
653 return -EIO;
654 }
655
bb8c093b 656 if (iwl3945_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
b481de9c
ZY
657 IWL_ERROR("No space for Tx\n");
658 return -ENOSPC;
659 }
660
661 spin_lock_irqsave(&priv->hcmd_lock, flags);
662
fc4b6853 663 tfd = &txq->bd[q->write_ptr];
b481de9c
ZY
664 memset(tfd, 0, sizeof(*tfd));
665
666 control_flags = (u32 *) tfd;
667
fc4b6853 668 idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
b481de9c
ZY
669 out_cmd = &txq->cmd[idx];
670
671 out_cmd->hdr.cmd = cmd->id;
672 memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
673 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
674
675 /* At this point, the out_cmd now has all of the incoming cmd
676 * information */
677
678 out_cmd->hdr.flags = 0;
679 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
fc4b6853 680 INDEX_TO_SEQ(q->write_ptr));
b481de9c
ZY
681 if (out_cmd->meta.flags & CMD_SIZE_HUGE)
682 out_cmd->hdr.sequence |= cpu_to_le16(SEQ_HUGE_FRAME);
683
684 phys_addr = txq->dma_addr_cmd + sizeof(txq->cmd[0]) * idx +
bb8c093b
CH
685 offsetof(struct iwl3945_cmd, hdr);
686 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size);
b481de9c
ZY
687
688 pad = U32_PAD(cmd->len);
689 count = TFD_CTL_COUNT_GET(*control_flags);
690 *control_flags = TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad);
691
692 IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
693 "%d bytes at %d[%d]:%d\n",
694 get_cmd_string(out_cmd->hdr.cmd),
695 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
fc4b6853 696 fix_size, q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
b481de9c
ZY
697
698 txq->need_update = 1;
6440adb5
BC
699
700 /* Increment and update queue's write index */
c54b679d 701 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
bb8c093b 702 ret = iwl3945_tx_queue_update_write_ptr(priv, txq);
b481de9c
ZY
703
704 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
705 return ret ? ret : idx;
706}
707
bb8c093b 708static int iwl3945_send_cmd_async(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
b481de9c
ZY
709{
710 int ret;
711
712 BUG_ON(!(cmd->meta.flags & CMD_ASYNC));
713
714 /* An asynchronous command can not expect an SKB to be set. */
715 BUG_ON(cmd->meta.flags & CMD_WANT_SKB);
716
717 /* An asynchronous command MUST have a callback. */
718 BUG_ON(!cmd->meta.u.callback);
719
720 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
721 return -EBUSY;
722
bb8c093b 723 ret = iwl3945_enqueue_hcmd(priv, cmd);
b481de9c 724 if (ret < 0) {
bb8c093b 725 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
b481de9c
ZY
726 get_cmd_string(cmd->id), ret);
727 return ret;
728 }
729 return 0;
730}
731
bb8c093b 732static int iwl3945_send_cmd_sync(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
b481de9c
ZY
733{
734 int cmd_idx;
735 int ret;
b481de9c
ZY
736
737 BUG_ON(cmd->meta.flags & CMD_ASYNC);
738
739 /* A synchronous command can not have a callback set. */
740 BUG_ON(cmd->meta.u.callback != NULL);
741
e5472978 742 if (test_and_set_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status)) {
b481de9c
ZY
743 IWL_ERROR("Error sending %s: Already sending a host command\n",
744 get_cmd_string(cmd->id));
e5472978
TW
745 ret = -EBUSY;
746 goto out;
b481de9c
ZY
747 }
748
749 set_bit(STATUS_HCMD_ACTIVE, &priv->status);
750
751 if (cmd->meta.flags & CMD_WANT_SKB)
752 cmd->meta.source = &cmd->meta;
753
bb8c093b 754 cmd_idx = iwl3945_enqueue_hcmd(priv, cmd);
b481de9c
ZY
755 if (cmd_idx < 0) {
756 ret = cmd_idx;
bb8c093b 757 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
b481de9c
ZY
758 get_cmd_string(cmd->id), ret);
759 goto out;
760 }
761
762 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
763 !test_bit(STATUS_HCMD_ACTIVE, &priv->status),
764 HOST_COMPLETE_TIMEOUT);
765 if (!ret) {
766 if (test_bit(STATUS_HCMD_ACTIVE, &priv->status)) {
767 IWL_ERROR("Error sending %s: time out after %dms.\n",
768 get_cmd_string(cmd->id),
769 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
770
771 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
772 ret = -ETIMEDOUT;
773 goto cancel;
774 }
775 }
776
777 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
778 IWL_DEBUG_INFO("Command %s aborted: RF KILL Switch\n",
779 get_cmd_string(cmd->id));
780 ret = -ECANCELED;
781 goto fail;
782 }
783 if (test_bit(STATUS_FW_ERROR, &priv->status)) {
784 IWL_DEBUG_INFO("Command %s failed: FW Error\n",
785 get_cmd_string(cmd->id));
786 ret = -EIO;
787 goto fail;
788 }
789 if ((cmd->meta.flags & CMD_WANT_SKB) && !cmd->meta.u.skb) {
790 IWL_ERROR("Error: Response NULL in '%s'\n",
791 get_cmd_string(cmd->id));
792 ret = -EIO;
793 goto out;
794 }
795
796 ret = 0;
797 goto out;
798
799cancel:
800 if (cmd->meta.flags & CMD_WANT_SKB) {
bb8c093b 801 struct iwl3945_cmd *qcmd;
b481de9c
ZY
802
803 /* Cancel the CMD_WANT_SKB flag for the cmd in the
804 * TX cmd queue. Otherwise in case the cmd comes
805 * in later, it will possibly set an invalid
806 * address (cmd->meta.source). */
807 qcmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_idx];
808 qcmd->meta.flags &= ~CMD_WANT_SKB;
809 }
810fail:
811 if (cmd->meta.u.skb) {
812 dev_kfree_skb_any(cmd->meta.u.skb);
813 cmd->meta.u.skb = NULL;
814 }
815out:
e5472978 816 clear_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status);
b481de9c
ZY
817 return ret;
818}
819
bb8c093b 820int iwl3945_send_cmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
b481de9c 821{
b481de9c 822 if (cmd->meta.flags & CMD_ASYNC)
bb8c093b 823 return iwl3945_send_cmd_async(priv, cmd);
b481de9c 824
bb8c093b 825 return iwl3945_send_cmd_sync(priv, cmd);
b481de9c
ZY
826}
827
bb8c093b 828int iwl3945_send_cmd_pdu(struct iwl3945_priv *priv, u8 id, u16 len, const void *data)
b481de9c 829{
bb8c093b 830 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
831 .id = id,
832 .len = len,
833 .data = data,
834 };
835
bb8c093b 836 return iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
837}
838
bb8c093b 839static int __must_check iwl3945_send_cmd_u32(struct iwl3945_priv *priv, u8 id, u32 val)
b481de9c 840{
bb8c093b 841 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
842 .id = id,
843 .len = sizeof(val),
844 .data = &val,
845 };
846
bb8c093b 847 return iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
848}
849
bb8c093b 850int iwl3945_send_statistics_request(struct iwl3945_priv *priv)
b481de9c 851{
bb8c093b 852 return iwl3945_send_cmd_u32(priv, REPLY_STATISTICS_CMD, 0);
b481de9c
ZY
853}
854
b481de9c 855/**
bb8c093b 856 * iwl3945_set_rxon_channel - Set the phymode and channel values in staging RXON
8318d78a
JB
857 * @band: 2.4 or 5 GHz band
858 * @channel: Any channel valid for the requested band
b481de9c 859
8318d78a 860 * In addition to setting the staging RXON, priv->band is also set.
b481de9c
ZY
861 *
862 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
8318d78a 863 * in the staging RXON flag structure based on the band
b481de9c 864 */
8318d78a
JB
865static int iwl3945_set_rxon_channel(struct iwl3945_priv *priv,
866 enum ieee80211_band band,
867 u16 channel)
b481de9c 868{
8318d78a 869 if (!iwl3945_get_channel_info(priv, band, channel)) {
b481de9c 870 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
8318d78a 871 channel, band);
b481de9c
ZY
872 return -EINVAL;
873 }
874
875 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
8318d78a 876 (priv->band == band))
b481de9c
ZY
877 return 0;
878
879 priv->staging_rxon.channel = cpu_to_le16(channel);
8318d78a 880 if (band == IEEE80211_BAND_5GHZ)
b481de9c
ZY
881 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
882 else
883 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
884
8318d78a 885 priv->band = band;
b481de9c 886
8318d78a 887 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
b481de9c
ZY
888
889 return 0;
890}
891
892/**
bb8c093b 893 * iwl3945_check_rxon_cmd - validate RXON structure is valid
b481de9c
ZY
894 *
895 * NOTE: This is really only useful during development and can eventually
896 * be #ifdef'd out once the driver is stable and folks aren't actively
897 * making changes
898 */
bb8c093b 899static int iwl3945_check_rxon_cmd(struct iwl3945_rxon_cmd *rxon)
b481de9c
ZY
900{
901 int error = 0;
902 int counter = 1;
903
904 if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
905 error |= le32_to_cpu(rxon->flags &
906 (RXON_FLG_TGJ_NARROW_BAND_MSK |
907 RXON_FLG_RADAR_DETECT_MSK));
908 if (error)
909 IWL_WARNING("check 24G fields %d | %d\n",
910 counter++, error);
911 } else {
912 error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
913 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
914 if (error)
915 IWL_WARNING("check 52 fields %d | %d\n",
916 counter++, error);
917 error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
918 if (error)
919 IWL_WARNING("check 52 CCK %d | %d\n",
920 counter++, error);
921 }
922 error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
923 if (error)
924 IWL_WARNING("check mac addr %d | %d\n", counter++, error);
925
926 /* make sure basic rates 6Mbps and 1Mbps are supported */
927 error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
928 ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
929 if (error)
930 IWL_WARNING("check basic rate %d | %d\n", counter++, error);
931
932 error |= (le16_to_cpu(rxon->assoc_id) > 2007);
933 if (error)
934 IWL_WARNING("check assoc id %d | %d\n", counter++, error);
935
936 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
937 == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
938 if (error)
939 IWL_WARNING("check CCK and short slot %d | %d\n",
940 counter++, error);
941
942 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
943 == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
944 if (error)
945 IWL_WARNING("check CCK & auto detect %d | %d\n",
946 counter++, error);
947
948 error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
949 RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
950 if (error)
951 IWL_WARNING("check TGG and auto detect %d | %d\n",
952 counter++, error);
953
954 if ((rxon->flags & RXON_FLG_DIS_DIV_MSK))
955 error |= ((rxon->flags & (RXON_FLG_ANT_B_MSK |
956 RXON_FLG_ANT_A_MSK)) == 0);
957 if (error)
958 IWL_WARNING("check antenna %d %d\n", counter++, error);
959
960 if (error)
961 IWL_WARNING("Tuning to channel %d\n",
962 le16_to_cpu(rxon->channel));
963
964 if (error) {
bb8c093b 965 IWL_ERROR("Not a valid iwl3945_rxon_assoc_cmd field values\n");
b481de9c
ZY
966 return -1;
967 }
968 return 0;
969}
970
971/**
9fbab516 972 * iwl3945_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
01ebd063 973 * @priv: staging_rxon is compared to active_rxon
b481de9c 974 *
9fbab516
BC
975 * If the RXON structure is changing enough to require a new tune,
976 * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
977 * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
b481de9c 978 */
bb8c093b 979static int iwl3945_full_rxon_required(struct iwl3945_priv *priv)
b481de9c
ZY
980{
981
982 /* These items are only settable from the full RXON command */
983 if (!(priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) ||
984 compare_ether_addr(priv->staging_rxon.bssid_addr,
985 priv->active_rxon.bssid_addr) ||
986 compare_ether_addr(priv->staging_rxon.node_addr,
987 priv->active_rxon.node_addr) ||
988 compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
989 priv->active_rxon.wlap_bssid_addr) ||
990 (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
991 (priv->staging_rxon.channel != priv->active_rxon.channel) ||
992 (priv->staging_rxon.air_propagation !=
993 priv->active_rxon.air_propagation) ||
994 (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
995 return 1;
996
997 /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
998 * be updated with the RXON_ASSOC command -- however only some
999 * flag transitions are allowed using RXON_ASSOC */
1000
1001 /* Check if we are not switching bands */
1002 if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
1003 (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
1004 return 1;
1005
1006 /* Check if we are switching association toggle */
1007 if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
1008 (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
1009 return 1;
1010
1011 return 0;
1012}
1013
bb8c093b 1014static int iwl3945_send_rxon_assoc(struct iwl3945_priv *priv)
b481de9c
ZY
1015{
1016 int rc = 0;
bb8c093b
CH
1017 struct iwl3945_rx_packet *res = NULL;
1018 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1019 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
1020 .id = REPLY_RXON_ASSOC,
1021 .len = sizeof(rxon_assoc),
1022 .meta.flags = CMD_WANT_SKB,
1023 .data = &rxon_assoc,
1024 };
bb8c093b
CH
1025 const struct iwl3945_rxon_cmd *rxon1 = &priv->staging_rxon;
1026 const struct iwl3945_rxon_cmd *rxon2 = &priv->active_rxon;
b481de9c
ZY
1027
1028 if ((rxon1->flags == rxon2->flags) &&
1029 (rxon1->filter_flags == rxon2->filter_flags) &&
1030 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1031 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1032 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1033 return 0;
1034 }
1035
1036 rxon_assoc.flags = priv->staging_rxon.flags;
1037 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1038 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1039 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1040 rxon_assoc.reserved = 0;
1041
bb8c093b 1042 rc = iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
1043 if (rc)
1044 return rc;
1045
bb8c093b 1046 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
b481de9c
ZY
1047 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1048 IWL_ERROR("Bad return from REPLY_RXON_ASSOC command\n");
1049 rc = -EIO;
1050 }
1051
1052 priv->alloc_rxb_skb--;
1053 dev_kfree_skb_any(cmd.meta.u.skb);
1054
1055 return rc;
1056}
1057
1058/**
bb8c093b 1059 * iwl3945_commit_rxon - commit staging_rxon to hardware
b481de9c 1060 *
01ebd063 1061 * The RXON command in staging_rxon is committed to the hardware and
b481de9c
ZY
1062 * the active_rxon structure is updated with the new data. This
1063 * function correctly transitions out of the RXON_ASSOC_MSK state if
1064 * a HW tune is required based on the RXON structure changes.
1065 */
bb8c093b 1066static int iwl3945_commit_rxon(struct iwl3945_priv *priv)
b481de9c
ZY
1067{
1068 /* cast away the const for active_rxon in this function */
bb8c093b 1069 struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
b481de9c 1070 int rc = 0;
0795af57 1071 DECLARE_MAC_BUF(mac);
b481de9c 1072
bb8c093b 1073 if (!iwl3945_is_alive(priv))
b481de9c
ZY
1074 return -1;
1075
1076 /* always get timestamp with Rx frame */
1077 priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
1078
1079 /* select antenna */
1080 priv->staging_rxon.flags &=
1081 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1082 priv->staging_rxon.flags |= iwl3945_get_antenna_flags(priv);
1083
bb8c093b 1084 rc = iwl3945_check_rxon_cmd(&priv->staging_rxon);
b481de9c
ZY
1085 if (rc) {
1086 IWL_ERROR("Invalid RXON configuration. Not committing.\n");
1087 return -EINVAL;
1088 }
1089
1090 /* If we don't need to send a full RXON, we can use
bb8c093b 1091 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
b481de9c 1092 * and other flags for the current radio configuration. */
bb8c093b
CH
1093 if (!iwl3945_full_rxon_required(priv)) {
1094 rc = iwl3945_send_rxon_assoc(priv);
b481de9c
ZY
1095 if (rc) {
1096 IWL_ERROR("Error setting RXON_ASSOC "
1097 "configuration (%d).\n", rc);
1098 return rc;
1099 }
1100
1101 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1102
1103 return 0;
1104 }
1105
1106 /* If we are currently associated and the new config requires
1107 * an RXON_ASSOC and the new config wants the associated mask enabled,
1108 * we must clear the associated from the active configuration
1109 * before we apply the new config */
bb8c093b 1110 if (iwl3945_is_associated(priv) &&
b481de9c
ZY
1111 (priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK)) {
1112 IWL_DEBUG_INFO("Toggling associated bit on current RXON\n");
1113 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1114
bb8c093b
CH
1115 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1116 sizeof(struct iwl3945_rxon_cmd),
b481de9c
ZY
1117 &priv->active_rxon);
1118
1119 /* If the mask clearing failed then we set
1120 * active_rxon back to what it was previously */
1121 if (rc) {
1122 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1123 IWL_ERROR("Error clearing ASSOC_MSK on current "
1124 "configuration (%d).\n", rc);
1125 return rc;
1126 }
b481de9c
ZY
1127 }
1128
1129 IWL_DEBUG_INFO("Sending RXON\n"
1130 "* with%s RXON_FILTER_ASSOC_MSK\n"
1131 "* channel = %d\n"
0795af57 1132 "* bssid = %s\n",
b481de9c
ZY
1133 ((priv->staging_rxon.filter_flags &
1134 RXON_FILTER_ASSOC_MSK) ? "" : "out"),
1135 le16_to_cpu(priv->staging_rxon.channel),
0795af57 1136 print_mac(mac, priv->staging_rxon.bssid_addr));
b481de9c
ZY
1137
1138 /* Apply the new configuration */
bb8c093b
CH
1139 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1140 sizeof(struct iwl3945_rxon_cmd), &priv->staging_rxon);
b481de9c
ZY
1141 if (rc) {
1142 IWL_ERROR("Error setting new configuration (%d).\n", rc);
1143 return rc;
1144 }
1145
1146 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1147
bb8c093b 1148 iwl3945_clear_stations_table(priv);
556f8db7 1149
b481de9c
ZY
1150 /* If we issue a new RXON command which required a tune then we must
1151 * send a new TXPOWER command or we won't be able to Tx any frames */
bb8c093b 1152 rc = iwl3945_hw_reg_send_txpower(priv);
b481de9c
ZY
1153 if (rc) {
1154 IWL_ERROR("Error setting Tx power (%d).\n", rc);
1155 return rc;
1156 }
1157
1158 /* Add the broadcast address so we can send broadcast frames */
bb8c093b 1159 if (iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0) ==
b481de9c
ZY
1160 IWL_INVALID_STATION) {
1161 IWL_ERROR("Error adding BROADCAST address for transmit.\n");
1162 return -EIO;
1163 }
1164
1165 /* If we have set the ASSOC_MSK and we are in BSS mode then
1166 * add the IWL_AP_ID to the station rate table */
bb8c093b 1167 if (iwl3945_is_associated(priv) &&
b481de9c 1168 (priv->iw_mode == IEEE80211_IF_TYPE_STA))
bb8c093b 1169 if (iwl3945_add_station(priv, priv->active_rxon.bssid_addr, 1, 0)
b481de9c
ZY
1170 == IWL_INVALID_STATION) {
1171 IWL_ERROR("Error adding AP address for transmit.\n");
1172 return -EIO;
1173 }
1174
8318d78a 1175 /* Init the hardware's rate fallback order based on the band */
b481de9c
ZY
1176 rc = iwl3945_init_hw_rate_table(priv);
1177 if (rc) {
1178 IWL_ERROR("Error setting HW rate table: %02X\n", rc);
1179 return -EIO;
1180 }
1181
1182 return 0;
1183}
1184
bb8c093b 1185static int iwl3945_send_bt_config(struct iwl3945_priv *priv)
b481de9c 1186{
bb8c093b 1187 struct iwl3945_bt_cmd bt_cmd = {
b481de9c
ZY
1188 .flags = 3,
1189 .lead_time = 0xAA,
1190 .max_kill = 1,
1191 .kill_ack_mask = 0,
1192 .kill_cts_mask = 0,
1193 };
1194
bb8c093b
CH
1195 return iwl3945_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1196 sizeof(struct iwl3945_bt_cmd), &bt_cmd);
b481de9c
ZY
1197}
1198
bb8c093b 1199static int iwl3945_send_scan_abort(struct iwl3945_priv *priv)
b481de9c
ZY
1200{
1201 int rc = 0;
bb8c093b
CH
1202 struct iwl3945_rx_packet *res;
1203 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
1204 .id = REPLY_SCAN_ABORT_CMD,
1205 .meta.flags = CMD_WANT_SKB,
1206 };
1207
1208 /* If there isn't a scan actively going on in the hardware
1209 * then we are in between scan bands and not actually
1210 * actively scanning, so don't send the abort command */
1211 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
1212 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1213 return 0;
1214 }
1215
bb8c093b 1216 rc = iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
1217 if (rc) {
1218 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1219 return rc;
1220 }
1221
bb8c093b 1222 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
b481de9c
ZY
1223 if (res->u.status != CAN_ABORT_STATUS) {
1224 /* The scan abort will return 1 for success or
1225 * 2 for "failure". A failure condition can be
1226 * due to simply not being in an active scan which
1227 * can occur if we send the scan abort before we
1228 * the microcode has notified us that a scan is
1229 * completed. */
1230 IWL_DEBUG_INFO("SCAN_ABORT returned %d.\n", res->u.status);
1231 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1232 clear_bit(STATUS_SCAN_HW, &priv->status);
1233 }
1234
1235 dev_kfree_skb_any(cmd.meta.u.skb);
1236
1237 return rc;
1238}
1239
bb8c093b
CH
1240static int iwl3945_card_state_sync_callback(struct iwl3945_priv *priv,
1241 struct iwl3945_cmd *cmd,
b481de9c
ZY
1242 struct sk_buff *skb)
1243{
1244 return 1;
1245}
1246
1247/*
1248 * CARD_STATE_CMD
1249 *
9fbab516 1250 * Use: Sets the device's internal card state to enable, disable, or halt
b481de9c
ZY
1251 *
1252 * When in the 'enable' state the card operates as normal.
1253 * When in the 'disable' state, the card enters into a low power mode.
1254 * When in the 'halt' state, the card is shut down and must be fully
1255 * restarted to come back on.
1256 */
bb8c093b 1257static int iwl3945_send_card_state(struct iwl3945_priv *priv, u32 flags, u8 meta_flag)
b481de9c 1258{
bb8c093b 1259 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
1260 .id = REPLY_CARD_STATE_CMD,
1261 .len = sizeof(u32),
1262 .data = &flags,
1263 .meta.flags = meta_flag,
1264 };
1265
1266 if (meta_flag & CMD_ASYNC)
bb8c093b 1267 cmd.meta.u.callback = iwl3945_card_state_sync_callback;
b481de9c 1268
bb8c093b 1269 return iwl3945_send_cmd(priv, &cmd);
b481de9c
ZY
1270}
1271
bb8c093b
CH
1272static int iwl3945_add_sta_sync_callback(struct iwl3945_priv *priv,
1273 struct iwl3945_cmd *cmd, struct sk_buff *skb)
b481de9c 1274{
bb8c093b 1275 struct iwl3945_rx_packet *res = NULL;
b481de9c
ZY
1276
1277 if (!skb) {
1278 IWL_ERROR("Error: Response NULL in REPLY_ADD_STA.\n");
1279 return 1;
1280 }
1281
bb8c093b 1282 res = (struct iwl3945_rx_packet *)skb->data;
b481de9c
ZY
1283 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1284 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1285 res->hdr.flags);
1286 return 1;
1287 }
1288
1289 switch (res->u.add_sta.status) {
1290 case ADD_STA_SUCCESS_MSK:
1291 break;
1292 default:
1293 break;
1294 }
1295
1296 /* We didn't cache the SKB; let the caller free it */
1297 return 1;
1298}
1299
bb8c093b
CH
1300int iwl3945_send_add_station(struct iwl3945_priv *priv,
1301 struct iwl3945_addsta_cmd *sta, u8 flags)
b481de9c 1302{
bb8c093b 1303 struct iwl3945_rx_packet *res = NULL;
b481de9c 1304 int rc = 0;
bb8c093b 1305 struct iwl3945_host_cmd cmd = {
b481de9c 1306 .id = REPLY_ADD_STA,
bb8c093b 1307 .len = sizeof(struct iwl3945_addsta_cmd),
b481de9c
ZY
1308 .meta.flags = flags,
1309 .data = sta,
1310 };
1311
1312 if (flags & CMD_ASYNC)
bb8c093b 1313 cmd.meta.u.callback = iwl3945_add_sta_sync_callback;
b481de9c
ZY
1314 else
1315 cmd.meta.flags |= CMD_WANT_SKB;
1316
bb8c093b 1317 rc = iwl3945_send_cmd(priv, &cmd);
b481de9c
ZY
1318
1319 if (rc || (flags & CMD_ASYNC))
1320 return rc;
1321
bb8c093b 1322 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
b481de9c
ZY
1323 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1324 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1325 res->hdr.flags);
1326 rc = -EIO;
1327 }
1328
1329 if (rc == 0) {
1330 switch (res->u.add_sta.status) {
1331 case ADD_STA_SUCCESS_MSK:
1332 IWL_DEBUG_INFO("REPLY_ADD_STA PASSED\n");
1333 break;
1334 default:
1335 rc = -EIO;
1336 IWL_WARNING("REPLY_ADD_STA failed\n");
1337 break;
1338 }
1339 }
1340
1341 priv->alloc_rxb_skb--;
1342 dev_kfree_skb_any(cmd.meta.u.skb);
1343
1344 return rc;
1345}
1346
bb8c093b 1347static int iwl3945_update_sta_key_info(struct iwl3945_priv *priv,
b481de9c
ZY
1348 struct ieee80211_key_conf *keyconf,
1349 u8 sta_id)
1350{
1351 unsigned long flags;
1352 __le16 key_flags = 0;
1353
1354 switch (keyconf->alg) {
1355 case ALG_CCMP:
1356 key_flags |= STA_KEY_FLG_CCMP;
1357 key_flags |= cpu_to_le16(
1358 keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
1359 key_flags &= ~STA_KEY_FLG_INVALID;
1360 break;
1361 case ALG_TKIP:
1362 case ALG_WEP:
b481de9c
ZY
1363 default:
1364 return -EINVAL;
1365 }
1366 spin_lock_irqsave(&priv->sta_lock, flags);
1367 priv->stations[sta_id].keyinfo.alg = keyconf->alg;
1368 priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
1369 memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
1370 keyconf->keylen);
1371
1372 memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
1373 keyconf->keylen);
1374 priv->stations[sta_id].sta.key.key_flags = key_flags;
1375 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1376 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1377
1378 spin_unlock_irqrestore(&priv->sta_lock, flags);
1379
1380 IWL_DEBUG_INFO("hwcrypto: modify ucode station key info\n");
bb8c093b 1381 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
b481de9c
ZY
1382 return 0;
1383}
1384
bb8c093b 1385static int iwl3945_clear_sta_key_info(struct iwl3945_priv *priv, u8 sta_id)
b481de9c
ZY
1386{
1387 unsigned long flags;
1388
1389 spin_lock_irqsave(&priv->sta_lock, flags);
bb8c093b
CH
1390 memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl3945_hw_key));
1391 memset(&priv->stations[sta_id].sta.key, 0, sizeof(struct iwl3945_keyinfo));
b481de9c
ZY
1392 priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
1393 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1394 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1395 spin_unlock_irqrestore(&priv->sta_lock, flags);
1396
1397 IWL_DEBUG_INFO("hwcrypto: clear ucode station key info\n");
bb8c093b 1398 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
b481de9c
ZY
1399 return 0;
1400}
1401
bb8c093b 1402static void iwl3945_clear_free_frames(struct iwl3945_priv *priv)
b481de9c
ZY
1403{
1404 struct list_head *element;
1405
1406 IWL_DEBUG_INFO("%d frames on pre-allocated heap on clear.\n",
1407 priv->frames_count);
1408
1409 while (!list_empty(&priv->free_frames)) {
1410 element = priv->free_frames.next;
1411 list_del(element);
bb8c093b 1412 kfree(list_entry(element, struct iwl3945_frame, list));
b481de9c
ZY
1413 priv->frames_count--;
1414 }
1415
1416 if (priv->frames_count) {
1417 IWL_WARNING("%d frames still in use. Did we lose one?\n",
1418 priv->frames_count);
1419 priv->frames_count = 0;
1420 }
1421}
1422
bb8c093b 1423static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl3945_priv *priv)
b481de9c 1424{
bb8c093b 1425 struct iwl3945_frame *frame;
b481de9c
ZY
1426 struct list_head *element;
1427 if (list_empty(&priv->free_frames)) {
1428 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
1429 if (!frame) {
1430 IWL_ERROR("Could not allocate frame!\n");
1431 return NULL;
1432 }
1433
1434 priv->frames_count++;
1435 return frame;
1436 }
1437
1438 element = priv->free_frames.next;
1439 list_del(element);
bb8c093b 1440 return list_entry(element, struct iwl3945_frame, list);
b481de9c
ZY
1441}
1442
bb8c093b 1443static void iwl3945_free_frame(struct iwl3945_priv *priv, struct iwl3945_frame *frame)
b481de9c
ZY
1444{
1445 memset(frame, 0, sizeof(*frame));
1446 list_add(&frame->list, &priv->free_frames);
1447}
1448
bb8c093b 1449unsigned int iwl3945_fill_beacon_frame(struct iwl3945_priv *priv,
b481de9c
ZY
1450 struct ieee80211_hdr *hdr,
1451 const u8 *dest, int left)
1452{
1453
bb8c093b 1454 if (!iwl3945_is_associated(priv) || !priv->ibss_beacon ||
b481de9c
ZY
1455 ((priv->iw_mode != IEEE80211_IF_TYPE_IBSS) &&
1456 (priv->iw_mode != IEEE80211_IF_TYPE_AP)))
1457 return 0;
1458
1459 if (priv->ibss_beacon->len > left)
1460 return 0;
1461
1462 memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
1463
1464 return priv->ibss_beacon->len;
1465}
1466
bb8c093b 1467static u8 iwl3945_rate_get_lowest_plcp(int rate_mask)
b481de9c
ZY
1468{
1469 u8 i;
1470
1471 for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
bb8c093b 1472 i = iwl3945_rates[i].next_ieee) {
b481de9c 1473 if (rate_mask & (1 << i))
bb8c093b 1474 return iwl3945_rates[i].plcp;
b481de9c
ZY
1475 }
1476
1477 return IWL_RATE_INVALID;
1478}
1479
bb8c093b 1480static int iwl3945_send_beacon_cmd(struct iwl3945_priv *priv)
b481de9c 1481{
bb8c093b 1482 struct iwl3945_frame *frame;
b481de9c
ZY
1483 unsigned int frame_size;
1484 int rc;
1485 u8 rate;
1486
bb8c093b 1487 frame = iwl3945_get_free_frame(priv);
b481de9c
ZY
1488
1489 if (!frame) {
1490 IWL_ERROR("Could not obtain free frame buffer for beacon "
1491 "command.\n");
1492 return -ENOMEM;
1493 }
1494
1495 if (!(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)) {
bb8c093b 1496 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic &
b481de9c
ZY
1497 0xFF0);
1498 if (rate == IWL_INVALID_RATE)
1499 rate = IWL_RATE_6M_PLCP;
1500 } else {
bb8c093b 1501 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic & 0xF);
b481de9c
ZY
1502 if (rate == IWL_INVALID_RATE)
1503 rate = IWL_RATE_1M_PLCP;
1504 }
1505
bb8c093b 1506 frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
b481de9c 1507
bb8c093b 1508 rc = iwl3945_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
b481de9c
ZY
1509 &frame->u.cmd[0]);
1510
bb8c093b 1511 iwl3945_free_frame(priv, frame);
b481de9c
ZY
1512
1513 return rc;
1514}
1515
1516/******************************************************************************
1517 *
1518 * EEPROM related functions
1519 *
1520 ******************************************************************************/
1521
bb8c093b 1522static void get_eeprom_mac(struct iwl3945_priv *priv, u8 *mac)
b481de9c
ZY
1523{
1524 memcpy(mac, priv->eeprom.mac_address, 6);
1525}
1526
74a3a250
RC
1527/*
1528 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
1529 * embedded controller) as EEPROM reader; each read is a series of pulses
1530 * to/from the EEPROM chip, not a single event, so even reads could conflict
1531 * if they weren't arbitrated by some ownership mechanism. Here, the driver
1532 * simply claims ownership, which should be safe when this function is called
1533 * (i.e. before loading uCode!).
1534 */
1535static inline int iwl3945_eeprom_acquire_semaphore(struct iwl3945_priv *priv)
1536{
1537 _iwl3945_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
1538 return 0;
1539}
1540
b481de9c 1541/**
bb8c093b 1542 * iwl3945_eeprom_init - read EEPROM contents
b481de9c 1543 *
6440adb5 1544 * Load the EEPROM contents from adapter into priv->eeprom
b481de9c
ZY
1545 *
1546 * NOTE: This routine uses the non-debug IO access functions.
1547 */
bb8c093b 1548int iwl3945_eeprom_init(struct iwl3945_priv *priv)
b481de9c 1549{
58ff6d4d 1550 u16 *e = (u16 *)&priv->eeprom;
bb8c093b 1551 u32 gp = iwl3945_read32(priv, CSR_EEPROM_GP);
b481de9c
ZY
1552 u32 r;
1553 int sz = sizeof(priv->eeprom);
1554 int rc;
1555 int i;
1556 u16 addr;
1557
1558 /* The EEPROM structure has several padding buffers within it
1559 * and when adding new EEPROM maps is subject to programmer errors
1560 * which may be very difficult to identify without explicitly
1561 * checking the resulting size of the eeprom map. */
1562 BUILD_BUG_ON(sizeof(priv->eeprom) != IWL_EEPROM_IMAGE_SIZE);
1563
1564 if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
1565 IWL_ERROR("EEPROM not found, EEPROM_GP=0x%08x", gp);
1566 return -ENOENT;
1567 }
1568
6440adb5 1569 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
bb8c093b 1570 rc = iwl3945_eeprom_acquire_semaphore(priv);
b481de9c 1571 if (rc < 0) {
91e17473 1572 IWL_ERROR("Failed to acquire EEPROM semaphore.\n");
b481de9c
ZY
1573 return -ENOENT;
1574 }
1575
1576 /* eeprom is an array of 16bit values */
1577 for (addr = 0; addr < sz; addr += sizeof(u16)) {
bb8c093b
CH
1578 _iwl3945_write32(priv, CSR_EEPROM_REG, addr << 1);
1579 _iwl3945_clear_bit(priv, CSR_EEPROM_REG, CSR_EEPROM_REG_BIT_CMD);
b481de9c
ZY
1580
1581 for (i = 0; i < IWL_EEPROM_ACCESS_TIMEOUT;
1582 i += IWL_EEPROM_ACCESS_DELAY) {
bb8c093b 1583 r = _iwl3945_read_direct32(priv, CSR_EEPROM_REG);
b481de9c
ZY
1584 if (r & CSR_EEPROM_REG_READ_VALID_MSK)
1585 break;
1586 udelay(IWL_EEPROM_ACCESS_DELAY);
1587 }
1588
1589 if (!(r & CSR_EEPROM_REG_READ_VALID_MSK)) {
1590 IWL_ERROR("Time out reading EEPROM[%d]", addr);
1591 return -ETIMEDOUT;
1592 }
58ff6d4d 1593 e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
b481de9c
ZY
1594 }
1595
1596 return 0;
1597}
1598
bb8c093b 1599static void iwl3945_unset_hw_setting(struct iwl3945_priv *priv)
b481de9c
ZY
1600{
1601 if (priv->hw_setting.shared_virt)
1602 pci_free_consistent(priv->pci_dev,
bb8c093b 1603 sizeof(struct iwl3945_shared),
b481de9c
ZY
1604 priv->hw_setting.shared_virt,
1605 priv->hw_setting.shared_phys);
1606}
1607
1608/**
bb8c093b 1609 * iwl3945_supported_rate_to_ie - fill in the supported rate in IE field
b481de9c
ZY
1610 *
1611 * return : set the bit for each supported rate insert in ie
1612 */
bb8c093b 1613static u16 iwl3945_supported_rate_to_ie(u8 *ie, u16 supported_rate,
c7c46676 1614 u16 basic_rate, int *left)
b481de9c
ZY
1615{
1616 u16 ret_rates = 0, bit;
1617 int i;
c7c46676
TW
1618 u8 *cnt = ie;
1619 u8 *rates = ie + 1;
b481de9c
ZY
1620
1621 for (bit = 1, i = 0; i < IWL_RATE_COUNT; i++, bit <<= 1) {
1622 if (bit & supported_rate) {
1623 ret_rates |= bit;
bb8c093b 1624 rates[*cnt] = iwl3945_rates[i].ieee |
c7c46676
TW
1625 ((bit & basic_rate) ? 0x80 : 0x00);
1626 (*cnt)++;
1627 (*left)--;
1628 if ((*left <= 0) ||
1629 (*cnt >= IWL_SUPPORTED_RATES_IE_LEN))
b481de9c
ZY
1630 break;
1631 }
1632 }
1633
1634 return ret_rates;
1635}
1636
1637/**
bb8c093b 1638 * iwl3945_fill_probe_req - fill in all required fields and IE for probe request
b481de9c 1639 */
bb8c093b 1640static u16 iwl3945_fill_probe_req(struct iwl3945_priv *priv,
b481de9c
ZY
1641 struct ieee80211_mgmt *frame,
1642 int left, int is_direct)
1643{
1644 int len = 0;
1645 u8 *pos = NULL;
c7c46676 1646 u16 active_rates, ret_rates, cck_rates;
b481de9c
ZY
1647
1648 /* Make sure there is enough space for the probe request,
1649 * two mandatory IEs and the data */
1650 left -= 24;
1651 if (left < 0)
1652 return 0;
1653 len += 24;
1654
1655 frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
bb8c093b 1656 memcpy(frame->da, iwl3945_broadcast_addr, ETH_ALEN);
b481de9c 1657 memcpy(frame->sa, priv->mac_addr, ETH_ALEN);
bb8c093b 1658 memcpy(frame->bssid, iwl3945_broadcast_addr, ETH_ALEN);
b481de9c
ZY
1659 frame->seq_ctrl = 0;
1660
1661 /* fill in our indirect SSID IE */
1662 /* ...next IE... */
1663
1664 left -= 2;
1665 if (left < 0)
1666 return 0;
1667 len += 2;
1668 pos = &(frame->u.probe_req.variable[0]);
1669 *pos++ = WLAN_EID_SSID;
1670 *pos++ = 0;
1671
1672 /* fill in our direct SSID IE... */
1673 if (is_direct) {
1674 /* ...next IE... */
1675 left -= 2 + priv->essid_len;
1676 if (left < 0)
1677 return 0;
1678 /* ... fill it in... */
1679 *pos++ = WLAN_EID_SSID;
1680 *pos++ = priv->essid_len;
1681 memcpy(pos, priv->essid, priv->essid_len);
1682 pos += priv->essid_len;
1683 len += 2 + priv->essid_len;
1684 }
1685
1686 /* fill in supported rate */
1687 /* ...next IE... */
1688 left -= 2;
1689 if (left < 0)
1690 return 0;
c7c46676 1691
b481de9c
ZY
1692 /* ... fill it in... */
1693 *pos++ = WLAN_EID_SUPP_RATES;
1694 *pos = 0;
c7c46676
TW
1695
1696 priv->active_rate = priv->rates_mask;
1697 active_rates = priv->active_rate;
b481de9c
ZY
1698 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
1699
c7c46676 1700 cck_rates = IWL_CCK_RATES_MASK & active_rates;
bb8c093b 1701 ret_rates = iwl3945_supported_rate_to_ie(pos, cck_rates,
c7c46676
TW
1702 priv->active_rate_basic, &left);
1703 active_rates &= ~ret_rates;
1704
bb8c093b 1705 ret_rates = iwl3945_supported_rate_to_ie(pos, active_rates,
c7c46676
TW
1706 priv->active_rate_basic, &left);
1707 active_rates &= ~ret_rates;
1708
b481de9c
ZY
1709 len += 2 + *pos;
1710 pos += (*pos) + 1;
c7c46676 1711 if (active_rates == 0)
b481de9c
ZY
1712 goto fill_end;
1713
1714 /* fill in supported extended rate */
1715 /* ...next IE... */
1716 left -= 2;
1717 if (left < 0)
1718 return 0;
1719 /* ... fill it in... */
1720 *pos++ = WLAN_EID_EXT_SUPP_RATES;
1721 *pos = 0;
bb8c093b 1722 iwl3945_supported_rate_to_ie(pos, active_rates,
c7c46676 1723 priv->active_rate_basic, &left);
b481de9c
ZY
1724 if (*pos > 0)
1725 len += 2 + *pos;
1726
1727 fill_end:
1728 return (u16)len;
1729}
1730
1731/*
1732 * QoS support
1733*/
bb8c093b
CH
1734static int iwl3945_send_qos_params_command(struct iwl3945_priv *priv,
1735 struct iwl3945_qosparam_cmd *qos)
b481de9c
ZY
1736{
1737
bb8c093b
CH
1738 return iwl3945_send_cmd_pdu(priv, REPLY_QOS_PARAM,
1739 sizeof(struct iwl3945_qosparam_cmd), qos);
b481de9c
ZY
1740}
1741
bb8c093b 1742static void iwl3945_reset_qos(struct iwl3945_priv *priv)
b481de9c
ZY
1743{
1744 u16 cw_min = 15;
1745 u16 cw_max = 1023;
1746 u8 aifs = 2;
1747 u8 is_legacy = 0;
1748 unsigned long flags;
1749 int i;
1750
1751 spin_lock_irqsave(&priv->lock, flags);
1752 priv->qos_data.qos_active = 0;
1753
1754 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
1755 if (priv->qos_data.qos_enable)
1756 priv->qos_data.qos_active = 1;
1757 if (!(priv->active_rate & 0xfff0)) {
1758 cw_min = 31;
1759 is_legacy = 1;
1760 }
1761 } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
1762 if (priv->qos_data.qos_enable)
1763 priv->qos_data.qos_active = 1;
1764 } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
1765 cw_min = 31;
1766 is_legacy = 1;
1767 }
1768
1769 if (priv->qos_data.qos_active)
1770 aifs = 3;
1771
1772 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
1773 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
1774 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
1775 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
1776 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
1777
1778 if (priv->qos_data.qos_active) {
1779 i = 1;
1780 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
1781 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
1782 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
1783 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1784 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1785
1786 i = 2;
1787 priv->qos_data.def_qos_parm.ac[i].cw_min =
1788 cpu_to_le16((cw_min + 1) / 2 - 1);
1789 priv->qos_data.def_qos_parm.ac[i].cw_max =
1790 cpu_to_le16(cw_max);
1791 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1792 if (is_legacy)
1793 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1794 cpu_to_le16(6016);
1795 else
1796 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1797 cpu_to_le16(3008);
1798 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1799
1800 i = 3;
1801 priv->qos_data.def_qos_parm.ac[i].cw_min =
1802 cpu_to_le16((cw_min + 1) / 4 - 1);
1803 priv->qos_data.def_qos_parm.ac[i].cw_max =
1804 cpu_to_le16((cw_max + 1) / 2 - 1);
1805 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1806 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1807 if (is_legacy)
1808 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1809 cpu_to_le16(3264);
1810 else
1811 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1812 cpu_to_le16(1504);
1813 } else {
1814 for (i = 1; i < 4; i++) {
1815 priv->qos_data.def_qos_parm.ac[i].cw_min =
1816 cpu_to_le16(cw_min);
1817 priv->qos_data.def_qos_parm.ac[i].cw_max =
1818 cpu_to_le16(cw_max);
1819 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
1820 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1821 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1822 }
1823 }
1824 IWL_DEBUG_QOS("set QoS to default \n");
1825
1826 spin_unlock_irqrestore(&priv->lock, flags);
1827}
1828
bb8c093b 1829static void iwl3945_activate_qos(struct iwl3945_priv *priv, u8 force)
b481de9c
ZY
1830{
1831 unsigned long flags;
1832
b481de9c
ZY
1833 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1834 return;
1835
1836 if (!priv->qos_data.qos_enable)
1837 return;
1838
1839 spin_lock_irqsave(&priv->lock, flags);
1840 priv->qos_data.def_qos_parm.qos_flags = 0;
1841
1842 if (priv->qos_data.qos_cap.q_AP.queue_request &&
1843 !priv->qos_data.qos_cap.q_AP.txop_request)
1844 priv->qos_data.def_qos_parm.qos_flags |=
1845 QOS_PARAM_FLG_TXOP_TYPE_MSK;
1846
1847 if (priv->qos_data.qos_active)
1848 priv->qos_data.def_qos_parm.qos_flags |=
1849 QOS_PARAM_FLG_UPDATE_EDCA_MSK;
1850
1851 spin_unlock_irqrestore(&priv->lock, flags);
1852
bb8c093b 1853 if (force || iwl3945_is_associated(priv)) {
b481de9c
ZY
1854 IWL_DEBUG_QOS("send QoS cmd with Qos active %d \n",
1855 priv->qos_data.qos_active);
1856
bb8c093b 1857 iwl3945_send_qos_params_command(priv,
b481de9c
ZY
1858 &(priv->qos_data.def_qos_parm));
1859 }
1860}
1861
b481de9c
ZY
1862/*
1863 * Power management (not Tx power!) functions
1864 */
1865#define MSEC_TO_USEC 1024
1866
1867#define NOSLP __constant_cpu_to_le32(0)
1868#define SLP IWL_POWER_DRIVER_ALLOW_SLEEP_MSK
1869#define SLP_TIMEOUT(T) __constant_cpu_to_le32((T) * MSEC_TO_USEC)
1870#define SLP_VEC(X0, X1, X2, X3, X4) {__constant_cpu_to_le32(X0), \
1871 __constant_cpu_to_le32(X1), \
1872 __constant_cpu_to_le32(X2), \
1873 __constant_cpu_to_le32(X3), \
1874 __constant_cpu_to_le32(X4)}
1875
1876
1877/* default power management (not Tx power) table values */
1878/* for tim 0-10 */
bb8c093b 1879static struct iwl3945_power_vec_entry range_0[IWL_POWER_AC] = {
b481de9c
ZY
1880 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1881 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500), SLP_VEC(1, 2, 3, 4, 4)}, 0},
1882 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300), SLP_VEC(2, 4, 6, 7, 7)}, 0},
1883 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100), SLP_VEC(2, 6, 9, 9, 10)}, 0},
1884 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 10)}, 1},
1885 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25), SLP_VEC(4, 7, 10, 10, 10)}, 1}
1886};
1887
1888/* for tim > 10 */
bb8c093b 1889static struct iwl3945_power_vec_entry range_1[IWL_POWER_AC] = {
b481de9c
ZY
1890 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1891 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500),
1892 SLP_VEC(1, 2, 3, 4, 0xFF)}, 0},
1893 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300),
1894 SLP_VEC(2, 4, 6, 7, 0xFF)}, 0},
1895 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100),
1896 SLP_VEC(2, 6, 9, 9, 0xFF)}, 0},
1897 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 0xFF)}, 0},
1898 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25),
1899 SLP_VEC(4, 7, 10, 10, 0xFF)}, 0}
1900};
1901
bb8c093b 1902int iwl3945_power_init_handle(struct iwl3945_priv *priv)
b481de9c
ZY
1903{
1904 int rc = 0, i;
bb8c093b
CH
1905 struct iwl3945_power_mgr *pow_data;
1906 int size = sizeof(struct iwl3945_power_vec_entry) * IWL_POWER_AC;
b481de9c
ZY
1907 u16 pci_pm;
1908
1909 IWL_DEBUG_POWER("Initialize power \n");
1910
1911 pow_data = &(priv->power_data);
1912
1913 memset(pow_data, 0, sizeof(*pow_data));
1914
1915 pow_data->active_index = IWL_POWER_RANGE_0;
1916 pow_data->dtim_val = 0xffff;
1917
1918 memcpy(&pow_data->pwr_range_0[0], &range_0[0], size);
1919 memcpy(&pow_data->pwr_range_1[0], &range_1[0], size);
1920
1921 rc = pci_read_config_word(priv->pci_dev, PCI_LINK_CTRL, &pci_pm);
1922 if (rc != 0)
1923 return 0;
1924 else {
bb8c093b 1925 struct iwl3945_powertable_cmd *cmd;
b481de9c
ZY
1926
1927 IWL_DEBUG_POWER("adjust power command flags\n");
1928
1929 for (i = 0; i < IWL_POWER_AC; i++) {
1930 cmd = &pow_data->pwr_range_0[i].cmd;
1931
1932 if (pci_pm & 0x1)
1933 cmd->flags &= ~IWL_POWER_PCI_PM_MSK;
1934 else
1935 cmd->flags |= IWL_POWER_PCI_PM_MSK;
1936 }
1937 }
1938 return rc;
1939}
1940
bb8c093b
CH
1941static int iwl3945_update_power_cmd(struct iwl3945_priv *priv,
1942 struct iwl3945_powertable_cmd *cmd, u32 mode)
b481de9c
ZY
1943{
1944 int rc = 0, i;
1945 u8 skip;
1946 u32 max_sleep = 0;
bb8c093b 1947 struct iwl3945_power_vec_entry *range;
b481de9c 1948 u8 period = 0;
bb8c093b 1949 struct iwl3945_power_mgr *pow_data;
b481de9c
ZY
1950
1951 if (mode > IWL_POWER_INDEX_5) {
1952 IWL_DEBUG_POWER("Error invalid power mode \n");
1953 return -1;
1954 }
1955 pow_data = &(priv->power_data);
1956
1957 if (pow_data->active_index == IWL_POWER_RANGE_0)
1958 range = &pow_data->pwr_range_0[0];
1959 else
1960 range = &pow_data->pwr_range_1[1];
1961
bb8c093b 1962 memcpy(cmd, &range[mode].cmd, sizeof(struct iwl3945_powertable_cmd));
b481de9c
ZY
1963
1964#ifdef IWL_MAC80211_DISABLE
1965 if (priv->assoc_network != NULL) {
1966 unsigned long flags;
1967
1968 period = priv->assoc_network->tim.tim_period;
1969 }
1970#endif /*IWL_MAC80211_DISABLE */
1971 skip = range[mode].no_dtim;
1972
1973 if (period == 0) {
1974 period = 1;
1975 skip = 0;
1976 }
1977
1978 if (skip == 0) {
1979 max_sleep = period;
1980 cmd->flags &= ~IWL_POWER_SLEEP_OVER_DTIM_MSK;
1981 } else {
1982 __le32 slp_itrvl = cmd->sleep_interval[IWL_POWER_VEC_SIZE - 1];
1983 max_sleep = (le32_to_cpu(slp_itrvl) / period) * period;
1984 cmd->flags |= IWL_POWER_SLEEP_OVER_DTIM_MSK;
1985 }
1986
1987 for (i = 0; i < IWL_POWER_VEC_SIZE; i++) {
1988 if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
1989 cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
1990 }
1991
1992 IWL_DEBUG_POWER("Flags value = 0x%08X\n", cmd->flags);
1993 IWL_DEBUG_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
1994 IWL_DEBUG_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
1995 IWL_DEBUG_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
1996 le32_to_cpu(cmd->sleep_interval[0]),
1997 le32_to_cpu(cmd->sleep_interval[1]),
1998 le32_to_cpu(cmd->sleep_interval[2]),
1999 le32_to_cpu(cmd->sleep_interval[3]),
2000 le32_to_cpu(cmd->sleep_interval[4]));
2001
2002 return rc;
2003}
2004
bb8c093b 2005static int iwl3945_send_power_mode(struct iwl3945_priv *priv, u32 mode)
b481de9c 2006{
9a62f73b 2007 u32 uninitialized_var(final_mode);
b481de9c 2008 int rc;
bb8c093b 2009 struct iwl3945_powertable_cmd cmd;
b481de9c
ZY
2010
2011 /* If on battery, set to 3,
01ebd063 2012 * if plugged into AC power, set to CAM ("continuously aware mode"),
b481de9c
ZY
2013 * else user level */
2014 switch (mode) {
2015 case IWL_POWER_BATTERY:
2016 final_mode = IWL_POWER_INDEX_3;
2017 break;
2018 case IWL_POWER_AC:
2019 final_mode = IWL_POWER_MODE_CAM;
2020 break;
2021 default:
2022 final_mode = mode;
2023 break;
2024 }
2025
bb8c093b 2026 iwl3945_update_power_cmd(priv, &cmd, final_mode);
b481de9c 2027
bb8c093b 2028 rc = iwl3945_send_cmd_pdu(priv, POWER_TABLE_CMD, sizeof(cmd), &cmd);
b481de9c
ZY
2029
2030 if (final_mode == IWL_POWER_MODE_CAM)
2031 clear_bit(STATUS_POWER_PMI, &priv->status);
2032 else
2033 set_bit(STATUS_POWER_PMI, &priv->status);
2034
2035 return rc;
2036}
2037
bb8c093b 2038int iwl3945_is_network_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
b481de9c
ZY
2039{
2040 /* Filter incoming packets to determine if they are targeted toward
2041 * this network, discarding packets coming from ourselves */
2042 switch (priv->iw_mode) {
2043 case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
2044 /* packets from our adapter are dropped (echo) */
2045 if (!compare_ether_addr(header->addr2, priv->mac_addr))
2046 return 0;
2047 /* {broad,multi}cast packets to our IBSS go through */
2048 if (is_multicast_ether_addr(header->addr1))
2049 return !compare_ether_addr(header->addr3, priv->bssid);
2050 /* packets to our adapter go through */
2051 return !compare_ether_addr(header->addr1, priv->mac_addr);
2052 case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
2053 /* packets from our adapter are dropped (echo) */
2054 if (!compare_ether_addr(header->addr3, priv->mac_addr))
2055 return 0;
2056 /* {broad,multi}cast packets to our BSS go through */
2057 if (is_multicast_ether_addr(header->addr1))
2058 return !compare_ether_addr(header->addr2, priv->bssid);
2059 /* packets to our adapter go through */
2060 return !compare_ether_addr(header->addr1, priv->mac_addr);
69dc5d9d
TW
2061 default:
2062 return 1;
b481de9c
ZY
2063 }
2064
2065 return 1;
2066}
2067
b481de9c 2068/**
bb8c093b 2069 * iwl3945_scan_cancel - Cancel any currently executing HW scan
b481de9c
ZY
2070 *
2071 * NOTE: priv->mutex is not required before calling this function
2072 */
bb8c093b 2073static int iwl3945_scan_cancel(struct iwl3945_priv *priv)
b481de9c
ZY
2074{
2075 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
2076 clear_bit(STATUS_SCANNING, &priv->status);
2077 return 0;
2078 }
2079
2080 if (test_bit(STATUS_SCANNING, &priv->status)) {
2081 if (!test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2082 IWL_DEBUG_SCAN("Queuing scan abort.\n");
2083 set_bit(STATUS_SCAN_ABORTING, &priv->status);
2084 queue_work(priv->workqueue, &priv->abort_scan);
2085
2086 } else
2087 IWL_DEBUG_SCAN("Scan abort already in progress.\n");
2088
2089 return test_bit(STATUS_SCANNING, &priv->status);
2090 }
2091
2092 return 0;
2093}
2094
2095/**
bb8c093b 2096 * iwl3945_scan_cancel_timeout - Cancel any currently executing HW scan
b481de9c
ZY
2097 * @ms: amount of time to wait (in milliseconds) for scan to abort
2098 *
2099 * NOTE: priv->mutex must be held before calling this function
2100 */
bb8c093b 2101static int iwl3945_scan_cancel_timeout(struct iwl3945_priv *priv, unsigned long ms)
b481de9c
ZY
2102{
2103 unsigned long now = jiffies;
2104 int ret;
2105
bb8c093b 2106 ret = iwl3945_scan_cancel(priv);
b481de9c
ZY
2107 if (ret && ms) {
2108 mutex_unlock(&priv->mutex);
2109 while (!time_after(jiffies, now + msecs_to_jiffies(ms)) &&
2110 test_bit(STATUS_SCANNING, &priv->status))
2111 msleep(1);
2112 mutex_lock(&priv->mutex);
2113
2114 return test_bit(STATUS_SCANNING, &priv->status);
2115 }
2116
2117 return ret;
2118}
2119
bb8c093b 2120static void iwl3945_sequence_reset(struct iwl3945_priv *priv)
b481de9c
ZY
2121{
2122 /* Reset ieee stats */
2123
2124 /* We don't reset the net_device_stats (ieee->stats) on
2125 * re-association */
2126
2127 priv->last_seq_num = -1;
2128 priv->last_frag_num = -1;
2129 priv->last_packet_time = 0;
2130
bb8c093b 2131 iwl3945_scan_cancel(priv);
b481de9c
ZY
2132}
2133
2134#define MAX_UCODE_BEACON_INTERVAL 1024
2135#define INTEL_CONN_LISTEN_INTERVAL __constant_cpu_to_le16(0xA)
2136
bb8c093b 2137static __le16 iwl3945_adjust_beacon_interval(u16 beacon_val)
b481de9c
ZY
2138{
2139 u16 new_val = 0;
2140 u16 beacon_factor = 0;
2141
2142 beacon_factor =
2143 (beacon_val + MAX_UCODE_BEACON_INTERVAL)
2144 / MAX_UCODE_BEACON_INTERVAL;
2145 new_val = beacon_val / beacon_factor;
2146
2147 return cpu_to_le16(new_val);
2148}
2149
bb8c093b 2150static void iwl3945_setup_rxon_timing(struct iwl3945_priv *priv)
b481de9c
ZY
2151{
2152 u64 interval_tm_unit;
2153 u64 tsf, result;
2154 unsigned long flags;
2155 struct ieee80211_conf *conf = NULL;
2156 u16 beacon_int = 0;
2157
2158 conf = ieee80211_get_hw_conf(priv->hw);
2159
2160 spin_lock_irqsave(&priv->lock, flags);
2161 priv->rxon_timing.timestamp.dw[1] = cpu_to_le32(priv->timestamp1);
2162 priv->rxon_timing.timestamp.dw[0] = cpu_to_le32(priv->timestamp0);
2163
2164 priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
2165
2166 tsf = priv->timestamp1;
2167 tsf = ((tsf << 32) | priv->timestamp0);
2168
2169 beacon_int = priv->beacon_int;
2170 spin_unlock_irqrestore(&priv->lock, flags);
2171
2172 if (priv->iw_mode == IEEE80211_IF_TYPE_STA) {
2173 if (beacon_int == 0) {
2174 priv->rxon_timing.beacon_interval = cpu_to_le16(100);
2175 priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
2176 } else {
2177 priv->rxon_timing.beacon_interval =
2178 cpu_to_le16(beacon_int);
2179 priv->rxon_timing.beacon_interval =
bb8c093b 2180 iwl3945_adjust_beacon_interval(
b481de9c
ZY
2181 le16_to_cpu(priv->rxon_timing.beacon_interval));
2182 }
2183
2184 priv->rxon_timing.atim_window = 0;
2185 } else {
2186 priv->rxon_timing.beacon_interval =
bb8c093b 2187 iwl3945_adjust_beacon_interval(conf->beacon_int);
b481de9c
ZY
2188 /* TODO: we need to get atim_window from upper stack
2189 * for now we set to 0 */
2190 priv->rxon_timing.atim_window = 0;
2191 }
2192
2193 interval_tm_unit =
2194 (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
2195 result = do_div(tsf, interval_tm_unit);
2196 priv->rxon_timing.beacon_init_val =
2197 cpu_to_le32((u32) ((u64) interval_tm_unit - result));
2198
2199 IWL_DEBUG_ASSOC
2200 ("beacon interval %d beacon timer %d beacon tim %d\n",
2201 le16_to_cpu(priv->rxon_timing.beacon_interval),
2202 le32_to_cpu(priv->rxon_timing.beacon_init_val),
2203 le16_to_cpu(priv->rxon_timing.atim_window));
2204}
2205
bb8c093b 2206static int iwl3945_scan_initiate(struct iwl3945_priv *priv)
b481de9c
ZY
2207{
2208 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
2209 IWL_ERROR("APs don't scan.\n");
2210 return 0;
2211 }
2212
bb8c093b 2213 if (!iwl3945_is_ready_rf(priv)) {
b481de9c
ZY
2214 IWL_DEBUG_SCAN("Aborting scan due to not ready.\n");
2215 return -EIO;
2216 }
2217
2218 if (test_bit(STATUS_SCANNING, &priv->status)) {
2219 IWL_DEBUG_SCAN("Scan already in progress.\n");
2220 return -EAGAIN;
2221 }
2222
2223 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2224 IWL_DEBUG_SCAN("Scan request while abort pending. "
2225 "Queuing.\n");
2226 return -EAGAIN;
2227 }
2228
2229 IWL_DEBUG_INFO("Starting scan...\n");
2230 priv->scan_bands = 2;
2231 set_bit(STATUS_SCANNING, &priv->status);
2232 priv->scan_start = jiffies;
2233 priv->scan_pass_start = priv->scan_start;
2234
2235 queue_work(priv->workqueue, &priv->request_scan);
2236
2237 return 0;
2238}
2239
bb8c093b 2240static int iwl3945_set_rxon_hwcrypto(struct iwl3945_priv *priv, int hw_decrypt)
b481de9c 2241{
bb8c093b 2242 struct iwl3945_rxon_cmd *rxon = &priv->staging_rxon;
b481de9c
ZY
2243
2244 if (hw_decrypt)
2245 rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
2246 else
2247 rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
2248
2249 return 0;
2250}
2251
8318d78a
JB
2252static void iwl3945_set_flags_for_phymode(struct iwl3945_priv *priv,
2253 enum ieee80211_band band)
b481de9c 2254{
8318d78a 2255 if (band == IEEE80211_BAND_5GHZ) {
b481de9c
ZY
2256 priv->staging_rxon.flags &=
2257 ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
2258 | RXON_FLG_CCK_MSK);
2259 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2260 } else {
bb8c093b 2261 /* Copied from iwl3945_bg_post_associate() */
b481de9c
ZY
2262 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
2263 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2264 else
2265 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2266
2267 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
2268 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2269
2270 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
2271 priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
2272 priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
2273 }
2274}
2275
2276/*
01ebd063 2277 * initialize rxon structure with default values from eeprom
b481de9c 2278 */
bb8c093b 2279static void iwl3945_connection_init_rx_config(struct iwl3945_priv *priv)
b481de9c 2280{
bb8c093b 2281 const struct iwl3945_channel_info *ch_info;
b481de9c
ZY
2282
2283 memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
2284
2285 switch (priv->iw_mode) {
2286 case IEEE80211_IF_TYPE_AP:
2287 priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
2288 break;
2289
2290 case IEEE80211_IF_TYPE_STA:
2291 priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
2292 priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
2293 break;
2294
2295 case IEEE80211_IF_TYPE_IBSS:
2296 priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
2297 priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
2298 priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
2299 RXON_FILTER_ACCEPT_GRP_MSK;
2300 break;
2301
2302 case IEEE80211_IF_TYPE_MNTR:
2303 priv->staging_rxon.dev_type = RXON_DEV_TYPE_SNIFFER;
2304 priv->staging_rxon.filter_flags = RXON_FILTER_PROMISC_MSK |
2305 RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
2306 break;
69dc5d9d
TW
2307 default:
2308 IWL_ERROR("Unsupported interface type %d\n", priv->iw_mode);
2309 break;
b481de9c
ZY
2310 }
2311
2312#if 0
2313 /* TODO: Figure out when short_preamble would be set and cache from
2314 * that */
2315 if (!hw_to_local(priv->hw)->short_preamble)
2316 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
2317 else
2318 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
2319#endif
2320
8318d78a 2321 ch_info = iwl3945_get_channel_info(priv, priv->band,
b481de9c
ZY
2322 le16_to_cpu(priv->staging_rxon.channel));
2323
2324 if (!ch_info)
2325 ch_info = &priv->channel_info[0];
2326
2327 /*
2328 * in some case A channels are all non IBSS
2329 * in this case force B/G channel
2330 */
2331 if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
2332 !(is_channel_ibss(ch_info)))
2333 ch_info = &priv->channel_info[0];
2334
2335 priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
2336 if (is_channel_a_band(ch_info))
8318d78a 2337 priv->band = IEEE80211_BAND_5GHZ;
b481de9c 2338 else
8318d78a 2339 priv->band = IEEE80211_BAND_2GHZ;
b481de9c 2340
8318d78a 2341 iwl3945_set_flags_for_phymode(priv, priv->band);
b481de9c
ZY
2342
2343 priv->staging_rxon.ofdm_basic_rates =
2344 (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2345 priv->staging_rxon.cck_basic_rates =
2346 (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2347}
2348
bb8c093b 2349static int iwl3945_set_mode(struct iwl3945_priv *priv, int mode)
b481de9c 2350{
b481de9c 2351 if (mode == IEEE80211_IF_TYPE_IBSS) {
bb8c093b 2352 const struct iwl3945_channel_info *ch_info;
b481de9c 2353
bb8c093b 2354 ch_info = iwl3945_get_channel_info(priv,
8318d78a 2355 priv->band,
b481de9c
ZY
2356 le16_to_cpu(priv->staging_rxon.channel));
2357
2358 if (!ch_info || !is_channel_ibss(ch_info)) {
2359 IWL_ERROR("channel %d not IBSS channel\n",
2360 le16_to_cpu(priv->staging_rxon.channel));
2361 return -EINVAL;
2362 }
2363 }
2364
b481de9c
ZY
2365 priv->iw_mode = mode;
2366
bb8c093b 2367 iwl3945_connection_init_rx_config(priv);
b481de9c
ZY
2368 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
2369
bb8c093b 2370 iwl3945_clear_stations_table(priv);
b481de9c 2371
fde3571f
MA
2372 /* dont commit rxon if rf-kill is on*/
2373 if (!iwl3945_is_ready_rf(priv))
2374 return -EAGAIN;
2375
2376 cancel_delayed_work(&priv->scan_check);
2377 if (iwl3945_scan_cancel_timeout(priv, 100)) {
2378 IWL_WARNING("Aborted scan still in progress after 100ms\n");
2379 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
2380 return -EAGAIN;
2381 }
2382
bb8c093b 2383 iwl3945_commit_rxon(priv);
b481de9c
ZY
2384
2385 return 0;
2386}
2387
bb8c093b 2388static void iwl3945_build_tx_cmd_hwcrypto(struct iwl3945_priv *priv,
b481de9c 2389 struct ieee80211_tx_control *ctl,
bb8c093b 2390 struct iwl3945_cmd *cmd,
b481de9c
ZY
2391 struct sk_buff *skb_frag,
2392 int last_frag)
2393{
1c014420
ID
2394 struct iwl3945_hw_key *keyinfo =
2395 &priv->stations[ctl->hw_key->hw_key_idx].keyinfo;
b481de9c
ZY
2396
2397 switch (keyinfo->alg) {
2398 case ALG_CCMP:
2399 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_CCM;
2400 memcpy(cmd->cmd.tx.key, keyinfo->key, keyinfo->keylen);
2401 IWL_DEBUG_TX("tx_cmd with aes hwcrypto\n");
2402 break;
2403
2404 case ALG_TKIP:
2405#if 0
2406 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_TKIP;
2407
2408 if (last_frag)
2409 memcpy(cmd->cmd.tx.tkip_mic.byte, skb_frag->tail - 8,
2410 8);
2411 else
2412 memset(cmd->cmd.tx.tkip_mic.byte, 0, 8);
2413#endif
2414 break;
2415
2416 case ALG_WEP:
2417 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_WEP |
1c014420 2418 (ctl->hw_key->hw_key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
b481de9c
ZY
2419
2420 if (keyinfo->keylen == 13)
2421 cmd->cmd.tx.sec_ctl |= TX_CMD_SEC_KEY128;
2422
2423 memcpy(&cmd->cmd.tx.key[3], keyinfo->key, keyinfo->keylen);
2424
2425 IWL_DEBUG_TX("Configuring packet for WEP encryption "
1c014420 2426 "with key %d\n", ctl->hw_key->hw_key_idx);
b481de9c
ZY
2427 break;
2428
b481de9c
ZY
2429 default:
2430 printk(KERN_ERR "Unknown encode alg %d\n", keyinfo->alg);
2431 break;
2432 }
2433}
2434
2435/*
2436 * handle build REPLY_TX command notification.
2437 */
bb8c093b
CH
2438static void iwl3945_build_tx_cmd_basic(struct iwl3945_priv *priv,
2439 struct iwl3945_cmd *cmd,
b481de9c
ZY
2440 struct ieee80211_tx_control *ctrl,
2441 struct ieee80211_hdr *hdr,
2442 int is_unicast, u8 std_id)
2443{
2444 __le16 *qc;
2445 u16 fc = le16_to_cpu(hdr->frame_control);
2446 __le32 tx_flags = cmd->cmd.tx.tx_flags;
2447
2448 cmd->cmd.tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2449 if (!(ctrl->flags & IEEE80211_TXCTL_NO_ACK)) {
2450 tx_flags |= TX_CMD_FLG_ACK_MSK;
2451 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
2452 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2453 if (ieee80211_is_probe_response(fc) &&
2454 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
2455 tx_flags |= TX_CMD_FLG_TSF_MSK;
2456 } else {
2457 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
2458 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2459 }
2460
2461 cmd->cmd.tx.sta_id = std_id;
2462 if (ieee80211_get_morefrag(hdr))
2463 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
2464
2465 qc = ieee80211_get_qos_ctrl(hdr);
2466 if (qc) {
2467 cmd->cmd.tx.tid_tspec = (u8) (le16_to_cpu(*qc) & 0xf);
2468 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
2469 } else
2470 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2471
2472 if (ctrl->flags & IEEE80211_TXCTL_USE_RTS_CTS) {
2473 tx_flags |= TX_CMD_FLG_RTS_MSK;
2474 tx_flags &= ~TX_CMD_FLG_CTS_MSK;
2475 } else if (ctrl->flags & IEEE80211_TXCTL_USE_CTS_PROTECT) {
2476 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
2477 tx_flags |= TX_CMD_FLG_CTS_MSK;
2478 }
2479
2480 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
2481 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
2482
2483 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
2484 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
2485 if ((fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_ASSOC_REQ ||
2486 (fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_REASSOC_REQ)
bc434dd2 2487 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(3);
b481de9c 2488 else
bc434dd2 2489 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(2);
ab53d8af 2490 } else {
b481de9c 2491 cmd->cmd.tx.timeout.pm_frame_timeout = 0;
ab53d8af
MA
2492#ifdef CONFIG_IWL3945_LEDS
2493 priv->rxtxpackets += le16_to_cpu(cmd->cmd.tx.len);
2494#endif
2495 }
b481de9c
ZY
2496
2497 cmd->cmd.tx.driver_txop = 0;
2498 cmd->cmd.tx.tx_flags = tx_flags;
2499 cmd->cmd.tx.next_frame_len = 0;
2500}
2501
6440adb5
BC
2502/**
2503 * iwl3945_get_sta_id - Find station's index within station table
2504 */
bb8c093b 2505static int iwl3945_get_sta_id(struct iwl3945_priv *priv, struct ieee80211_hdr *hdr)
b481de9c
ZY
2506{
2507 int sta_id;
2508 u16 fc = le16_to_cpu(hdr->frame_control);
2509
6440adb5 2510 /* If this frame is broadcast or management, use broadcast station id */
b481de9c
ZY
2511 if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
2512 is_multicast_ether_addr(hdr->addr1))
2513 return priv->hw_setting.bcast_sta_id;
2514
2515 switch (priv->iw_mode) {
2516
6440adb5
BC
2517 /* If we are a client station in a BSS network, use the special
2518 * AP station entry (that's the only station we communicate with) */
b481de9c
ZY
2519 case IEEE80211_IF_TYPE_STA:
2520 return IWL_AP_ID;
2521
2522 /* If we are an AP, then find the station, or use BCAST */
2523 case IEEE80211_IF_TYPE_AP:
bb8c093b 2524 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
b481de9c
ZY
2525 if (sta_id != IWL_INVALID_STATION)
2526 return sta_id;
2527 return priv->hw_setting.bcast_sta_id;
2528
6440adb5
BC
2529 /* If this frame is going out to an IBSS network, find the station,
2530 * or create a new station table entry */
0795af57
JP
2531 case IEEE80211_IF_TYPE_IBSS: {
2532 DECLARE_MAC_BUF(mac);
2533
6440adb5 2534 /* Create new station table entry */
bb8c093b 2535 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
b481de9c
ZY
2536 if (sta_id != IWL_INVALID_STATION)
2537 return sta_id;
2538
bb8c093b 2539 sta_id = iwl3945_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
b481de9c
ZY
2540
2541 if (sta_id != IWL_INVALID_STATION)
2542 return sta_id;
2543
0795af57 2544 IWL_DEBUG_DROP("Station %s not in station map. "
b481de9c 2545 "Defaulting to broadcast...\n",
0795af57 2546 print_mac(mac, hdr->addr1));
bb8c093b 2547 iwl3945_print_hex_dump(IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
b481de9c 2548 return priv->hw_setting.bcast_sta_id;
0795af57 2549 }
b481de9c 2550 default:
01ebd063 2551 IWL_WARNING("Unknown mode of operation: %d", priv->iw_mode);
b481de9c
ZY
2552 return priv->hw_setting.bcast_sta_id;
2553 }
2554}
2555
2556/*
2557 * start REPLY_TX command process
2558 */
bb8c093b 2559static int iwl3945_tx_skb(struct iwl3945_priv *priv,
b481de9c
ZY
2560 struct sk_buff *skb, struct ieee80211_tx_control *ctl)
2561{
2562 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
bb8c093b 2563 struct iwl3945_tfd_frame *tfd;
b481de9c
ZY
2564 u32 *control_flags;
2565 int txq_id = ctl->queue;
bb8c093b
CH
2566 struct iwl3945_tx_queue *txq = NULL;
2567 struct iwl3945_queue *q = NULL;
b481de9c
ZY
2568 dma_addr_t phys_addr;
2569 dma_addr_t txcmd_phys;
bb8c093b 2570 struct iwl3945_cmd *out_cmd = NULL;
b481de9c
ZY
2571 u16 len, idx, len_org;
2572 u8 id, hdr_len, unicast;
2573 u8 sta_id;
2574 u16 seq_number = 0;
2575 u16 fc;
2576 __le16 *qc;
2577 u8 wait_write_ptr = 0;
2578 unsigned long flags;
2579 int rc;
2580
2581 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 2582 if (iwl3945_is_rfkill(priv)) {
b481de9c
ZY
2583 IWL_DEBUG_DROP("Dropping - RF KILL\n");
2584 goto drop_unlock;
2585 }
2586
32bfd35d
JB
2587 if (!priv->vif) {
2588 IWL_DEBUG_DROP("Dropping - !priv->vif\n");
b481de9c
ZY
2589 goto drop_unlock;
2590 }
2591
8318d78a 2592 if ((ctl->tx_rate->hw_value & 0xFF) == IWL_INVALID_RATE) {
b481de9c
ZY
2593 IWL_ERROR("ERROR: No TX rate available.\n");
2594 goto drop_unlock;
2595 }
2596
2597 unicast = !is_multicast_ether_addr(hdr->addr1);
2598 id = 0;
2599
2600 fc = le16_to_cpu(hdr->frame_control);
2601
c8b0e6e1 2602#ifdef CONFIG_IWL3945_DEBUG
b481de9c
ZY
2603 if (ieee80211_is_auth(fc))
2604 IWL_DEBUG_TX("Sending AUTH frame\n");
2605 else if (ieee80211_is_assoc_request(fc))
2606 IWL_DEBUG_TX("Sending ASSOC frame\n");
2607 else if (ieee80211_is_reassoc_request(fc))
2608 IWL_DEBUG_TX("Sending REASSOC frame\n");
2609#endif
2610
7878a5a4 2611 /* drop all data frame if we are not associated */
a6477249
RC
2612 if ((!iwl3945_is_associated(priv) ||
2613 ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && !priv->assoc_id)) &&
b481de9c 2614 ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_DATA)) {
bb8c093b 2615 IWL_DEBUG_DROP("Dropping - !iwl3945_is_associated\n");
b481de9c
ZY
2616 goto drop_unlock;
2617 }
2618
2619 spin_unlock_irqrestore(&priv->lock, flags);
2620
2621 hdr_len = ieee80211_get_hdrlen(fc);
6440adb5
BC
2622
2623 /* Find (or create) index into station table for destination station */
bb8c093b 2624 sta_id = iwl3945_get_sta_id(priv, hdr);
b481de9c 2625 if (sta_id == IWL_INVALID_STATION) {
0795af57
JP
2626 DECLARE_MAC_BUF(mac);
2627
2628 IWL_DEBUG_DROP("Dropping - INVALID STATION: %s\n",
2629 print_mac(mac, hdr->addr1));
b481de9c
ZY
2630 goto drop;
2631 }
2632
2633 IWL_DEBUG_RATE("station Id %d\n", sta_id);
2634
2635 qc = ieee80211_get_qos_ctrl(hdr);
2636 if (qc) {
2637 u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
2638 seq_number = priv->stations[sta_id].tid[tid].seq_number &
2639 IEEE80211_SCTL_SEQ;
2640 hdr->seq_ctrl = cpu_to_le16(seq_number) |
2641 (hdr->seq_ctrl &
2642 __constant_cpu_to_le16(IEEE80211_SCTL_FRAG));
2643 seq_number += 0x10;
2644 }
6440adb5
BC
2645
2646 /* Descriptor for chosen Tx queue */
b481de9c
ZY
2647 txq = &priv->txq[txq_id];
2648 q = &txq->q;
2649
2650 spin_lock_irqsave(&priv->lock, flags);
2651
6440adb5 2652 /* Set up first empty TFD within this queue's circular TFD buffer */
fc4b6853 2653 tfd = &txq->bd[q->write_ptr];
b481de9c
ZY
2654 memset(tfd, 0, sizeof(*tfd));
2655 control_flags = (u32 *) tfd;
fc4b6853 2656 idx = get_cmd_index(q, q->write_ptr, 0);
b481de9c 2657
6440adb5 2658 /* Set up driver data for this TFD */
bb8c093b 2659 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl3945_tx_info));
fc4b6853
TW
2660 txq->txb[q->write_ptr].skb[0] = skb;
2661 memcpy(&(txq->txb[q->write_ptr].status.control),
b481de9c 2662 ctl, sizeof(struct ieee80211_tx_control));
6440adb5
BC
2663
2664 /* Init first empty entry in queue's array of Tx/cmd buffers */
b481de9c
ZY
2665 out_cmd = &txq->cmd[idx];
2666 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
2667 memset(&out_cmd->cmd.tx, 0, sizeof(out_cmd->cmd.tx));
6440adb5
BC
2668
2669 /*
2670 * Set up the Tx-command (not MAC!) header.
2671 * Store the chosen Tx queue and TFD index within the sequence field;
2672 * after Tx, uCode's Tx response will return this value so driver can
2673 * locate the frame within the tx queue and do post-tx processing.
2674 */
b481de9c
ZY
2675 out_cmd->hdr.cmd = REPLY_TX;
2676 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
fc4b6853 2677 INDEX_TO_SEQ(q->write_ptr)));
6440adb5
BC
2678
2679 /* Copy MAC header from skb into command buffer */
b481de9c
ZY
2680 memcpy(out_cmd->cmd.tx.hdr, hdr, hdr_len);
2681
6440adb5
BC
2682 /*
2683 * Use the first empty entry in this queue's command buffer array
2684 * to contain the Tx command and MAC header concatenated together
2685 * (payload data will be in another buffer).
2686 * Size of this varies, due to varying MAC header length.
2687 * If end is not dword aligned, we'll have 2 extra bytes at the end
2688 * of the MAC header (device reads on dword boundaries).
2689 * We'll tell device about this padding later.
2690 */
b481de9c 2691 len = priv->hw_setting.tx_cmd_len +
bb8c093b 2692 sizeof(struct iwl3945_cmd_header) + hdr_len;
b481de9c
ZY
2693
2694 len_org = len;
2695 len = (len + 3) & ~3;
2696
2697 if (len_org != len)
2698 len_org = 1;
2699 else
2700 len_org = 0;
2701
6440adb5
BC
2702 /* Physical address of this Tx command's header (not MAC header!),
2703 * within command buffer array. */
bb8c093b
CH
2704 txcmd_phys = txq->dma_addr_cmd + sizeof(struct iwl3945_cmd) * idx +
2705 offsetof(struct iwl3945_cmd, hdr);
b481de9c 2706
6440adb5
BC
2707 /* Add buffer containing Tx command and MAC(!) header to TFD's
2708 * first entry */
bb8c093b 2709 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len);
b481de9c
ZY
2710
2711 if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT))
bb8c093b 2712 iwl3945_build_tx_cmd_hwcrypto(priv, ctl, out_cmd, skb, 0);
b481de9c 2713
6440adb5
BC
2714 /* Set up TFD's 2nd entry to point directly to remainder of skb,
2715 * if any (802.11 null frames have no payload). */
b481de9c
ZY
2716 len = skb->len - hdr_len;
2717 if (len) {
2718 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
2719 len, PCI_DMA_TODEVICE);
bb8c093b 2720 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len);
b481de9c
ZY
2721 }
2722
b481de9c 2723 if (!len)
6440adb5 2724 /* If there is no payload, then we use only one Tx buffer */
b481de9c
ZY
2725 *control_flags = TFD_CTL_COUNT_SET(1);
2726 else
6440adb5
BC
2727 /* Else use 2 buffers.
2728 * Tell 3945 about any padding after MAC header */
b481de9c
ZY
2729 *control_flags = TFD_CTL_COUNT_SET(2) |
2730 TFD_CTL_PAD_SET(U32_PAD(len));
2731
6440adb5 2732 /* Total # bytes to be transmitted */
b481de9c
ZY
2733 len = (u16)skb->len;
2734 out_cmd->cmd.tx.len = cpu_to_le16(len);
2735
2736 /* TODO need this for burst mode later on */
bb8c093b 2737 iwl3945_build_tx_cmd_basic(priv, out_cmd, ctl, hdr, unicast, sta_id);
b481de9c
ZY
2738
2739 /* set is_hcca to 0; it probably will never be implemented */
bb8c093b 2740 iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, ctl, hdr, sta_id, 0);
b481de9c
ZY
2741
2742 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
2743 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
2744
2745 if (!ieee80211_get_morefrag(hdr)) {
2746 txq->need_update = 1;
2747 if (qc) {
2748 u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
2749 priv->stations[sta_id].tid[tid].seq_number = seq_number;
2750 }
2751 } else {
2752 wait_write_ptr = 1;
2753 txq->need_update = 0;
2754 }
2755
bb8c093b 2756 iwl3945_print_hex_dump(IWL_DL_TX, out_cmd->cmd.payload,
b481de9c
ZY
2757 sizeof(out_cmd->cmd.tx));
2758
bb8c093b 2759 iwl3945_print_hex_dump(IWL_DL_TX, (u8 *)out_cmd->cmd.tx.hdr,
b481de9c
ZY
2760 ieee80211_get_hdrlen(fc));
2761
6440adb5 2762 /* Tell device the write index *just past* this latest filled TFD */
c54b679d 2763 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
bb8c093b 2764 rc = iwl3945_tx_queue_update_write_ptr(priv, txq);
b481de9c
ZY
2765 spin_unlock_irqrestore(&priv->lock, flags);
2766
2767 if (rc)
2768 return rc;
2769
bb8c093b 2770 if ((iwl3945_queue_space(q) < q->high_mark)
b481de9c
ZY
2771 && priv->mac80211_registered) {
2772 if (wait_write_ptr) {
2773 spin_lock_irqsave(&priv->lock, flags);
2774 txq->need_update = 1;
bb8c093b 2775 iwl3945_tx_queue_update_write_ptr(priv, txq);
b481de9c
ZY
2776 spin_unlock_irqrestore(&priv->lock, flags);
2777 }
2778
2779 ieee80211_stop_queue(priv->hw, ctl->queue);
2780 }
2781
2782 return 0;
2783
2784drop_unlock:
2785 spin_unlock_irqrestore(&priv->lock, flags);
2786drop:
2787 return -1;
2788}
2789
bb8c093b 2790static void iwl3945_set_rate(struct iwl3945_priv *priv)
b481de9c 2791{
8318d78a 2792 const struct ieee80211_supported_band *sband = NULL;
b481de9c
ZY
2793 struct ieee80211_rate *rate;
2794 int i;
2795
8318d78a
JB
2796 sband = iwl3945_get_band(priv, priv->band);
2797 if (!sband) {
c4ba9621
SA
2798 IWL_ERROR("Failed to set rate: unable to get hw mode\n");
2799 return;
2800 }
b481de9c
ZY
2801
2802 priv->active_rate = 0;
2803 priv->active_rate_basic = 0;
2804
8318d78a
JB
2805 IWL_DEBUG_RATE("Setting rates for %s GHz\n",
2806 sband->band == IEEE80211_BAND_2GHZ ? "2.4" : "5");
2807
2808 for (i = 0; i < sband->n_bitrates; i++) {
2809 rate = &sband->bitrates[i];
2810 if ((rate->hw_value < IWL_RATE_COUNT) &&
2811 !(rate->flags & IEEE80211_CHAN_DISABLED)) {
2812 IWL_DEBUG_RATE("Adding rate index %d (plcp %d)\n",
2813 rate->hw_value, iwl3945_rates[rate->hw_value].plcp);
2814 priv->active_rate |= (1 << rate->hw_value);
2815 }
b481de9c
ZY
2816 }
2817
2818 IWL_DEBUG_RATE("Set active_rate = %0x, active_rate_basic = %0x\n",
2819 priv->active_rate, priv->active_rate_basic);
2820
2821 /*
2822 * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
2823 * otherwise set it to the default of all CCK rates and 6, 12, 24 for
2824 * OFDM
2825 */
2826 if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
2827 priv->staging_rxon.cck_basic_rates =
2828 ((priv->active_rate_basic &
2829 IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
2830 else
2831 priv->staging_rxon.cck_basic_rates =
2832 (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2833
2834 if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
2835 priv->staging_rxon.ofdm_basic_rates =
2836 ((priv->active_rate_basic &
2837 (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
2838 IWL_FIRST_OFDM_RATE) & 0xFF;
2839 else
2840 priv->staging_rxon.ofdm_basic_rates =
2841 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2842}
2843
bb8c093b 2844static void iwl3945_radio_kill_sw(struct iwl3945_priv *priv, int disable_radio)
b481de9c
ZY
2845{
2846 unsigned long flags;
2847
2848 if (!!disable_radio == test_bit(STATUS_RF_KILL_SW, &priv->status))
2849 return;
2850
2851 IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO %s\n",
2852 disable_radio ? "OFF" : "ON");
2853
2854 if (disable_radio) {
bb8c093b 2855 iwl3945_scan_cancel(priv);
b481de9c
ZY
2856 /* FIXME: This is a workaround for AP */
2857 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
2858 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 2859 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
b481de9c
ZY
2860 CSR_UCODE_SW_BIT_RFKILL);
2861 spin_unlock_irqrestore(&priv->lock, flags);
bb8c093b 2862 iwl3945_send_card_state(priv, CARD_STATE_CMD_DISABLE, 0);
b481de9c
ZY
2863 set_bit(STATUS_RF_KILL_SW, &priv->status);
2864 }
2865 return;
2866 }
2867
2868 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 2869 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
b481de9c
ZY
2870
2871 clear_bit(STATUS_RF_KILL_SW, &priv->status);
2872 spin_unlock_irqrestore(&priv->lock, flags);
2873
2874 /* wake up ucode */
2875 msleep(10);
2876
2877 spin_lock_irqsave(&priv->lock, flags);
bb8c093b
CH
2878 iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
2879 if (!iwl3945_grab_nic_access(priv))
2880 iwl3945_release_nic_access(priv);
b481de9c
ZY
2881 spin_unlock_irqrestore(&priv->lock, flags);
2882
2883 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
2884 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
2885 "disabled by HW switch\n");
2886 return;
2887 }
2888
2889 queue_work(priv->workqueue, &priv->restart);
2890 return;
2891}
2892
bb8c093b 2893void iwl3945_set_decrypted_flag(struct iwl3945_priv *priv, struct sk_buff *skb,
b481de9c
ZY
2894 u32 decrypt_res, struct ieee80211_rx_status *stats)
2895{
2896 u16 fc =
2897 le16_to_cpu(((struct ieee80211_hdr *)skb->data)->frame_control);
2898
2899 if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
2900 return;
2901
2902 if (!(fc & IEEE80211_FCTL_PROTECTED))
2903 return;
2904
2905 IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
2906 switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
2907 case RX_RES_STATUS_SEC_TYPE_TKIP:
2908 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2909 RX_RES_STATUS_BAD_ICV_MIC)
2910 stats->flag |= RX_FLAG_MMIC_ERROR;
2911 case RX_RES_STATUS_SEC_TYPE_WEP:
2912 case RX_RES_STATUS_SEC_TYPE_CCMP:
2913 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2914 RX_RES_STATUS_DECRYPT_OK) {
2915 IWL_DEBUG_RX("hw decrypt successfully!!!\n");
2916 stats->flag |= RX_FLAG_DECRYPTED;
2917 }
2918 break;
2919
2920 default:
2921 break;
2922 }
2923}
2924
b481de9c
ZY
2925#define IWL_PACKET_RETRY_TIME HZ
2926
bb8c093b 2927int iwl3945_is_duplicate_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
b481de9c
ZY
2928{
2929 u16 sc = le16_to_cpu(header->seq_ctrl);
2930 u16 seq = (sc & IEEE80211_SCTL_SEQ) >> 4;
2931 u16 frag = sc & IEEE80211_SCTL_FRAG;
2932 u16 *last_seq, *last_frag;
2933 unsigned long *last_time;
2934
2935 switch (priv->iw_mode) {
2936 case IEEE80211_IF_TYPE_IBSS:{
2937 struct list_head *p;
bb8c093b 2938 struct iwl3945_ibss_seq *entry = NULL;
b481de9c
ZY
2939 u8 *mac = header->addr2;
2940 int index = mac[5] & (IWL_IBSS_MAC_HASH_SIZE - 1);
2941
2942 __list_for_each(p, &priv->ibss_mac_hash[index]) {
bb8c093b 2943 entry = list_entry(p, struct iwl3945_ibss_seq, list);
b481de9c
ZY
2944 if (!compare_ether_addr(entry->mac, mac))
2945 break;
2946 }
2947 if (p == &priv->ibss_mac_hash[index]) {
2948 entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
2949 if (!entry) {
bc434dd2 2950 IWL_ERROR("Cannot malloc new mac entry\n");
b481de9c
ZY
2951 return 0;
2952 }
2953 memcpy(entry->mac, mac, ETH_ALEN);
2954 entry->seq_num = seq;
2955 entry->frag_num = frag;
2956 entry->packet_time = jiffies;
bc434dd2 2957 list_add(&entry->list, &priv->ibss_mac_hash[index]);
b481de9c
ZY
2958 return 0;
2959 }
2960 last_seq = &entry->seq_num;
2961 last_frag = &entry->frag_num;
2962 last_time = &entry->packet_time;
2963 break;
2964 }
2965 case IEEE80211_IF_TYPE_STA:
2966 last_seq = &priv->last_seq_num;
2967 last_frag = &priv->last_frag_num;
2968 last_time = &priv->last_packet_time;
2969 break;
2970 default:
2971 return 0;
2972 }
2973 if ((*last_seq == seq) &&
2974 time_after(*last_time + IWL_PACKET_RETRY_TIME, jiffies)) {
2975 if (*last_frag == frag)
2976 goto drop;
2977 if (*last_frag + 1 != frag)
2978 /* out-of-order fragment */
2979 goto drop;
2980 } else
2981 *last_seq = seq;
2982
2983 *last_frag = frag;
2984 *last_time = jiffies;
2985 return 0;
2986
2987 drop:
2988 return 1;
2989}
2990
c8b0e6e1 2991#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
b481de9c
ZY
2992
2993#include "iwl-spectrum.h"
2994
2995#define BEACON_TIME_MASK_LOW 0x00FFFFFF
2996#define BEACON_TIME_MASK_HIGH 0xFF000000
2997#define TIME_UNIT 1024
2998
2999/*
3000 * extended beacon time format
3001 * time in usec will be changed into a 32-bit value in 8:24 format
3002 * the high 1 byte is the beacon counts
3003 * the lower 3 bytes is the time in usec within one beacon interval
3004 */
3005
bb8c093b 3006static u32 iwl3945_usecs_to_beacons(u32 usec, u32 beacon_interval)
b481de9c
ZY
3007{
3008 u32 quot;
3009 u32 rem;
3010 u32 interval = beacon_interval * 1024;
3011
3012 if (!interval || !usec)
3013 return 0;
3014
3015 quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
3016 rem = (usec % interval) & BEACON_TIME_MASK_LOW;
3017
3018 return (quot << 24) + rem;
3019}
3020
3021/* base is usually what we get from ucode with each received frame,
3022 * the same as HW timer counter counting down
3023 */
3024
bb8c093b 3025static __le32 iwl3945_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
b481de9c
ZY
3026{
3027 u32 base_low = base & BEACON_TIME_MASK_LOW;
3028 u32 addon_low = addon & BEACON_TIME_MASK_LOW;
3029 u32 interval = beacon_interval * TIME_UNIT;
3030 u32 res = (base & BEACON_TIME_MASK_HIGH) +
3031 (addon & BEACON_TIME_MASK_HIGH);
3032
3033 if (base_low > addon_low)
3034 res += base_low - addon_low;
3035 else if (base_low < addon_low) {
3036 res += interval + base_low - addon_low;
3037 res += (1 << 24);
3038 } else
3039 res += (1 << 24);
3040
3041 return cpu_to_le32(res);
3042}
3043
bb8c093b 3044static int iwl3945_get_measurement(struct iwl3945_priv *priv,
b481de9c
ZY
3045 struct ieee80211_measurement_params *params,
3046 u8 type)
3047{
bb8c093b
CH
3048 struct iwl3945_spectrum_cmd spectrum;
3049 struct iwl3945_rx_packet *res;
3050 struct iwl3945_host_cmd cmd = {
b481de9c
ZY
3051 .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
3052 .data = (void *)&spectrum,
3053 .meta.flags = CMD_WANT_SKB,
3054 };
3055 u32 add_time = le64_to_cpu(params->start_time);
3056 int rc;
3057 int spectrum_resp_status;
3058 int duration = le16_to_cpu(params->duration);
3059
bb8c093b 3060 if (iwl3945_is_associated(priv))
b481de9c 3061 add_time =
bb8c093b 3062 iwl3945_usecs_to_beacons(
b481de9c
ZY
3063 le64_to_cpu(params->start_time) - priv->last_tsf,
3064 le16_to_cpu(priv->rxon_timing.beacon_interval));
3065
3066 memset(&spectrum, 0, sizeof(spectrum));
3067
3068 spectrum.channel_count = cpu_to_le16(1);
3069 spectrum.flags =
3070 RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
3071 spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
3072 cmd.len = sizeof(spectrum);
3073 spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
3074
bb8c093b 3075 if (iwl3945_is_associated(priv))
b481de9c 3076 spectrum.start_time =
bb8c093b 3077 iwl3945_add_beacon_time(priv->last_beacon_time,
b481de9c
ZY
3078 add_time,
3079 le16_to_cpu(priv->rxon_timing.beacon_interval));
3080 else
3081 spectrum.start_time = 0;
3082
3083 spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
3084 spectrum.channels[0].channel = params->channel;
3085 spectrum.channels[0].type = type;
3086 if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
3087 spectrum.flags |= RXON_FLG_BAND_24G_MSK |
3088 RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
3089
bb8c093b 3090 rc = iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
3091 if (rc)
3092 return rc;
3093
bb8c093b 3094 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
b481de9c
ZY
3095 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
3096 IWL_ERROR("Bad return from REPLY_RX_ON_ASSOC command\n");
3097 rc = -EIO;
3098 }
3099
3100 spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
3101 switch (spectrum_resp_status) {
3102 case 0: /* Command will be handled */
3103 if (res->u.spectrum.id != 0xff) {
bc434dd2
IS
3104 IWL_DEBUG_INFO("Replaced existing measurement: %d\n",
3105 res->u.spectrum.id);
b481de9c
ZY
3106 priv->measurement_status &= ~MEASUREMENT_READY;
3107 }
3108 priv->measurement_status |= MEASUREMENT_ACTIVE;
3109 rc = 0;
3110 break;
3111
3112 case 1: /* Command will not be handled */
3113 rc = -EAGAIN;
3114 break;
3115 }
3116
3117 dev_kfree_skb_any(cmd.meta.u.skb);
3118
3119 return rc;
3120}
3121#endif
3122
bb8c093b
CH
3123static void iwl3945_rx_reply_alive(struct iwl3945_priv *priv,
3124 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3125{
bb8c093b
CH
3126 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3127 struct iwl3945_alive_resp *palive;
b481de9c
ZY
3128 struct delayed_work *pwork;
3129
3130 palive = &pkt->u.alive_frame;
3131
3132 IWL_DEBUG_INFO("Alive ucode status 0x%08X revision "
3133 "0x%01X 0x%01X\n",
3134 palive->is_valid, palive->ver_type,
3135 palive->ver_subtype);
3136
3137 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
3138 IWL_DEBUG_INFO("Initialization Alive received.\n");
3139 memcpy(&priv->card_alive_init,
3140 &pkt->u.alive_frame,
bb8c093b 3141 sizeof(struct iwl3945_init_alive_resp));
b481de9c
ZY
3142 pwork = &priv->init_alive_start;
3143 } else {
3144 IWL_DEBUG_INFO("Runtime Alive received.\n");
3145 memcpy(&priv->card_alive, &pkt->u.alive_frame,
bb8c093b 3146 sizeof(struct iwl3945_alive_resp));
b481de9c 3147 pwork = &priv->alive_start;
bb8c093b 3148 iwl3945_disable_events(priv);
b481de9c
ZY
3149 }
3150
3151 /* We delay the ALIVE response by 5ms to
3152 * give the HW RF Kill time to activate... */
3153 if (palive->is_valid == UCODE_VALID_OK)
3154 queue_delayed_work(priv->workqueue, pwork,
3155 msecs_to_jiffies(5));
3156 else
3157 IWL_WARNING("uCode did not respond OK.\n");
3158}
3159
bb8c093b
CH
3160static void iwl3945_rx_reply_add_sta(struct iwl3945_priv *priv,
3161 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3162{
bb8c093b 3163 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
b481de9c
ZY
3164
3165 IWL_DEBUG_RX("Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
3166 return;
3167}
3168
bb8c093b
CH
3169static void iwl3945_rx_reply_error(struct iwl3945_priv *priv,
3170 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3171{
bb8c093b 3172 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
b481de9c
ZY
3173
3174 IWL_ERROR("Error Reply type 0x%08X cmd %s (0x%02X) "
3175 "seq 0x%04X ser 0x%08X\n",
3176 le32_to_cpu(pkt->u.err_resp.error_type),
3177 get_cmd_string(pkt->u.err_resp.cmd_id),
3178 pkt->u.err_resp.cmd_id,
3179 le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
3180 le32_to_cpu(pkt->u.err_resp.error_info));
3181}
3182
3183#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
3184
bb8c093b 3185static void iwl3945_rx_csa(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3186{
bb8c093b
CH
3187 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3188 struct iwl3945_rxon_cmd *rxon = (void *)&priv->active_rxon;
3189 struct iwl3945_csa_notification *csa = &(pkt->u.csa_notif);
b481de9c
ZY
3190 IWL_DEBUG_11H("CSA notif: channel %d, status %d\n",
3191 le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
3192 rxon->channel = csa->channel;
3193 priv->staging_rxon.channel = csa->channel;
3194}
3195
bb8c093b
CH
3196static void iwl3945_rx_spectrum_measure_notif(struct iwl3945_priv *priv,
3197 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3198{
c8b0e6e1 3199#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
bb8c093b
CH
3200 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3201 struct iwl3945_spectrum_notification *report = &(pkt->u.spectrum_notif);
b481de9c
ZY
3202
3203 if (!report->state) {
3204 IWL_DEBUG(IWL_DL_11H | IWL_DL_INFO,
3205 "Spectrum Measure Notification: Start\n");
3206 return;
3207 }
3208
3209 memcpy(&priv->measure_report, report, sizeof(*report));
3210 priv->measurement_status |= MEASUREMENT_READY;
3211#endif
3212}
3213
bb8c093b
CH
3214static void iwl3945_rx_pm_sleep_notif(struct iwl3945_priv *priv,
3215 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3216{
c8b0e6e1 3217#ifdef CONFIG_IWL3945_DEBUG
bb8c093b
CH
3218 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3219 struct iwl3945_sleep_notification *sleep = &(pkt->u.sleep_notif);
b481de9c
ZY
3220 IWL_DEBUG_RX("sleep mode: %d, src: %d\n",
3221 sleep->pm_sleep_mode, sleep->pm_wakeup_src);
3222#endif
3223}
3224
bb8c093b
CH
3225static void iwl3945_rx_pm_debug_statistics_notif(struct iwl3945_priv *priv,
3226 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3227{
bb8c093b 3228 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
b481de9c
ZY
3229 IWL_DEBUG_RADIO("Dumping %d bytes of unhandled "
3230 "notification for %s:\n",
3231 le32_to_cpu(pkt->len), get_cmd_string(pkt->hdr.cmd));
bb8c093b 3232 iwl3945_print_hex_dump(IWL_DL_RADIO, pkt->u.raw, le32_to_cpu(pkt->len));
b481de9c
ZY
3233}
3234
bb8c093b 3235static void iwl3945_bg_beacon_update(struct work_struct *work)
b481de9c 3236{
bb8c093b
CH
3237 struct iwl3945_priv *priv =
3238 container_of(work, struct iwl3945_priv, beacon_update);
b481de9c
ZY
3239 struct sk_buff *beacon;
3240
3241 /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
32bfd35d 3242 beacon = ieee80211_beacon_get(priv->hw, priv->vif, NULL);
b481de9c
ZY
3243
3244 if (!beacon) {
3245 IWL_ERROR("update beacon failed\n");
3246 return;
3247 }
3248
3249 mutex_lock(&priv->mutex);
3250 /* new beacon skb is allocated every time; dispose previous.*/
3251 if (priv->ibss_beacon)
3252 dev_kfree_skb(priv->ibss_beacon);
3253
3254 priv->ibss_beacon = beacon;
3255 mutex_unlock(&priv->mutex);
3256
bb8c093b 3257 iwl3945_send_beacon_cmd(priv);
b481de9c
ZY
3258}
3259
bb8c093b
CH
3260static void iwl3945_rx_beacon_notif(struct iwl3945_priv *priv,
3261 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3262{
c8b0e6e1 3263#ifdef CONFIG_IWL3945_DEBUG
bb8c093b
CH
3264 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3265 struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
b481de9c
ZY
3266 u8 rate = beacon->beacon_notify_hdr.rate;
3267
3268 IWL_DEBUG_RX("beacon status %x retries %d iss %d "
3269 "tsf %d %d rate %d\n",
3270 le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
3271 beacon->beacon_notify_hdr.failure_frame,
3272 le32_to_cpu(beacon->ibss_mgr_status),
3273 le32_to_cpu(beacon->high_tsf),
3274 le32_to_cpu(beacon->low_tsf), rate);
3275#endif
3276
3277 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
3278 (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
3279 queue_work(priv->workqueue, &priv->beacon_update);
3280}
3281
3282/* Service response to REPLY_SCAN_CMD (0x80) */
bb8c093b
CH
3283static void iwl3945_rx_reply_scan(struct iwl3945_priv *priv,
3284 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3285{
c8b0e6e1 3286#ifdef CONFIG_IWL3945_DEBUG
bb8c093b
CH
3287 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3288 struct iwl3945_scanreq_notification *notif =
3289 (struct iwl3945_scanreq_notification *)pkt->u.raw;
b481de9c
ZY
3290
3291 IWL_DEBUG_RX("Scan request status = 0x%x\n", notif->status);
3292#endif
3293}
3294
3295/* Service SCAN_START_NOTIFICATION (0x82) */
bb8c093b
CH
3296static void iwl3945_rx_scan_start_notif(struct iwl3945_priv *priv,
3297 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3298{
bb8c093b
CH
3299 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3300 struct iwl3945_scanstart_notification *notif =
3301 (struct iwl3945_scanstart_notification *)pkt->u.raw;
b481de9c
ZY
3302 priv->scan_start_tsf = le32_to_cpu(notif->tsf_low);
3303 IWL_DEBUG_SCAN("Scan start: "
3304 "%d [802.11%s] "
3305 "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n",
3306 notif->channel,
3307 notif->band ? "bg" : "a",
3308 notif->tsf_high,
3309 notif->tsf_low, notif->status, notif->beacon_timer);
3310}
3311
3312/* Service SCAN_RESULTS_NOTIFICATION (0x83) */
bb8c093b
CH
3313static void iwl3945_rx_scan_results_notif(struct iwl3945_priv *priv,
3314 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3315{
bb8c093b
CH
3316 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3317 struct iwl3945_scanresults_notification *notif =
3318 (struct iwl3945_scanresults_notification *)pkt->u.raw;
b481de9c
ZY
3319
3320 IWL_DEBUG_SCAN("Scan ch.res: "
3321 "%d [802.11%s] "
3322 "(TSF: 0x%08X:%08X) - %d "
3323 "elapsed=%lu usec (%dms since last)\n",
3324 notif->channel,
3325 notif->band ? "bg" : "a",
3326 le32_to_cpu(notif->tsf_high),
3327 le32_to_cpu(notif->tsf_low),
3328 le32_to_cpu(notif->statistics[0]),
3329 le32_to_cpu(notif->tsf_low) - priv->scan_start_tsf,
3330 jiffies_to_msecs(elapsed_jiffies
3331 (priv->last_scan_jiffies, jiffies)));
3332
3333 priv->last_scan_jiffies = jiffies;
7878a5a4 3334 priv->next_scan_jiffies = 0;
b481de9c
ZY
3335}
3336
3337/* Service SCAN_COMPLETE_NOTIFICATION (0x84) */
bb8c093b
CH
3338static void iwl3945_rx_scan_complete_notif(struct iwl3945_priv *priv,
3339 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3340{
bb8c093b
CH
3341 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3342 struct iwl3945_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
b481de9c
ZY
3343
3344 IWL_DEBUG_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
3345 scan_notif->scanned_channels,
3346 scan_notif->tsf_low,
3347 scan_notif->tsf_high, scan_notif->status);
3348
3349 /* The HW is no longer scanning */
3350 clear_bit(STATUS_SCAN_HW, &priv->status);
3351
3352 /* The scan completion notification came in, so kill that timer... */
3353 cancel_delayed_work(&priv->scan_check);
3354
3355 IWL_DEBUG_INFO("Scan pass on %sGHz took %dms\n",
3356 (priv->scan_bands == 2) ? "2.4" : "5.2",
3357 jiffies_to_msecs(elapsed_jiffies
3358 (priv->scan_pass_start, jiffies)));
3359
3360 /* Remove this scanned band from the list
3361 * of pending bands to scan */
3362 priv->scan_bands--;
3363
3364 /* If a request to abort was given, or the scan did not succeed
3365 * then we reset the scan state machine and terminate,
3366 * re-queuing another scan if one has been requested */
3367 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
3368 IWL_DEBUG_INFO("Aborted scan completed.\n");
3369 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
3370 } else {
3371 /* If there are more bands on this scan pass reschedule */
3372 if (priv->scan_bands > 0)
3373 goto reschedule;
3374 }
3375
3376 priv->last_scan_jiffies = jiffies;
7878a5a4 3377 priv->next_scan_jiffies = 0;
b481de9c
ZY
3378 IWL_DEBUG_INFO("Setting scan to off\n");
3379
3380 clear_bit(STATUS_SCANNING, &priv->status);
3381
3382 IWL_DEBUG_INFO("Scan took %dms\n",
3383 jiffies_to_msecs(elapsed_jiffies(priv->scan_start, jiffies)));
3384
3385 queue_work(priv->workqueue, &priv->scan_completed);
3386
3387 return;
3388
3389reschedule:
3390 priv->scan_pass_start = jiffies;
3391 queue_work(priv->workqueue, &priv->request_scan);
3392}
3393
3394/* Handle notification from uCode that card's power state is changing
3395 * due to software, hardware, or critical temperature RFKILL */
bb8c093b
CH
3396static void iwl3945_rx_card_state_notif(struct iwl3945_priv *priv,
3397 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3398{
bb8c093b 3399 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
b481de9c
ZY
3400 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
3401 unsigned long status = priv->status;
3402
3403 IWL_DEBUG_RF_KILL("Card state received: HW:%s SW:%s\n",
3404 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
3405 (flags & SW_CARD_DISABLED) ? "Kill" : "On");
3406
bb8c093b 3407 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
b481de9c
ZY
3408 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
3409
3410 if (flags & HW_CARD_DISABLED)
3411 set_bit(STATUS_RF_KILL_HW, &priv->status);
3412 else
3413 clear_bit(STATUS_RF_KILL_HW, &priv->status);
3414
3415
3416 if (flags & SW_CARD_DISABLED)
3417 set_bit(STATUS_RF_KILL_SW, &priv->status);
3418 else
3419 clear_bit(STATUS_RF_KILL_SW, &priv->status);
3420
bb8c093b 3421 iwl3945_scan_cancel(priv);
b481de9c
ZY
3422
3423 if ((test_bit(STATUS_RF_KILL_HW, &status) !=
3424 test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
3425 (test_bit(STATUS_RF_KILL_SW, &status) !=
3426 test_bit(STATUS_RF_KILL_SW, &priv->status)))
3427 queue_work(priv->workqueue, &priv->rf_kill);
3428 else
3429 wake_up_interruptible(&priv->wait_command_queue);
3430}
3431
3432/**
bb8c093b 3433 * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
b481de9c
ZY
3434 *
3435 * Setup the RX handlers for each of the reply types sent from the uCode
3436 * to the host.
3437 *
3438 * This function chains into the hardware specific files for them to setup
3439 * any hardware specific handlers as well.
3440 */
bb8c093b 3441static void iwl3945_setup_rx_handlers(struct iwl3945_priv *priv)
b481de9c 3442{
bb8c093b
CH
3443 priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
3444 priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
3445 priv->rx_handlers[REPLY_ERROR] = iwl3945_rx_reply_error;
3446 priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl3945_rx_csa;
b481de9c 3447 priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
bb8c093b
CH
3448 iwl3945_rx_spectrum_measure_notif;
3449 priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl3945_rx_pm_sleep_notif;
b481de9c 3450 priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
bb8c093b
CH
3451 iwl3945_rx_pm_debug_statistics_notif;
3452 priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
b481de9c 3453
9fbab516
BC
3454 /*
3455 * The same handler is used for both the REPLY to a discrete
3456 * statistics request from the host as well as for the periodic
3457 * statistics notifications (after received beacons) from the uCode.
b481de9c 3458 */
bb8c093b
CH
3459 priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_hw_rx_statistics;
3460 priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
b481de9c 3461
bb8c093b
CH
3462 priv->rx_handlers[REPLY_SCAN_CMD] = iwl3945_rx_reply_scan;
3463 priv->rx_handlers[SCAN_START_NOTIFICATION] = iwl3945_rx_scan_start_notif;
b481de9c 3464 priv->rx_handlers[SCAN_RESULTS_NOTIFICATION] =
bb8c093b 3465 iwl3945_rx_scan_results_notif;
b481de9c 3466 priv->rx_handlers[SCAN_COMPLETE_NOTIFICATION] =
bb8c093b
CH
3467 iwl3945_rx_scan_complete_notif;
3468 priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
b481de9c 3469
9fbab516 3470 /* Set up hardware specific Rx handlers */
bb8c093b 3471 iwl3945_hw_rx_handler_setup(priv);
b481de9c
ZY
3472}
3473
91c066f2
TW
3474/**
3475 * iwl3945_cmd_queue_reclaim - Reclaim CMD queue entries
3476 * When FW advances 'R' index, all entries between old and new 'R' index
3477 * need to be reclaimed.
3478 */
3479static void iwl3945_cmd_queue_reclaim(struct iwl3945_priv *priv,
3480 int txq_id, int index)
3481{
3482 struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
3483 struct iwl3945_queue *q = &txq->q;
3484 int nfreed = 0;
3485
3486 if ((index >= q->n_bd) || (iwl3945_x2_queue_used(q, index) == 0)) {
3487 IWL_ERROR("Read index for DMA queue txq id (%d), index %d, "
3488 "is out of range [0-%d] %d %d.\n", txq_id,
3489 index, q->n_bd, q->write_ptr, q->read_ptr);
3490 return;
3491 }
3492
3493 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
3494 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
3495 if (nfreed > 1) {
3496 IWL_ERROR("HCMD skipped: index (%d) %d %d\n", index,
3497 q->write_ptr, q->read_ptr);
3498 queue_work(priv->workqueue, &priv->restart);
3499 break;
3500 }
3501 nfreed++;
3502 }
3503}
3504
3505
b481de9c 3506/**
bb8c093b 3507 * iwl3945_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
b481de9c
ZY
3508 * @rxb: Rx buffer to reclaim
3509 *
3510 * If an Rx buffer has an async callback associated with it the callback
3511 * will be executed. The attached skb (if present) will only be freed
3512 * if the callback returns 1
3513 */
bb8c093b
CH
3514static void iwl3945_tx_cmd_complete(struct iwl3945_priv *priv,
3515 struct iwl3945_rx_mem_buffer *rxb)
b481de9c 3516{
bb8c093b 3517 struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
b481de9c
ZY
3518 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
3519 int txq_id = SEQ_TO_QUEUE(sequence);
3520 int index = SEQ_TO_INDEX(sequence);
3521 int huge = sequence & SEQ_HUGE_FRAME;
3522 int cmd_index;
bb8c093b 3523 struct iwl3945_cmd *cmd;
b481de9c 3524
b481de9c
ZY
3525 BUG_ON(txq_id != IWL_CMD_QUEUE_NUM);
3526
3527 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
3528 cmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
3529
3530 /* Input error checking is done when commands are added to queue. */
3531 if (cmd->meta.flags & CMD_WANT_SKB) {
3532 cmd->meta.source->u.skb = rxb->skb;
3533 rxb->skb = NULL;
3534 } else if (cmd->meta.u.callback &&
3535 !cmd->meta.u.callback(priv, cmd, rxb->skb))
3536 rxb->skb = NULL;
3537
91c066f2 3538 iwl3945_cmd_queue_reclaim(priv, txq_id, index);
b481de9c
ZY
3539
3540 if (!(cmd->meta.flags & CMD_ASYNC)) {
3541 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
3542 wake_up_interruptible(&priv->wait_command_queue);
3543 }
3544}
3545
3546/************************** RX-FUNCTIONS ****************************/
3547/*
3548 * Rx theory of operation
3549 *
3550 * The host allocates 32 DMA target addresses and passes the host address
3551 * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
3552 * 0 to 31
3553 *
3554 * Rx Queue Indexes
3555 * The host/firmware share two index registers for managing the Rx buffers.
3556 *
3557 * The READ index maps to the first position that the firmware may be writing
3558 * to -- the driver can read up to (but not including) this position and get
3559 * good data.
3560 * The READ index is managed by the firmware once the card is enabled.
3561 *
3562 * The WRITE index maps to the last position the driver has read from -- the
3563 * position preceding WRITE is the last slot the firmware can place a packet.
3564 *
3565 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
3566 * WRITE = READ.
3567 *
9fbab516 3568 * During initialization, the host sets up the READ queue position to the first
b481de9c
ZY
3569 * INDEX position, and WRITE to the last (READ - 1 wrapped)
3570 *
9fbab516 3571 * When the firmware places a packet in a buffer, it will advance the READ index
b481de9c
ZY
3572 * and fire the RX interrupt. The driver can then query the READ index and
3573 * process as many packets as possible, moving the WRITE index forward as it
3574 * resets the Rx queue buffers with new memory.
3575 *
3576 * The management in the driver is as follows:
3577 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
3578 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
01ebd063 3579 * to replenish the iwl->rxq->rx_free.
bb8c093b 3580 * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
b481de9c
ZY
3581 * iwl->rxq is replenished and the READ INDEX is updated (updating the
3582 * 'processed' and 'read' driver indexes as well)
3583 * + A received packet is processed and handed to the kernel network stack,
3584 * detached from the iwl->rxq. The driver 'processed' index is updated.
3585 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
3586 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
3587 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
3588 * were enough free buffers and RX_STALLED is set it is cleared.
3589 *
3590 *
3591 * Driver sequence:
3592 *
9fbab516
BC
3593 * iwl3945_rx_queue_alloc() Allocates rx_free
3594 * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
bb8c093b 3595 * iwl3945_rx_queue_restock
9fbab516 3596 * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
b481de9c
ZY
3597 * queue, updates firmware pointers, and updates
3598 * the WRITE index. If insufficient rx_free buffers
bb8c093b 3599 * are available, schedules iwl3945_rx_replenish
b481de9c
ZY
3600 *
3601 * -- enable interrupts --
9fbab516 3602 * ISR - iwl3945_rx() Detach iwl3945_rx_mem_buffers from pool up to the
b481de9c
ZY
3603 * READ INDEX, detaching the SKB from the pool.
3604 * Moves the packet buffer from queue to rx_used.
bb8c093b 3605 * Calls iwl3945_rx_queue_restock to refill any empty
b481de9c
ZY
3606 * slots.
3607 * ...
3608 *
3609 */
3610
3611/**
bb8c093b 3612 * iwl3945_rx_queue_space - Return number of free slots available in queue.
b481de9c 3613 */
bb8c093b 3614static int iwl3945_rx_queue_space(const struct iwl3945_rx_queue *q)
b481de9c
ZY
3615{
3616 int s = q->read - q->write;
3617 if (s <= 0)
3618 s += RX_QUEUE_SIZE;
3619 /* keep some buffer to not confuse full and empty queue */
3620 s -= 2;
3621 if (s < 0)
3622 s = 0;
3623 return s;
3624}
3625
3626/**
bb8c093b 3627 * iwl3945_rx_queue_update_write_ptr - Update the write pointer for the RX queue
b481de9c 3628 */
bb8c093b 3629int iwl3945_rx_queue_update_write_ptr(struct iwl3945_priv *priv, struct iwl3945_rx_queue *q)
b481de9c
ZY
3630{
3631 u32 reg = 0;
3632 int rc = 0;
3633 unsigned long flags;
3634
3635 spin_lock_irqsave(&q->lock, flags);
3636
3637 if (q->need_update == 0)
3638 goto exit_unlock;
3639
6440adb5 3640 /* If power-saving is in use, make sure device is awake */
b481de9c 3641 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
bb8c093b 3642 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
b481de9c
ZY
3643
3644 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
bb8c093b 3645 iwl3945_set_bit(priv, CSR_GP_CNTRL,
b481de9c
ZY
3646 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
3647 goto exit_unlock;
3648 }
3649
bb8c093b 3650 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
3651 if (rc)
3652 goto exit_unlock;
3653
6440adb5 3654 /* Device expects a multiple of 8 */
bb8c093b 3655 iwl3945_write_direct32(priv, FH_RSCSR_CHNL0_WPTR,
b481de9c 3656 q->write & ~0x7);
bb8c093b 3657 iwl3945_release_nic_access(priv);
6440adb5
BC
3658
3659 /* Else device is assumed to be awake */
b481de9c 3660 } else
6440adb5 3661 /* Device expects a multiple of 8 */
bb8c093b 3662 iwl3945_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
b481de9c
ZY
3663
3664
3665 q->need_update = 0;
3666
3667 exit_unlock:
3668 spin_unlock_irqrestore(&q->lock, flags);
3669 return rc;
3670}
3671
3672/**
9fbab516 3673 * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
b481de9c 3674 */
bb8c093b 3675static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl3945_priv *priv,
b481de9c
ZY
3676 dma_addr_t dma_addr)
3677{
3678 return cpu_to_le32((u32)dma_addr);
3679}
3680
3681/**
bb8c093b 3682 * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
b481de9c 3683 *
9fbab516 3684 * If there are slots in the RX queue that need to be restocked,
b481de9c 3685 * and we have free pre-allocated buffers, fill the ranks as much
9fbab516 3686 * as we can, pulling from rx_free.
b481de9c
ZY
3687 *
3688 * This moves the 'write' index forward to catch up with 'processed', and
3689 * also updates the memory address in the firmware to reference the new
3690 * target buffer.
3691 */
bb8c093b 3692static int iwl3945_rx_queue_restock(struct iwl3945_priv *priv)
b481de9c 3693{
bb8c093b 3694 struct iwl3945_rx_queue *rxq = &priv->rxq;
b481de9c 3695 struct list_head *element;
bb8c093b 3696 struct iwl3945_rx_mem_buffer *rxb;
b481de9c
ZY
3697 unsigned long flags;
3698 int write, rc;
3699
3700 spin_lock_irqsave(&rxq->lock, flags);
3701 write = rxq->write & ~0x7;
bb8c093b 3702 while ((iwl3945_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
6440adb5 3703 /* Get next free Rx buffer, remove from free list */
b481de9c 3704 element = rxq->rx_free.next;
bb8c093b 3705 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
b481de9c 3706 list_del(element);
6440adb5
BC
3707
3708 /* Point to Rx buffer via next RBD in circular buffer */
bb8c093b 3709 rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->dma_addr);
b481de9c
ZY
3710 rxq->queue[rxq->write] = rxb;
3711 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
3712 rxq->free_count--;
3713 }
3714 spin_unlock_irqrestore(&rxq->lock, flags);
3715 /* If the pre-allocated buffer pool is dropping low, schedule to
3716 * refill it */
3717 if (rxq->free_count <= RX_LOW_WATERMARK)
3718 queue_work(priv->workqueue, &priv->rx_replenish);
3719
3720
6440adb5
BC
3721 /* If we've added more space for the firmware to place data, tell it.
3722 * Increment device's write pointer in multiples of 8. */
b481de9c
ZY
3723 if ((write != (rxq->write & ~0x7))
3724 || (abs(rxq->write - rxq->read) > 7)) {
3725 spin_lock_irqsave(&rxq->lock, flags);
3726 rxq->need_update = 1;
3727 spin_unlock_irqrestore(&rxq->lock, flags);
bb8c093b 3728 rc = iwl3945_rx_queue_update_write_ptr(priv, rxq);
b481de9c
ZY
3729 if (rc)
3730 return rc;
3731 }
3732
3733 return 0;
3734}
3735
3736/**
bb8c093b 3737 * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
b481de9c
ZY
3738 *
3739 * When moving to rx_free an SKB is allocated for the slot.
3740 *
bb8c093b 3741 * Also restock the Rx queue via iwl3945_rx_queue_restock.
01ebd063 3742 * This is called as a scheduled work item (except for during initialization)
b481de9c 3743 */
5c0eef96 3744static void iwl3945_rx_allocate(struct iwl3945_priv *priv)
b481de9c 3745{
bb8c093b 3746 struct iwl3945_rx_queue *rxq = &priv->rxq;
b481de9c 3747 struct list_head *element;
bb8c093b 3748 struct iwl3945_rx_mem_buffer *rxb;
b481de9c
ZY
3749 unsigned long flags;
3750 spin_lock_irqsave(&rxq->lock, flags);
3751 while (!list_empty(&rxq->rx_used)) {
3752 element = rxq->rx_used.next;
bb8c093b 3753 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
6440adb5
BC
3754
3755 /* Alloc a new receive buffer */
b481de9c
ZY
3756 rxb->skb =
3757 alloc_skb(IWL_RX_BUF_SIZE, __GFP_NOWARN | GFP_ATOMIC);
3758 if (!rxb->skb) {
3759 if (net_ratelimit())
3760 printk(KERN_CRIT DRV_NAME
3761 ": Can not allocate SKB buffers\n");
3762 /* We don't reschedule replenish work here -- we will
3763 * call the restock method and if it still needs
3764 * more buffers it will schedule replenish */
3765 break;
3766 }
12342c47
ZY
3767
3768 /* If radiotap head is required, reserve some headroom here.
3769 * The physical head count is a variable rx_stats->phy_count.
3770 * We reserve 4 bytes here. Plus these extra bytes, the
3771 * headroom of the physical head should be enough for the
3772 * radiotap head that iwl3945 supported. See iwl3945_rt.
3773 */
3774 skb_reserve(rxb->skb, 4);
3775
b481de9c
ZY
3776 priv->alloc_rxb_skb++;
3777 list_del(element);
6440adb5
BC
3778
3779 /* Get physical address of RB/SKB */
b481de9c
ZY
3780 rxb->dma_addr =
3781 pci_map_single(priv->pci_dev, rxb->skb->data,
3782 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3783 list_add_tail(&rxb->list, &rxq->rx_free);
3784 rxq->free_count++;
3785 }
3786 spin_unlock_irqrestore(&rxq->lock, flags);
5c0eef96
MA
3787}
3788
3789/*
3790 * this should be called while priv->lock is locked
3791 */
4fd1f841 3792static void __iwl3945_rx_replenish(void *data)
5c0eef96
MA
3793{
3794 struct iwl3945_priv *priv = data;
3795
3796 iwl3945_rx_allocate(priv);
3797 iwl3945_rx_queue_restock(priv);
3798}
3799
3800
3801void iwl3945_rx_replenish(void *data)
3802{
3803 struct iwl3945_priv *priv = data;
3804 unsigned long flags;
3805
3806 iwl3945_rx_allocate(priv);
b481de9c
ZY
3807
3808 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 3809 iwl3945_rx_queue_restock(priv);
b481de9c
ZY
3810 spin_unlock_irqrestore(&priv->lock, flags);
3811}
3812
3813/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
9fbab516 3814 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
b481de9c
ZY
3815 * This free routine walks the list of POOL entries and if SKB is set to
3816 * non NULL it is unmapped and freed
3817 */
bb8c093b 3818static void iwl3945_rx_queue_free(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
b481de9c
ZY
3819{
3820 int i;
3821 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
3822 if (rxq->pool[i].skb != NULL) {
3823 pci_unmap_single(priv->pci_dev,
3824 rxq->pool[i].dma_addr,
3825 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3826 dev_kfree_skb(rxq->pool[i].skb);
3827 }
3828 }
3829
3830 pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
3831 rxq->dma_addr);
3832 rxq->bd = NULL;
3833}
3834
bb8c093b 3835int iwl3945_rx_queue_alloc(struct iwl3945_priv *priv)
b481de9c 3836{
bb8c093b 3837 struct iwl3945_rx_queue *rxq = &priv->rxq;
b481de9c
ZY
3838 struct pci_dev *dev = priv->pci_dev;
3839 int i;
3840
3841 spin_lock_init(&rxq->lock);
3842 INIT_LIST_HEAD(&rxq->rx_free);
3843 INIT_LIST_HEAD(&rxq->rx_used);
6440adb5
BC
3844
3845 /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
b481de9c
ZY
3846 rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
3847 if (!rxq->bd)
3848 return -ENOMEM;
6440adb5 3849
b481de9c
ZY
3850 /* Fill the rx_used queue with _all_ of the Rx buffers */
3851 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
3852 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
6440adb5 3853
b481de9c
ZY
3854 /* Set us so that we have processed and used all buffers, but have
3855 * not restocked the Rx queue with fresh buffers */
3856 rxq->read = rxq->write = 0;
3857 rxq->free_count = 0;
3858 rxq->need_update = 0;
3859 return 0;
3860}
3861
bb8c093b 3862void iwl3945_rx_queue_reset(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
b481de9c
ZY
3863{
3864 unsigned long flags;
3865 int i;
3866 spin_lock_irqsave(&rxq->lock, flags);
3867 INIT_LIST_HEAD(&rxq->rx_free);
3868 INIT_LIST_HEAD(&rxq->rx_used);
3869 /* Fill the rx_used queue with _all_ of the Rx buffers */
3870 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
3871 /* In the reset function, these buffers may have been allocated
3872 * to an SKB, so we need to unmap and free potential storage */
3873 if (rxq->pool[i].skb != NULL) {
3874 pci_unmap_single(priv->pci_dev,
3875 rxq->pool[i].dma_addr,
3876 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3877 priv->alloc_rxb_skb--;
3878 dev_kfree_skb(rxq->pool[i].skb);
3879 rxq->pool[i].skb = NULL;
3880 }
3881 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
3882 }
3883
3884 /* Set us so that we have processed and used all buffers, but have
3885 * not restocked the Rx queue with fresh buffers */
3886 rxq->read = rxq->write = 0;
3887 rxq->free_count = 0;
3888 spin_unlock_irqrestore(&rxq->lock, flags);
3889}
3890
3891/* Convert linear signal-to-noise ratio into dB */
3892static u8 ratio2dB[100] = {
3893/* 0 1 2 3 4 5 6 7 8 9 */
3894 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
3895 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
3896 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
3897 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
3898 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
3899 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
3900 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
3901 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
3902 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
3903 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
3904};
3905
3906/* Calculates a relative dB value from a ratio of linear
3907 * (i.e. not dB) signal levels.
3908 * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
bb8c093b 3909int iwl3945_calc_db_from_ratio(int sig_ratio)
b481de9c 3910{
221c80cf
AB
3911 /* 1000:1 or higher just report as 60 dB */
3912 if (sig_ratio >= 1000)
b481de9c
ZY
3913 return 60;
3914
221c80cf 3915 /* 100:1 or higher, divide by 10 and use table,
b481de9c 3916 * add 20 dB to make up for divide by 10 */
221c80cf 3917 if (sig_ratio >= 100)
b481de9c
ZY
3918 return (20 + (int)ratio2dB[sig_ratio/10]);
3919
3920 /* We shouldn't see this */
3921 if (sig_ratio < 1)
3922 return 0;
3923
3924 /* Use table for ratios 1:1 - 99:1 */
3925 return (int)ratio2dB[sig_ratio];
3926}
3927
3928#define PERFECT_RSSI (-20) /* dBm */
3929#define WORST_RSSI (-95) /* dBm */
3930#define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
3931
3932/* Calculate an indication of rx signal quality (a percentage, not dBm!).
3933 * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
3934 * about formulas used below. */
bb8c093b 3935int iwl3945_calc_sig_qual(int rssi_dbm, int noise_dbm)
b481de9c
ZY
3936{
3937 int sig_qual;
3938 int degradation = PERFECT_RSSI - rssi_dbm;
3939
3940 /* If we get a noise measurement, use signal-to-noise ratio (SNR)
3941 * as indicator; formula is (signal dbm - noise dbm).
3942 * SNR at or above 40 is a great signal (100%).
3943 * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
3944 * Weakest usable signal is usually 10 - 15 dB SNR. */
3945 if (noise_dbm) {
3946 if (rssi_dbm - noise_dbm >= 40)
3947 return 100;
3948 else if (rssi_dbm < noise_dbm)
3949 return 0;
3950 sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
3951
3952 /* Else use just the signal level.
3953 * This formula is a least squares fit of data points collected and
3954 * compared with a reference system that had a percentage (%) display
3955 * for signal quality. */
3956 } else
3957 sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
3958 (15 * RSSI_RANGE + 62 * degradation)) /
3959 (RSSI_RANGE * RSSI_RANGE);
3960
3961 if (sig_qual > 100)
3962 sig_qual = 100;
3963 else if (sig_qual < 1)
3964 sig_qual = 0;
3965
3966 return sig_qual;
3967}
3968
3969/**
9fbab516 3970 * iwl3945_rx_handle - Main entry function for receiving responses from uCode
b481de9c
ZY
3971 *
3972 * Uses the priv->rx_handlers callback function array to invoke
3973 * the appropriate handlers, including command responses,
3974 * frame-received notifications, and other notifications.
3975 */
bb8c093b 3976static void iwl3945_rx_handle(struct iwl3945_priv *priv)
b481de9c 3977{
bb8c093b
CH
3978 struct iwl3945_rx_mem_buffer *rxb;
3979 struct iwl3945_rx_packet *pkt;
3980 struct iwl3945_rx_queue *rxq = &priv->rxq;
b481de9c
ZY
3981 u32 r, i;
3982 int reclaim;
3983 unsigned long flags;
5c0eef96 3984 u8 fill_rx = 0;
d68ab680 3985 u32 count = 8;
b481de9c 3986
6440adb5
BC
3987 /* uCode's read index (stored in shared DRAM) indicates the last Rx
3988 * buffer that the driver may process (last buffer filled by ucode). */
bb8c093b 3989 r = iwl3945_hw_get_rx_read(priv);
b481de9c
ZY
3990 i = rxq->read;
3991
5c0eef96
MA
3992 if (iwl3945_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
3993 fill_rx = 1;
b481de9c
ZY
3994 /* Rx interrupt, but nothing sent from uCode */
3995 if (i == r)
3996 IWL_DEBUG(IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
3997
3998 while (i != r) {
3999 rxb = rxq->queue[i];
4000
9fbab516 4001 /* If an RXB doesn't have a Rx queue slot associated with it,
b481de9c
ZY
4002 * then a bug has been introduced in the queue refilling
4003 * routines -- catch it here */
4004 BUG_ON(rxb == NULL);
4005
4006 rxq->queue[i] = NULL;
4007
4008 pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->dma_addr,
4009 IWL_RX_BUF_SIZE,
4010 PCI_DMA_FROMDEVICE);
bb8c093b 4011 pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
b481de9c
ZY
4012
4013 /* Reclaim a command buffer only if this packet is a response
4014 * to a (driver-originated) command.
4015 * If the packet (e.g. Rx frame) originated from uCode,
4016 * there is no command buffer to reclaim.
4017 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
4018 * but apparently a few don't get set; catch them here. */
4019 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
4020 (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
4021 (pkt->hdr.cmd != REPLY_TX);
4022
4023 /* Based on type of command response or notification,
4024 * handle those that need handling via function in
bb8c093b 4025 * rx_handlers table. See iwl3945_setup_rx_handlers() */
b481de9c
ZY
4026 if (priv->rx_handlers[pkt->hdr.cmd]) {
4027 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4028 "r = %d, i = %d, %s, 0x%02x\n", r, i,
4029 get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
4030 priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
4031 } else {
4032 /* No handling needed */
4033 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4034 "r %d i %d No handler needed for %s, 0x%02x\n",
4035 r, i, get_cmd_string(pkt->hdr.cmd),
4036 pkt->hdr.cmd);
4037 }
4038
4039 if (reclaim) {
9fbab516
BC
4040 /* Invoke any callbacks, transfer the skb to caller, and
4041 * fire off the (possibly) blocking iwl3945_send_cmd()
b481de9c
ZY
4042 * as we reclaim the driver command queue */
4043 if (rxb && rxb->skb)
bb8c093b 4044 iwl3945_tx_cmd_complete(priv, rxb);
b481de9c
ZY
4045 else
4046 IWL_WARNING("Claim null rxb?\n");
4047 }
4048
4049 /* For now we just don't re-use anything. We can tweak this
4050 * later to try and re-use notification packets and SKBs that
4051 * fail to Rx correctly */
4052 if (rxb->skb != NULL) {
4053 priv->alloc_rxb_skb--;
4054 dev_kfree_skb_any(rxb->skb);
4055 rxb->skb = NULL;
4056 }
4057
4058 pci_unmap_single(priv->pci_dev, rxb->dma_addr,
4059 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
4060 spin_lock_irqsave(&rxq->lock, flags);
4061 list_add_tail(&rxb->list, &priv->rxq.rx_used);
4062 spin_unlock_irqrestore(&rxq->lock, flags);
4063 i = (i + 1) & RX_QUEUE_MASK;
5c0eef96
MA
4064 /* If there are a lot of unused frames,
4065 * restock the Rx queue so ucode won't assert. */
4066 if (fill_rx) {
4067 count++;
4068 if (count >= 8) {
4069 priv->rxq.read = i;
4070 __iwl3945_rx_replenish(priv);
4071 count = 0;
4072 }
4073 }
b481de9c
ZY
4074 }
4075
4076 /* Backtrack one entry */
4077 priv->rxq.read = i;
bb8c093b 4078 iwl3945_rx_queue_restock(priv);
b481de9c
ZY
4079}
4080
6440adb5
BC
4081/**
4082 * iwl3945_tx_queue_update_write_ptr - Send new write index to hardware
4083 */
bb8c093b
CH
4084static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
4085 struct iwl3945_tx_queue *txq)
b481de9c
ZY
4086{
4087 u32 reg = 0;
4088 int rc = 0;
4089 int txq_id = txq->q.id;
4090
4091 if (txq->need_update == 0)
4092 return rc;
4093
4094 /* if we're trying to save power */
4095 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
4096 /* wake up nic if it's powered down ...
4097 * uCode will wake up, and interrupt us again, so next
4098 * time we'll skip this part. */
bb8c093b 4099 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
b481de9c
ZY
4100
4101 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
4102 IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
bb8c093b 4103 iwl3945_set_bit(priv, CSR_GP_CNTRL,
b481de9c
ZY
4104 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
4105 return rc;
4106 }
4107
4108 /* restore this queue's parameters in nic hardware. */
bb8c093b 4109 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
4110 if (rc)
4111 return rc;
bb8c093b 4112 iwl3945_write_direct32(priv, HBUS_TARG_WRPTR,
fc4b6853 4113 txq->q.write_ptr | (txq_id << 8));
bb8c093b 4114 iwl3945_release_nic_access(priv);
b481de9c
ZY
4115
4116 /* else not in power-save mode, uCode will never sleep when we're
4117 * trying to tx (during RFKILL, we're not trying to tx). */
4118 } else
bb8c093b 4119 iwl3945_write32(priv, HBUS_TARG_WRPTR,
fc4b6853 4120 txq->q.write_ptr | (txq_id << 8));
b481de9c
ZY
4121
4122 txq->need_update = 0;
4123
4124 return rc;
4125}
4126
c8b0e6e1 4127#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 4128static void iwl3945_print_rx_config_cmd(struct iwl3945_rxon_cmd *rxon)
b481de9c 4129{
0795af57
JP
4130 DECLARE_MAC_BUF(mac);
4131
b481de9c 4132 IWL_DEBUG_RADIO("RX CONFIG:\n");
bb8c093b 4133 iwl3945_print_hex_dump(IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
b481de9c
ZY
4134 IWL_DEBUG_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
4135 IWL_DEBUG_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
4136 IWL_DEBUG_RADIO("u32 filter_flags: 0x%08x\n",
4137 le32_to_cpu(rxon->filter_flags));
4138 IWL_DEBUG_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
4139 IWL_DEBUG_RADIO("u8 ofdm_basic_rates: 0x%02x\n",
4140 rxon->ofdm_basic_rates);
4141 IWL_DEBUG_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
0795af57
JP
4142 IWL_DEBUG_RADIO("u8[6] node_addr: %s\n",
4143 print_mac(mac, rxon->node_addr));
4144 IWL_DEBUG_RADIO("u8[6] bssid_addr: %s\n",
4145 print_mac(mac, rxon->bssid_addr));
b481de9c
ZY
4146 IWL_DEBUG_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
4147}
4148#endif
4149
bb8c093b 4150static void iwl3945_enable_interrupts(struct iwl3945_priv *priv)
b481de9c
ZY
4151{
4152 IWL_DEBUG_ISR("Enabling interrupts\n");
4153 set_bit(STATUS_INT_ENABLED, &priv->status);
bb8c093b 4154 iwl3945_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
b481de9c
ZY
4155}
4156
0359facc
MA
4157
4158/* call this function to flush any scheduled tasklet */
4159static inline void iwl_synchronize_irq(struct iwl3945_priv *priv)
4160{
4161 /* wait to make sure we flush pedding tasklet*/
4162 synchronize_irq(priv->pci_dev->irq);
4163 tasklet_kill(&priv->irq_tasklet);
4164}
4165
4166
bb8c093b 4167static inline void iwl3945_disable_interrupts(struct iwl3945_priv *priv)
b481de9c
ZY
4168{
4169 clear_bit(STATUS_INT_ENABLED, &priv->status);
4170
4171 /* disable interrupts from uCode/NIC to host */
bb8c093b 4172 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
b481de9c
ZY
4173
4174 /* acknowledge/clear/reset any interrupts still pending
4175 * from uCode or flow handler (Rx/Tx DMA) */
bb8c093b
CH
4176 iwl3945_write32(priv, CSR_INT, 0xffffffff);
4177 iwl3945_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
b481de9c
ZY
4178 IWL_DEBUG_ISR("Disabled interrupts\n");
4179}
4180
4181static const char *desc_lookup(int i)
4182{
4183 switch (i) {
4184 case 1:
4185 return "FAIL";
4186 case 2:
4187 return "BAD_PARAM";
4188 case 3:
4189 return "BAD_CHECKSUM";
4190 case 4:
4191 return "NMI_INTERRUPT";
4192 case 5:
4193 return "SYSASSERT";
4194 case 6:
4195 return "FATAL_ERROR";
4196 }
4197
4198 return "UNKNOWN";
4199}
4200
4201#define ERROR_START_OFFSET (1 * sizeof(u32))
4202#define ERROR_ELEM_SIZE (7 * sizeof(u32))
4203
bb8c093b 4204static void iwl3945_dump_nic_error_log(struct iwl3945_priv *priv)
b481de9c
ZY
4205{
4206 u32 i;
4207 u32 desc, time, count, base, data1;
4208 u32 blink1, blink2, ilink1, ilink2;
4209 int rc;
4210
4211 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
4212
bb8c093b 4213 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
b481de9c
ZY
4214 IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
4215 return;
4216 }
4217
bb8c093b 4218 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
4219 if (rc) {
4220 IWL_WARNING("Can not read from adapter at this time.\n");
4221 return;
4222 }
4223
bb8c093b 4224 count = iwl3945_read_targ_mem(priv, base);
b481de9c
ZY
4225
4226 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
4227 IWL_ERROR("Start IWL Error Log Dump:\n");
2acae16e 4228 IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
b481de9c
ZY
4229 }
4230
4231 IWL_ERROR("Desc Time asrtPC blink2 "
4232 "ilink1 nmiPC Line\n");
4233 for (i = ERROR_START_OFFSET;
4234 i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
4235 i += ERROR_ELEM_SIZE) {
bb8c093b 4236 desc = iwl3945_read_targ_mem(priv, base + i);
b481de9c 4237 time =
bb8c093b 4238 iwl3945_read_targ_mem(priv, base + i + 1 * sizeof(u32));
b481de9c 4239 blink1 =
bb8c093b 4240 iwl3945_read_targ_mem(priv, base + i + 2 * sizeof(u32));
b481de9c 4241 blink2 =
bb8c093b 4242 iwl3945_read_targ_mem(priv, base + i + 3 * sizeof(u32));
b481de9c 4243 ilink1 =
bb8c093b 4244 iwl3945_read_targ_mem(priv, base + i + 4 * sizeof(u32));
b481de9c 4245 ilink2 =
bb8c093b 4246 iwl3945_read_targ_mem(priv, base + i + 5 * sizeof(u32));
b481de9c 4247 data1 =
bb8c093b 4248 iwl3945_read_targ_mem(priv, base + i + 6 * sizeof(u32));
b481de9c
ZY
4249
4250 IWL_ERROR
4251 ("%-13s (#%d) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
4252 desc_lookup(desc), desc, time, blink1, blink2,
4253 ilink1, ilink2, data1);
4254 }
4255
bb8c093b 4256 iwl3945_release_nic_access(priv);
b481de9c
ZY
4257
4258}
4259
f58177b9 4260#define EVENT_START_OFFSET (6 * sizeof(u32))
b481de9c
ZY
4261
4262/**
bb8c093b 4263 * iwl3945_print_event_log - Dump error event log to syslog
b481de9c 4264 *
bb8c093b 4265 * NOTE: Must be called with iwl3945_grab_nic_access() already obtained!
b481de9c 4266 */
bb8c093b 4267static void iwl3945_print_event_log(struct iwl3945_priv *priv, u32 start_idx,
b481de9c
ZY
4268 u32 num_events, u32 mode)
4269{
4270 u32 i;
4271 u32 base; /* SRAM byte address of event log header */
4272 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
4273 u32 ptr; /* SRAM byte address of log data */
4274 u32 ev, time, data; /* event log data */
4275
4276 if (num_events == 0)
4277 return;
4278
4279 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
4280
4281 if (mode == 0)
4282 event_size = 2 * sizeof(u32);
4283 else
4284 event_size = 3 * sizeof(u32);
4285
4286 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
4287
4288 /* "time" is actually "data" for mode 0 (no timestamp).
4289 * place event id # at far right for easier visual parsing. */
4290 for (i = 0; i < num_events; i++) {
bb8c093b 4291 ev = iwl3945_read_targ_mem(priv, ptr);
b481de9c 4292 ptr += sizeof(u32);
bb8c093b 4293 time = iwl3945_read_targ_mem(priv, ptr);
b481de9c
ZY
4294 ptr += sizeof(u32);
4295 if (mode == 0)
4296 IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
4297 else {
bb8c093b 4298 data = iwl3945_read_targ_mem(priv, ptr);
b481de9c
ZY
4299 ptr += sizeof(u32);
4300 IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
4301 }
4302 }
4303}
4304
bb8c093b 4305static void iwl3945_dump_nic_event_log(struct iwl3945_priv *priv)
b481de9c
ZY
4306{
4307 int rc;
4308 u32 base; /* SRAM byte address of event log header */
4309 u32 capacity; /* event log capacity in # entries */
4310 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
4311 u32 num_wraps; /* # times uCode wrapped to top of log */
4312 u32 next_entry; /* index of next entry to be written by uCode */
4313 u32 size; /* # entries that we'll print */
4314
4315 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
bb8c093b 4316 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
b481de9c
ZY
4317 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
4318 return;
4319 }
4320
bb8c093b 4321 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
4322 if (rc) {
4323 IWL_WARNING("Can not read from adapter at this time.\n");
4324 return;
4325 }
4326
4327 /* event log header */
bb8c093b
CH
4328 capacity = iwl3945_read_targ_mem(priv, base);
4329 mode = iwl3945_read_targ_mem(priv, base + (1 * sizeof(u32)));
4330 num_wraps = iwl3945_read_targ_mem(priv, base + (2 * sizeof(u32)));
4331 next_entry = iwl3945_read_targ_mem(priv, base + (3 * sizeof(u32)));
b481de9c
ZY
4332
4333 size = num_wraps ? capacity : next_entry;
4334
4335 /* bail out if nothing in log */
4336 if (size == 0) {
583fab37 4337 IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
bb8c093b 4338 iwl3945_release_nic_access(priv);
b481de9c
ZY
4339 return;
4340 }
4341
583fab37 4342 IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
b481de9c
ZY
4343 size, num_wraps);
4344
4345 /* if uCode has wrapped back to top of log, start at the oldest entry,
4346 * i.e the next one that uCode would fill. */
4347 if (num_wraps)
bb8c093b 4348 iwl3945_print_event_log(priv, next_entry,
b481de9c
ZY
4349 capacity - next_entry, mode);
4350
4351 /* (then/else) start at top of log */
bb8c093b 4352 iwl3945_print_event_log(priv, 0, next_entry, mode);
b481de9c 4353
bb8c093b 4354 iwl3945_release_nic_access(priv);
b481de9c
ZY
4355}
4356
4357/**
bb8c093b 4358 * iwl3945_irq_handle_error - called for HW or SW error interrupt from card
b481de9c 4359 */
bb8c093b 4360static void iwl3945_irq_handle_error(struct iwl3945_priv *priv)
b481de9c 4361{
bb8c093b 4362 /* Set the FW error flag -- cleared on iwl3945_down */
b481de9c
ZY
4363 set_bit(STATUS_FW_ERROR, &priv->status);
4364
4365 /* Cancel currently queued command. */
4366 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
4367
c8b0e6e1 4368#ifdef CONFIG_IWL3945_DEBUG
bb8c093b
CH
4369 if (iwl3945_debug_level & IWL_DL_FW_ERRORS) {
4370 iwl3945_dump_nic_error_log(priv);
4371 iwl3945_dump_nic_event_log(priv);
4372 iwl3945_print_rx_config_cmd(&priv->staging_rxon);
b481de9c
ZY
4373 }
4374#endif
4375
4376 wake_up_interruptible(&priv->wait_command_queue);
4377
4378 /* Keep the restart process from trying to send host
4379 * commands by clearing the INIT status bit */
4380 clear_bit(STATUS_READY, &priv->status);
4381
4382 if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
4383 IWL_DEBUG(IWL_DL_INFO | IWL_DL_FW_ERRORS,
4384 "Restarting adapter due to uCode error.\n");
4385
bb8c093b 4386 if (iwl3945_is_associated(priv)) {
b481de9c
ZY
4387 memcpy(&priv->recovery_rxon, &priv->active_rxon,
4388 sizeof(priv->recovery_rxon));
4389 priv->error_recovering = 1;
4390 }
4391 queue_work(priv->workqueue, &priv->restart);
4392 }
4393}
4394
bb8c093b 4395static void iwl3945_error_recovery(struct iwl3945_priv *priv)
b481de9c
ZY
4396{
4397 unsigned long flags;
4398
4399 memcpy(&priv->staging_rxon, &priv->recovery_rxon,
4400 sizeof(priv->staging_rxon));
4401 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
bb8c093b 4402 iwl3945_commit_rxon(priv);
b481de9c 4403
bb8c093b 4404 iwl3945_add_station(priv, priv->bssid, 1, 0);
b481de9c
ZY
4405
4406 spin_lock_irqsave(&priv->lock, flags);
4407 priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
4408 priv->error_recovering = 0;
4409 spin_unlock_irqrestore(&priv->lock, flags);
4410}
4411
bb8c093b 4412static void iwl3945_irq_tasklet(struct iwl3945_priv *priv)
b481de9c
ZY
4413{
4414 u32 inta, handled = 0;
4415 u32 inta_fh;
4416 unsigned long flags;
c8b0e6e1 4417#ifdef CONFIG_IWL3945_DEBUG
b481de9c
ZY
4418 u32 inta_mask;
4419#endif
4420
4421 spin_lock_irqsave(&priv->lock, flags);
4422
4423 /* Ack/clear/reset pending uCode interrupts.
4424 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4425 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
bb8c093b
CH
4426 inta = iwl3945_read32(priv, CSR_INT);
4427 iwl3945_write32(priv, CSR_INT, inta);
b481de9c
ZY
4428
4429 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4430 * Any new interrupts that happen after this, either while we're
4431 * in this tasklet, or later, will show up in next ISR/tasklet. */
bb8c093b
CH
4432 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
4433 iwl3945_write32(priv, CSR_FH_INT_STATUS, inta_fh);
b481de9c 4434
c8b0e6e1 4435#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 4436 if (iwl3945_debug_level & IWL_DL_ISR) {
9fbab516
BC
4437 /* just for debug */
4438 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
b481de9c
ZY
4439 IWL_DEBUG_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4440 inta, inta_mask, inta_fh);
4441 }
4442#endif
4443
4444 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4445 * atomic, make sure that inta covers all the interrupts that
4446 * we've discovered, even if FH interrupt came in just after
4447 * reading CSR_INT. */
6f83eaa1 4448 if (inta_fh & CSR39_FH_INT_RX_MASK)
b481de9c 4449 inta |= CSR_INT_BIT_FH_RX;
6f83eaa1 4450 if (inta_fh & CSR39_FH_INT_TX_MASK)
b481de9c
ZY
4451 inta |= CSR_INT_BIT_FH_TX;
4452
4453 /* Now service all interrupt bits discovered above. */
4454 if (inta & CSR_INT_BIT_HW_ERR) {
4455 IWL_ERROR("Microcode HW error detected. Restarting.\n");
4456
4457 /* Tell the device to stop sending interrupts */
bb8c093b 4458 iwl3945_disable_interrupts(priv);
b481de9c 4459
bb8c093b 4460 iwl3945_irq_handle_error(priv);
b481de9c
ZY
4461
4462 handled |= CSR_INT_BIT_HW_ERR;
4463
4464 spin_unlock_irqrestore(&priv->lock, flags);
4465
4466 return;
4467 }
4468
c8b0e6e1 4469#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 4470 if (iwl3945_debug_level & (IWL_DL_ISR)) {
b481de9c 4471 /* NIC fires this, but we don't use it, redundant with WAKEUP */
25c03d8e
JP
4472 if (inta & CSR_INT_BIT_SCD)
4473 IWL_DEBUG_ISR("Scheduler finished to transmit "
4474 "the frame/frames.\n");
b481de9c
ZY
4475
4476 /* Alive notification via Rx interrupt will do the real work */
4477 if (inta & CSR_INT_BIT_ALIVE)
4478 IWL_DEBUG_ISR("Alive interrupt\n");
4479 }
4480#endif
4481 /* Safely ignore these bits for debug checks below */
25c03d8e 4482 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
b481de9c
ZY
4483
4484 /* HW RF KILL switch toggled (4965 only) */
4485 if (inta & CSR_INT_BIT_RF_KILL) {
4486 int hw_rf_kill = 0;
bb8c093b 4487 if (!(iwl3945_read32(priv, CSR_GP_CNTRL) &
b481de9c
ZY
4488 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
4489 hw_rf_kill = 1;
4490
4491 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL | IWL_DL_ISR,
4492 "RF_KILL bit toggled to %s.\n",
4493 hw_rf_kill ? "disable radio":"enable radio");
4494
4495 /* Queue restart only if RF_KILL switch was set to "kill"
4496 * when we loaded driver, and is now set to "enable".
4497 * After we're Alive, RF_KILL gets handled by
3230455d 4498 * iwl3945_rx_card_state_notif() */
53e49093
ZY
4499 if (!hw_rf_kill && !test_bit(STATUS_ALIVE, &priv->status)) {
4500 clear_bit(STATUS_RF_KILL_HW, &priv->status);
b481de9c 4501 queue_work(priv->workqueue, &priv->restart);
53e49093 4502 }
b481de9c
ZY
4503
4504 handled |= CSR_INT_BIT_RF_KILL;
4505 }
4506
4507 /* Chip got too hot and stopped itself (4965 only) */
4508 if (inta & CSR_INT_BIT_CT_KILL) {
4509 IWL_ERROR("Microcode CT kill error detected.\n");
4510 handled |= CSR_INT_BIT_CT_KILL;
4511 }
4512
4513 /* Error detected by uCode */
4514 if (inta & CSR_INT_BIT_SW_ERR) {
4515 IWL_ERROR("Microcode SW error detected. Restarting 0x%X.\n",
4516 inta);
bb8c093b 4517 iwl3945_irq_handle_error(priv);
b481de9c
ZY
4518 handled |= CSR_INT_BIT_SW_ERR;
4519 }
4520
4521 /* uCode wakes up after power-down sleep */
4522 if (inta & CSR_INT_BIT_WAKEUP) {
4523 IWL_DEBUG_ISR("Wakeup interrupt\n");
bb8c093b
CH
4524 iwl3945_rx_queue_update_write_ptr(priv, &priv->rxq);
4525 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[0]);
4526 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[1]);
4527 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[2]);
4528 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[3]);
4529 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[4]);
4530 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[5]);
b481de9c
ZY
4531
4532 handled |= CSR_INT_BIT_WAKEUP;
4533 }
4534
4535 /* All uCode command responses, including Tx command responses,
4536 * Rx "responses" (frame-received notification), and other
4537 * notifications from uCode come through here*/
4538 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
bb8c093b 4539 iwl3945_rx_handle(priv);
b481de9c
ZY
4540 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4541 }
4542
4543 if (inta & CSR_INT_BIT_FH_TX) {
4544 IWL_DEBUG_ISR("Tx interrupt\n");
4545
bb8c093b
CH
4546 iwl3945_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
4547 if (!iwl3945_grab_nic_access(priv)) {
4548 iwl3945_write_direct32(priv,
b481de9c
ZY
4549 FH_TCSR_CREDIT
4550 (ALM_FH_SRVC_CHNL), 0x0);
bb8c093b 4551 iwl3945_release_nic_access(priv);
b481de9c
ZY
4552 }
4553 handled |= CSR_INT_BIT_FH_TX;
4554 }
4555
4556 if (inta & ~handled)
4557 IWL_ERROR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
4558
4559 if (inta & ~CSR_INI_SET_MASK) {
4560 IWL_WARNING("Disabled INTA bits 0x%08x were pending\n",
4561 inta & ~CSR_INI_SET_MASK);
4562 IWL_WARNING(" with FH_INT = 0x%08x\n", inta_fh);
4563 }
4564
4565 /* Re-enable all interrupts */
0359facc
MA
4566 /* only Re-enable if disabled by irq */
4567 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4568 iwl3945_enable_interrupts(priv);
b481de9c 4569
c8b0e6e1 4570#ifdef CONFIG_IWL3945_DEBUG
bb8c093b
CH
4571 if (iwl3945_debug_level & (IWL_DL_ISR)) {
4572 inta = iwl3945_read32(priv, CSR_INT);
4573 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
4574 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
b481de9c
ZY
4575 IWL_DEBUG_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4576 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
4577 }
4578#endif
4579 spin_unlock_irqrestore(&priv->lock, flags);
4580}
4581
bb8c093b 4582static irqreturn_t iwl3945_isr(int irq, void *data)
b481de9c 4583{
bb8c093b 4584 struct iwl3945_priv *priv = data;
b481de9c
ZY
4585 u32 inta, inta_mask;
4586 u32 inta_fh;
4587 if (!priv)
4588 return IRQ_NONE;
4589
4590 spin_lock(&priv->lock);
4591
4592 /* Disable (but don't clear!) interrupts here to avoid
4593 * back-to-back ISRs and sporadic interrupts from our NIC.
4594 * If we have something to service, the tasklet will re-enable ints.
4595 * If we *don't* have something, we'll re-enable before leaving here. */
bb8c093b
CH
4596 inta_mask = iwl3945_read32(priv, CSR_INT_MASK); /* just for debug */
4597 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
b481de9c
ZY
4598
4599 /* Discover which interrupts are active/pending */
bb8c093b
CH
4600 inta = iwl3945_read32(priv, CSR_INT);
4601 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
b481de9c
ZY
4602
4603 /* Ignore interrupt if there's nothing in NIC to service.
4604 * This may be due to IRQ shared with another device,
4605 * or due to sporadic interrupts thrown from our NIC. */
4606 if (!inta && !inta_fh) {
4607 IWL_DEBUG_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
4608 goto none;
4609 }
4610
4611 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
4612 /* Hardware disappeared */
4613 IWL_WARNING("HARDWARE GONE?? INTA == 0x%080x\n", inta);
cb4da1a3 4614 goto unplugged;
b481de9c
ZY
4615 }
4616
4617 IWL_DEBUG_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4618 inta, inta_mask, inta_fh);
4619
25c03d8e
JP
4620 inta &= ~CSR_INT_BIT_SCD;
4621
bb8c093b 4622 /* iwl3945_irq_tasklet() will service interrupts and re-enable them */
25c03d8e
JP
4623 if (likely(inta || inta_fh))
4624 tasklet_schedule(&priv->irq_tasklet);
cb4da1a3 4625unplugged:
b481de9c
ZY
4626 spin_unlock(&priv->lock);
4627
4628 return IRQ_HANDLED;
4629
4630 none:
4631 /* re-enable interrupts here since we don't have anything to service. */
0359facc
MA
4632 /* only Re-enable if disabled by irq */
4633 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4634 iwl3945_enable_interrupts(priv);
b481de9c
ZY
4635 spin_unlock(&priv->lock);
4636 return IRQ_NONE;
4637}
4638
4639/************************** EEPROM BANDS ****************************
4640 *
bb8c093b 4641 * The iwl3945_eeprom_band definitions below provide the mapping from the
b481de9c
ZY
4642 * EEPROM contents to the specific channel number supported for each
4643 * band.
4644 *
bb8c093b 4645 * For example, iwl3945_priv->eeprom.band_3_channels[4] from the band_3
b481de9c
ZY
4646 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
4647 * The specific geography and calibration information for that channel
4648 * is contained in the eeprom map itself.
4649 *
4650 * During init, we copy the eeprom information and channel map
4651 * information into priv->channel_info_24/52 and priv->channel_map_24/52
4652 *
4653 * channel_map_24/52 provides the index in the channel_info array for a
4654 * given channel. We have to have two separate maps as there is channel
4655 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
4656 * band_2
4657 *
4658 * A value of 0xff stored in the channel_map indicates that the channel
4659 * is not supported by the hardware at all.
4660 *
4661 * A value of 0xfe in the channel_map indicates that the channel is not
4662 * valid for Tx with the current hardware. This means that
4663 * while the system can tune and receive on a given channel, it may not
4664 * be able to associate or transmit any frames on that
4665 * channel. There is no corresponding channel information for that
4666 * entry.
4667 *
4668 *********************************************************************/
4669
4670/* 2.4 GHz */
bb8c093b 4671static const u8 iwl3945_eeprom_band_1[14] = {
b481de9c
ZY
4672 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
4673};
4674
4675/* 5.2 GHz bands */
9fbab516 4676static const u8 iwl3945_eeprom_band_2[] = { /* 4915-5080MHz */
b481de9c
ZY
4677 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
4678};
4679
9fbab516 4680static const u8 iwl3945_eeprom_band_3[] = { /* 5170-5320MHz */
b481de9c
ZY
4681 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
4682};
4683
bb8c093b 4684static const u8 iwl3945_eeprom_band_4[] = { /* 5500-5700MHz */
b481de9c
ZY
4685 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
4686};
4687
bb8c093b 4688static const u8 iwl3945_eeprom_band_5[] = { /* 5725-5825MHz */
b481de9c
ZY
4689 145, 149, 153, 157, 161, 165
4690};
4691
bb8c093b 4692static void iwl3945_init_band_reference(const struct iwl3945_priv *priv, int band,
b481de9c 4693 int *eeprom_ch_count,
bb8c093b 4694 const struct iwl3945_eeprom_channel
b481de9c
ZY
4695 **eeprom_ch_info,
4696 const u8 **eeprom_ch_index)
4697{
4698 switch (band) {
4699 case 1: /* 2.4GHz band */
bb8c093b 4700 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_1);
b481de9c 4701 *eeprom_ch_info = priv->eeprom.band_1_channels;
bb8c093b 4702 *eeprom_ch_index = iwl3945_eeprom_band_1;
b481de9c 4703 break;
9fbab516 4704 case 2: /* 4.9GHz band */
bb8c093b 4705 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_2);
b481de9c 4706 *eeprom_ch_info = priv->eeprom.band_2_channels;
bb8c093b 4707 *eeprom_ch_index = iwl3945_eeprom_band_2;
b481de9c
ZY
4708 break;
4709 case 3: /* 5.2GHz band */
bb8c093b 4710 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_3);
b481de9c 4711 *eeprom_ch_info = priv->eeprom.band_3_channels;
bb8c093b 4712 *eeprom_ch_index = iwl3945_eeprom_band_3;
b481de9c 4713 break;
9fbab516 4714 case 4: /* 5.5GHz band */
bb8c093b 4715 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_4);
b481de9c 4716 *eeprom_ch_info = priv->eeprom.band_4_channels;
bb8c093b 4717 *eeprom_ch_index = iwl3945_eeprom_band_4;
b481de9c 4718 break;
9fbab516 4719 case 5: /* 5.7GHz band */
bb8c093b 4720 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_5);
b481de9c 4721 *eeprom_ch_info = priv->eeprom.band_5_channels;
bb8c093b 4722 *eeprom_ch_index = iwl3945_eeprom_band_5;
b481de9c
ZY
4723 break;
4724 default:
4725 BUG();
4726 return;
4727 }
4728}
4729
6440adb5
BC
4730/**
4731 * iwl3945_get_channel_info - Find driver's private channel info
4732 *
4733 * Based on band and channel number.
4734 */
bb8c093b 4735const struct iwl3945_channel_info *iwl3945_get_channel_info(const struct iwl3945_priv *priv,
8318d78a 4736 enum ieee80211_band band, u16 channel)
b481de9c
ZY
4737{
4738 int i;
4739
8318d78a
JB
4740 switch (band) {
4741 case IEEE80211_BAND_5GHZ:
b481de9c
ZY
4742 for (i = 14; i < priv->channel_count; i++) {
4743 if (priv->channel_info[i].channel == channel)
4744 return &priv->channel_info[i];
4745 }
4746 break;
4747
8318d78a 4748 case IEEE80211_BAND_2GHZ:
b481de9c
ZY
4749 if (channel >= 1 && channel <= 14)
4750 return &priv->channel_info[channel - 1];
4751 break;
8318d78a
JB
4752 case IEEE80211_NUM_BANDS:
4753 WARN_ON(1);
b481de9c
ZY
4754 }
4755
4756 return NULL;
4757}
4758
4759#define CHECK_AND_PRINT(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
4760 ? # x " " : "")
4761
6440adb5
BC
4762/**
4763 * iwl3945_init_channel_map - Set up driver's info for all possible channels
4764 */
bb8c093b 4765static int iwl3945_init_channel_map(struct iwl3945_priv *priv)
b481de9c
ZY
4766{
4767 int eeprom_ch_count = 0;
4768 const u8 *eeprom_ch_index = NULL;
bb8c093b 4769 const struct iwl3945_eeprom_channel *eeprom_ch_info = NULL;
b481de9c 4770 int band, ch;
bb8c093b 4771 struct iwl3945_channel_info *ch_info;
b481de9c
ZY
4772
4773 if (priv->channel_count) {
4774 IWL_DEBUG_INFO("Channel map already initialized.\n");
4775 return 0;
4776 }
4777
4778 if (priv->eeprom.version < 0x2f) {
4779 IWL_WARNING("Unsupported EEPROM version: 0x%04X\n",
4780 priv->eeprom.version);
4781 return -EINVAL;
4782 }
4783
4784 IWL_DEBUG_INFO("Initializing regulatory info from EEPROM\n");
4785
4786 priv->channel_count =
bb8c093b
CH
4787 ARRAY_SIZE(iwl3945_eeprom_band_1) +
4788 ARRAY_SIZE(iwl3945_eeprom_band_2) +
4789 ARRAY_SIZE(iwl3945_eeprom_band_3) +
4790 ARRAY_SIZE(iwl3945_eeprom_band_4) +
4791 ARRAY_SIZE(iwl3945_eeprom_band_5);
b481de9c
ZY
4792
4793 IWL_DEBUG_INFO("Parsing data for %d channels.\n", priv->channel_count);
4794
bb8c093b 4795 priv->channel_info = kzalloc(sizeof(struct iwl3945_channel_info) *
b481de9c
ZY
4796 priv->channel_count, GFP_KERNEL);
4797 if (!priv->channel_info) {
4798 IWL_ERROR("Could not allocate channel_info\n");
4799 priv->channel_count = 0;
4800 return -ENOMEM;
4801 }
4802
4803 ch_info = priv->channel_info;
4804
4805 /* Loop through the 5 EEPROM bands adding them in order to the
4806 * channel map we maintain (that contains additional information than
4807 * what just in the EEPROM) */
4808 for (band = 1; band <= 5; band++) {
4809
bb8c093b 4810 iwl3945_init_band_reference(priv, band, &eeprom_ch_count,
b481de9c
ZY
4811 &eeprom_ch_info, &eeprom_ch_index);
4812
4813 /* Loop through each band adding each of the channels */
4814 for (ch = 0; ch < eeprom_ch_count; ch++) {
4815 ch_info->channel = eeprom_ch_index[ch];
8318d78a
JB
4816 ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
4817 IEEE80211_BAND_5GHZ;
b481de9c
ZY
4818
4819 /* permanently store EEPROM's channel regulatory flags
4820 * and max power in channel info database. */
4821 ch_info->eeprom = eeprom_ch_info[ch];
4822
4823 /* Copy the run-time flags so they are there even on
4824 * invalid channels */
4825 ch_info->flags = eeprom_ch_info[ch].flags;
4826
4827 if (!(is_channel_valid(ch_info))) {
4828 IWL_DEBUG_INFO("Ch. %d Flags %x [%sGHz] - "
4829 "No traffic\n",
4830 ch_info->channel,
4831 ch_info->flags,
4832 is_channel_a_band(ch_info) ?
4833 "5.2" : "2.4");
4834 ch_info++;
4835 continue;
4836 }
4837
4838 /* Initialize regulatory-based run-time data */
4839 ch_info->max_power_avg = ch_info->curr_txpow =
4840 eeprom_ch_info[ch].max_power_avg;
4841 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
4842 ch_info->min_power = 0;
4843
fe7c4040 4844 IWL_DEBUG_INFO("Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x"
b481de9c
ZY
4845 " %ddBm): Ad-Hoc %ssupported\n",
4846 ch_info->channel,
4847 is_channel_a_band(ch_info) ?
4848 "5.2" : "2.4",
8211ef78 4849 CHECK_AND_PRINT(VALID),
b481de9c
ZY
4850 CHECK_AND_PRINT(IBSS),
4851 CHECK_AND_PRINT(ACTIVE),
4852 CHECK_AND_PRINT(RADAR),
4853 CHECK_AND_PRINT(WIDE),
b481de9c
ZY
4854 CHECK_AND_PRINT(DFS),
4855 eeprom_ch_info[ch].flags,
4856 eeprom_ch_info[ch].max_power_avg,
4857 ((eeprom_ch_info[ch].
4858 flags & EEPROM_CHANNEL_IBSS)
4859 && !(eeprom_ch_info[ch].
4860 flags & EEPROM_CHANNEL_RADAR))
4861 ? "" : "not ");
4862
4863 /* Set the user_txpower_limit to the highest power
4864 * supported by any channel */
4865 if (eeprom_ch_info[ch].max_power_avg >
4866 priv->user_txpower_limit)
4867 priv->user_txpower_limit =
4868 eeprom_ch_info[ch].max_power_avg;
4869
4870 ch_info++;
4871 }
4872 }
4873
6440adb5 4874 /* Set up txpower settings in driver for all channels */
b481de9c
ZY
4875 if (iwl3945_txpower_set_from_eeprom(priv))
4876 return -EIO;
4877
4878 return 0;
4879}
4880
849e0dce
RC
4881/*
4882 * iwl3945_free_channel_map - undo allocations in iwl3945_init_channel_map
4883 */
4884static void iwl3945_free_channel_map(struct iwl3945_priv *priv)
4885{
4886 kfree(priv->channel_info);
4887 priv->channel_count = 0;
4888}
4889
b481de9c
ZY
4890/* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
4891 * sending probe req. This should be set long enough to hear probe responses
4892 * from more than one AP. */
4893#define IWL_ACTIVE_DWELL_TIME_24 (20) /* all times in msec */
4894#define IWL_ACTIVE_DWELL_TIME_52 (10)
4895
4896/* For faster active scanning, scan will move to the next channel if fewer than
4897 * PLCP_QUIET_THRESH packets are heard on this channel within
4898 * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
4899 * time if it's a quiet channel (nothing responded to our probe, and there's
4900 * no other traffic).
4901 * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
4902#define IWL_PLCP_QUIET_THRESH __constant_cpu_to_le16(1) /* packets */
4903#define IWL_ACTIVE_QUIET_TIME __constant_cpu_to_le16(5) /* msec */
4904
4905/* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
4906 * Must be set longer than active dwell time.
4907 * For the most reliable scan, set > AP beacon interval (typically 100msec). */
4908#define IWL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
4909#define IWL_PASSIVE_DWELL_TIME_52 (10)
4910#define IWL_PASSIVE_DWELL_BASE (100)
4911#define IWL_CHANNEL_TUNE_TIME 5
4912
8318d78a
JB
4913static inline u16 iwl3945_get_active_dwell_time(struct iwl3945_priv *priv,
4914 enum ieee80211_band band)
b481de9c 4915{
8318d78a 4916 if (band == IEEE80211_BAND_5GHZ)
b481de9c
ZY
4917 return IWL_ACTIVE_DWELL_TIME_52;
4918 else
4919 return IWL_ACTIVE_DWELL_TIME_24;
4920}
4921
8318d78a
JB
4922static u16 iwl3945_get_passive_dwell_time(struct iwl3945_priv *priv,
4923 enum ieee80211_band band)
b481de9c 4924{
8318d78a
JB
4925 u16 active = iwl3945_get_active_dwell_time(priv, band);
4926 u16 passive = (band == IEEE80211_BAND_2GHZ) ?
b481de9c
ZY
4927 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_24 :
4928 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_52;
4929
bb8c093b 4930 if (iwl3945_is_associated(priv)) {
b481de9c
ZY
4931 /* If we're associated, we clamp the maximum passive
4932 * dwell time to be 98% of the beacon interval (minus
4933 * 2 * channel tune time) */
4934 passive = priv->beacon_int;
4935 if ((passive > IWL_PASSIVE_DWELL_BASE) || !passive)
4936 passive = IWL_PASSIVE_DWELL_BASE;
4937 passive = (passive * 98) / 100 - IWL_CHANNEL_TUNE_TIME * 2;
4938 }
4939
4940 if (passive <= active)
4941 passive = active + 1;
4942
4943 return passive;
4944}
4945
8318d78a
JB
4946static int iwl3945_get_channels_for_scan(struct iwl3945_priv *priv,
4947 enum ieee80211_band band,
b481de9c 4948 u8 is_active, u8 direct_mask,
bb8c093b 4949 struct iwl3945_scan_channel *scan_ch)
b481de9c
ZY
4950{
4951 const struct ieee80211_channel *channels = NULL;
8318d78a 4952 const struct ieee80211_supported_band *sband;
bb8c093b 4953 const struct iwl3945_channel_info *ch_info;
b481de9c
ZY
4954 u16 passive_dwell = 0;
4955 u16 active_dwell = 0;
4956 int added, i;
4957
8318d78a
JB
4958 sband = iwl3945_get_band(priv, band);
4959 if (!sband)
b481de9c
ZY
4960 return 0;
4961
8318d78a 4962 channels = sband->channels;
b481de9c 4963
8318d78a
JB
4964 active_dwell = iwl3945_get_active_dwell_time(priv, band);
4965 passive_dwell = iwl3945_get_passive_dwell_time(priv, band);
b481de9c 4966
8318d78a 4967 for (i = 0, added = 0; i < sband->n_channels; i++) {
182e2e66
JB
4968 if (channels[i].flags & IEEE80211_CHAN_DISABLED)
4969 continue;
4970
8318d78a 4971 scan_ch->channel = channels[i].hw_value;
b481de9c 4972
8318d78a 4973 ch_info = iwl3945_get_channel_info(priv, band, scan_ch->channel);
b481de9c
ZY
4974 if (!is_channel_valid(ch_info)) {
4975 IWL_DEBUG_SCAN("Channel %d is INVALID for this SKU.\n",
4976 scan_ch->channel);
4977 continue;
4978 }
4979
4980 if (!is_active || is_channel_passive(ch_info) ||
8318d78a 4981 (channels[i].flags & IEEE80211_CHAN_PASSIVE_SCAN))
b481de9c
ZY
4982 scan_ch->type = 0; /* passive */
4983 else
4984 scan_ch->type = 1; /* active */
4985
4986 if (scan_ch->type & 1)
4987 scan_ch->type |= (direct_mask << 1);
4988
b481de9c
ZY
4989 scan_ch->active_dwell = cpu_to_le16(active_dwell);
4990 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
4991
9fbab516 4992 /* Set txpower levels to defaults */
b481de9c
ZY
4993 scan_ch->tpc.dsp_atten = 110;
4994 /* scan_pwr_info->tpc.dsp_atten; */
4995
4996 /*scan_pwr_info->tpc.tx_gain; */
8318d78a 4997 if (band == IEEE80211_BAND_5GHZ)
b481de9c
ZY
4998 scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
4999 else {
5000 scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
5001 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
9fbab516 5002 * power level:
8a1b0245 5003 * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
b481de9c
ZY
5004 */
5005 }
5006
5007 IWL_DEBUG_SCAN("Scanning %d [%s %d]\n",
5008 scan_ch->channel,
5009 (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
5010 (scan_ch->type & 1) ?
5011 active_dwell : passive_dwell);
5012
5013 scan_ch++;
5014 added++;
5015 }
5016
5017 IWL_DEBUG_SCAN("total channels to scan %d \n", added);
5018 return added;
5019}
5020
bb8c093b 5021static void iwl3945_init_hw_rates(struct iwl3945_priv *priv,
b481de9c
ZY
5022 struct ieee80211_rate *rates)
5023{
5024 int i;
5025
5026 for (i = 0; i < IWL_RATE_COUNT; i++) {
8318d78a
JB
5027 rates[i].bitrate = iwl3945_rates[i].ieee * 5;
5028 rates[i].hw_value = i; /* Rate scaling will work on indexes */
5029 rates[i].hw_value_short = i;
5030 rates[i].flags = 0;
5031 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
b481de9c 5032 /*
8318d78a 5033 * If CCK != 1M then set short preamble rate flag.
b481de9c 5034 */
bb8c093b 5035 rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
8318d78a 5036 0 : IEEE80211_RATE_SHORT_PREAMBLE;
b481de9c 5037 }
b481de9c
ZY
5038 }
5039}
5040
5041/**
bb8c093b 5042 * iwl3945_init_geos - Initialize mac80211's geo/channel info based from eeprom
b481de9c 5043 */
bb8c093b 5044static int iwl3945_init_geos(struct iwl3945_priv *priv)
b481de9c 5045{
bb8c093b 5046 struct iwl3945_channel_info *ch;
8211ef78 5047 struct ieee80211_supported_band *sband;
b481de9c
ZY
5048 struct ieee80211_channel *channels;
5049 struct ieee80211_channel *geo_ch;
5050 struct ieee80211_rate *rates;
5051 int i = 0;
b481de9c 5052
8318d78a
JB
5053 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
5054 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
b481de9c
ZY
5055 IWL_DEBUG_INFO("Geography modes already initialized.\n");
5056 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5057 return 0;
5058 }
5059
b481de9c
ZY
5060 channels = kzalloc(sizeof(struct ieee80211_channel) *
5061 priv->channel_count, GFP_KERNEL);
8318d78a 5062 if (!channels)
b481de9c 5063 return -ENOMEM;
b481de9c 5064
8211ef78 5065 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
b481de9c
ZY
5066 GFP_KERNEL);
5067 if (!rates) {
b481de9c
ZY
5068 kfree(channels);
5069 return -ENOMEM;
5070 }
5071
b481de9c 5072 /* 5.2GHz channels start after the 2.4GHz channels */
8211ef78
TW
5073 sband = &priv->bands[IEEE80211_BAND_5GHZ];
5074 sband->channels = &channels[ARRAY_SIZE(iwl3945_eeprom_band_1)];
5075 /* just OFDM */
5076 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
5077 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
5078
5079 sband = &priv->bands[IEEE80211_BAND_2GHZ];
5080 sband->channels = channels;
5081 /* OFDM & CCK */
5082 sband->bitrates = rates;
5083 sband->n_bitrates = IWL_RATE_COUNT;
b481de9c
ZY
5084
5085 priv->ieee_channels = channels;
5086 priv->ieee_rates = rates;
5087
bb8c093b 5088 iwl3945_init_hw_rates(priv, rates);
b481de9c 5089
8211ef78 5090 for (i = 0; i < priv->channel_count; i++) {
b481de9c
ZY
5091 ch = &priv->channel_info[i];
5092
8211ef78
TW
5093 /* FIXME: might be removed if scan is OK*/
5094 if (!is_channel_valid(ch))
b481de9c 5095 continue;
b481de9c
ZY
5096
5097 if (is_channel_a_band(ch))
8211ef78 5098 sband = &priv->bands[IEEE80211_BAND_5GHZ];
8318d78a 5099 else
8211ef78 5100 sband = &priv->bands[IEEE80211_BAND_2GHZ];
b481de9c 5101
8211ef78
TW
5102 geo_ch = &sband->channels[sband->n_channels++];
5103
5104 geo_ch->center_freq = ieee80211_channel_to_frequency(ch->channel);
8318d78a
JB
5105 geo_ch->max_power = ch->max_power_avg;
5106 geo_ch->max_antenna_gain = 0xff;
7b72304d 5107 geo_ch->hw_value = ch->channel;
b481de9c
ZY
5108
5109 if (is_channel_valid(ch)) {
8318d78a
JB
5110 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
5111 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
b481de9c 5112
8318d78a
JB
5113 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
5114 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
b481de9c
ZY
5115
5116 if (ch->flags & EEPROM_CHANNEL_RADAR)
8318d78a 5117 geo_ch->flags |= IEEE80211_CHAN_RADAR;
b481de9c
ZY
5118
5119 if (ch->max_power_avg > priv->max_channel_txpower_limit)
5120 priv->max_channel_txpower_limit =
5121 ch->max_power_avg;
8211ef78 5122 } else {
8318d78a 5123 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
8211ef78
TW
5124 }
5125
5126 /* Save flags for reg domain usage */
5127 geo_ch->orig_flags = geo_ch->flags;
5128
5129 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
5130 ch->channel, geo_ch->center_freq,
5131 is_channel_a_band(ch) ? "5.2" : "2.4",
5132 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
5133 "restricted" : "valid",
5134 geo_ch->flags);
b481de9c
ZY
5135 }
5136
82b9a121
TW
5137 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
5138 priv->cfg->sku & IWL_SKU_A) {
b481de9c
ZY
5139 printk(KERN_INFO DRV_NAME
5140 ": Incorrectly detected BG card as ABG. Please send "
5141 "your PCI ID 0x%04X:0x%04X to maintainer.\n",
5142 priv->pci_dev->device, priv->pci_dev->subsystem_device);
82b9a121 5143 priv->cfg->sku &= ~IWL_SKU_A;
b481de9c
ZY
5144 }
5145
5146 printk(KERN_INFO DRV_NAME
5147 ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
8318d78a
JB
5148 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
5149 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
b481de9c 5150
e0e0a67e
JL
5151 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
5152 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
5153 &priv->bands[IEEE80211_BAND_2GHZ];
5154 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
5155 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
5156 &priv->bands[IEEE80211_BAND_5GHZ];
b481de9c 5157
b481de9c
ZY
5158 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5159
5160 return 0;
5161}
5162
849e0dce
RC
5163/*
5164 * iwl3945_free_geos - undo allocations in iwl3945_init_geos
5165 */
5166static void iwl3945_free_geos(struct iwl3945_priv *priv)
5167{
849e0dce
RC
5168 kfree(priv->ieee_channels);
5169 kfree(priv->ieee_rates);
5170 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
5171}
5172
b481de9c
ZY
5173/******************************************************************************
5174 *
5175 * uCode download functions
5176 *
5177 ******************************************************************************/
5178
bb8c093b 5179static void iwl3945_dealloc_ucode_pci(struct iwl3945_priv *priv)
b481de9c 5180{
98c92211
TW
5181 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
5182 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
5183 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
5184 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
5185 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
5186 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
b481de9c
ZY
5187}
5188
5189/**
bb8c093b 5190 * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
b481de9c
ZY
5191 * looking at all data.
5192 */
bb8c093b 5193static int iwl3945_verify_inst_full(struct iwl3945_priv *priv, __le32 * image, u32 len)
b481de9c
ZY
5194{
5195 u32 val;
5196 u32 save_len = len;
5197 int rc = 0;
5198 u32 errcnt;
5199
5200 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5201
bb8c093b 5202 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
5203 if (rc)
5204 return rc;
5205
bb8c093b 5206 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
b481de9c
ZY
5207
5208 errcnt = 0;
5209 for (; len > 0; len -= sizeof(u32), image++) {
5210 /* read data comes through single port, auto-incr addr */
5211 /* NOTE: Use the debugless read so we don't flood kernel log
5212 * if IWL_DL_IO is set */
bb8c093b 5213 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
b481de9c
ZY
5214 if (val != le32_to_cpu(*image)) {
5215 IWL_ERROR("uCode INST section is invalid at "
5216 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5217 save_len - len, val, le32_to_cpu(*image));
5218 rc = -EIO;
5219 errcnt++;
5220 if (errcnt >= 20)
5221 break;
5222 }
5223 }
5224
bb8c093b 5225 iwl3945_release_nic_access(priv);
b481de9c
ZY
5226
5227 if (!errcnt)
bc434dd2 5228 IWL_DEBUG_INFO("ucode image in INSTRUCTION memory is good\n");
b481de9c
ZY
5229
5230 return rc;
5231}
5232
5233
5234/**
bb8c093b 5235 * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
b481de9c
ZY
5236 * using sample data 100 bytes apart. If these sample points are good,
5237 * it's a pretty good bet that everything between them is good, too.
5238 */
bb8c093b 5239static int iwl3945_verify_inst_sparse(struct iwl3945_priv *priv, __le32 *image, u32 len)
b481de9c
ZY
5240{
5241 u32 val;
5242 int rc = 0;
5243 u32 errcnt = 0;
5244 u32 i;
5245
5246 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5247
bb8c093b 5248 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
5249 if (rc)
5250 return rc;
5251
5252 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
5253 /* read data comes through single port, auto-incr addr */
5254 /* NOTE: Use the debugless read so we don't flood kernel log
5255 * if IWL_DL_IO is set */
bb8c093b 5256 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR,
b481de9c 5257 i + RTC_INST_LOWER_BOUND);
bb8c093b 5258 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
b481de9c
ZY
5259 if (val != le32_to_cpu(*image)) {
5260#if 0 /* Enable this if you want to see details */
5261 IWL_ERROR("uCode INST section is invalid at "
5262 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5263 i, val, *image);
5264#endif
5265 rc = -EIO;
5266 errcnt++;
5267 if (errcnt >= 3)
5268 break;
5269 }
5270 }
5271
bb8c093b 5272 iwl3945_release_nic_access(priv);
b481de9c
ZY
5273
5274 return rc;
5275}
5276
5277
5278/**
bb8c093b 5279 * iwl3945_verify_ucode - determine which instruction image is in SRAM,
b481de9c
ZY
5280 * and verify its contents
5281 */
bb8c093b 5282static int iwl3945_verify_ucode(struct iwl3945_priv *priv)
b481de9c
ZY
5283{
5284 __le32 *image;
5285 u32 len;
5286 int rc = 0;
5287
5288 /* Try bootstrap */
5289 image = (__le32 *)priv->ucode_boot.v_addr;
5290 len = priv->ucode_boot.len;
bb8c093b 5291 rc = iwl3945_verify_inst_sparse(priv, image, len);
b481de9c
ZY
5292 if (rc == 0) {
5293 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
5294 return 0;
5295 }
5296
5297 /* Try initialize */
5298 image = (__le32 *)priv->ucode_init.v_addr;
5299 len = priv->ucode_init.len;
bb8c093b 5300 rc = iwl3945_verify_inst_sparse(priv, image, len);
b481de9c
ZY
5301 if (rc == 0) {
5302 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
5303 return 0;
5304 }
5305
5306 /* Try runtime/protocol */
5307 image = (__le32 *)priv->ucode_code.v_addr;
5308 len = priv->ucode_code.len;
bb8c093b 5309 rc = iwl3945_verify_inst_sparse(priv, image, len);
b481de9c
ZY
5310 if (rc == 0) {
5311 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
5312 return 0;
5313 }
5314
5315 IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
5316
9fbab516
BC
5317 /* Since nothing seems to match, show first several data entries in
5318 * instruction SRAM, so maybe visual inspection will give a clue.
5319 * Selection of bootstrap image (vs. other images) is arbitrary. */
b481de9c
ZY
5320 image = (__le32 *)priv->ucode_boot.v_addr;
5321 len = priv->ucode_boot.len;
bb8c093b 5322 rc = iwl3945_verify_inst_full(priv, image, len);
b481de9c
ZY
5323
5324 return rc;
5325}
5326
5327
5328/* check contents of special bootstrap uCode SRAM */
bb8c093b 5329static int iwl3945_verify_bsm(struct iwl3945_priv *priv)
b481de9c
ZY
5330{
5331 __le32 *image = priv->ucode_boot.v_addr;
5332 u32 len = priv->ucode_boot.len;
5333 u32 reg;
5334 u32 val;
5335
5336 IWL_DEBUG_INFO("Begin verify bsm\n");
5337
5338 /* verify BSM SRAM contents */
bb8c093b 5339 val = iwl3945_read_prph(priv, BSM_WR_DWCOUNT_REG);
b481de9c
ZY
5340 for (reg = BSM_SRAM_LOWER_BOUND;
5341 reg < BSM_SRAM_LOWER_BOUND + len;
5342 reg += sizeof(u32), image ++) {
bb8c093b 5343 val = iwl3945_read_prph(priv, reg);
b481de9c
ZY
5344 if (val != le32_to_cpu(*image)) {
5345 IWL_ERROR("BSM uCode verification failed at "
5346 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
5347 BSM_SRAM_LOWER_BOUND,
5348 reg - BSM_SRAM_LOWER_BOUND, len,
5349 val, le32_to_cpu(*image));
5350 return -EIO;
5351 }
5352 }
5353
5354 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
5355
5356 return 0;
5357}
5358
5359/**
bb8c093b 5360 * iwl3945_load_bsm - Load bootstrap instructions
b481de9c
ZY
5361 *
5362 * BSM operation:
5363 *
5364 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
5365 * in special SRAM that does not power down during RFKILL. When powering back
5366 * up after power-saving sleeps (or during initial uCode load), the BSM loads
5367 * the bootstrap program into the on-board processor, and starts it.
5368 *
5369 * The bootstrap program loads (via DMA) instructions and data for a new
5370 * program from host DRAM locations indicated by the host driver in the
5371 * BSM_DRAM_* registers. Once the new program is loaded, it starts
5372 * automatically.
5373 *
5374 * When initializing the NIC, the host driver points the BSM to the
5375 * "initialize" uCode image. This uCode sets up some internal data, then
5376 * notifies host via "initialize alive" that it is complete.
5377 *
5378 * The host then replaces the BSM_DRAM_* pointer values to point to the
5379 * normal runtime uCode instructions and a backup uCode data cache buffer
5380 * (filled initially with starting data values for the on-board processor),
5381 * then triggers the "initialize" uCode to load and launch the runtime uCode,
5382 * which begins normal operation.
5383 *
5384 * When doing a power-save shutdown, runtime uCode saves data SRAM into
5385 * the backup data cache in DRAM before SRAM is powered down.
5386 *
5387 * When powering back up, the BSM loads the bootstrap program. This reloads
5388 * the runtime uCode instructions and the backup data cache into SRAM,
5389 * and re-launches the runtime uCode from where it left off.
5390 */
bb8c093b 5391static int iwl3945_load_bsm(struct iwl3945_priv *priv)
b481de9c
ZY
5392{
5393 __le32 *image = priv->ucode_boot.v_addr;
5394 u32 len = priv->ucode_boot.len;
5395 dma_addr_t pinst;
5396 dma_addr_t pdata;
5397 u32 inst_len;
5398 u32 data_len;
5399 int rc;
5400 int i;
5401 u32 done;
5402 u32 reg_offset;
5403
5404 IWL_DEBUG_INFO("Begin load bsm\n");
5405
5406 /* make sure bootstrap program is no larger than BSM's SRAM size */
5407 if (len > IWL_MAX_BSM_SIZE)
5408 return -EINVAL;
5409
5410 /* Tell bootstrap uCode where to find the "Initialize" uCode
9fbab516 5411 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
bb8c093b 5412 * NOTE: iwl3945_initialize_alive_start() will replace these values,
b481de9c
ZY
5413 * after the "initialize" uCode has run, to point to
5414 * runtime/protocol instructions and backup data cache. */
5415 pinst = priv->ucode_init.p_addr;
5416 pdata = priv->ucode_init_data.p_addr;
5417 inst_len = priv->ucode_init.len;
5418 data_len = priv->ucode_init_data.len;
5419
bb8c093b 5420 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
5421 if (rc)
5422 return rc;
5423
bb8c093b
CH
5424 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5425 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5426 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
5427 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
b481de9c
ZY
5428
5429 /* Fill BSM memory with bootstrap instructions */
5430 for (reg_offset = BSM_SRAM_LOWER_BOUND;
5431 reg_offset < BSM_SRAM_LOWER_BOUND + len;
5432 reg_offset += sizeof(u32), image++)
bb8c093b 5433 _iwl3945_write_prph(priv, reg_offset,
b481de9c
ZY
5434 le32_to_cpu(*image));
5435
bb8c093b 5436 rc = iwl3945_verify_bsm(priv);
b481de9c 5437 if (rc) {
bb8c093b 5438 iwl3945_release_nic_access(priv);
b481de9c
ZY
5439 return rc;
5440 }
5441
5442 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
bb8c093b
CH
5443 iwl3945_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
5444 iwl3945_write_prph(priv, BSM_WR_MEM_DST_REG,
b481de9c 5445 RTC_INST_LOWER_BOUND);
bb8c093b 5446 iwl3945_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
b481de9c
ZY
5447
5448 /* Load bootstrap code into instruction SRAM now,
5449 * to prepare to load "initialize" uCode */
bb8c093b 5450 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
b481de9c
ZY
5451 BSM_WR_CTRL_REG_BIT_START);
5452
5453 /* Wait for load of bootstrap uCode to finish */
5454 for (i = 0; i < 100; i++) {
bb8c093b 5455 done = iwl3945_read_prph(priv, BSM_WR_CTRL_REG);
b481de9c
ZY
5456 if (!(done & BSM_WR_CTRL_REG_BIT_START))
5457 break;
5458 udelay(10);
5459 }
5460 if (i < 100)
5461 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
5462 else {
5463 IWL_ERROR("BSM write did not complete!\n");
5464 return -EIO;
5465 }
5466
5467 /* Enable future boot loads whenever power management unit triggers it
5468 * (e.g. when powering back up after power-save shutdown) */
bb8c093b 5469 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
b481de9c
ZY
5470 BSM_WR_CTRL_REG_BIT_START_EN);
5471
bb8c093b 5472 iwl3945_release_nic_access(priv);
b481de9c
ZY
5473
5474 return 0;
5475}
5476
bb8c093b 5477static void iwl3945_nic_start(struct iwl3945_priv *priv)
b481de9c
ZY
5478{
5479 /* Remove all resets to allow NIC to operate */
bb8c093b 5480 iwl3945_write32(priv, CSR_RESET, 0);
b481de9c
ZY
5481}
5482
5483/**
bb8c093b 5484 * iwl3945_read_ucode - Read uCode images from disk file.
b481de9c
ZY
5485 *
5486 * Copy into buffers for card to fetch via bus-mastering
5487 */
bb8c093b 5488static int iwl3945_read_ucode(struct iwl3945_priv *priv)
b481de9c 5489{
bb8c093b 5490 struct iwl3945_ucode *ucode;
90e759d1 5491 int ret = 0;
b481de9c
ZY
5492 const struct firmware *ucode_raw;
5493 /* firmware file name contains uCode/driver compatibility version */
4bf775cd 5494 const char *name = priv->cfg->fw_name;
b481de9c
ZY
5495 u8 *src;
5496 size_t len;
5497 u32 ver, inst_size, data_size, init_size, init_data_size, boot_size;
5498
5499 /* Ask kernel firmware_class module to get the boot firmware off disk.
5500 * request_firmware() is synchronous, file is in memory on return. */
90e759d1
TW
5501 ret = request_firmware(&ucode_raw, name, &priv->pci_dev->dev);
5502 if (ret < 0) {
5503 IWL_ERROR("%s firmware file req failed: Reason %d\n",
5504 name, ret);
b481de9c
ZY
5505 goto error;
5506 }
5507
5508 IWL_DEBUG_INFO("Got firmware '%s' file (%zd bytes) from disk\n",
5509 name, ucode_raw->size);
5510
5511 /* Make sure that we got at least our header! */
5512 if (ucode_raw->size < sizeof(*ucode)) {
5513 IWL_ERROR("File size way too small!\n");
90e759d1 5514 ret = -EINVAL;
b481de9c
ZY
5515 goto err_release;
5516 }
5517
5518 /* Data from ucode file: header followed by uCode images */
5519 ucode = (void *)ucode_raw->data;
5520
5521 ver = le32_to_cpu(ucode->ver);
5522 inst_size = le32_to_cpu(ucode->inst_size);
5523 data_size = le32_to_cpu(ucode->data_size);
5524 init_size = le32_to_cpu(ucode->init_size);
5525 init_data_size = le32_to_cpu(ucode->init_data_size);
5526 boot_size = le32_to_cpu(ucode->boot_size);
5527
5528 IWL_DEBUG_INFO("f/w package hdr ucode version = 0x%x\n", ver);
bc434dd2
IS
5529 IWL_DEBUG_INFO("f/w package hdr runtime inst size = %u\n", inst_size);
5530 IWL_DEBUG_INFO("f/w package hdr runtime data size = %u\n", data_size);
5531 IWL_DEBUG_INFO("f/w package hdr init inst size = %u\n", init_size);
5532 IWL_DEBUG_INFO("f/w package hdr init data size = %u\n", init_data_size);
5533 IWL_DEBUG_INFO("f/w package hdr boot inst size = %u\n", boot_size);
b481de9c
ZY
5534
5535 /* Verify size of file vs. image size info in file's header */
5536 if (ucode_raw->size < sizeof(*ucode) +
5537 inst_size + data_size + init_size +
5538 init_data_size + boot_size) {
5539
5540 IWL_DEBUG_INFO("uCode file size %d too small\n",
5541 (int)ucode_raw->size);
90e759d1 5542 ret = -EINVAL;
b481de9c
ZY
5543 goto err_release;
5544 }
5545
5546 /* Verify that uCode images will fit in card's SRAM */
5547 if (inst_size > IWL_MAX_INST_SIZE) {
90e759d1
TW
5548 IWL_DEBUG_INFO("uCode instr len %d too large to fit in\n",
5549 inst_size);
5550 ret = -EINVAL;
b481de9c
ZY
5551 goto err_release;
5552 }
5553
5554 if (data_size > IWL_MAX_DATA_SIZE) {
90e759d1
TW
5555 IWL_DEBUG_INFO("uCode data len %d too large to fit in\n",
5556 data_size);
5557 ret = -EINVAL;
b481de9c
ZY
5558 goto err_release;
5559 }
5560 if (init_size > IWL_MAX_INST_SIZE) {
90e759d1
TW
5561 IWL_DEBUG_INFO("uCode init instr len %d too large to fit in\n",
5562 init_size);
5563 ret = -EINVAL;
b481de9c
ZY
5564 goto err_release;
5565 }
5566 if (init_data_size > IWL_MAX_DATA_SIZE) {
90e759d1
TW
5567 IWL_DEBUG_INFO("uCode init data len %d too large to fit in\n",
5568 init_data_size);
5569 ret = -EINVAL;
b481de9c
ZY
5570 goto err_release;
5571 }
5572 if (boot_size > IWL_MAX_BSM_SIZE) {
90e759d1
TW
5573 IWL_DEBUG_INFO("uCode boot instr len %d too large to fit in\n",
5574 boot_size);
5575 ret = -EINVAL;
b481de9c
ZY
5576 goto err_release;
5577 }
5578
5579 /* Allocate ucode buffers for card's bus-master loading ... */
5580
5581 /* Runtime instructions and 2 copies of data:
5582 * 1) unmodified from disk
5583 * 2) backup cache for save/restore during power-downs */
5584 priv->ucode_code.len = inst_size;
98c92211 5585 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
b481de9c
ZY
5586
5587 priv->ucode_data.len = data_size;
98c92211 5588 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
b481de9c
ZY
5589
5590 priv->ucode_data_backup.len = data_size;
98c92211 5591 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
b481de9c 5592
90e759d1
TW
5593 if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
5594 !priv->ucode_data_backup.v_addr)
5595 goto err_pci_alloc;
b481de9c
ZY
5596
5597 /* Initialization instructions and data */
90e759d1
TW
5598 if (init_size && init_data_size) {
5599 priv->ucode_init.len = init_size;
98c92211 5600 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
90e759d1
TW
5601
5602 priv->ucode_init_data.len = init_data_size;
98c92211 5603 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
90e759d1
TW
5604
5605 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
5606 goto err_pci_alloc;
5607 }
b481de9c
ZY
5608
5609 /* Bootstrap (instructions only, no data) */
90e759d1
TW
5610 if (boot_size) {
5611 priv->ucode_boot.len = boot_size;
98c92211 5612 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
b481de9c 5613
90e759d1
TW
5614 if (!priv->ucode_boot.v_addr)
5615 goto err_pci_alloc;
5616 }
b481de9c
ZY
5617
5618 /* Copy images into buffers for card's bus-master reads ... */
5619
5620 /* Runtime instructions (first block of data in file) */
5621 src = &ucode->data[0];
5622 len = priv->ucode_code.len;
90e759d1 5623 IWL_DEBUG_INFO("Copying (but not loading) uCode instr len %Zd\n", len);
b481de9c
ZY
5624 memcpy(priv->ucode_code.v_addr, src, len);
5625 IWL_DEBUG_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
5626 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
5627
5628 /* Runtime data (2nd block)
bb8c093b 5629 * NOTE: Copy into backup buffer will be done in iwl3945_up() */
b481de9c
ZY
5630 src = &ucode->data[inst_size];
5631 len = priv->ucode_data.len;
90e759d1 5632 IWL_DEBUG_INFO("Copying (but not loading) uCode data len %Zd\n", len);
b481de9c
ZY
5633 memcpy(priv->ucode_data.v_addr, src, len);
5634 memcpy(priv->ucode_data_backup.v_addr, src, len);
5635
5636 /* Initialization instructions (3rd block) */
5637 if (init_size) {
5638 src = &ucode->data[inst_size + data_size];
5639 len = priv->ucode_init.len;
90e759d1
TW
5640 IWL_DEBUG_INFO("Copying (but not loading) init instr len %Zd\n",
5641 len);
b481de9c
ZY
5642 memcpy(priv->ucode_init.v_addr, src, len);
5643 }
5644
5645 /* Initialization data (4th block) */
5646 if (init_data_size) {
5647 src = &ucode->data[inst_size + data_size + init_size];
5648 len = priv->ucode_init_data.len;
5649 IWL_DEBUG_INFO("Copying (but not loading) init data len %d\n",
5650 (int)len);
5651 memcpy(priv->ucode_init_data.v_addr, src, len);
5652 }
5653
5654 /* Bootstrap instructions (5th block) */
5655 src = &ucode->data[inst_size + data_size + init_size + init_data_size];
5656 len = priv->ucode_boot.len;
5657 IWL_DEBUG_INFO("Copying (but not loading) boot instr len %d\n",
5658 (int)len);
5659 memcpy(priv->ucode_boot.v_addr, src, len);
5660
5661 /* We have our copies now, allow OS release its copies */
5662 release_firmware(ucode_raw);
5663 return 0;
5664
5665 err_pci_alloc:
5666 IWL_ERROR("failed to allocate pci memory\n");
90e759d1 5667 ret = -ENOMEM;
bb8c093b 5668 iwl3945_dealloc_ucode_pci(priv);
b481de9c
ZY
5669
5670 err_release:
5671 release_firmware(ucode_raw);
5672
5673 error:
90e759d1 5674 return ret;
b481de9c
ZY
5675}
5676
5677
5678/**
bb8c093b 5679 * iwl3945_set_ucode_ptrs - Set uCode address location
b481de9c
ZY
5680 *
5681 * Tell initialization uCode where to find runtime uCode.
5682 *
5683 * BSM registers initially contain pointers to initialization uCode.
5684 * We need to replace them to load runtime uCode inst and data,
5685 * and to save runtime data when powering down.
5686 */
bb8c093b 5687static int iwl3945_set_ucode_ptrs(struct iwl3945_priv *priv)
b481de9c
ZY
5688{
5689 dma_addr_t pinst;
5690 dma_addr_t pdata;
5691 int rc = 0;
5692 unsigned long flags;
5693
5694 /* bits 31:0 for 3945 */
5695 pinst = priv->ucode_code.p_addr;
5696 pdata = priv->ucode_data_backup.p_addr;
5697
5698 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 5699 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
5700 if (rc) {
5701 spin_unlock_irqrestore(&priv->lock, flags);
5702 return rc;
5703 }
5704
5705 /* Tell bootstrap uCode where to find image to load */
bb8c093b
CH
5706 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5707 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5708 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
b481de9c
ZY
5709 priv->ucode_data.len);
5710
5711 /* Inst bytecount must be last to set up, bit 31 signals uCode
5712 * that all new ptr/size info is in place */
bb8c093b 5713 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
b481de9c
ZY
5714 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
5715
bb8c093b 5716 iwl3945_release_nic_access(priv);
b481de9c
ZY
5717
5718 spin_unlock_irqrestore(&priv->lock, flags);
5719
5720 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
5721
5722 return rc;
5723}
5724
5725/**
bb8c093b 5726 * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
b481de9c
ZY
5727 *
5728 * Called after REPLY_ALIVE notification received from "initialize" uCode.
5729 *
b481de9c 5730 * Tell "initialize" uCode to go ahead and load the runtime uCode.
9fbab516 5731 */
bb8c093b 5732static void iwl3945_init_alive_start(struct iwl3945_priv *priv)
b481de9c
ZY
5733{
5734 /* Check alive response for "valid" sign from uCode */
5735 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
5736 /* We had an error bringing up the hardware, so take it
5737 * all the way back down so we can try again */
5738 IWL_DEBUG_INFO("Initialize Alive failed.\n");
5739 goto restart;
5740 }
5741
5742 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
5743 * This is a paranoid check, because we would not have gotten the
5744 * "initialize" alive if code weren't properly loaded. */
bb8c093b 5745 if (iwl3945_verify_ucode(priv)) {
b481de9c
ZY
5746 /* Runtime instruction load was bad;
5747 * take it all the way back down so we can try again */
5748 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
5749 goto restart;
5750 }
5751
5752 /* Send pointers to protocol/runtime uCode image ... init code will
5753 * load and launch runtime uCode, which will send us another "Alive"
5754 * notification. */
5755 IWL_DEBUG_INFO("Initialization Alive received.\n");
bb8c093b 5756 if (iwl3945_set_ucode_ptrs(priv)) {
b481de9c
ZY
5757 /* Runtime instruction load won't happen;
5758 * take it all the way back down so we can try again */
5759 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
5760 goto restart;
5761 }
5762 return;
5763
5764 restart:
5765 queue_work(priv->workqueue, &priv->restart);
5766}
5767
5768
5769/**
bb8c093b 5770 * iwl3945_alive_start - called after REPLY_ALIVE notification received
b481de9c 5771 * from protocol/runtime uCode (initialization uCode's
bb8c093b 5772 * Alive gets handled by iwl3945_init_alive_start()).
b481de9c 5773 */
bb8c093b 5774static void iwl3945_alive_start(struct iwl3945_priv *priv)
b481de9c
ZY
5775{
5776 int rc = 0;
5777 int thermal_spin = 0;
5778 u32 rfkill;
5779
5780 IWL_DEBUG_INFO("Runtime Alive received.\n");
5781
5782 if (priv->card_alive.is_valid != UCODE_VALID_OK) {
5783 /* We had an error bringing up the hardware, so take it
5784 * all the way back down so we can try again */
5785 IWL_DEBUG_INFO("Alive failed.\n");
5786 goto restart;
5787 }
5788
5789 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
5790 * This is a paranoid check, because we would not have gotten the
5791 * "runtime" alive if code weren't properly loaded. */
bb8c093b 5792 if (iwl3945_verify_ucode(priv)) {
b481de9c
ZY
5793 /* Runtime instruction load was bad;
5794 * take it all the way back down so we can try again */
5795 IWL_DEBUG_INFO("Bad runtime uCode load.\n");
5796 goto restart;
5797 }
5798
bb8c093b 5799 iwl3945_clear_stations_table(priv);
b481de9c 5800
bb8c093b 5801 rc = iwl3945_grab_nic_access(priv);
b481de9c
ZY
5802 if (rc) {
5803 IWL_WARNING("Can not read rfkill status from adapter\n");
5804 return;
5805 }
5806
bb8c093b 5807 rfkill = iwl3945_read_prph(priv, APMG_RFKILL_REG);
b481de9c 5808 IWL_DEBUG_INFO("RFKILL status: 0x%x\n", rfkill);
bb8c093b 5809 iwl3945_release_nic_access(priv);
b481de9c
ZY
5810
5811 if (rfkill & 0x1) {
5812 clear_bit(STATUS_RF_KILL_HW, &priv->status);
5813 /* if rfkill is not on, then wait for thermal
5814 * sensor in adapter to kick in */
bb8c093b 5815 while (iwl3945_hw_get_temperature(priv) == 0) {
b481de9c
ZY
5816 thermal_spin++;
5817 udelay(10);
5818 }
5819
5820 if (thermal_spin)
5821 IWL_DEBUG_INFO("Thermal calibration took %dus\n",
5822 thermal_spin * 10);
5823 } else
5824 set_bit(STATUS_RF_KILL_HW, &priv->status);
5825
9fbab516 5826 /* After the ALIVE response, we can send commands to 3945 uCode */
b481de9c
ZY
5827 set_bit(STATUS_ALIVE, &priv->status);
5828
5829 /* Clear out the uCode error bit if it is set */
5830 clear_bit(STATUS_FW_ERROR, &priv->status);
5831
bb8c093b 5832 if (iwl3945_is_rfkill(priv))
b481de9c
ZY
5833 return;
5834
5a66926a 5835 ieee80211_start_queues(priv->hw);
b481de9c
ZY
5836
5837 priv->active_rate = priv->rates_mask;
5838 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
5839
bb8c093b 5840 iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(priv->power_mode));
b481de9c 5841
bb8c093b
CH
5842 if (iwl3945_is_associated(priv)) {
5843 struct iwl3945_rxon_cmd *active_rxon =
5844 (struct iwl3945_rxon_cmd *)(&priv->active_rxon);
b481de9c
ZY
5845
5846 memcpy(&priv->staging_rxon, &priv->active_rxon,
5847 sizeof(priv->staging_rxon));
5848 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5849 } else {
5850 /* Initialize our rx_config data */
bb8c093b 5851 iwl3945_connection_init_rx_config(priv);
b481de9c
ZY
5852 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
5853 }
5854
9fbab516 5855 /* Configure Bluetooth device coexistence support */
bb8c093b 5856 iwl3945_send_bt_config(priv);
b481de9c
ZY
5857
5858 /* Configure the adapter for unassociated operation */
bb8c093b 5859 iwl3945_commit_rxon(priv);
b481de9c
ZY
5860
5861 /* At this point, the NIC is initialized and operational */
5862 priv->notif_missed_beacons = 0;
b481de9c
ZY
5863
5864 iwl3945_reg_txpower_periodic(priv);
5865
fe00b5a5
RC
5866 iwl3945_led_register(priv);
5867
b481de9c 5868 IWL_DEBUG_INFO("ALIVE processing complete.\n");
a9f46786 5869 set_bit(STATUS_READY, &priv->status);
5a66926a 5870 wake_up_interruptible(&priv->wait_command_queue);
b481de9c
ZY
5871
5872 if (priv->error_recovering)
bb8c093b 5873 iwl3945_error_recovery(priv);
b481de9c 5874
84363e6e 5875 ieee80211_notify_mac(priv->hw, IEEE80211_NOTIFY_RE_ASSOC);
b481de9c
ZY
5876 return;
5877
5878 restart:
5879 queue_work(priv->workqueue, &priv->restart);
5880}
5881
bb8c093b 5882static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv);
b481de9c 5883
bb8c093b 5884static void __iwl3945_down(struct iwl3945_priv *priv)
b481de9c
ZY
5885{
5886 unsigned long flags;
5887 int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
5888 struct ieee80211_conf *conf = NULL;
5889
5890 IWL_DEBUG_INFO(DRV_NAME " is going down\n");
5891
5892 conf = ieee80211_get_hw_conf(priv->hw);
5893
5894 if (!exit_pending)
5895 set_bit(STATUS_EXIT_PENDING, &priv->status);
5896
ab53d8af 5897 iwl3945_led_unregister(priv);
bb8c093b 5898 iwl3945_clear_stations_table(priv);
b481de9c
ZY
5899
5900 /* Unblock any waiting calls */
5901 wake_up_interruptible_all(&priv->wait_command_queue);
5902
b481de9c
ZY
5903 /* Wipe out the EXIT_PENDING status bit if we are not actually
5904 * exiting the module */
5905 if (!exit_pending)
5906 clear_bit(STATUS_EXIT_PENDING, &priv->status);
5907
5908 /* stop and reset the on-board processor */
bb8c093b 5909 iwl3945_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
b481de9c
ZY
5910
5911 /* tell the device to stop sending interrupts */
0359facc 5912 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 5913 iwl3945_disable_interrupts(priv);
0359facc
MA
5914 spin_unlock_irqrestore(&priv->lock, flags);
5915 iwl_synchronize_irq(priv);
b481de9c
ZY
5916
5917 if (priv->mac80211_registered)
5918 ieee80211_stop_queues(priv->hw);
5919
bb8c093b 5920 /* If we have not previously called iwl3945_init() then
b481de9c 5921 * clear all bits but the RF Kill and SUSPEND bits and return */
bb8c093b 5922 if (!iwl3945_is_init(priv)) {
b481de9c
ZY
5923 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5924 STATUS_RF_KILL_HW |
5925 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5926 STATUS_RF_KILL_SW |
9788864e
RC
5927 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5928 STATUS_GEO_CONFIGURED |
b481de9c
ZY
5929 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
5930 STATUS_IN_SUSPEND;
5931 goto exit;
5932 }
5933
5934 /* ...otherwise clear out all the status bits but the RF Kill and
5935 * SUSPEND bits and continue taking the NIC down. */
5936 priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5937 STATUS_RF_KILL_HW |
5938 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5939 STATUS_RF_KILL_SW |
9788864e
RC
5940 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5941 STATUS_GEO_CONFIGURED |
b481de9c
ZY
5942 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
5943 STATUS_IN_SUSPEND |
5944 test_bit(STATUS_FW_ERROR, &priv->status) <<
5945 STATUS_FW_ERROR;
5946
5947 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 5948 iwl3945_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
b481de9c
ZY
5949 spin_unlock_irqrestore(&priv->lock, flags);
5950
bb8c093b
CH
5951 iwl3945_hw_txq_ctx_stop(priv);
5952 iwl3945_hw_rxq_stop(priv);
b481de9c
ZY
5953
5954 spin_lock_irqsave(&priv->lock, flags);
bb8c093b
CH
5955 if (!iwl3945_grab_nic_access(priv)) {
5956 iwl3945_write_prph(priv, APMG_CLK_DIS_REG,
b481de9c 5957 APMG_CLK_VAL_DMA_CLK_RQT);
bb8c093b 5958 iwl3945_release_nic_access(priv);
b481de9c
ZY
5959 }
5960 spin_unlock_irqrestore(&priv->lock, flags);
5961
5962 udelay(5);
5963
bb8c093b
CH
5964 iwl3945_hw_nic_stop_master(priv);
5965 iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
5966 iwl3945_hw_nic_reset(priv);
b481de9c
ZY
5967
5968 exit:
bb8c093b 5969 memset(&priv->card_alive, 0, sizeof(struct iwl3945_alive_resp));
b481de9c
ZY
5970
5971 if (priv->ibss_beacon)
5972 dev_kfree_skb(priv->ibss_beacon);
5973 priv->ibss_beacon = NULL;
5974
5975 /* clear out any free frames */
bb8c093b 5976 iwl3945_clear_free_frames(priv);
b481de9c
ZY
5977}
5978
bb8c093b 5979static void iwl3945_down(struct iwl3945_priv *priv)
b481de9c
ZY
5980{
5981 mutex_lock(&priv->mutex);
bb8c093b 5982 __iwl3945_down(priv);
b481de9c 5983 mutex_unlock(&priv->mutex);
b24d22b1 5984
bb8c093b 5985 iwl3945_cancel_deferred_work(priv);
b481de9c
ZY
5986}
5987
5988#define MAX_HW_RESTARTS 5
5989
bb8c093b 5990static int __iwl3945_up(struct iwl3945_priv *priv)
b481de9c
ZY
5991{
5992 int rc, i;
5993
5994 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
5995 IWL_WARNING("Exit pending; will not bring the NIC up\n");
5996 return -EIO;
5997 }
5998
5999 if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
6000 IWL_WARNING("Radio disabled by SW RF kill (module "
6001 "parameter)\n");
e655b9f0
ZY
6002 return -ENODEV;
6003 }
6004
e903fbd4
RC
6005 if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
6006 IWL_ERROR("ucode not available for device bringup\n");
6007 return -EIO;
6008 }
6009
e655b9f0
ZY
6010 /* If platform's RF_KILL switch is NOT set to KILL */
6011 if (iwl3945_read32(priv, CSR_GP_CNTRL) &
6012 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
6013 clear_bit(STATUS_RF_KILL_HW, &priv->status);
6014 else {
6015 set_bit(STATUS_RF_KILL_HW, &priv->status);
6016 if (!test_bit(STATUS_IN_SUSPEND, &priv->status)) {
6017 IWL_WARNING("Radio disabled by HW RF Kill switch\n");
6018 return -ENODEV;
6019 }
b481de9c
ZY
6020 }
6021
bb8c093b 6022 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
b481de9c 6023
bb8c093b 6024 rc = iwl3945_hw_nic_init(priv);
b481de9c
ZY
6025 if (rc) {
6026 IWL_ERROR("Unable to int nic\n");
6027 return rc;
6028 }
6029
6030 /* make sure rfkill handshake bits are cleared */
bb8c093b
CH
6031 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6032 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR,
b481de9c
ZY
6033 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
6034
6035 /* clear (again), then enable host interrupts */
bb8c093b
CH
6036 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
6037 iwl3945_enable_interrupts(priv);
b481de9c
ZY
6038
6039 /* really make sure rfkill handshake bits are cleared */
bb8c093b
CH
6040 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6041 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
b481de9c
ZY
6042
6043 /* Copy original ucode data image from disk into backup cache.
6044 * This will be used to initialize the on-board processor's
6045 * data SRAM for a clean start when the runtime program first loads. */
6046 memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
5a66926a 6047 priv->ucode_data.len);
b481de9c 6048
e655b9f0
ZY
6049 /* We return success when we resume from suspend and rf_kill is on. */
6050 if (test_bit(STATUS_RF_KILL_HW, &priv->status))
6051 return 0;
6052
b481de9c
ZY
6053 for (i = 0; i < MAX_HW_RESTARTS; i++) {
6054
bb8c093b 6055 iwl3945_clear_stations_table(priv);
b481de9c
ZY
6056
6057 /* load bootstrap state machine,
6058 * load bootstrap program into processor's memory,
6059 * prepare to load the "initialize" uCode */
bb8c093b 6060 rc = iwl3945_load_bsm(priv);
b481de9c
ZY
6061
6062 if (rc) {
6063 IWL_ERROR("Unable to set up bootstrap uCode: %d\n", rc);
6064 continue;
6065 }
6066
6067 /* start card; "initialize" will load runtime ucode */
bb8c093b 6068 iwl3945_nic_start(priv);
b481de9c 6069
b481de9c
ZY
6070 IWL_DEBUG_INFO(DRV_NAME " is coming up\n");
6071
6072 return 0;
6073 }
6074
6075 set_bit(STATUS_EXIT_PENDING, &priv->status);
bb8c093b 6076 __iwl3945_down(priv);
b481de9c
ZY
6077
6078 /* tried to restart and config the device for as long as our
6079 * patience could withstand */
6080 IWL_ERROR("Unable to initialize device after %d attempts.\n", i);
6081 return -EIO;
6082}
6083
6084
6085/*****************************************************************************
6086 *
6087 * Workqueue callbacks
6088 *
6089 *****************************************************************************/
6090
bb8c093b 6091static void iwl3945_bg_init_alive_start(struct work_struct *data)
b481de9c 6092{
bb8c093b
CH
6093 struct iwl3945_priv *priv =
6094 container_of(data, struct iwl3945_priv, init_alive_start.work);
b481de9c
ZY
6095
6096 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6097 return;
6098
6099 mutex_lock(&priv->mutex);
bb8c093b 6100 iwl3945_init_alive_start(priv);
b481de9c
ZY
6101 mutex_unlock(&priv->mutex);
6102}
6103
bb8c093b 6104static void iwl3945_bg_alive_start(struct work_struct *data)
b481de9c 6105{
bb8c093b
CH
6106 struct iwl3945_priv *priv =
6107 container_of(data, struct iwl3945_priv, alive_start.work);
b481de9c
ZY
6108
6109 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6110 return;
6111
6112 mutex_lock(&priv->mutex);
bb8c093b 6113 iwl3945_alive_start(priv);
b481de9c
ZY
6114 mutex_unlock(&priv->mutex);
6115}
6116
bb8c093b 6117static void iwl3945_bg_rf_kill(struct work_struct *work)
b481de9c 6118{
bb8c093b 6119 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, rf_kill);
b481de9c
ZY
6120
6121 wake_up_interruptible(&priv->wait_command_queue);
6122
6123 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6124 return;
6125
6126 mutex_lock(&priv->mutex);
6127
bb8c093b 6128 if (!iwl3945_is_rfkill(priv)) {
b481de9c
ZY
6129 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL,
6130 "HW and/or SW RF Kill no longer active, restarting "
6131 "device\n");
6132 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
6133 queue_work(priv->workqueue, &priv->restart);
6134 } else {
6135
6136 if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
6137 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
6138 "disabled by SW switch\n");
6139 else
6140 IWL_WARNING("Radio Frequency Kill Switch is On:\n"
6141 "Kill switch must be turned off for "
6142 "wireless networking to work.\n");
6143 }
6144 mutex_unlock(&priv->mutex);
6145}
6146
5ec03976
AK
6147static void iwl3945_bg_set_monitor(struct work_struct *work)
6148{
6149 struct iwl3945_priv *priv = container_of(work,
6150 struct iwl3945_priv, set_monitor);
6151
6152 IWL_DEBUG(IWL_DL_STATE, "setting monitor mode\n");
6153
6154 mutex_lock(&priv->mutex);
6155
6156 if (!iwl3945_is_ready(priv))
6157 IWL_DEBUG(IWL_DL_STATE, "leave - not ready\n");
6158 else
6159 if (iwl3945_set_mode(priv, IEEE80211_IF_TYPE_MNTR) != 0)
6160 IWL_ERROR("iwl3945_set_mode() failed\n");
6161
6162 mutex_unlock(&priv->mutex);
6163}
6164
b481de9c
ZY
6165#define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
6166
bb8c093b 6167static void iwl3945_bg_scan_check(struct work_struct *data)
b481de9c 6168{
bb8c093b
CH
6169 struct iwl3945_priv *priv =
6170 container_of(data, struct iwl3945_priv, scan_check.work);
b481de9c
ZY
6171
6172 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6173 return;
6174
6175 mutex_lock(&priv->mutex);
6176 if (test_bit(STATUS_SCANNING, &priv->status) ||
6177 test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6178 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN,
6179 "Scan completion watchdog resetting adapter (%dms)\n",
6180 jiffies_to_msecs(IWL_SCAN_CHECK_WATCHDOG));
15e869d8 6181
b481de9c 6182 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
bb8c093b 6183 iwl3945_send_scan_abort(priv);
b481de9c
ZY
6184 }
6185 mutex_unlock(&priv->mutex);
6186}
6187
bb8c093b 6188static void iwl3945_bg_request_scan(struct work_struct *data)
b481de9c 6189{
bb8c093b
CH
6190 struct iwl3945_priv *priv =
6191 container_of(data, struct iwl3945_priv, request_scan);
6192 struct iwl3945_host_cmd cmd = {
b481de9c 6193 .id = REPLY_SCAN_CMD,
bb8c093b 6194 .len = sizeof(struct iwl3945_scan_cmd),
b481de9c
ZY
6195 .meta.flags = CMD_SIZE_HUGE,
6196 };
6197 int rc = 0;
bb8c093b 6198 struct iwl3945_scan_cmd *scan;
b481de9c
ZY
6199 struct ieee80211_conf *conf = NULL;
6200 u8 direct_mask;
8318d78a 6201 enum ieee80211_band band;
b481de9c
ZY
6202
6203 conf = ieee80211_get_hw_conf(priv->hw);
6204
6205 mutex_lock(&priv->mutex);
6206
bb8c093b 6207 if (!iwl3945_is_ready(priv)) {
b481de9c
ZY
6208 IWL_WARNING("request scan called when driver not ready.\n");
6209 goto done;
6210 }
6211
6212 /* Make sure the scan wasn't cancelled before this queued work
6213 * was given the chance to run... */
6214 if (!test_bit(STATUS_SCANNING, &priv->status))
6215 goto done;
6216
6217 /* This should never be called or scheduled if there is currently
6218 * a scan active in the hardware. */
6219 if (test_bit(STATUS_SCAN_HW, &priv->status)) {
6220 IWL_DEBUG_INFO("Multiple concurrent scan requests in parallel. "
6221 "Ignoring second request.\n");
6222 rc = -EIO;
6223 goto done;
6224 }
6225
6226 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
6227 IWL_DEBUG_SCAN("Aborting scan due to device shutdown\n");
6228 goto done;
6229 }
6230
6231 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6232 IWL_DEBUG_HC("Scan request while abort pending. Queuing.\n");
6233 goto done;
6234 }
6235
bb8c093b 6236 if (iwl3945_is_rfkill(priv)) {
b481de9c
ZY
6237 IWL_DEBUG_HC("Aborting scan due to RF Kill activation\n");
6238 goto done;
6239 }
6240
6241 if (!test_bit(STATUS_READY, &priv->status)) {
6242 IWL_DEBUG_HC("Scan request while uninitialized. Queuing.\n");
6243 goto done;
6244 }
6245
6246 if (!priv->scan_bands) {
6247 IWL_DEBUG_HC("Aborting scan due to no requested bands\n");
6248 goto done;
6249 }
6250
6251 if (!priv->scan) {
bb8c093b 6252 priv->scan = kmalloc(sizeof(struct iwl3945_scan_cmd) +
b481de9c
ZY
6253 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
6254 if (!priv->scan) {
6255 rc = -ENOMEM;
6256 goto done;
6257 }
6258 }
6259 scan = priv->scan;
bb8c093b 6260 memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
b481de9c
ZY
6261
6262 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
6263 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
6264
bb8c093b 6265 if (iwl3945_is_associated(priv)) {
b481de9c
ZY
6266 u16 interval = 0;
6267 u32 extra;
6268 u32 suspend_time = 100;
6269 u32 scan_suspend_time = 100;
6270 unsigned long flags;
6271
6272 IWL_DEBUG_INFO("Scanning while associated...\n");
6273
6274 spin_lock_irqsave(&priv->lock, flags);
6275 interval = priv->beacon_int;
6276 spin_unlock_irqrestore(&priv->lock, flags);
6277
6278 scan->suspend_time = 0;
15e869d8 6279 scan->max_out_time = cpu_to_le32(200 * 1024);
b481de9c
ZY
6280 if (!interval)
6281 interval = suspend_time;
6282 /*
6283 * suspend time format:
6284 * 0-19: beacon interval in usec (time before exec.)
6285 * 20-23: 0
6286 * 24-31: number of beacons (suspend between channels)
6287 */
6288
6289 extra = (suspend_time / interval) << 24;
6290 scan_suspend_time = 0xFF0FFFFF &
6291 (extra | ((suspend_time % interval) * 1024));
6292
6293 scan->suspend_time = cpu_to_le32(scan_suspend_time);
6294 IWL_DEBUG_SCAN("suspend_time 0x%X beacon interval %d\n",
6295 scan_suspend_time, interval);
6296 }
6297
6298 /* We should add the ability for user to lock to PASSIVE ONLY */
6299 if (priv->one_direct_scan) {
6300 IWL_DEBUG_SCAN
6301 ("Kicking off one direct scan for '%s'\n",
bb8c093b 6302 iwl3945_escape_essid(priv->direct_ssid,
b481de9c
ZY
6303 priv->direct_ssid_len));
6304 scan->direct_scan[0].id = WLAN_EID_SSID;
6305 scan->direct_scan[0].len = priv->direct_ssid_len;
6306 memcpy(scan->direct_scan[0].ssid,
6307 priv->direct_ssid, priv->direct_ssid_len);
6308 direct_mask = 1;
bb8c093b 6309 } else if (!iwl3945_is_associated(priv) && priv->essid_len) {
786b4557
BM
6310 IWL_DEBUG_SCAN
6311 ("Kicking off one direct scan for '%s' when not associated\n",
6312 iwl3945_escape_essid(priv->essid, priv->essid_len));
b481de9c
ZY
6313 scan->direct_scan[0].id = WLAN_EID_SSID;
6314 scan->direct_scan[0].len = priv->essid_len;
6315 memcpy(scan->direct_scan[0].ssid, priv->essid, priv->essid_len);
6316 direct_mask = 1;
786b4557
BM
6317 } else {
6318 IWL_DEBUG_SCAN("Kicking off one indirect scan.\n");
b481de9c 6319 direct_mask = 0;
786b4557 6320 }
b481de9c
ZY
6321
6322 /* We don't build a direct scan probe request; the uCode will do
6323 * that based on the direct_mask added to each channel entry */
6324 scan->tx_cmd.len = cpu_to_le16(
bb8c093b 6325 iwl3945_fill_probe_req(priv, (struct ieee80211_mgmt *)scan->data,
18904f58 6326 IWL_MAX_SCAN_SIZE - sizeof(*scan), 0));
b481de9c
ZY
6327 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
6328 scan->tx_cmd.sta_id = priv->hw_setting.bcast_sta_id;
6329 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
6330
6331 /* flags + rate selection */
6332
6333 switch (priv->scan_bands) {
6334 case 2:
6335 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
6336 scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
6337 scan->good_CRC_th = 0;
8318d78a 6338 band = IEEE80211_BAND_2GHZ;
b481de9c
ZY
6339 break;
6340
6341 case 1:
6342 scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
6343 scan->good_CRC_th = IWL_GOOD_CRC_TH;
8318d78a 6344 band = IEEE80211_BAND_5GHZ;
b481de9c
ZY
6345 break;
6346
6347 default:
6348 IWL_WARNING("Invalid scan band count\n");
6349 goto done;
6350 }
6351
6352 /* select Rx antennas */
6353 scan->flags |= iwl3945_get_antenna_flags(priv);
6354
6355 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR)
6356 scan->filter_flags = RXON_FILTER_PROMISC_MSK;
6357
786b4557 6358 if (direct_mask)
26c0f03f
RC
6359 scan->channel_count =
6360 iwl3945_get_channels_for_scan(
6361 priv, band, 1, /* active */
6362 direct_mask,
6363 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
786b4557 6364 else
26c0f03f
RC
6365 scan->channel_count =
6366 iwl3945_get_channels_for_scan(
6367 priv, band, 0, /* passive */
6368 direct_mask,
6369 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
b481de9c
ZY
6370
6371 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
bb8c093b 6372 scan->channel_count * sizeof(struct iwl3945_scan_channel);
b481de9c
ZY
6373 cmd.data = scan;
6374 scan->len = cpu_to_le16(cmd.len);
6375
6376 set_bit(STATUS_SCAN_HW, &priv->status);
bb8c093b 6377 rc = iwl3945_send_cmd_sync(priv, &cmd);
b481de9c
ZY
6378 if (rc)
6379 goto done;
6380
6381 queue_delayed_work(priv->workqueue, &priv->scan_check,
6382 IWL_SCAN_CHECK_WATCHDOG);
6383
6384 mutex_unlock(&priv->mutex);
6385 return;
6386
6387 done:
01ebd063 6388 /* inform mac80211 scan aborted */
b481de9c
ZY
6389 queue_work(priv->workqueue, &priv->scan_completed);
6390 mutex_unlock(&priv->mutex);
6391}
6392
bb8c093b 6393static void iwl3945_bg_up(struct work_struct *data)
b481de9c 6394{
bb8c093b 6395 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, up);
b481de9c
ZY
6396
6397 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6398 return;
6399
6400 mutex_lock(&priv->mutex);
bb8c093b 6401 __iwl3945_up(priv);
b481de9c
ZY
6402 mutex_unlock(&priv->mutex);
6403}
6404
bb8c093b 6405static void iwl3945_bg_restart(struct work_struct *data)
b481de9c 6406{
bb8c093b 6407 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, restart);
b481de9c
ZY
6408
6409 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6410 return;
6411
bb8c093b 6412 iwl3945_down(priv);
b481de9c
ZY
6413 queue_work(priv->workqueue, &priv->up);
6414}
6415
bb8c093b 6416static void iwl3945_bg_rx_replenish(struct work_struct *data)
b481de9c 6417{
bb8c093b
CH
6418 struct iwl3945_priv *priv =
6419 container_of(data, struct iwl3945_priv, rx_replenish);
b481de9c
ZY
6420
6421 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6422 return;
6423
6424 mutex_lock(&priv->mutex);
bb8c093b 6425 iwl3945_rx_replenish(priv);
b481de9c
ZY
6426 mutex_unlock(&priv->mutex);
6427}
6428
7878a5a4
MA
6429#define IWL_DELAY_NEXT_SCAN (HZ*2)
6430
bb8c093b 6431static void iwl3945_bg_post_associate(struct work_struct *data)
b481de9c 6432{
bb8c093b 6433 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv,
b481de9c
ZY
6434 post_associate.work);
6435
6436 int rc = 0;
6437 struct ieee80211_conf *conf = NULL;
0795af57 6438 DECLARE_MAC_BUF(mac);
b481de9c
ZY
6439
6440 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6441 IWL_ERROR("%s Should not be called in AP mode\n", __FUNCTION__);
6442 return;
6443 }
6444
6445
0795af57
JP
6446 IWL_DEBUG_ASSOC("Associated as %d to: %s\n",
6447 priv->assoc_id,
6448 print_mac(mac, priv->active_rxon.bssid_addr));
b481de9c
ZY
6449
6450 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6451 return;
6452
6453 mutex_lock(&priv->mutex);
6454
32bfd35d 6455 if (!priv->vif || !priv->is_open) {
6ef89d0a
MA
6456 mutex_unlock(&priv->mutex);
6457 return;
6458 }
bb8c093b 6459 iwl3945_scan_cancel_timeout(priv, 200);
15e869d8 6460
b481de9c
ZY
6461 conf = ieee80211_get_hw_conf(priv->hw);
6462
6463 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
bb8c093b 6464 iwl3945_commit_rxon(priv);
b481de9c 6465
bb8c093b
CH
6466 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6467 iwl3945_setup_rxon_timing(priv);
6468 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
b481de9c
ZY
6469 sizeof(priv->rxon_timing), &priv->rxon_timing);
6470 if (rc)
6471 IWL_WARNING("REPLY_RXON_TIMING failed - "
6472 "Attempting to continue.\n");
6473
6474 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
6475
6476 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6477
6478 IWL_DEBUG_ASSOC("assoc id %d beacon interval %d\n",
6479 priv->assoc_id, priv->beacon_int);
6480
6481 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6482 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
6483 else
6484 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
6485
6486 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6487 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
6488 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
6489 else
6490 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6491
6492 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6493 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6494
6495 }
6496
bb8c093b 6497 iwl3945_commit_rxon(priv);
b481de9c
ZY
6498
6499 switch (priv->iw_mode) {
6500 case IEEE80211_IF_TYPE_STA:
bb8c093b 6501 iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
b481de9c
ZY
6502 break;
6503
6504 case IEEE80211_IF_TYPE_IBSS:
6505
6506 /* clear out the station table */
bb8c093b 6507 iwl3945_clear_stations_table(priv);
b481de9c 6508
bb8c093b
CH
6509 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
6510 iwl3945_add_station(priv, priv->bssid, 0, 0);
b481de9c 6511 iwl3945_sync_sta(priv, IWL_STA_ID,
8318d78a 6512 (priv->band == IEEE80211_BAND_5GHZ) ?
b481de9c
ZY
6513 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
6514 CMD_ASYNC);
bb8c093b
CH
6515 iwl3945_rate_scale_init(priv->hw, IWL_STA_ID);
6516 iwl3945_send_beacon_cmd(priv);
b481de9c
ZY
6517
6518 break;
6519
6520 default:
6521 IWL_ERROR("%s Should not be called in %d mode\n",
bc434dd2 6522 __FUNCTION__, priv->iw_mode);
b481de9c
ZY
6523 break;
6524 }
6525
bb8c093b 6526 iwl3945_sequence_reset(priv);
b481de9c 6527
bb8c093b 6528 iwl3945_activate_qos(priv, 0);
292ae174 6529
7878a5a4
MA
6530 /* we have just associated, don't start scan too early */
6531 priv->next_scan_jiffies = jiffies + IWL_DELAY_NEXT_SCAN;
b481de9c
ZY
6532 mutex_unlock(&priv->mutex);
6533}
6534
bb8c093b 6535static void iwl3945_bg_abort_scan(struct work_struct *work)
b481de9c 6536{
bb8c093b 6537 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, abort_scan);
b481de9c 6538
bb8c093b 6539 if (!iwl3945_is_ready(priv))
b481de9c
ZY
6540 return;
6541
6542 mutex_lock(&priv->mutex);
6543
6544 set_bit(STATUS_SCAN_ABORTING, &priv->status);
bb8c093b 6545 iwl3945_send_scan_abort(priv);
b481de9c
ZY
6546
6547 mutex_unlock(&priv->mutex);
6548}
6549
76bb77e0
ZY
6550static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf);
6551
bb8c093b 6552static void iwl3945_bg_scan_completed(struct work_struct *work)
b481de9c 6553{
bb8c093b
CH
6554 struct iwl3945_priv *priv =
6555 container_of(work, struct iwl3945_priv, scan_completed);
b481de9c
ZY
6556
6557 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN, "SCAN complete scan\n");
6558
6559 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6560 return;
6561
a0646470
ZY
6562 if (test_bit(STATUS_CONF_PENDING, &priv->status))
6563 iwl3945_mac_config(priv->hw, ieee80211_get_hw_conf(priv->hw));
76bb77e0 6564
b481de9c
ZY
6565 ieee80211_scan_completed(priv->hw);
6566
6567 /* Since setting the TXPOWER may have been deferred while
6568 * performing the scan, fire one off */
6569 mutex_lock(&priv->mutex);
bb8c093b 6570 iwl3945_hw_reg_send_txpower(priv);
b481de9c
ZY
6571 mutex_unlock(&priv->mutex);
6572}
6573
6574/*****************************************************************************
6575 *
6576 * mac80211 entry point functions
6577 *
6578 *****************************************************************************/
6579
5a66926a
ZY
6580#define UCODE_READY_TIMEOUT (2 * HZ)
6581
bb8c093b 6582static int iwl3945_mac_start(struct ieee80211_hw *hw)
b481de9c 6583{
bb8c093b 6584 struct iwl3945_priv *priv = hw->priv;
5a66926a 6585 int ret;
b481de9c
ZY
6586
6587 IWL_DEBUG_MAC80211("enter\n");
6588
5a66926a
ZY
6589 if (pci_enable_device(priv->pci_dev)) {
6590 IWL_ERROR("Fail to pci_enable_device\n");
6591 return -ENODEV;
6592 }
6593 pci_restore_state(priv->pci_dev);
6594 pci_enable_msi(priv->pci_dev);
6595
6596 ret = request_irq(priv->pci_dev->irq, iwl3945_isr, IRQF_SHARED,
6597 DRV_NAME, priv);
6598 if (ret) {
6599 IWL_ERROR("Error allocating IRQ %d\n", priv->pci_dev->irq);
6600 goto out_disable_msi;
6601 }
6602
b481de9c
ZY
6603 /* we should be verifying the device is ready to be opened */
6604 mutex_lock(&priv->mutex);
6605
5a66926a
ZY
6606 memset(&priv->staging_rxon, 0, sizeof(struct iwl3945_rxon_cmd));
6607 /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
6608 * ucode filename and max sizes are card-specific. */
6609
6610 if (!priv->ucode_code.len) {
6611 ret = iwl3945_read_ucode(priv);
6612 if (ret) {
6613 IWL_ERROR("Could not read microcode: %d\n", ret);
6614 mutex_unlock(&priv->mutex);
6615 goto out_release_irq;
6616 }
6617 }
b481de9c 6618
e655b9f0 6619 ret = __iwl3945_up(priv);
b481de9c
ZY
6620
6621 mutex_unlock(&priv->mutex);
5a66926a 6622
e655b9f0
ZY
6623 if (ret)
6624 goto out_release_irq;
6625
6626 IWL_DEBUG_INFO("Start UP work.\n");
6627
6628 if (test_bit(STATUS_IN_SUSPEND, &priv->status))
6629 return 0;
6630
5a66926a
ZY
6631 /* Wait for START_ALIVE from ucode. Otherwise callbacks from
6632 * mac80211 will not be run successfully. */
6633 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
6634 test_bit(STATUS_READY, &priv->status),
6635 UCODE_READY_TIMEOUT);
6636 if (!ret) {
6637 if (!test_bit(STATUS_READY, &priv->status)) {
6638 IWL_ERROR("Wait for START_ALIVE timeout after %dms.\n",
6639 jiffies_to_msecs(UCODE_READY_TIMEOUT));
6640 ret = -ETIMEDOUT;
6641 goto out_release_irq;
6642 }
6643 }
6644
e655b9f0 6645 priv->is_open = 1;
b481de9c
ZY
6646 IWL_DEBUG_MAC80211("leave\n");
6647 return 0;
5a66926a
ZY
6648
6649out_release_irq:
6650 free_irq(priv->pci_dev->irq, priv);
6651out_disable_msi:
6652 pci_disable_msi(priv->pci_dev);
e655b9f0
ZY
6653 pci_disable_device(priv->pci_dev);
6654 priv->is_open = 0;
6655 IWL_DEBUG_MAC80211("leave - failed\n");
5a66926a 6656 return ret;
b481de9c
ZY
6657}
6658
bb8c093b 6659static void iwl3945_mac_stop(struct ieee80211_hw *hw)
b481de9c 6660{
bb8c093b 6661 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
6662
6663 IWL_DEBUG_MAC80211("enter\n");
6ef89d0a 6664
e655b9f0
ZY
6665 if (!priv->is_open) {
6666 IWL_DEBUG_MAC80211("leave - skip\n");
6667 return;
6668 }
6669
b481de9c 6670 priv->is_open = 0;
5a66926a
ZY
6671
6672 if (iwl3945_is_ready_rf(priv)) {
e655b9f0
ZY
6673 /* stop mac, cancel any scan request and clear
6674 * RXON_FILTER_ASSOC_MSK BIT
6675 */
5a66926a
ZY
6676 mutex_lock(&priv->mutex);
6677 iwl3945_scan_cancel_timeout(priv, 100);
6678 cancel_delayed_work(&priv->post_associate);
fde3571f 6679 mutex_unlock(&priv->mutex);
fde3571f
MA
6680 }
6681
5a66926a
ZY
6682 iwl3945_down(priv);
6683
6684 flush_workqueue(priv->workqueue);
6685 free_irq(priv->pci_dev->irq, priv);
6686 pci_disable_msi(priv->pci_dev);
6687 pci_save_state(priv->pci_dev);
6688 pci_disable_device(priv->pci_dev);
6ef89d0a 6689
b481de9c 6690 IWL_DEBUG_MAC80211("leave\n");
b481de9c
ZY
6691}
6692
bb8c093b 6693static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
b481de9c
ZY
6694 struct ieee80211_tx_control *ctl)
6695{
bb8c093b 6696 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
6697
6698 IWL_DEBUG_MAC80211("enter\n");
6699
6700 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
6701 IWL_DEBUG_MAC80211("leave - monitor\n");
6702 return -1;
6703 }
6704
6705 IWL_DEBUG_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
8318d78a 6706 ctl->tx_rate->bitrate);
b481de9c 6707
bb8c093b 6708 if (iwl3945_tx_skb(priv, skb, ctl))
b481de9c
ZY
6709 dev_kfree_skb_any(skb);
6710
6711 IWL_DEBUG_MAC80211("leave\n");
6712 return 0;
6713}
6714
bb8c093b 6715static int iwl3945_mac_add_interface(struct ieee80211_hw *hw,
b481de9c
ZY
6716 struct ieee80211_if_init_conf *conf)
6717{
bb8c093b 6718 struct iwl3945_priv *priv = hw->priv;
b481de9c 6719 unsigned long flags;
0795af57 6720 DECLARE_MAC_BUF(mac);
b481de9c 6721
32bfd35d 6722 IWL_DEBUG_MAC80211("enter: type %d\n", conf->type);
b481de9c 6723
32bfd35d
JB
6724 if (priv->vif) {
6725 IWL_DEBUG_MAC80211("leave - vif != NULL\n");
864792e3 6726 return -EOPNOTSUPP;
b481de9c
ZY
6727 }
6728
6729 spin_lock_irqsave(&priv->lock, flags);
32bfd35d 6730 priv->vif = conf->vif;
b481de9c
ZY
6731
6732 spin_unlock_irqrestore(&priv->lock, flags);
6733
6734 mutex_lock(&priv->mutex);
864792e3
TW
6735
6736 if (conf->mac_addr) {
6737 IWL_DEBUG_MAC80211("Set: %s\n", print_mac(mac, conf->mac_addr));
6738 memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
6739 }
6740
5a66926a
ZY
6741 if (iwl3945_is_ready(priv))
6742 iwl3945_set_mode(priv, conf->type);
b481de9c 6743
b481de9c
ZY
6744 mutex_unlock(&priv->mutex);
6745
5a66926a 6746 IWL_DEBUG_MAC80211("leave\n");
b481de9c
ZY
6747 return 0;
6748}
6749
6750/**
bb8c093b 6751 * iwl3945_mac_config - mac80211 config callback
b481de9c
ZY
6752 *
6753 * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
6754 * be set inappropriately and the driver currently sets the hardware up to
6755 * use it whenever needed.
6756 */
bb8c093b 6757static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
b481de9c 6758{
bb8c093b
CH
6759 struct iwl3945_priv *priv = hw->priv;
6760 const struct iwl3945_channel_info *ch_info;
b481de9c 6761 unsigned long flags;
76bb77e0 6762 int ret = 0;
b481de9c
ZY
6763
6764 mutex_lock(&priv->mutex);
8318d78a 6765 IWL_DEBUG_MAC80211("enter to channel %d\n", conf->channel->hw_value);
b481de9c 6766
12342c47
ZY
6767 priv->add_radiotap = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
6768
bb8c093b 6769 if (!iwl3945_is_ready(priv)) {
b481de9c 6770 IWL_DEBUG_MAC80211("leave - not ready\n");
76bb77e0
ZY
6771 ret = -EIO;
6772 goto out;
b481de9c
ZY
6773 }
6774
bb8c093b 6775 if (unlikely(!iwl3945_param_disable_hw_scan &&
b481de9c 6776 test_bit(STATUS_SCANNING, &priv->status))) {
a0646470
ZY
6777 IWL_DEBUG_MAC80211("leave - scanning\n");
6778 set_bit(STATUS_CONF_PENDING, &priv->status);
b481de9c 6779 mutex_unlock(&priv->mutex);
a0646470 6780 return 0;
b481de9c
ZY
6781 }
6782
6783 spin_lock_irqsave(&priv->lock, flags);
6784
8318d78a
JB
6785 ch_info = iwl3945_get_channel_info(priv, conf->channel->band,
6786 conf->channel->hw_value);
b481de9c
ZY
6787 if (!is_channel_valid(ch_info)) {
6788 IWL_DEBUG_SCAN("Channel %d [%d] is INVALID for this SKU.\n",
8318d78a 6789 conf->channel->hw_value, conf->channel->band);
b481de9c
ZY
6790 IWL_DEBUG_MAC80211("leave - invalid channel\n");
6791 spin_unlock_irqrestore(&priv->lock, flags);
76bb77e0
ZY
6792 ret = -EINVAL;
6793 goto out;
b481de9c
ZY
6794 }
6795
8318d78a 6796 iwl3945_set_rxon_channel(priv, conf->channel->band, conf->channel->hw_value);
b481de9c 6797
8318d78a 6798 iwl3945_set_flags_for_phymode(priv, conf->channel->band);
b481de9c
ZY
6799
6800 /* The list of supported rates and rate mask can be different
6801 * for each phymode; since the phymode may have changed, reset
6802 * the rate mask to what mac80211 lists */
bb8c093b 6803 iwl3945_set_rate(priv);
b481de9c
ZY
6804
6805 spin_unlock_irqrestore(&priv->lock, flags);
6806
6807#ifdef IEEE80211_CONF_CHANNEL_SWITCH
6808 if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
bb8c093b 6809 iwl3945_hw_channel_switch(priv, conf->channel);
76bb77e0 6810 goto out;
b481de9c
ZY
6811 }
6812#endif
6813
bb8c093b 6814 iwl3945_radio_kill_sw(priv, !conf->radio_enabled);
b481de9c
ZY
6815
6816 if (!conf->radio_enabled) {
6817 IWL_DEBUG_MAC80211("leave - radio disabled\n");
76bb77e0 6818 goto out;
b481de9c
ZY
6819 }
6820
bb8c093b 6821 if (iwl3945_is_rfkill(priv)) {
b481de9c 6822 IWL_DEBUG_MAC80211("leave - RF kill\n");
76bb77e0
ZY
6823 ret = -EIO;
6824 goto out;
b481de9c
ZY
6825 }
6826
bb8c093b 6827 iwl3945_set_rate(priv);
b481de9c
ZY
6828
6829 if (memcmp(&priv->active_rxon,
6830 &priv->staging_rxon, sizeof(priv->staging_rxon)))
bb8c093b 6831 iwl3945_commit_rxon(priv);
b481de9c
ZY
6832 else
6833 IWL_DEBUG_INFO("No re-sending same RXON configuration.\n");
6834
6835 IWL_DEBUG_MAC80211("leave\n");
6836
76bb77e0 6837out:
a0646470 6838 clear_bit(STATUS_CONF_PENDING, &priv->status);
b481de9c 6839 mutex_unlock(&priv->mutex);
76bb77e0 6840 return ret;
b481de9c
ZY
6841}
6842
bb8c093b 6843static void iwl3945_config_ap(struct iwl3945_priv *priv)
b481de9c
ZY
6844{
6845 int rc = 0;
6846
d986bcd1 6847 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
b481de9c
ZY
6848 return;
6849
6850 /* The following should be done only at AP bring up */
6851 if ((priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) == 0) {
6852
6853 /* RXON - unassoc (to set timing command) */
6854 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
bb8c093b 6855 iwl3945_commit_rxon(priv);
b481de9c
ZY
6856
6857 /* RXON Timing */
bb8c093b
CH
6858 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6859 iwl3945_setup_rxon_timing(priv);
6860 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
b481de9c
ZY
6861 sizeof(priv->rxon_timing), &priv->rxon_timing);
6862 if (rc)
6863 IWL_WARNING("REPLY_RXON_TIMING failed - "
6864 "Attempting to continue.\n");
6865
6866 /* FIXME: what should be the assoc_id for AP? */
6867 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6868 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6869 priv->staging_rxon.flags |=
6870 RXON_FLG_SHORT_PREAMBLE_MSK;
6871 else
6872 priv->staging_rxon.flags &=
6873 ~RXON_FLG_SHORT_PREAMBLE_MSK;
6874
6875 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6876 if (priv->assoc_capability &
6877 WLAN_CAPABILITY_SHORT_SLOT_TIME)
6878 priv->staging_rxon.flags |=
6879 RXON_FLG_SHORT_SLOT_MSK;
6880 else
6881 priv->staging_rxon.flags &=
6882 ~RXON_FLG_SHORT_SLOT_MSK;
6883
6884 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6885 priv->staging_rxon.flags &=
6886 ~RXON_FLG_SHORT_SLOT_MSK;
6887 }
6888 /* restore RXON assoc */
6889 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
bb8c093b
CH
6890 iwl3945_commit_rxon(priv);
6891 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
556f8db7 6892 }
bb8c093b 6893 iwl3945_send_beacon_cmd(priv);
b481de9c
ZY
6894
6895 /* FIXME - we need to add code here to detect a totally new
6896 * configuration, reset the AP, unassoc, rxon timing, assoc,
6897 * clear sta table, add BCAST sta... */
6898}
6899
32bfd35d
JB
6900static int iwl3945_mac_config_interface(struct ieee80211_hw *hw,
6901 struct ieee80211_vif *vif,
b481de9c
ZY
6902 struct ieee80211_if_conf *conf)
6903{
bb8c093b 6904 struct iwl3945_priv *priv = hw->priv;
0795af57 6905 DECLARE_MAC_BUF(mac);
b481de9c
ZY
6906 unsigned long flags;
6907 int rc;
6908
6909 if (conf == NULL)
6910 return -EIO;
6911
b716bb91
EG
6912 if (priv->vif != vif) {
6913 IWL_DEBUG_MAC80211("leave - priv->vif != vif\n");
b716bb91
EG
6914 return 0;
6915 }
6916
4150c572
JB
6917 /* XXX: this MUST use conf->mac_addr */
6918
b481de9c
ZY
6919 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
6920 (!conf->beacon || !conf->ssid_len)) {
6921 IWL_DEBUG_MAC80211
6922 ("Leaving in AP mode because HostAPD is not ready.\n");
6923 return 0;
6924 }
6925
5a66926a
ZY
6926 if (!iwl3945_is_alive(priv))
6927 return -EAGAIN;
6928
b481de9c
ZY
6929 mutex_lock(&priv->mutex);
6930
b481de9c 6931 if (conf->bssid)
0795af57
JP
6932 IWL_DEBUG_MAC80211("bssid: %s\n",
6933 print_mac(mac, conf->bssid));
b481de9c 6934
4150c572
JB
6935/*
6936 * very dubious code was here; the probe filtering flag is never set:
6937 *
b481de9c
ZY
6938 if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
6939 !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
4150c572 6940 */
b481de9c
ZY
6941
6942 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6943 if (!conf->bssid) {
6944 conf->bssid = priv->mac_addr;
6945 memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
0795af57
JP
6946 IWL_DEBUG_MAC80211("bssid was set to: %s\n",
6947 print_mac(mac, conf->bssid));
b481de9c
ZY
6948 }
6949 if (priv->ibss_beacon)
6950 dev_kfree_skb(priv->ibss_beacon);
6951
6952 priv->ibss_beacon = conf->beacon;
6953 }
6954
fde3571f
MA
6955 if (iwl3945_is_rfkill(priv))
6956 goto done;
6957
b481de9c
ZY
6958 if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
6959 !is_multicast_ether_addr(conf->bssid)) {
6960 /* If there is currently a HW scan going on in the background
6961 * then we need to cancel it else the RXON below will fail. */
bb8c093b 6962 if (iwl3945_scan_cancel_timeout(priv, 100)) {
b481de9c
ZY
6963 IWL_WARNING("Aborted scan still in progress "
6964 "after 100ms\n");
6965 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
6966 mutex_unlock(&priv->mutex);
6967 return -EAGAIN;
6968 }
6969 memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
6970
6971 /* TODO: Audit driver for usage of these members and see
6972 * if mac80211 deprecates them (priv->bssid looks like it
6973 * shouldn't be there, but I haven't scanned the IBSS code
6974 * to verify) - jpk */
6975 memcpy(priv->bssid, conf->bssid, ETH_ALEN);
6976
6977 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
bb8c093b 6978 iwl3945_config_ap(priv);
b481de9c 6979 else {
bb8c093b 6980 rc = iwl3945_commit_rxon(priv);
b481de9c 6981 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && rc)
bb8c093b 6982 iwl3945_add_station(priv,
556f8db7 6983 priv->active_rxon.bssid_addr, 1, 0);
b481de9c
ZY
6984 }
6985
6986 } else {
bb8c093b 6987 iwl3945_scan_cancel_timeout(priv, 100);
b481de9c 6988 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
bb8c093b 6989 iwl3945_commit_rxon(priv);
b481de9c
ZY
6990 }
6991
fde3571f 6992 done:
b481de9c
ZY
6993 spin_lock_irqsave(&priv->lock, flags);
6994 if (!conf->ssid_len)
6995 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
6996 else
6997 memcpy(priv->essid, conf->ssid, conf->ssid_len);
6998
6999 priv->essid_len = conf->ssid_len;
7000 spin_unlock_irqrestore(&priv->lock, flags);
7001
7002 IWL_DEBUG_MAC80211("leave\n");
7003 mutex_unlock(&priv->mutex);
7004
7005 return 0;
7006}
7007
bb8c093b 7008static void iwl3945_configure_filter(struct ieee80211_hw *hw,
4150c572
JB
7009 unsigned int changed_flags,
7010 unsigned int *total_flags,
7011 int mc_count, struct dev_addr_list *mc_list)
7012{
7013 /*
7014 * XXX: dummy
bb8c093b 7015 * see also iwl3945_connection_init_rx_config
4150c572 7016 */
5ec03976
AK
7017 struct iwl3945_priv *priv = hw->priv;
7018 int new_flags = 0;
7019 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
7020 if (*total_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
7021 IWL_DEBUG_MAC80211("Enter: type %d (0x%x, 0x%x)\n",
7022 IEEE80211_IF_TYPE_MNTR,
7023 changed_flags, *total_flags);
7024 /* queue work 'cuz mac80211 is holding a lock which
7025 * prevents us from issuing (synchronous) f/w cmds */
7026 queue_work(priv->workqueue, &priv->set_monitor);
7027 new_flags &= FIF_PROMISC_IN_BSS |
7028 FIF_OTHER_BSS |
7029 FIF_ALLMULTI;
7030 }
7031 }
7032 *total_flags = new_flags;
4150c572
JB
7033}
7034
bb8c093b 7035static void iwl3945_mac_remove_interface(struct ieee80211_hw *hw,
b481de9c
ZY
7036 struct ieee80211_if_init_conf *conf)
7037{
bb8c093b 7038 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7039
7040 IWL_DEBUG_MAC80211("enter\n");
7041
7042 mutex_lock(&priv->mutex);
6ef89d0a 7043
fde3571f
MA
7044 if (iwl3945_is_ready_rf(priv)) {
7045 iwl3945_scan_cancel_timeout(priv, 100);
7046 cancel_delayed_work(&priv->post_associate);
7047 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
7048 iwl3945_commit_rxon(priv);
7049 }
32bfd35d
JB
7050 if (priv->vif == conf->vif) {
7051 priv->vif = NULL;
b481de9c
ZY
7052 memset(priv->bssid, 0, ETH_ALEN);
7053 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
7054 priv->essid_len = 0;
7055 }
7056 mutex_unlock(&priv->mutex);
7057
7058 IWL_DEBUG_MAC80211("leave\n");
b481de9c
ZY
7059}
7060
bb8c093b 7061static int iwl3945_mac_hw_scan(struct ieee80211_hw *hw, u8 *ssid, size_t len)
b481de9c
ZY
7062{
7063 int rc = 0;
7064 unsigned long flags;
bb8c093b 7065 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7066
7067 IWL_DEBUG_MAC80211("enter\n");
7068
15e869d8 7069 mutex_lock(&priv->mutex);
b481de9c
ZY
7070 spin_lock_irqsave(&priv->lock, flags);
7071
bb8c093b 7072 if (!iwl3945_is_ready_rf(priv)) {
b481de9c
ZY
7073 rc = -EIO;
7074 IWL_DEBUG_MAC80211("leave - not ready or exit pending\n");
7075 goto out_unlock;
7076 }
7077
7078 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) { /* APs don't scan */
7079 rc = -EIO;
7080 IWL_ERROR("ERROR: APs don't scan\n");
7081 goto out_unlock;
7082 }
7083
7878a5a4
MA
7084 /* we don't schedule scan within next_scan_jiffies period */
7085 if (priv->next_scan_jiffies &&
7086 time_after(priv->next_scan_jiffies, jiffies)) {
7087 rc = -EAGAIN;
7088 goto out_unlock;
7089 }
15dbf1b7
BM
7090 /* if we just finished scan ask for delay for a broadcast scan */
7091 if ((len == 0) && priv->last_scan_jiffies &&
7092 time_after(priv->last_scan_jiffies + IWL_DELAY_NEXT_SCAN,
7093 jiffies)) {
b481de9c
ZY
7094 rc = -EAGAIN;
7095 goto out_unlock;
7096 }
7097 if (len) {
7878a5a4 7098 IWL_DEBUG_SCAN("direct scan for %s [%d]\n ",
bb8c093b 7099 iwl3945_escape_essid(ssid, len), (int)len);
b481de9c
ZY
7100
7101 priv->one_direct_scan = 1;
7102 priv->direct_ssid_len = (u8)
7103 min((u8) len, (u8) IW_ESSID_MAX_SIZE);
7104 memcpy(priv->direct_ssid, ssid, priv->direct_ssid_len);
6ef89d0a
MA
7105 } else
7106 priv->one_direct_scan = 0;
b481de9c 7107
bb8c093b 7108 rc = iwl3945_scan_initiate(priv);
b481de9c
ZY
7109
7110 IWL_DEBUG_MAC80211("leave\n");
7111
7112out_unlock:
7113 spin_unlock_irqrestore(&priv->lock, flags);
15e869d8 7114 mutex_unlock(&priv->mutex);
b481de9c
ZY
7115
7116 return rc;
7117}
7118
bb8c093b 7119static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
b481de9c
ZY
7120 const u8 *local_addr, const u8 *addr,
7121 struct ieee80211_key_conf *key)
7122{
bb8c093b 7123 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7124 int rc = 0;
7125 u8 sta_id;
7126
7127 IWL_DEBUG_MAC80211("enter\n");
7128
bb8c093b 7129 if (!iwl3945_param_hwcrypto) {
b481de9c
ZY
7130 IWL_DEBUG_MAC80211("leave - hwcrypto disabled\n");
7131 return -EOPNOTSUPP;
7132 }
7133
7134 if (is_zero_ether_addr(addr))
7135 /* only support pairwise keys */
7136 return -EOPNOTSUPP;
7137
bb8c093b 7138 sta_id = iwl3945_hw_find_station(priv, addr);
b481de9c 7139 if (sta_id == IWL_INVALID_STATION) {
0795af57
JP
7140 DECLARE_MAC_BUF(mac);
7141
7142 IWL_DEBUG_MAC80211("leave - %s not in station map.\n",
7143 print_mac(mac, addr));
b481de9c
ZY
7144 return -EINVAL;
7145 }
7146
7147 mutex_lock(&priv->mutex);
7148
bb8c093b 7149 iwl3945_scan_cancel_timeout(priv, 100);
15e869d8 7150
b481de9c
ZY
7151 switch (cmd) {
7152 case SET_KEY:
bb8c093b 7153 rc = iwl3945_update_sta_key_info(priv, key, sta_id);
b481de9c 7154 if (!rc) {
bb8c093b
CH
7155 iwl3945_set_rxon_hwcrypto(priv, 1);
7156 iwl3945_commit_rxon(priv);
b481de9c
ZY
7157 key->hw_key_idx = sta_id;
7158 IWL_DEBUG_MAC80211("set_key success, using hwcrypto\n");
7159 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7160 }
7161 break;
7162 case DISABLE_KEY:
bb8c093b 7163 rc = iwl3945_clear_sta_key_info(priv, sta_id);
b481de9c 7164 if (!rc) {
bb8c093b
CH
7165 iwl3945_set_rxon_hwcrypto(priv, 0);
7166 iwl3945_commit_rxon(priv);
b481de9c
ZY
7167 IWL_DEBUG_MAC80211("disable hwcrypto key\n");
7168 }
7169 break;
7170 default:
7171 rc = -EINVAL;
7172 }
7173
7174 IWL_DEBUG_MAC80211("leave\n");
7175 mutex_unlock(&priv->mutex);
7176
7177 return rc;
7178}
7179
e100bb64 7180static int iwl3945_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
b481de9c
ZY
7181 const struct ieee80211_tx_queue_params *params)
7182{
bb8c093b 7183 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7184 unsigned long flags;
7185 int q;
b481de9c
ZY
7186
7187 IWL_DEBUG_MAC80211("enter\n");
7188
bb8c093b 7189 if (!iwl3945_is_ready_rf(priv)) {
b481de9c
ZY
7190 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7191 return -EIO;
7192 }
7193
7194 if (queue >= AC_NUM) {
7195 IWL_DEBUG_MAC80211("leave - queue >= AC_NUM %d\n", queue);
7196 return 0;
7197 }
7198
b481de9c
ZY
7199 if (!priv->qos_data.qos_enable) {
7200 priv->qos_data.qos_active = 0;
7201 IWL_DEBUG_MAC80211("leave - qos not enabled\n");
7202 return 0;
7203 }
7204 q = AC_NUM - 1 - queue;
7205
7206 spin_lock_irqsave(&priv->lock, flags);
7207
7208 priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
7209 priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
7210 priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
7211 priv->qos_data.def_qos_parm.ac[q].edca_txop =
3330d7be 7212 cpu_to_le16((params->txop * 32));
b481de9c
ZY
7213
7214 priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
7215 priv->qos_data.qos_active = 1;
7216
7217 spin_unlock_irqrestore(&priv->lock, flags);
7218
7219 mutex_lock(&priv->mutex);
7220 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
bb8c093b
CH
7221 iwl3945_activate_qos(priv, 1);
7222 else if (priv->assoc_id && iwl3945_is_associated(priv))
7223 iwl3945_activate_qos(priv, 0);
b481de9c
ZY
7224
7225 mutex_unlock(&priv->mutex);
7226
b481de9c
ZY
7227 IWL_DEBUG_MAC80211("leave\n");
7228 return 0;
7229}
7230
bb8c093b 7231static int iwl3945_mac_get_tx_stats(struct ieee80211_hw *hw,
b481de9c
ZY
7232 struct ieee80211_tx_queue_stats *stats)
7233{
bb8c093b 7234 struct iwl3945_priv *priv = hw->priv;
b481de9c 7235 int i, avail;
bb8c093b
CH
7236 struct iwl3945_tx_queue *txq;
7237 struct iwl3945_queue *q;
b481de9c
ZY
7238 unsigned long flags;
7239
7240 IWL_DEBUG_MAC80211("enter\n");
7241
bb8c093b 7242 if (!iwl3945_is_ready_rf(priv)) {
b481de9c
ZY
7243 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7244 return -EIO;
7245 }
7246
7247 spin_lock_irqsave(&priv->lock, flags);
7248
7249 for (i = 0; i < AC_NUM; i++) {
7250 txq = &priv->txq[i];
7251 q = &txq->q;
bb8c093b 7252 avail = iwl3945_queue_space(q);
b481de9c 7253
57ffc589
JB
7254 stats[i].len = q->n_window - avail;
7255 stats[i].limit = q->n_window - q->high_mark;
7256 stats[i].count = q->n_window;
b481de9c
ZY
7257
7258 }
7259 spin_unlock_irqrestore(&priv->lock, flags);
7260
7261 IWL_DEBUG_MAC80211("leave\n");
7262
7263 return 0;
7264}
7265
bb8c093b 7266static int iwl3945_mac_get_stats(struct ieee80211_hw *hw,
b481de9c
ZY
7267 struct ieee80211_low_level_stats *stats)
7268{
7269 IWL_DEBUG_MAC80211("enter\n");
7270 IWL_DEBUG_MAC80211("leave\n");
7271
7272 return 0;
7273}
7274
bb8c093b 7275static u64 iwl3945_mac_get_tsf(struct ieee80211_hw *hw)
b481de9c
ZY
7276{
7277 IWL_DEBUG_MAC80211("enter\n");
7278 IWL_DEBUG_MAC80211("leave\n");
7279
7280 return 0;
7281}
7282
bb8c093b 7283static void iwl3945_mac_reset_tsf(struct ieee80211_hw *hw)
b481de9c 7284{
bb8c093b 7285 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7286 unsigned long flags;
7287
7288 mutex_lock(&priv->mutex);
7289 IWL_DEBUG_MAC80211("enter\n");
7290
bb8c093b 7291 iwl3945_reset_qos(priv);
292ae174 7292
b481de9c
ZY
7293 cancel_delayed_work(&priv->post_associate);
7294
7295 spin_lock_irqsave(&priv->lock, flags);
7296 priv->assoc_id = 0;
7297 priv->assoc_capability = 0;
7298 priv->call_post_assoc_from_beacon = 0;
7299
7300 /* new association get rid of ibss beacon skb */
7301 if (priv->ibss_beacon)
7302 dev_kfree_skb(priv->ibss_beacon);
7303
7304 priv->ibss_beacon = NULL;
7305
7306 priv->beacon_int = priv->hw->conf.beacon_int;
7307 priv->timestamp1 = 0;
7308 priv->timestamp0 = 0;
7309 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA))
7310 priv->beacon_int = 0;
7311
7312 spin_unlock_irqrestore(&priv->lock, flags);
7313
fde3571f
MA
7314 if (!iwl3945_is_ready_rf(priv)) {
7315 IWL_DEBUG_MAC80211("leave - not ready\n");
7316 mutex_unlock(&priv->mutex);
7317 return;
7318 }
7319
15e869d8
MA
7320 /* we are restarting association process
7321 * clear RXON_FILTER_ASSOC_MSK bit
7322 */
7323 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
bb8c093b 7324 iwl3945_scan_cancel_timeout(priv, 100);
15e869d8 7325 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
bb8c093b 7326 iwl3945_commit_rxon(priv);
15e869d8
MA
7327 }
7328
b481de9c
ZY
7329 /* Per mac80211.h: This is only used in IBSS mode... */
7330 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
15e869d8 7331
b481de9c
ZY
7332 IWL_DEBUG_MAC80211("leave - not in IBSS\n");
7333 mutex_unlock(&priv->mutex);
7334 return;
b481de9c
ZY
7335 }
7336
bb8c093b 7337 iwl3945_set_rate(priv);
b481de9c
ZY
7338
7339 mutex_unlock(&priv->mutex);
7340
7341 IWL_DEBUG_MAC80211("leave\n");
7342
7343}
7344
bb8c093b 7345static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
b481de9c
ZY
7346 struct ieee80211_tx_control *control)
7347{
bb8c093b 7348 struct iwl3945_priv *priv = hw->priv;
b481de9c
ZY
7349 unsigned long flags;
7350
7351 mutex_lock(&priv->mutex);
7352 IWL_DEBUG_MAC80211("enter\n");
7353
bb8c093b 7354 if (!iwl3945_is_ready_rf(priv)) {
b481de9c
ZY
7355 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7356 mutex_unlock(&priv->mutex);
7357 return -EIO;
7358 }
7359
7360 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
7361 IWL_DEBUG_MAC80211("leave - not IBSS\n");
7362 mutex_unlock(&priv->mutex);
7363 return -EIO;
7364 }
7365
7366 spin_lock_irqsave(&priv->lock, flags);
7367
7368 if (priv->ibss_beacon)
7369 dev_kfree_skb(priv->ibss_beacon);
7370
7371 priv->ibss_beacon = skb;
7372
7373 priv->assoc_id = 0;
7374
7375 IWL_DEBUG_MAC80211("leave\n");
7376 spin_unlock_irqrestore(&priv->lock, flags);
7377
bb8c093b 7378 iwl3945_reset_qos(priv);
b481de9c
ZY
7379
7380 queue_work(priv->workqueue, &priv->post_associate.work);
7381
7382 mutex_unlock(&priv->mutex);
7383
7384 return 0;
7385}
7386
7387/*****************************************************************************
7388 *
7389 * sysfs attributes
7390 *
7391 *****************************************************************************/
7392
c8b0e6e1 7393#ifdef CONFIG_IWL3945_DEBUG
b481de9c
ZY
7394
7395/*
7396 * The following adds a new attribute to the sysfs representation
7397 * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
7398 * used for controlling the debug level.
7399 *
7400 * See the level definitions in iwl for details.
7401 */
7402
7403static ssize_t show_debug_level(struct device_driver *d, char *buf)
7404{
bb8c093b 7405 return sprintf(buf, "0x%08X\n", iwl3945_debug_level);
b481de9c
ZY
7406}
7407static ssize_t store_debug_level(struct device_driver *d,
7408 const char *buf, size_t count)
7409{
7410 char *p = (char *)buf;
7411 u32 val;
7412
7413 val = simple_strtoul(p, &p, 0);
7414 if (p == buf)
7415 printk(KERN_INFO DRV_NAME
7416 ": %s is not in hex or decimal form.\n", buf);
7417 else
bb8c093b 7418 iwl3945_debug_level = val;
b481de9c
ZY
7419
7420 return strnlen(buf, count);
7421}
7422
7423static DRIVER_ATTR(debug_level, S_IWUSR | S_IRUGO,
7424 show_debug_level, store_debug_level);
7425
c8b0e6e1 7426#endif /* CONFIG_IWL3945_DEBUG */
b481de9c
ZY
7427
7428static ssize_t show_rf_kill(struct device *d,
7429 struct device_attribute *attr, char *buf)
7430{
7431 /*
7432 * 0 - RF kill not enabled
7433 * 1 - SW based RF kill active (sysfs)
7434 * 2 - HW based RF kill active
7435 * 3 - Both HW and SW based RF kill active
7436 */
bb8c093b 7437 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7438 int val = (test_bit(STATUS_RF_KILL_SW, &priv->status) ? 0x1 : 0x0) |
7439 (test_bit(STATUS_RF_KILL_HW, &priv->status) ? 0x2 : 0x0);
7440
7441 return sprintf(buf, "%i\n", val);
7442}
7443
7444static ssize_t store_rf_kill(struct device *d,
7445 struct device_attribute *attr,
7446 const char *buf, size_t count)
7447{
bb8c093b 7448 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7449
7450 mutex_lock(&priv->mutex);
bb8c093b 7451 iwl3945_radio_kill_sw(priv, buf[0] == '1');
b481de9c
ZY
7452 mutex_unlock(&priv->mutex);
7453
7454 return count;
7455}
7456
7457static DEVICE_ATTR(rf_kill, S_IWUSR | S_IRUGO, show_rf_kill, store_rf_kill);
7458
7459static ssize_t show_temperature(struct device *d,
7460 struct device_attribute *attr, char *buf)
7461{
bb8c093b 7462 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c 7463
bb8c093b 7464 if (!iwl3945_is_alive(priv))
b481de9c
ZY
7465 return -EAGAIN;
7466
bb8c093b 7467 return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
b481de9c
ZY
7468}
7469
7470static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
7471
7472static ssize_t show_rs_window(struct device *d,
7473 struct device_attribute *attr,
7474 char *buf)
7475{
bb8c093b
CH
7476 struct iwl3945_priv *priv = d->driver_data;
7477 return iwl3945_fill_rs_info(priv->hw, buf, IWL_AP_ID);
b481de9c
ZY
7478}
7479static DEVICE_ATTR(rs_window, S_IRUGO, show_rs_window, NULL);
7480
7481static ssize_t show_tx_power(struct device *d,
7482 struct device_attribute *attr, char *buf)
7483{
bb8c093b 7484 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7485 return sprintf(buf, "%d\n", priv->user_txpower_limit);
7486}
7487
7488static ssize_t store_tx_power(struct device *d,
7489 struct device_attribute *attr,
7490 const char *buf, size_t count)
7491{
bb8c093b 7492 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7493 char *p = (char *)buf;
7494 u32 val;
7495
7496 val = simple_strtoul(p, &p, 10);
7497 if (p == buf)
7498 printk(KERN_INFO DRV_NAME
7499 ": %s is not in decimal form.\n", buf);
7500 else
bb8c093b 7501 iwl3945_hw_reg_set_txpower(priv, val);
b481de9c
ZY
7502
7503 return count;
7504}
7505
7506static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
7507
7508static ssize_t show_flags(struct device *d,
7509 struct device_attribute *attr, char *buf)
7510{
bb8c093b 7511 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7512
7513 return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
7514}
7515
7516static ssize_t store_flags(struct device *d,
7517 struct device_attribute *attr,
7518 const char *buf, size_t count)
7519{
bb8c093b 7520 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7521 u32 flags = simple_strtoul(buf, NULL, 0);
7522
7523 mutex_lock(&priv->mutex);
7524 if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
7525 /* Cancel any currently running scans... */
bb8c093b 7526 if (iwl3945_scan_cancel_timeout(priv, 100))
b481de9c
ZY
7527 IWL_WARNING("Could not cancel scan.\n");
7528 else {
7529 IWL_DEBUG_INFO("Committing rxon.flags = 0x%04X\n",
7530 flags);
7531 priv->staging_rxon.flags = cpu_to_le32(flags);
bb8c093b 7532 iwl3945_commit_rxon(priv);
b481de9c
ZY
7533 }
7534 }
7535 mutex_unlock(&priv->mutex);
7536
7537 return count;
7538}
7539
7540static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
7541
7542static ssize_t show_filter_flags(struct device *d,
7543 struct device_attribute *attr, char *buf)
7544{
bb8c093b 7545 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7546
7547 return sprintf(buf, "0x%04X\n",
7548 le32_to_cpu(priv->active_rxon.filter_flags));
7549}
7550
7551static ssize_t store_filter_flags(struct device *d,
7552 struct device_attribute *attr,
7553 const char *buf, size_t count)
7554{
bb8c093b 7555 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
b481de9c
ZY
7556 u32 filter_flags = simple_strtoul(buf, NULL, 0);
7557
7558 mutex_lock(&priv->mutex);
7559 if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
7560 /* Cancel any currently running scans... */
bb8c093b 7561 if (iwl3945_scan_cancel_timeout(priv, 100))
b481de9c
ZY
7562 IWL_WARNING("Could not cancel scan.\n");
7563 else {
7564 IWL_DEBUG_INFO("Committing rxon.filter_flags = "
7565 "0x%04X\n", filter_flags);
7566 priv->staging_rxon.filter_flags =
7567 cpu_to_le32(filter_flags);
bb8c093b 7568 iwl3945_commit_rxon(priv);
b481de9c
ZY
7569 }
7570 }
7571 mutex_unlock(&priv->mutex);
7572
7573 return count;
7574}
7575
7576static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
7577 store_filter_flags);
7578
c8b0e6e1 7579#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
b481de9c
ZY
7580
7581static ssize_t show_measurement(struct device *d,
7582 struct device_attribute *attr, char *buf)
7583{
bb8c093b
CH
7584 struct iwl3945_priv *priv = dev_get_drvdata(d);
7585 struct iwl3945_spectrum_notification measure_report;
b481de9c
ZY
7586 u32 size = sizeof(measure_report), len = 0, ofs = 0;
7587 u8 *data = (u8 *) & measure_report;
7588 unsigned long flags;
7589
7590 spin_lock_irqsave(&priv->lock, flags);
7591 if (!(priv->measurement_status & MEASUREMENT_READY)) {
7592 spin_unlock_irqrestore(&priv->lock, flags);
7593 return 0;
7594 }
7595 memcpy(&measure_report, &priv->measure_report, size);
7596 priv->measurement_status = 0;
7597 spin_unlock_irqrestore(&priv->lock, flags);
7598
7599 while (size && (PAGE_SIZE - len)) {
7600 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7601 PAGE_SIZE - len, 1);
7602 len = strlen(buf);
7603 if (PAGE_SIZE - len)
7604 buf[len++] = '\n';
7605
7606 ofs += 16;
7607 size -= min(size, 16U);
7608 }
7609
7610 return len;
7611}
7612
7613static ssize_t store_measurement(struct device *d,
7614 struct device_attribute *attr,
7615 const char *buf, size_t count)
7616{
bb8c093b 7617 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7618 struct ieee80211_measurement_params params = {
7619 .channel = le16_to_cpu(priv->active_rxon.channel),
7620 .start_time = cpu_to_le64(priv->last_tsf),
7621 .duration = cpu_to_le16(1),
7622 };
7623 u8 type = IWL_MEASURE_BASIC;
7624 u8 buffer[32];
7625 u8 channel;
7626
7627 if (count) {
7628 char *p = buffer;
7629 strncpy(buffer, buf, min(sizeof(buffer), count));
7630 channel = simple_strtoul(p, NULL, 0);
7631 if (channel)
7632 params.channel = channel;
7633
7634 p = buffer;
7635 while (*p && *p != ' ')
7636 p++;
7637 if (*p)
7638 type = simple_strtoul(p + 1, NULL, 0);
7639 }
7640
7641 IWL_DEBUG_INFO("Invoking measurement of type %d on "
7642 "channel %d (for '%s')\n", type, params.channel, buf);
bb8c093b 7643 iwl3945_get_measurement(priv, &params, type);
b481de9c
ZY
7644
7645 return count;
7646}
7647
7648static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
7649 show_measurement, store_measurement);
c8b0e6e1 7650#endif /* CONFIG_IWL3945_SPECTRUM_MEASUREMENT */
b481de9c 7651
b481de9c
ZY
7652static ssize_t store_retry_rate(struct device *d,
7653 struct device_attribute *attr,
7654 const char *buf, size_t count)
7655{
bb8c093b 7656 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7657
7658 priv->retry_rate = simple_strtoul(buf, NULL, 0);
7659 if (priv->retry_rate <= 0)
7660 priv->retry_rate = 1;
7661
7662 return count;
7663}
7664
7665static ssize_t show_retry_rate(struct device *d,
7666 struct device_attribute *attr, char *buf)
7667{
bb8c093b 7668 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7669 return sprintf(buf, "%d", priv->retry_rate);
7670}
7671
7672static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
7673 store_retry_rate);
7674
7675static ssize_t store_power_level(struct device *d,
7676 struct device_attribute *attr,
7677 const char *buf, size_t count)
7678{
bb8c093b 7679 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7680 int rc;
7681 int mode;
7682
7683 mode = simple_strtoul(buf, NULL, 0);
7684 mutex_lock(&priv->mutex);
7685
bb8c093b 7686 if (!iwl3945_is_ready(priv)) {
b481de9c
ZY
7687 rc = -EAGAIN;
7688 goto out;
7689 }
7690
7691 if ((mode < 1) || (mode > IWL_POWER_LIMIT) || (mode == IWL_POWER_AC))
7692 mode = IWL_POWER_AC;
7693 else
7694 mode |= IWL_POWER_ENABLED;
7695
7696 if (mode != priv->power_mode) {
bb8c093b 7697 rc = iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(mode));
b481de9c
ZY
7698 if (rc) {
7699 IWL_DEBUG_MAC80211("failed setting power mode.\n");
7700 goto out;
7701 }
7702 priv->power_mode = mode;
7703 }
7704
7705 rc = count;
7706
7707 out:
7708 mutex_unlock(&priv->mutex);
7709 return rc;
7710}
7711
7712#define MAX_WX_STRING 80
7713
7714/* Values are in microsecond */
7715static const s32 timeout_duration[] = {
7716 350000,
7717 250000,
7718 75000,
7719 37000,
7720 25000,
7721};
7722static const s32 period_duration[] = {
7723 400000,
7724 700000,
7725 1000000,
7726 1000000,
7727 1000000
7728};
7729
7730static ssize_t show_power_level(struct device *d,
7731 struct device_attribute *attr, char *buf)
7732{
bb8c093b 7733 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7734 int level = IWL_POWER_LEVEL(priv->power_mode);
7735 char *p = buf;
7736
7737 p += sprintf(p, "%d ", level);
7738 switch (level) {
7739 case IWL_POWER_MODE_CAM:
7740 case IWL_POWER_AC:
7741 p += sprintf(p, "(AC)");
7742 break;
7743 case IWL_POWER_BATTERY:
7744 p += sprintf(p, "(BATTERY)");
7745 break;
7746 default:
7747 p += sprintf(p,
7748 "(Timeout %dms, Period %dms)",
7749 timeout_duration[level - 1] / 1000,
7750 period_duration[level - 1] / 1000);
7751 }
7752
7753 if (!(priv->power_mode & IWL_POWER_ENABLED))
7754 p += sprintf(p, " OFF\n");
7755 else
7756 p += sprintf(p, " \n");
7757
7758 return (p - buf + 1);
7759
7760}
7761
7762static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
7763 store_power_level);
7764
7765static ssize_t show_channels(struct device *d,
7766 struct device_attribute *attr, char *buf)
7767{
8318d78a
JB
7768 /* all this shit doesn't belong into sysfs anyway */
7769 return 0;
b481de9c
ZY
7770}
7771
7772static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
7773
7774static ssize_t show_statistics(struct device *d,
7775 struct device_attribute *attr, char *buf)
7776{
bb8c093b
CH
7777 struct iwl3945_priv *priv = dev_get_drvdata(d);
7778 u32 size = sizeof(struct iwl3945_notif_statistics);
b481de9c
ZY
7779 u32 len = 0, ofs = 0;
7780 u8 *data = (u8 *) & priv->statistics;
7781 int rc = 0;
7782
bb8c093b 7783 if (!iwl3945_is_alive(priv))
b481de9c
ZY
7784 return -EAGAIN;
7785
7786 mutex_lock(&priv->mutex);
bb8c093b 7787 rc = iwl3945_send_statistics_request(priv);
b481de9c
ZY
7788 mutex_unlock(&priv->mutex);
7789
7790 if (rc) {
7791 len = sprintf(buf,
7792 "Error sending statistics request: 0x%08X\n", rc);
7793 return len;
7794 }
7795
7796 while (size && (PAGE_SIZE - len)) {
7797 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7798 PAGE_SIZE - len, 1);
7799 len = strlen(buf);
7800 if (PAGE_SIZE - len)
7801 buf[len++] = '\n';
7802
7803 ofs += 16;
7804 size -= min(size, 16U);
7805 }
7806
7807 return len;
7808}
7809
7810static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
7811
7812static ssize_t show_antenna(struct device *d,
7813 struct device_attribute *attr, char *buf)
7814{
bb8c093b 7815 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c 7816
bb8c093b 7817 if (!iwl3945_is_alive(priv))
b481de9c
ZY
7818 return -EAGAIN;
7819
7820 return sprintf(buf, "%d\n", priv->antenna);
7821}
7822
7823static ssize_t store_antenna(struct device *d,
7824 struct device_attribute *attr,
7825 const char *buf, size_t count)
7826{
7827 int ant;
bb8c093b 7828 struct iwl3945_priv *priv = dev_get_drvdata(d);
b481de9c
ZY
7829
7830 if (count == 0)
7831 return 0;
7832
7833 if (sscanf(buf, "%1i", &ant) != 1) {
7834 IWL_DEBUG_INFO("not in hex or decimal form.\n");
7835 return count;
7836 }
7837
7838 if ((ant >= 0) && (ant <= 2)) {
7839 IWL_DEBUG_INFO("Setting antenna select to %d.\n", ant);
bb8c093b 7840 priv->antenna = (enum iwl3945_antenna)ant;
b481de9c
ZY
7841 } else
7842 IWL_DEBUG_INFO("Bad antenna select value %d.\n", ant);
7843
7844
7845 return count;
7846}
7847
7848static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
7849
7850static ssize_t show_status(struct device *d,
7851 struct device_attribute *attr, char *buf)
7852{
bb8c093b
CH
7853 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
7854 if (!iwl3945_is_alive(priv))
b481de9c
ZY
7855 return -EAGAIN;
7856 return sprintf(buf, "0x%08x\n", (int)priv->status);
7857}
7858
7859static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
7860
7861static ssize_t dump_error_log(struct device *d,
7862 struct device_attribute *attr,
7863 const char *buf, size_t count)
7864{
7865 char *p = (char *)buf;
7866
7867 if (p[0] == '1')
bb8c093b 7868 iwl3945_dump_nic_error_log((struct iwl3945_priv *)d->driver_data);
b481de9c
ZY
7869
7870 return strnlen(buf, count);
7871}
7872
7873static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
7874
7875static ssize_t dump_event_log(struct device *d,
7876 struct device_attribute *attr,
7877 const char *buf, size_t count)
7878{
7879 char *p = (char *)buf;
7880
7881 if (p[0] == '1')
bb8c093b 7882 iwl3945_dump_nic_event_log((struct iwl3945_priv *)d->driver_data);
b481de9c
ZY
7883
7884 return strnlen(buf, count);
7885}
7886
7887static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
7888
7889/*****************************************************************************
7890 *
7891 * driver setup and teardown
7892 *
7893 *****************************************************************************/
7894
bb8c093b 7895static void iwl3945_setup_deferred_work(struct iwl3945_priv *priv)
b481de9c
ZY
7896{
7897 priv->workqueue = create_workqueue(DRV_NAME);
7898
7899 init_waitqueue_head(&priv->wait_command_queue);
7900
bb8c093b
CH
7901 INIT_WORK(&priv->up, iwl3945_bg_up);
7902 INIT_WORK(&priv->restart, iwl3945_bg_restart);
7903 INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
7904 INIT_WORK(&priv->scan_completed, iwl3945_bg_scan_completed);
7905 INIT_WORK(&priv->request_scan, iwl3945_bg_request_scan);
7906 INIT_WORK(&priv->abort_scan, iwl3945_bg_abort_scan);
7907 INIT_WORK(&priv->rf_kill, iwl3945_bg_rf_kill);
7908 INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
5ec03976 7909 INIT_WORK(&priv->set_monitor, iwl3945_bg_set_monitor);
bb8c093b
CH
7910 INIT_DELAYED_WORK(&priv->post_associate, iwl3945_bg_post_associate);
7911 INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
7912 INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
7913 INIT_DELAYED_WORK(&priv->scan_check, iwl3945_bg_scan_check);
7914
7915 iwl3945_hw_setup_deferred_work(priv);
b481de9c
ZY
7916
7917 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
bb8c093b 7918 iwl3945_irq_tasklet, (unsigned long)priv);
b481de9c
ZY
7919}
7920
bb8c093b 7921static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv)
b481de9c 7922{
bb8c093b 7923 iwl3945_hw_cancel_deferred_work(priv);
b481de9c 7924
e47eb6ad 7925 cancel_delayed_work_sync(&priv->init_alive_start);
b481de9c
ZY
7926 cancel_delayed_work(&priv->scan_check);
7927 cancel_delayed_work(&priv->alive_start);
7928 cancel_delayed_work(&priv->post_associate);
7929 cancel_work_sync(&priv->beacon_update);
7930}
7931
bb8c093b 7932static struct attribute *iwl3945_sysfs_entries[] = {
b481de9c
ZY
7933 &dev_attr_antenna.attr,
7934 &dev_attr_channels.attr,
7935 &dev_attr_dump_errors.attr,
7936 &dev_attr_dump_events.attr,
7937 &dev_attr_flags.attr,
7938 &dev_attr_filter_flags.attr,
c8b0e6e1 7939#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
b481de9c
ZY
7940 &dev_attr_measurement.attr,
7941#endif
7942 &dev_attr_power_level.attr,
b481de9c
ZY
7943 &dev_attr_retry_rate.attr,
7944 &dev_attr_rf_kill.attr,
7945 &dev_attr_rs_window.attr,
7946 &dev_attr_statistics.attr,
7947 &dev_attr_status.attr,
7948 &dev_attr_temperature.attr,
b481de9c
ZY
7949 &dev_attr_tx_power.attr,
7950
7951 NULL
7952};
7953
bb8c093b 7954static struct attribute_group iwl3945_attribute_group = {
b481de9c 7955 .name = NULL, /* put in device directory */
bb8c093b 7956 .attrs = iwl3945_sysfs_entries,
b481de9c
ZY
7957};
7958
bb8c093b
CH
7959static struct ieee80211_ops iwl3945_hw_ops = {
7960 .tx = iwl3945_mac_tx,
7961 .start = iwl3945_mac_start,
7962 .stop = iwl3945_mac_stop,
7963 .add_interface = iwl3945_mac_add_interface,
7964 .remove_interface = iwl3945_mac_remove_interface,
7965 .config = iwl3945_mac_config,
7966 .config_interface = iwl3945_mac_config_interface,
7967 .configure_filter = iwl3945_configure_filter,
7968 .set_key = iwl3945_mac_set_key,
7969 .get_stats = iwl3945_mac_get_stats,
7970 .get_tx_stats = iwl3945_mac_get_tx_stats,
7971 .conf_tx = iwl3945_mac_conf_tx,
7972 .get_tsf = iwl3945_mac_get_tsf,
7973 .reset_tsf = iwl3945_mac_reset_tsf,
7974 .beacon_update = iwl3945_mac_beacon_update,
7975 .hw_scan = iwl3945_mac_hw_scan
b481de9c
ZY
7976};
7977
bb8c093b 7978static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
b481de9c
ZY
7979{
7980 int err = 0;
bb8c093b 7981 struct iwl3945_priv *priv;
b481de9c 7982 struct ieee80211_hw *hw;
82b9a121 7983 struct iwl_3945_cfg *cfg = (struct iwl_3945_cfg *)(ent->driver_data);
b481de9c 7984 int i;
0359facc 7985 unsigned long flags;
5a66926a 7986 DECLARE_MAC_BUF(mac);
b481de9c 7987
6440adb5
BC
7988 /* Disabling hardware scan means that mac80211 will perform scans
7989 * "the hard way", rather than using device's scan. */
bb8c093b 7990 if (iwl3945_param_disable_hw_scan) {
b481de9c 7991 IWL_DEBUG_INFO("Disabling hw_scan\n");
bb8c093b 7992 iwl3945_hw_ops.hw_scan = NULL;
b481de9c
ZY
7993 }
7994
dfe7d458 7995 if ((iwl3945_param_queues_num > IWL39_MAX_NUM_QUEUES) ||
bb8c093b 7996 (iwl3945_param_queues_num < IWL_MIN_NUM_QUEUES)) {
b481de9c 7997 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
dfe7d458 7998 IWL_MIN_NUM_QUEUES, IWL39_MAX_NUM_QUEUES);
b481de9c
ZY
7999 err = -EINVAL;
8000 goto out;
8001 }
8002
8003 /* mac80211 allocates memory for this device instance, including
8004 * space for this driver's private structure */
bb8c093b 8005 hw = ieee80211_alloc_hw(sizeof(struct iwl3945_priv), &iwl3945_hw_ops);
b481de9c
ZY
8006 if (hw == NULL) {
8007 IWL_ERROR("Can not allocate network device\n");
8008 err = -ENOMEM;
8009 goto out;
8010 }
8011 SET_IEEE80211_DEV(hw, &pdev->dev);
8012
f51359a8
JB
8013 hw->rate_control_algorithm = "iwl-3945-rs";
8014
b481de9c
ZY
8015 IWL_DEBUG_INFO("*** LOAD DRIVER ***\n");
8016 priv = hw->priv;
8017 priv->hw = hw;
8018
8019 priv->pci_dev = pdev;
82b9a121 8020 priv->cfg = cfg;
6440adb5
BC
8021
8022 /* Select antenna (may be helpful if only one antenna is connected) */
bb8c093b 8023 priv->antenna = (enum iwl3945_antenna)iwl3945_param_antenna;
c8b0e6e1 8024#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 8025 iwl3945_debug_level = iwl3945_param_debug;
b481de9c
ZY
8026 atomic_set(&priv->restrict_refcnt, 0);
8027#endif
8028 priv->retry_rate = 1;
8029
8030 priv->ibss_beacon = NULL;
8031
566bfe5a
BR
8032 /* Tell mac80211 our characteristics */
8033 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
8034 IEEE80211_HW_SIGNAL_DBM |
8035 IEEE80211_HW_NOISE_DBM;
b481de9c 8036
6440adb5 8037 /* 4 EDCA QOS priorities */
b481de9c
ZY
8038 hw->queues = 4;
8039
8040 spin_lock_init(&priv->lock);
8041 spin_lock_init(&priv->power_data.lock);
8042 spin_lock_init(&priv->sta_lock);
8043 spin_lock_init(&priv->hcmd_lock);
8044
8045 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
8046 INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
8047
8048 INIT_LIST_HEAD(&priv->free_frames);
8049
8050 mutex_init(&priv->mutex);
8051 if (pci_enable_device(pdev)) {
8052 err = -ENODEV;
8053 goto out_ieee80211_free_hw;
8054 }
8055
8056 pci_set_master(pdev);
8057
6440adb5 8058 /* Clear the driver's (not device's) station table */
bb8c093b 8059 iwl3945_clear_stations_table(priv);
b481de9c
ZY
8060
8061 priv->data_retry_limit = -1;
8062 priv->ieee_channels = NULL;
8063 priv->ieee_rates = NULL;
8318d78a 8064 priv->band = IEEE80211_BAND_2GHZ;
b481de9c
ZY
8065
8066 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
8067 if (!err)
8068 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
8069 if (err) {
8070 printk(KERN_WARNING DRV_NAME ": No suitable DMA available.\n");
8071 goto out_pci_disable_device;
8072 }
8073
8074 pci_set_drvdata(pdev, priv);
8075 err = pci_request_regions(pdev, DRV_NAME);
8076 if (err)
8077 goto out_pci_disable_device;
6440adb5 8078
b481de9c
ZY
8079 /* We disable the RETRY_TIMEOUT register (0x41) to keep
8080 * PCI Tx retries from interfering with C3 CPU state */
8081 pci_write_config_byte(pdev, 0x41, 0x00);
6440adb5 8082
b481de9c
ZY
8083 priv->hw_base = pci_iomap(pdev, 0, 0);
8084 if (!priv->hw_base) {
8085 err = -ENODEV;
8086 goto out_pci_release_regions;
8087 }
8088
8089 IWL_DEBUG_INFO("pci_resource_len = 0x%08llx\n",
8090 (unsigned long long) pci_resource_len(pdev, 0));
8091 IWL_DEBUG_INFO("pci_resource_base = %p\n", priv->hw_base);
8092
8093 /* Initialize module parameter values here */
8094
6440adb5 8095 /* Disable radio (SW RF KILL) via parameter when loading driver */
bb8c093b 8096 if (iwl3945_param_disable) {
b481de9c
ZY
8097 set_bit(STATUS_RF_KILL_SW, &priv->status);
8098 IWL_DEBUG_INFO("Radio disabled.\n");
8099 }
8100
8101 priv->iw_mode = IEEE80211_IF_TYPE_STA;
8102
b481de9c 8103 printk(KERN_INFO DRV_NAME
82b9a121 8104 ": Detected Intel Wireless WiFi Link %s\n", priv->cfg->name);
b481de9c
ZY
8105
8106 /* Device-specific setup */
bb8c093b 8107 if (iwl3945_hw_set_hw_setting(priv)) {
b481de9c 8108 IWL_ERROR("failed to set hw settings\n");
b481de9c
ZY
8109 goto out_iounmap;
8110 }
8111
bb8c093b 8112 if (iwl3945_param_qos_enable)
b481de9c
ZY
8113 priv->qos_data.qos_enable = 1;
8114
bb8c093b 8115 iwl3945_reset_qos(priv);
b481de9c
ZY
8116
8117 priv->qos_data.qos_active = 0;
8118 priv->qos_data.qos_cap.val = 0;
b481de9c 8119
8318d78a 8120 iwl3945_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
bb8c093b
CH
8121 iwl3945_setup_deferred_work(priv);
8122 iwl3945_setup_rx_handlers(priv);
b481de9c
ZY
8123
8124 priv->rates_mask = IWL_RATES_MASK;
8125 /* If power management is turned on, default to AC mode */
8126 priv->power_mode = IWL_POWER_AC;
8127 priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
8128
0359facc 8129 spin_lock_irqsave(&priv->lock, flags);
bb8c093b 8130 iwl3945_disable_interrupts(priv);
0359facc 8131 spin_unlock_irqrestore(&priv->lock, flags);
49df2b33 8132
bb8c093b 8133 err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
b481de9c
ZY
8134 if (err) {
8135 IWL_ERROR("failed to create sysfs device attributes\n");
b481de9c
ZY
8136 goto out_release_irq;
8137 }
8138
5a66926a
ZY
8139 /* nic init */
8140 iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
8141 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
8142
8143 iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
8144 err = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
8145 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
8146 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
8147 if (err < 0) {
8148 IWL_DEBUG_INFO("Failed to init the card\n");
8149 goto out_remove_sysfs;
8150 }
8151 /* Read the EEPROM */
8152 err = iwl3945_eeprom_init(priv);
b481de9c 8153 if (err) {
5a66926a
ZY
8154 IWL_ERROR("Unable to init EEPROM\n");
8155 goto out_remove_sysfs;
b481de9c 8156 }
5a66926a
ZY
8157 /* MAC Address location in EEPROM same for 3945/4965 */
8158 get_eeprom_mac(priv, priv->mac_addr);
8159 IWL_DEBUG_INFO("MAC address: %s\n", print_mac(mac, priv->mac_addr));
8160 SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
b481de9c 8161
849e0dce
RC
8162 err = iwl3945_init_channel_map(priv);
8163 if (err) {
8164 IWL_ERROR("initializing regulatory failed: %d\n", err);
8165 goto out_remove_sysfs;
8166 }
8167
8168 err = iwl3945_init_geos(priv);
8169 if (err) {
8170 IWL_ERROR("initializing geos failed: %d\n", err);
8171 goto out_free_channel_map;
8172 }
849e0dce 8173
5a66926a
ZY
8174 err = ieee80211_register_hw(priv->hw);
8175 if (err) {
8176 IWL_ERROR("Failed to register network device (error %d)\n", err);
849e0dce 8177 goto out_free_geos;
5a66926a 8178 }
b481de9c 8179
5a66926a
ZY
8180 priv->hw->conf.beacon_int = 100;
8181 priv->mac80211_registered = 1;
8182 pci_save_state(pdev);
8183 pci_disable_device(pdev);
b481de9c
ZY
8184
8185 return 0;
8186
849e0dce
RC
8187 out_free_geos:
8188 iwl3945_free_geos(priv);
8189 out_free_channel_map:
8190 iwl3945_free_channel_map(priv);
5a66926a 8191 out_remove_sysfs:
bb8c093b 8192 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
b481de9c
ZY
8193
8194 out_release_irq:
b481de9c
ZY
8195 destroy_workqueue(priv->workqueue);
8196 priv->workqueue = NULL;
bb8c093b 8197 iwl3945_unset_hw_setting(priv);
b481de9c
ZY
8198
8199 out_iounmap:
8200 pci_iounmap(pdev, priv->hw_base);
8201 out_pci_release_regions:
8202 pci_release_regions(pdev);
8203 out_pci_disable_device:
8204 pci_disable_device(pdev);
8205 pci_set_drvdata(pdev, NULL);
8206 out_ieee80211_free_hw:
8207 ieee80211_free_hw(priv->hw);
8208 out:
8209 return err;
8210}
8211
c83dbf68 8212static void __devexit iwl3945_pci_remove(struct pci_dev *pdev)
b481de9c 8213{
bb8c093b 8214 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
b481de9c
ZY
8215 struct list_head *p, *q;
8216 int i;
0359facc 8217 unsigned long flags;
b481de9c
ZY
8218
8219 if (!priv)
8220 return;
8221
8222 IWL_DEBUG_INFO("*** UNLOAD DRIVER ***\n");
8223
b481de9c 8224 set_bit(STATUS_EXIT_PENDING, &priv->status);
b24d22b1 8225
bb8c093b 8226 iwl3945_down(priv);
b481de9c 8227
0359facc
MA
8228 /* make sure we flush any pending irq or
8229 * tasklet for the driver
8230 */
8231 spin_lock_irqsave(&priv->lock, flags);
8232 iwl3945_disable_interrupts(priv);
8233 spin_unlock_irqrestore(&priv->lock, flags);
8234
8235 iwl_synchronize_irq(priv);
8236
b481de9c
ZY
8237 /* Free MAC hash list for ADHOC */
8238 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++) {
8239 list_for_each_safe(p, q, &priv->ibss_mac_hash[i]) {
8240 list_del(p);
bb8c093b 8241 kfree(list_entry(p, struct iwl3945_ibss_seq, list));
b481de9c
ZY
8242 }
8243 }
8244
bb8c093b 8245 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
b481de9c 8246
bb8c093b 8247 iwl3945_dealloc_ucode_pci(priv);
b481de9c
ZY
8248
8249 if (priv->rxq.bd)
bb8c093b
CH
8250 iwl3945_rx_queue_free(priv, &priv->rxq);
8251 iwl3945_hw_txq_ctx_free(priv);
b481de9c 8252
bb8c093b
CH
8253 iwl3945_unset_hw_setting(priv);
8254 iwl3945_clear_stations_table(priv);
b481de9c
ZY
8255
8256 if (priv->mac80211_registered) {
8257 ieee80211_unregister_hw(priv->hw);
b481de9c
ZY
8258 }
8259
6ef89d0a
MA
8260 /*netif_stop_queue(dev); */
8261 flush_workqueue(priv->workqueue);
8262
bb8c093b 8263 /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
b481de9c
ZY
8264 * priv->workqueue... so we can't take down the workqueue
8265 * until now... */
8266 destroy_workqueue(priv->workqueue);
8267 priv->workqueue = NULL;
8268
b481de9c
ZY
8269 pci_iounmap(pdev, priv->hw_base);
8270 pci_release_regions(pdev);
8271 pci_disable_device(pdev);
8272 pci_set_drvdata(pdev, NULL);
8273
849e0dce
RC
8274 iwl3945_free_channel_map(priv);
8275 iwl3945_free_geos(priv);
b481de9c
ZY
8276
8277 if (priv->ibss_beacon)
8278 dev_kfree_skb(priv->ibss_beacon);
8279
8280 ieee80211_free_hw(priv->hw);
8281}
8282
8283#ifdef CONFIG_PM
8284
bb8c093b 8285static int iwl3945_pci_suspend(struct pci_dev *pdev, pm_message_t state)
b481de9c 8286{
bb8c093b 8287 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
b481de9c 8288
e655b9f0
ZY
8289 if (priv->is_open) {
8290 set_bit(STATUS_IN_SUSPEND, &priv->status);
8291 iwl3945_mac_stop(priv->hw);
8292 priv->is_open = 1;
8293 }
b481de9c 8294
b481de9c
ZY
8295 pci_set_power_state(pdev, PCI_D3hot);
8296
b481de9c
ZY
8297 return 0;
8298}
8299
bb8c093b 8300static int iwl3945_pci_resume(struct pci_dev *pdev)
b481de9c 8301{
bb8c093b 8302 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
b481de9c 8303
b481de9c 8304 pci_set_power_state(pdev, PCI_D0);
b481de9c 8305
e655b9f0
ZY
8306 if (priv->is_open)
8307 iwl3945_mac_start(priv->hw);
b481de9c 8308
e655b9f0 8309 clear_bit(STATUS_IN_SUSPEND, &priv->status);
b481de9c
ZY
8310 return 0;
8311}
8312
8313#endif /* CONFIG_PM */
8314
8315/*****************************************************************************
8316 *
8317 * driver and module entry point
8318 *
8319 *****************************************************************************/
8320
bb8c093b 8321static struct pci_driver iwl3945_driver = {
b481de9c 8322 .name = DRV_NAME,
bb8c093b
CH
8323 .id_table = iwl3945_hw_card_ids,
8324 .probe = iwl3945_pci_probe,
8325 .remove = __devexit_p(iwl3945_pci_remove),
b481de9c 8326#ifdef CONFIG_PM
bb8c093b
CH
8327 .suspend = iwl3945_pci_suspend,
8328 .resume = iwl3945_pci_resume,
b481de9c
ZY
8329#endif
8330};
8331
bb8c093b 8332static int __init iwl3945_init(void)
b481de9c
ZY
8333{
8334
8335 int ret;
8336 printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
8337 printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
897e1cf2
RC
8338
8339 ret = iwl3945_rate_control_register();
8340 if (ret) {
8341 IWL_ERROR("Unable to register rate control algorithm: %d\n", ret);
8342 return ret;
8343 }
8344
bb8c093b 8345 ret = pci_register_driver(&iwl3945_driver);
b481de9c
ZY
8346 if (ret) {
8347 IWL_ERROR("Unable to initialize PCI module\n");
897e1cf2 8348 goto error_register;
b481de9c 8349 }
c8b0e6e1 8350#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 8351 ret = driver_create_file(&iwl3945_driver.driver, &driver_attr_debug_level);
b481de9c
ZY
8352 if (ret) {
8353 IWL_ERROR("Unable to create driver sysfs file\n");
897e1cf2 8354 goto error_debug;
b481de9c
ZY
8355 }
8356#endif
8357
8358 return ret;
897e1cf2
RC
8359
8360#ifdef CONFIG_IWL3945_DEBUG
8361error_debug:
8362 pci_unregister_driver(&iwl3945_driver);
8363#endif
8364error_register:
8365 iwl3945_rate_control_unregister();
8366 return ret;
b481de9c
ZY
8367}
8368
bb8c093b 8369static void __exit iwl3945_exit(void)
b481de9c 8370{
c8b0e6e1 8371#ifdef CONFIG_IWL3945_DEBUG
bb8c093b 8372 driver_remove_file(&iwl3945_driver.driver, &driver_attr_debug_level);
b481de9c 8373#endif
bb8c093b 8374 pci_unregister_driver(&iwl3945_driver);
897e1cf2 8375 iwl3945_rate_control_unregister();
b481de9c
ZY
8376}
8377
bb8c093b 8378module_param_named(antenna, iwl3945_param_antenna, int, 0444);
b481de9c 8379MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
bb8c093b 8380module_param_named(disable, iwl3945_param_disable, int, 0444);
b481de9c 8381MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
bb8c093b 8382module_param_named(hwcrypto, iwl3945_param_hwcrypto, int, 0444);
b481de9c
ZY
8383MODULE_PARM_DESC(hwcrypto,
8384 "using hardware crypto engine (default 0 [software])\n");
bb8c093b 8385module_param_named(debug, iwl3945_param_debug, int, 0444);
b481de9c 8386MODULE_PARM_DESC(debug, "debug output mask");
bb8c093b 8387module_param_named(disable_hw_scan, iwl3945_param_disable_hw_scan, int, 0444);
b481de9c
ZY
8388MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
8389
bb8c093b 8390module_param_named(queues_num, iwl3945_param_queues_num, int, 0444);
b481de9c
ZY
8391MODULE_PARM_DESC(queues_num, "number of hw queues.");
8392
8393/* QoS */
bb8c093b 8394module_param_named(qos_enable, iwl3945_param_qos_enable, int, 0444);
b481de9c
ZY
8395MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
8396
bb8c093b
CH
8397module_exit(iwl3945_exit);
8398module_init(iwl3945_init);