]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/net/wireless/iwlwifi/pcie/trans.c
iwlwifi: comment context requirements of the op_mode
[mirror_ubuntu-hirsute-kernel.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
6238b008 77/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 78#include "dvm/commands.h"
c85eb619 79
c6f600fc 80#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 81 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
82 (~(1<<(trans_pcie)->cmd_queue)))
83
5a878bf6 84static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 85{
20d3b647 86 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 87 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 88 struct device *dev = trans->dev;
c85eb619 89
5a878bf6 90 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
91
92 spin_lock_init(&rxq->lock);
c85eb619
EG
93
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
98 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
100 if (!rxq->bd)
101 goto err_bd;
c85eb619
EG
102
103 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
106 if (!rxq->rb_stts)
107 goto err_rb_stts;
c85eb619
EG
108
109 return 0;
110
111err_rb_stts:
a0f6b0a2 112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
20d3b647 113 rxq->bd, rxq->bd_dma);
c85eb619
EG
114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
5a878bf6 120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 124 int i;
c85eb619
EG
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
1042db2a 131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
20d3b647
JB
132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
790428b6 134 __free_pages(rxq->pool[i].page,
b2cf410c 135 trans_pcie->rx_page_order);
c85eb619
EG
136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
a0f6b0a2
EG
140}
141
fd656935 142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
143 struct iwl_rx_queue *rxq)
144{
b2cf410c 145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 149
b2cf410c 150 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
1042db2a 156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
157
158 /* Reset driver's Rx queue write index */
1042db2a 159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
160
161 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
1042db2a 166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
1042db2a 177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
187}
188
5a878bf6 189static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 190{
20d3b647 191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6
EG
192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
a0f6b0a2
EG
194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
5a878bf6 198 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
5a878bf6 207 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
5a878bf6 219 iwlagn_rx_replenish(trans);
ab697a9f 220
fd656935 221 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 222
7b11488f 223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 224 rxq->need_update = 1;
5a878bf6 225 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 227
c85eb619
EG
228 return 0;
229}
230
5a878bf6 231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 232{
20d3b647 233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2
EG
235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
5a878bf6 240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 245 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
246 spin_unlock_irqrestore(&rxq->lock, flags);
247
1042db2a 248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
1042db2a 254 dma_free_coherent(trans->dev,
a0f6b0a2
EG
255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
5a878bf6 258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
6d8f6eeb 263static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
264{
265
266 /* stop Rx DMA */
1042db2a
EG
267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
20d3b647 269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
c2c52e8b
EG
270}
271
20d3b647
JB
272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
02aca585
EG
274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
1042db2a 278 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
20d3b647
JB
286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
1359ca4f
EG
288{
289 if (unlikely(!ptr->addr))
290 return;
291
1042db2a 292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
293 memset(ptr, 0, sizeof(*ptr));
294}
295
7c5ba4a8
JB
296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
e9d364de 299 struct iwl_queue *q = &txq->q;
7c5ba4a8
JB
300 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
301 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
f22d3328
EG
302 u32 scd_sram_addr = trans_pcie->scd_base_addr +
303 SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
304 u8 buf[16];
305 int i;
7c5ba4a8
JB
306
307 spin_lock(&txq->lock);
308 /* check if triggered erroneously */
309 if (txq->q.read_ptr == txq->q.write_ptr) {
310 spin_unlock(&txq->lock);
311 return;
312 }
313 spin_unlock(&txq->lock);
314
7c5ba4a8
JB
315 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
316 jiffies_to_msecs(trans_pcie->wd_timeout));
317 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
318 txq->q.read_ptr, txq->q.write_ptr);
7c5ba4a8 319
f22d3328
EG
320 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
321
322 iwl_print_hex_error(trans, buf, sizeof(buf));
323
324 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
325 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
326 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
327
12af0468
EG
328 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
329 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
330 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
331 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
332 u32 tbl_dw =
333 iwl_read_targ_mem(trans,
334 trans_pcie->scd_base_addr +
335 SCD_TRANS_TBL_OFFSET_QUEUE(i));
336
337 if (i & 0x1)
338 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
339 else
340 tbl_dw = tbl_dw & 0x0000FFFF;
341
342 IWL_ERR(trans,
343 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
344 i, active ? "" : "in", fifo, tbl_dw,
345 iwl_read_prph(trans,
346 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
347 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
348 }
349
e9d364de
EG
350 for (i = q->read_ptr; i != q->write_ptr;
351 i = iwl_queue_inc_wrap(i, q->n_bd)) {
352 struct iwl_tx_cmd *tx_cmd =
353 (struct iwl_tx_cmd *)txq->entries[i].cmd->payload;
354 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
355 get_unaligned_le32(&tx_cmd->scratch));
356 }
357
7c5ba4a8
JB
358 iwl_op_mode_nic_error(trans->op_mode);
359}
360
6d8f6eeb 361static int iwl_trans_txq_alloc(struct iwl_trans *trans,
20d3b647
JB
362 struct iwl_tx_queue *txq, int slots_num,
363 u32 txq_id)
02aca585 364{
20d3b647 365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab9e212e 366 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585
EG
367 int i;
368
bf8440e6 369 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
370 return -EINVAL;
371
7c5ba4a8
JB
372 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
373 (unsigned long)txq);
374 txq->trans_pcie = trans_pcie;
375
1359ca4f
EG
376 txq->q.n_window = slots_num;
377
bf8440e6
JB
378 txq->entries = kcalloc(slots_num,
379 sizeof(struct iwl_pcie_tx_queue_entry),
380 GFP_KERNEL);
02aca585 381
bf8440e6 382 if (!txq->entries)
02aca585
EG
383 goto error;
384
c6f600fc 385 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 386 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
387 txq->entries[i].cmd =
388 kmalloc(sizeof(struct iwl_device_cmd),
389 GFP_KERNEL);
390 if (!txq->entries[i].cmd)
dfa2bdba
EG
391 goto error;
392 }
02aca585 393
02aca585
EG
394 /* Circular buffer of transmit frame descriptors (TFDs),
395 * shared with device */
1042db2a 396 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 397 &txq->q.dma_addr, GFP_KERNEL);
02aca585 398 if (!txq->tfds) {
6d8f6eeb 399 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
400 goto error;
401 }
402 txq->q.id = txq_id;
403
404 return 0;
405error:
bf8440e6 406 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 407 for (i = 0; i < slots_num; i++)
bf8440e6
JB
408 kfree(txq->entries[i].cmd);
409 kfree(txq->entries);
410 txq->entries = NULL;
02aca585
EG
411
412 return -ENOMEM;
413
414}
415
6d8f6eeb 416static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 417 int slots_num, u32 txq_id)
02aca585
EG
418{
419 int ret;
420
421 txq->need_update = 0;
02aca585 422
02aca585
EG
423 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
424 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
425 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
426
427 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 428 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
429 txq_id);
430 if (ret)
431 return ret;
432
015c15e1
JB
433 spin_lock_init(&txq->lock);
434
02aca585
EG
435 /*
436 * Tell nic where to find circular buffer of Tx Frame Descriptors for
437 * given Tx queue, and enable the DMA channel used for that queue.
438 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 439 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
440 txq->q.dma_addr >> 8);
441
442 return 0;
443}
444
c170b867
EG
445/**
446 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
447 */
6d8f6eeb 448static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 449{
8ad71bef
EG
450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
451 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 452 struct iwl_queue *q = &txq->q;
39644e9a 453 enum dma_data_direction dma_dir;
c170b867
EG
454
455 if (!q->n_bd)
456 return;
457
39644e9a
EG
458 /* In the command queue, all the TBs are mapped as BIDI
459 * so unmap them as such.
460 */
c6f600fc 461 if (txq_id == trans_pcie->cmd_queue)
39644e9a 462 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 463 else
39644e9a
EG
464 dma_dir = DMA_TO_DEVICE;
465
015c15e1 466 spin_lock_bh(&txq->lock);
c170b867 467 while (q->write_ptr != q->read_ptr) {
bc2529c3 468 iwl_txq_free_tfd(trans, txq, dma_dir);
c170b867
EG
469 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
470 }
015c15e1 471 spin_unlock_bh(&txq->lock);
c170b867
EG
472}
473
1359ca4f
EG
474/**
475 * iwl_tx_queue_free - Deallocate DMA queue.
476 * @txq: Transmit queue to deallocate.
477 *
478 * Empty queue by removing and destroying all BD's.
479 * Free all buffers.
480 * 0-fill, but do not free "txq" descriptor structure.
481 */
6d8f6eeb 482static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 483{
8ad71bef
EG
484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
485 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 486 struct device *dev = trans->dev;
1359ca4f 487 int i;
20d3b647 488
1359ca4f
EG
489 if (WARN_ON(!txq))
490 return;
491
6d8f6eeb 492 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
493
494 /* De-alloc array of command/tx buffers */
dfa2bdba 495
c6f600fc 496 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 497 for (i = 0; i < txq->q.n_window; i++)
bf8440e6 498 kfree(txq->entries[i].cmd);
1359ca4f
EG
499
500 /* De-alloc circular buffer of TFDs */
501 if (txq->q.n_bd) {
ab9e212e 502 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
503 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
504 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
505 }
506
bf8440e6
JB
507 kfree(txq->entries);
508 txq->entries = NULL;
1359ca4f 509
7c5ba4a8
JB
510 del_timer_sync(&txq->stuck_timer);
511
1359ca4f
EG
512 /* 0-fill queue descriptor structure */
513 memset(txq, 0, sizeof(*txq));
514}
515
516/**
517 * iwl_trans_tx_free - Free TXQ Context
518 *
519 * Destroy all TX DMA queues and structures
520 */
6d8f6eeb 521static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
522{
523 int txq_id;
8ad71bef 524 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
525
526 /* Tx queues */
8ad71bef 527 if (trans_pcie->txq) {
d6189124 528 for (txq_id = 0;
035f7ff2 529 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 530 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
531 }
532
8ad71bef
EG
533 kfree(trans_pcie->txq);
534 trans_pcie->txq = NULL;
1359ca4f 535
9d6b2cb1 536 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 537
6d8f6eeb 538 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
539}
540
02aca585
EG
541/**
542 * iwl_trans_tx_alloc - allocate TX context
543 * Allocate all Tx DMA structures and initialize them
544 *
545 * @param priv
546 * @return error code
547 */
6d8f6eeb 548static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
549{
550 int ret;
551 int txq_id, slots_num;
8ad71bef 552 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 553
035f7ff2 554 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
555 sizeof(struct iwlagn_scd_bc_tbl);
556
02aca585
EG
557 /*It is not allowed to alloc twice, so warn when this happens.
558 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 559 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
560 ret = -EINVAL;
561 goto error;
562 }
563
6d8f6eeb 564 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 565 scd_bc_tbls_size);
02aca585 566 if (ret) {
6d8f6eeb 567 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
568 goto error;
569 }
570
571 /* Alloc keep-warm buffer */
9d6b2cb1 572 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 573 if (ret) {
6d8f6eeb 574 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
575 goto error;
576 }
577
035f7ff2 578 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 579 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 580 if (!trans_pcie->txq) {
6d8f6eeb 581 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
582 ret = ENOMEM;
583 goto error;
584 }
585
586 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 587 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 588 txq_id++) {
9ba1947a 589 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 590 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
591 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
592 slots_num, txq_id);
02aca585 593 if (ret) {
6d8f6eeb 594 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
595 goto error;
596 }
597 }
598
599 return 0;
600
601error:
ae2c30bf 602 iwl_trans_pcie_tx_free(trans);
02aca585
EG
603
604 return ret;
605}
6d8f6eeb 606static int iwl_tx_init(struct iwl_trans *trans)
02aca585 607{
20d3b647 608 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585
EG
609 int ret;
610 int txq_id, slots_num;
611 unsigned long flags;
612 bool alloc = false;
613
8ad71bef 614 if (!trans_pcie->txq) {
6d8f6eeb 615 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
616 if (ret)
617 goto error;
618 alloc = true;
619 }
620
7b11488f 621 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
622
623 /* Turn off all Tx DMA fifos */
1042db2a 624 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
625
626 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 627 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 628 trans_pcie->kw.dma >> 4);
02aca585 629
7b11488f 630 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
631
632 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 633 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 634 txq_id++) {
9ba1947a 635 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 636 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
637 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
638 slots_num, txq_id);
02aca585 639 if (ret) {
6d8f6eeb 640 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
641 goto error;
642 }
643 }
644
645 return 0;
646error:
647 /*Upon error, free only if we allocated something */
648 if (alloc)
ae2c30bf 649 iwl_trans_pcie_tx_free(trans);
02aca585
EG
650 return ret;
651}
652
3e10caeb 653static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
654{
655/*
656 * (for documentation purposes)
657 * to set power to V_AUX, do:
658
659 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 660 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
661 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
662 ~APMG_PS_CTRL_MSK_PWR_SRC);
663 */
664
1042db2a 665 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
666 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
667 ~APMG_PS_CTRL_MSK_PWR_SRC);
668}
669
af634bee
EG
670/* PCI registers */
671#define PCI_CFG_RETRY_TIMEOUT 0x041
672#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
673#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
674
675static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
676{
20d3b647 677 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
af634bee
EG
678 int pos;
679 u16 pci_lnk_ctl;
af634bee
EG
680
681 struct pci_dev *pci_dev = trans_pcie->pci_dev;
682
683 pos = pci_pcie_cap(pci_dev);
684 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
685 return pci_lnk_ctl;
686}
687
688static void iwl_apm_config(struct iwl_trans *trans)
689{
690 /*
691 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
692 * Check if BIOS (or OS) enabled L1-ASPM on this device.
693 * If so (likely), disable L0S, so device moves directly L0->L1;
694 * costs negligible amount of power savings.
695 * If not (unlikely), enable L0S, so there is at least some
696 * power savings, even without L1.
697 */
698 u16 lctl = iwl_pciexp_link_ctrl(trans);
699
700 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
701 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
702 /* L1-ASPM enabled; disable(!) L0S */
703 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
704 dev_printk(KERN_INFO, trans->dev,
705 "L1 Enabled; Disabling L0S\n");
706 } else {
707 /* L1-ASPM disabled; enable(!) L0S */
708 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
709 dev_printk(KERN_INFO, trans->dev,
710 "L1 Disabled; Enabling L0S\n");
711 }
f6d0e9be 712 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
713}
714
a6c684ee
EG
715/*
716 * Start up NIC's basic functionality after it has been reset
717 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
718 * NOTE: This does not load uCode nor start the embedded processor
719 */
720static int iwl_apm_init(struct iwl_trans *trans)
721{
83626404 722 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
723 int ret = 0;
724 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
725
726 /*
727 * Use "set_bit" below rather than "write", to preserve any hardware
728 * bits already set by default after reset.
729 */
730
731 /* Disable L0S exit timer (platform NMI Work/Around) */
732 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 733 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
734
735 /*
736 * Disable L0s without affecting L1;
737 * don't wait for ICH L0s (ICH bug W/A)
738 */
739 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 740 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
741
742 /* Set FH wait threshold to maximum (HW error during stress W/A) */
743 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
744
745 /*
746 * Enable HAP INTA (interrupt from management bus) to
747 * wake device's PCI Express link L1a -> L0s
748 */
749 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 750 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 751
af634bee 752 iwl_apm_config(trans);
a6c684ee
EG
753
754 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 755 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 756 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 757 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
758
759 /*
760 * Set "initialization complete" bit to move adapter from
761 * D0U* --> D0A* (powered-up active) state.
762 */
763 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
764
765 /*
766 * Wait for clock stabilization; once stabilized, access to
767 * device-internal resources is supported, e.g. iwl_write_prph()
768 * and accesses to uCode SRAM.
769 */
770 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
771 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
772 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
773 if (ret < 0) {
774 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
775 goto out;
776 }
777
778 /*
779 * Enable DMA clock and wait for it to stabilize.
780 *
781 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
782 * do not disable clocks. This preserves any hardware bits already
783 * set by default in "CLK_CTRL_REG" after reset.
784 */
785 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
786 udelay(20);
787
788 /* Disable L1-Active */
789 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
790 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
791
83626404 792 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
793
794out:
795 return ret;
796}
797
cc56feb2
EG
798static int iwl_apm_stop_master(struct iwl_trans *trans)
799{
800 int ret = 0;
801
802 /* stop device's busmaster DMA activity */
803 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
804
805 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
806 CSR_RESET_REG_FLAG_MASTER_DISABLED,
807 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
808 if (ret)
809 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
810
811 IWL_DEBUG_INFO(trans, "stop master\n");
812
813 return ret;
814}
815
816static void iwl_apm_stop(struct iwl_trans *trans)
817{
83626404 818 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
819 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
820
83626404 821 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
822
823 /* Stop device's DMA activity */
824 iwl_apm_stop_master(trans);
825
826 /* Reset the entire device */
827 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
828
829 udelay(10);
830
831 /*
832 * Clear "initialization complete" bit to move adapter from
833 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
834 */
835 iwl_clear_bit(trans, CSR_GP_CNTRL,
836 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
837}
838
6d8f6eeb 839static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 840{
7b11488f 841 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
842 unsigned long flags;
843
844 /* nic_init */
7b11488f 845 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 846 iwl_apm_init(trans);
392f8b78
EG
847
848 /* Set interrupt coalescing calibration timer to default (512 usecs) */
20d3b647 849 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 850
7b11488f 851 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 852
3e10caeb 853 iwl_set_pwr_vmain(trans);
392f8b78 854
ecdb975c 855 iwl_op_mode_nic_config(trans->op_mode);
392f8b78 856
a5916977 857#ifndef CONFIG_IWLWIFI_IDI
392f8b78 858 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 859 iwl_rx_init(trans);
a5916977 860#endif
392f8b78
EG
861
862 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 863 if (iwl_tx_init(trans))
392f8b78
EG
864 return -ENOMEM;
865
035f7ff2 866 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 867 /* enable shadow regs in HW */
20d3b647 868 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 869 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
870 }
871
392f8b78
EG
872 return 0;
873}
874
875#define HW_READY_TIMEOUT (50)
876
877/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 878static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
879{
880 int ret;
881
1042db2a 882 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 883 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
884
885 /* See if we got it */
1042db2a 886 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
887 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
888 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
889 HW_READY_TIMEOUT);
392f8b78 890
6d8f6eeb 891 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
892 return ret;
893}
894
895/* Note: returns standard 0/-ERROR code */
ebb7678d 896static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
897{
898 int ret;
899
6d8f6eeb 900 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 901
6d8f6eeb 902 ret = iwl_set_hw_ready(trans);
ebb7678d 903 /* If the card is ready, exit 0 */
392f8b78
EG
904 if (ret >= 0)
905 return 0;
906
907 /* If HW is not ready, prepare the conditions to check again */
1042db2a 908 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 909 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 910
1042db2a 911 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
912 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
913 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
392f8b78
EG
914
915 if (ret < 0)
916 return ret;
917
918 /* HW should be ready by now, check again. */
6d8f6eeb 919 ret = iwl_set_hw_ready(trans);
392f8b78
EG
920 if (ret >= 0)
921 return 0;
922 return ret;
923}
924
cf614297
EG
925/*
926 * ucode
927 */
6dfa8d01
DS
928static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
929 const struct fw_desc *section)
cf614297 930{
13df1aab 931 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
932 dma_addr_t phy_addr = section->p_addr;
933 u32 byte_cnt = section->len;
934 u32 dst_addr = section->offset;
cf614297
EG
935 int ret;
936
13df1aab 937 trans_pcie->ucode_write_complete = false;
cf614297
EG
938
939 iwl_write_direct32(trans,
20d3b647
JB
940 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
941 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
942
943 iwl_write_direct32(trans,
20d3b647
JB
944 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
945 dst_addr);
cf614297
EG
946
947 iwl_write_direct32(trans,
948 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
949 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
950
951 iwl_write_direct32(trans,
20d3b647
JB
952 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
953 (iwl_get_dma_hi_addr(phy_addr)
954 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
955
956 iwl_write_direct32(trans,
20d3b647
JB
957 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
958 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
959 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
960 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
961
962 iwl_write_direct32(trans,
20d3b647
JB
963 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
964 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
965 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
966 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 967
6dfa8d01
DS
968 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
969 section_num);
13df1aab
JB
970 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
971 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 972 if (!ret) {
6dfa8d01
DS
973 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
974 section_num);
cf614297
EG
975 return -ETIMEDOUT;
976 }
977
978 return 0;
979}
980
0692fe41
JB
981static int iwl_load_given_ucode(struct iwl_trans *trans,
982 const struct fw_img *image)
cf614297
EG
983{
984 int ret = 0;
6dfa8d01 985 int i;
cf614297 986
6dfa8d01
DS
987 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
988 if (!image->sec[i].p_addr)
989 break;
cf614297 990
6dfa8d01
DS
991 ret = iwl_load_section(trans, i, &image->sec[i]);
992 if (ret)
993 return ret;
994 }
cf614297
EG
995
996 /* Remove all resets to allow NIC to operate */
997 iwl_write32(trans, CSR_RESET, 0);
998
999 return 0;
1000}
1001
0692fe41
JB
1002static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1003 const struct fw_img *fw)
392f8b78
EG
1004{
1005 int ret;
c9eec95c 1006 bool hw_rfkill;
392f8b78 1007
496bab39
JB
1008 /* This may fail if AMT took ownership of the device */
1009 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 1010 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
1011 return -EIO;
1012 }
1013
8c46bb70
EG
1014 iwl_enable_rfkill_int(trans);
1015
392f8b78 1016 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 1017 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1018 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 1019 if (hw_rfkill)
392f8b78 1020 return -ERFKILL;
392f8b78 1021
1042db2a 1022 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 1023
6d8f6eeb 1024 ret = iwl_nic_init(trans);
392f8b78 1025 if (ret) {
6d8f6eeb 1026 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
1027 return ret;
1028 }
1029
1030 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1031 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1032 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1033 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1034
1035 /* clear (again), then enable host interrupts */
1042db2a 1036 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1037 iwl_enable_interrupts(trans);
392f8b78
EG
1038
1039 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1040 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1041 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1042
cf614297 1043 /* Load the given image to the HW */
9441b85d 1044 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1045}
1046
b3c2ce13
EG
1047/*
1048 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
7b11488f 1049 * must be called under the irq lock and with MAC access
b3c2ce13 1050 */
6d8f6eeb 1051static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1052{
7b11488f
JB
1053 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1054 IWL_TRANS_GET_PCIE_TRANS(trans);
1055
1056 lockdep_assert_held(&trans_pcie->irq_lock);
1057
1042db2a 1058 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1059}
1060
ed6a3803 1061static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1062{
9eae88fa 1063 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
1064 u32 a;
1065 unsigned long flags;
1066 int i, chan;
1067 u32 reg_val;
1068
7b11488f 1069 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
b3c2ce13 1070
fc248615
EG
1071 /* make sure all queue are not stopped/used */
1072 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1073 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1074
83ed9015 1075 trans_pcie->scd_base_addr =
1042db2a 1076 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1077 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1078 /* reset conext data memory */
105183b1 1079 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1080 a += 4)
1042db2a 1081 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1082 /* reset tx status memory */
105183b1 1083 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1084 a += 4)
1042db2a 1085 iwl_write_targ_mem(trans, a, 0);
105183b1 1086 for (; a < trans_pcie->scd_base_addr +
1745e440 1087 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1088 trans->cfg->base_params->num_of_queues);
d6189124 1089 a += 4)
1042db2a 1090 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1091
1042db2a 1092 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1093 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13 1094
d012d04e
EG
1095 /* The chain extension of the SCD doesn't work well. This feature is
1096 * enabled by default by the HW, so we need to disable it manually.
1097 */
1098 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1099
9eae88fa
JB
1100 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1101 int fifo = trans_pcie->setup_q_to_fifo[i];
b3c2ce13 1102
5bf9a89d
EG
1103 iwl_trans_pcie_txq_enable(trans, i, fifo, IWL_INVALID_STATION,
1104 IWL_TID_NON_QOS, SCD_FRAME_LIMIT, 0);
b3c2ce13
EG
1105 }
1106
fc248615
EG
1107 /* Activate all Tx DMA/FIFO channels */
1108 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1109
1110 /* Enable DMA channel */
1111 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1112 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1113 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1114 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1115
1116 /* Update FH chicken bits */
1117 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1118 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1119 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1120
7b11488f 1121 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
b3c2ce13
EG
1122
1123 /* Enable L1-Active */
1042db2a 1124 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
20d3b647 1125 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b3c2ce13
EG
1126}
1127
ed6a3803
EG
1128static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1129{
1130 iwl_reset_ict(trans);
1131 iwl_tx_start(trans);
1132}
1133
c170b867
EG
1134/**
1135 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1136 */
6d8f6eeb 1137static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1138{
20d3b647 1139 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c2945f39 1140 int ch, txq_id, ret;
c170b867
EG
1141 unsigned long flags;
1142
1143 /* Turn off all Tx DMA fifos */
7b11488f 1144 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1145
6d8f6eeb 1146 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1147
1148 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1149 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1150 iwl_write_direct32(trans,
6d8f6eeb 1151 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1152 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
20d3b647 1153 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
c2945f39 1154 if (ret < 0)
20d3b647
JB
1155 IWL_ERR(trans,
1156 "Failing on timeout while stopping DMA channel %d [0x%08x]",
1157 ch,
1158 iwl_read_direct32(trans,
1159 FH_TSSR_TX_STATUS_REG));
c170b867 1160 }
7b11488f 1161 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1162
8ad71bef 1163 if (!trans_pcie->txq) {
6d8f6eeb 1164 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
1165 return 0;
1166 }
1167
1168 /* Unmap DMA from host system and free skb's */
035f7ff2 1169 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1170 txq_id++)
6d8f6eeb 1171 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1172
1173 return 0;
1174}
1175
43e58856 1176static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 1177{
43e58856 1178 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 1179 unsigned long flags;
ae2c30bf 1180
43e58856 1181 /* tell the device to stop sending interrupts */
7b11488f 1182 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1183 iwl_disable_interrupts(trans);
7b11488f 1184 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1185
ab6cf8e8 1186 /* device going down, Stop using ICT table */
6d8f6eeb 1187 iwl_disable_ict(trans);
ab6cf8e8
EG
1188
1189 /*
1190 * If a HW restart happens during firmware loading,
1191 * then the firmware loading might call this function
1192 * and later it might be called again due to the
1193 * restart. So don't process again if the device is
1194 * already dead.
1195 */
83626404 1196 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb 1197 iwl_trans_tx_stop(trans);
a5916977 1198#ifndef CONFIG_IWLWIFI_IDI
6d8f6eeb 1199 iwl_trans_rx_stop(trans);
a5916977 1200#endif
ab6cf8e8 1201 /* Power-down device's busmaster DMA clocks */
1042db2a 1202 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1203 APMG_CLK_VAL_DMA_CLK_RQT);
1204 udelay(5);
1205 }
1206
1207 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1208 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 1209 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1210
1211 /* Stop the device, and put it in low power state */
cc56feb2 1212 iwl_apm_stop(trans);
43e58856
EG
1213
1214 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1215 * Clean again the interrupt here
1216 */
7b11488f 1217 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1218 iwl_disable_interrupts(trans);
7b11488f 1219 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1220
218733cf
EG
1221 iwl_enable_rfkill_int(trans);
1222
43e58856 1223 /* wait to make sure we flush pending tasklet*/
75595536 1224 synchronize_irq(trans_pcie->irq);
43e58856
EG
1225 tasklet_kill(&trans_pcie->irq_tasklet);
1226
1ee158d8
JB
1227 cancel_work_sync(&trans_pcie->rx_replenish);
1228
43e58856 1229 /* stop and reset the on-board processor */
1042db2a 1230 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1231
1232 /* clear all status bits */
1233 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1234 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1235 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1236 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1237}
1238
2dd4f9f7
JB
1239static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1240{
1241 /* let the ucode operate on its own */
1242 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1243 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1244
1245 iwl_disable_interrupts(trans);
1246 iwl_clear_bit(trans, CSR_GP_CNTRL,
1247 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1248}
1249
e13c0c59 1250static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1251 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1252{
e13c0c59
EG
1253 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1254 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1255 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1256 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1257 struct iwl_tx_queue *txq;
1258 struct iwl_queue *q;
47c1b496
EG
1259 dma_addr_t phys_addr = 0;
1260 dma_addr_t txcmd_phys;
1261 dma_addr_t scratch_phys;
1262 u16 len, firstlen, secondlen;
1263 u8 wait_write_ptr = 0;
e13c0c59 1264 __le16 fc = hdr->frame_control;
47c1b496 1265 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1266 u16 __maybe_unused wifi_seq;
47c1b496 1267
8ad71bef 1268 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1269 q = &txq->q;
1270
9eae88fa
JB
1271 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1272 WARN_ON_ONCE(1);
1273 return -EINVAL;
1274 }
015c15e1 1275
9eae88fa 1276 spin_lock(&txq->lock);
631b84c5 1277
7bc057ff
EG
1278 /* In AGG mode, the index in the ring must correspond to the WiFi
1279 * sequence number. This is a HW requirements to help the SCD to parse
1280 * the BA.
1281 * Check here that the packets are in the right place on the ring.
1282 */
1283#ifdef CONFIG_IWLWIFI_DEBUG
1284 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1285 WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) &&
1286 ((wifi_seq & 0xff) != q->write_ptr),
1287 "Q: %d WiFi Seq %d tfdNum %d",
1288 txq_id, wifi_seq, q->write_ptr);
1289#endif
1290
47c1b496 1291 /* Set up driver data for this TFD */
bf8440e6
JB
1292 txq->entries[q->write_ptr].skb = skb;
1293 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1294
1295 dev_cmd->hdr.cmd = REPLY_TX;
20d3b647
JB
1296 dev_cmd->hdr.sequence =
1297 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1298 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1299
1300 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1301 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1302
1303 /*
1304 * Use the first empty entry in this queue's command buffer array
1305 * to contain the Tx command and MAC header concatenated together
1306 * (payload data will be in another buffer).
1307 * Size of this varies, due to varying MAC header length.
1308 * If end is not dword aligned, we'll have 2 extra bytes at the end
1309 * of the MAC header (device reads on dword boundaries).
1310 * We'll tell device about this padding later.
1311 */
1312 len = sizeof(struct iwl_tx_cmd) +
1313 sizeof(struct iwl_cmd_header) + hdr_len;
1314 firstlen = (len + 3) & ~3;
1315
1316 /* Tell NIC about any 2-byte padding after MAC header */
1317 if (firstlen != len)
1318 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1319
1320 /* Physical address of this Tx command's header (not MAC header!),
1321 * within command buffer array. */
1042db2a 1322 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1323 &dev_cmd->hdr, firstlen,
1324 DMA_BIDIRECTIONAL);
1042db2a 1325 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1326 goto out_err;
47c1b496
EG
1327 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1328 dma_unmap_len_set(out_meta, len, firstlen);
1329
1330 if (!ieee80211_has_morefrags(fc)) {
1331 txq->need_update = 1;
1332 } else {
1333 wait_write_ptr = 1;
1334 txq->need_update = 0;
1335 }
1336
1337 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1338 * if any (802.11 null frames have no payload). */
1339 secondlen = skb->len - hdr_len;
1340 if (secondlen > 0) {
1042db2a 1341 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1342 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1343 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1344 dma_unmap_single(trans->dev,
47c1b496
EG
1345 dma_unmap_addr(out_meta, mapping),
1346 dma_unmap_len(out_meta, len),
1347 DMA_BIDIRECTIONAL);
015c15e1 1348 goto out_err;
47c1b496
EG
1349 }
1350 }
1351
1352 /* Attach buffers to TFD */
e13c0c59 1353 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1354 if (secondlen > 0)
e13c0c59 1355 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1356 secondlen, 0);
1357
1358 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1359 offsetof(struct iwl_tx_cmd, scratch);
1360
1361 /* take back ownership of DMA buffer to enable update */
1042db2a 1362 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
20d3b647 1363 DMA_BIDIRECTIONAL);
47c1b496
EG
1364 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1365 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1366
e13c0c59 1367 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1368 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1369 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1370
1371 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1372 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1373
1042db2a 1374 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
20d3b647 1375 DMA_BIDIRECTIONAL);
47c1b496 1376
6c1011e1 1377 trace_iwlwifi_dev_tx(trans->dev,
47c1b496
EG
1378 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1379 sizeof(struct iwl_tfd),
1380 &dev_cmd->hdr, firstlen,
1381 skb->data + hdr_len, secondlen);
1382
7c5ba4a8 1383 /* start timer if queue currently empty */
49a4fc20
EG
1384 if (txq->need_update && q->read_ptr == q->write_ptr &&
1385 trans_pcie->wd_timeout)
7c5ba4a8
JB
1386 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1387
47c1b496
EG
1388 /* Tell device the write index *just past* this latest filled TFD */
1389 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1390 iwl_txq_update_write_ptr(trans, txq);
1391
47c1b496
EG
1392 /*
1393 * At this point the frame is "transmitted" successfully
1394 * and we will get a TX status notification eventually,
1395 * regardless of the value of ret. "ret" only indicates
1396 * whether or not we should update the write pointer.
1397 */
a0eaad71 1398 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1399 if (wait_write_ptr) {
1400 txq->need_update = 1;
e13c0c59 1401 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1402 } else {
bada991b 1403 iwl_stop_queue(trans, txq);
47c1b496
EG
1404 }
1405 }
015c15e1 1406 spin_unlock(&txq->lock);
47c1b496 1407 return 0;
015c15e1
JB
1408 out_err:
1409 spin_unlock(&txq->lock);
1410 return -1;
47c1b496
EG
1411}
1412
57a1dc89 1413static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1414{
20d3b647 1415 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1416 int err;
c9eec95c 1417 bool hw_rfkill;
e6bb4c9c 1418
0c325769
EG
1419 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1420
57a1dc89
EG
1421 if (!trans_pcie->irq_requested) {
1422 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1423 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1424
57a1dc89 1425 iwl_alloc_isr_ict(trans);
e6bb4c9c 1426
75595536 1427 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
20d3b647 1428 DRV_NAME, trans);
57a1dc89
EG
1429 if (err) {
1430 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1431 trans_pcie->irq);
ebb7678d 1432 goto error;
57a1dc89
EG
1433 }
1434
1435 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1436 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1437 }
1438
ebb7678d
EG
1439 err = iwl_prepare_card_hw(trans);
1440 if (err) {
1441 IWL_ERR(trans, "Error while preparing HW: %d", err);
f057ac4e 1442 goto err_free_irq;
ebb7678d 1443 }
a6c684ee
EG
1444
1445 iwl_apm_init(trans);
1446
226c02ca
EG
1447 /* From now on, the op_mode will be kept updated about RF kill state */
1448 iwl_enable_rfkill_int(trans);
1449
8d425517 1450 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1451 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1452
ebb7678d
EG
1453 return err;
1454
f057ac4e 1455err_free_irq:
75595536 1456 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1457error:
1458 iwl_free_isr_ict(trans);
1459 tasklet_kill(&trans_pcie->irq_tasklet);
1460 return err;
e6bb4c9c
EG
1461}
1462
218733cf
EG
1463static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1464 bool op_mode_leaving)
cc56feb2 1465{
20d3b647 1466 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1467 bool hw_rfkill;
218733cf 1468 unsigned long flags;
d23f78e6 1469
cc56feb2
EG
1470 iwl_apm_stop(trans);
1471
218733cf
EG
1472 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1473 iwl_disable_interrupts(trans);
1474 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1475
218733cf 1476 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
d23f78e6 1477
218733cf
EG
1478 if (!op_mode_leaving) {
1479 /*
1480 * Even if we stop the HW, we still want the RF kill
1481 * interrupt
1482 */
1483 iwl_enable_rfkill_int(trans);
1484
1485 /*
1486 * Check again since the RF kill state may have changed while
1487 * all the interrupts were disabled, in this case we couldn't
1488 * receive the RF kill interrupt and update the state in the
1489 * op_mode.
1490 */
1491 hw_rfkill = iwl_is_rfkill_set(trans);
1492 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1493 }
cc56feb2
EG
1494}
1495
9eae88fa
JB
1496static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1497 struct sk_buff_head *skbs)
464021ff 1498{
8ad71bef
EG
1499 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1500 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1501 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1502 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1503 int freed = 0;
a0eaad71 1504
015c15e1
JB
1505 spin_lock(&txq->lock);
1506
a0eaad71 1507 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1508 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1509 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1510 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1511 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1512 iwl_wake_queue(trans, txq);
a0eaad71 1513 }
015c15e1
JB
1514
1515 spin_unlock(&txq->lock);
a0eaad71
EG
1516}
1517
03905495
EG
1518static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1519{
05f5b97e 1520 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1521}
1522
1523static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1524{
05f5b97e 1525 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1526}
1527
1528static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1529{
05f5b97e 1530 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1531}
1532
c6f600fc 1533static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1534 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1535{
1536 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1537
1538 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
d663ee73
JB
1539 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1540 trans_pcie->n_no_reclaim_cmds = 0;
1541 else
1542 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1543 if (trans_pcie->n_no_reclaim_cmds)
1544 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1545 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa
JB
1546
1547 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1548
1549 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1550 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1551
1552 /* at least the command queue must be mapped */
1553 WARN_ON(!trans_pcie->n_q_to_fifo);
1554
1555 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1556 trans_pcie->n_q_to_fifo * sizeof(u8));
b2cf410c
JB
1557
1558 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1559 if (trans_pcie->rx_buf_size_8k)
1560 trans_pcie->rx_page_order = get_order(8 * 1024);
1561 else
1562 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1563
1564 trans_pcie->wd_timeout =
1565 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1566
1567 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1568}
1569
d1ff5253 1570void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1571{
20d3b647 1572 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1573
ae2c30bf 1574 iwl_trans_pcie_tx_free(trans);
a5916977 1575#ifndef CONFIG_IWLWIFI_IDI
ae2c30bf 1576 iwl_trans_pcie_rx_free(trans);
a5916977 1577#endif
57a1dc89 1578 if (trans_pcie->irq_requested == true) {
75595536 1579 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1580 iwl_free_isr_ict(trans);
1581 }
a42a1844
EG
1582
1583 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1584 iounmap(trans_pcie->hw_base);
a42a1844
EG
1585 pci_release_regions(trans_pcie->pci_dev);
1586 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1587 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1588
6d8f6eeb 1589 kfree(trans);
34c1b7ba
EG
1590}
1591
47107e84
DF
1592static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1593{
1594 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1595
1596 if (state)
01d651d4 1597 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1598 else
01d651d4 1599 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1600}
1601
c01a4047 1602#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1603static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1604{
57210f7c
EG
1605 return 0;
1606}
1607
1608static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1609{
c9eec95c 1610 bool hw_rfkill;
57210f7c 1611
8c46bb70
EG
1612 iwl_enable_rfkill_int(trans);
1613
8d425517 1614 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1615 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1616
8c46bb70 1617 if (!hw_rfkill)
8722c899
SG
1618 iwl_enable_interrupts(trans);
1619
57210f7c
EG
1620 return 0;
1621}
c01a4047 1622#endif /* CONFIG_PM_SLEEP */
57210f7c 1623
5f178cd2
EG
1624#define IWL_FLUSH_WAIT_MS 2000
1625
1626static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1627{
8ad71bef 1628 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1629 struct iwl_tx_queue *txq;
1630 struct iwl_queue *q;
1631 int cnt;
1632 unsigned long now = jiffies;
1633 int ret = 0;
1634
1635 /* waiting for all the tx frames complete might take a while */
035f7ff2 1636 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1637 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1638 continue;
8ad71bef 1639 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1640 q = &txq->q;
1641 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1642 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1643 msleep(1);
1644
1645 if (q->read_ptr != q->write_ptr) {
1646 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1647 ret = -ETIMEDOUT;
1648 break;
1649 }
1650 }
1651 return ret;
1652}
1653
ff620849
EG
1654static const char *get_fh_string(int cmd)
1655{
d9fb6465 1656#define IWL_CMD(x) case x: return #x
ff620849
EG
1657 switch (cmd) {
1658 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1659 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1660 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1661 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1662 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1663 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1664 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1665 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1666 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1667 default:
1668 return "UNKNOWN";
1669 }
d9fb6465 1670#undef IWL_CMD
ff620849
EG
1671}
1672
1673int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1674{
1675 int i;
1676#ifdef CONFIG_IWLWIFI_DEBUG
1677 int pos = 0;
1678 size_t bufsz = 0;
1679#endif
1680 static const u32 fh_tbl[] = {
1681 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1682 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1683 FH_RSCSR_CHNL0_WPTR,
1684 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1685 FH_MEM_RSSR_SHARED_CTRL_REG,
1686 FH_MEM_RSSR_RX_STATUS_REG,
1687 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1688 FH_TSSR_TX_STATUS_REG,
1689 FH_TSSR_TX_ERROR_REG
1690 };
1691#ifdef CONFIG_IWLWIFI_DEBUG
1692 if (display) {
1693 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1694 *buf = kmalloc(bufsz, GFP_KERNEL);
1695 if (!*buf)
1696 return -ENOMEM;
1697 pos += scnprintf(*buf + pos, bufsz - pos,
1698 "FH register values:\n");
1699 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1700 pos += scnprintf(*buf + pos, bufsz - pos,
1701 " %34s: 0X%08x\n",
1702 get_fh_string(fh_tbl[i]),
1042db2a 1703 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1704 }
1705 return pos;
1706 }
1707#endif
1708 IWL_ERR(trans, "FH register values:\n");
1709 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1710 IWL_ERR(trans, " %34s: 0X%08x\n",
1711 get_fh_string(fh_tbl[i]),
1042db2a 1712 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1713 }
1714 return 0;
1715}
1716
1717static const char *get_csr_string(int cmd)
1718{
d9fb6465 1719#define IWL_CMD(x) case x: return #x
ff620849
EG
1720 switch (cmd) {
1721 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1722 IWL_CMD(CSR_INT_COALESCING);
1723 IWL_CMD(CSR_INT);
1724 IWL_CMD(CSR_INT_MASK);
1725 IWL_CMD(CSR_FH_INT_STATUS);
1726 IWL_CMD(CSR_GPIO_IN);
1727 IWL_CMD(CSR_RESET);
1728 IWL_CMD(CSR_GP_CNTRL);
1729 IWL_CMD(CSR_HW_REV);
1730 IWL_CMD(CSR_EEPROM_REG);
1731 IWL_CMD(CSR_EEPROM_GP);
1732 IWL_CMD(CSR_OTP_GP_REG);
1733 IWL_CMD(CSR_GIO_REG);
1734 IWL_CMD(CSR_GP_UCODE_REG);
1735 IWL_CMD(CSR_GP_DRIVER_REG);
1736 IWL_CMD(CSR_UCODE_DRV_GP1);
1737 IWL_CMD(CSR_UCODE_DRV_GP2);
1738 IWL_CMD(CSR_LED_REG);
1739 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1740 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1741 IWL_CMD(CSR_ANA_PLL_CFG);
1742 IWL_CMD(CSR_HW_REV_WA_REG);
1743 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1744 default:
1745 return "UNKNOWN";
1746 }
d9fb6465 1747#undef IWL_CMD
ff620849
EG
1748}
1749
1750void iwl_dump_csr(struct iwl_trans *trans)
1751{
1752 int i;
1753 static const u32 csr_tbl[] = {
1754 CSR_HW_IF_CONFIG_REG,
1755 CSR_INT_COALESCING,
1756 CSR_INT,
1757 CSR_INT_MASK,
1758 CSR_FH_INT_STATUS,
1759 CSR_GPIO_IN,
1760 CSR_RESET,
1761 CSR_GP_CNTRL,
1762 CSR_HW_REV,
1763 CSR_EEPROM_REG,
1764 CSR_EEPROM_GP,
1765 CSR_OTP_GP_REG,
1766 CSR_GIO_REG,
1767 CSR_GP_UCODE_REG,
1768 CSR_GP_DRIVER_REG,
1769 CSR_UCODE_DRV_GP1,
1770 CSR_UCODE_DRV_GP2,
1771 CSR_LED_REG,
1772 CSR_DRAM_INT_TBL_REG,
1773 CSR_GIO_CHICKEN_BITS,
1774 CSR_ANA_PLL_CFG,
1775 CSR_HW_REV_WA_REG,
1776 CSR_DBG_HPET_MEM_REG
1777 };
1778 IWL_ERR(trans, "CSR values:\n");
1779 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1780 "CSR_INT_PERIODIC_REG)\n");
1781 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1782 IWL_ERR(trans, " %25s: 0X%08x\n",
1783 get_csr_string(csr_tbl[i]),
1042db2a 1784 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1785 }
1786}
1787
87e5666c
EG
1788#ifdef CONFIG_IWLWIFI_DEBUGFS
1789/* create and remove of files */
1790#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1791 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1792 &iwl_dbgfs_##name##_ops)) \
1793 return -ENOMEM; \
1794} while (0)
1795
1796/* file operation */
1797#define DEBUGFS_READ_FUNC(name) \
1798static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1799 char __user *user_buf, \
1800 size_t count, loff_t *ppos);
1801
1802#define DEBUGFS_WRITE_FUNC(name) \
1803static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1804 const char __user *user_buf, \
1805 size_t count, loff_t *ppos);
1806
1807
87e5666c
EG
1808#define DEBUGFS_READ_FILE_OPS(name) \
1809 DEBUGFS_READ_FUNC(name); \
1810static const struct file_operations iwl_dbgfs_##name##_ops = { \
1811 .read = iwl_dbgfs_##name##_read, \
234e3405 1812 .open = simple_open, \
87e5666c
EG
1813 .llseek = generic_file_llseek, \
1814};
1815
16db88ba
EG
1816#define DEBUGFS_WRITE_FILE_OPS(name) \
1817 DEBUGFS_WRITE_FUNC(name); \
1818static const struct file_operations iwl_dbgfs_##name##_ops = { \
1819 .write = iwl_dbgfs_##name##_write, \
234e3405 1820 .open = simple_open, \
16db88ba
EG
1821 .llseek = generic_file_llseek, \
1822};
1823
87e5666c
EG
1824#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1825 DEBUGFS_READ_FUNC(name); \
1826 DEBUGFS_WRITE_FUNC(name); \
1827static const struct file_operations iwl_dbgfs_##name##_ops = { \
1828 .write = iwl_dbgfs_##name##_write, \
1829 .read = iwl_dbgfs_##name##_read, \
234e3405 1830 .open = simple_open, \
87e5666c
EG
1831 .llseek = generic_file_llseek, \
1832};
1833
87e5666c 1834static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1835 char __user *user_buf,
1836 size_t count, loff_t *ppos)
8ad71bef 1837{
5a878bf6 1838 struct iwl_trans *trans = file->private_data;
8ad71bef 1839 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1840 struct iwl_tx_queue *txq;
1841 struct iwl_queue *q;
1842 char *buf;
1843 int pos = 0;
1844 int cnt;
1845 int ret;
1745e440
WYG
1846 size_t bufsz;
1847
035f7ff2 1848 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1849
f9e75447 1850 if (!trans_pcie->txq)
87e5666c 1851 return -EAGAIN;
f9e75447 1852
87e5666c
EG
1853 buf = kzalloc(bufsz, GFP_KERNEL);
1854 if (!buf)
1855 return -ENOMEM;
1856
035f7ff2 1857 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1858 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1859 q = &txq->q;
1860 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1861 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1862 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1863 !!test_bit(cnt, trans_pcie->queue_used),
1864 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1865 }
1866 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1867 kfree(buf);
1868 return ret;
1869}
1870
1871static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1872 char __user *user_buf,
1873 size_t count, loff_t *ppos)
1874{
5a878bf6 1875 struct iwl_trans *trans = file->private_data;
20d3b647 1876 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 1877 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1878 char buf[256];
1879 int pos = 0;
1880 const size_t bufsz = sizeof(buf);
1881
1882 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1883 rxq->read);
1884 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1885 rxq->write);
1886 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1887 rxq->free_count);
1888 if (rxq->rb_stts) {
1889 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1890 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1891 } else {
1892 pos += scnprintf(buf + pos, bufsz - pos,
1893 "closed_rb_num: Not Allocated\n");
1894 }
1895 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1896}
1897
1f7b6172
EG
1898static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1899 char __user *user_buf,
20d3b647
JB
1900 size_t count, loff_t *ppos)
1901{
1f7b6172 1902 struct iwl_trans *trans = file->private_data;
20d3b647 1903 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1904 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1905
1906 int pos = 0;
1907 char *buf;
1908 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1909 ssize_t ret;
1910
1911 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1912 if (!buf)
1f7b6172 1913 return -ENOMEM;
1f7b6172
EG
1914
1915 pos += scnprintf(buf + pos, bufsz - pos,
1916 "Interrupt Statistics Report:\n");
1917
1918 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1919 isr_stats->hw);
1920 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1921 isr_stats->sw);
1922 if (isr_stats->sw || isr_stats->hw) {
1923 pos += scnprintf(buf + pos, bufsz - pos,
1924 "\tLast Restarting Code: 0x%X\n",
1925 isr_stats->err_code);
1926 }
1927#ifdef CONFIG_IWLWIFI_DEBUG
1928 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1929 isr_stats->sch);
1930 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1931 isr_stats->alive);
1932#endif
1933 pos += scnprintf(buf + pos, bufsz - pos,
1934 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1935
1936 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1937 isr_stats->ctkill);
1938
1939 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1940 isr_stats->wakeup);
1941
1942 pos += scnprintf(buf + pos, bufsz - pos,
1943 "Rx command responses:\t\t %u\n", isr_stats->rx);
1944
1945 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1946 isr_stats->tx);
1947
1948 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1949 isr_stats->unhandled);
1950
1951 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1952 kfree(buf);
1953 return ret;
1954}
1955
1956static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1957 const char __user *user_buf,
1958 size_t count, loff_t *ppos)
1959{
1960 struct iwl_trans *trans = file->private_data;
20d3b647 1961 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1962 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1963
1964 char buf[8];
1965 int buf_size;
1966 u32 reset_flag;
1967
1968 memset(buf, 0, sizeof(buf));
1969 buf_size = min(count, sizeof(buf) - 1);
1970 if (copy_from_user(buf, user_buf, buf_size))
1971 return -EFAULT;
1972 if (sscanf(buf, "%x", &reset_flag) != 1)
1973 return -EFAULT;
1974 if (reset_flag == 0)
1975 memset(isr_stats, 0, sizeof(*isr_stats));
1976
1977 return count;
1978}
1979
16db88ba 1980static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1981 const char __user *user_buf,
1982 size_t count, loff_t *ppos)
16db88ba
EG
1983{
1984 struct iwl_trans *trans = file->private_data;
1985 char buf[8];
1986 int buf_size;
1987 int csr;
1988
1989 memset(buf, 0, sizeof(buf));
1990 buf_size = min(count, sizeof(buf) - 1);
1991 if (copy_from_user(buf, user_buf, buf_size))
1992 return -EFAULT;
1993 if (sscanf(buf, "%d", &csr) != 1)
1994 return -EFAULT;
1995
1996 iwl_dump_csr(trans);
1997
1998 return count;
1999}
2000
16db88ba 2001static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
2002 char __user *user_buf,
2003 size_t count, loff_t *ppos)
16db88ba
EG
2004{
2005 struct iwl_trans *trans = file->private_data;
2006 char *buf;
2007 int pos = 0;
2008 ssize_t ret = -EFAULT;
2009
2010 ret = pos = iwl_dump_fh(trans, &buf, true);
2011 if (buf) {
2012 ret = simple_read_from_buffer(user_buf,
2013 count, ppos, buf, pos);
2014 kfree(buf);
2015 }
2016
2017 return ret;
2018}
2019
48dffd39
JB
2020static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2021 const char __user *user_buf,
2022 size_t count, loff_t *ppos)
2023{
2024 struct iwl_trans *trans = file->private_data;
2025
2026 if (!trans->op_mode)
2027 return -EAGAIN;
2028
2029 iwl_op_mode_nic_error(trans->op_mode);
2030
2031 return count;
2032}
2033
1f7b6172 2034DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2035DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2036DEBUGFS_READ_FILE_OPS(rx_queue);
2037DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2038DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2039DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2040
2041/*
2042 * Create the debugfs files and directories
2043 *
2044 */
2045static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 2046 struct dentry *dir)
87e5666c 2047{
87e5666c
EG
2048 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2049 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2050 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2051 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2052 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2053 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c
EG
2054 return 0;
2055}
2056#else
2057static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
2058 struct dentry *dir)
2059{
2060 return 0;
2061}
87e5666c
EG
2062#endif /*CONFIG_IWLWIFI_DEBUGFS */
2063
d1ff5253 2064static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2065 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2066 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2067 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2068 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2069 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2070
2dd4f9f7
JB
2071 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2072
e6bb4c9c 2073 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2074
e6bb4c9c 2075 .tx = iwl_trans_pcie_tx,
a0eaad71 2076 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2077
d0624be6 2078 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 2079 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 2080
87e5666c 2081 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2082
2083 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2084
c01a4047 2085#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2086 .suspend = iwl_trans_pcie_suspend,
2087 .resume = iwl_trans_pcie_resume,
c01a4047 2088#endif
03905495
EG
2089 .write8 = iwl_trans_pcie_write8,
2090 .write32 = iwl_trans_pcie_write32,
2091 .read32 = iwl_trans_pcie_read32,
c6f600fc 2092 .configure = iwl_trans_pcie_configure,
47107e84 2093 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2094};
a42a1844 2095
87ce05a2 2096struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2097 const struct pci_device_id *ent,
2098 const struct iwl_cfg *cfg)
a42a1844 2099{
a42a1844
EG
2100 struct iwl_trans_pcie *trans_pcie;
2101 struct iwl_trans *trans;
59c647b6 2102 char cmd_pool_name[100];
a42a1844
EG
2103 u16 pci_cmd;
2104 int err;
2105
2106 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 2107 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
a42a1844
EG
2108
2109 if (WARN_ON(!trans))
2110 return NULL;
2111
2112 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2113
2114 trans->ops = &trans_ops_pcie;
035f7ff2 2115 trans->cfg = cfg;
a42a1844 2116 trans_pcie->trans = trans;
7b11488f 2117 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2118 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2119
2120 /* W/A - seems to solve weird behavior. We need to remove this if we
2121 * don't want to stay in L1 all the time. This wastes a lot of power */
2122 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
20d3b647 2123 PCIE_LINK_STATE_CLKPM);
a42a1844
EG
2124
2125 if (pci_enable_device(pdev)) {
2126 err = -ENODEV;
2127 goto out_no_pci;
2128 }
2129
2130 pci_set_master(pdev);
2131
2132 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2133 if (!err)
2134 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2135 if (err) {
2136 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2137 if (!err)
2138 err = pci_set_consistent_dma_mask(pdev,
20d3b647 2139 DMA_BIT_MASK(32));
a42a1844
EG
2140 /* both attempts failed: */
2141 if (err) {
2142 dev_printk(KERN_ERR, &pdev->dev,
2143 "No suitable DMA available.\n");
2144 goto out_pci_disable_device;
2145 }
2146 }
2147
2148 err = pci_request_regions(pdev, DRV_NAME);
2149 if (err) {
2150 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2151 goto out_pci_disable_device;
2152 }
2153
05f5b97e 2154 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2155 if (!trans_pcie->hw_base) {
05f5b97e 2156 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
a42a1844
EG
2157 err = -ENODEV;
2158 goto out_pci_release_regions;
2159 }
2160
a42a1844 2161 dev_printk(KERN_INFO, &pdev->dev,
20d3b647
JB
2162 "pci_resource_len = 0x%08llx\n",
2163 (unsigned long long) pci_resource_len(pdev, 0));
a42a1844 2164 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2165 "pci_resource_base = %p\n", trans_pcie->hw_base);
a42a1844
EG
2166
2167 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2168 "HW Revision ID = 0x%X\n", pdev->revision);
a42a1844
EG
2169
2170 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2171 * PCI Tx retries from interfering with C3 CPU state */
2172 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2173
2174 err = pci_enable_msi(pdev);
2175 if (err)
2176 dev_printk(KERN_ERR, &pdev->dev,
20d3b647 2177 "pci_enable_msi failed(0X%x)", err);
a42a1844
EG
2178
2179 trans->dev = &pdev->dev;
75595536 2180 trans_pcie->irq = pdev->irq;
a42a1844 2181 trans_pcie->pci_dev = pdev;
08079a49 2182 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2183 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2184 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2185 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2186
2187 /* TODO: Move this away, not needed if not MSI */
2188 /* enable rfkill interrupt: hw bug w/a */
2189 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2190 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2191 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2192 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2193 }
2194
69a10b29
MV
2195 /* Initialize the wait queue for commands */
2196 init_waitqueue_head(&trans->wait_command_queue);
8b5bed90 2197 spin_lock_init(&trans->reg_lock);
69a10b29 2198
59c647b6
EG
2199 snprintf(cmd_pool_name, sizeof(cmd_pool_name), "iwl_cmd_pool:%s",
2200 dev_name(trans->dev));
2201
2202 trans->dev_cmd_headroom = 0;
2203 trans->dev_cmd_pool =
2204 kmem_cache_create(cmd_pool_name,
2205 sizeof(struct iwl_device_cmd)
2206 + trans->dev_cmd_headroom,
2207 sizeof(void *),
2208 SLAB_HWCACHE_ALIGN,
2209 NULL);
2210
2211 if (!trans->dev_cmd_pool)
2212 goto out_pci_disable_msi;
2213
a42a1844
EG
2214 return trans;
2215
59c647b6
EG
2216out_pci_disable_msi:
2217 pci_disable_msi(pdev);
a42a1844
EG
2218out_pci_release_regions:
2219 pci_release_regions(pdev);
2220out_pci_disable_device:
2221 pci_disable_device(pdev);
2222out_no_pci:
2223 kfree(trans);
2224 return NULL;
2225}