]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/net/wireless/ralink/rt2x00/rt2800lib.c
rt2800: correct AUTO_RSP_CFG
[mirror_ubuntu-artful-kernel.git] / drivers / net / wireless / ralink / rt2x00 / rt2800lib.c
CommitLineData
89297425 1/*
96481b20 2 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
a5ea2f02 3 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
9c9a0d14 4 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
cce5fc45 5 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
89297425 6
9c9a0d14 7 Based on the original rt2800pci.c and rt2800usb.c.
9c9a0d14
GW
8 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
89297425
BZ
14 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
a05b8c58 27 along with this program; if not, see <http://www.gnu.org/licenses/>.
89297425
BZ
28 */
29
30/*
31 Module: rt2800lib
32 Abstract: rt2800 generic device routines.
33 */
34
f31c9a8c 35#include <linux/crc-ccitt.h>
89297425
BZ
36#include <linux/kernel.h>
37#include <linux/module.h>
5a0e3ad6 38#include <linux/slab.h>
89297425
BZ
39
40#include "rt2x00.h"
41#include "rt2800lib.h"
42#include "rt2800.h"
43
89297425
BZ
44/*
45 * Register access.
46 * All access to the CSR registers will go through the methods
47 * rt2800_register_read and rt2800_register_write.
48 * BBP and RF register require indirect register access,
49 * and use the CSR registers BBPCSR and RFCSR to achieve this.
50 * These indirect registers work with busy bits,
51 * and we will try maximal REGISTER_BUSY_COUNT times to access
52 * the register while taking a REGISTER_BUSY_DELAY us delay
53 * between each attampt. When the busy bit is still set at that time,
54 * the access attempt is considered to have failed,
55 * and we will print an error.
56 * The _lock versions must be used if you already hold the csr_mutex
57 */
58#define WAIT_FOR_BBP(__dev, __reg) \
59 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
60#define WAIT_FOR_RFCSR(__dev, __reg) \
61 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RF(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
64#define WAIT_FOR_MCU(__dev, __reg) \
65 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
66 H2M_MAILBOX_CSR_OWNER, (__reg))
67
baff8006
HS
68static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
69{
70 /* check for rt2872 on SoC */
71 if (!rt2x00_is_soc(rt2x00dev) ||
72 !rt2x00_rt(rt2x00dev, RT2872))
73 return false;
74
75 /* we know for sure that these rf chipsets are used on rt305x boards */
76 if (rt2x00_rf(rt2x00dev, RF3020) ||
77 rt2x00_rf(rt2x00dev, RF3021) ||
78 rt2x00_rf(rt2x00dev, RF3022))
79 return true;
80
ec9c4989 81 rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
baff8006
HS
82 return false;
83}
84
fcf51541
BZ
85static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
86 const unsigned int word, const u8 value)
89297425
BZ
87{
88 u32 reg;
89
90 mutex_lock(&rt2x00dev->csr_mutex);
91
92 /*
93 * Wait until the BBP becomes available, afterwards we
94 * can safely write the new data into the register.
95 */
96 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
97 reg = 0;
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
efc7d36f 102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
89297425
BZ
103
104 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
105 }
106
107 mutex_unlock(&rt2x00dev->csr_mutex);
108}
89297425 109
fcf51541
BZ
110static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
111 const unsigned int word, u8 *value)
89297425
BZ
112{
113 u32 reg;
114
115 mutex_lock(&rt2x00dev->csr_mutex);
116
117 /*
118 * Wait until the BBP becomes available, afterwards we
119 * can safely write the read request into the register.
120 * After the data has been written, we wait until hardware
121 * returns the correct value, if at any time the register
122 * doesn't become available in time, reg will be 0xffffffff
123 * which means we return 0xff to the caller.
124 */
125 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
126 reg = 0;
127 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
efc7d36f 130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
89297425
BZ
131
132 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
133
134 WAIT_FOR_BBP(rt2x00dev, &reg);
135 }
136
137 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
138
139 mutex_unlock(&rt2x00dev->csr_mutex);
140}
89297425 141
fcf51541
BZ
142static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
143 const unsigned int word, const u8 value)
89297425
BZ
144{
145 u32 reg;
146
147 mutex_lock(&rt2x00dev->csr_mutex);
148
149 /*
150 * Wait until the RFCSR becomes available, afterwards we
151 * can safely write the new data into the register.
152 */
153 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
154 reg = 0;
155 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
156 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
157 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
159
160 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
161 }
162
163 mutex_unlock(&rt2x00dev->csr_mutex);
164}
89297425 165
fcf51541
BZ
166static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
167 const unsigned int word, u8 *value)
89297425
BZ
168{
169 u32 reg;
170
171 mutex_lock(&rt2x00dev->csr_mutex);
172
173 /*
174 * Wait until the RFCSR becomes available, afterwards we
175 * can safely write the read request into the register.
176 * After the data has been written, we wait until hardware
177 * returns the correct value, if at any time the register
178 * doesn't become available in time, reg will be 0xffffffff
179 * which means we return 0xff to the caller.
180 */
181 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
182 reg = 0;
183 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
184 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
185 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
186
187 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
188
189 WAIT_FOR_RFCSR(rt2x00dev, &reg);
190 }
191
192 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
193
194 mutex_unlock(&rt2x00dev->csr_mutex);
195}
89297425 196
fcf51541
BZ
197static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
198 const unsigned int word, const u32 value)
89297425
BZ
199{
200 u32 reg;
201
202 mutex_lock(&rt2x00dev->csr_mutex);
203
204 /*
205 * Wait until the RF becomes available, afterwards we
206 * can safely write the new data into the register.
207 */
208 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
209 reg = 0;
210 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
211 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
214
215 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
216 rt2x00_rf_write(rt2x00dev, word, value);
217 }
218
219 mutex_unlock(&rt2x00dev->csr_mutex);
220}
89297425 221
379448fe
GJ
222static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
223 [EEPROM_CHIP_ID] = 0x0000,
224 [EEPROM_VERSION] = 0x0001,
225 [EEPROM_MAC_ADDR_0] = 0x0002,
226 [EEPROM_MAC_ADDR_1] = 0x0003,
227 [EEPROM_MAC_ADDR_2] = 0x0004,
228 [EEPROM_NIC_CONF0] = 0x001a,
229 [EEPROM_NIC_CONF1] = 0x001b,
230 [EEPROM_FREQ] = 0x001d,
231 [EEPROM_LED_AG_CONF] = 0x001e,
232 [EEPROM_LED_ACT_CONF] = 0x001f,
233 [EEPROM_LED_POLARITY] = 0x0020,
234 [EEPROM_NIC_CONF2] = 0x0021,
235 [EEPROM_LNA] = 0x0022,
236 [EEPROM_RSSI_BG] = 0x0023,
237 [EEPROM_RSSI_BG2] = 0x0024,
238 [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
239 [EEPROM_RSSI_A] = 0x0025,
240 [EEPROM_RSSI_A2] = 0x0026,
241 [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
242 [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
243 [EEPROM_TXPOWER_DELTA] = 0x0028,
244 [EEPROM_TXPOWER_BG1] = 0x0029,
245 [EEPROM_TXPOWER_BG2] = 0x0030,
246 [EEPROM_TSSI_BOUND_BG1] = 0x0037,
247 [EEPROM_TSSI_BOUND_BG2] = 0x0038,
248 [EEPROM_TSSI_BOUND_BG3] = 0x0039,
249 [EEPROM_TSSI_BOUND_BG4] = 0x003a,
250 [EEPROM_TSSI_BOUND_BG5] = 0x003b,
251 [EEPROM_TXPOWER_A1] = 0x003c,
252 [EEPROM_TXPOWER_A2] = 0x0053,
253 [EEPROM_TSSI_BOUND_A1] = 0x006a,
254 [EEPROM_TSSI_BOUND_A2] = 0x006b,
255 [EEPROM_TSSI_BOUND_A3] = 0x006c,
256 [EEPROM_TSSI_BOUND_A4] = 0x006d,
257 [EEPROM_TSSI_BOUND_A5] = 0x006e,
258 [EEPROM_TXPOWER_BYRATE] = 0x006f,
259 [EEPROM_BBP_START] = 0x0078,
260};
261
fa31d157
GJ
262static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
263 [EEPROM_CHIP_ID] = 0x0000,
264 [EEPROM_VERSION] = 0x0001,
265 [EEPROM_MAC_ADDR_0] = 0x0002,
266 [EEPROM_MAC_ADDR_1] = 0x0003,
267 [EEPROM_MAC_ADDR_2] = 0x0004,
268 [EEPROM_NIC_CONF0] = 0x001a,
269 [EEPROM_NIC_CONF1] = 0x001b,
270 [EEPROM_NIC_CONF2] = 0x001c,
271 [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
272 [EEPROM_FREQ] = 0x0022,
273 [EEPROM_LED_AG_CONF] = 0x0023,
274 [EEPROM_LED_ACT_CONF] = 0x0024,
275 [EEPROM_LED_POLARITY] = 0x0025,
276 [EEPROM_LNA] = 0x0026,
277 [EEPROM_EXT_LNA2] = 0x0027,
278 [EEPROM_RSSI_BG] = 0x0028,
fa31d157 279 [EEPROM_RSSI_BG2] = 0x0029,
fa31d157
GJ
280 [EEPROM_RSSI_A] = 0x002a,
281 [EEPROM_RSSI_A2] = 0x002b,
fa31d157
GJ
282 [EEPROM_TXPOWER_BG1] = 0x0030,
283 [EEPROM_TXPOWER_BG2] = 0x0037,
284 [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
285 [EEPROM_TSSI_BOUND_BG1] = 0x0045,
286 [EEPROM_TSSI_BOUND_BG2] = 0x0046,
287 [EEPROM_TSSI_BOUND_BG3] = 0x0047,
288 [EEPROM_TSSI_BOUND_BG4] = 0x0048,
289 [EEPROM_TSSI_BOUND_BG5] = 0x0049,
290 [EEPROM_TXPOWER_A1] = 0x004b,
291 [EEPROM_TXPOWER_A2] = 0x0065,
292 [EEPROM_EXT_TXPOWER_A3] = 0x007f,
293 [EEPROM_TSSI_BOUND_A1] = 0x009a,
294 [EEPROM_TSSI_BOUND_A2] = 0x009b,
295 [EEPROM_TSSI_BOUND_A3] = 0x009c,
296 [EEPROM_TSSI_BOUND_A4] = 0x009d,
297 [EEPROM_TSSI_BOUND_A5] = 0x009e,
298 [EEPROM_TXPOWER_BYRATE] = 0x00a0,
299};
300
379448fe
GJ
301static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
302 const enum rt2800_eeprom_word word)
303{
304 const unsigned int *map;
305 unsigned int index;
306
307 if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
308 "%s: invalid EEPROM word %d\n",
309 wiphy_name(rt2x00dev->hw->wiphy), word))
310 return 0;
311
fa31d157
GJ
312 if (rt2x00_rt(rt2x00dev, RT3593))
313 map = rt2800_eeprom_map_ext;
314 else
315 map = rt2800_eeprom_map;
316
379448fe
GJ
317 index = map[word];
318
319 /* Index 0 is valid only for EEPROM_CHIP_ID.
320 * Otherwise it means that the offset of the
321 * given word is not initialized in the map,
322 * or that the field is not usable on the
323 * actual chipset.
324 */
325 WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
326 "%s: invalid access of EEPROM word %d\n",
327 wiphy_name(rt2x00dev->hw->wiphy), word);
328
329 return index;
330}
331
3e38d3da
GJ
332static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
333 const enum rt2800_eeprom_word word)
334{
379448fe
GJ
335 unsigned int index;
336
337 index = rt2800_eeprom_word_index(rt2x00dev, word);
338 return rt2x00_eeprom_addr(rt2x00dev, index);
3e38d3da
GJ
339}
340
341static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
342 const enum rt2800_eeprom_word word, u16 *data)
343{
379448fe
GJ
344 unsigned int index;
345
346 index = rt2800_eeprom_word_index(rt2x00dev, word);
347 rt2x00_eeprom_read(rt2x00dev, index, data);
3e38d3da
GJ
348}
349
350static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
351 const enum rt2800_eeprom_word word, u16 data)
352{
379448fe
GJ
353 unsigned int index;
354
355 index = rt2800_eeprom_word_index(rt2x00dev, word);
356 rt2x00_eeprom_write(rt2x00dev, index, data);
3e38d3da
GJ
357}
358
022138ca
GJ
359static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
360 const enum rt2800_eeprom_word array,
361 unsigned int offset,
362 u16 *data)
363{
379448fe
GJ
364 unsigned int index;
365
366 index = rt2800_eeprom_word_index(rt2x00dev, array);
367 rt2x00_eeprom_read(rt2x00dev, index + offset, data);
022138ca
GJ
368}
369
16ebd608
WH
370static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
371{
372 u32 reg;
373 int i, count;
374
375 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
376 if (rt2x00_get_field32(reg, WLAN_EN))
377 return 0;
378
379 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
380 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
381 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
382 rt2x00_set_field32(&reg, WLAN_EN, 1);
383 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
384
385 udelay(REGISTER_BUSY_DELAY);
386
387 count = 0;
388 do {
389 /*
390 * Check PLL_LD & XTAL_RDY.
391 */
392 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
393 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
394 if (rt2x00_get_field32(reg, PLL_LD) &&
395 rt2x00_get_field32(reg, XTAL_RDY))
396 break;
397 udelay(REGISTER_BUSY_DELAY);
398 }
399
400 if (i >= REGISTER_BUSY_COUNT) {
401
402 if (count >= 10)
403 return -EIO;
404
405 rt2800_register_write(rt2x00dev, 0x58, 0x018);
406 udelay(REGISTER_BUSY_DELAY);
407 rt2800_register_write(rt2x00dev, 0x58, 0x418);
408 udelay(REGISTER_BUSY_DELAY);
409 rt2800_register_write(rt2x00dev, 0x58, 0x618);
410 udelay(REGISTER_BUSY_DELAY);
411 count++;
412 } else {
413 count = 0;
414 }
415
416 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
417 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
418 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
419 rt2x00_set_field32(&reg, WLAN_RESET, 1);
420 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
421 udelay(10);
422 rt2x00_set_field32(&reg, WLAN_RESET, 0);
423 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
424 udelay(10);
425 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
426 } while (count != 0);
427
428 return 0;
429}
430
89297425
BZ
431void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
432 const u8 command, const u8 token,
433 const u8 arg0, const u8 arg1)
434{
435 u32 reg;
436
ee303e54 437 /*
cea90e55 438 * SOC devices don't support MCU requests.
ee303e54 439 */
cea90e55 440 if (rt2x00_is_soc(rt2x00dev))
ee303e54 441 return;
89297425
BZ
442
443 mutex_lock(&rt2x00dev->csr_mutex);
444
445 /*
446 * Wait until the MCU becomes available, afterwards we
447 * can safely write the new data into the register.
448 */
449 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
450 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
451 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
452 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
453 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
454 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
455
456 reg = 0;
457 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
458 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
459 }
460
461 mutex_unlock(&rt2x00dev->csr_mutex);
462}
463EXPORT_SYMBOL_GPL(rt2800_mcu_request);
f4450616 464
5ffddc49
ID
465int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
466{
467 unsigned int i = 0;
468 u32 reg;
469
470 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
471 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
472 if (reg && reg != ~0)
473 return 0;
474 msleep(1);
475 }
476
ec9c4989 477 rt2x00_err(rt2x00dev, "Unstable hardware\n");
5ffddc49
ID
478 return -EBUSY;
479}
480EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
481
67a4c1e2
GW
482int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
483{
484 unsigned int i;
485 u32 reg;
486
08e53100
HS
487 /*
488 * Some devices are really slow to respond here. Wait a whole second
489 * before timing out.
490 */
67a4c1e2
GW
491 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
492 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
493 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
494 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
495 return 0;
496
08e53100 497 msleep(10);
67a4c1e2
GW
498 }
499
ec9c4989 500 rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
67a4c1e2
GW
501 return -EACCES;
502}
503EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
504
f7b395e9
JK
505void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
506{
507 u32 reg;
508
509 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
510 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
511 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
512 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
513 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
514 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
515 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
516}
517EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
518
ae1b1c5d
GJ
519void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
520 unsigned short *txwi_size,
521 unsigned short *rxwi_size)
522{
523 switch (rt2x00dev->chip.rt) {
524 case RT3593:
525 *txwi_size = TXWI_DESC_SIZE_4WORDS;
526 *rxwi_size = RXWI_DESC_SIZE_5WORDS;
527 break;
528
529 case RT5592:
530 *txwi_size = TXWI_DESC_SIZE_5WORDS;
531 *rxwi_size = RXWI_DESC_SIZE_6WORDS;
532 break;
533
534 default:
535 *txwi_size = TXWI_DESC_SIZE_4WORDS;
536 *rxwi_size = RXWI_DESC_SIZE_4WORDS;
537 break;
538 }
539}
540EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
541
f31c9a8c
ID
542static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
543{
544 u16 fw_crc;
545 u16 crc;
546
547 /*
548 * The last 2 bytes in the firmware array are the crc checksum itself,
549 * this means that we should never pass those 2 bytes to the crc
550 * algorithm.
551 */
552 fw_crc = (data[len - 2] << 8 | data[len - 1]);
553
554 /*
555 * Use the crc ccitt algorithm.
556 * This will return the same value as the legacy driver which
557 * used bit ordering reversion on the both the firmware bytes
558 * before input input as well as on the final output.
559 * Obviously using crc ccitt directly is much more efficient.
560 */
561 crc = crc_ccitt(~0, data, len - 2);
562
563 /*
564 * There is a small difference between the crc-itu-t + bitrev and
565 * the crc-ccitt crc calculation. In the latter method the 2 bytes
566 * will be swapped, use swab16 to convert the crc to the correct
567 * value.
568 */
569 crc = swab16(crc);
570
571 return fw_crc == crc;
572}
573
574int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
575 const u8 *data, const size_t len)
576{
577 size_t offset = 0;
578 size_t fw_len;
579 bool multiple;
580
581 /*
582 * PCI(e) & SOC devices require firmware with a length
583 * of 8kb. USB devices require firmware files with a length
584 * of 4kb. Certain USB chipsets however require different firmware,
585 * which Ralink only provides attached to the original firmware
586 * file. Thus for USB devices, firmware files have a length
a89534ed
WH
587 * which is a multiple of 4kb. The firmware for rt3290 chip also
588 * have a length which is a multiple of 4kb.
f31c9a8c 589 */
a89534ed 590 if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
f31c9a8c 591 fw_len = 4096;
a89534ed 592 else
f31c9a8c 593 fw_len = 8192;
f31c9a8c 594
a89534ed 595 multiple = true;
f31c9a8c
ID
596 /*
597 * Validate the firmware length
598 */
599 if (len != fw_len && (!multiple || (len % fw_len) != 0))
600 return FW_BAD_LENGTH;
601
602 /*
603 * Check if the chipset requires one of the upper parts
604 * of the firmware.
605 */
606 if (rt2x00_is_usb(rt2x00dev) &&
607 !rt2x00_rt(rt2x00dev, RT2860) &&
608 !rt2x00_rt(rt2x00dev, RT2872) &&
609 !rt2x00_rt(rt2x00dev, RT3070) &&
610 ((len / fw_len) == 1))
611 return FW_BAD_VERSION;
612
613 /*
614 * 8kb firmware files must be checked as if it were
615 * 2 separate firmware files.
616 */
617 while (offset < len) {
618 if (!rt2800_check_firmware_crc(data + offset, fw_len))
619 return FW_BAD_CRC;
620
621 offset += fw_len;
622 }
623
624 return FW_OK;
625}
626EXPORT_SYMBOL_GPL(rt2800_check_firmware);
627
628int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
629 const u8 *data, const size_t len)
630{
631 unsigned int i;
632 u32 reg;
16ebd608
WH
633 int retval;
634
635 if (rt2x00_rt(rt2x00dev, RT3290)) {
636 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
637 if (retval)
638 return -EBUSY;
639 }
f31c9a8c
ID
640
641 /*
b9eca242
ID
642 * If driver doesn't wake up firmware here,
643 * rt2800_load_firmware will hang forever when interface is up again.
f31c9a8c 644 */
b9eca242 645 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
f31c9a8c 646
f31c9a8c
ID
647 /*
648 * Wait for stable hardware.
649 */
5ffddc49 650 if (rt2800_wait_csr_ready(rt2x00dev))
f31c9a8c 651 return -EBUSY;
f31c9a8c 652
adde5882 653 if (rt2x00_is_pci(rt2x00dev)) {
a89534ed
WH
654 if (rt2x00_rt(rt2x00dev, RT3290) ||
655 rt2x00_rt(rt2x00dev, RT3572) ||
2ed71884
JL
656 rt2x00_rt(rt2x00dev, RT5390) ||
657 rt2x00_rt(rt2x00dev, RT5392)) {
adde5882
GJ
658 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
659 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
660 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
661 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
662 }
f31c9a8c 663 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
adde5882 664 }
f31c9a8c 665
b7e1d225
JK
666 rt2800_disable_wpdma(rt2x00dev);
667
f31c9a8c
ID
668 /*
669 * Write firmware to the device.
670 */
671 rt2800_drv_write_firmware(rt2x00dev, data, len);
672
673 /*
674 * Wait for device to stabilize.
675 */
676 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
677 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
678 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
679 break;
680 msleep(1);
681 }
682
683 if (i == REGISTER_BUSY_COUNT) {
ec9c4989 684 rt2x00_err(rt2x00dev, "PBF system register not ready\n");
f31c9a8c
ID
685 return -EBUSY;
686 }
687
4ed1dd2a
SG
688 /*
689 * Disable DMA, will be reenabled later when enabling
690 * the radio.
691 */
f7b395e9 692 rt2800_disable_wpdma(rt2x00dev);
4ed1dd2a 693
f31c9a8c
ID
694 /*
695 * Initialize firmware.
696 */
697 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
698 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
8756130b 699 if (rt2x00_is_usb(rt2x00dev)) {
0c17cf96 700 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
8756130b
SG
701 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
702 }
f31c9a8c
ID
703 msleep(1);
704
705 return 0;
706}
707EXPORT_SYMBOL_GPL(rt2800_load_firmware);
708
0c5879bc
ID
709void rt2800_write_tx_data(struct queue_entry *entry,
710 struct txentry_desc *txdesc)
59679b91 711{
0c5879bc 712 __le32 *txwi = rt2800_drv_get_txwi(entry);
59679b91 713 u32 word;
557985ae 714 int i;
59679b91
GW
715
716 /*
717 * Initialize TX Info descriptor
718 */
719 rt2x00_desc_read(txwi, 0, &word);
720 rt2x00_set_field32(&word, TXWI_W0_FRAG,
721 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
84804cdc
ID
722 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
723 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
59679b91
GW
724 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
725 rt2x00_set_field32(&word, TXWI_W0_TS,
726 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
727 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
728 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
26a1d07f
HS
729 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
730 txdesc->u.ht.mpdu_density);
731 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
732 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
59679b91
GW
733 rt2x00_set_field32(&word, TXWI_W0_BW,
734 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
735 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
736 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
26a1d07f 737 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
59679b91
GW
738 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
739 rt2x00_desc_write(txwi, 0, word);
740
741 rt2x00_desc_read(txwi, 1, &word);
742 rt2x00_set_field32(&word, TXWI_W1_ACK,
743 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
744 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
745 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
26a1d07f 746 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
59679b91
GW
747 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
748 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
a2b1328a 749 txdesc->key_idx : txdesc->u.ht.wcid);
59679b91
GW
750 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
751 txdesc->length);
2b23cdaa 752 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
bc8a979e 753 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
59679b91
GW
754 rt2x00_desc_write(txwi, 1, word);
755
756 /*
557985ae
SG
757 * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
758 * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
59679b91
GW
759 * When TXD_W3_WIV is set to 1 it will use the IV data
760 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
761 * crypto entry in the registers should be used to encrypt the frame.
557985ae
SG
762 *
763 * Nulify all remaining words as well, we don't know how to program them.
59679b91 764 */
557985ae
SG
765 for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
766 _rt2x00_desc_write(txwi, i, 0);
59679b91 767}
0c5879bc 768EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
59679b91 769
ff6133be 770static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
2de64dd2 771{
7fc41755
LT
772 s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
773 s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
774 s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
74861922
ID
775 u16 eeprom;
776 u8 offset0;
777 u8 offset1;
778 u8 offset2;
779
57fbcce3 780 if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
3e38d3da 781 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
74861922
ID
782 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
783 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
3e38d3da 784 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
74861922
ID
785 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
786 } else {
3e38d3da 787 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
74861922
ID
788 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
789 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
3e38d3da 790 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
74861922
ID
791 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
792 }
793
794 /*
795 * Convert the value from the descriptor into the RSSI value
796 * If the value in the descriptor is 0, it is considered invalid
797 * and the default (extremely low) rssi value is assumed
798 */
799 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
800 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
801 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
802
803 /*
804 * mac80211 only accepts a single RSSI value. Calculating the
805 * average doesn't deliver a fair answer either since -60:-60 would
806 * be considered equally good as -50:-70 while the second is the one
807 * which gives less energy...
808 */
809 rssi0 = max(rssi0, rssi1);
7fc41755 810 return (int)max(rssi0, rssi2);
74861922
ID
811}
812
813void rt2800_process_rxwi(struct queue_entry *entry,
814 struct rxdone_entry_desc *rxdesc)
815{
816 __le32 *rxwi = (__le32 *) entry->skb->data;
2de64dd2
GW
817 u32 word;
818
819 rt2x00_desc_read(rxwi, 0, &word);
820
821 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
822 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
823
824 rt2x00_desc_read(rxwi, 1, &word);
825
826 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
827 rxdesc->flags |= RX_FLAG_SHORT_GI;
828
829 if (rt2x00_get_field32(word, RXWI_W1_BW))
830 rxdesc->flags |= RX_FLAG_40MHZ;
831
832 /*
833 * Detect RX rate, always use MCS as signal type.
834 */
835 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
836 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
837 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
838
839 /*
840 * Mask of 0x8 bit to remove the short preamble flag.
841 */
842 if (rxdesc->rate_mode == RATE_MODE_CCK)
843 rxdesc->signal &= ~0x8;
844
845 rt2x00_desc_read(rxwi, 2, &word);
846
74861922
ID
847 /*
848 * Convert descriptor AGC value to RSSI value.
849 */
850 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
f0bda571
SG
851 /*
852 * Remove RXWI descriptor from start of the buffer.
853 */
854 skb_pull(entry->skb, entry->queue->winfo_size);
2de64dd2
GW
855}
856EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
857
31937c42 858void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
14433331
HS
859{
860 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
b34793ee 861 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
14433331
HS
862 struct txdone_entry_desc txdesc;
863 u32 word;
864 u16 mcs, real_mcs;
b34793ee 865 int aggr, ampdu;
14433331
HS
866
867 /*
868 * Obtain the status about this packet.
869 */
870 txdesc.flags = 0;
14433331 871 rt2x00_desc_read(txwi, 0, &word);
b34793ee 872
14433331 873 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
b34793ee
HS
874 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
875
14433331 876 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
b34793ee
HS
877 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
878
879 /*
880 * If a frame was meant to be sent as a single non-aggregated MPDU
881 * but ended up in an aggregate the used tx rate doesn't correlate
882 * with the one specified in the TXWI as the whole aggregate is sent
883 * with the same rate.
884 *
885 * For example: two frames are sent to rt2x00, the first one sets
886 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
887 * and requests MCS15. If the hw aggregates both frames into one
888 * AMDPU the tx status for both frames will contain MCS7 although
889 * the frame was sent successfully.
890 *
891 * Hence, replace the requested rate with the real tx rate to not
892 * confuse the rate control algortihm by providing clearly wrong
893 * data.
894 */
5356d963 895 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
b34793ee
HS
896 skbdesc->tx_rate_idx = real_mcs;
897 mcs = real_mcs;
898 }
14433331 899
f16d2db7
HS
900 if (aggr == 1 || ampdu == 1)
901 __set_bit(TXDONE_AMPDU, &txdesc.flags);
902
14433331
HS
903 /*
904 * Ralink has a retry mechanism using a global fallback
905 * table. We setup this fallback table to try the immediate
906 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
907 * always contains the MCS used for the last transmission, be
908 * it successful or not.
909 */
910 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
911 /*
912 * Transmission succeeded. The number of retries is
913 * mcs - real_mcs
914 */
915 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
916 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
917 } else {
918 /*
919 * Transmission failed. The number of retries is
920 * always 7 in this case (for a total number of 8
921 * frames sent).
922 */
923 __set_bit(TXDONE_FAILURE, &txdesc.flags);
924 txdesc.retry = rt2x00dev->long_retry;
925 }
926
927 /*
928 * the frame was retried at least once
929 * -> hw used fallback rates
930 */
931 if (txdesc.retry)
932 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
933
934 rt2x00lib_txdone(entry, &txdesc);
935}
936EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
937
21c6af6b
GJ
938static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
939 unsigned int index)
940{
941 return HW_BEACON_BASE(index);
942}
943
634b8059
GJ
944static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
945 unsigned int index)
946{
947 return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
948}
949
ba08910e
SG
950static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
951{
952 struct data_queue *queue = rt2x00dev->bcn;
953 struct queue_entry *entry;
954 int i, bcn_num = 0;
955 u64 off, reg = 0;
956 u32 bssid_dw1;
957
958 /*
959 * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
960 */
961 for (i = 0; i < queue->limit; i++) {
962 entry = &queue->entries[i];
963 if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
964 continue;
965 off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
966 reg |= off << (8 * bcn_num);
967 bcn_num++;
968 }
969
970 WARN_ON_ONCE(bcn_num != rt2x00dev->intf_beaconing);
971
972 rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
973 rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
974
975 /*
976 * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
977 */
978 rt2800_register_read(rt2x00dev, MAC_BSSID_DW1, &bssid_dw1);
979 rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
980 bcn_num > 0 ? bcn_num - 1 : 0);
981 rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
982}
983
f0194b2d
GW
984void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
985{
986 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
987 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
988 unsigned int beacon_base;
739fd940 989 unsigned int padding_len;
d76dfc61 990 u32 orig_reg, reg;
f0bda571 991 const int txwi_desc_size = entry->queue->winfo_size;
f0194b2d
GW
992
993 /*
994 * Disable beaconing while we are reloading the beacon data,
995 * otherwise we might be sending out invalid data.
996 */
997 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
d76dfc61 998 orig_reg = reg;
f0194b2d
GW
999 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1000 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1001
1002 /*
1003 * Add space for the TXWI in front of the skb.
1004 */
f0bda571 1005 memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
f0194b2d
GW
1006
1007 /*
1008 * Register descriptor details in skb frame descriptor.
1009 */
1010 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
1011 skbdesc->desc = entry->skb->data;
f0bda571 1012 skbdesc->desc_len = txwi_desc_size;
f0194b2d
GW
1013
1014 /*
1015 * Add the TXWI for the beacon to the skb.
1016 */
0c5879bc 1017 rt2800_write_tx_data(entry, txdesc);
f0194b2d
GW
1018
1019 /*
1020 * Dump beacon to userspace through debugfs.
1021 */
1022 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
1023
1024 /*
739fd940 1025 * Write entire beacon with TXWI and padding to register.
f0194b2d 1026 */
739fd940 1027 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
d76dfc61 1028 if (padding_len && skb_pad(entry->skb, padding_len)) {
ec9c4989 1029 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
d76dfc61
SF
1030 /* skb freed by skb_pad() on failure */
1031 entry->skb = NULL;
1032 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1033 return;
1034 }
1035
21c6af6b
GJ
1036 beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
1037
739fd940
WK
1038 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
1039 entry->skb->len + padding_len);
ba08910e
SG
1040 __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
1041
1042 /*
1043 * Change global beacons settings.
1044 */
1045 rt2800_update_beacons_setup(rt2x00dev);
f0194b2d
GW
1046
1047 /*
bc0df75a 1048 * Restore beaconing state.
f0194b2d 1049 */
bc0df75a 1050 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
f0194b2d
GW
1051
1052 /*
1053 * Clean up beacon skb.
1054 */
1055 dev_kfree_skb_any(entry->skb);
1056 entry->skb = NULL;
1057}
50e888ea 1058EXPORT_SYMBOL_GPL(rt2800_write_beacon);
f0194b2d 1059
69cf36a4 1060static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
77f7c0f3 1061 unsigned int index)
fdb87251
HS
1062{
1063 int i;
0879f875 1064 const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
77f7c0f3
GJ
1065 unsigned int beacon_base;
1066
21c6af6b 1067 beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
fdb87251
HS
1068
1069 /*
1070 * For the Beacon base registers we only need to clear
1071 * the whole TXWI which (when set to 0) will invalidate
1072 * the entire beacon.
1073 */
f0bda571 1074 for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
fdb87251
HS
1075 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1076}
1077
69cf36a4
HS
1078void rt2800_clear_beacon(struct queue_entry *entry)
1079{
1080 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
bc0df75a 1081 u32 orig_reg, reg;
69cf36a4
HS
1082
1083 /*
1084 * Disable beaconing while we are reloading the beacon data,
1085 * otherwise we might be sending out invalid data.
1086 */
bc0df75a
SG
1087 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &orig_reg);
1088 reg = orig_reg;
69cf36a4
HS
1089 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1090 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1091
1092 /*
1093 * Clear beacon.
1094 */
77f7c0f3 1095 rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
ba08910e 1096 __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
69cf36a4 1097
ba08910e
SG
1098 /*
1099 * Change global beacons settings.
1100 */
1101 rt2800_update_beacons_setup(rt2x00dev);
69cf36a4 1102 /*
bc0df75a 1103 * Restore beaconing state.
69cf36a4 1104 */
bc0df75a 1105 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
69cf36a4
HS
1106}
1107EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1108
f4450616
BZ
1109#ifdef CONFIG_RT2X00_LIB_DEBUGFS
1110const struct rt2x00debug rt2800_rt2x00debug = {
1111 .owner = THIS_MODULE,
1112 .csr = {
1113 .read = rt2800_register_read,
1114 .write = rt2800_register_write,
1115 .flags = RT2X00DEBUGFS_OFFSET,
1116 .word_base = CSR_REG_BASE,
1117 .word_size = sizeof(u32),
1118 .word_count = CSR_REG_SIZE / sizeof(u32),
1119 },
1120 .eeprom = {
3e38d3da
GJ
1121 /* NOTE: The local EEPROM access functions can't
1122 * be used here, use the generic versions instead.
1123 */
f4450616
BZ
1124 .read = rt2x00_eeprom_read,
1125 .write = rt2x00_eeprom_write,
1126 .word_base = EEPROM_BASE,
1127 .word_size = sizeof(u16),
1128 .word_count = EEPROM_SIZE / sizeof(u16),
1129 },
1130 .bbp = {
1131 .read = rt2800_bbp_read,
1132 .write = rt2800_bbp_write,
1133 .word_base = BBP_BASE,
1134 .word_size = sizeof(u8),
1135 .word_count = BBP_SIZE / sizeof(u8),
1136 },
1137 .rf = {
1138 .read = rt2x00_rf_read,
1139 .write = rt2800_rf_write,
1140 .word_base = RF_BASE,
1141 .word_size = sizeof(u32),
1142 .word_count = RF_SIZE / sizeof(u32),
1143 },
f2bd7f16
AA
1144 .rfcsr = {
1145 .read = rt2800_rfcsr_read,
1146 .write = rt2800_rfcsr_write,
1147 .word_base = RFCSR_BASE,
1148 .word_size = sizeof(u8),
1149 .word_count = RFCSR_SIZE / sizeof(u8),
1150 },
f4450616
BZ
1151};
1152EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1153#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1154
1155int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1156{
1157 u32 reg;
1158
a89534ed
WH
1159 if (rt2x00_rt(rt2x00dev, RT3290)) {
1160 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1161 return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1162 } else {
99bdf51a
GW
1163 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1164 return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
a89534ed 1165 }
f4450616
BZ
1166}
1167EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1168
1169#ifdef CONFIG_RT2X00_LIB_LEDS
1170static void rt2800_brightness_set(struct led_classdev *led_cdev,
1171 enum led_brightness brightness)
1172{
1173 struct rt2x00_led *led =
1174 container_of(led_cdev, struct rt2x00_led, led_dev);
1175 unsigned int enabled = brightness != LED_OFF;
1176 unsigned int bg_mode =
57fbcce3 1177 (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
f4450616
BZ
1178 unsigned int polarity =
1179 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1180 EEPROM_FREQ_LED_POLARITY);
1181 unsigned int ledmode =
1182 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1183 EEPROM_FREQ_LED_MODE);
44704e5d 1184 u32 reg;
f4450616 1185
44704e5d
LE
1186 /* Check for SoC (SOC devices don't support MCU requests) */
1187 if (rt2x00_is_soc(led->rt2x00dev)) {
1188 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
1189
1190 /* Set LED Polarity */
1191 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
1192
1193 /* Set LED Mode */
1194 if (led->type == LED_TYPE_RADIO) {
1195 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
1196 enabled ? 3 : 0);
1197 } else if (led->type == LED_TYPE_ASSOC) {
1198 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
1199 enabled ? 3 : 0);
1200 } else if (led->type == LED_TYPE_QUALITY) {
1201 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
1202 enabled ? 3 : 0);
1203 }
1204
1205 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1206
1207 } else {
1208 if (led->type == LED_TYPE_RADIO) {
1209 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1210 enabled ? 0x20 : 0);
1211 } else if (led->type == LED_TYPE_ASSOC) {
1212 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1213 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1214 } else if (led->type == LED_TYPE_QUALITY) {
1215 /*
1216 * The brightness is divided into 6 levels (0 - 5),
1217 * The specs tell us the following levels:
1218 * 0, 1 ,3, 7, 15, 31
1219 * to determine the level in a simple way we can simply
1220 * work with bitshifting:
1221 * (1 << level) - 1
1222 */
1223 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1224 (1 << brightness / (LED_FULL / 6)) - 1,
1225 polarity);
1226 }
f4450616
BZ
1227 }
1228}
1229
b3579d6a 1230static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
f4450616
BZ
1231 struct rt2x00_led *led, enum led_type type)
1232{
1233 led->rt2x00dev = rt2x00dev;
1234 led->type = type;
1235 led->led_dev.brightness_set = rt2800_brightness_set;
f4450616
BZ
1236 led->flags = LED_INITIALIZED;
1237}
f4450616
BZ
1238#endif /* CONFIG_RT2X00_LIB_LEDS */
1239
1240/*
1241 * Configuration handlers.
1242 */
a2b1328a
HS
1243static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1244 const u8 *address,
1245 int wcid)
f4450616
BZ
1246{
1247 struct mac_wcid_entry wcid_entry;
a2b1328a
HS
1248 u32 offset;
1249
1250 offset = MAC_WCID_ENTRY(wcid);
1251
1252 memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1253 if (address)
1254 memcpy(wcid_entry.mac, address, ETH_ALEN);
1255
1256 rt2800_register_multiwrite(rt2x00dev, offset,
1257 &wcid_entry, sizeof(wcid_entry));
1258}
1259
1260static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1261{
1262 u32 offset;
1263 offset = MAC_WCID_ATTR_ENTRY(wcid);
1264 rt2800_register_write(rt2x00dev, offset, 0);
1265}
1266
1267static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1268 int wcid, u32 bssidx)
1269{
1270 u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1271 u32 reg;
1272
1273 /*
1274 * The BSS Idx numbers is split in a main value of 3 bits,
1275 * and a extended field for adding one additional bit to the value.
1276 */
1277 rt2800_register_read(rt2x00dev, offset, &reg);
1278 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1279 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1280 (bssidx & 0x8) >> 3);
1281 rt2800_register_write(rt2x00dev, offset, reg);
1282}
1283
1284static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1285 struct rt2x00lib_crypto *crypto,
1286 struct ieee80211_key_conf *key)
1287{
f4450616
BZ
1288 struct mac_iveiv_entry iveiv_entry;
1289 u32 offset;
1290 u32 reg;
1291
1292 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1293
e4a0ab34
ID
1294 if (crypto->cmd == SET_KEY) {
1295 rt2800_register_read(rt2x00dev, offset, &reg);
1296 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1297 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1298 /*
1299 * Both the cipher as the BSS Idx numbers are split in a main
1300 * value of 3 bits, and a extended field for adding one additional
1301 * bit to the value.
1302 */
1303 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1304 (crypto->cipher & 0x7));
1305 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1306 (crypto->cipher & 0x8) >> 3);
e4a0ab34
ID
1307 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1308 rt2800_register_write(rt2x00dev, offset, reg);
1309 } else {
a2b1328a
HS
1310 /* Delete the cipher without touching the bssidx */
1311 rt2800_register_read(rt2x00dev, offset, &reg);
1312 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1313 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1314 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1315 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1316 rt2800_register_write(rt2x00dev, offset, reg);
e4a0ab34 1317 }
f4450616
BZ
1318
1319 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1320
1321 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1322 if ((crypto->cipher == CIPHER_TKIP) ||
1323 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1324 (crypto->cipher == CIPHER_AES))
1325 iveiv_entry.iv[3] |= 0x20;
1326 iveiv_entry.iv[3] |= key->keyidx << 6;
1327 rt2800_register_multiwrite(rt2x00dev, offset,
1328 &iveiv_entry, sizeof(iveiv_entry));
f4450616
BZ
1329}
1330
1331int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1332 struct rt2x00lib_crypto *crypto,
1333 struct ieee80211_key_conf *key)
1334{
1335 struct hw_key_entry key_entry;
1336 struct rt2x00_field32 field;
1337 u32 offset;
1338 u32 reg;
1339
1340 if (crypto->cmd == SET_KEY) {
1341 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1342
1343 memcpy(key_entry.key, crypto->key,
1344 sizeof(key_entry.key));
1345 memcpy(key_entry.tx_mic, crypto->tx_mic,
1346 sizeof(key_entry.tx_mic));
1347 memcpy(key_entry.rx_mic, crypto->rx_mic,
1348 sizeof(key_entry.rx_mic));
1349
1350 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1351 rt2800_register_multiwrite(rt2x00dev, offset,
1352 &key_entry, sizeof(key_entry));
1353 }
1354
1355 /*
1356 * The cipher types are stored over multiple registers
1357 * starting with SHARED_KEY_MODE_BASE each word will have
1358 * 32 bits and contains the cipher types for 2 bssidx each.
1359 * Using the correct defines correctly will cause overhead,
1360 * so just calculate the correct offset.
1361 */
1362 field.bit_offset = 4 * (key->hw_key_idx % 8);
1363 field.bit_mask = 0x7 << field.bit_offset;
1364
1365 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1366
1367 rt2800_register_read(rt2x00dev, offset, &reg);
1368 rt2x00_set_field32(&reg, field,
1369 (crypto->cmd == SET_KEY) * crypto->cipher);
1370 rt2800_register_write(rt2x00dev, offset, reg);
1371
1372 /*
1373 * Update WCID information
1374 */
a2b1328a
HS
1375 rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1376 rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1377 crypto->bssidx);
1378 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
f4450616
BZ
1379
1380 return 0;
1381}
1382EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1383
1384int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1385 struct rt2x00lib_crypto *crypto,
1386 struct ieee80211_key_conf *key)
1387{
1388 struct hw_key_entry key_entry;
1389 u32 offset;
1390
1391 if (crypto->cmd == SET_KEY) {
a2b1328a
HS
1392 /*
1393 * Allow key configuration only for STAs that are
1394 * known by the hw.
1395 */
ed8e0ed5 1396 if (crypto->wcid > WCID_END)
f4450616 1397 return -ENOSPC;
a2b1328a 1398 key->hw_key_idx = crypto->wcid;
f4450616
BZ
1399
1400 memcpy(key_entry.key, crypto->key,
1401 sizeof(key_entry.key));
1402 memcpy(key_entry.tx_mic, crypto->tx_mic,
1403 sizeof(key_entry.tx_mic));
1404 memcpy(key_entry.rx_mic, crypto->rx_mic,
1405 sizeof(key_entry.rx_mic));
1406
1407 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1408 rt2800_register_multiwrite(rt2x00dev, offset,
1409 &key_entry, sizeof(key_entry));
1410 }
1411
1412 /*
1413 * Update WCID information
1414 */
a2b1328a 1415 rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
f4450616
BZ
1416
1417 return 0;
1418}
1419EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1420
a2b1328a
HS
1421int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
1422 struct ieee80211_sta *sta)
1423{
1424 int wcid;
1425 struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
ed8e0ed5 1426 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
a2b1328a
HS
1427
1428 /*
ed8e0ed5
SG
1429 * Search for the first free WCID entry and return the corresponding
1430 * index.
a2b1328a 1431 */
ed8e0ed5 1432 wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
a2b1328a
HS
1433
1434 /*
1435 * Store selected wcid even if it is invalid so that we can
1436 * later decide if the STA is uploaded into the hw.
1437 */
1438 sta_priv->wcid = wcid;
1439
1440 /*
1441 * No space left in the device, however, we can still communicate
1442 * with the STA -> No error.
1443 */
ed8e0ed5 1444 if (wcid > WCID_END)
a2b1328a
HS
1445 return 0;
1446
ed8e0ed5
SG
1447 __set_bit(wcid - WCID_START, drv_data->sta_ids);
1448
a2b1328a
HS
1449 /*
1450 * Clean up WCID attributes and write STA address to the device.
1451 */
1452 rt2800_delete_wcid_attr(rt2x00dev, wcid);
1453 rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1454 rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1455 rt2x00lib_get_bssidx(rt2x00dev, vif));
1456 return 0;
1457}
1458EXPORT_SYMBOL_GPL(rt2800_sta_add);
1459
1460int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
1461{
ed8e0ed5
SG
1462 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1463
1464 if (wcid > WCID_END)
1465 return 0;
a2b1328a
HS
1466 /*
1467 * Remove WCID entry, no need to clean the attributes as they will
1468 * get renewed when the WCID is reused.
1469 */
1470 rt2800_config_wcid(rt2x00dev, NULL, wcid);
ed8e0ed5 1471 __clear_bit(wcid - WCID_START, drv_data->sta_ids);
a2b1328a
HS
1472
1473 return 0;
1474}
1475EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1476
f4450616
BZ
1477void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1478 const unsigned int filter_flags)
1479{
1480 u32 reg;
1481
1482 /*
1483 * Start configuration steps.
1484 * Note that the version error will always be dropped
1485 * and broadcast frames will always be accepted since
1486 * there is no filter for it at this time.
1487 */
1488 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1489 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1490 !(filter_flags & FIF_FCSFAIL));
1491 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1492 !(filter_flags & FIF_PLCPFAIL));
262c741e
EC
1493 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1494 !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
f4450616
BZ
1495 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1496 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1497 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1498 !(filter_flags & FIF_ALLMULTI));
1499 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1500 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1501 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1502 !(filter_flags & FIF_CONTROL));
1503 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1504 !(filter_flags & FIF_CONTROL));
1505 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1506 !(filter_flags & FIF_CONTROL));
1507 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1508 !(filter_flags & FIF_CONTROL));
1509 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1510 !(filter_flags & FIF_CONTROL));
1511 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1512 !(filter_flags & FIF_PSPOLL));
84e9e8eb 1513 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
48839938
HS
1514 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
1515 !(filter_flags & FIF_CONTROL));
f4450616
BZ
1516 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1517 !(filter_flags & FIF_CONTROL));
1518 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1519}
1520EXPORT_SYMBOL_GPL(rt2800_config_filter);
1521
1522void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1523 struct rt2x00intf_conf *conf, const unsigned int flags)
1524{
f4450616 1525 u32 reg;
fa8b4b22 1526 bool update_bssid = false;
f4450616
BZ
1527
1528 if (flags & CONFIG_UPDATE_TYPE) {
f4450616
BZ
1529 /*
1530 * Enable synchronisation.
1531 */
1532 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
f4450616 1533 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
f4450616 1534 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
15a533c4
HS
1535
1536 if (conf->sync == TSF_SYNC_AP_NONE) {
1537 /*
1538 * Tune beacon queue transmit parameters for AP mode
1539 */
1540 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1541 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1542 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1543 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1544 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1545 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1546 } else {
1547 rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
1548 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1549 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1550 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1551 rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1552 rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1553 }
f4450616
BZ
1554 }
1555
1556 if (flags & CONFIG_UPDATE_MAC) {
fa8b4b22
HS
1557 if (flags & CONFIG_UPDATE_TYPE &&
1558 conf->sync == TSF_SYNC_AP_NONE) {
1559 /*
1560 * The BSSID register has to be set to our own mac
1561 * address in AP mode.
1562 */
1563 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1564 update_bssid = true;
1565 }
1566
c600c826
ID
1567 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1568 reg = le32_to_cpu(conf->mac[1]);
1569 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1570 conf->mac[1] = cpu_to_le32(reg);
1571 }
f4450616
BZ
1572
1573 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1574 conf->mac, sizeof(conf->mac));
1575 }
1576
fa8b4b22 1577 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
c600c826
ID
1578 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1579 reg = le32_to_cpu(conf->bssid[1]);
1580 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
88ff2f45 1581 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
c600c826
ID
1582 conf->bssid[1] = cpu_to_le32(reg);
1583 }
f4450616
BZ
1584
1585 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1586 conf->bssid, sizeof(conf->bssid));
1587 }
1588}
1589EXPORT_SYMBOL_GPL(rt2800_config_intf);
1590
87c1915d
HS
1591static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1592 struct rt2x00lib_erp *erp)
1593{
1594 bool any_sta_nongf = !!(erp->ht_opmode &
1595 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1596 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1597 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1598 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1599 u32 reg;
1600
1601 /* default protection rate for HT20: OFDM 24M */
1602 mm20_rate = gf20_rate = 0x4004;
1603
1604 /* default protection rate for HT40: duplicate OFDM 24M */
1605 mm40_rate = gf40_rate = 0x4084;
1606
1607 switch (protection) {
1608 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1609 /*
1610 * All STAs in this BSS are HT20/40 but there might be
1611 * STAs not supporting greenfield mode.
1612 * => Disable protection for HT transmissions.
1613 */
1614 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1615
1616 break;
1617 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1618 /*
1619 * All STAs in this BSS are HT20 or HT20/40 but there
1620 * might be STAs not supporting greenfield mode.
1621 * => Protect all HT40 transmissions.
1622 */
1623 mm20_mode = gf20_mode = 0;
1624 mm40_mode = gf40_mode = 2;
1625
1626 break;
1627 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1628 /*
1629 * Nonmember protection:
1630 * According to 802.11n we _should_ protect all
1631 * HT transmissions (but we don't have to).
1632 *
1633 * But if cts_protection is enabled we _shall_ protect
1634 * all HT transmissions using a CCK rate.
1635 *
1636 * And if any station is non GF we _shall_ protect
1637 * GF transmissions.
1638 *
1639 * We decide to protect everything
1640 * -> fall through to mixed mode.
1641 */
1642 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1643 /*
1644 * Legacy STAs are present
1645 * => Protect all HT transmissions.
1646 */
1647 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1648
1649 /*
1650 * If erp protection is needed we have to protect HT
1651 * transmissions with CCK 11M long preamble.
1652 */
1653 if (erp->cts_protection) {
1654 /* don't duplicate RTS/CTS in CCK mode */
1655 mm20_rate = mm40_rate = 0x0003;
1656 gf20_rate = gf40_rate = 0x0003;
1657 }
1658 break;
6403eab1 1659 }
87c1915d
HS
1660
1661 /* check for STAs not supporting greenfield mode */
1662 if (any_sta_nongf)
1663 gf20_mode = gf40_mode = 2;
1664
1665 /* Update HT protection config */
1666 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1667 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1668 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1669 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1670
1671 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1672 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1673 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1674 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1675
1676 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1677 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1678 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1679 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1680
1681 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1682 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1683 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1684 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1685}
1686
02044643
HS
1687void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1688 u32 changed)
f4450616
BZ
1689{
1690 u32 reg;
1691
02044643
HS
1692 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1693 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
02044643
HS
1694 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1695 !!erp->short_preamble);
1696 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1697 }
f4450616 1698
02044643
HS
1699 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1700 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1701 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1702 erp->cts_protection ? 2 : 0);
1703 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1704 }
f4450616 1705
02044643
HS
1706 if (changed & BSS_CHANGED_BASIC_RATES) {
1707 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
770e4b73 1708 0xff0 | erp->basic_rates);
02044643
HS
1709 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1710 }
f4450616 1711
02044643
HS
1712 if (changed & BSS_CHANGED_ERP_SLOT) {
1713 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1714 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1715 erp->slot_time);
1716 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
f4450616 1717
02044643
HS
1718 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1719 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1720 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1721 }
f4450616 1722
02044643
HS
1723 if (changed & BSS_CHANGED_BEACON_INT) {
1724 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1725 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1726 erp->beacon_int * 16);
1727 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1728 }
87c1915d
HS
1729
1730 if (changed & BSS_CHANGED_HT)
1731 rt2800_config_ht_opmode(rt2x00dev, erp);
f4450616
BZ
1732}
1733EXPORT_SYMBOL_GPL(rt2800_config_erp);
1734
872834df
GW
1735static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
1736{
1737 u32 reg;
1738 u16 eeprom;
1739 u8 led_ctrl, led_g_mode, led_r_mode;
1740
1741 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
57fbcce3 1742 if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
872834df
GW
1743 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
1744 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
1745 } else {
1746 rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
1747 rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
1748 }
1749 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
1750
1751 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1752 led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
1753 led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
1754 if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
1755 led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
3e38d3da 1756 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
872834df
GW
1757 led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
1758 if (led_ctrl == 0 || led_ctrl > 0x40) {
1759 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
1760 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
1761 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1762 } else {
1763 rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
1764 (led_g_mode << 2) | led_r_mode, 1);
1765 }
1766 }
1767}
1768
d96aa640
RJH
1769static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1770 enum antenna ant)
1771{
1772 u32 reg;
1773 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1774 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1775
1776 if (rt2x00_is_pci(rt2x00dev)) {
1777 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1778 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1779 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1780 } else if (rt2x00_is_usb(rt2x00dev))
1781 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1782 eesk_pin, 0);
1783
99bdf51a
GW
1784 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
1785 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
1786 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
1787 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
d96aa640
RJH
1788}
1789
f4450616
BZ
1790void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1791{
1792 u8 r1;
1793 u8 r3;
d96aa640 1794 u16 eeprom;
f4450616
BZ
1795
1796 rt2800_bbp_read(rt2x00dev, 1, &r1);
1797 rt2800_bbp_read(rt2x00dev, 3, &r3);
1798
872834df 1799 if (rt2x00_rt(rt2x00dev, RT3572) &&
c429dfef 1800 rt2x00_has_cap_bt_coexist(rt2x00dev))
872834df
GW
1801 rt2800_config_3572bt_ant(rt2x00dev);
1802
f4450616
BZ
1803 /*
1804 * Configure the TX antenna.
1805 */
d96aa640 1806 switch (ant->tx_chain_num) {
f4450616
BZ
1807 case 1:
1808 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
f4450616
BZ
1809 break;
1810 case 2:
872834df 1811 if (rt2x00_rt(rt2x00dev, RT3572) &&
c429dfef 1812 rt2x00_has_cap_bt_coexist(rt2x00dev))
872834df
GW
1813 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
1814 else
1815 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
f4450616
BZ
1816 break;
1817 case 3:
4788ac1e 1818 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
f4450616
BZ
1819 break;
1820 }
1821
1822 /*
1823 * Configure the RX antenna.
1824 */
d96aa640 1825 switch (ant->rx_chain_num) {
f4450616 1826 case 1:
d96aa640
RJH
1827 if (rt2x00_rt(rt2x00dev, RT3070) ||
1828 rt2x00_rt(rt2x00dev, RT3090) ||
03839951 1829 rt2x00_rt(rt2x00dev, RT3352) ||
d96aa640 1830 rt2x00_rt(rt2x00dev, RT3390)) {
3e38d3da 1831 rt2800_eeprom_read(rt2x00dev,
d96aa640
RJH
1832 EEPROM_NIC_CONF1, &eeprom);
1833 if (rt2x00_get_field16(eeprom,
1834 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1835 rt2800_set_ant_diversity(rt2x00dev,
1836 rt2x00dev->default_ant.rx);
1837 }
f4450616
BZ
1838 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1839 break;
1840 case 2:
872834df 1841 if (rt2x00_rt(rt2x00dev, RT3572) &&
c429dfef 1842 rt2x00_has_cap_bt_coexist(rt2x00dev)) {
872834df
GW
1843 rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
1844 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
57fbcce3 1845 rt2x00dev->curr_band == NL80211_BAND_5GHZ);
872834df
GW
1846 rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
1847 } else {
1848 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1849 }
f4450616
BZ
1850 break;
1851 case 3:
1852 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1853 break;
1854 }
1855
1856 rt2800_bbp_write(rt2x00dev, 3, r3);
1857 rt2800_bbp_write(rt2x00dev, 1, r1);
5cddb3c2
GJ
1858
1859 if (rt2x00_rt(rt2x00dev, RT3593)) {
1860 if (ant->rx_chain_num == 1)
1861 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1862 else
1863 rt2800_bbp_write(rt2x00dev, 86, 0x46);
1864 }
f4450616
BZ
1865}
1866EXPORT_SYMBOL_GPL(rt2800_config_ant);
1867
1868static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1869 struct rt2x00lib_conf *libconf)
1870{
1871 u16 eeprom;
1872 short lna_gain;
1873
1874 if (libconf->rf.channel <= 14) {
3e38d3da 1875 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
f4450616
BZ
1876 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1877 } else if (libconf->rf.channel <= 64) {
3e38d3da 1878 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
f4450616
BZ
1879 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1880 } else if (libconf->rf.channel <= 128) {
f36bb0ca
GJ
1881 if (rt2x00_rt(rt2x00dev, RT3593)) {
1882 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1883 lna_gain = rt2x00_get_field16(eeprom,
1884 EEPROM_EXT_LNA2_A1);
1885 } else {
1886 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1887 lna_gain = rt2x00_get_field16(eeprom,
1888 EEPROM_RSSI_BG2_LNA_A1);
1889 }
f4450616 1890 } else {
f36bb0ca
GJ
1891 if (rt2x00_rt(rt2x00dev, RT3593)) {
1892 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
1893 lna_gain = rt2x00_get_field16(eeprom,
1894 EEPROM_EXT_LNA2_A2);
1895 } else {
1896 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1897 lna_gain = rt2x00_get_field16(eeprom,
1898 EEPROM_RSSI_A2_LNA_A2);
1899 }
f4450616
BZ
1900 }
1901
1902 rt2x00dev->lna_gain = lna_gain;
1903}
1904
3f1b8739
GJ
1905#define FREQ_OFFSET_BOUND 0x5f
1906
1907static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
1908{
1909 u8 freq_offset, prev_freq_offset;
1910 u8 rfcsr, prev_rfcsr;
1911
1912 freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
1913 freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
1914
1915 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1916 prev_rfcsr = rfcsr;
1917
1918 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
1919 if (rfcsr == prev_rfcsr)
1920 return;
1921
1922 if (rt2x00_is_usb(rt2x00dev)) {
1923 rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
1924 freq_offset, prev_rfcsr);
1925 return;
1926 }
1927
1928 prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
1929 while (prev_freq_offset != freq_offset) {
1930 if (prev_freq_offset < freq_offset)
1931 prev_freq_offset++;
1932 else
1933 prev_freq_offset--;
1934
1935 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
1936 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
1937
1938 usleep_range(1000, 1500);
1939 }
1940}
1941
06855ef4
GW
1942static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1943 struct ieee80211_conf *conf,
1944 struct rf_channel *rf,
1945 struct channel_info *info)
f4450616
BZ
1946{
1947 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1948
d96aa640 1949 if (rt2x00dev->default_ant.tx_chain_num == 1)
f4450616
BZ
1950 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1951
d96aa640 1952 if (rt2x00dev->default_ant.rx_chain_num == 1) {
f4450616
BZ
1953 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1954 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
d96aa640 1955 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
f4450616
BZ
1956 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1957
1958 if (rf->channel > 14) {
1959 /*
1960 * When TX power is below 0, we should increase it by 7 to
25985edc 1961 * make it a positive value (Minimum value is -7).
f4450616
BZ
1962 * However this means that values between 0 and 7 have
1963 * double meaning, and we should set a 7DBm boost flag.
1964 */
1965 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
8d1331b3 1966 (info->default_power1 >= 0));
f4450616 1967
8d1331b3
ID
1968 if (info->default_power1 < 0)
1969 info->default_power1 += 7;
f4450616 1970
8d1331b3 1971 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
f4450616
BZ
1972
1973 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
8d1331b3 1974 (info->default_power2 >= 0));
f4450616 1975
8d1331b3
ID
1976 if (info->default_power2 < 0)
1977 info->default_power2 += 7;
f4450616 1978
8d1331b3 1979 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
f4450616 1980 } else {
8d1331b3
ID
1981 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1982 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
f4450616
BZ
1983 }
1984
1985 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1986
1987 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1988 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1989 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1990 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1991
1992 udelay(200);
1993
1994 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1995 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1996 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1997 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1998
1999 udelay(200);
2000
2001 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
2002 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
2003 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
2004 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2005}
2006
06855ef4
GW
2007static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
2008 struct ieee80211_conf *conf,
2009 struct rf_channel *rf,
2010 struct channel_info *info)
f4450616 2011{
3a1c0128 2012 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
f1f12f98 2013 u8 rfcsr, calib_tx, calib_rx;
f4450616
BZ
2014
2015 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
7f4666ab
SG
2016
2017 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2018 rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
2019 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
f4450616
BZ
2020
2021 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
fab799c3 2022 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
f4450616
BZ
2023 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2024
2025 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
8d1331b3 2026 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
f4450616
BZ
2027 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2028
5a673964 2029 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
8d1331b3 2030 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
5a673964 2031 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
e3bab197
SG
2032
2033 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2034 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
7ad63035
GW
2035 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2036 rt2x00dev->default_ant.rx_chain_num <= 1);
2037 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
2038 rt2x00dev->default_ant.rx_chain_num <= 2);
e3bab197 2039 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
7ad63035
GW
2040 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2041 rt2x00dev->default_ant.tx_chain_num <= 1);
2042 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
2043 rt2x00dev->default_ant.tx_chain_num <= 2);
e3bab197 2044 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5a673964 2045
f4450616
BZ
2046 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2047 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2048 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2049
f1f12f98
SG
2050 if (rt2x00_rt(rt2x00dev, RT3390)) {
2051 calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
2052 calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
2053 } else {
3a1c0128
GW
2054 if (conf_is_ht40(conf)) {
2055 calib_tx = drv_data->calibration_bw40;
2056 calib_rx = drv_data->calibration_bw40;
2057 } else {
2058 calib_tx = drv_data->calibration_bw20;
2059 calib_rx = drv_data->calibration_bw20;
2060 }
f1f12f98
SG
2061 }
2062
2063 rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
2064 rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
2065 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
2066
2067 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2068 rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
2069 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
f4450616 2070
71976907 2071 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
f4450616 2072 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
71976907 2073 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
3e0c7643
SG
2074
2075 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2076 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2077 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2078 msleep(1);
2079 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2080 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
f4450616
BZ
2081}
2082
872834df
GW
2083static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
2084 struct ieee80211_conf *conf,
2085 struct rf_channel *rf,
2086 struct channel_info *info)
2087{
3a1c0128 2088 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
872834df
GW
2089 u8 rfcsr;
2090 u32 reg;
2091
2092 if (rf->channel <= 14) {
5d137dff
GW
2093 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2094 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
872834df
GW
2095 } else {
2096 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2097 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2098 }
2099
2100 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2101 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2102
2103 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2104 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2105 if (rf->channel <= 14)
2106 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2107 else
2108 rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2109 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2110
2111 rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
2112 if (rf->channel <= 14)
2113 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2114 else
2115 rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2116 rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2117
2118 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2119 if (rf->channel <= 14) {
2120 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2121 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
569ffa56 2122 info->default_power1);
872834df
GW
2123 } else {
2124 rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2125 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2126 (info->default_power1 & 0x3) |
2127 ((info->default_power1 & 0xC) << 1));
2128 }
2129 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2130
2131 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
2132 if (rf->channel <= 14) {
2133 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2134 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
569ffa56 2135 info->default_power2);
872834df
GW
2136 } else {
2137 rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2138 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2139 (info->default_power2 & 0x3) |
2140 ((info->default_power2 & 0xC) << 1));
2141 }
2142 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2143
2144 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
872834df
GW
2145 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2146 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2147 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2148 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
0cd461ef
GW
2149 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2150 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
c429dfef 2151 if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
872834df
GW
2152 if (rf->channel <= 14) {
2153 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2154 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2155 }
2156 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2157 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2158 } else {
2159 switch (rt2x00dev->default_ant.tx_chain_num) {
2160 case 1:
2161 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2162 case 2:
2163 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2164 break;
2165 }
2166
2167 switch (rt2x00dev->default_ant.rx_chain_num) {
2168 case 1:
2169 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2170 case 2:
2171 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2172 break;
2173 }
2174 }
2175 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2176
2177 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
2178 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2179 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2180
3a1c0128
GW
2181 if (conf_is_ht40(conf)) {
2182 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2183 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2184 } else {
2185 rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2186 rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2187 }
872834df
GW
2188
2189 if (rf->channel <= 14) {
2190 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2191 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2192 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2193 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2194 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
77c06c2c
GW
2195 rfcsr = 0x4c;
2196 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2197 drv_data->txmixer_gain_24g);
2198 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
872834df
GW
2199 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2200 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2201 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2202 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2203 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2204 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2205 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2206 } else {
58b8ae14
GW
2207 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2208 rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2209 rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2210 rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2211 rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2212 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
872834df
GW
2213 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2214 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2215 rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2216 rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
77c06c2c
GW
2217 rfcsr = 0x7a;
2218 rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2219 drv_data->txmixer_gain_5g);
2220 rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
872834df
GW
2221 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2222 if (rf->channel <= 64) {
2223 rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2224 rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2225 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2226 } else if (rf->channel <= 128) {
2227 rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2228 rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2229 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2230 } else {
2231 rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2232 rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2233 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2234 }
2235 rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2236 rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2237 rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2238 }
2239
99bdf51a
GW
2240 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
2241 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
872834df 2242 if (rf->channel <= 14)
99bdf51a 2243 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
872834df 2244 else
99bdf51a
GW
2245 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
2246 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
872834df
GW
2247
2248 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
2249 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2250 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2251}
60687ba7 2252
f42b0465
GJ
2253static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
2254 struct ieee80211_conf *conf,
2255 struct rf_channel *rf,
2256 struct channel_info *info)
2257{
2258 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2259 u8 txrx_agc_fc;
2260 u8 txrx_h20m;
2261 u8 rfcsr;
2262 u8 bbp;
2263 const bool txbf_enabled = false; /* TODO */
2264
2265 /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
2266 rt2800_bbp_read(rt2x00dev, 109, &bbp);
2267 rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
2268 rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
2269 rt2800_bbp_write(rt2x00dev, 109, bbp);
2270
2271 rt2800_bbp_read(rt2x00dev, 110, &bbp);
2272 rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
2273 rt2800_bbp_write(rt2x00dev, 110, bbp);
2274
2275 if (rf->channel <= 14) {
2276 /* Restore BBP 25 & 26 for 2.4 GHz */
2277 rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2278 rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2279 } else {
2280 /* Hard code BBP 25 & 26 for 5GHz */
2281
2282 /* Enable IQ Phase correction */
2283 rt2800_bbp_write(rt2x00dev, 25, 0x09);
2284 /* Setup IQ Phase correction value */
2285 rt2800_bbp_write(rt2x00dev, 26, 0xff);
2286 }
2287
2288 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2289 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
2290
2291 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2292 rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
2293 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2294
2295 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2296 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
2297 if (rf->channel <= 14)
2298 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
2299 else
2300 rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
2301 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2302
2303 rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
2304 if (rf->channel <= 14) {
2305 rfcsr = 0;
2306 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2307 info->default_power1 & 0x1f);
2308 } else {
2309 if (rt2x00_is_usb(rt2x00dev))
2310 rfcsr = 0x40;
2311
2312 rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2313 ((info->default_power1 & 0x18) << 1) |
2314 (info->default_power1 & 7));
2315 }
2316 rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
2317
2318 rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
2319 if (rf->channel <= 14) {
2320 rfcsr = 0;
2321 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2322 info->default_power2 & 0x1f);
2323 } else {
2324 if (rt2x00_is_usb(rt2x00dev))
2325 rfcsr = 0x40;
2326
2327 rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2328 ((info->default_power2 & 0x18) << 1) |
2329 (info->default_power2 & 7));
2330 }
2331 rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
2332
2333 rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
2334 if (rf->channel <= 14) {
2335 rfcsr = 0;
2336 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2337 info->default_power3 & 0x1f);
2338 } else {
2339 if (rt2x00_is_usb(rt2x00dev))
2340 rfcsr = 0x40;
2341
2342 rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2343 ((info->default_power3 & 0x18) << 1) |
2344 (info->default_power3 & 7));
2345 }
2346 rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
2347
2348 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2349 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2350 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2351 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2352 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2353 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2354 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2355 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2356 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2357
2358 switch (rt2x00dev->default_ant.tx_chain_num) {
2359 case 3:
2360 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2361 /* fallthrough */
2362 case 2:
2363 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2364 /* fallthrough */
2365 case 1:
2366 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2367 break;
2368 }
2369
2370 switch (rt2x00dev->default_ant.rx_chain_num) {
2371 case 3:
2372 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2373 /* fallthrough */
2374 case 2:
2375 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2376 /* fallthrough */
2377 case 1:
2378 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2379 break;
2380 }
2381 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2382
e979a8ab 2383 rt2800_adjust_freq_offset(rt2x00dev);
f42b0465
GJ
2384
2385 if (conf_is_ht40(conf)) {
2386 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
2387 RFCSR24_TX_AGC_FC);
2388 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
2389 RFCSR24_TX_H20M);
2390 } else {
2391 txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
2392 RFCSR24_TX_AGC_FC);
2393 txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
2394 RFCSR24_TX_H20M);
2395 }
2396
2397 /* NOTE: the reference driver does not writes the new value
2398 * back to RFCSR 32
2399 */
2400 rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
2401 rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
2402
2403 if (rf->channel <= 14)
2404 rfcsr = 0xa0;
2405 else
2406 rfcsr = 0x80;
2407 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2408
2409 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2410 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
2411 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
2412 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2413
2414 /* Band selection */
2415 rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
2416 if (rf->channel <= 14)
2417 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
2418 else
2419 rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
2420 rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
2421
2422 rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
2423 if (rf->channel <= 14)
2424 rfcsr = 0x3c;
2425 else
2426 rfcsr = 0x20;
2427 rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
2428
2429 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
2430 if (rf->channel <= 14)
2431 rfcsr = 0x1a;
2432 else
2433 rfcsr = 0x12;
2434 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2435
2436 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2437 if (rf->channel >= 1 && rf->channel <= 14)
2438 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2439 else if (rf->channel >= 36 && rf->channel <= 64)
2440 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2441 else if (rf->channel >= 100 && rf->channel <= 128)
2442 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2443 else
2444 rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2445 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2446
2447 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2448 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
2449 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2450
2451 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
2452
2453 if (rf->channel <= 14) {
2454 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
2455 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2456 } else {
2457 rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
2458 rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
2459 }
2460
2461 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2462 rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
2463 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2464
2465 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
2466 if (rf->channel <= 14) {
2467 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
2468 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
2469 } else {
2470 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
2471 rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
2472 }
2473 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2474
2475 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2476 if (rf->channel <= 14)
2477 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
2478 else
2479 rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
2480
2481 if (txbf_enabled)
2482 rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
2483
2484 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2485
2486 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
2487 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
2488 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2489
2490 rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
2491 if (rf->channel <= 14)
2492 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
2493 else
2494 rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
2495 rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
2496
2497 if (rf->channel <= 14) {
2498 rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
2499 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
2500 } else {
2501 rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
2502 rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
2503 }
2504
2505 /* Initiate VCO calibration */
2506 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2507 if (rf->channel <= 14) {
2508 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2509 } else {
2510 rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
2511 rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
2512 rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
2513 rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
2514 rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
2515 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2516 }
2517 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2518
2519 if (rf->channel >= 1 && rf->channel <= 14) {
2520 rfcsr = 0x23;
2521 if (txbf_enabled)
2522 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2523 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2524
2525 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
2526 } else if (rf->channel >= 36 && rf->channel <= 64) {
2527 rfcsr = 0x36;
2528 if (txbf_enabled)
2529 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2530 rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
2531
2532 rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
2533 } else if (rf->channel >= 100 && rf->channel <= 128) {
2534 rfcsr = 0x32;
2535 if (txbf_enabled)
2536 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2537 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2538
2539 rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
2540 } else {
2541 rfcsr = 0x30;
2542 if (txbf_enabled)
2543 rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2544 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2545
2546 rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
2547 }
2548}
2549
7573cb5b 2550#define POWER_BOUND 0x27
8f821098 2551#define POWER_BOUND_5G 0x2b
0c9e5fb9 2552
a89534ed
WH
2553static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
2554 struct ieee80211_conf *conf,
2555 struct rf_channel *rf,
2556 struct channel_info *info)
2557{
2558 u8 rfcsr;
2559
2560 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2561 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2562 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2563 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2564 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2565
2566 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
7573cb5b
SG
2567 if (info->default_power1 > POWER_BOUND)
2568 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
a89534ed
WH
2569 else
2570 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2571 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2572
0c9e5fb9 2573 rt2800_adjust_freq_offset(rt2x00dev);
a89534ed
WH
2574
2575 if (rf->channel <= 14) {
2576 if (rf->channel == 6)
2577 rt2800_bbp_write(rt2x00dev, 68, 0x0c);
2578 else
2579 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
2580
2581 if (rf->channel >= 1 && rf->channel <= 6)
2582 rt2800_bbp_write(rt2x00dev, 59, 0x0f);
2583 else if (rf->channel >= 7 && rf->channel <= 11)
2584 rt2800_bbp_write(rt2x00dev, 59, 0x0e);
2585 else if (rf->channel >= 12 && rf->channel <= 14)
2586 rt2800_bbp_write(rt2x00dev, 59, 0x0d);
2587 }
2588}
2589
03839951
DG
2590static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
2591 struct ieee80211_conf *conf,
2592 struct rf_channel *rf,
2593 struct channel_info *info)
2594{
2595 u8 rfcsr;
2596
2597 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2598 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2599
2600 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
2601 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
2602 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
2603
2604 if (info->default_power1 > POWER_BOUND)
2605 rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
2606 else
2607 rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
2608
2609 if (info->default_power2 > POWER_BOUND)
2610 rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
2611 else
2612 rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
2613
0c9e5fb9 2614 rt2800_adjust_freq_offset(rt2x00dev);
03839951
DG
2615
2616 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2617 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2618 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2619
2620 if ( rt2x00dev->default_ant.tx_chain_num == 2 )
2621 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2622 else
2623 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2624
2625 if ( rt2x00dev->default_ant.rx_chain_num == 2 )
2626 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2627 else
2628 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2629
2630 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2631 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2632
2633 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2634
2635 rt2800_rfcsr_write(rt2x00dev, 31, 80);
2636}
2637
60687ba7 2638static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
adde5882
GJ
2639 struct ieee80211_conf *conf,
2640 struct rf_channel *rf,
2641 struct channel_info *info)
2642{
2643 u8 rfcsr;
adde5882
GJ
2644
2645 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2646 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2647 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2648 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
2649 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2650
2651 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
7573cb5b
SG
2652 if (info->default_power1 > POWER_BOUND)
2653 rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
adde5882
GJ
2654 else
2655 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2656 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2657
cff3d1f0
ZL
2658 if (rt2x00_rt(rt2x00dev, RT5392)) {
2659 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
6264995f 2660 if (info->default_power2 > POWER_BOUND)
7573cb5b 2661 rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
cff3d1f0
ZL
2662 else
2663 rt2x00_set_field8(&rfcsr, RFCSR50_TX,
2664 info->default_power2);
2665 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2666 }
2667
adde5882 2668 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
cff3d1f0
ZL
2669 if (rt2x00_rt(rt2x00dev, RT5392)) {
2670 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2671 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2672 }
adde5882
GJ
2673 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2674 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2675 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2676 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2677 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2678
0c9e5fb9 2679 rt2800_adjust_freq_offset(rt2x00dev);
adde5882 2680
adde5882
GJ
2681 if (rf->channel <= 14) {
2682 int idx = rf->channel-1;
2683
c429dfef 2684 if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
adde5882
GJ
2685 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2686 /* r55/r59 value array of channel 1~14 */
2687 static const char r55_bt_rev[] = {0x83, 0x83,
2688 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
2689 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
2690 static const char r59_bt_rev[] = {0x0e, 0x0e,
2691 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
2692 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
2693
2694 rt2800_rfcsr_write(rt2x00dev, 55,
2695 r55_bt_rev[idx]);
2696 rt2800_rfcsr_write(rt2x00dev, 59,
2697 r59_bt_rev[idx]);
2698 } else {
2699 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
2700 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
2701 0x88, 0x88, 0x86, 0x85, 0x84};
2702
2703 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
2704 }
2705 } else {
2706 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
2707 static const char r55_nonbt_rev[] = {0x23, 0x23,
2708 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
2709 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
2710 static const char r59_nonbt_rev[] = {0x07, 0x07,
2711 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
2712 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
2713
2714 rt2800_rfcsr_write(rt2x00dev, 55,
2715 r55_nonbt_rev[idx]);
2716 rt2800_rfcsr_write(rt2x00dev, 59,
2717 r59_nonbt_rev[idx]);
2ed71884 2718 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
e6d227b9 2719 rt2x00_rt(rt2x00dev, RT5392)) {
adde5882
GJ
2720 static const char r59_non_bt[] = {0x8f, 0x8f,
2721 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
2722 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
2723
2724 rt2800_rfcsr_write(rt2x00dev, 59,
2725 r59_non_bt[idx]);
2726 }
2727 }
2728 }
60687ba7
RST
2729}
2730
8f821098
SG
2731static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
2732 struct ieee80211_conf *conf,
2733 struct rf_channel *rf,
2734 struct channel_info *info)
2735{
2736 u8 rfcsr, ep_reg;
d5ae7a6b 2737 u32 reg;
8f821098
SG
2738 int power_bound;
2739
2740 /* TODO */
2741 const bool is_11b = false;
2742 const bool is_type_ep = false;
2743
d5ae7a6b
SG
2744 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2745 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
2746 (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
2747 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
8f821098
SG
2748
2749 /* Order of values on rf_channel entry: N, K, mod, R */
2750 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
2751
2752 rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
2753 rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
2754 rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
2755 rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
2756 rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
2757
2758 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
2759 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
2760 rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
2761 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2762
2763 if (rf->channel <= 14) {
2764 rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
2765 /* FIXME: RF11 owerwrite ? */
2766 rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
2767 rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2768 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2769 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2770 rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
2771 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
2772 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2773 rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
2774 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
2775 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
2776 rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
2777 rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
2778 rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
2779 rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
2780 rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
2781 rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
2782 rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
2783 rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
2784 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
2785 rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
2786 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
2787 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
2788 rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
2789 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
2790 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
2791 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
2792 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
2793 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
2794
2795 /* TODO RF27 <- tssi */
2796
2797 rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
2798 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2799 rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
2800
2801 if (is_11b) {
2802 /* CCK */
2803 rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
2804 rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
2805 if (is_type_ep)
2806 rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
2807 else
2808 rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
2809 } else {
2810 /* OFDM */
2811 if (is_type_ep)
2812 rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
2813 else
2814 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
2815 }
2816
2817 power_bound = POWER_BOUND;
2818 ep_reg = 0x2;
2819 } else {
2820 rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
2821 /* FIMXE: RF11 overwrite */
2822 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
2823 rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
2824 rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
2825 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
2826 rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
2827 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
2828 rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
2829 rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
2830 rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
2831 rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
2832 rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
2833 rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
2834 rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
2835 rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
2836
2837 /* TODO RF27 <- tssi */
2838
2839 if (rf->channel >= 36 && rf->channel <= 64) {
2840
2841 rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
2842 rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
2843 rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
2844 rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
2845 if (rf->channel <= 50)
2846 rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
2847 else if (rf->channel >= 52)
2848 rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
2849 rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
2850 rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
2851 rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
2852 rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
2853 rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
2854 rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
2855 rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
2856 if (rf->channel <= 50) {
2857 rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
2858 rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
2859 } else if (rf->channel >= 52) {
2860 rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
2861 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2862 }
2863
2864 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2865 rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
2866 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2867
2868 } else if (rf->channel >= 100 && rf->channel <= 165) {
2869
2870 rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
2871 rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
2872 rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
2873 if (rf->channel <= 153) {
2874 rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
2875 rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
2876 } else if (rf->channel >= 155) {
2877 rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
2878 rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
2879 }
2880 if (rf->channel <= 138) {
2881 rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
2882 rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
2883 rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
2884 rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
2885 } else if (rf->channel >= 140) {
2886 rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
2887 rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
2888 rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
2889 rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
2890 }
2891 if (rf->channel <= 124)
2892 rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
2893 else if (rf->channel >= 126)
2894 rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
2895 if (rf->channel <= 138)
2896 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2897 else if (rf->channel >= 140)
2898 rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
2899 rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
2900 if (rf->channel <= 138)
2901 rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
2902 else if (rf->channel >= 140)
2903 rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
2904 if (rf->channel <= 128)
2905 rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
2906 else if (rf->channel >= 130)
2907 rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
2908 if (rf->channel <= 116)
2909 rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
2910 else if (rf->channel >= 118)
2911 rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
2912 if (rf->channel <= 138)
2913 rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
2914 else if (rf->channel >= 140)
2915 rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
2916 if (rf->channel <= 116)
2917 rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
2918 else if (rf->channel >= 118)
2919 rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
2920 }
2921
2922 power_bound = POWER_BOUND_5G;
2923 ep_reg = 0x3;
2924 }
2925
2926 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
2927 if (info->default_power1 > power_bound)
2928 rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
2929 else
2930 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
2931 if (is_type_ep)
2932 rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
2933 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2934
2935 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
0847beb2 2936 if (info->default_power2 > power_bound)
8f821098
SG
2937 rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
2938 else
2939 rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
2940 if (is_type_ep)
2941 rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
2942 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2943
2944 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2945 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2946 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2947
2948 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
2949 rt2x00dev->default_ant.tx_chain_num >= 1);
2950 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2951 rt2x00dev->default_ant.tx_chain_num == 2);
2952 rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2953
2954 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
2955 rt2x00dev->default_ant.rx_chain_num >= 1);
2956 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2957 rt2x00dev->default_ant.rx_chain_num == 2);
2958 rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2959
2960 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2961 rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
2962
2963 if (conf_is_ht40(conf))
2964 rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
2965 else
2966 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
2967
2968 if (!is_11b) {
2969 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
2970 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
2971 }
2972
2973 /* TODO proper frequency adjustment */
0c9e5fb9 2974 rt2800_adjust_freq_offset(rt2x00dev);
8f821098
SG
2975
2976 /* TODO merge with others */
2977 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
2978 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2979 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
6803141b
SG
2980
2981 /* BBP settings */
2982 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
2983 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
2984 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
2985
2986 rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
2987 rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
2988 rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
2989 rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
2990
2991 /* GLRT band configuration */
2992 rt2800_bbp_write(rt2x00dev, 195, 128);
2993 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
2994 rt2800_bbp_write(rt2x00dev, 195, 129);
2995 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
2996 rt2800_bbp_write(rt2x00dev, 195, 130);
2997 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
2998 rt2800_bbp_write(rt2x00dev, 195, 131);
2999 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
3000 rt2800_bbp_write(rt2x00dev, 195, 133);
3001 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
3002 rt2800_bbp_write(rt2x00dev, 195, 124);
3003 rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
8f821098
SG
3004}
3005
5bc2dd06
SG
3006static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
3007 const unsigned int word,
3008 const u8 value)
3009{
3010 u8 chain, reg;
3011
3012 for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
3013 rt2800_bbp_read(rt2x00dev, 27, &reg);
3014 rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
3015 rt2800_bbp_write(rt2x00dev, 27, reg);
3016
3017 rt2800_bbp_write(rt2x00dev, word, value);
3018 }
3019}
3020
8756130b
SG
3021static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
3022{
3023 u8 cal;
3024
415e3f2f 3025 /* TX0 IQ Gain */
8756130b 3026 rt2800_bbp_write(rt2x00dev, 158, 0x2c);
415e3f2f
SG
3027 if (channel <= 14)
3028 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
3029 else if (channel >= 36 && channel <= 64)
3030 cal = rt2x00_eeprom_byte(rt2x00dev,
3031 EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
3032 else if (channel >= 100 && channel <= 138)
3033 cal = rt2x00_eeprom_byte(rt2x00dev,
3034 EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
3035 else if (channel >= 140 && channel <= 165)
3036 cal = rt2x00_eeprom_byte(rt2x00dev,
3037 EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
3038 else
3039 cal = 0;
8756130b
SG
3040 rt2800_bbp_write(rt2x00dev, 159, cal);
3041
415e3f2f 3042 /* TX0 IQ Phase */
8756130b 3043 rt2800_bbp_write(rt2x00dev, 158, 0x2d);
415e3f2f
SG
3044 if (channel <= 14)
3045 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
3046 else if (channel >= 36 && channel <= 64)
3047 cal = rt2x00_eeprom_byte(rt2x00dev,
3048 EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
3049 else if (channel >= 100 && channel <= 138)
3050 cal = rt2x00_eeprom_byte(rt2x00dev,
3051 EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
3052 else if (channel >= 140 && channel <= 165)
3053 cal = rt2x00_eeprom_byte(rt2x00dev,
3054 EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
3055 else
3056 cal = 0;
8756130b
SG
3057 rt2800_bbp_write(rt2x00dev, 159, cal);
3058
415e3f2f 3059 /* TX1 IQ Gain */
8756130b 3060 rt2800_bbp_write(rt2x00dev, 158, 0x4a);
415e3f2f
SG
3061 if (channel <= 14)
3062 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
3063 else if (channel >= 36 && channel <= 64)
3064 cal = rt2x00_eeprom_byte(rt2x00dev,
3065 EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
3066 else if (channel >= 100 && channel <= 138)
3067 cal = rt2x00_eeprom_byte(rt2x00dev,
3068 EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
3069 else if (channel >= 140 && channel <= 165)
3070 cal = rt2x00_eeprom_byte(rt2x00dev,
3071 EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
3072 else
3073 cal = 0;
8756130b
SG
3074 rt2800_bbp_write(rt2x00dev, 159, cal);
3075
415e3f2f 3076 /* TX1 IQ Phase */
8756130b 3077 rt2800_bbp_write(rt2x00dev, 158, 0x4b);
415e3f2f
SG
3078 if (channel <= 14)
3079 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
3080 else if (channel >= 36 && channel <= 64)
3081 cal = rt2x00_eeprom_byte(rt2x00dev,
3082 EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
3083 else if (channel >= 100 && channel <= 138)
3084 cal = rt2x00_eeprom_byte(rt2x00dev,
3085 EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
3086 else if (channel >= 140 && channel <= 165)
3087 cal = rt2x00_eeprom_byte(rt2x00dev,
3088 EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
3089 else
3090 cal = 0;
8756130b
SG
3091 rt2800_bbp_write(rt2x00dev, 159, cal);
3092
415e3f2f
SG
3093 /* FIXME: possible RX0, RX1 callibration ? */
3094
8756130b
SG
3095 /* RF IQ compensation control */
3096 rt2800_bbp_write(rt2x00dev, 158, 0x04);
3097 cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
3098 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3099
3100 /* RF IQ imbalance compensation control */
3101 rt2800_bbp_write(rt2x00dev, 158, 0x03);
415e3f2f
SG
3102 cal = rt2x00_eeprom_byte(rt2x00dev,
3103 EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
8756130b
SG
3104 rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3105}
3106
97aa03f1
GJ
3107static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
3108 unsigned int channel,
3109 char txpower)
3110{
fc739cfe
GJ
3111 if (rt2x00_rt(rt2x00dev, RT3593))
3112 txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
3113
97aa03f1
GJ
3114 if (channel <= 14)
3115 return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
fc739cfe
GJ
3116
3117 if (rt2x00_rt(rt2x00dev, RT3593))
3118 return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
3119 MAX_A_TXPOWER_3593);
97aa03f1
GJ
3120 else
3121 return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
3122}
3123
f4450616
BZ
3124static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
3125 struct ieee80211_conf *conf,
3126 struct rf_channel *rf,
3127 struct channel_info *info)
3128{
3129 u32 reg;
3130 unsigned int tx_pin;
a89534ed 3131 u8 bbp, rfcsr;
f4450616 3132
97aa03f1
GJ
3133 info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3134 info->default_power1);
3135 info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3136 info->default_power2);
c0a14369
GJ
3137 if (rt2x00dev->default_ant.tx_chain_num > 2)
3138 info->default_power3 =
3139 rt2800_txpower_to_dev(rt2x00dev, rf->channel,
3140 info->default_power3);
46323e11 3141
5aa57015
GW
3142 switch (rt2x00dev->chip.rf) {
3143 case RF2020:
3144 case RF3020:
3145 case RF3021:
3146 case RF3022:
3147 case RF3320:
06855ef4 3148 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
5aa57015
GW
3149 break;
3150 case RF3052:
872834df 3151 rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
5aa57015 3152 break;
f42b0465
GJ
3153 case RF3053:
3154 rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
3155 break;
a89534ed
WH
3156 case RF3290:
3157 rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
3158 break;
03839951
DG
3159 case RF3322:
3160 rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
3161 break;
3b9b74ba 3162 case RF3070:
ccf91bd6 3163 case RF5360:
ac0372ab 3164 case RF5362:
5aa57015 3165 case RF5370:
2ed71884 3166 case RF5372:
5aa57015 3167 case RF5390:
cff3d1f0 3168 case RF5392:
adde5882 3169 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
5aa57015 3170 break;
8f821098
SG
3171 case RF5592:
3172 rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
3173 break;
5aa57015 3174 default:
06855ef4 3175 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
5aa57015 3176 }
f4450616 3177
3b9b74ba
SG
3178 if (rt2x00_rf(rt2x00dev, RF3070) ||
3179 rt2x00_rf(rt2x00dev, RF3290) ||
03839951 3180 rt2x00_rf(rt2x00dev, RF3322) ||
a89534ed 3181 rt2x00_rf(rt2x00dev, RF5360) ||
ac0372ab 3182 rt2x00_rf(rt2x00dev, RF5362) ||
a89534ed
WH
3183 rt2x00_rf(rt2x00dev, RF5370) ||
3184 rt2x00_rf(rt2x00dev, RF5372) ||
3185 rt2x00_rf(rt2x00dev, RF5390) ||
3186 rt2x00_rf(rt2x00dev, RF5392)) {
3187 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3188 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
3189 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
3190 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3191
3192 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
d6d82020 3193 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
a89534ed
WH
3194 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3195 }
3196
f4450616
BZ
3197 /*
3198 * Change BBP settings
3199 */
03839951
DG
3200 if (rt2x00_rt(rt2x00dev, RT3352)) {
3201 rt2800_bbp_write(rt2x00dev, 27, 0x0);
cf193f6d 3202 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
03839951 3203 rt2800_bbp_write(rt2x00dev, 27, 0x20);
cf193f6d 3204 rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
f42b0465
GJ
3205 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
3206 if (rf->channel > 14) {
3207 /* Disable CCK Packet detection on 5GHz */
3208 rt2800_bbp_write(rt2x00dev, 70, 0x00);
3209 } else {
3210 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3211 }
3212
3213 if (conf_is_ht40(conf))
3214 rt2800_bbp_write(rt2x00dev, 105, 0x04);
3215 else
3216 rt2800_bbp_write(rt2x00dev, 105, 0x34);
3217
3218 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3219 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3220 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3221 rt2800_bbp_write(rt2x00dev, 77, 0x98);
03839951
DG
3222 } else {
3223 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3224 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3225 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3226 rt2800_bbp_write(rt2x00dev, 86, 0);
3227 }
f4450616
BZ
3228
3229 if (rf->channel <= 14) {
2ed71884 3230 if (!rt2x00_rt(rt2x00dev, RT5390) &&
e6d227b9 3231 !rt2x00_rt(rt2x00dev, RT5392)) {
c429dfef 3232 if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
adde5882
GJ
3233 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3234 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3235 } else {
f42b0465
GJ
3236 if (rt2x00_rt(rt2x00dev, RT3593))
3237 rt2800_bbp_write(rt2x00dev, 82, 0x62);
3238 else
3239 rt2800_bbp_write(rt2x00dev, 82, 0x84);
adde5882
GJ
3240 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3241 }
f42b0465
GJ
3242 if (rt2x00_rt(rt2x00dev, RT3593))
3243 rt2800_bbp_write(rt2x00dev, 83, 0x8a);
f4450616 3244 }
f42b0465 3245
f4450616 3246 } else {
872834df
GW
3247 if (rt2x00_rt(rt2x00dev, RT3572))
3248 rt2800_bbp_write(rt2x00dev, 82, 0x94);
f42b0465
GJ
3249 else if (rt2x00_rt(rt2x00dev, RT3593))
3250 rt2800_bbp_write(rt2x00dev, 82, 0x82);
872834df
GW
3251 else
3252 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
f4450616 3253
f42b0465
GJ
3254 if (rt2x00_rt(rt2x00dev, RT3593))
3255 rt2800_bbp_write(rt2x00dev, 83, 0x9a);
3256
c429dfef 3257 if (rt2x00_has_cap_external_lna_a(rt2x00dev))
f4450616
BZ
3258 rt2800_bbp_write(rt2x00dev, 75, 0x46);
3259 else
3260 rt2800_bbp_write(rt2x00dev, 75, 0x50);
3261 }
3262
3263 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
a21ee724 3264 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
f4450616
BZ
3265 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
3266 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
3267 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
3268
872834df
GW
3269 if (rt2x00_rt(rt2x00dev, RT3572))
3270 rt2800_rfcsr_write(rt2x00dev, 8, 0);
3271
f4450616
BZ
3272 tx_pin = 0;
3273
bb16d488
GJ
3274 switch (rt2x00dev->default_ant.tx_chain_num) {
3275 case 3:
3276 /* Turn on tertiary PAs */
3277 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
3278 rf->channel > 14);
3279 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
3280 rf->channel <= 14);
3281 /* fall-through */
3282 case 2:
3283 /* Turn on secondary PAs */
65f31b5e
GW
3284 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
3285 rf->channel > 14);
3286 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
3287 rf->channel <= 14);
bb16d488
GJ
3288 /* fall-through */
3289 case 1:
3290 /* Turn on primary PAs */
3291 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
3292 rf->channel > 14);
c429dfef 3293 if (rt2x00_has_cap_bt_coexist(rt2x00dev))
bb16d488
GJ
3294 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
3295 else
3296 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
3297 rf->channel <= 14);
3298 break;
f4450616
BZ
3299 }
3300
bb16d488
GJ
3301 switch (rt2x00dev->default_ant.rx_chain_num) {
3302 case 3:
3303 /* Turn on tertiary LNAs */
3304 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
3305 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
3306 /* fall-through */
3307 case 2:
3308 /* Turn on secondary LNAs */
f4450616
BZ
3309 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
3310 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
bb16d488
GJ
3311 /* fall-through */
3312 case 1:
3313 /* Turn on primary LNAs */
3314 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
3315 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
3316 break;
f4450616
BZ
3317 }
3318
f4450616
BZ
3319 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
3320 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
f4450616
BZ
3321
3322 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
3323
733aec6a 3324 if (rt2x00_rt(rt2x00dev, RT3572)) {
872834df
GW
3325 rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
3326
733aec6a
GJ
3327 /* AGC init */
3328 if (rf->channel <= 14)
3329 reg = 0x1c + (2 * rt2x00dev->lna_gain);
3330 else
3331 reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3332
3333 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3334 }
3335
f42b0465 3336 if (rt2x00_rt(rt2x00dev, RT3593)) {
60751001 3337 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
f42b0465 3338
60751001
GJ
3339 /* Band selection */
3340 if (rt2x00_is_usb(rt2x00dev) ||
3341 rt2x00_is_pcie(rt2x00dev)) {
3342 /* GPIO #8 controls all paths */
f42b0465
GJ
3343 rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
3344 if (rf->channel <= 14)
3345 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
3346 else
3347 rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
60751001 3348 }
f42b0465 3349
60751001
GJ
3350 /* LNA PE control. */
3351 if (rt2x00_is_usb(rt2x00dev)) {
3352 /* GPIO #4 controls PE0 and PE1,
3353 * GPIO #7 controls PE2
3354 */
f42b0465
GJ
3355 rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3356 rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
3357
f42b0465
GJ
3358 rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
3359 rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
60751001
GJ
3360 } else if (rt2x00_is_pcie(rt2x00dev)) {
3361 /* GPIO #4 controls PE0, PE1 and PE2 */
3362 rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
3363 rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
f42b0465
GJ
3364 }
3365
60751001
GJ
3366 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
3367
f42b0465
GJ
3368 /* AGC init */
3369 if (rf->channel <= 14)
3370 reg = 0x1c + 2 * rt2x00dev->lna_gain;
3371 else
3372 reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
3373
3374 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3375
3376 usleep_range(1000, 1500);
3377 }
3378
6803141b
SG
3379 if (rt2x00_rt(rt2x00dev, RT5592)) {
3380 rt2800_bbp_write(rt2x00dev, 195, 141);
3381 rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
3382
8ba0ebf3
SG
3383 /* AGC init */
3384 reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
3385 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
3386
8756130b 3387 rt2800_iq_calibrate(rt2x00dev, rf->channel);
6803141b
SG
3388 }
3389
f4450616
BZ
3390 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3391 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
3392 rt2800_bbp_write(rt2x00dev, 4, bbp);
3393
3394 rt2800_bbp_read(rt2x00dev, 3, &bbp);
a21ee724 3395 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
f4450616
BZ
3396 rt2800_bbp_write(rt2x00dev, 3, bbp);
3397
8d0c9b65 3398 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
f4450616
BZ
3399 if (conf_is_ht40(conf)) {
3400 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
3401 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3402 rt2800_bbp_write(rt2x00dev, 73, 0x16);
3403 } else {
3404 rt2800_bbp_write(rt2x00dev, 69, 0x16);
3405 rt2800_bbp_write(rt2x00dev, 70, 0x08);
3406 rt2800_bbp_write(rt2x00dev, 73, 0x11);
3407 }
3408 }
3409
3410 msleep(1);
977206d7
HS
3411
3412 /*
3413 * Clear channel statistic counters
3414 */
3415 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
3416 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
3417 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
03839951
DG
3418
3419 /*
3420 * Clear update flag
3421 */
3422 if (rt2x00_rt(rt2x00dev, RT3352)) {
3423 rt2800_bbp_read(rt2x00dev, 49, &bbp);
3424 rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
3425 rt2800_bbp_write(rt2x00dev, 49, bbp);
3426 }
f4450616
BZ
3427}
3428
9e33a355
HS
3429static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
3430{
3431 u8 tssi_bounds[9];
3432 u8 current_tssi;
3433 u16 eeprom;
3434 u8 step;
3435 int i;
3436
6e956da2
SG
3437 /*
3438 * First check if temperature compensation is supported.
3439 */
3440 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3441 if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
3442 return 0;
3443
9e33a355
HS
3444 /*
3445 * Read TSSI boundaries for temperature compensation from
3446 * the EEPROM.
3447 *
3448 * Array idx 0 1 2 3 4 5 6 7 8
3449 * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
3450 * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
3451 */
57fbcce3 3452 if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
3e38d3da 3453 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
9e33a355
HS
3454 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3455 EEPROM_TSSI_BOUND_BG1_MINUS4);
3456 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3457 EEPROM_TSSI_BOUND_BG1_MINUS3);
3458
3e38d3da 3459 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
9e33a355
HS
3460 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3461 EEPROM_TSSI_BOUND_BG2_MINUS2);
3462 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3463 EEPROM_TSSI_BOUND_BG2_MINUS1);
3464
3e38d3da 3465 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
9e33a355
HS
3466 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3467 EEPROM_TSSI_BOUND_BG3_REF);
3468 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3469 EEPROM_TSSI_BOUND_BG3_PLUS1);
3470
3e38d3da 3471 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
9e33a355
HS
3472 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3473 EEPROM_TSSI_BOUND_BG4_PLUS2);
3474 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3475 EEPROM_TSSI_BOUND_BG4_PLUS3);
3476
3e38d3da 3477 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
9e33a355
HS
3478 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3479 EEPROM_TSSI_BOUND_BG5_PLUS4);
3480
3481 step = rt2x00_get_field16(eeprom,
3482 EEPROM_TSSI_BOUND_BG5_AGC_STEP);
3483 } else {
3e38d3da 3484 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
9e33a355
HS
3485 tssi_bounds[0] = rt2x00_get_field16(eeprom,
3486 EEPROM_TSSI_BOUND_A1_MINUS4);
3487 tssi_bounds[1] = rt2x00_get_field16(eeprom,
3488 EEPROM_TSSI_BOUND_A1_MINUS3);
3489
3e38d3da 3490 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
9e33a355
HS
3491 tssi_bounds[2] = rt2x00_get_field16(eeprom,
3492 EEPROM_TSSI_BOUND_A2_MINUS2);
3493 tssi_bounds[3] = rt2x00_get_field16(eeprom,
3494 EEPROM_TSSI_BOUND_A2_MINUS1);
3495
3e38d3da 3496 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
9e33a355
HS
3497 tssi_bounds[4] = rt2x00_get_field16(eeprom,
3498 EEPROM_TSSI_BOUND_A3_REF);
3499 tssi_bounds[5] = rt2x00_get_field16(eeprom,
3500 EEPROM_TSSI_BOUND_A3_PLUS1);
3501
3e38d3da 3502 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
9e33a355
HS
3503 tssi_bounds[6] = rt2x00_get_field16(eeprom,
3504 EEPROM_TSSI_BOUND_A4_PLUS2);
3505 tssi_bounds[7] = rt2x00_get_field16(eeprom,
3506 EEPROM_TSSI_BOUND_A4_PLUS3);
3507
3e38d3da 3508 rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
9e33a355
HS
3509 tssi_bounds[8] = rt2x00_get_field16(eeprom,
3510 EEPROM_TSSI_BOUND_A5_PLUS4);
3511
3512 step = rt2x00_get_field16(eeprom,
3513 EEPROM_TSSI_BOUND_A5_AGC_STEP);
3514 }
3515
3516 /*
3517 * Check if temperature compensation is supported.
3518 */
bf7e1abe 3519 if (tssi_bounds[4] == 0xff || step == 0xff)
9e33a355
HS
3520 return 0;
3521
3522 /*
3523 * Read current TSSI (BBP 49).
3524 */
3525 rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
3526
3527 /*
3528 * Compare TSSI value (BBP49) with the compensation boundaries
3529 * from the EEPROM and increase or decrease tx power.
3530 */
3531 for (i = 0; i <= 3; i++) {
3532 if (current_tssi > tssi_bounds[i])
3533 break;
3534 }
3535
3536 if (i == 4) {
3537 for (i = 8; i >= 5; i--) {
3538 if (current_tssi < tssi_bounds[i])
3539 break;
3540 }
3541 }
3542
3543 return (i - 4) * step;
3544}
3545
e90c54b2 3546static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
57fbcce3 3547 enum nl80211_band band)
e90c54b2
RJH
3548{
3549 u16 eeprom;
3550 u8 comp_en;
3551 u8 comp_type;
75faae8b 3552 int comp_value = 0;
e90c54b2 3553
3e38d3da 3554 rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
e90c54b2 3555
75faae8b
HS
3556 /*
3557 * HT40 compensation not required.
3558 */
3559 if (eeprom == 0xffff ||
3560 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
e90c54b2
RJH
3561 return 0;
3562
57fbcce3 3563 if (band == NL80211_BAND_2GHZ) {
e90c54b2
RJH
3564 comp_en = rt2x00_get_field16(eeprom,
3565 EEPROM_TXPOWER_DELTA_ENABLE_2G);
3566 if (comp_en) {
3567 comp_type = rt2x00_get_field16(eeprom,
3568 EEPROM_TXPOWER_DELTA_TYPE_2G);
3569 comp_value = rt2x00_get_field16(eeprom,
3570 EEPROM_TXPOWER_DELTA_VALUE_2G);
3571 if (!comp_type)
3572 comp_value = -comp_value;
3573 }
3574 } else {
3575 comp_en = rt2x00_get_field16(eeprom,
3576 EEPROM_TXPOWER_DELTA_ENABLE_5G);
3577 if (comp_en) {
3578 comp_type = rt2x00_get_field16(eeprom,
3579 EEPROM_TXPOWER_DELTA_TYPE_5G);
3580 comp_value = rt2x00_get_field16(eeprom,
3581 EEPROM_TXPOWER_DELTA_VALUE_5G);
3582 if (!comp_type)
3583 comp_value = -comp_value;
3584 }
3585 }
3586
3587 return comp_value;
3588}
3589
1e4cf249
SG
3590static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
3591 int power_level, int max_power)
3592{
3593 int delta;
3594
c429dfef 3595 if (rt2x00_has_cap_power_limit(rt2x00dev))
1e4cf249
SG
3596 return 0;
3597
3598 /*
3599 * XXX: We don't know the maximum transmit power of our hardware since
3600 * the EEPROM doesn't expose it. We only know that we are calibrated
3601 * to 100% tx power.
3602 *
3603 * Hence, we assume the regulatory limit that cfg80211 calulated for
3604 * the current channel is our maximum and if we are requested to lower
3605 * the value we just reduce our tx power accordingly.
3606 */
3607 delta = power_level - max_power;
3608 return min(delta, 0);
3609}
3610
fa71a160 3611static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
57fbcce3 3612 enum nl80211_band band, int power_level,
fa71a160 3613 u8 txpower, int delta)
e90c54b2 3614{
e90c54b2
RJH
3615 u16 eeprom;
3616 u8 criterion;
3617 u8 eirp_txpower;
3618 u8 eirp_txpower_criterion;
3619 u8 reg_limit;
e90c54b2 3620
34542ff5
GJ
3621 if (rt2x00_rt(rt2x00dev, RT3593))
3622 return min_t(u8, txpower, 0xc);
3623
c429dfef 3624 if (rt2x00_has_cap_power_limit(rt2x00dev)) {
e90c54b2
RJH
3625 /*
3626 * Check if eirp txpower exceed txpower_limit.
3627 * We use OFDM 6M as criterion and its eirp txpower
3628 * is stored at EEPROM_EIRP_MAX_TX_POWER.
3629 * .11b data rate need add additional 4dbm
3630 * when calculating eirp txpower.
3631 */
022138ca
GJ
3632 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3633 1, &eeprom);
d9bceaeb
SG
3634 criterion = rt2x00_get_field16(eeprom,
3635 EEPROM_TXPOWER_BYRATE_RATE0);
e90c54b2 3636
3e38d3da 3637 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
d9bceaeb 3638 &eeprom);
e90c54b2 3639
57fbcce3 3640 if (band == NL80211_BAND_2GHZ)
e90c54b2
RJH
3641 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3642 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
3643 else
3644 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
3645 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
3646
3647 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
2af242e1 3648 (is_rate_b ? 4 : 0) + delta;
e90c54b2
RJH
3649
3650 reg_limit = (eirp_txpower > power_level) ?
3651 (eirp_txpower - power_level) : 0;
3652 } else
3653 reg_limit = 0;
3654
19f3fa24
SG
3655 txpower = max(0, txpower + delta - reg_limit);
3656 return min_t(u8, txpower, 0xc);
e90c54b2
RJH
3657}
3658
34542ff5
GJ
3659
3660enum {
3661 TX_PWR_CFG_0_IDX,
3662 TX_PWR_CFG_1_IDX,
3663 TX_PWR_CFG_2_IDX,
3664 TX_PWR_CFG_3_IDX,
3665 TX_PWR_CFG_4_IDX,
3666 TX_PWR_CFG_5_IDX,
3667 TX_PWR_CFG_6_IDX,
3668 TX_PWR_CFG_7_IDX,
3669 TX_PWR_CFG_8_IDX,
3670 TX_PWR_CFG_9_IDX,
3671 TX_PWR_CFG_0_EXT_IDX,
3672 TX_PWR_CFG_1_EXT_IDX,
3673 TX_PWR_CFG_2_EXT_IDX,
3674 TX_PWR_CFG_3_EXT_IDX,
3675 TX_PWR_CFG_4_EXT_IDX,
3676 TX_PWR_CFG_IDX_COUNT,
3677};
3678
3679static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
3680 struct ieee80211_channel *chan,
3681 int power_level)
3682{
3683 u8 txpower;
3684 u16 eeprom;
3685 u32 regs[TX_PWR_CFG_IDX_COUNT];
3686 unsigned int offset;
57fbcce3 3687 enum nl80211_band band = chan->band;
34542ff5
GJ
3688 int delta;
3689 int i;
3690
3691 memset(regs, '\0', sizeof(regs));
3692
3693 /* TODO: adapt TX power reduction from the rt28xx code */
3694
3695 /* calculate temperature compensation delta */
3696 delta = rt2800_get_gain_calibration_delta(rt2x00dev);
3697
57fbcce3 3698 if (band == NL80211_BAND_5GHZ)
34542ff5
GJ
3699 offset = 16;
3700 else
3701 offset = 0;
3702
3703 if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
3704 offset += 8;
3705
3706 /* read the next four txpower values */
3707 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3708 offset, &eeprom);
3709
3710 /* CCK 1MBS,2MBS */
3711 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3712 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3713 txpower, delta);
3714 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3715 TX_PWR_CFG_0_CCK1_CH0, txpower);
3716 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3717 TX_PWR_CFG_0_CCK1_CH1, txpower);
3718 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3719 TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
3720
3721 /* CCK 5.5MBS,11MBS */
3722 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3723 txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
3724 txpower, delta);
3725 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3726 TX_PWR_CFG_0_CCK5_CH0, txpower);
3727 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3728 TX_PWR_CFG_0_CCK5_CH1, txpower);
3729 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3730 TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
3731
3732 /* OFDM 6MBS,9MBS */
3733 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3734 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3735 txpower, delta);
3736 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3737 TX_PWR_CFG_0_OFDM6_CH0, txpower);
3738 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3739 TX_PWR_CFG_0_OFDM6_CH1, txpower);
3740 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3741 TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
3742
3743 /* OFDM 12MBS,18MBS */
3744 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3745 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3746 txpower, delta);
3747 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3748 TX_PWR_CFG_0_OFDM12_CH0, txpower);
3749 rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
3750 TX_PWR_CFG_0_OFDM12_CH1, txpower);
3751 rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
3752 TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
3753
3754 /* read the next four txpower values */
3755 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3756 offset + 1, &eeprom);
3757
3758 /* OFDM 24MBS,36MBS */
3759 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3760 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3761 txpower, delta);
3762 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3763 TX_PWR_CFG_1_OFDM24_CH0, txpower);
3764 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3765 TX_PWR_CFG_1_OFDM24_CH1, txpower);
3766 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3767 TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
3768
3769 /* OFDM 48MBS */
3770 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3771 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3772 txpower, delta);
3773 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3774 TX_PWR_CFG_1_OFDM48_CH0, txpower);
3775 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3776 TX_PWR_CFG_1_OFDM48_CH1, txpower);
3777 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3778 TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
3779
3780 /* OFDM 54MBS */
3781 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3782 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3783 txpower, delta);
3784 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3785 TX_PWR_CFG_7_OFDM54_CH0, txpower);
3786 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3787 TX_PWR_CFG_7_OFDM54_CH1, txpower);
3788 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3789 TX_PWR_CFG_7_OFDM54_CH2, txpower);
3790
3791 /* read the next four txpower values */
3792 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3793 offset + 2, &eeprom);
3794
3795 /* MCS 0,1 */
3796 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3797 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3798 txpower, delta);
3799 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3800 TX_PWR_CFG_1_MCS0_CH0, txpower);
3801 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3802 TX_PWR_CFG_1_MCS0_CH1, txpower);
3803 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3804 TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
3805
3806 /* MCS 2,3 */
3807 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3808 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3809 txpower, delta);
3810 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3811 TX_PWR_CFG_1_MCS2_CH0, txpower);
3812 rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
3813 TX_PWR_CFG_1_MCS2_CH1, txpower);
3814 rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
3815 TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
3816
3817 /* MCS 4,5 */
3818 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3819 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3820 txpower, delta);
3821 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3822 TX_PWR_CFG_2_MCS4_CH0, txpower);
3823 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3824 TX_PWR_CFG_2_MCS4_CH1, txpower);
3825 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3826 TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
3827
3828 /* MCS 6 */
3829 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3830 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3831 txpower, delta);
3832 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3833 TX_PWR_CFG_2_MCS6_CH0, txpower);
3834 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3835 TX_PWR_CFG_2_MCS6_CH1, txpower);
3836 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3837 TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
3838
3839 /* read the next four txpower values */
3840 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3841 offset + 3, &eeprom);
3842
3843 /* MCS 7 */
3844 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3845 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3846 txpower, delta);
3847 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3848 TX_PWR_CFG_7_MCS7_CH0, txpower);
3849 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3850 TX_PWR_CFG_7_MCS7_CH1, txpower);
3851 rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
3852 TX_PWR_CFG_7_MCS7_CH2, txpower);
3853
3854 /* MCS 8,9 */
3855 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3856 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3857 txpower, delta);
3858 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3859 TX_PWR_CFG_2_MCS8_CH0, txpower);
3860 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3861 TX_PWR_CFG_2_MCS8_CH1, txpower);
3862 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3863 TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
3864
3865 /* MCS 10,11 */
3866 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3867 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3868 txpower, delta);
3869 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3870 TX_PWR_CFG_2_MCS10_CH0, txpower);
3871 rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
3872 TX_PWR_CFG_2_MCS10_CH1, txpower);
3873 rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
3874 TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
3875
3876 /* MCS 12,13 */
3877 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3878 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3879 txpower, delta);
3880 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3881 TX_PWR_CFG_3_MCS12_CH0, txpower);
3882 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3883 TX_PWR_CFG_3_MCS12_CH1, txpower);
3884 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3885 TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
3886
3887 /* read the next four txpower values */
3888 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3889 offset + 4, &eeprom);
3890
3891 /* MCS 14 */
3892 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3893 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3894 txpower, delta);
3895 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3896 TX_PWR_CFG_3_MCS14_CH0, txpower);
3897 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3898 TX_PWR_CFG_3_MCS14_CH1, txpower);
3899 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3900 TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
3901
3902 /* MCS 15 */
3903 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3904 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3905 txpower, delta);
3906 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3907 TX_PWR_CFG_8_MCS15_CH0, txpower);
3908 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3909 TX_PWR_CFG_8_MCS15_CH1, txpower);
3910 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3911 TX_PWR_CFG_8_MCS15_CH2, txpower);
3912
3913 /* MCS 16,17 */
3914 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3915 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3916 txpower, delta);
3917 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3918 TX_PWR_CFG_5_MCS16_CH0, txpower);
3919 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3920 TX_PWR_CFG_5_MCS16_CH1, txpower);
3921 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3922 TX_PWR_CFG_5_MCS16_CH2, txpower);
3923
3924 /* MCS 18,19 */
3925 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
3926 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3927 txpower, delta);
3928 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3929 TX_PWR_CFG_5_MCS18_CH0, txpower);
3930 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3931 TX_PWR_CFG_5_MCS18_CH1, txpower);
3932 rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
3933 TX_PWR_CFG_5_MCS18_CH2, txpower);
3934
3935 /* read the next four txpower values */
3936 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3937 offset + 5, &eeprom);
3938
3939 /* MCS 20,21 */
3940 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3941 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3942 txpower, delta);
3943 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3944 TX_PWR_CFG_6_MCS20_CH0, txpower);
3945 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3946 TX_PWR_CFG_6_MCS20_CH1, txpower);
3947 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3948 TX_PWR_CFG_6_MCS20_CH2, txpower);
3949
3950 /* MCS 22 */
3951 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3952 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3953 txpower, delta);
3954 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3955 TX_PWR_CFG_6_MCS22_CH0, txpower);
3956 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3957 TX_PWR_CFG_6_MCS22_CH1, txpower);
3958 rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
3959 TX_PWR_CFG_6_MCS22_CH2, txpower);
3960
3961 /* MCS 23 */
3962 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
3963 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3964 txpower, delta);
3965 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3966 TX_PWR_CFG_8_MCS23_CH0, txpower);
3967 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3968 TX_PWR_CFG_8_MCS23_CH1, txpower);
3969 rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
3970 TX_PWR_CFG_8_MCS23_CH2, txpower);
3971
3972 /* read the next four txpower values */
3973 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
3974 offset + 6, &eeprom);
3975
3976 /* STBC, MCS 0,1 */
3977 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
3978 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3979 txpower, delta);
3980 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3981 TX_PWR_CFG_3_STBC0_CH0, txpower);
3982 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3983 TX_PWR_CFG_3_STBC0_CH1, txpower);
3984 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3985 TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
3986
3987 /* STBC, MCS 2,3 */
3988 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
3989 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
3990 txpower, delta);
3991 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3992 TX_PWR_CFG_3_STBC2_CH0, txpower);
3993 rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
3994 TX_PWR_CFG_3_STBC2_CH1, txpower);
3995 rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
3996 TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
3997
3998 /* STBC, MCS 4,5 */
3999 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4000 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4001 txpower, delta);
4002 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
4003 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
4004 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
4005 txpower);
4006
4007 /* STBC, MCS 6 */
4008 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4009 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4010 txpower, delta);
4011 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
4012 rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
4013 rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
4014 txpower);
4015
4016 /* read the next four txpower values */
4017 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4018 offset + 7, &eeprom);
4019
4020 /* STBC, MCS 7 */
4021 txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4022 txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4023 txpower, delta);
4024 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4025 TX_PWR_CFG_9_STBC7_CH0, txpower);
4026 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4027 TX_PWR_CFG_9_STBC7_CH1, txpower);
4028 rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
4029 TX_PWR_CFG_9_STBC7_CH2, txpower);
4030
4031 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
4032 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
4033 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
4034 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
4035 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
4036 rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
4037 rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
4038 rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
4039 rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
4040 rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
4041
4042 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
4043 regs[TX_PWR_CFG_0_EXT_IDX]);
4044 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
4045 regs[TX_PWR_CFG_1_EXT_IDX]);
4046 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
4047 regs[TX_PWR_CFG_2_EXT_IDX]);
4048 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
4049 regs[TX_PWR_CFG_3_EXT_IDX]);
4050 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
4051 regs[TX_PWR_CFG_4_EXT_IDX]);
4052
4053 for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
4054 rt2x00_dbg(rt2x00dev,
4055 "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
57fbcce3 4056 (band == NL80211_BAND_5GHZ) ? '5' : '2',
34542ff5
GJ
4057 (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
4058 '4' : '2',
4059 (i > TX_PWR_CFG_9_IDX) ?
4060 (i - TX_PWR_CFG_9_IDX - 1) : i,
4061 (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
4062 (unsigned long) regs[i]);
4063}
4064
7a66205a
SG
4065/*
4066 * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
4067 * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
4068 * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
4069 * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
4070 * Reference per rate transmit power values are located in the EEPROM at
4071 * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
4072 * current conditions (i.e. band, bandwidth, temperature, user settings).
4073 */
34542ff5
GJ
4074static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
4075 struct ieee80211_channel *chan,
4076 int power_level)
f4450616 4077{
cee2c731 4078 u8 txpower, r1;
5e846004 4079 u16 eeprom;
cee2c731
SG
4080 u32 reg, offset;
4081 int i, is_rate_b, delta, power_ctrl;
57fbcce3 4082 enum nl80211_band band = chan->band;
2af242e1
HS
4083
4084 /*
7a66205a
SG
4085 * Calculate HT40 compensation. For 40MHz we need to add or subtract
4086 * value read from EEPROM (different for 2GHz and for 5GHz).
2af242e1
HS
4087 */
4088 delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
f4450616 4089
9e33a355 4090 /*
7a66205a
SG
4091 * Calculate temperature compensation. Depends on measurement of current
4092 * TSSI (Transmitter Signal Strength Indication) we know TX power (due
4093 * to temperature or maybe other factors) is smaller or bigger than
4094 * expected. We adjust it, based on TSSI reference and boundaries values
4095 * provided in EEPROM.
9e33a355 4096 */
87dd2d76
SG
4097 switch (rt2x00dev->chip.rt) {
4098 case RT2860:
4099 case RT2872:
4100 case RT2883:
4101 case RT3070:
4102 case RT3071:
4103 case RT3090:
4104 case RT3572:
4105 delta += rt2800_get_gain_calibration_delta(rt2x00dev);
4106 break;
4107 default:
4108 /* TODO: temperature compensation code for other chips. */
4109 break;
4110 }
f4450616 4111
1e4cf249 4112 /*
7a66205a
SG
4113 * Decrease power according to user settings, on devices with unknown
4114 * maximum tx power. For other devices we take user power_level into
4115 * consideration on rt2800_compensate_txpower().
1e4cf249
SG
4116 */
4117 delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
4118 chan->max_power);
4119
5e846004 4120 /*
cee2c731
SG
4121 * BBP_R1 controls TX power for all rates, it allow to set the following
4122 * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
4123 *
4124 * TODO: we do not use +6 dBm option to do not increase power beyond
4125 * regulatory limit, however this could be utilized for devices with
4126 * CAPABILITY_POWER_LIMIT.
8c8d2017 4127 */
87dd2d76
SG
4128 if (delta <= -12) {
4129 power_ctrl = 2;
4130 delta += 12;
4131 } else if (delta <= -6) {
4132 power_ctrl = 1;
4133 delta += 6;
4134 } else {
4135 power_ctrl = 0;
cee2c731 4136 }
87dd2d76
SG
4137 rt2800_bbp_read(rt2x00dev, 1, &r1);
4138 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
4139 rt2800_bbp_write(rt2x00dev, 1, r1);
8c8d2017 4140
5e846004
HS
4141 offset = TX_PWR_CFG_0;
4142
4143 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
4144 /* just to be safe */
4145 if (offset > TX_PWR_CFG_4)
4146 break;
4147
4148 rt2800_register_read(rt2x00dev, offset, &reg);
4149
4150 /* read the next four txpower values */
022138ca
GJ
4151 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4152 i, &eeprom);
5e846004 4153
e90c54b2
RJH
4154 is_rate_b = i ? 0 : 1;
4155 /*
4156 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
5e846004 4157 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
e90c54b2
RJH
4158 * TX_PWR_CFG_4: unknown
4159 */
5e846004
HS
4160 txpower = rt2x00_get_field16(eeprom,
4161 EEPROM_TXPOWER_BYRATE_RATE0);
fa71a160 4162 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4163 power_level, txpower, delta);
e90c54b2 4164 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
5e846004 4165
e90c54b2
RJH
4166 /*
4167 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
5e846004 4168 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
e90c54b2
RJH
4169 * TX_PWR_CFG_4: unknown
4170 */
5e846004
HS
4171 txpower = rt2x00_get_field16(eeprom,
4172 EEPROM_TXPOWER_BYRATE_RATE1);
fa71a160 4173 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4174 power_level, txpower, delta);
e90c54b2 4175 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
5e846004 4176
e90c54b2
RJH
4177 /*
4178 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
5e846004 4179 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
e90c54b2
RJH
4180 * TX_PWR_CFG_4: unknown
4181 */
5e846004
HS
4182 txpower = rt2x00_get_field16(eeprom,
4183 EEPROM_TXPOWER_BYRATE_RATE2);
fa71a160 4184 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4185 power_level, txpower, delta);
e90c54b2 4186 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
5e846004 4187
e90c54b2
RJH
4188 /*
4189 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
5e846004 4190 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
e90c54b2
RJH
4191 * TX_PWR_CFG_4: unknown
4192 */
5e846004
HS
4193 txpower = rt2x00_get_field16(eeprom,
4194 EEPROM_TXPOWER_BYRATE_RATE3);
fa71a160 4195 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4196 power_level, txpower, delta);
e90c54b2 4197 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
5e846004
HS
4198
4199 /* read the next four txpower values */
022138ca
GJ
4200 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4201 i + 1, &eeprom);
5e846004 4202
e90c54b2
RJH
4203 is_rate_b = 0;
4204 /*
4205 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
5e846004 4206 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
e90c54b2
RJH
4207 * TX_PWR_CFG_4: unknown
4208 */
5e846004
HS
4209 txpower = rt2x00_get_field16(eeprom,
4210 EEPROM_TXPOWER_BYRATE_RATE0);
fa71a160 4211 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4212 power_level, txpower, delta);
e90c54b2 4213 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
5e846004 4214
e90c54b2
RJH
4215 /*
4216 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
5e846004 4217 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
e90c54b2
RJH
4218 * TX_PWR_CFG_4: unknown
4219 */
5e846004
HS
4220 txpower = rt2x00_get_field16(eeprom,
4221 EEPROM_TXPOWER_BYRATE_RATE1);
fa71a160 4222 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4223 power_level, txpower, delta);
e90c54b2 4224 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
5e846004 4225
e90c54b2
RJH
4226 /*
4227 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
5e846004 4228 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
e90c54b2
RJH
4229 * TX_PWR_CFG_4: unknown
4230 */
5e846004
HS
4231 txpower = rt2x00_get_field16(eeprom,
4232 EEPROM_TXPOWER_BYRATE_RATE2);
fa71a160 4233 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4234 power_level, txpower, delta);
e90c54b2 4235 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
5e846004 4236
e90c54b2
RJH
4237 /*
4238 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
5e846004 4239 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
e90c54b2
RJH
4240 * TX_PWR_CFG_4: unknown
4241 */
5e846004
HS
4242 txpower = rt2x00_get_field16(eeprom,
4243 EEPROM_TXPOWER_BYRATE_RATE3);
fa71a160 4244 txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
2af242e1 4245 power_level, txpower, delta);
e90c54b2 4246 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
5e846004
HS
4247
4248 rt2800_register_write(rt2x00dev, offset, reg);
4249
4250 /* next TX_PWR_CFG register */
4251 offset += 4;
4252 }
f4450616
BZ
4253}
4254
34542ff5
GJ
4255static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
4256 struct ieee80211_channel *chan,
4257 int power_level)
4258{
4259 if (rt2x00_rt(rt2x00dev, RT3593))
4260 rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
4261 else
4262 rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
4263}
4264
9e33a355
HS
4265void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
4266{
675a0b04 4267 rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
9e33a355
HS
4268 rt2x00dev->tx_power);
4269}
4270EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
4271
2e9c43dd
JL
4272void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
4273{
4274 u32 tx_pin;
4275 u8 rfcsr;
4276
4277 /*
4278 * A voltage-controlled oscillator(VCO) is an electronic oscillator
4279 * designed to be controlled in oscillation frequency by a voltage
4280 * input. Maybe the temperature will affect the frequency of
4281 * oscillation to be shifted. The VCO calibration will be called
4282 * periodically to adjust the frequency to be precision.
4283 */
4284
4285 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4286 tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
4287 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4288
4289 switch (rt2x00dev->chip.rf) {
4290 case RF2020:
4291 case RF3020:
4292 case RF3021:
4293 case RF3022:
4294 case RF3320:
4295 case RF3052:
4296 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
4297 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
4298 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
4299 break;
1095df07 4300 case RF3053:
3b9b74ba 4301 case RF3070:
a89534ed 4302 case RF3290:
ccf91bd6 4303 case RF5360:
ac0372ab 4304 case RF5362:
2e9c43dd
JL
4305 case RF5370:
4306 case RF5372:
4307 case RF5390:
cff3d1f0 4308 case RF5392:
2e9c43dd 4309 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
d6d82020 4310 rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2e9c43dd
JL
4311 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
4312 break;
4313 default:
4314 return;
4315 }
4316
4317 mdelay(1);
4318
4319 rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
4320 if (rt2x00dev->rf_channel <= 14) {
4321 switch (rt2x00dev->default_ant.tx_chain_num) {
4322 case 3:
4323 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
4324 /* fall through */
4325 case 2:
4326 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
4327 /* fall through */
4328 case 1:
4329 default:
4330 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
4331 break;
4332 }
4333 } else {
4334 switch (rt2x00dev->default_ant.tx_chain_num) {
4335 case 3:
4336 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
4337 /* fall through */
4338 case 2:
4339 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
4340 /* fall through */
4341 case 1:
4342 default:
4343 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
4344 break;
4345 }
4346 }
4347 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4348
4349}
4350EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
4351
f4450616
BZ
4352static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
4353 struct rt2x00lib_conf *libconf)
4354{
4355 u32 reg;
4356
4357 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4358 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
4359 libconf->conf->short_frame_max_tx_count);
4360 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
4361 libconf->conf->long_frame_max_tx_count);
f4450616
BZ
4362 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4363}
4364
4365static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
4366 struct rt2x00lib_conf *libconf)
4367{
4368 enum dev_state state =
4369 (libconf->conf->flags & IEEE80211_CONF_PS) ?
4370 STATE_SLEEP : STATE_AWAKE;
4371 u32 reg;
4372
4373 if (state == STATE_SLEEP) {
4374 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
4375
4376 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4377 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
4378 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
4379 libconf->conf->listen_interval - 1);
4380 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
4381 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
4382
4383 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
4384 } else {
f4450616
BZ
4385 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
4386 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
4387 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
4388 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
4389 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
5731858d
GW
4390
4391 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
f4450616
BZ
4392 }
4393}
4394
4395void rt2800_config(struct rt2x00_dev *rt2x00dev,
4396 struct rt2x00lib_conf *libconf,
4397 const unsigned int flags)
4398{
4399 /* Always recalculate LNA gain before changing configuration */
4400 rt2800_config_lna_gain(rt2x00dev, libconf);
4401
e90c54b2 4402 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
f4450616
BZ
4403 rt2800_config_channel(rt2x00dev, libconf->conf,
4404 &libconf->rf, &libconf->channel);
675a0b04 4405 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
9e33a355 4406 libconf->conf->power_level);
e90c54b2 4407 }
f4450616 4408 if (flags & IEEE80211_CONF_CHANGE_POWER)
675a0b04 4409 rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
9e33a355 4410 libconf->conf->power_level);
f4450616
BZ
4411 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
4412 rt2800_config_retry_limit(rt2x00dev, libconf);
4413 if (flags & IEEE80211_CONF_CHANGE_PS)
4414 rt2800_config_ps(rt2x00dev, libconf);
4415}
4416EXPORT_SYMBOL_GPL(rt2800_config);
4417
4418/*
4419 * Link tuning
4420 */
4421void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4422{
4423 u32 reg;
4424
4425 /*
4426 * Update FCS error count from register.
4427 */
4428 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4429 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
4430}
4431EXPORT_SYMBOL_GPL(rt2800_link_stats);
4432
4433static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
4434{
8c6728b0
GW
4435 u8 vgc;
4436
57fbcce3 4437 if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
d5385bfc 4438 if (rt2x00_rt(rt2x00dev, RT3070) ||
64522957 4439 rt2x00_rt(rt2x00dev, RT3071) ||
cc78e904 4440 rt2x00_rt(rt2x00dev, RT3090) ||
a89534ed 4441 rt2x00_rt(rt2x00dev, RT3290) ||
adde5882 4442 rt2x00_rt(rt2x00dev, RT3390) ||
d961e447 4443 rt2x00_rt(rt2x00dev, RT3572) ||
0ffd2a9a 4444 rt2x00_rt(rt2x00dev, RT3593) ||
2ed71884 4445 rt2x00_rt(rt2x00dev, RT5390) ||
3d81535e
SG
4446 rt2x00_rt(rt2x00dev, RT5392) ||
4447 rt2x00_rt(rt2x00dev, RT5592))
8c6728b0
GW
4448 vgc = 0x1c + (2 * rt2x00dev->lna_gain);
4449 else
4450 vgc = 0x2e + rt2x00dev->lna_gain;
4451 } else { /* 5GHZ band */
733aec6a 4452 if (rt2x00_rt(rt2x00dev, RT3593))
0ffd2a9a 4453 vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
3d81535e
SG
4454 else if (rt2x00_rt(rt2x00dev, RT5592))
4455 vgc = 0x24 + (2 * rt2x00dev->lna_gain);
d961e447
GW
4456 else {
4457 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4458 vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
4459 else
4460 vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
4461 }
f4450616
BZ
4462 }
4463
8c6728b0 4464 return vgc;
f4450616
BZ
4465}
4466
4467static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
4468 struct link_qual *qual, u8 vgc_level)
4469{
4470 if (qual->vgc_level != vgc_level) {
271f1a4d
GJ
4471 if (rt2x00_rt(rt2x00dev, RT3572) ||
4472 rt2x00_rt(rt2x00dev, RT3593)) {
4473 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
4474 vgc_level);
4475 } else if (rt2x00_rt(rt2x00dev, RT5592)) {
3d81535e
SG
4476 rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
4477 rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
271f1a4d 4478 } else {
3d81535e 4479 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
271f1a4d
GJ
4480 }
4481
f4450616
BZ
4482 qual->vgc_level = vgc_level;
4483 qual->vgc_level_reg = vgc_level;
4484 }
4485}
4486
4487void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
4488{
4489 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
4490}
4491EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
4492
4493void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
4494 const u32 count)
4495{
3d81535e
SG
4496 u8 vgc;
4497
8d0c9b65 4498 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
f4450616 4499 return;
e25aa82a
GJ
4500
4501 /* When RSSI is better than a certain threshold, increase VGC
4502 * with a chip specific value in order to improve the balance
4503 * between sensibility and noise isolation.
f4450616 4504 */
3d81535e
SG
4505
4506 vgc = rt2800_get_default_vgc(rt2x00dev);
4507
e25aa82a
GJ
4508 switch (rt2x00dev->chip.rt) {
4509 case RT3572:
4510 case RT3593:
4511 if (qual->rssi > -65) {
57fbcce3 4512 if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
e25aa82a
GJ
4513 vgc += 0x20;
4514 else
4515 vgc += 0x10;
4516 }
4517 break;
4518
4519 case RT5592:
0beb1bbf
GJ
4520 if (qual->rssi > -65)
4521 vgc += 0x20;
e25aa82a
GJ
4522 break;
4523
4524 default:
0beb1bbf
GJ
4525 if (qual->rssi > -80)
4526 vgc += 0x10;
e25aa82a 4527 break;
0beb1bbf 4528 }
3d81535e
SG
4529
4530 rt2800_set_vgc(rt2x00dev, qual, vgc);
f4450616
BZ
4531}
4532EXPORT_SYMBOL_GPL(rt2800_link_tuner);
fcf51541
BZ
4533
4534/*
4535 * Initialization functions.
4536 */
b9a07ae9 4537static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
fcf51541
BZ
4538{
4539 u32 reg;
d5385bfc 4540 u16 eeprom;
fcf51541 4541 unsigned int i;
e3a896b9 4542 int ret;
fcf51541 4543
f7b395e9 4544 rt2800_disable_wpdma(rt2x00dev);
a9dce149 4545
e3a896b9
GW
4546 ret = rt2800_drv_init_registers(rt2x00dev);
4547 if (ret)
4548 return ret;
fcf51541 4549
fcf51541
BZ
4550 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
4551 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
4552
4553 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
4554
4555 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
8544df32 4556 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
fcf51541
BZ
4557 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
4558 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
4559 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
4560 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
4561 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
4562 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
4563
a9dce149
GW
4564 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
4565
4566 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
4567 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
4568 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
4569 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
4570
a89534ed
WH
4571 if (rt2x00_rt(rt2x00dev, RT3290)) {
4572 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
4573 if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
4574 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
4575 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
4576 }
4577
4578 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
4579 if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
4580 rt2x00_set_field32(&reg, LDO0_EN, 1);
4581 rt2x00_set_field32(&reg, LDO_BGSEL, 3);
4582 rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
4583 }
4584
4585 rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
4586 rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
4587 rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
4588 rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
4589 rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
4590
4591 rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
4592 rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
4593 rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
4594
4595 rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
4596 rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
4597 rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
4598 rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
4599 rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
4600 rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
4601
4602 rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
4603 rt2x00_set_field32(&reg, PLL_CONTROL, 1);
4604 rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
4605 }
4606
64522957 4607 if (rt2x00_rt(rt2x00dev, RT3071) ||
cc78e904 4608 rt2x00_rt(rt2x00dev, RT3090) ||
a89534ed 4609 rt2x00_rt(rt2x00dev, RT3290) ||
cc78e904 4610 rt2x00_rt(rt2x00dev, RT3390)) {
a89534ed
WH
4611
4612 if (rt2x00_rt(rt2x00dev, RT3290))
4613 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4614 0x00000404);
4615 else
4616 rt2800_register_write(rt2x00dev, TX_SW_CFG0,
4617 0x00000400);
4618
fcf51541 4619 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
64522957 4620 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
cc78e904
GW
4621 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
4622 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
3e38d3da
GJ
4623 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4624 &eeprom);
38c8a566 4625 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
d5385bfc
GW
4626 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4627 0x0000002c);
4628 else
4629 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4630 0x0000000f);
4631 } else {
4632 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4633 }
d5385bfc 4634 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
fcf51541 4635 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
8cdd15e0
GW
4636
4637 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
4638 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4639 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
4640 } else {
4641 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4642 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
4643 }
c295a81d
HS
4644 } else if (rt2800_is_305x_soc(rt2x00dev)) {
4645 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4646 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
961636ba 4647 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
03839951
DG
4648 } else if (rt2x00_rt(rt2x00dev, RT3352)) {
4649 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4650 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4651 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
872834df
GW
4652 } else if (rt2x00_rt(rt2x00dev, RT3572)) {
4653 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
4654 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1706d15d
GJ
4655 } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4656 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
4657 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
4658 if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
4659 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
4660 &eeprom);
4661 if (rt2x00_get_field16(eeprom,
4662 EEPROM_NIC_CONF1_DAC_TEST))
4663 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4664 0x0000001f);
4665 else
4666 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4667 0x0000000f);
4668 } else {
4669 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
4670 0x00000000);
4671 }
2ed71884 4672 } else if (rt2x00_rt(rt2x00dev, RT5390) ||
7641328d
SG
4673 rt2x00_rt(rt2x00dev, RT5392) ||
4674 rt2x00_rt(rt2x00dev, RT5592)) {
adde5882
GJ
4675 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
4676 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4677 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
fcf51541
BZ
4678 } else {
4679 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
4680 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
4681 }
4682
4683 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
4684 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
4685 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
4686 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
4687 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
4688 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
4689 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
4690 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
4691 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
4692 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
4693
4694 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
4695 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
a9dce149 4696 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
fcf51541
BZ
4697 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
4698 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
4699
4700 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
4701 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
8d0c9b65 4702 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
49e721ec 4703 rt2x00_rt(rt2x00dev, RT2883) ||
8d0c9b65 4704 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
fcf51541
BZ
4705 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
4706 else
4707 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
4708 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
4709 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
4710 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
4711
a9dce149
GW
4712 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
4713 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
4714 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
4715 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
4716 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
4717 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
4718 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
4719 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
4720 rt2800_register_write(rt2x00dev, LED_CFG, reg);
4721
fcf51541
BZ
4722 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
4723
a9dce149
GW
4724 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
4725 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
4726 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
4727 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
4728 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
4729 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
4730 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
4731 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
4732
fcf51541
BZ
4733 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
4734 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
a9dce149 4735 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
be82de9d 4736 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 1);
fcf51541 4737 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
be82de9d 4738 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 0);
fcf51541
BZ
4739 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
4740 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
4741 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
4742
4743 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
a9dce149 4744 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
fcf51541 4745 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4746 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4747 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4748 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4749 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
a9dce149 4750 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
fcf51541 4751 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
a9dce149
GW
4752 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4753 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
fcf51541
BZ
4754 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
4755
4756 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
a9dce149 4757 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
fcf51541 4758 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4759 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4760 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4761 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4762 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
a9dce149 4763 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
fcf51541 4764 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
a9dce149
GW
4765 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
4766 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
fcf51541
BZ
4767 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
4768
4769 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
4770 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
4771 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4772 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4773 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4774 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4775 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4776 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4777 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4778 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
a9dce149 4779 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
fcf51541
BZ
4780 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
4781
4782 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
4783 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
d13a97f0 4784 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4785 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4786 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4787 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4788 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4789 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4790 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4791 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
a9dce149 4792 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
fcf51541
BZ
4793 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
4794
4795 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
4796 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
4797 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4798 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4799 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4800 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4801 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4802 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
4803 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4804 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
a9dce149 4805 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
fcf51541
BZ
4806 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
4807
4808 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
4809 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
4810 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
6f492b6d 4811 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
fcf51541
BZ
4812 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
4813 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
4814 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
4815 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
4816 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
4817 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
a9dce149 4818 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
fcf51541
BZ
4819 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
4820
cea90e55 4821 if (rt2x00_is_usb(rt2x00dev)) {
fcf51541
BZ
4822 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
4823
4824 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
4825 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
4826 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
4827 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
4828 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
4829 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
4830 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
4831 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
4832 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
4833 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
4834 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
4835 }
4836
961621ab
HS
4837 /*
4838 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
4839 * although it is reserved.
4840 */
4841 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
4842 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
4843 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
4844 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
4845 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
4846 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
4847 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
4848 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
4849 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
4850 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
4851 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
4852 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
4853
7641328d
SG
4854 reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
4855 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
fcf51541
BZ
4856
4857 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
4858 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
4859 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
4860 IEEE80211_MAX_RTS_THRESHOLD);
4861 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
4862 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
4863
4864 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
a9dce149 4865
a21c2ab4
HS
4866 /*
4867 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
4868 * time should be set to 16. However, the original Ralink driver uses
4869 * 16 for both and indeed using a value of 10 for CCK SIFS results in
4870 * connection problems with 11g + CTS protection. Hence, use the same
4871 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
4872 */
a9dce149 4873 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
a21c2ab4
HS
4874 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
4875 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
a9dce149
GW
4876 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
4877 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
4878 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
4879 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
4880
fcf51541
BZ
4881 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
4882
4883 /*
4884 * ASIC will keep garbage value after boot, clear encryption keys.
4885 */
4886 for (i = 0; i < 4; i++)
4887 rt2800_register_write(rt2x00dev,
4888 SHARED_KEY_MODE_ENTRY(i), 0);
4889
4890 for (i = 0; i < 256; i++) {
d7d259d3
HS
4891 rt2800_config_wcid(rt2x00dev, NULL, i);
4892 rt2800_delete_wcid_attr(rt2x00dev, i);
fcf51541
BZ
4893 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
4894 }
4895
4896 /*
4897 * Clear all beacons
fcf51541 4898 */
77f7c0f3
GJ
4899 for (i = 0; i < 8; i++)
4900 rt2800_clear_beacon_register(rt2x00dev, i);
fcf51541 4901
cea90e55 4902 if (rt2x00_is_usb(rt2x00dev)) {
785c3c06
GW
4903 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4904 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
4905 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
c6fcc0e5
RJH
4906 } else if (rt2x00_is_pcie(rt2x00dev)) {
4907 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
4908 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
4909 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
fcf51541
BZ
4910 }
4911
4912 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
4913 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
4914 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
4915 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
4916 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
4917 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
4918 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
4919 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
4920 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
4921 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
4922
4923 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
4924 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
4925 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
4926 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
4927 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
4928 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
4929 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
4930 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
4931 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
4932 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
4933
4934 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
4935 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
4936 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
4937 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
4938 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
4939 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
4940 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
4941 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
4942 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
4943 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
4944
4945 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
4946 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
4947 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
4948 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
4949 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
4950 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
4951
47ee3eb1
HS
4952 /*
4953 * Do not force the BA window size, we use the TXWI to set it
4954 */
4955 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
4956 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
4957 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
4958 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
4959
fcf51541
BZ
4960 /*
4961 * We must clear the error counters.
4962 * These registers are cleared on read,
4963 * so we may pass a useless variable to store the value.
4964 */
4965 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
4966 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
4967 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
4968 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
4969 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
4970 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
4971
9f926fb5
HS
4972 /*
4973 * Setup leadtime for pre tbtt interrupt to 6ms
4974 */
4975 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
4976 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
4977 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
4978
977206d7
HS
4979 /*
4980 * Set up channel statistics timer
4981 */
4982 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
4983 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
4984 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
4985 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
4986 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
4987 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
4988 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
4989
fcf51541
BZ
4990 return 0;
4991}
fcf51541
BZ
4992
4993static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
4994{
4995 unsigned int i;
4996 u32 reg;
4997
4998 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
4999 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
5000 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
5001 return 0;
5002
5003 udelay(REGISTER_BUSY_DELAY);
5004 }
5005
ec9c4989 5006 rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
fcf51541
BZ
5007 return -EACCES;
5008}
5009
5010static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
5011{
5012 unsigned int i;
5013 u8 value;
5014
5015 /*
5016 * BBP was enabled after firmware was loaded,
5017 * but we need to reactivate it now.
5018 */
5019 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
5020 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
5021 msleep(1);
5022
5023 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
5024 rt2800_bbp_read(rt2x00dev, 0, &value);
5025 if ((value != 0xff) && (value != 0x00))
5026 return 0;
5027 udelay(REGISTER_BUSY_DELAY);
5028 }
5029
ec9c4989 5030 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
fcf51541
BZ
5031 return -EACCES;
5032}
5033
a7bbbe5c
SG
5034static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
5035{
5036 u8 value;
5037
5038 rt2800_bbp_read(rt2x00dev, 4, &value);
5039 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
5040 rt2800_bbp_write(rt2x00dev, 4, value);
5041}
5042
c2675487
SG
5043static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
5044{
5045 rt2800_bbp_write(rt2x00dev, 142, 1);
5046 rt2800_bbp_write(rt2x00dev, 143, 57);
5047}
5048
a7bbbe5c
SG
5049static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
5050{
5051 const u8 glrt_table[] = {
5052 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
5053 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
5054 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
5055 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
5056 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
5057 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
5058 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
5059 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
5060 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
5061 };
5062 int i;
5063
5064 for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
5065 rt2800_bbp_write(rt2x00dev, 195, 128 + i);
5066 rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
5067 }
5068};
5069
624708b8 5070static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
a4969d0d
SG
5071{
5072 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5073 rt2800_bbp_write(rt2x00dev, 66, 0x38);
5074 rt2800_bbp_write(rt2x00dev, 68, 0x0B);
5075 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5076 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5077 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5078 rt2800_bbp_write(rt2x00dev, 81, 0x37);
5079 rt2800_bbp_write(rt2x00dev, 82, 0x62);
5080 rt2800_bbp_write(rt2x00dev, 83, 0x6A);
5081 rt2800_bbp_write(rt2x00dev, 84, 0x99);
5082 rt2800_bbp_write(rt2x00dev, 86, 0x00);
5083 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5084 rt2800_bbp_write(rt2x00dev, 92, 0x00);
5085 rt2800_bbp_write(rt2x00dev, 103, 0x00);
5086 rt2800_bbp_write(rt2x00dev, 105, 0x05);
5087 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5088}
5089
5df1ff3a
SG
5090static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
5091{
5092 u16 eeprom;
5093 u8 value;
5094
5095 rt2800_bbp_read(rt2x00dev, 138, &value);
3e38d3da 5096 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
5df1ff3a
SG
5097 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5098 value |= 0x20;
5099 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5100 value &= ~0x02;
5101 rt2800_bbp_write(rt2x00dev, 138, value);
5102}
5103
dae62957
SG
5104static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
5105{
b2f8e0bd 5106 rt2800_bbp_write(rt2x00dev, 31, 0x08);
e379de12
SG
5107
5108 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5109 rt2800_bbp_write(rt2x00dev, 66, 0x38);
72ffe142
SG
5110
5111 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5112 rt2800_bbp_write(rt2x00dev, 73, 0x10);
8d97be38
SG
5113
5114 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5115
5116 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5117 rt2800_bbp_write(rt2x00dev, 80, 0x08);
fa1e3424
SG
5118
5119 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5120
5121 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5122
5123 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5124
5125 rt2800_bbp_write(rt2x00dev, 86, 0x00);
7af98742
SG
5126
5127 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5128
5129 rt2800_bbp_write(rt2x00dev, 92, 0x00);
672d1188
SG
5130
5131 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
49d61118
SG
5132
5133 rt2800_bbp_write(rt2x00dev, 105, 0x01);
f867085e
SG
5134
5135 rt2800_bbp_write(rt2x00dev, 106, 0x35);
dae62957
SG
5136}
5137
39ab3e8b
SG
5138static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
5139{
e379de12
SG
5140 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5141 rt2800_bbp_write(rt2x00dev, 66, 0x38);
72ffe142
SG
5142
5143 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
5144 rt2800_bbp_write(rt2x00dev, 69, 0x16);
5145 rt2800_bbp_write(rt2x00dev, 73, 0x12);
5146 } else {
5147 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5148 rt2800_bbp_write(rt2x00dev, 73, 0x10);
5149 }
8d97be38
SG
5150
5151 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5152
5153 rt2800_bbp_write(rt2x00dev, 81, 0x37);
fa1e3424
SG
5154
5155 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5156
5157 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5158
5159 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
5160 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5161 else
5162 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5163
5164 rt2800_bbp_write(rt2x00dev, 86, 0x00);
7af98742
SG
5165
5166 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5167
5168 rt2800_bbp_write(rt2x00dev, 92, 0x00);
672d1188
SG
5169
5170 rt2800_bbp_write(rt2x00dev, 103, 0x00);
49d61118
SG
5171
5172 rt2800_bbp_write(rt2x00dev, 105, 0x05);
f867085e
SG
5173
5174 rt2800_bbp_write(rt2x00dev, 106, 0x35);
39ab3e8b
SG
5175}
5176
5177static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
5178{
e379de12
SG
5179 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5180 rt2800_bbp_write(rt2x00dev, 66, 0x38);
72ffe142
SG
5181
5182 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5183 rt2800_bbp_write(rt2x00dev, 73, 0x10);
8d97be38
SG
5184
5185 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5186
5187 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5188 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5189 rt2800_bbp_write(rt2x00dev, 81, 0x33);
fa1e3424
SG
5190
5191 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5192
5193 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5194
5195 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5196
5197 rt2800_bbp_write(rt2x00dev, 86, 0x00);
7af98742
SG
5198
5199 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5200
5201 rt2800_bbp_write(rt2x00dev, 92, 0x00);
672d1188
SG
5202
5203 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
5204 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
5205 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
5206 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5207 else
5208 rt2800_bbp_write(rt2x00dev, 103, 0x00);
49d61118
SG
5209
5210 rt2800_bbp_write(rt2x00dev, 105, 0x05);
f867085e
SG
5211
5212 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5df1ff3a
SG
5213
5214 if (rt2x00_rt(rt2x00dev, RT3071) ||
5215 rt2x00_rt(rt2x00dev, RT3090))
5216 rt2800_disable_unused_dac_adc(rt2x00dev);
39ab3e8b
SG
5217}
5218
5219static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
5220{
6addb24e
SG
5221 u8 value;
5222
c3223573 5223 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
b2f8e0bd
SG
5224
5225 rt2800_bbp_write(rt2x00dev, 31, 0x08);
e379de12
SG
5226
5227 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5228 rt2800_bbp_write(rt2x00dev, 66, 0x38);
59dcabb5
SG
5229
5230 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
72ffe142
SG
5231
5232 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5233 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5234 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5235 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5236
5237 rt2800_bbp_write(rt2x00dev, 77, 0x58);
8d97be38
SG
5238
5239 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5240
5241 rt2800_bbp_write(rt2x00dev, 74, 0x0b);
5242 rt2800_bbp_write(rt2x00dev, 79, 0x18);
5243 rt2800_bbp_write(rt2x00dev, 80, 0x09);
5244 rt2800_bbp_write(rt2x00dev, 81, 0x33);
fa1e3424
SG
5245
5246 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5247
5248 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
3c20a122
SG
5249
5250 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
aef9f38b
SG
5251
5252 rt2800_bbp_write(rt2x00dev, 86, 0x38);
7af98742
SG
5253
5254 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5255
5256 rt2800_bbp_write(rt2x00dev, 92, 0x02);
672d1188
SG
5257
5258 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1ad4408a
SG
5259
5260 rt2800_bbp_write(rt2x00dev, 104, 0x92);
49d61118
SG
5261
5262 rt2800_bbp_write(rt2x00dev, 105, 0x1c);
f867085e
SG
5263
5264 rt2800_bbp_write(rt2x00dev, 106, 0x03);
f2b6777c
SG
5265
5266 rt2800_bbp_write(rt2x00dev, 128, 0x12);
6addb24e
SG
5267
5268 rt2800_bbp_write(rt2x00dev, 67, 0x24);
5269 rt2800_bbp_write(rt2x00dev, 143, 0x04);
5270 rt2800_bbp_write(rt2x00dev, 142, 0x99);
5271 rt2800_bbp_write(rt2x00dev, 150, 0x30);
5272 rt2800_bbp_write(rt2x00dev, 151, 0x2e);
5273 rt2800_bbp_write(rt2x00dev, 152, 0x20);
5274 rt2800_bbp_write(rt2x00dev, 153, 0x34);
5275 rt2800_bbp_write(rt2x00dev, 154, 0x40);
5276 rt2800_bbp_write(rt2x00dev, 155, 0x3b);
5277 rt2800_bbp_write(rt2x00dev, 253, 0x04);
5278
5279 rt2800_bbp_read(rt2x00dev, 47, &value);
5280 rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
5281 rt2800_bbp_write(rt2x00dev, 47, value);
5282
5283 /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
5284 rt2800_bbp_read(rt2x00dev, 3, &value);
5285 rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
5286 rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
5287 rt2800_bbp_write(rt2x00dev, 3, value);
39ab3e8b
SG
5288}
5289
5290static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
5291{
29f3a58b
SG
5292 rt2800_bbp_write(rt2x00dev, 3, 0x00);
5293 rt2800_bbp_write(rt2x00dev, 4, 0x50);
b2f8e0bd
SG
5294
5295 rt2800_bbp_write(rt2x00dev, 31, 0x08);
3420f797
SG
5296
5297 rt2800_bbp_write(rt2x00dev, 47, 0x48);
e379de12
SG
5298
5299 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5300 rt2800_bbp_write(rt2x00dev, 66, 0x38);
59dcabb5
SG
5301
5302 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
72ffe142
SG
5303
5304 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5305 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5306 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5307 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5308
5309 rt2800_bbp_write(rt2x00dev, 77, 0x59);
8d97be38
SG
5310
5311 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5312
5313 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
5314 rt2800_bbp_write(rt2x00dev, 80, 0x08);
5315 rt2800_bbp_write(rt2x00dev, 81, 0x37);
fa1e3424
SG
5316
5317 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5318
5319 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5320
5321 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5322
5323 rt2800_bbp_write(rt2x00dev, 86, 0x38);
9400fa87
SG
5324
5325 rt2800_bbp_write(rt2x00dev, 88, 0x90);
7af98742
SG
5326
5327 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5328
5329 rt2800_bbp_write(rt2x00dev, 92, 0x02);
672d1188
SG
5330
5331 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1ad4408a
SG
5332
5333 rt2800_bbp_write(rt2x00dev, 104, 0x92);
49d61118
SG
5334
5335 rt2800_bbp_write(rt2x00dev, 105, 0x34);
f867085e
SG
5336
5337 rt2800_bbp_write(rt2x00dev, 106, 0x05);
46b90d32
SG
5338
5339 rt2800_bbp_write(rt2x00dev, 120, 0x50);
b7feb9ba
SG
5340
5341 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
c2da5273
SG
5342
5343 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
5344 /* Set ITxBF timeout to 0x9c40=1000msec */
5345 rt2800_bbp_write(rt2x00dev, 179, 0x02);
5346 rt2800_bbp_write(rt2x00dev, 180, 0x00);
5347 rt2800_bbp_write(rt2x00dev, 182, 0x40);
5348 rt2800_bbp_write(rt2x00dev, 180, 0x01);
5349 rt2800_bbp_write(rt2x00dev, 182, 0x9c);
5350 rt2800_bbp_write(rt2x00dev, 179, 0x00);
5351 /* Reprogram the inband interface to put right values in RXWI */
5352 rt2800_bbp_write(rt2x00dev, 142, 0x04);
5353 rt2800_bbp_write(rt2x00dev, 143, 0x3b);
5354 rt2800_bbp_write(rt2x00dev, 142, 0x06);
5355 rt2800_bbp_write(rt2x00dev, 143, 0xa0);
5356 rt2800_bbp_write(rt2x00dev, 142, 0x07);
5357 rt2800_bbp_write(rt2x00dev, 143, 0xa1);
5358 rt2800_bbp_write(rt2x00dev, 142, 0x08);
5359 rt2800_bbp_write(rt2x00dev, 143, 0xa2);
5360
5361 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
39ab3e8b
SG
5362}
5363
5364static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
5365{
e379de12
SG
5366 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5367 rt2800_bbp_write(rt2x00dev, 66, 0x38);
72ffe142
SG
5368
5369 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5370 rt2800_bbp_write(rt2x00dev, 73, 0x10);
8d97be38
SG
5371
5372 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5373
5374 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5375 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5376 rt2800_bbp_write(rt2x00dev, 81, 0x33);
fa1e3424
SG
5377
5378 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5379
5380 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5381
5382 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5383
5384 rt2800_bbp_write(rt2x00dev, 86, 0x00);
7af98742
SG
5385
5386 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5387
5388 rt2800_bbp_write(rt2x00dev, 92, 0x00);
672d1188
SG
5389
5390 if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
5391 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5392 else
5393 rt2800_bbp_write(rt2x00dev, 103, 0x00);
49d61118
SG
5394
5395 rt2800_bbp_write(rt2x00dev, 105, 0x05);
f867085e
SG
5396
5397 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5df1ff3a
SG
5398
5399 rt2800_disable_unused_dac_adc(rt2x00dev);
39ab3e8b
SG
5400}
5401
5402static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
5403{
b2f8e0bd 5404 rt2800_bbp_write(rt2x00dev, 31, 0x08);
e379de12
SG
5405
5406 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5407 rt2800_bbp_write(rt2x00dev, 66, 0x38);
72ffe142
SG
5408
5409 rt2800_bbp_write(rt2x00dev, 69, 0x12);
5410 rt2800_bbp_write(rt2x00dev, 73, 0x10);
8d97be38
SG
5411
5412 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
43f535e2
SG
5413
5414 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5415 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5416 rt2800_bbp_write(rt2x00dev, 81, 0x33);
fa1e3424
SG
5417
5418 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5419
5420 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
3c20a122
SG
5421
5422 rt2800_bbp_write(rt2x00dev, 84, 0x99);
aef9f38b
SG
5423
5424 rt2800_bbp_write(rt2x00dev, 86, 0x00);
7af98742
SG
5425
5426 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5427
5428 rt2800_bbp_write(rt2x00dev, 92, 0x00);
672d1188
SG
5429
5430 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
49d61118
SG
5431
5432 rt2800_bbp_write(rt2x00dev, 105, 0x05);
f867085e
SG
5433
5434 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5df1ff3a
SG
5435
5436 rt2800_disable_unused_dac_adc(rt2x00dev);
39ab3e8b
SG
5437}
5438
b189a181
GJ
5439static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
5440{
5441 rt2800_init_bbp_early(rt2x00dev);
5442
5443 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5444 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5445 rt2800_bbp_write(rt2x00dev, 81, 0x33);
5446 rt2800_bbp_write(rt2x00dev, 137, 0x0f);
5447
5448 rt2800_bbp_write(rt2x00dev, 84, 0x19);
5449
5450 /* Enable DC filter */
5451 if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
5452 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
5453}
5454
39ab3e8b
SG
5455static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
5456{
32ef8f49
SG
5457 int ant, div_mode;
5458 u16 eeprom;
5459 u8 value;
5460
c3223573 5461 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
b2f8e0bd
SG
5462
5463 rt2800_bbp_write(rt2x00dev, 31, 0x08);
e379de12
SG
5464
5465 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
5466 rt2800_bbp_write(rt2x00dev, 66, 0x38);
59dcabb5
SG
5467
5468 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
72ffe142 5469
58422191 5470 rt2800_bbp_write(rt2x00dev, 69, 0x12);
72ffe142
SG
5471 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5472 rt2800_bbp_write(rt2x00dev, 75, 0x46);
5473 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5474
5475 rt2800_bbp_write(rt2x00dev, 77, 0x59);
8d97be38 5476
58422191
SG
5477 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
5478
43f535e2
SG
5479 rt2800_bbp_write(rt2x00dev, 79, 0x13);
5480 rt2800_bbp_write(rt2x00dev, 80, 0x05);
5481 rt2800_bbp_write(rt2x00dev, 81, 0x33);
fa1e3424
SG
5482
5483 rt2800_bbp_write(rt2x00dev, 82, 0x62);
885f2414
SG
5484
5485 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
3c20a122
SG
5486
5487 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
aef9f38b
SG
5488
5489 rt2800_bbp_write(rt2x00dev, 86, 0x38);
9400fa87
SG
5490
5491 if (rt2x00_rt(rt2x00dev, RT5392))
5492 rt2800_bbp_write(rt2x00dev, 88, 0x90);
7af98742
SG
5493
5494 rt2800_bbp_write(rt2x00dev, 91, 0x04);
b4e121d1
SG
5495
5496 rt2800_bbp_write(rt2x00dev, 92, 0x02);
90fed535
SG
5497
5498 if (rt2x00_rt(rt2x00dev, RT5392)) {
5499 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5500 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5501 }
672d1188
SG
5502
5503 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1ad4408a
SG
5504
5505 rt2800_bbp_write(rt2x00dev, 104, 0x92);
49d61118
SG
5506
5507 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
f867085e
SG
5508
5509 if (rt2x00_rt(rt2x00dev, RT5390))
5510 rt2800_bbp_write(rt2x00dev, 106, 0x03);
5511 else if (rt2x00_rt(rt2x00dev, RT5392))
5512 rt2800_bbp_write(rt2x00dev, 106, 0x12);
5513 else
5514 WARN_ON(1);
f2b6777c
SG
5515
5516 rt2800_bbp_write(rt2x00dev, 128, 0x12);
72917140
SG
5517
5518 if (rt2x00_rt(rt2x00dev, RT5392)) {
5519 rt2800_bbp_write(rt2x00dev, 134, 0xd0);
5520 rt2800_bbp_write(rt2x00dev, 135, 0xf6);
5521 }
5df1ff3a
SG
5522
5523 rt2800_disable_unused_dac_adc(rt2x00dev);
32ef8f49 5524
3e38d3da 5525 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
32ef8f49
SG
5526 div_mode = rt2x00_get_field16(eeprom,
5527 EEPROM_NIC_CONF1_ANT_DIVERSITY);
5528 ant = (div_mode == 3) ? 1 : 0;
5529
5530 /* check if this is a Bluetooth combo card */
c429dfef 5531 if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
32ef8f49
SG
5532 u32 reg;
5533
5534 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
5535 rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
5536 rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
5537 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
5538 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
5539 if (ant == 0)
5540 rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
5541 else if (ant == 1)
5542 rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
5543 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
5544 }
5545
5546 /* This chip has hardware antenna diversity*/
5547 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
5548 rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
5549 rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
5550 rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
5551 }
5552
5553 rt2800_bbp_read(rt2x00dev, 152, &value);
5554 if (ant == 0)
5555 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5556 else
5557 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5558 rt2800_bbp_write(rt2x00dev, 152, value);
5559
5560 rt2800_init_freq_calibration(rt2x00dev);
39ab3e8b
SG
5561}
5562
a7bbbe5c
SG
5563static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
5564{
5565 int ant, div_mode;
5566 u16 eeprom;
5567 u8 value;
5568
624708b8 5569 rt2800_init_bbp_early(rt2x00dev);
a4969d0d 5570
a7bbbe5c
SG
5571 rt2800_bbp_read(rt2x00dev, 105, &value);
5572 rt2x00_set_field8(&value, BBP105_MLD,
5573 rt2x00dev->default_ant.rx_chain_num == 2);
5574 rt2800_bbp_write(rt2x00dev, 105, value);
5575
5576 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5577
5578 rt2800_bbp_write(rt2x00dev, 20, 0x06);
5579 rt2800_bbp_write(rt2x00dev, 31, 0x08);
5580 rt2800_bbp_write(rt2x00dev, 65, 0x2C);
5581 rt2800_bbp_write(rt2x00dev, 68, 0xDD);
5582 rt2800_bbp_write(rt2x00dev, 69, 0x1A);
5583 rt2800_bbp_write(rt2x00dev, 70, 0x05);
5584 rt2800_bbp_write(rt2x00dev, 73, 0x13);
5585 rt2800_bbp_write(rt2x00dev, 74, 0x0F);
5586 rt2800_bbp_write(rt2x00dev, 75, 0x4F);
5587 rt2800_bbp_write(rt2x00dev, 76, 0x28);
5588 rt2800_bbp_write(rt2x00dev, 77, 0x59);
5589 rt2800_bbp_write(rt2x00dev, 84, 0x9A);
5590 rt2800_bbp_write(rt2x00dev, 86, 0x38);
5591 rt2800_bbp_write(rt2x00dev, 88, 0x90);
5592 rt2800_bbp_write(rt2x00dev, 91, 0x04);
5593 rt2800_bbp_write(rt2x00dev, 92, 0x02);
5594 rt2800_bbp_write(rt2x00dev, 95, 0x9a);
5595 rt2800_bbp_write(rt2x00dev, 98, 0x12);
5596 rt2800_bbp_write(rt2x00dev, 103, 0xC0);
5597 rt2800_bbp_write(rt2x00dev, 104, 0x92);
5598 /* FIXME BBP105 owerwrite */
5599 rt2800_bbp_write(rt2x00dev, 105, 0x3C);
5600 rt2800_bbp_write(rt2x00dev, 106, 0x35);
5601 rt2800_bbp_write(rt2x00dev, 128, 0x12);
5602 rt2800_bbp_write(rt2x00dev, 134, 0xD0);
5603 rt2800_bbp_write(rt2x00dev, 135, 0xF6);
5604 rt2800_bbp_write(rt2x00dev, 137, 0x0F);
5605
5606 /* Initialize GLRT (Generalized Likehood Radio Test) */
5607 rt2800_init_bbp_5592_glrt(rt2x00dev);
5608
5609 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5610
3e38d3da 5611 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
a7bbbe5c
SG
5612 div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
5613 ant = (div_mode == 3) ? 1 : 0;
5614 rt2800_bbp_read(rt2x00dev, 152, &value);
5615 if (ant == 0) {
5616 /* Main antenna */
5617 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
5618 } else {
5619 /* Auxiliary antenna */
5620 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
5621 }
5622 rt2800_bbp_write(rt2x00dev, 152, value);
5623
5624 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
5625 rt2800_bbp_read(rt2x00dev, 254, &value);
5626 rt2x00_set_field8(&value, BBP254_BIT7, 1);
5627 rt2800_bbp_write(rt2x00dev, 254, value);
5628 }
5629
c2675487
SG
5630 rt2800_init_freq_calibration(rt2x00dev);
5631
a7bbbe5c 5632 rt2800_bbp_write(rt2x00dev, 84, 0x19);
6e04f253
SG
5633 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
5634 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
a7bbbe5c
SG
5635}
5636
a1ef5039 5637static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
fcf51541
BZ
5638{
5639 unsigned int i;
5640 u16 eeprom;
5641 u8 reg_id;
5642 u8 value;
5643
dae62957
SG
5644 if (rt2800_is_305x_soc(rt2x00dev))
5645 rt2800_init_bbp_305x_soc(rt2x00dev);
5646
39ab3e8b
SG
5647 switch (rt2x00dev->chip.rt) {
5648 case RT2860:
5649 case RT2872:
5650 case RT2883:
5651 rt2800_init_bbp_28xx(rt2x00dev);
5652 break;
5653 case RT3070:
5654 case RT3071:
5655 case RT3090:
5656 rt2800_init_bbp_30xx(rt2x00dev);
5657 break;
5658 case RT3290:
5659 rt2800_init_bbp_3290(rt2x00dev);
5660 break;
5661 case RT3352:
5662 rt2800_init_bbp_3352(rt2x00dev);
5663 break;
5664 case RT3390:
5665 rt2800_init_bbp_3390(rt2x00dev);
5666 break;
5667 case RT3572:
5668 rt2800_init_bbp_3572(rt2x00dev);
5669 break;
b189a181
GJ
5670 case RT3593:
5671 rt2800_init_bbp_3593(rt2x00dev);
5672 return;
39ab3e8b
SG
5673 case RT5390:
5674 case RT5392:
5675 rt2800_init_bbp_53xx(rt2x00dev);
5676 break;
5677 case RT5592:
a7bbbe5c 5678 rt2800_init_bbp_5592(rt2x00dev);
a1ef5039 5679 return;
a7bbbe5c
SG
5680 }
5681
fcf51541 5682 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
022138ca
GJ
5683 rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
5684 &eeprom);
fcf51541
BZ
5685
5686 if (eeprom != 0xffff && eeprom != 0x0000) {
5687 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
5688 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
5689 rt2800_bbp_write(rt2x00dev, reg_id, value);
5690 }
5691 }
fcf51541 5692}
fcf51541 5693
d9517f2f
SG
5694static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
5695{
5696 u32 reg;
5697
5698 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
5699 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
5700 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
5701}
5702
c5b3c350
SG
5703static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
5704 u8 filter_target)
fcf51541
BZ
5705{
5706 unsigned int i;
5707 u8 bbp;
5708 u8 rfcsr;
5709 u8 passband;
5710 u8 stopband;
5711 u8 overtuned = 0;
c5b3c350 5712 u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
fcf51541
BZ
5713
5714 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5715
5716 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5717 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
5718 rt2800_bbp_write(rt2x00dev, 4, bbp);
5719
80d184e6
RJH
5720 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
5721 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
5722 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
5723
fcf51541
BZ
5724 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5725 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
5726 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5727
5728 /*
5729 * Set power & frequency of passband test tone
5730 */
5731 rt2800_bbp_write(rt2x00dev, 24, 0);
5732
5733 for (i = 0; i < 100; i++) {
5734 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5735 msleep(1);
5736
5737 rt2800_bbp_read(rt2x00dev, 55, &passband);
5738 if (passband)
5739 break;
5740 }
5741
5742 /*
5743 * Set power & frequency of stopband test tone
5744 */
5745 rt2800_bbp_write(rt2x00dev, 24, 0x06);
5746
5747 for (i = 0; i < 100; i++) {
5748 rt2800_bbp_write(rt2x00dev, 25, 0x90);
5749 msleep(1);
5750
5751 rt2800_bbp_read(rt2x00dev, 55, &stopband);
5752
5753 if ((passband - stopband) <= filter_target) {
5754 rfcsr24++;
5755 overtuned += ((passband - stopband) == filter_target);
5756 } else
5757 break;
5758
5759 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5760 }
5761
5762 rfcsr24 -= !!overtuned;
5763
5764 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
5765 return rfcsr24;
5766}
5767
ce94ede9
SG
5768static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
5769 const unsigned int rf_reg)
5770{
5771 u8 rfcsr;
5772
5773 rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
5774 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
5775 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5776 msleep(1);
5777 rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
5778 rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
5779}
5780
c5b3c350
SG
5781static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
5782{
5783 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5784 u8 filter_tgt_bw20;
5785 u8 filter_tgt_bw40;
5786 u8 rfcsr, bbp;
5787
5788 /*
5789 * TODO: sync filter_tgt values with vendor driver
5790 */
5791 if (rt2x00_rt(rt2x00dev, RT3070)) {
5792 filter_tgt_bw20 = 0x16;
5793 filter_tgt_bw40 = 0x19;
5794 } else {
5795 filter_tgt_bw20 = 0x13;
5796 filter_tgt_bw40 = 0x15;
5797 }
5798
5799 drv_data->calibration_bw20 =
5800 rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
5801 drv_data->calibration_bw40 =
5802 rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
5803
5804 /*
5805 * Save BBP 25 & 26 values for later use in channel switching (for 3052)
5806 */
5807 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
5808 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
5809
5810 /*
5811 * Set back to initial state
5812 */
5813 rt2800_bbp_write(rt2x00dev, 24, 0);
5814
5815 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
5816 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
5817 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
5818
5819 /*
5820 * Set BBP back to BW20
5821 */
5822 rt2800_bbp_read(rt2x00dev, 4, &bbp);
5823 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
5824 rt2800_bbp_write(rt2x00dev, 4, bbp);
5825}
5826
da8064c2
SG
5827static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
5828{
5829 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5830 u8 min_gain, rfcsr, bbp;
5831 u16 eeprom;
5832
5833 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
5834
5835 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
5836 if (rt2x00_rt(rt2x00dev, RT3070) ||
5837 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5838 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5839 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
c429dfef 5840 if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
da8064c2
SG
5841 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
5842 }
5843
5844 min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
5845 if (drv_data->txmixer_gain_24g >= min_gain) {
5846 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
5847 drv_data->txmixer_gain_24g);
5848 }
5849
5850 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
5851
5852 if (rt2x00_rt(rt2x00dev, RT3090)) {
5853 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5854 rt2800_bbp_read(rt2x00dev, 138, &bbp);
3e38d3da 5855 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
da8064c2
SG
5856 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5857 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
5858 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5859 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
5860 rt2800_bbp_write(rt2x00dev, 138, bbp);
5861 }
5862
5863 if (rt2x00_rt(rt2x00dev, RT3070)) {
5864 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
5865 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
5866 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
5867 else
5868 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
5869 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
5870 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
5871 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
5872 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
5873 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
5874 rt2x00_rt(rt2x00dev, RT3090) ||
5875 rt2x00_rt(rt2x00dev, RT3390)) {
5876 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5877 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5878 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
5879 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
5880 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
5881 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
5882 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5883
5884 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
5885 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
5886 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
5887
5888 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
5889 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
5890 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
5891
5892 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
5893 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
5894 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
5895 }
5896}
5897
ab7078ac
GJ
5898static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
5899{
5900 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5901 u8 rfcsr;
5902 u8 tx_gain;
5903
5904 rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
5905 rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
5906 rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
5907
5908 rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
5909 tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
5910 RFCSR17_TXMIXER_GAIN);
5911 rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
5912 rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
5913
5914 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
5915 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
5916 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
5917
5918 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
5919 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
5920 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
5921
5922 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
5923 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
5924 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
5925 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
5926
5927 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
5928 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
5929 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
5930
5931 /* TODO: enable stream mode */
5932}
5933
f7df8fe5
SG
5934static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
5935{
5936 u8 reg;
5937 u16 eeprom;
5938
5939 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
5940 rt2800_bbp_read(rt2x00dev, 138, &reg);
3e38d3da 5941 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
f7df8fe5
SG
5942 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
5943 rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
5944 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
5945 rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
5946 rt2800_bbp_write(rt2x00dev, 138, reg);
5947
5948 rt2800_rfcsr_read(rt2x00dev, 38, &reg);
5949 rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
5950 rt2800_rfcsr_write(rt2x00dev, 38, reg);
5951
5952 rt2800_rfcsr_read(rt2x00dev, 39, &reg);
5953 rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
5954 rt2800_rfcsr_write(rt2x00dev, 39, reg);
5955
5956 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
5957
5958 rt2800_rfcsr_read(rt2x00dev, 30, &reg);
5959 rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
5960 rt2800_rfcsr_write(rt2x00dev, 30, reg);
5961}
5962
d5374ef1
SG
5963static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
5964{
ce94ede9
SG
5965 rt2800_rf_init_calibration(rt2x00dev, 30);
5966
d5374ef1
SG
5967 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
5968 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
5969 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
5970 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
5971 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
5972 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
5973 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
5974 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
5975 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
5976 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
5977 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
5978 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
5979 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
5980 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
5981 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
5982 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
5983 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
5984 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
5985 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
5986 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
5987 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
5988 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
5989 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
5990 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
5991 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
5992 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
5993 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
5994 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
5995 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
5996 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
5997 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
5998 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
5999}
6000
6001static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
6002{
c9a221b2
SG
6003 u8 rfcsr;
6004 u16 eeprom;
6005 u32 reg;
6006
ce94ede9
SG
6007 /* XXX vendor driver do this only for 3070 */
6008 rt2800_rf_init_calibration(rt2x00dev, 30);
6009
d5374ef1
SG
6010 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6011 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
6012 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
6013 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
6014 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
6015 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
6016 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6017 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
6018 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6019 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
6020 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
6021 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
6022 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
6023 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6024 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
6025 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
6026 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
772eb433 6027 rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
d5374ef1 6028 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
c9a221b2
SG
6029
6030 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
6031 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6032 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6033 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6034 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6035 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
6036 rt2x00_rt(rt2x00dev, RT3090)) {
6037 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
6038
6039 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6040 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6041 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6042
6043 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6044 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6045 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6046 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
3e38d3da
GJ
6047 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
6048 &eeprom);
c9a221b2
SG
6049 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
6050 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6051 else
6052 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6053 }
6054 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6055
6056 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6057 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6058 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6059 }
c5b3c350
SG
6060
6061 rt2800_rx_filter_calibration(rt2x00dev);
5de5a1f4
SG
6062
6063 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
6064 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
6065 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
6066 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
d9517f2f
SG
6067
6068 rt2800_led_open_drain_enable(rt2x00dev);
da8064c2 6069 rt2800_normal_mode_setup_3xxx(rt2x00dev);
d5374ef1
SG
6070}
6071
6072static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
6073{
f9cdcbb1
SG
6074 u8 rfcsr;
6075
ce94ede9
SG
6076 rt2800_rf_init_calibration(rt2x00dev, 2);
6077
d5374ef1
SG
6078 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6079 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6080 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
6081 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6082 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6083 rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
6084 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6085 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6086 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6087 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6088 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6089 rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
6090 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6091 rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
6092 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6093 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6094 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6095 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6096 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6097 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6098 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6099 rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
6100 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6101 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6102 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6103 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6104 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
6105 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6106 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6107 rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
6108 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6109 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6110 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6111 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6112 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6113 rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
6114 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6115 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6116 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6117 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6118 rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
6119 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6120 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
6121 rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
6122 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6123 rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
f9cdcbb1
SG
6124
6125 rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
6126 rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
6127 rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
d9517f2f
SG
6128
6129 rt2800_led_open_drain_enable(rt2x00dev);
da8064c2 6130 rt2800_normal_mode_setup_3xxx(rt2x00dev);
d5374ef1
SG
6131}
6132
6133static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
6134{
ce94ede9
SG
6135 rt2800_rf_init_calibration(rt2x00dev, 30);
6136
d5374ef1
SG
6137 rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
6138 rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
6139 rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
6140 rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
6141 rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
6142 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6143 rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
6144 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6145 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6146 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6147 rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
6148 rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
6149 rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
6150 rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
6151 rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
6152 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6153 rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
6154 rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
6155 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
6156 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6157 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6158 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6159 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6160 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
6161 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6162 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6163 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
6164 rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
6165 rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
6166 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6167 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6168 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6169 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6170 rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
6171 rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
6172 rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
6173 rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
6174 rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
6175 rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
6176 rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
6177 rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
6178 rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
6179 rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
6180 rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
6181 rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
6182 rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
6183 rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
6184 rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
6185 rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
6186 rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
6187 rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
6188 rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
6189 rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
6190 rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
6191 rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
6192 rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
6193 rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
6194 rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
6195 rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
6196 rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
6197 rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
6198 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6199 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
c5b3c350
SG
6200
6201 rt2800_rx_filter_calibration(rt2x00dev);
d9517f2f 6202 rt2800_led_open_drain_enable(rt2x00dev);
da8064c2 6203 rt2800_normal_mode_setup_3xxx(rt2x00dev);
d5374ef1
SG
6204}
6205
6206static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
6207{
2971e66f
SG
6208 u32 reg;
6209
ce94ede9
SG
6210 rt2800_rf_init_calibration(rt2x00dev, 30);
6211
d5374ef1
SG
6212 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
6213 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
6214 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6215 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
6216 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
6217 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
6218 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
6219 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
6220 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
6221 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
6222 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
6223 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
6224 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
6225 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
6226 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
6227 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6228 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
6229 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
6230 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
6231 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
6232 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
6233 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
6234 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6235 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
6236 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
6237 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
6238 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6239 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6240 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
6241 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
6242 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
6243 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
2971e66f
SG
6244
6245 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6246 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
6247 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
c5b3c350
SG
6248
6249 rt2800_rx_filter_calibration(rt2x00dev);
5de5a1f4
SG
6250
6251 if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
6252 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
d9517f2f
SG
6253
6254 rt2800_led_open_drain_enable(rt2x00dev);
da8064c2 6255 rt2800_normal_mode_setup_3xxx(rt2x00dev);
d5374ef1
SG
6256}
6257
6258static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
6259{
87d91db9
SG
6260 u8 rfcsr;
6261 u32 reg;
6262
ce94ede9
SG
6263 rt2800_rf_init_calibration(rt2x00dev, 30);
6264
d5374ef1
SG
6265 rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
6266 rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
6267 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
6268 rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
6269 rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
6270 rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
6271 rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
6272 rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
6273 rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
6274 rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
6275 rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
6276 rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
6277 rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
6278 rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
6279 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
6280 rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
6281 rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
6282 rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
6283 rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
6284 rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
6285 rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
6286 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
6287 rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
6288 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
6289 rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
6290 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
6291 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
6292 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6293 rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
6294 rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
6295 rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
87d91db9
SG
6296
6297 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
6298 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
6299 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
6300
6301 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6302 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6303 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6304 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6305 msleep(1);
6306 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6307 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6308 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6309 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
c5b3c350
SG
6310
6311 rt2800_rx_filter_calibration(rt2x00dev);
d9517f2f 6312 rt2800_led_open_drain_enable(rt2x00dev);
da8064c2 6313 rt2800_normal_mode_setup_3xxx(rt2x00dev);
d5374ef1
SG
6314}
6315
d63f7e8c
GJ
6316static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
6317{
6318 u8 bbp;
6319 bool txbf_enabled = false; /* FIXME */
6320
6321 rt2800_bbp_read(rt2x00dev, 105, &bbp);
6322 if (rt2x00dev->default_ant.rx_chain_num == 1)
6323 rt2x00_set_field8(&bbp, BBP105_MLD, 0);
6324 else
6325 rt2x00_set_field8(&bbp, BBP105_MLD, 1);
6326 rt2800_bbp_write(rt2x00dev, 105, bbp);
6327
6328 rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6329
6330 rt2800_bbp_write(rt2x00dev, 92, 0x02);
6331 rt2800_bbp_write(rt2x00dev, 82, 0x82);
6332 rt2800_bbp_write(rt2x00dev, 106, 0x05);
6333 rt2800_bbp_write(rt2x00dev, 104, 0x92);
6334 rt2800_bbp_write(rt2x00dev, 88, 0x90);
6335 rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6336 rt2800_bbp_write(rt2x00dev, 47, 0x48);
6337 rt2800_bbp_write(rt2x00dev, 120, 0x50);
6338
6339 if (txbf_enabled)
6340 rt2800_bbp_write(rt2x00dev, 163, 0xbd);
6341 else
6342 rt2800_bbp_write(rt2x00dev, 163, 0x9d);
6343
6344 /* SNR mapping */
6345 rt2800_bbp_write(rt2x00dev, 142, 6);
6346 rt2800_bbp_write(rt2x00dev, 143, 160);
6347 rt2800_bbp_write(rt2x00dev, 142, 7);
6348 rt2800_bbp_write(rt2x00dev, 143, 161);
6349 rt2800_bbp_write(rt2x00dev, 142, 8);
6350 rt2800_bbp_write(rt2x00dev, 143, 162);
6351
6352 /* ADC/DAC control */
6353 rt2800_bbp_write(rt2x00dev, 31, 0x08);
6354
6355 /* RX AGC energy lower bound in log2 */
6356 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6357
6358 /* FIXME: BBP 105 owerwrite? */
6359 rt2800_bbp_write(rt2x00dev, 105, 0x04);
f42b0465 6360
d63f7e8c
GJ
6361}
6362
ab7078ac
GJ
6363static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
6364{
6365 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
6366 u32 reg;
6367 u8 rfcsr;
6368
6369 /* Disable GPIO #4 and #7 function for LAN PE control */
6370 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
6371 rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
6372 rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
6373 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
6374
6375 /* Initialize default register values */
6376 rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
6377 rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
6378 rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
6379 rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
6380 rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
6381 rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
6382 rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
6383 rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
6384 rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
6385 rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
6386 rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
6387 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6388 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6389 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6390 rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
6391 rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
6392 rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
6393 rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
6394 rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
6395 rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
6396 rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
6397 rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
6398 rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
6399 rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
6400 rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
6401 rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
6402 rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
6403 rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
6404 rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
6405 rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
6406 rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
6407 rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
6408
6409 /* Initiate calibration */
6410 /* TODO: use rt2800_rf_init_calibration ? */
6411 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
6412 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
6413 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
6414
6415 rt2800_adjust_freq_offset(rt2x00dev);
6416
6417 rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
6418 rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
6419 rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
6420
6421 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6422 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
6423 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
6424 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6425 usleep_range(1000, 1500);
6426 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
6427 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
6428 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
6429
6430 /* Set initial values for RX filter calibration */
6431 drv_data->calibration_bw20 = 0x1f;
6432 drv_data->calibration_bw40 = 0x2f;
6433
6434 /* Save BBP 25 & 26 values for later use in channel switching */
6435 rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
6436 rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
6437
6438 rt2800_led_open_drain_enable(rt2x00dev);
6439 rt2800_normal_mode_setup_3593(rt2x00dev);
6440
d63f7e8c 6441 rt3593_post_bbp_init(rt2x00dev);
ab7078ac
GJ
6442
6443 /* TODO: enable stream mode support */
6444}
6445
d5374ef1
SG
6446static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
6447{
ce94ede9
SG
6448 rt2800_rf_init_calibration(rt2x00dev, 2);
6449
d5374ef1
SG
6450 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
6451 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6452 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6453 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6454 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6455 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6456 else
6457 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
6458 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6459 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6460 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
c8520bcb 6461 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
d5374ef1
SG
6462 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6463 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6464 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6465 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6466 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6467 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
6468
6469 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6470 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
6471 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6472 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
6473 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
c8520bcb
KL
6474 if (rt2x00_is_usb(rt2x00dev) &&
6475 rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
d5374ef1
SG
6476 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6477 else
6478 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
6479 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
6480 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6481 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6482 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6483
7122e660 6484 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
d5374ef1
SG
6485 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6486 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
6487 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
6488 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6489 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6490 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6491 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6492 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
6493 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6494
c8520bcb 6495 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
d5374ef1
SG
6496 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6497 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
6498 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
6499 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6500 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6501 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6502 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6503 else
6504 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
6505 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
6506 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6507 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6508
6509 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
6510 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6511 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
6512 else
6513 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
6514 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
6515 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
c8520bcb
KL
6516 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
6517 rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
6518 else
6519 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
d5374ef1
SG
6520 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
6521 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
7122e660 6522 rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
d5374ef1
SG
6523
6524 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
c8520bcb
KL
6525 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
6526 if (rt2x00_is_usb(rt2x00dev))
6527 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
6528 else
6529 rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
6530 } else {
6531 if (rt2x00_is_usb(rt2x00dev))
6532 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
6533 else
6534 rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
6535 }
d5374ef1
SG
6536 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
6537 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
f7df8fe5
SG
6538
6539 rt2800_normal_mode_setup_5xxx(rt2x00dev);
d9517f2f
SG
6540
6541 rt2800_led_open_drain_enable(rt2x00dev);
d5374ef1
SG
6542}
6543
6544static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
6545{
ce94ede9
SG
6546 rt2800_rf_init_calibration(rt2x00dev, 2);
6547
d5374ef1 6548 rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
d5374ef1
SG
6549 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
6550 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6551 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
6552 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6553 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
6554 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
6555 rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
6556 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
6557 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6558 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6559 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6560 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6561 rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
6562 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
6563 rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
6564 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
6565 rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
6566 rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
6567 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
6568 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6569 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
6570 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6571 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6572 rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
6573 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
6574 rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
6575 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6576 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6577 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6578 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
6579 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
6580 rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
6581 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
6582 rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
6583 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
6584 rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
6585 rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
6586 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
6587 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
6588 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
6589 rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
6590 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
6591 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
6592 rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
6593 rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
6594 rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
6595 rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
6596 rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
6597 rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
6598 rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
6599 rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
6600 rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
6601 rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
6602 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
6603 rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
6604 rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
6605 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
f7df8fe5
SG
6606
6607 rt2800_normal_mode_setup_5xxx(rt2x00dev);
d9517f2f
SG
6608
6609 rt2800_led_open_drain_enable(rt2x00dev);
d5374ef1
SG
6610}
6611
0c9e5fb9
SG
6612static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
6613{
ce94ede9
SG
6614 rt2800_rf_init_calibration(rt2x00dev, 30);
6615
0c9e5fb9
SG
6616 rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
6617 rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
0c9e5fb9
SG
6618 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
6619 rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
6620 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
6621 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
6622 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
6623 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
6624 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
6625 rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
6626 rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
6627 rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
6628 rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
6629 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
6630 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
6631 rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
6632 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
6633 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
6634 rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
6635 rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
6636 rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
6637
6638 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
6639 msleep(1);
6640
6641 rt2800_adjust_freq_offset(rt2x00dev);
c630ccf1 6642
c630ccf1
SG
6643 /* Enable DC filter */
6644 if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6645 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6646
f7df8fe5 6647 rt2800_normal_mode_setup_5xxx(rt2x00dev);
5de5a1f4
SG
6648
6649 if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
6650 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
d9517f2f
SG
6651
6652 rt2800_led_open_drain_enable(rt2x00dev);
0c9e5fb9
SG
6653}
6654
074f2529 6655static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
fcf51541 6656{
d5374ef1
SG
6657 if (rt2800_is_305x_soc(rt2x00dev)) {
6658 rt2800_init_rfcsr_305x_soc(rt2x00dev);
074f2529 6659 return;
d5374ef1
SG
6660 }
6661
6662 switch (rt2x00dev->chip.rt) {
6663 case RT3070:
6664 case RT3071:
6665 case RT3090:
6666 rt2800_init_rfcsr_30xx(rt2x00dev);
6667 break;
6668 case RT3290:
6669 rt2800_init_rfcsr_3290(rt2x00dev);
6670 break;
6671 case RT3352:
6672 rt2800_init_rfcsr_3352(rt2x00dev);
6673 break;
6674 case RT3390:
6675 rt2800_init_rfcsr_3390(rt2x00dev);
6676 break;
6677 case RT3572:
6678 rt2800_init_rfcsr_3572(rt2x00dev);
6679 break;
ab7078ac
GJ
6680 case RT3593:
6681 rt2800_init_rfcsr_3593(rt2x00dev);
6682 break;
d5374ef1
SG
6683 case RT5390:
6684 rt2800_init_rfcsr_5390(rt2x00dev);
6685 break;
6686 case RT5392:
6687 rt2800_init_rfcsr_5392(rt2x00dev);
6688 break;
0c9e5fb9
SG
6689 case RT5592:
6690 rt2800_init_rfcsr_5592(rt2x00dev);
074f2529 6691 break;
8cdd15e0 6692 }
fcf51541 6693}
b9a07ae9
ID
6694
6695int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
6696{
6697 u32 reg;
6698 u16 word;
6699
6700 /*
61edc7fa 6701 * Initialize MAC registers.
b9a07ae9
ID
6702 */
6703 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
c630ccf1 6704 rt2800_init_registers(rt2x00dev)))
b9a07ae9
ID
6705 return -EIO;
6706
61edc7fa
SG
6707 /*
6708 * Wait BBP/RF to wake up.
6709 */
f4e1a4d3
SG
6710 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
6711 return -EIO;
6712
b9a07ae9 6713 /*
61edc7fa 6714 * Send signal during boot time to initialize firmware.
b9a07ae9 6715 */
c630ccf1
SG
6716 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6717 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
f4e1a4d3 6718 if (rt2x00_is_usb(rt2x00dev))
c630ccf1 6719 rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
f4e1a4d3 6720 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
c630ccf1
SG
6721 msleep(1);
6722
61edc7fa
SG
6723 /*
6724 * Make sure BBP is up and running.
6725 */
f4e1a4d3 6726 if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
c630ccf1 6727 return -EIO;
b9a07ae9 6728
61edc7fa
SG
6729 /*
6730 * Initialize BBP/RF registers.
6731 */
a1ef5039 6732 rt2800_init_bbp(rt2x00dev);
074f2529
SG
6733 rt2800_init_rfcsr(rt2x00dev);
6734
b9a07ae9
ID
6735 if (rt2x00_is_usb(rt2x00dev) &&
6736 (rt2x00_rt(rt2x00dev, RT3070) ||
6737 rt2x00_rt(rt2x00dev, RT3071) ||
6738 rt2x00_rt(rt2x00dev, RT3572))) {
6739 udelay(200);
6740 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
6741 udelay(10);
6742 }
6743
6744 /*
6745 * Enable RX.
6746 */
6747 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6748 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6749 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6750 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6751
6752 udelay(50);
6753
6754 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
6755 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
6756 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
b9a07ae9
ID
6757 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
6758 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6759
6760 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6761 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
6762 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
6763 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
6764
6765 /*
6766 * Initialize LED control
6767 */
3e38d3da 6768 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
38c8a566 6769 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
b9a07ae9
ID
6770 word & 0xff, (word >> 8) & 0xff);
6771
3e38d3da 6772 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
38c8a566 6773 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
b9a07ae9
ID
6774 word & 0xff, (word >> 8) & 0xff);
6775
3e38d3da 6776 rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
38c8a566 6777 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
b9a07ae9
ID
6778 word & 0xff, (word >> 8) & 0xff);
6779
6780 return 0;
6781}
6782EXPORT_SYMBOL_GPL(rt2800_enable_radio);
6783
6784void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
6785{
6786 u32 reg;
6787
f7b395e9 6788 rt2800_disable_wpdma(rt2x00dev);
b9a07ae9
ID
6789
6790 /* Wait for DMA, ignore error */
6791 rt2800_wait_wpdma_ready(rt2x00dev);
6792
6793 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
6794 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
6795 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
6796 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
b9a07ae9
ID
6797}
6798EXPORT_SYMBOL_GPL(rt2800_disable_radio);
2ce33995 6799
30e84034
BZ
6800int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
6801{
6802 u32 reg;
a89534ed 6803 u16 efuse_ctrl_reg;
30e84034 6804
a89534ed
WH
6805 if (rt2x00_rt(rt2x00dev, RT3290))
6806 efuse_ctrl_reg = EFUSE_CTRL_3290;
6807 else
6808 efuse_ctrl_reg = EFUSE_CTRL;
30e84034 6809
a89534ed 6810 rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
30e84034
BZ
6811 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
6812}
6813EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
6814
6815static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
6816{
6817 u32 reg;
a89534ed
WH
6818 u16 efuse_ctrl_reg;
6819 u16 efuse_data0_reg;
6820 u16 efuse_data1_reg;
6821 u16 efuse_data2_reg;
6822 u16 efuse_data3_reg;
6823
6824 if (rt2x00_rt(rt2x00dev, RT3290)) {
6825 efuse_ctrl_reg = EFUSE_CTRL_3290;
6826 efuse_data0_reg = EFUSE_DATA0_3290;
6827 efuse_data1_reg = EFUSE_DATA1_3290;
6828 efuse_data2_reg = EFUSE_DATA2_3290;
6829 efuse_data3_reg = EFUSE_DATA3_3290;
6830 } else {
6831 efuse_ctrl_reg = EFUSE_CTRL;
6832 efuse_data0_reg = EFUSE_DATA0;
6833 efuse_data1_reg = EFUSE_DATA1;
6834 efuse_data2_reg = EFUSE_DATA2;
6835 efuse_data3_reg = EFUSE_DATA3;
6836 }
31a4cf1f
GW
6837 mutex_lock(&rt2x00dev->csr_mutex);
6838
a89534ed 6839 rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
30e84034
BZ
6840 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
6841 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
6842 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
a89534ed 6843 rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
30e84034
BZ
6844
6845 /* Wait until the EEPROM has been loaded */
a89534ed 6846 rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
30e84034 6847 /* Apparently the data is read from end to start */
a89534ed 6848 rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
daabead1 6849 /* The returned value is in CPU order, but eeprom is le */
68fa64ef 6850 *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
a89534ed 6851 rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
daabead1 6852 *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
a89534ed 6853 rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
daabead1 6854 *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
a89534ed 6855 rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
daabead1 6856 *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
31a4cf1f
GW
6857
6858 mutex_unlock(&rt2x00dev->csr_mutex);
30e84034
BZ
6859}
6860
a02308e9 6861int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
30e84034
BZ
6862{
6863 unsigned int i;
6864
6865 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
6866 rt2800_efuse_read(rt2x00dev, i);
a02308e9
GJ
6867
6868 return 0;
30e84034
BZ
6869}
6870EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
6871
a3f1625d
GJ
6872static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
6873{
6874 u16 word;
6875
6316c786
GJ
6876 if (rt2x00_rt(rt2x00dev, RT3593))
6877 return 0;
6878
a3f1625d
GJ
6879 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
6880 if ((word & 0x00ff) != 0x00ff)
6881 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
6882
6883 return 0;
6884}
6885
6886static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
6887{
6888 u16 word;
6889
6316c786
GJ
6890 if (rt2x00_rt(rt2x00dev, RT3593))
6891 return 0;
6892
a3f1625d
GJ
6893 rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
6894 if ((word & 0x00ff) != 0x00ff)
6895 return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
6896
6897 return 0;
6898}
6899
ad417a53 6900static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
38bd7b8a 6901{
77c06c2c 6902 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
38bd7b8a
BZ
6903 u16 word;
6904 u8 *mac;
6905 u8 default_lna_gain;
a02308e9 6906 int retval;
38bd7b8a 6907
ad417a53
GW
6908 /*
6909 * Read the EEPROM.
6910 */
a02308e9
GJ
6911 retval = rt2800_read_eeprom(rt2x00dev);
6912 if (retval)
6913 return retval;
ad417a53 6914
38bd7b8a
BZ
6915 /*
6916 * Start validation of the data that has been read.
6917 */
3e38d3da 6918 mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
9766cb70 6919 rt2x00lib_set_mac_address(rt2x00dev, mac);
38bd7b8a 6920
3e38d3da 6921 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
38bd7b8a 6922 if (word == 0xffff) {
38c8a566
RJH
6923 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
6924 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
6925 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
3e38d3da 6926 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
ec9c4989 6927 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
49e721ec 6928 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
e148b4c8 6929 rt2x00_rt(rt2x00dev, RT2872)) {
38bd7b8a
BZ
6930 /*
6931 * There is a max of 2 RX streams for RT28x0 series
6932 */
38c8a566
RJH
6933 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
6934 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
3e38d3da 6935 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
38bd7b8a
BZ
6936 }
6937
3e38d3da 6938 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
38bd7b8a 6939 if (word == 0xffff) {
38c8a566
RJH
6940 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
6941 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
6942 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
6943 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
6944 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
6945 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
6946 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
6947 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
6948 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
6949 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
6950 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
6951 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
6952 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
6953 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
6954 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
3e38d3da 6955 rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
ec9c4989 6956 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
38bd7b8a
BZ
6957 }
6958
3e38d3da 6959 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
38bd7b8a
BZ
6960 if ((word & 0x00ff) == 0x00ff) {
6961 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
3e38d3da 6962 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
ec9c4989 6963 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
ec2d1791
GW
6964 }
6965 if ((word & 0xff00) == 0xff00) {
38bd7b8a
BZ
6966 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
6967 LED_MODE_TXRX_ACTIVITY);
6968 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
3e38d3da
GJ
6969 rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
6970 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
6971 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
6972 rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
ec9c4989 6973 rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
38bd7b8a
BZ
6974 }
6975
6976 /*
6977 * During the LNA validation we are going to use
6978 * lna0 as correct value. Note that EEPROM_LNA
6979 * is never validated.
6980 */
3e38d3da 6981 rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
38bd7b8a
BZ
6982 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
6983
3e38d3da 6984 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
38bd7b8a
BZ
6985 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
6986 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
6987 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
6988 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
3e38d3da 6989 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
38bd7b8a 6990
a3f1625d 6991 drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
77c06c2c 6992
3e38d3da 6993 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
38bd7b8a
BZ
6994 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
6995 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
f36bb0ca
GJ
6996 if (!rt2x00_rt(rt2x00dev, RT3593)) {
6997 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
6998 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
6999 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
7000 default_lna_gain);
7001 }
3e38d3da 7002 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
38bd7b8a 7003
a3f1625d 7004 drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
77c06c2c 7005
3e38d3da 7006 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
38bd7b8a
BZ
7007 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
7008 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
7009 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
7010 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
3e38d3da 7011 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
38bd7b8a 7012
3e38d3da 7013 rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
38bd7b8a
BZ
7014 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
7015 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
f36bb0ca
GJ
7016 if (!rt2x00_rt(rt2x00dev, RT3593)) {
7017 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
7018 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
7019 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
7020 default_lna_gain);
7021 }
3e38d3da 7022 rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
38bd7b8a 7023
f36bb0ca
GJ
7024 if (rt2x00_rt(rt2x00dev, RT3593)) {
7025 rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
7026 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
7027 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
7028 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7029 default_lna_gain);
7030 if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
7031 rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
7032 rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
7033 default_lna_gain);
7034 rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
7035 }
7036
38bd7b8a
BZ
7037 return 0;
7038}
38bd7b8a 7039
ad417a53 7040static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
38bd7b8a 7041{
38bd7b8a
BZ
7042 u16 value;
7043 u16 eeprom;
86868b26 7044 u16 rf;
38bd7b8a 7045
86868b26
GJ
7046 /*
7047 * Read EEPROM word for configuration.
7048 */
3e38d3da 7049 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
86868b26
GJ
7050
7051 /*
7052 * Identify RF chipset by EEPROM value
7053 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
7054 * RT53xx: defined in "EEPROM_CHIP_ID" field
7055 */
7056 if (rt2x00_rt(rt2x00dev, RT3290) ||
7057 rt2x00_rt(rt2x00dev, RT5390) ||
7058 rt2x00_rt(rt2x00dev, RT5392))
3e38d3da 7059 rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
86868b26
GJ
7060 else
7061 rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
7062
7063 switch (rf) {
d331eb51
LF
7064 case RF2820:
7065 case RF2850:
7066 case RF2720:
7067 case RF2750:
7068 case RF3020:
7069 case RF2020:
7070 case RF3021:
7071 case RF3022:
7072 case RF3052:
0f5af26a 7073 case RF3053:
3b9b74ba 7074 case RF3070:
a89534ed 7075 case RF3290:
d331eb51 7076 case RF3320:
03839951 7077 case RF3322:
ccf91bd6 7078 case RF5360:
ac0372ab 7079 case RF5362:
d331eb51 7080 case RF5370:
2ed71884 7081 case RF5372:
d331eb51 7082 case RF5390:
cff3d1f0 7083 case RF5392:
b8863f8b 7084 case RF5592:
d331eb51
LF
7085 break;
7086 default:
ec9c4989
JP
7087 rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
7088 rf);
38bd7b8a
BZ
7089 return -ENODEV;
7090 }
7091
86868b26
GJ
7092 rt2x00_set_rf(rt2x00dev, rf);
7093
38bd7b8a
BZ
7094 /*
7095 * Identify default antenna configuration.
7096 */
d96aa640 7097 rt2x00dev->default_ant.tx_chain_num =
38c8a566 7098 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
d96aa640 7099 rt2x00dev->default_ant.rx_chain_num =
38c8a566 7100 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
38bd7b8a 7101
3e38d3da 7102 rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
d96aa640
RJH
7103
7104 if (rt2x00_rt(rt2x00dev, RT3070) ||
7105 rt2x00_rt(rt2x00dev, RT3090) ||
03839951 7106 rt2x00_rt(rt2x00dev, RT3352) ||
d96aa640
RJH
7107 rt2x00_rt(rt2x00dev, RT3390)) {
7108 value = rt2x00_get_field16(eeprom,
7109 EEPROM_NIC_CONF1_ANT_DIVERSITY);
7110 switch (value) {
7111 case 0:
7112 case 1:
7113 case 2:
7114 rt2x00dev->default_ant.tx = ANTENNA_A;
7115 rt2x00dev->default_ant.rx = ANTENNA_A;
7116 break;
7117 case 3:
7118 rt2x00dev->default_ant.tx = ANTENNA_A;
7119 rt2x00dev->default_ant.rx = ANTENNA_B;
7120 break;
7121 }
7122 } else {
7123 rt2x00dev->default_ant.tx = ANTENNA_A;
7124 rt2x00dev->default_ant.rx = ANTENNA_A;
7125 }
7126
0586a11b
AA
7127 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
7128 rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
7129 rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
7130 }
7131
38bd7b8a 7132 /*
9328fdac 7133 * Determine external LNA informations.
38bd7b8a 7134 */
38c8a566 7135 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
7dab73b3 7136 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
38c8a566 7137 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
7dab73b3 7138 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
38bd7b8a
BZ
7139
7140 /*
7141 * Detect if this device has an hardware controlled radio.
7142 */
38c8a566 7143 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
7dab73b3 7144 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
38bd7b8a 7145
fdbc7b0a
GW
7146 /*
7147 * Detect if this device has Bluetooth co-existence.
7148 */
7149 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
7150 __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
7151
9328fdac
GW
7152 /*
7153 * Read frequency offset and RF programming sequence.
7154 */
3e38d3da 7155 rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
9328fdac
GW
7156 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
7157
38bd7b8a
BZ
7158 /*
7159 * Store led settings, for correct led behaviour.
7160 */
7161#ifdef CONFIG_RT2X00_LIB_LEDS
7162 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
7163 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
7164 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
7165
9328fdac 7166 rt2x00dev->led_mcu_reg = eeprom;
38bd7b8a
BZ
7167#endif /* CONFIG_RT2X00_LIB_LEDS */
7168
e90c54b2
RJH
7169 /*
7170 * Check if support EIRP tx power limit feature.
7171 */
3e38d3da 7172 rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
e90c54b2
RJH
7173
7174 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
7175 EIRP_MAX_TX_POWER_LIMIT)
7dab73b3 7176 __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
e90c54b2 7177
38bd7b8a
BZ
7178 return 0;
7179}
38bd7b8a 7180
4da2933f 7181/*
55f9321a 7182 * RF value list for rt28xx
4da2933f
BZ
7183 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
7184 */
7185static const struct rf_channel rf_vals[] = {
7186 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
7187 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
7188 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
7189 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
7190 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
7191 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
7192 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
7193 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
7194 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
7195 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
7196 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
7197 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
7198 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
7199 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
7200
7201 /* 802.11 UNI / HyperLan 2 */
7202 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
7203 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
7204 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
7205 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
7206 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
7207 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
7208 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
7209 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
7210 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
7211 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
7212 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
7213 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
7214
7215 /* 802.11 HyperLan 2 */
7216 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
7217 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
7218 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
7219 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
7220 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
7221 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
7222 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
7223 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
7224 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
7225 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
7226 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
7227 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
7228 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
7229 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
7230 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
7231 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
7232
7233 /* 802.11 UNII */
7234 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
7235 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
7236 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
7237 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
7238 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
7239 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
7240 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
7241 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
7242 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
7243 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
7244 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
7245
7246 /* 802.11 Japan */
7247 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
7248 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
7249 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
7250 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
7251 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
7252 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
7253 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
7254};
7255
7256/*
55f9321a 7257 * RF value list for rt3xxx
b6b561c3 7258 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
4da2933f 7259 */
55f9321a 7260static const struct rf_channel rf_vals_3x[] = {
4da2933f
BZ
7261 {1, 241, 2, 2 },
7262 {2, 241, 2, 7 },
7263 {3, 242, 2, 2 },
7264 {4, 242, 2, 7 },
7265 {5, 243, 2, 2 },
7266 {6, 243, 2, 7 },
7267 {7, 244, 2, 2 },
7268 {8, 244, 2, 7 },
7269 {9, 245, 2, 2 },
7270 {10, 245, 2, 7 },
7271 {11, 246, 2, 2 },
7272 {12, 246, 2, 7 },
7273 {13, 247, 2, 2 },
7274 {14, 248, 2, 4 },
55f9321a
ID
7275
7276 /* 802.11 UNI / HyperLan 2 */
7277 {36, 0x56, 0, 4},
7278 {38, 0x56, 0, 6},
7279 {40, 0x56, 0, 8},
7280 {44, 0x57, 0, 0},
7281 {46, 0x57, 0, 2},
7282 {48, 0x57, 0, 4},
7283 {52, 0x57, 0, 8},
7284 {54, 0x57, 0, 10},
7285 {56, 0x58, 0, 0},
7286 {60, 0x58, 0, 4},
7287 {62, 0x58, 0, 6},
7288 {64, 0x58, 0, 8},
7289
7290 /* 802.11 HyperLan 2 */
7291 {100, 0x5b, 0, 8},
7292 {102, 0x5b, 0, 10},
7293 {104, 0x5c, 0, 0},
7294 {108, 0x5c, 0, 4},
7295 {110, 0x5c, 0, 6},
7296 {112, 0x5c, 0, 8},
7297 {116, 0x5d, 0, 0},
7298 {118, 0x5d, 0, 2},
7299 {120, 0x5d, 0, 4},
7300 {124, 0x5d, 0, 8},
7301 {126, 0x5d, 0, 10},
7302 {128, 0x5e, 0, 0},
7303 {132, 0x5e, 0, 4},
7304 {134, 0x5e, 0, 6},
7305 {136, 0x5e, 0, 8},
7306 {140, 0x5f, 0, 0},
7307
7308 /* 802.11 UNII */
7309 {149, 0x5f, 0, 9},
7310 {151, 0x5f, 0, 11},
7311 {153, 0x60, 0, 1},
7312 {157, 0x60, 0, 5},
7313 {159, 0x60, 0, 7},
7314 {161, 0x60, 0, 9},
7315 {165, 0x61, 0, 1},
7316 {167, 0x61, 0, 3},
7317 {169, 0x61, 0, 5},
7318 {171, 0x61, 0, 7},
7319 {173, 0x61, 0, 9},
4da2933f
BZ
7320};
7321
7848b231
SG
7322static const struct rf_channel rf_vals_5592_xtal20[] = {
7323 /* Channel, N, K, mod, R */
7324 {1, 482, 4, 10, 3},
7325 {2, 483, 4, 10, 3},
7326 {3, 484, 4, 10, 3},
7327 {4, 485, 4, 10, 3},
7328 {5, 486, 4, 10, 3},
7329 {6, 487, 4, 10, 3},
7330 {7, 488, 4, 10, 3},
7331 {8, 489, 4, 10, 3},
7332 {9, 490, 4, 10, 3},
7333 {10, 491, 4, 10, 3},
7334 {11, 492, 4, 10, 3},
7335 {12, 493, 4, 10, 3},
7336 {13, 494, 4, 10, 3},
7337 {14, 496, 8, 10, 3},
7338 {36, 172, 8, 12, 1},
7339 {38, 173, 0, 12, 1},
7340 {40, 173, 4, 12, 1},
7341 {42, 173, 8, 12, 1},
7342 {44, 174, 0, 12, 1},
7343 {46, 174, 4, 12, 1},
7344 {48, 174, 8, 12, 1},
7345 {50, 175, 0, 12, 1},
7346 {52, 175, 4, 12, 1},
7347 {54, 175, 8, 12, 1},
7348 {56, 176, 0, 12, 1},
7349 {58, 176, 4, 12, 1},
7350 {60, 176, 8, 12, 1},
7351 {62, 177, 0, 12, 1},
7352 {64, 177, 4, 12, 1},
7353 {100, 183, 4, 12, 1},
7354 {102, 183, 8, 12, 1},
7355 {104, 184, 0, 12, 1},
7356 {106, 184, 4, 12, 1},
7357 {108, 184, 8, 12, 1},
7358 {110, 185, 0, 12, 1},
7359 {112, 185, 4, 12, 1},
7360 {114, 185, 8, 12, 1},
7361 {116, 186, 0, 12, 1},
7362 {118, 186, 4, 12, 1},
7363 {120, 186, 8, 12, 1},
7364 {122, 187, 0, 12, 1},
7365 {124, 187, 4, 12, 1},
7366 {126, 187, 8, 12, 1},
7367 {128, 188, 0, 12, 1},
7368 {130, 188, 4, 12, 1},
7369 {132, 188, 8, 12, 1},
7370 {134, 189, 0, 12, 1},
7371 {136, 189, 4, 12, 1},
7372 {138, 189, 8, 12, 1},
7373 {140, 190, 0, 12, 1},
7374 {149, 191, 6, 12, 1},
7375 {151, 191, 10, 12, 1},
7376 {153, 192, 2, 12, 1},
7377 {155, 192, 6, 12, 1},
7378 {157, 192, 10, 12, 1},
7379 {159, 193, 2, 12, 1},
7380 {161, 193, 6, 12, 1},
7381 {165, 194, 2, 12, 1},
7382 {184, 164, 0, 12, 1},
7383 {188, 164, 4, 12, 1},
7384 {192, 165, 8, 12, 1},
7385 {196, 166, 0, 12, 1},
7386};
7387
7388static const struct rf_channel rf_vals_5592_xtal40[] = {
7389 /* Channel, N, K, mod, R */
7390 {1, 241, 2, 10, 3},
7391 {2, 241, 7, 10, 3},
7392 {3, 242, 2, 10, 3},
7393 {4, 242, 7, 10, 3},
7394 {5, 243, 2, 10, 3},
7395 {6, 243, 7, 10, 3},
7396 {7, 244, 2, 10, 3},
7397 {8, 244, 7, 10, 3},
7398 {9, 245, 2, 10, 3},
7399 {10, 245, 7, 10, 3},
7400 {11, 246, 2, 10, 3},
7401 {12, 246, 7, 10, 3},
7402 {13, 247, 2, 10, 3},
7403 {14, 248, 4, 10, 3},
7404 {36, 86, 4, 12, 1},
7405 {38, 86, 6, 12, 1},
7406 {40, 86, 8, 12, 1},
7407 {42, 86, 10, 12, 1},
7408 {44, 87, 0, 12, 1},
7409 {46, 87, 2, 12, 1},
7410 {48, 87, 4, 12, 1},
7411 {50, 87, 6, 12, 1},
7412 {52, 87, 8, 12, 1},
7413 {54, 87, 10, 12, 1},
7414 {56, 88, 0, 12, 1},
7415 {58, 88, 2, 12, 1},
7416 {60, 88, 4, 12, 1},
7417 {62, 88, 6, 12, 1},
7418 {64, 88, 8, 12, 1},
7419 {100, 91, 8, 12, 1},
7420 {102, 91, 10, 12, 1},
7421 {104, 92, 0, 12, 1},
7422 {106, 92, 2, 12, 1},
7423 {108, 92, 4, 12, 1},
7424 {110, 92, 6, 12, 1},
7425 {112, 92, 8, 12, 1},
7426 {114, 92, 10, 12, 1},
7427 {116, 93, 0, 12, 1},
7428 {118, 93, 2, 12, 1},
7429 {120, 93, 4, 12, 1},
7430 {122, 93, 6, 12, 1},
7431 {124, 93, 8, 12, 1},
7432 {126, 93, 10, 12, 1},
7433 {128, 94, 0, 12, 1},
7434 {130, 94, 2, 12, 1},
7435 {132, 94, 4, 12, 1},
7436 {134, 94, 6, 12, 1},
7437 {136, 94, 8, 12, 1},
7438 {138, 94, 10, 12, 1},
7439 {140, 95, 0, 12, 1},
7440 {149, 95, 9, 12, 1},
7441 {151, 95, 11, 12, 1},
7442 {153, 96, 1, 12, 1},
7443 {155, 96, 3, 12, 1},
7444 {157, 96, 5, 12, 1},
7445 {159, 96, 7, 12, 1},
7446 {161, 96, 9, 12, 1},
7447 {165, 97, 1, 12, 1},
7448 {184, 82, 0, 12, 1},
7449 {188, 82, 4, 12, 1},
7450 {192, 82, 8, 12, 1},
7451 {196, 83, 0, 12, 1},
7452};
7453
ad417a53 7454static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
4da2933f 7455{
4da2933f
BZ
7456 struct hw_mode_spec *spec = &rt2x00dev->spec;
7457 struct channel_info *info;
8d1331b3
ID
7458 char *default_power1;
7459 char *default_power2;
c0a14369 7460 char *default_power3;
cea5b03d 7461 unsigned int i, tx_chains, rx_chains;
7848b231 7462 u32 reg;
4da2933f 7463
93b6bd26 7464 /*
58e33a21 7465 * Disable powersaving as default.
93b6bd26 7466 */
58e33a21 7467 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
93b6bd26 7468
4da2933f
BZ
7469 /*
7470 * Initialize all hw fields.
7471 */
30686bf7
JB
7472 ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_HT_CCK_RATES);
7473 ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
7474 ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
7475 ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
7476 ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
7477 ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
9d4f09b8 7478
5a5b6ed6
HS
7479 /*
7480 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
7481 * unless we are capable of sending the buffered frames out after the
7482 * DTIM transmission using rt2x00lib_beacondone. This will send out
7483 * multicast and broadcast traffic immediately instead of buffering it
7484 * infinitly and thus dropping it after some time.
7485 */
7486 if (!rt2x00_is_usb(rt2x00dev))
30686bf7 7487 ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
4da2933f 7488
2557654d
CYY
7489 /* Set MFP if HW crypto is disabled. */
7490 if (rt2800_hwcrypt_disabled(rt2x00dev))
7491 ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
7492
4da2933f
BZ
7493 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
7494 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
3e38d3da 7495 rt2800_eeprom_addr(rt2x00dev,
4da2933f
BZ
7496 EEPROM_MAC_ADDR_0));
7497
3f2bee24
HS
7498 /*
7499 * As rt2800 has a global fallback table we cannot specify
7500 * more then one tx rate per frame but since the hw will
7501 * try several rates (based on the fallback table) we should
ba3b9e5e 7502 * initialize max_report_rates to the maximum number of rates
3f2bee24
HS
7503 * we are going to try. Otherwise mac80211 will truncate our
7504 * reported tx rates and the rc algortihm will end up with
7505 * incorrect data.
7506 */
ba3b9e5e
HS
7507 rt2x00dev->hw->max_rates = 1;
7508 rt2x00dev->hw->max_report_rates = 7;
3f2bee24
HS
7509 rt2x00dev->hw->max_rate_tries = 1;
7510
4da2933f
BZ
7511 /*
7512 * Initialize hw_mode information.
7513 */
4da2933f
BZ
7514 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
7515
4a32c36d
GJ
7516 switch (rt2x00dev->chip.rf) {
7517 case RF2720:
7518 case RF2820:
4da2933f
BZ
7519 spec->num_channels = 14;
7520 spec->channels = rf_vals;
4a32c36d
GJ
7521 break;
7522
7523 case RF2750:
7524 case RF2850:
4da2933f
BZ
7525 spec->num_channels = ARRAY_SIZE(rf_vals);
7526 spec->channels = rf_vals;
4a32c36d
GJ
7527 break;
7528
7529 case RF2020:
7530 case RF3020:
7531 case RF3021:
7532 case RF3022:
7533 case RF3070:
7534 case RF3290:
7535 case RF3320:
7536 case RF3322:
7537 case RF5360:
ac0372ab 7538 case RF5362:
4a32c36d
GJ
7539 case RF5370:
7540 case RF5372:
7541 case RF5390:
7542 case RF5392:
55f9321a
ID
7543 spec->num_channels = 14;
7544 spec->channels = rf_vals_3x;
4a32c36d
GJ
7545 break;
7546
7547 case RF3052:
7548 case RF3053:
55f9321a
ID
7549 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
7550 spec->channels = rf_vals_3x;
4a32c36d 7551 break;
7848b231 7552
4a32c36d 7553 case RF5592:
7848b231
SG
7554 rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
7555 if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
7556 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
7557 spec->channels = rf_vals_5592_xtal40;
7558 } else {
7559 spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
7560 spec->channels = rf_vals_5592_xtal20;
7561 }
4a32c36d 7562 break;
4da2933f
BZ
7563 }
7564
53216d6a
SG
7565 if (WARN_ON_ONCE(!spec->channels))
7566 return -ENODEV;
7567
53c5a099
GJ
7568 spec->supported_bands = SUPPORT_BAND_2GHZ;
7569 if (spec->num_channels > 14)
7570 spec->supported_bands |= SUPPORT_BAND_5GHZ;
7571
4da2933f
BZ
7572 /*
7573 * Initialize HT information.
7574 */
5122d898 7575 if (!rt2x00_rf(rt2x00dev, RF2020))
38a522e6
GW
7576 spec->ht.ht_supported = true;
7577 else
7578 spec->ht.ht_supported = false;
7579
4da2933f 7580 spec->ht.cap =
06443e46 7581 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
4da2933f
BZ
7582 IEEE80211_HT_CAP_GRN_FLD |
7583 IEEE80211_HT_CAP_SGI_20 |
aa674631 7584 IEEE80211_HT_CAP_SGI_40;
22cabaa6 7585
cea5b03d
SG
7586 tx_chains = rt2x00dev->default_ant.tx_chain_num;
7587 rx_chains = rt2x00dev->default_ant.rx_chain_num;
7588
7589 if (tx_chains >= 2)
22cabaa6
HS
7590 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
7591
cea5b03d 7592 spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
aa674631 7593
4da2933f
BZ
7594 spec->ht.ampdu_factor = 3;
7595 spec->ht.ampdu_density = 4;
cea5b03d
SG
7596 spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
7597 if (tx_chains != rx_chains) {
7598 spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
7599 spec->ht.mcs.tx_params |=
7600 (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
7601 }
4da2933f 7602
cea5b03d 7603 switch (rx_chains) {
4da2933f
BZ
7604 case 3:
7605 spec->ht.mcs.rx_mask[2] = 0xff;
7606 case 2:
7607 spec->ht.mcs.rx_mask[1] = 0xff;
7608 case 1:
7609 spec->ht.mcs.rx_mask[0] = 0xff;
7610 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
7611 break;
7612 }
7613
7614 /*
7615 * Create channel information array
7616 */
baeb2ffa 7617 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
4da2933f
BZ
7618 if (!info)
7619 return -ENOMEM;
7620
7621 spec->channels_info = info;
7622
3e38d3da
GJ
7623 default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
7624 default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
4da2933f 7625
c0a14369
GJ
7626 if (rt2x00dev->default_ant.tx_chain_num > 2)
7627 default_power3 = rt2800_eeprom_addr(rt2x00dev,
7628 EEPROM_EXT_TXPOWER_BG3);
7629 else
7630 default_power3 = NULL;
7631
4da2933f 7632 for (i = 0; i < 14; i++) {
e90c54b2
RJH
7633 info[i].default_power1 = default_power1[i];
7634 info[i].default_power2 = default_power2[i];
c0a14369
GJ
7635 if (default_power3)
7636 info[i].default_power3 = default_power3[i];
4da2933f
BZ
7637 }
7638
7639 if (spec->num_channels > 14) {
3e38d3da
GJ
7640 default_power1 = rt2800_eeprom_addr(rt2x00dev,
7641 EEPROM_TXPOWER_A1);
7642 default_power2 = rt2800_eeprom_addr(rt2x00dev,
7643 EEPROM_TXPOWER_A2);
4da2933f 7644
c0a14369
GJ
7645 if (rt2x00dev->default_ant.tx_chain_num > 2)
7646 default_power3 =
7647 rt2800_eeprom_addr(rt2x00dev,
7648 EEPROM_EXT_TXPOWER_A3);
7649 else
7650 default_power3 = NULL;
7651
4da2933f 7652 for (i = 14; i < spec->num_channels; i++) {
0a6f3a8e
GJ
7653 info[i].default_power1 = default_power1[i - 14];
7654 info[i].default_power2 = default_power2[i - 14];
c0a14369
GJ
7655 if (default_power3)
7656 info[i].default_power3 = default_power3[i - 14];
4da2933f
BZ
7657 }
7658 }
7659
2e9c43dd
JL
7660 switch (rt2x00dev->chip.rf) {
7661 case RF2020:
7662 case RF3020:
7663 case RF3021:
7664 case RF3022:
7665 case RF3320:
7666 case RF3052:
1095df07 7667 case RF3053:
3b9b74ba 7668 case RF3070:
a89534ed 7669 case RF3290:
ccf91bd6 7670 case RF5360:
ac0372ab 7671 case RF5362:
2e9c43dd
JL
7672 case RF5370:
7673 case RF5372:
7674 case RF5390:
cff3d1f0 7675 case RF5392:
2e9c43dd
JL
7676 __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
7677 break;
7678 }
7679
4da2933f
BZ
7680 return 0;
7681}
ad417a53 7682
cbafb601
GJ
7683static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
7684{
7685 u32 reg;
7686 u32 rt;
7687 u32 rev;
7688
7689 if (rt2x00_rt(rt2x00dev, RT3290))
7690 rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
7691 else
7692 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
7693
7694 rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
7695 rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
7696
7697 switch (rt) {
7698 case RT2860:
7699 case RT2872:
7700 case RT2883:
7701 case RT3070:
7702 case RT3071:
7703 case RT3090:
7704 case RT3290:
7705 case RT3352:
7706 case RT3390:
7707 case RT3572:
2dc2bd2f 7708 case RT3593:
cbafb601
GJ
7709 case RT5390:
7710 case RT5392:
7711 case RT5592:
7712 break;
7713 default:
ec9c4989
JP
7714 rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
7715 rt, rev);
cbafb601
GJ
7716 return -ENODEV;
7717 }
7718
7719 rt2x00_set_rt(rt2x00dev, rt, rev);
7720
7721 return 0;
7722}
7723
ad417a53
GW
7724int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
7725{
7726 int retval;
7727 u32 reg;
7728
cbafb601
GJ
7729 retval = rt2800_probe_rt(rt2x00dev);
7730 if (retval)
7731 return retval;
7732
ad417a53
GW
7733 /*
7734 * Allocate eeprom data.
7735 */
7736 retval = rt2800_validate_eeprom(rt2x00dev);
7737 if (retval)
7738 return retval;
7739
7740 retval = rt2800_init_eeprom(rt2x00dev);
7741 if (retval)
7742 return retval;
7743
7744 /*
7745 * Enable rfkill polling by setting GPIO direction of the
7746 * rfkill switch GPIO pin correctly.
7747 */
7748 rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
7749 rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
7750 rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
7751
7752 /*
7753 * Initialize hw specifications.
7754 */
7755 retval = rt2800_probe_hw_mode(rt2x00dev);
7756 if (retval)
7757 return retval;
7758
7759 /*
7760 * Set device capabilities.
7761 */
7762 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
7763 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
7764 if (!rt2x00_is_usb(rt2x00dev))
7765 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
7766
7767 /*
7768 * Set device requirements.
7769 */
7770 if (!rt2x00_is_soc(rt2x00dev))
7771 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
7772 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
7773 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
7774 if (!rt2800_hwcrypt_disabled(rt2x00dev))
7775 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
7776 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
7777 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
7778 if (rt2x00_is_usb(rt2x00dev))
7779 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
7780 else {
7781 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
7782 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
7783 }
7784
7785 /*
7786 * Set the rssi offset.
7787 */
7788 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
7789
7790 return 0;
7791}
7792EXPORT_SYMBOL_GPL(rt2800_probe_hw);
4da2933f 7793
2ce33995
BZ
7794/*
7795 * IEEE80211 stack callback functions.
7796 */
9352c19f
JB
7797void rt2800_get_key_seq(struct ieee80211_hw *hw,
7798 struct ieee80211_key_conf *key,
7799 struct ieee80211_key_seq *seq)
2ce33995
BZ
7800{
7801 struct rt2x00_dev *rt2x00dev = hw->priv;
7802 struct mac_iveiv_entry iveiv_entry;
7803 u32 offset;
7804
9352c19f
JB
7805 if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
7806 return;
7807
7808 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
2ce33995
BZ
7809 rt2800_register_multiread(rt2x00dev, offset,
7810 &iveiv_entry, sizeof(iveiv_entry));
7811
9352c19f
JB
7812 memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
7813 memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
2ce33995 7814}
9352c19f 7815EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
2ce33995 7816
e783619e 7817int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2ce33995
BZ
7818{
7819 struct rt2x00_dev *rt2x00dev = hw->priv;
7820 u32 reg;
7821 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
7822
7823 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
7824 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
7825 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
7826
7827 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
7828 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
7829 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
7830
7831 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
7832 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
7833 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
7834
7835 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
7836 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
7837 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
7838
7839 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
7840 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
7841 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
7842
7843 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
7844 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
7845 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
7846
7847 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
7848 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
7849 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
7850
7851 return 0;
7852}
e783619e 7853EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
2ce33995 7854
8a3a3c85
EP
7855int rt2800_conf_tx(struct ieee80211_hw *hw,
7856 struct ieee80211_vif *vif, u16 queue_idx,
e783619e 7857 const struct ieee80211_tx_queue_params *params)
2ce33995
BZ
7858{
7859 struct rt2x00_dev *rt2x00dev = hw->priv;
7860 struct data_queue *queue;
7861 struct rt2x00_field32 field;
7862 int retval;
7863 u32 reg;
7864 u32 offset;
7865
7866 /*
7867 * First pass the configuration through rt2x00lib, that will
7868 * update the queue settings and validate the input. After that
7869 * we are free to update the registers based on the value
7870 * in the queue parameter.
7871 */
8a3a3c85 7872 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
2ce33995
BZ
7873 if (retval)
7874 return retval;
7875
7876 /*
7877 * We only need to perform additional register initialization
7878 * for WMM queues/
7879 */
7880 if (queue_idx >= 4)
7881 return 0;
7882
11f818e0 7883 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
2ce33995
BZ
7884
7885 /* Update WMM TXOP register */
7886 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
7887 field.bit_offset = (queue_idx & 1) * 16;
7888 field.bit_mask = 0xffff << field.bit_offset;
7889
7890 rt2800_register_read(rt2x00dev, offset, &reg);
7891 rt2x00_set_field32(&reg, field, queue->txop);
7892 rt2800_register_write(rt2x00dev, offset, reg);
7893
7894 /* Update WMM registers */
7895 field.bit_offset = queue_idx * 4;
7896 field.bit_mask = 0xf << field.bit_offset;
7897
7898 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
7899 rt2x00_set_field32(&reg, field, queue->aifs);
7900 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
7901
7902 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
7903 rt2x00_set_field32(&reg, field, queue->cw_min);
7904 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
7905
7906 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
7907 rt2x00_set_field32(&reg, field, queue->cw_max);
7908 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
7909
7910 /* Update EDCA registers */
7911 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
7912
7913 rt2800_register_read(rt2x00dev, offset, &reg);
7914 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
7915 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
7916 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
7917 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
7918 rt2800_register_write(rt2x00dev, offset, reg);
7919
7920 return 0;
7921}
e783619e 7922EXPORT_SYMBOL_GPL(rt2800_conf_tx);
2ce33995 7923
37a41b4a 7924u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
2ce33995
BZ
7925{
7926 struct rt2x00_dev *rt2x00dev = hw->priv;
7927 u64 tsf;
7928 u32 reg;
7929
7930 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
7931 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
7932 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
7933 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
7934
7935 return tsf;
7936}
e783619e 7937EXPORT_SYMBOL_GPL(rt2800_get_tsf);
2ce33995 7938
e783619e 7939int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
50ea05ef 7940 struct ieee80211_ampdu_params *params)
1df90809 7941{
50ea05ef
SS
7942 struct ieee80211_sta *sta = params->sta;
7943 enum ieee80211_ampdu_mlme_action action = params->action;
7944 u16 tid = params->tid;
af35323d 7945 struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
1df90809
HS
7946 int ret = 0;
7947
af35323d
HS
7948 /*
7949 * Don't allow aggregation for stations the hardware isn't aware
7950 * of because tx status reports for frames to an unknown station
ed8e0ed5
SG
7951 * always contain wcid=WCID_END+1 and thus we can't distinguish
7952 * between multiple stations which leads to unwanted situations
7953 * when the hw reorders frames due to aggregation.
af35323d 7954 */
ed8e0ed5 7955 if (sta_priv->wcid > WCID_END)
af35323d
HS
7956 return 1;
7957
1df90809
HS
7958 switch (action) {
7959 case IEEE80211_AMPDU_RX_START:
7960 case IEEE80211_AMPDU_RX_STOP:
58ed826e
HS
7961 /*
7962 * The hw itself takes care of setting up BlockAck mechanisms.
7963 * So, we only have to allow mac80211 to nagotiate a BlockAck
7964 * agreement. Once that is done, the hw will BlockAck incoming
7965 * AMPDUs without further setup.
7966 */
1df90809
HS
7967 break;
7968 case IEEE80211_AMPDU_TX_START:
7969 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7970 break;
18b559d5
JB
7971 case IEEE80211_AMPDU_TX_STOP_CONT:
7972 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7973 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
1df90809
HS
7974 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
7975 break;
7976 case IEEE80211_AMPDU_TX_OPERATIONAL:
7977 break;
7978 default:
ec9c4989
JP
7979 rt2x00_warn((struct rt2x00_dev *)hw->priv,
7980 "Unknown AMPDU action\n");
1df90809
HS
7981 }
7982
7983 return ret;
7984}
e783619e 7985EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
a5ea2f02 7986
977206d7
HS
7987int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
7988 struct survey_info *survey)
7989{
7990 struct rt2x00_dev *rt2x00dev = hw->priv;
7991 struct ieee80211_conf *conf = &hw->conf;
7992 u32 idle, busy, busy_ext;
7993
7994 if (idx != 0)
7995 return -ENOENT;
7996
675a0b04 7997 survey->channel = conf->chandef.chan;
977206d7
HS
7998
7999 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
8000 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
8001 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
8002
8003 if (idle || busy) {
4ed20beb
JB
8004 survey->filled = SURVEY_INFO_TIME |
8005 SURVEY_INFO_TIME_BUSY |
8006 SURVEY_INFO_TIME_EXT_BUSY;
977206d7 8007
4ed20beb
JB
8008 survey->time = (idle + busy) / 1000;
8009 survey->time_busy = busy / 1000;
8010 survey->time_ext_busy = busy_ext / 1000;
977206d7
HS
8011 }
8012
9931df26
HS
8013 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
8014 survey->filled |= SURVEY_INFO_IN_USE;
8015
977206d7
HS
8016 return 0;
8017
8018}
8019EXPORT_SYMBOL_GPL(rt2800_get_survey);
8020
a5ea2f02
ID
8021MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
8022MODULE_VERSION(DRV_VERSION);
8023MODULE_DESCRIPTION("Ralink RT2800 library");
8024MODULE_LICENSE("GPL");