]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/nvme/host/nvme.h
nvme-pci: merge init_request methods
[mirror_ubuntu-bionic-kernel.git] / drivers / nvme / host / nvme.h
CommitLineData
f11bb3e2
CH
1/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
18#include <linux/pci.h>
19#include <linux/kref.h>
20#include <linux/blk-mq.h>
b0b4e09c 21#include <linux/lightnvm.h>
a98e58e5 22#include <linux/sed-opal.h>
f11bb3e2
CH
23
24extern unsigned char nvme_io_timeout;
25#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
26
21d34711
CH
27extern unsigned char admin_timeout;
28#define ADMIN_TIMEOUT (admin_timeout * HZ)
29
038bd4cb
SG
30#define NVME_DEFAULT_KATO 5
31#define NVME_KATO_GRACE 10
32
9a6327d2
SG
33extern struct workqueue_struct *nvme_wq;
34
ca064085
MB
35enum {
36 NVME_NS_LBA = 0,
37 NVME_NS_LIGHTNVM = 1,
38};
39
f11bb3e2 40/*
106198ed
CH
41 * List of workarounds for devices that required behavior not specified in
42 * the standard.
f11bb3e2 43 */
106198ed
CH
44enum nvme_quirks {
45 /*
46 * Prefers I/O aligned to a stripe size specified in a vendor
47 * specific Identify field.
48 */
49 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
540c801c
KB
50
51 /*
52 * The controller doesn't handle Identify value others than 0 or 1
53 * correctly.
54 */
55 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
08095e70
KB
56
57 /*
e850fd16
CH
58 * The controller deterministically returns O's on reads to
59 * logical blocks that deallocate was called on.
08095e70 60 */
e850fd16 61 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
54adc010
GP
62
63 /*
64 * The controller needs a delay before starts checking the device
65 * readiness, which is done by reading the NVME_CSTS_RDY bit.
66 */
67 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
c5552fde
AL
68
69 /*
70 * APST should not be used.
71 */
72 NVME_QUIRK_NO_APST = (1 << 4),
ff5350a8
AL
73
74 /*
75 * The deepest sleep state should not be used.
76 */
77 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
106198ed
CH
78};
79
d49187e9
CH
80/*
81 * Common request structure for NVMe passthrough. All drivers must have
82 * this structure as the first member of their request-private data.
83 */
84struct nvme_request {
85 struct nvme_command *cmd;
86 union nvme_result result;
44e44b29 87 u8 retries;
27fa9bc5
CH
88 u8 flags;
89 u16 status;
90};
91
92enum {
93 NVME_REQ_CANCELLED = (1 << 0),
d49187e9
CH
94};
95
96static inline struct nvme_request *nvme_req(struct request *req)
97{
98 return blk_mq_rq_to_pdu(req);
99}
100
54adc010
GP
101/* The below value is the specific amount of delay needed before checking
102 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
103 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
104 * found empirically.
105 */
106#define NVME_QUIRK_DELAY_AMOUNT 2000
107
bb8d261e
CH
108enum nvme_ctrl_state {
109 NVME_CTRL_NEW,
110 NVME_CTRL_LIVE,
111 NVME_CTRL_RESETTING,
def61eca 112 NVME_CTRL_RECONNECTING,
bb8d261e 113 NVME_CTRL_DELETING,
0ff9d4e1 114 NVME_CTRL_DEAD,
bb8d261e
CH
115};
116
1c63dc66 117struct nvme_ctrl {
bb8d261e 118 enum nvme_ctrl_state state;
bd4da3ab 119 bool identified;
bb8d261e 120 spinlock_t lock;
1c63dc66 121 const struct nvme_ctrl_ops *ops;
f11bb3e2 122 struct request_queue *admin_q;
07bfcd09 123 struct request_queue *connect_q;
f11bb3e2 124 struct device *dev;
1673f1f0 125 struct kref kref;
f11bb3e2 126 int instance;
5bae7f73 127 struct blk_mq_tag_set *tagset;
f11bb3e2 128 struct list_head namespaces;
69d3b8ac 129 struct mutex namespaces_mutex;
5bae7f73 130 struct device *device; /* char device */
f3ca80fc 131 struct list_head node;
075790eb 132 struct ida ns_ida;
1c63dc66 133
4f1244c8 134 struct opal_dev *opal_dev;
a98e58e5 135
f11bb3e2
CH
136 char name[12];
137 char serial[20];
138 char model[40];
139 char firmware_rev[8];
76e3914a 140 u16 cntlid;
5fd4ce1b
CH
141
142 u32 ctrl_config;
143
144 u32 page_size;
f11bb3e2 145 u32 max_hw_sectors;
f11bb3e2 146 u16 oncs;
118472ab 147 u16 vid;
8a9ae523 148 u16 oacs;
6bf25d16 149 atomic_t abort_limit;
f11bb3e2
CH
150 u8 event_limit;
151 u8 vwc;
f3ca80fc 152 u32 vs;
07bfcd09 153 u32 sgls;
038bd4cb 154 u16 kas;
c5552fde
AL
155 u8 npss;
156 u8 apsta;
038bd4cb 157 unsigned int kato;
f3ca80fc 158 bool subsystem;
106198ed 159 unsigned long quirks;
c5552fde 160 struct nvme_id_power_state psd[32];
5955be21 161 struct work_struct scan_work;
f866fc42 162 struct work_struct async_event_work;
038bd4cb 163 struct delayed_work ka_work;
07bfcd09 164
c5552fde
AL
165 /* Power saving configuration */
166 u64 ps_max_latency_us;
167
fe6d53c9
CH
168 u32 hmpre;
169 u32 hmmin;
170
07bfcd09
CH
171 /* Fabrics only */
172 u16 sqsize;
173 u32 ioccsz;
174 u32 iorcsz;
175 u16 icdoff;
176 u16 maxcmd;
fdf9dfa8 177 int nr_reconnects;
07bfcd09 178 struct nvmf_ctrl_options *opts;
f11bb3e2
CH
179};
180
181/*
182 * An NVM Express namespace is equivalent to a SCSI LUN
183 */
184struct nvme_ns {
185 struct list_head list;
186
1c63dc66 187 struct nvme_ctrl *ctrl;
f11bb3e2
CH
188 struct request_queue *queue;
189 struct gendisk *disk;
b0b4e09c 190 struct nvm_dev *ndev;
f11bb3e2 191 struct kref kref;
075790eb 192 int instance;
f11bb3e2 193
2b9b6e86 194 u8 eui[8];
90985b84 195 u8 nguid[16];
3b22ba26 196 uuid_t uuid;
2b9b6e86 197
f11bb3e2
CH
198 unsigned ns_id;
199 int lba_shift;
200 u16 ms;
201 bool ext;
202 u8 pi_type;
646017a6
KB
203 unsigned long flags;
204
205#define NVME_NS_REMOVING 0
69d9a99c 206#define NVME_NS_DEAD 1
646017a6 207
f11bb3e2
CH
208 u64 mode_select_num_blocks;
209 u32 mode_select_block_len;
210};
211
1c63dc66 212struct nvme_ctrl_ops {
1a353d85 213 const char *name;
e439bb12 214 struct module *module;
d3d5b87d
CH
215 unsigned int flags;
216#define NVME_F_FABRICS (1 << 0)
c81bfba9 217#define NVME_F_METADATA_SUPPORTED (1 << 1)
1c63dc66 218 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
5fd4ce1b 219 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
7fd8930f 220 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
f3ca80fc 221 int (*reset_ctrl)(struct nvme_ctrl *ctrl);
1673f1f0 222 void (*free_ctrl)(struct nvme_ctrl *ctrl);
f866fc42 223 void (*submit_async_event)(struct nvme_ctrl *ctrl, int aer_idx);
1a353d85
ML
224 int (*delete_ctrl)(struct nvme_ctrl *ctrl);
225 const char *(*get_subsysnqn)(struct nvme_ctrl *ctrl);
226 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
f11bb3e2
CH
227};
228
1c63dc66
CH
229static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
230{
231 u32 val = 0;
232
233 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
234 return false;
235 return val & NVME_CSTS_RDY;
236}
237
f3ca80fc
CH
238static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
239{
240 if (!ctrl->subsystem)
241 return -ENOTTY;
242 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
243}
244
f11bb3e2
CH
245static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
246{
247 return (sector >> (ns->lba_shift - 9));
248}
249
6904242d
ML
250static inline void nvme_cleanup_cmd(struct request *req)
251{
f9d03f96
CH
252 if (req->rq_flags & RQF_SPECIAL_PAYLOAD) {
253 kfree(page_address(req->special_vec.bv_page) +
254 req->special_vec.bv_offset);
255 }
6904242d
ML
256}
257
27fa9bc5
CH
258static inline void nvme_end_request(struct request *req, __le16 status,
259 union nvme_result result)
15a190f7 260{
27fa9bc5 261 struct nvme_request *rq = nvme_req(req);
15a190f7 262
27fa9bc5
CH
263 rq->status = le16_to_cpu(status) >> 1;
264 rq->result = result;
08e0029a 265 blk_mq_complete_request(req);
7688faa6
CH
266}
267
77f02a7a 268void nvme_complete_rq(struct request *req);
c55a2fd4 269void nvme_cancel_request(struct request *req, void *data, bool reserved);
bb8d261e
CH
270bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
271 enum nvme_ctrl_state new_state);
5fd4ce1b
CH
272int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
273int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
274int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
f3ca80fc
CH
275int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
276 const struct nvme_ctrl_ops *ops, unsigned long quirks);
53029b04 277void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
1673f1f0 278void nvme_put_ctrl(struct nvme_ctrl *ctrl);
7fd8930f 279int nvme_init_identify(struct nvme_ctrl *ctrl);
5bae7f73 280
5955be21 281void nvme_queue_scan(struct nvme_ctrl *ctrl);
5bae7f73 282void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
1673f1f0 283
4f1244c8
CH
284int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
285 bool send);
a98e58e5 286
f866fc42 287#define NVME_NR_AERS 1
7bf58533
CH
288void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
289 union nvme_result *res);
f866fc42
CH
290void nvme_queue_async_events(struct nvme_ctrl *ctrl);
291
25646264
KB
292void nvme_stop_queues(struct nvme_ctrl *ctrl);
293void nvme_start_queues(struct nvme_ctrl *ctrl);
69d9a99c 294void nvme_kill_queues(struct nvme_ctrl *ctrl);
302ad8cc
KB
295void nvme_unfreeze(struct nvme_ctrl *ctrl);
296void nvme_wait_freeze(struct nvme_ctrl *ctrl);
297void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
298void nvme_start_freeze(struct nvme_ctrl *ctrl);
363c9aac 299
eb71f435 300#define NVME_QID_ANY -1
4160982e 301struct request *nvme_alloc_request(struct request_queue *q,
eb71f435 302 struct nvme_command *cmd, unsigned int flags, int qid);
fc17b653 303blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
8093f7ca 304 struct nvme_command *cmd);
f11bb3e2
CH
305int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
306 void *buf, unsigned bufflen);
307int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
d49187e9 308 union nvme_result *result, void *buffer, unsigned bufflen,
eb71f435 309 unsigned timeout, int qid, int at_head, int flags);
4160982e
CH
310int nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
311 void __user *ubuffer, unsigned bufflen, u32 *result,
312 unsigned timeout);
0b7f1f26
KB
313int __nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
314 void __user *ubuffer, unsigned bufflen,
315 void __user *meta_buffer, unsigned meta_len, u32 meta_seed,
f11bb3e2 316 u32 *result, unsigned timeout);
1c63dc66
CH
317int nvme_identify_ctrl(struct nvme_ctrl *dev, struct nvme_id_ctrl **id);
318int nvme_identify_ns(struct nvme_ctrl *dev, unsigned nsid,
f11bb3e2 319 struct nvme_id_ns **id);
1c63dc66
CH
320int nvme_get_log_page(struct nvme_ctrl *dev, struct nvme_smart_log **log);
321int nvme_get_features(struct nvme_ctrl *dev, unsigned fid, unsigned nsid,
1a6fe74d 322 void *buffer, size_t buflen, u32 *result);
1c63dc66 323int nvme_set_features(struct nvme_ctrl *dev, unsigned fid, unsigned dword11,
1a6fe74d 324 void *buffer, size_t buflen, u32 *result);
9a0be7ab 325int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
038bd4cb
SG
326void nvme_start_keep_alive(struct nvme_ctrl *ctrl);
327void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
f11bb3e2
CH
328
329struct sg_io_hdr;
330
331int nvme_sg_io(struct nvme_ns *ns, struct sg_io_hdr __user *u_hdr);
332int nvme_sg_io32(struct nvme_ns *ns, unsigned long arg);
333int nvme_sg_get_version_num(int __user *ip);
334
c4699e70 335#ifdef CONFIG_NVM
ca064085 336int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id);
3dc87dd0 337int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
b0b4e09c 338void nvme_nvm_unregister(struct nvme_ns *ns);
3dc87dd0
MB
339int nvme_nvm_register_sysfs(struct nvme_ns *ns);
340void nvme_nvm_unregister_sysfs(struct nvme_ns *ns);
84d4add7 341int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
c4699e70 342#else
b0b4e09c 343static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
3dc87dd0 344 int node)
c4699e70
KB
345{
346 return 0;
347}
348
b0b4e09c 349static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
3dc87dd0
MB
350static inline int nvme_nvm_register_sysfs(struct nvme_ns *ns)
351{
352 return 0;
353}
354static inline void nvme_nvm_unregister_sysfs(struct nvme_ns *ns) {};
c4699e70
KB
355static inline int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id)
356{
357 return 0;
358}
84d4add7
MB
359static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
360 unsigned long arg)
361{
362 return -ENOTTY;
363}
3dc87dd0
MB
364#endif /* CONFIG_NVM */
365
40267efd
SL
366static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
367{
368 return dev_to_disk(dev)->private_data;
369}
ca064085 370
5bae7f73
CH
371int __init nvme_core_init(void);
372void nvme_core_exit(void);
373
f11bb3e2 374#endif /* _NVME_H */