]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/nvme/host/nvme.h
nvme-pci: allocate nvme_command within driver pdu
[mirror_ubuntu-jammy-kernel.git] / drivers / nvme / host / nvme.h
CommitLineData
bc50ad75 1/* SPDX-License-Identifier: GPL-2.0 */
f11bb3e2
CH
2/*
3 * Copyright (c) 2011-2014, Intel Corporation.
f11bb3e2
CH
4 */
5
6#ifndef _NVME_H
7#define _NVME_H
8
9#include <linux/nvme.h>
a6a5149b 10#include <linux/cdev.h>
f11bb3e2
CH
11#include <linux/pci.h>
12#include <linux/kref.h>
13#include <linux/blk-mq.h>
b0b4e09c 14#include <linux/lightnvm.h>
a98e58e5 15#include <linux/sed-opal.h>
b9e03857 16#include <linux/fault-inject.h>
978628ec 17#include <linux/rcupdate.h>
c1ac9a4b 18#include <linux/wait.h>
4d2ce688 19#include <linux/t10-pi.h>
f11bb3e2 20
35fe0d12
HR
21#include <trace/events/block.h>
22
8ae4e447 23extern unsigned int nvme_io_timeout;
f11bb3e2
CH
24#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
25
8ae4e447 26extern unsigned int admin_timeout;
dc96f938 27#define NVME_ADMIN_TIMEOUT (admin_timeout * HZ)
21d34711 28
038bd4cb
SG
29#define NVME_DEFAULT_KATO 5
30#define NVME_KATO_GRACE 10
31
38e18002
IR
32#ifdef CONFIG_ARCH_NO_SG_CHAIN
33#define NVME_INLINE_SG_CNT 0
ba7ca2ae 34#define NVME_INLINE_METADATA_SG_CNT 0
38e18002
IR
35#else
36#define NVME_INLINE_SG_CNT 2
ba7ca2ae 37#define NVME_INLINE_METADATA_SG_CNT 1
38e18002
IR
38#endif
39
6c3c05b0
CK
40/*
41 * Default to a 4K page size, with the intention to update this
42 * path in the future to accommodate architectures with differing
43 * kernel and IO page sizes.
44 */
45#define NVME_CTRL_PAGE_SHIFT 12
46#define NVME_CTRL_PAGE_SIZE (1 << NVME_CTRL_PAGE_SHIFT)
47
9a6327d2 48extern struct workqueue_struct *nvme_wq;
b227c59b
RS
49extern struct workqueue_struct *nvme_reset_wq;
50extern struct workqueue_struct *nvme_delete_wq;
9a6327d2 51
ca064085
MB
52enum {
53 NVME_NS_LBA = 0,
54 NVME_NS_LIGHTNVM = 1,
55};
56
f11bb3e2 57/*
106198ed
CH
58 * List of workarounds for devices that required behavior not specified in
59 * the standard.
f11bb3e2 60 */
106198ed
CH
61enum nvme_quirks {
62 /*
63 * Prefers I/O aligned to a stripe size specified in a vendor
64 * specific Identify field.
65 */
66 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
540c801c
KB
67
68 /*
69 * The controller doesn't handle Identify value others than 0 or 1
70 * correctly.
71 */
72 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
08095e70
KB
73
74 /*
e850fd16
CH
75 * The controller deterministically returns O's on reads to
76 * logical blocks that deallocate was called on.
08095e70 77 */
e850fd16 78 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
54adc010
GP
79
80 /*
81 * The controller needs a delay before starts checking the device
82 * readiness, which is done by reading the NVME_CSTS_RDY bit.
83 */
84 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
c5552fde
AL
85
86 /*
87 * APST should not be used.
88 */
89 NVME_QUIRK_NO_APST = (1 << 4),
ff5350a8
AL
90
91 /*
92 * The deepest sleep state should not be used.
93 */
94 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
608cc4b1
CH
95
96 /*
97 * Supports the LighNVM command set if indicated in vs[1].
98 */
99 NVME_QUIRK_LIGHTNVM = (1 << 6),
9abd68ef
JA
100
101 /*
102 * Set MEDIUM priority on SQ creation
103 */
104 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
6299358d
JD
105
106 /*
107 * Ignore device provided subnqn.
108 */
109 NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8),
7b210e4e
CH
110
111 /*
112 * Broken Write Zeroes.
113 */
114 NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9),
cb32de1b
ML
115
116 /*
117 * Force simple suspend/resume path.
118 */
119 NVME_QUIRK_SIMPLE_SUSPEND = (1 << 10),
7ad67ca5 120
66341331
BH
121 /*
122 * Use only one interrupt vector for all queues
123 */
7ad67ca5 124 NVME_QUIRK_SINGLE_VECTOR = (1 << 11),
66341331
BH
125
126 /*
127 * Use non-standard 128 bytes SQEs.
128 */
7ad67ca5 129 NVME_QUIRK_128_BYTES_SQES = (1 << 12),
d38e9f04
BH
130
131 /*
132 * Prevent tag overlap between queues
133 */
7ad67ca5 134 NVME_QUIRK_SHARED_TAGS = (1 << 13),
6c6aa2f2
AM
135
136 /*
137 * Don't change the value of the temperature threshold feature
138 */
139 NVME_QUIRK_NO_TEMP_THRESH_CHANGE = (1 << 14),
5bedd3af
CH
140
141 /*
142 * The controller doesn't handle the Identify Namespace
143 * Identification Descriptor list subcommand despite claiming
144 * NVMe 1.3 compliance.
145 */
146 NVME_QUIRK_NO_NS_DESC_LIST = (1 << 15),
4bdf2603
FS
147
148 /*
149 * The controller does not properly handle DMA addresses over
150 * 48 bits.
151 */
152 NVME_QUIRK_DMA_ADDRESS_BITS_48 = (1 << 16),
106198ed
CH
153};
154
d49187e9
CH
155/*
156 * Common request structure for NVMe passthrough. All drivers must have
157 * this structure as the first member of their request-private data.
158 */
159struct nvme_request {
160 struct nvme_command *cmd;
161 union nvme_result result;
44e44b29 162 u8 retries;
27fa9bc5
CH
163 u8 flags;
164 u16 status;
59e29ce6 165 struct nvme_ctrl *ctrl;
27fa9bc5
CH
166};
167
32acab31
CH
168/*
169 * Mark a bio as coming in through the mpath node.
170 */
171#define REQ_NVME_MPATH REQ_DRV
172
27fa9bc5
CH
173enum {
174 NVME_REQ_CANCELLED = (1 << 0),
bb06ec31 175 NVME_REQ_USERCMD = (1 << 1),
d49187e9
CH
176};
177
178static inline struct nvme_request *nvme_req(struct request *req)
179{
180 return blk_mq_rq_to_pdu(req);
181}
182
5d87eb94
KB
183static inline u16 nvme_req_qid(struct request *req)
184{
643c476d 185 if (!req->q->queuedata)
5d87eb94 186 return 0;
84115d6d
BW
187
188 return req->mq_hctx->queue_num + 1;
5d87eb94
KB
189}
190
54adc010
GP
191/* The below value is the specific amount of delay needed before checking
192 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
193 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
194 * found empirically.
195 */
8c97eecc 196#define NVME_QUIRK_DELAY_AMOUNT 2300
54adc010 197
4212f4e9
SG
198/*
199 * enum nvme_ctrl_state: Controller state
200 *
201 * @NVME_CTRL_NEW: New controller just allocated, initial state
202 * @NVME_CTRL_LIVE: Controller is connected and I/O capable
203 * @NVME_CTRL_RESETTING: Controller is resetting (or scheduled reset)
204 * @NVME_CTRL_CONNECTING: Controller is disconnected, now connecting the
205 * transport
206 * @NVME_CTRL_DELETING: Controller is deleting (or scheduled deletion)
ecca390e
SG
207 * @NVME_CTRL_DELETING_NOIO: Controller is deleting and I/O is not
208 * disabled/failed immediately. This state comes
209 * after all async event processing took place and
210 * before ns removal and the controller deletion
211 * progress
4212f4e9
SG
212 * @NVME_CTRL_DEAD: Controller is non-present/unresponsive during
213 * shutdown or removal. In this case we forcibly
214 * kill all inflight I/O as they have no chance to
215 * complete
216 */
bb8d261e
CH
217enum nvme_ctrl_state {
218 NVME_CTRL_NEW,
219 NVME_CTRL_LIVE,
220 NVME_CTRL_RESETTING,
ad6a0a52 221 NVME_CTRL_CONNECTING,
bb8d261e 222 NVME_CTRL_DELETING,
ecca390e 223 NVME_CTRL_DELETING_NOIO,
0ff9d4e1 224 NVME_CTRL_DEAD,
bb8d261e
CH
225};
226
a3646451
AM
227struct nvme_fault_inject {
228#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
229 struct fault_attr attr;
230 struct dentry *parent;
231 bool dont_retry; /* DNR, do not retry */
232 u16 status; /* status code */
233#endif
234};
235
1c63dc66 236struct nvme_ctrl {
6e3ca03e 237 bool comp_seen;
bb8d261e 238 enum nvme_ctrl_state state;
bd4da3ab 239 bool identified;
bb8d261e 240 spinlock_t lock;
e7ad43c3 241 struct mutex scan_lock;
1c63dc66 242 const struct nvme_ctrl_ops *ops;
f11bb3e2 243 struct request_queue *admin_q;
07bfcd09 244 struct request_queue *connect_q;
e7832cb4 245 struct request_queue *fabrics_q;
f11bb3e2 246 struct device *dev;
f11bb3e2 247 int instance;
103e515e 248 int numa_node;
5bae7f73 249 struct blk_mq_tag_set *tagset;
34b6c231 250 struct blk_mq_tag_set *admin_tagset;
f11bb3e2 251 struct list_head namespaces;
765cc031 252 struct rw_semaphore namespaces_rwsem;
d22524a4 253 struct device ctrl_device;
5bae7f73 254 struct device *device; /* char device */
ed7770f6
HR
255#ifdef CONFIG_NVME_HWMON
256 struct device *hwmon_device;
257#endif
a6a5149b 258 struct cdev cdev;
d86c4d8e 259 struct work_struct reset_work;
c5017e85 260 struct work_struct delete_work;
c1ac9a4b 261 wait_queue_head_t state_wq;
1c63dc66 262
ab9e00cc
CH
263 struct nvme_subsystem *subsys;
264 struct list_head subsys_entry;
265
4f1244c8 266 struct opal_dev *opal_dev;
a98e58e5 267
f11bb3e2 268 char name[12];
76e3914a 269 u16 cntlid;
5fd4ce1b
CH
270
271 u32 ctrl_config;
b6dccf7f 272 u16 mtfa;
d858e5f0 273 u32 queue_count;
5fd4ce1b 274
20d0dfe6 275 u64 cap;
f11bb3e2 276 u32 max_hw_sectors;
943e942e 277 u32 max_segments;
95093350 278 u32 max_integrity_segments;
240e6ee2
KB
279#ifdef CONFIG_BLK_DEV_ZONED
280 u32 max_zone_append;
281#endif
49cd84b6 282 u16 crdt[3];
f11bb3e2 283 u16 oncs;
8a9ae523 284 u16 oacs;
f5d11840
JA
285 u16 nssa;
286 u16 nr_streams;
f968688f 287 u16 sqsize;
0d0b660f 288 u32 max_namespaces;
6bf25d16 289 atomic_t abort_limit;
f11bb3e2 290 u8 vwc;
f3ca80fc 291 u32 vs;
07bfcd09 292 u32 sgls;
038bd4cb 293 u16 kas;
c5552fde
AL
294 u8 npss;
295 u8 apsta;
400b6a7b
GR
296 u16 wctemp;
297 u16 cctemp;
c0561f82 298 u32 oaes;
e3d7874d 299 u32 aen_result;
3e53ba38 300 u32 ctratt;
07fbd32a 301 unsigned int shutdown_timeout;
038bd4cb 302 unsigned int kato;
f3ca80fc 303 bool subsystem;
106198ed 304 unsigned long quirks;
c5552fde 305 struct nvme_id_power_state psd[32];
84fef62d 306 struct nvme_effects_log *effects;
1cf7a12e 307 struct xarray cels;
5955be21 308 struct work_struct scan_work;
f866fc42 309 struct work_struct async_event_work;
038bd4cb 310 struct delayed_work ka_work;
8c4dfea9 311 struct delayed_work failfast_work;
0a34e466 312 struct nvme_command ka_cmd;
b6dccf7f 313 struct work_struct fw_act_work;
30d90964 314 unsigned long events;
07bfcd09 315
0d0b660f
CH
316#ifdef CONFIG_NVME_MULTIPATH
317 /* asymmetric namespace access: */
318 u8 anacap;
319 u8 anatt;
320 u32 anagrpmax;
321 u32 nanagrpid;
322 struct mutex ana_lock;
323 struct nvme_ana_rsp_hdr *ana_log_buf;
324 size_t ana_log_size;
325 struct timer_list anatt_timer;
326 struct work_struct ana_work;
327#endif
328
c5552fde
AL
329 /* Power saving configuration */
330 u64 ps_max_latency_us;
76a5af84 331 bool apst_enabled;
c5552fde 332
044a9df1 333 /* PCIe only: */
fe6d53c9
CH
334 u32 hmpre;
335 u32 hmmin;
044a9df1
CH
336 u32 hmminds;
337 u16 hmmaxd;
fe6d53c9 338
07bfcd09 339 /* Fabrics only */
07bfcd09
CH
340 u32 ioccsz;
341 u32 iorcsz;
342 u16 icdoff;
343 u16 maxcmd;
fdf9dfa8 344 int nr_reconnects;
8c4dfea9
VG
345 unsigned long flags;
346#define NVME_CTRL_FAILFAST_EXPIRED 0
07bfcd09 347 struct nvmf_ctrl_options *opts;
cb5b7262
JA
348
349 struct page *discard_page;
350 unsigned long discard_page_busy;
f79d5fda
AM
351
352 struct nvme_fault_inject fault_inject;
f11bb3e2
CH
353};
354
75c10e73
HR
355enum nvme_iopolicy {
356 NVME_IOPOLICY_NUMA,
357 NVME_IOPOLICY_RR,
358};
359
ab9e00cc
CH
360struct nvme_subsystem {
361 int instance;
362 struct device dev;
363 /*
364 * Because we unregister the device on the last put we need
365 * a separate refcount.
366 */
367 struct kref ref;
368 struct list_head entry;
369 struct mutex lock;
370 struct list_head ctrls;
ed754e5d 371 struct list_head nsheads;
ab9e00cc
CH
372 char subnqn[NVMF_NQN_SIZE];
373 char serial[20];
374 char model[40];
375 char firmware_rev[8];
376 u8 cmic;
377 u16 vendor_id;
81adb863 378 u16 awupf; /* 0's based awupf value. */
ed754e5d 379 struct ida ns_ida;
75c10e73
HR
380#ifdef CONFIG_NVME_MULTIPATH
381 enum nvme_iopolicy iopolicy;
382#endif
ab9e00cc
CH
383};
384
002fab04
CH
385/*
386 * Container structure for uniqueue namespace identifiers.
387 */
388struct nvme_ns_ids {
389 u8 eui64[8];
390 u8 nguid[16];
391 uuid_t uuid;
71010c30 392 u8 csi;
002fab04
CH
393};
394
ed754e5d
CH
395/*
396 * Anchor structure for namespaces. There is one for each namespace in a
397 * NVMe subsystem that any of our controllers can see, and the namespace
398 * structure for each controller is chained of it. For private namespaces
399 * there is a 1:1 relation to our namespace structures, that is ->list
400 * only ever has a single entry for private namespaces.
401 */
402struct nvme_ns_head {
403 struct list_head list;
404 struct srcu_struct srcu;
405 struct nvme_subsystem *subsys;
406 unsigned ns_id;
407 struct nvme_ns_ids ids;
408 struct list_head entry;
409 struct kref ref;
0c284db7 410 bool shared;
ed754e5d 411 int instance;
be93e87e 412 struct nvme_effects_log *effects;
f3334447
CH
413#ifdef CONFIG_NVME_MULTIPATH
414 struct gendisk *disk;
415 struct bio_list requeue_list;
416 spinlock_t requeue_lock;
417 struct work_struct requeue_work;
418 struct mutex lock;
d8a22f85
AE
419 unsigned long flags;
420#define NVME_NSHEAD_DISK_LIVE 0
f3334447
CH
421 struct nvme_ns __rcu *current_path[];
422#endif
ed754e5d
CH
423};
424
ffc89b1d
MG
425enum nvme_ns_features {
426 NVME_NS_EXT_LBAS = 1 << 0, /* support extended LBA format */
b29f8485 427 NVME_NS_METADATA_SUPPORTED = 1 << 1, /* support getting generated md */
ffc89b1d
MG
428};
429
f11bb3e2
CH
430struct nvme_ns {
431 struct list_head list;
432
1c63dc66 433 struct nvme_ctrl *ctrl;
f11bb3e2
CH
434 struct request_queue *queue;
435 struct gendisk *disk;
0d0b660f
CH
436#ifdef CONFIG_NVME_MULTIPATH
437 enum nvme_ana_state ana_state;
438 u32 ana_grpid;
439#endif
ed754e5d 440 struct list_head siblings;
b0b4e09c 441 struct nvm_dev *ndev;
f11bb3e2 442 struct kref kref;
ed754e5d 443 struct nvme_ns_head *head;
f11bb3e2 444
f11bb3e2
CH
445 int lba_shift;
446 u16 ms;
f5d11840
JA
447 u16 sgs;
448 u32 sws;
f11bb3e2 449 u8 pi_type;
240e6ee2
KB
450#ifdef CONFIG_BLK_DEV_ZONED
451 u64 zsze;
452#endif
ffc89b1d 453 unsigned long features;
646017a6 454 unsigned long flags;
0d0b660f
CH
455#define NVME_NS_REMOVING 0
456#define NVME_NS_DEAD 1
457#define NVME_NS_ANA_PENDING 2
2f4c9ba2 458#define NVME_NS_FORCE_RO 3
b9e03857 459
b9e03857 460 struct nvme_fault_inject fault_inject;
b9e03857 461
f11bb3e2
CH
462};
463
4d2ce688
JS
464/* NVMe ns supports metadata actions by the controller (generate/strip) */
465static inline bool nvme_ns_has_pi(struct nvme_ns *ns)
466{
467 return ns->pi_type && ns->ms == sizeof(struct t10_pi_tuple);
468}
469
1c63dc66 470struct nvme_ctrl_ops {
1a353d85 471 const char *name;
e439bb12 472 struct module *module;
d3d5b87d
CH
473 unsigned int flags;
474#define NVME_F_FABRICS (1 << 0)
c81bfba9 475#define NVME_F_METADATA_SUPPORTED (1 << 1)
e0596ab2 476#define NVME_F_PCI_P2PDMA (1 << 2)
1c63dc66 477 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
5fd4ce1b 478 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
7fd8930f 479 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
1673f1f0 480 void (*free_ctrl)(struct nvme_ctrl *ctrl);
ad22c355 481 void (*submit_async_event)(struct nvme_ctrl *ctrl);
c5017e85 482 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
1a353d85 483 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
f11bb3e2
CH
484};
485
b9e03857 486#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
a3646451
AM
487void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
488 const char *dev_name);
489void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject);
b9e03857
TT
490void nvme_should_fail(struct request *req);
491#else
a3646451
AM
492static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
493 const char *dev_name)
494{
495}
496static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj)
497{
498}
b9e03857
TT
499static inline void nvme_should_fail(struct request *req) {}
500#endif
501
f3ca80fc
CH
502static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
503{
504 if (!ctrl->subsystem)
505 return -ENOTTY;
506 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
507}
508
314d48dd
DLM
509/*
510 * Convert a 512B sector number to a device logical block number.
511 */
512static inline u64 nvme_sect_to_lba(struct nvme_ns *ns, sector_t sector)
f11bb3e2 513{
314d48dd 514 return sector >> (ns->lba_shift - SECTOR_SHIFT);
f11bb3e2
CH
515}
516
e08f2ae8
DLM
517/*
518 * Convert a device logical block number to a 512B sector number.
519 */
520static inline sector_t nvme_lba_to_sect(struct nvme_ns *ns, u64 lba)
f11bb3e2 521{
e08f2ae8 522 return lba << (ns->lba_shift - SECTOR_SHIFT);
f11bb3e2
CH
523}
524
71fb90eb
KB
525/*
526 * Convert byte length to nvme's 0-based num dwords
527 */
528static inline u32 nvme_bytes_to_numd(size_t len)
529{
530 return (len >> 2) - 1;
531}
532
5ddaabe8
CH
533static inline bool nvme_is_ana_error(u16 status)
534{
535 switch (status & 0x7ff) {
536 case NVME_SC_ANA_TRANSITION:
537 case NVME_SC_ANA_INACCESSIBLE:
538 case NVME_SC_ANA_PERSISTENT_LOSS:
539 return true;
540 default:
541 return false;
542 }
543}
544
545static inline bool nvme_is_path_error(u16 status)
546{
1e41f3bd
CH
547 /* check for a status code type of 'path related status' */
548 return (status & 0x700) == 0x300;
5ddaabe8
CH
549}
550
2eb81a33
CH
551/*
552 * Fill in the status and result information from the CQE, and then figure out
553 * if blk-mq will need to use IPI magic to complete the request, and if yes do
554 * so. If not let the caller complete the request without an indirect function
555 * call.
556 */
557static inline bool nvme_try_complete_req(struct request *req, __le16 status,
27fa9bc5 558 union nvme_result result)
15a190f7 559{
27fa9bc5 560 struct nvme_request *rq = nvme_req(req);
15a190f7 561
27fa9bc5
CH
562 rq->status = le16_to_cpu(status) >> 1;
563 rq->result = result;
b9e03857
TT
564 /* inject error when permitted by fault injection framework */
565 nvme_should_fail(req);
ff029451
CH
566 if (unlikely(blk_should_fake_timeout(req->q)))
567 return true;
568 return blk_mq_complete_request_remote(req);
7688faa6
CH
569}
570
d22524a4
CH
571static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
572{
573 get_device(ctrl->device);
574}
575
576static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
577{
578 put_device(ctrl->device);
579}
580
58a8df67
IR
581static inline bool nvme_is_aen_req(u16 qid, __u16 command_id)
582{
583 return !qid && command_id >= NVME_AQ_BLK_MQ_DEPTH;
584}
585
77f02a7a 586void nvme_complete_rq(struct request *req);
dda3248e 587blk_status_t nvme_host_path_error(struct request *req);
7baa8572 588bool nvme_cancel_request(struct request *req, void *data, bool reserved);
25479069
CL
589void nvme_cancel_tagset(struct nvme_ctrl *ctrl);
590void nvme_cancel_admin_tagset(struct nvme_ctrl *ctrl);
bb8d261e
CH
591bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
592 enum nvme_ctrl_state new_state);
c1ac9a4b 593bool nvme_wait_reset(struct nvme_ctrl *ctrl);
b5b05048 594int nvme_disable_ctrl(struct nvme_ctrl *ctrl);
c0f2f45b 595int nvme_enable_ctrl(struct nvme_ctrl *ctrl);
5fd4ce1b 596int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
f3ca80fc
CH
597int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
598 const struct nvme_ctrl_ops *ops, unsigned long quirks);
53029b04 599void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
d09f2b45
SG
600void nvme_start_ctrl(struct nvme_ctrl *ctrl);
601void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
f21c4769 602int nvme_init_ctrl_finish(struct nvme_ctrl *ctrl);
5bae7f73 603
5bae7f73 604void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
1673f1f0 605
4f1244c8
CH
606int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
607 bool send);
a98e58e5 608
7bf58533 609void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
287a63eb 610 volatile union nvme_result *res);
f866fc42 611
25646264
KB
612void nvme_stop_queues(struct nvme_ctrl *ctrl);
613void nvme_start_queues(struct nvme_ctrl *ctrl);
69d9a99c 614void nvme_kill_queues(struct nvme_ctrl *ctrl);
d6135c3a 615void nvme_sync_queues(struct nvme_ctrl *ctrl);
04800fbf 616void nvme_sync_io_queues(struct nvme_ctrl *ctrl);
302ad8cc
KB
617void nvme_unfreeze(struct nvme_ctrl *ctrl);
618void nvme_wait_freeze(struct nvme_ctrl *ctrl);
7cf0d7c0 619int nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
302ad8cc 620void nvme_start_freeze(struct nvme_ctrl *ctrl);
363c9aac 621
eb71f435 622#define NVME_QID_ANY -1
4160982e 623struct request *nvme_alloc_request(struct request_queue *q,
39dfe844 624 struct nvme_command *cmd, blk_mq_req_flags_t flags);
f7f1fc36 625void nvme_cleanup_cmd(struct request *req);
fc17b653 626blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
8093f7ca 627 struct nvme_command *cmd);
f11bb3e2
CH
628int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
629 void *buf, unsigned bufflen);
630int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
d49187e9 631 union nvme_result *result, void *buffer, unsigned bufflen,
9a95e4ef 632 unsigned timeout, int qid, int at_head,
6287b51c 633 blk_mq_req_flags_t flags, bool poll);
1a87ee65
KB
634int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
635 unsigned int dword11, void *buffer, size_t buflen,
636 u32 *result);
637int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
638 unsigned int dword11, void *buffer, size_t buflen,
639 u32 *result);
9a0be7ab 640int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
038bd4cb 641void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
d86c4d8e 642int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
c1ac9a4b 643int nvme_try_sched_reset(struct nvme_ctrl *ctrl);
c5017e85 644int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
f11bb3e2 645
be93e87e 646int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, u8 csi,
0e98719b 647 void *log, size_t size, u64 offset);
240e6ee2
KB
648struct nvme_ns *nvme_get_ns_from_disk(struct gendisk *disk,
649 struct nvme_ns_head **head, int *srcu_idx);
650void nvme_put_ns_from_disk(struct nvme_ns_head *head, int idx);
d558fb51 651
33b14f67 652extern const struct attribute_group *nvme_ns_id_attr_groups[];
32acab31
CH
653extern const struct block_device_operations nvme_ns_head_ops;
654
655#ifdef CONFIG_NVME_MULTIPATH
66b20ac0
MR
656static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
657{
658 return ctrl->ana_log_buf != NULL;
659}
660
b9156dae
SG
661void nvme_mpath_unfreeze(struct nvme_subsystem *subsys);
662void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys);
663void nvme_mpath_start_freeze(struct nvme_subsystem *subsys);
a785dbcc
KB
664void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
665 struct nvme_ctrl *ctrl, int *flags);
5ddaabe8 666void nvme_failover_req(struct request *req);
32acab31
CH
667void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
668int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
0d0b660f 669void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
32acab31 670void nvme_mpath_remove_disk(struct nvme_ns_head *head);
0d0b660f
CH
671int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
672void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
673void nvme_mpath_stop(struct nvme_ctrl *ctrl);
0157ec8d
SG
674bool nvme_mpath_clear_current_path(struct nvme_ns *ns);
675void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl);
32acab31 676struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
c62b37d9 677blk_qc_t nvme_ns_head_submit_bio(struct bio *bio);
479a322f
SG
678
679static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
680{
681 struct nvme_ns_head *head = ns->head;
682
683 if (head->disk && list_empty(&head->list))
684 kblockd_schedule_work(&head->requeue_work);
685}
686
2b59787a 687static inline void nvme_trace_bio_complete(struct request *req)
35fe0d12
HR
688{
689 struct nvme_ns *ns = req->q->queuedata;
690
691 if (req->cmd_flags & REQ_NVME_MPATH)
d24de76a 692 trace_block_bio_complete(ns->head->disk->queue, req->bio);
35fe0d12
HR
693}
694
0d0b660f
CH
695extern struct device_attribute dev_attr_ana_grpid;
696extern struct device_attribute dev_attr_ana_state;
75c10e73 697extern struct device_attribute subsys_attr_iopolicy;
0d0b660f 698
32acab31 699#else
0d0b660f
CH
700static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
701{
702 return false;
703}
a785dbcc
KB
704/*
705 * Without the multipath code enabled, multiple controller per subsystems are
706 * visible as devices and thus we cannot use the subsystem instance.
707 */
708static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
709 struct nvme_ctrl *ctrl, int *flags)
710{
711 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
712}
713
5ddaabe8 714static inline void nvme_failover_req(struct request *req)
32acab31
CH
715{
716}
32acab31
CH
717static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
718{
719}
720static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
721 struct nvme_ns_head *head)
722{
723 return 0;
724}
0d0b660f
CH
725static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
726 struct nvme_id_ns *id)
32acab31
CH
727{
728}
729static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
730{
731}
0157ec8d
SG
732static inline bool nvme_mpath_clear_current_path(struct nvme_ns *ns)
733{
734 return false;
735}
736static inline void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl)
479a322f
SG
737{
738}
739static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
32acab31
CH
740{
741}
2b59787a 742static inline void nvme_trace_bio_complete(struct request *req)
35fe0d12
HR
743{
744}
0d0b660f
CH
745static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
746 struct nvme_id_ctrl *id)
747{
2bd64307 748 if (ctrl->subsys->cmic & NVME_CTRL_CMIC_ANA)
14a1336e
CH
749 dev_warn(ctrl->device,
750"Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
0d0b660f
CH
751 return 0;
752}
753static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
754{
755}
756static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
757{
758}
b9156dae
SG
759static inline void nvme_mpath_unfreeze(struct nvme_subsystem *subsys)
760{
761}
762static inline void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys)
763{
764}
765static inline void nvme_mpath_start_freeze(struct nvme_subsystem *subsys)
766{
767}
32acab31
CH
768#endif /* CONFIG_NVME_MULTIPATH */
769
7fad20dd 770int nvme_revalidate_zones(struct nvme_ns *ns);
240e6ee2 771#ifdef CONFIG_BLK_DEV_ZONED
d525c3c0 772int nvme_update_zone_info(struct nvme_ns *ns, unsigned lbaf);
240e6ee2
KB
773int nvme_report_zones(struct gendisk *disk, sector_t sector,
774 unsigned int nr_zones, report_zones_cb cb, void *data);
775
776blk_status_t nvme_setup_zone_mgmt_send(struct nvme_ns *ns, struct request *req,
777 struct nvme_command *cmnd,
778 enum nvme_zone_mgmt_action action);
779#else
780#define nvme_report_zones NULL
781
782static inline blk_status_t nvme_setup_zone_mgmt_send(struct nvme_ns *ns,
783 struct request *req, struct nvme_command *cmnd,
784 enum nvme_zone_mgmt_action action)
785{
786 return BLK_STS_NOTSUPP;
787}
788
d525c3c0 789static inline int nvme_update_zone_info(struct nvme_ns *ns, unsigned lbaf)
240e6ee2
KB
790{
791 dev_warn(ns->ctrl->device,
792 "Please enable CONFIG_BLK_DEV_ZONED to support ZNS devices\n");
793 return -EPROTONOSUPPORT;
794}
795#endif
796
c4699e70 797#ifdef CONFIG_NVM
3dc87dd0 798int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
b0b4e09c 799void nvme_nvm_unregister(struct nvme_ns *ns);
33b14f67 800extern const struct attribute_group nvme_nvm_attr_group;
84d4add7 801int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
c4699e70 802#else
b0b4e09c 803static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
3dc87dd0 804 int node)
c4699e70
KB
805{
806 return 0;
807}
808
b0b4e09c 809static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
84d4add7
MB
810static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
811 unsigned long arg)
812{
813 return -ENOTTY;
814}
3dc87dd0
MB
815#endif /* CONFIG_NVM */
816
40267efd
SL
817static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
818{
819 return dev_to_disk(dev)->private_data;
820}
ca064085 821
400b6a7b 822#ifdef CONFIG_NVME_HWMON
59e330f8 823int nvme_hwmon_init(struct nvme_ctrl *ctrl);
ed7770f6 824void nvme_hwmon_exit(struct nvme_ctrl *ctrl);
400b6a7b 825#else
59e330f8
KB
826static inline int nvme_hwmon_init(struct nvme_ctrl *ctrl)
827{
828 return 0;
829}
ed7770f6
HR
830
831static inline void nvme_hwmon_exit(struct nvme_ctrl *ctrl)
832{
833}
400b6a7b
GR
834#endif
835
df21b6b1
LG
836u32 nvme_command_effects(struct nvme_ctrl *ctrl, struct nvme_ns *ns,
837 u8 opcode);
17365ae6 838void nvme_execute_passthru_rq(struct request *rq);
b2702aaa 839struct nvme_ctrl *nvme_ctrl_from_file(struct file *file);
24493b8b
LG
840struct nvme_ns *nvme_find_get_ns(struct nvme_ctrl *ctrl, unsigned nsid);
841void nvme_put_ns(struct nvme_ns *ns);
df21b6b1 842
f11bb3e2 843#endif /* _NVME_H */