]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/nvme/host/pci.c
Merge remote-tracking branches 'asoc/topic/ac97', 'asoc/topic/ac97-mfd', 'asoc/topic...
[mirror_ubuntu-focal-kernel.git] / drivers / nvme / host / pci.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
a0a3408e 15#include <linux/aer.h>
8de05535 16#include <linux/bitops.h>
b60503ba 17#include <linux/blkdev.h>
a4aea562 18#include <linux/blk-mq.h>
dca51e78 19#include <linux/blk-mq-pci.h>
ff5350a8 20#include <linux/dmi.h>
b60503ba
MW
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
b60503ba
MW
24#include <linux/mm.h>
25#include <linux/module.h>
77bf25ea 26#include <linux/mutex.h>
d0877473 27#include <linux/once.h>
b60503ba 28#include <linux/pci.h>
be7b6275 29#include <linux/poison.h>
e1e5e564 30#include <linux/t10-pi.h>
2d55cd5f 31#include <linux/timer.h>
b60503ba 32#include <linux/types.h>
2f8e2c87 33#include <linux/io-64-nonatomic-lo-hi.h>
1d277a63 34#include <asm/unaligned.h>
a98e58e5 35#include <linux/sed-opal.h>
797a796a 36
f11bb3e2
CH
37#include "nvme.h"
38
b60503ba
MW
39#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
40#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
c965809c 41
adf68f21
CH
42/*
43 * We handle AEN commands ourselves and don't even let the
44 * block layer know about them.
45 */
f866fc42 46#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AERS)
9d43cf64 47
58ffacb5
MW
48static int use_threaded_interrupts;
49module_param(use_threaded_interrupts, int, 0);
50
8ffaadf7
JD
51static bool use_cmb_sqes = true;
52module_param(use_cmb_sqes, bool, 0644);
53MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
54
87ad72a5
CH
55static unsigned int max_host_mem_size_mb = 128;
56module_param(max_host_mem_size_mb, uint, 0444);
57MODULE_PARM_DESC(max_host_mem_size_mb,
58 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
1fa6aead 59
b27c1e68 60static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
61static const struct kernel_param_ops io_queue_depth_ops = {
62 .set = io_queue_depth_set,
63 .get = param_get_int,
64};
65
66static int io_queue_depth = 1024;
67module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
68MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
69
1c63dc66
CH
70struct nvme_dev;
71struct nvme_queue;
b3fffdef 72
a0fa9647 73static void nvme_process_cq(struct nvme_queue *nvmeq);
a5cdb68c 74static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
d4b4ff8e 75
1c63dc66
CH
76/*
77 * Represents an NVM Express device. Each nvme_dev is a PCI function.
78 */
79struct nvme_dev {
1c63dc66
CH
80 struct nvme_queue **queues;
81 struct blk_mq_tag_set tagset;
82 struct blk_mq_tag_set admin_tagset;
83 u32 __iomem *dbs;
84 struct device *dev;
85 struct dma_pool *prp_page_pool;
86 struct dma_pool *prp_small_pool;
1c63dc66
CH
87 unsigned online_queues;
88 unsigned max_qid;
89 int q_depth;
90 u32 db_stride;
1c63dc66 91 void __iomem *bar;
97f6ef64 92 unsigned long bar_mapped_size;
5c8809e6 93 struct work_struct remove_work;
77bf25ea 94 struct mutex shutdown_lock;
1c63dc66 95 bool subsystem;
1c63dc66 96 void __iomem *cmb;
8969f1f8 97 pci_bus_addr_t cmb_bus_addr;
1c63dc66
CH
98 u64 cmb_size;
99 u32 cmbsz;
202021c1 100 u32 cmbloc;
1c63dc66 101 struct nvme_ctrl ctrl;
db3cbfff 102 struct completion ioq_wait;
87ad72a5
CH
103
104 /* shadow doorbell buffer support: */
f9f38e33
HK
105 u32 *dbbuf_dbs;
106 dma_addr_t dbbuf_dbs_dma_addr;
107 u32 *dbbuf_eis;
108 dma_addr_t dbbuf_eis_dma_addr;
87ad72a5
CH
109
110 /* host memory buffer support: */
111 u64 host_mem_size;
112 u32 nr_host_mem_descs;
4033f35d 113 dma_addr_t host_mem_descs_dma;
87ad72a5
CH
114 struct nvme_host_mem_buf_desc *host_mem_descs;
115 void **host_mem_desc_bufs;
4d115420 116};
1fa6aead 117
b27c1e68 118static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
119{
120 int n = 0, ret;
121
122 ret = kstrtoint(val, 10, &n);
123 if (ret != 0 || n < 2)
124 return -EINVAL;
125
126 return param_set_int(val, kp);
127}
128
f9f38e33
HK
129static inline unsigned int sq_idx(unsigned int qid, u32 stride)
130{
131 return qid * 2 * stride;
132}
133
134static inline unsigned int cq_idx(unsigned int qid, u32 stride)
135{
136 return (qid * 2 + 1) * stride;
137}
138
1c63dc66
CH
139static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
140{
141 return container_of(ctrl, struct nvme_dev, ctrl);
142}
143
b60503ba
MW
144/*
145 * An NVM Express queue. Each device has at least two (one for admin
146 * commands and one for I/O commands).
147 */
148struct nvme_queue {
149 struct device *q_dmadev;
091b6092 150 struct nvme_dev *dev;
b60503ba
MW
151 spinlock_t q_lock;
152 struct nvme_command *sq_cmds;
8ffaadf7 153 struct nvme_command __iomem *sq_cmds_io;
b60503ba 154 volatile struct nvme_completion *cqes;
42483228 155 struct blk_mq_tags **tags;
b60503ba
MW
156 dma_addr_t sq_dma_addr;
157 dma_addr_t cq_dma_addr;
b60503ba
MW
158 u32 __iomem *q_db;
159 u16 q_depth;
6222d172 160 s16 cq_vector;
b60503ba
MW
161 u16 sq_tail;
162 u16 cq_head;
c30341dc 163 u16 qid;
e9539f47
MW
164 u8 cq_phase;
165 u8 cqe_seen;
f9f38e33
HK
166 u32 *dbbuf_sq_db;
167 u32 *dbbuf_cq_db;
168 u32 *dbbuf_sq_ei;
169 u32 *dbbuf_cq_ei;
b60503ba
MW
170};
171
71bd150c
CH
172/*
173 * The nvme_iod describes the data in an I/O, including the list of PRP
174 * entries. You can't see it in this data structure because C doesn't let
f4800d6d 175 * me express that. Use nvme_init_iod to ensure there's enough space
71bd150c
CH
176 * allocated to store the PRP list.
177 */
178struct nvme_iod {
d49187e9 179 struct nvme_request req;
f4800d6d
CH
180 struct nvme_queue *nvmeq;
181 int aborted;
71bd150c 182 int npages; /* In the PRP list. 0 means small pool in use */
71bd150c
CH
183 int nents; /* Used in scatterlist */
184 int length; /* Of data, in bytes */
185 dma_addr_t first_dma;
bf684057 186 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
f4800d6d
CH
187 struct scatterlist *sg;
188 struct scatterlist inline_sg[0];
b60503ba
MW
189};
190
191/*
192 * Check we didin't inadvertently grow the command struct
193 */
194static inline void _nvme_check_size(void)
195{
196 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
197 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
198 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
199 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
200 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 201 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 202 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba 203 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
0add5e8e
JT
204 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != NVME_IDENTIFY_DATA_SIZE);
205 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != NVME_IDENTIFY_DATA_SIZE);
b60503ba 206 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 207 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
f9f38e33
HK
208 BUILD_BUG_ON(sizeof(struct nvme_dbbuf) != 64);
209}
210
211static inline unsigned int nvme_dbbuf_size(u32 stride)
212{
213 return ((num_possible_cpus() + 1) * 8 * stride);
214}
215
216static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
217{
218 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
219
220 if (dev->dbbuf_dbs)
221 return 0;
222
223 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
224 &dev->dbbuf_dbs_dma_addr,
225 GFP_KERNEL);
226 if (!dev->dbbuf_dbs)
227 return -ENOMEM;
228 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
229 &dev->dbbuf_eis_dma_addr,
230 GFP_KERNEL);
231 if (!dev->dbbuf_eis) {
232 dma_free_coherent(dev->dev, mem_size,
233 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
234 dev->dbbuf_dbs = NULL;
235 return -ENOMEM;
236 }
237
238 return 0;
239}
240
241static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
242{
243 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
244
245 if (dev->dbbuf_dbs) {
246 dma_free_coherent(dev->dev, mem_size,
247 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
248 dev->dbbuf_dbs = NULL;
249 }
250 if (dev->dbbuf_eis) {
251 dma_free_coherent(dev->dev, mem_size,
252 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
253 dev->dbbuf_eis = NULL;
254 }
255}
256
257static void nvme_dbbuf_init(struct nvme_dev *dev,
258 struct nvme_queue *nvmeq, int qid)
259{
260 if (!dev->dbbuf_dbs || !qid)
261 return;
262
263 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
264 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
265 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
266 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
267}
268
269static void nvme_dbbuf_set(struct nvme_dev *dev)
270{
271 struct nvme_command c;
272
273 if (!dev->dbbuf_dbs)
274 return;
275
276 memset(&c, 0, sizeof(c));
277 c.dbbuf.opcode = nvme_admin_dbbuf;
278 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
279 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
280
281 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
9bdcfb10 282 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
f9f38e33
HK
283 /* Free memory and continue on */
284 nvme_dbbuf_dma_free(dev);
285 }
286}
287
288static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
289{
290 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
291}
292
293/* Update dbbuf and return true if an MMIO is required */
294static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
295 volatile u32 *dbbuf_ei)
296{
297 if (dbbuf_db) {
298 u16 old_value;
299
300 /*
301 * Ensure that the queue is written before updating
302 * the doorbell in memory
303 */
304 wmb();
305
306 old_value = *dbbuf_db;
307 *dbbuf_db = value;
308
309 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
310 return false;
311 }
312
313 return true;
b60503ba
MW
314}
315
ac3dd5bd
JA
316/*
317 * Max size of iod being embedded in the request payload
318 */
319#define NVME_INT_PAGES 2
5fd4ce1b 320#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
ac3dd5bd
JA
321
322/*
323 * Will slightly overestimate the number of pages needed. This is OK
324 * as it only leads to a small amount of wasted memory for the lifetime of
325 * the I/O.
326 */
327static int nvme_npages(unsigned size, struct nvme_dev *dev)
328{
5fd4ce1b
CH
329 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
330 dev->ctrl.page_size);
ac3dd5bd
JA
331 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
332}
333
f4800d6d
CH
334static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
335 unsigned int size, unsigned int nseg)
ac3dd5bd 336{
f4800d6d
CH
337 return sizeof(__le64 *) * nvme_npages(size, dev) +
338 sizeof(struct scatterlist) * nseg;
339}
ac3dd5bd 340
f4800d6d
CH
341static unsigned int nvme_cmd_size(struct nvme_dev *dev)
342{
343 return sizeof(struct nvme_iod) +
344 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
ac3dd5bd
JA
345}
346
a4aea562
MB
347static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
348 unsigned int hctx_idx)
e85248e5 349{
a4aea562
MB
350 struct nvme_dev *dev = data;
351 struct nvme_queue *nvmeq = dev->queues[0];
352
42483228
KB
353 WARN_ON(hctx_idx != 0);
354 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
355 WARN_ON(nvmeq->tags);
356
a4aea562 357 hctx->driver_data = nvmeq;
42483228 358 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 359 return 0;
e85248e5
MW
360}
361
4af0e21c
KB
362static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
363{
364 struct nvme_queue *nvmeq = hctx->driver_data;
365
366 nvmeq->tags = NULL;
367}
368
a4aea562
MB
369static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
370 unsigned int hctx_idx)
b60503ba 371{
a4aea562 372 struct nvme_dev *dev = data;
42483228 373 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 374
42483228
KB
375 if (!nvmeq->tags)
376 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 377
42483228 378 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
379 hctx->driver_data = nvmeq;
380 return 0;
b60503ba
MW
381}
382
d6296d39
CH
383static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
384 unsigned int hctx_idx, unsigned int numa_node)
b60503ba 385{
d6296d39 386 struct nvme_dev *dev = set->driver_data;
f4800d6d 387 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
0350815a
CH
388 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
389 struct nvme_queue *nvmeq = dev->queues[queue_idx];
a4aea562
MB
390
391 BUG_ON(!nvmeq);
f4800d6d 392 iod->nvmeq = nvmeq;
a4aea562
MB
393 return 0;
394}
395
dca51e78
CH
396static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
397{
398 struct nvme_dev *dev = set->driver_data;
399
400 return blk_mq_pci_map_queues(set, to_pci_dev(dev->dev));
401}
402
b60503ba 403/**
adf68f21 404 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
405 * @nvmeq: The queue to use
406 * @cmd: The command to send
407 *
408 * Safe to use from interrupt context
409 */
e3f879bf
SB
410static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
411 struct nvme_command *cmd)
b60503ba 412{
a4aea562
MB
413 u16 tail = nvmeq->sq_tail;
414
8ffaadf7
JD
415 if (nvmeq->sq_cmds_io)
416 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
417 else
418 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
419
b60503ba
MW
420 if (++tail == nvmeq->q_depth)
421 tail = 0;
f9f38e33
HK
422 if (nvme_dbbuf_update_and_check_event(tail, nvmeq->dbbuf_sq_db,
423 nvmeq->dbbuf_sq_ei))
424 writel(tail, nvmeq->q_db);
b60503ba 425 nvmeq->sq_tail = tail;
b60503ba
MW
426}
427
f4800d6d 428static __le64 **iod_list(struct request *req)
b60503ba 429{
f4800d6d 430 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
f9d03f96 431 return (__le64 **)(iod->sg + blk_rq_nr_phys_segments(req));
b60503ba
MW
432}
433
fc17b653 434static blk_status_t nvme_init_iod(struct request *rq, struct nvme_dev *dev)
ac3dd5bd 435{
f4800d6d 436 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
f9d03f96 437 int nseg = blk_rq_nr_phys_segments(rq);
b131c61d 438 unsigned int size = blk_rq_payload_bytes(rq);
ac3dd5bd 439
f4800d6d
CH
440 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
441 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
442 if (!iod->sg)
fc17b653 443 return BLK_STS_RESOURCE;
f4800d6d
CH
444 } else {
445 iod->sg = iod->inline_sg;
ac3dd5bd
JA
446 }
447
f4800d6d
CH
448 iod->aborted = 0;
449 iod->npages = -1;
450 iod->nents = 0;
451 iod->length = size;
f80ec966 452
fc17b653 453 return BLK_STS_OK;
ac3dd5bd
JA
454}
455
f4800d6d 456static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
b60503ba 457{
f4800d6d 458 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
5fd4ce1b 459 const int last_prp = dev->ctrl.page_size / 8 - 1;
eca18b23 460 int i;
f4800d6d 461 __le64 **list = iod_list(req);
eca18b23
MW
462 dma_addr_t prp_dma = iod->first_dma;
463
464 if (iod->npages == 0)
465 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
466 for (i = 0; i < iod->npages; i++) {
467 __le64 *prp_list = list[i];
468 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
469 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
470 prp_dma = next_prp_dma;
471 }
ac3dd5bd 472
f4800d6d
CH
473 if (iod->sg != iod->inline_sg)
474 kfree(iod->sg);
b4ff9c8d
KB
475}
476
52b68d7e 477#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
478static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
479{
480 if (be32_to_cpu(pi->ref_tag) == v)
481 pi->ref_tag = cpu_to_be32(p);
482}
483
484static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
485{
486 if (be32_to_cpu(pi->ref_tag) == p)
487 pi->ref_tag = cpu_to_be32(v);
488}
489
490/**
491 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
492 *
493 * The virtual start sector is the one that was originally submitted by the
494 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
495 * start sector may be different. Remap protection information to match the
496 * physical LBA on writes, and back to the original seed on reads.
497 *
498 * Type 0 and 3 do not have a ref tag, so no remapping required.
499 */
500static void nvme_dif_remap(struct request *req,
501 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
502{
503 struct nvme_ns *ns = req->rq_disk->private_data;
504 struct bio_integrity_payload *bip;
505 struct t10_pi_tuple *pi;
506 void *p, *pmap;
507 u32 i, nlb, ts, phys, virt;
508
509 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
510 return;
511
512 bip = bio_integrity(req->bio);
513 if (!bip)
514 return;
515
516 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
517
518 p = pmap;
519 virt = bip_get_seed(bip);
520 phys = nvme_block_nr(ns, blk_rq_pos(req));
521 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
ac6fc48c 522 ts = ns->disk->queue->integrity.tuple_size;
e1e5e564
KB
523
524 for (i = 0; i < nlb; i++, virt++, phys++) {
525 pi = (struct t10_pi_tuple *)p;
526 dif_swap(phys, virt, pi);
527 p += ts;
528 }
529 kunmap_atomic(pmap);
530}
52b68d7e
KB
531#else /* CONFIG_BLK_DEV_INTEGRITY */
532static void nvme_dif_remap(struct request *req,
533 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
534{
535}
536static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
537{
538}
539static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
540{
541}
52b68d7e
KB
542#endif
543
d0877473
KB
544static void nvme_print_sgl(struct scatterlist *sgl, int nents)
545{
546 int i;
547 struct scatterlist *sg;
548
549 for_each_sg(sgl, sg, nents, i) {
550 dma_addr_t phys = sg_phys(sg);
551 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
552 "dma_address:%pad dma_length:%d\n",
553 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
554 sg_dma_len(sg));
555 }
556}
557
86eea289 558static blk_status_t nvme_setup_prps(struct nvme_dev *dev, struct request *req)
ff22b54f 559{
f4800d6d 560 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
99802a7a 561 struct dma_pool *pool;
b131c61d 562 int length = blk_rq_payload_bytes(req);
eca18b23 563 struct scatterlist *sg = iod->sg;
ff22b54f
MW
564 int dma_len = sg_dma_len(sg);
565 u64 dma_addr = sg_dma_address(sg);
5fd4ce1b 566 u32 page_size = dev->ctrl.page_size;
f137e0f1 567 int offset = dma_addr & (page_size - 1);
e025344c 568 __le64 *prp_list;
f4800d6d 569 __le64 **list = iod_list(req);
e025344c 570 dma_addr_t prp_dma;
eca18b23 571 int nprps, i;
ff22b54f 572
1d090624 573 length -= (page_size - offset);
5228b328
JS
574 if (length <= 0) {
575 iod->first_dma = 0;
86eea289 576 return BLK_STS_OK;
5228b328 577 }
ff22b54f 578
1d090624 579 dma_len -= (page_size - offset);
ff22b54f 580 if (dma_len) {
1d090624 581 dma_addr += (page_size - offset);
ff22b54f
MW
582 } else {
583 sg = sg_next(sg);
584 dma_addr = sg_dma_address(sg);
585 dma_len = sg_dma_len(sg);
586 }
587
1d090624 588 if (length <= page_size) {
edd10d33 589 iod->first_dma = dma_addr;
86eea289 590 return BLK_STS_OK;
e025344c
SMM
591 }
592
1d090624 593 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
594 if (nprps <= (256 / 8)) {
595 pool = dev->prp_small_pool;
eca18b23 596 iod->npages = 0;
99802a7a
MW
597 } else {
598 pool = dev->prp_page_pool;
eca18b23 599 iod->npages = 1;
99802a7a
MW
600 }
601
69d2b571 602 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
b77954cb 603 if (!prp_list) {
edd10d33 604 iod->first_dma = dma_addr;
eca18b23 605 iod->npages = -1;
86eea289 606 return BLK_STS_RESOURCE;
b77954cb 607 }
eca18b23
MW
608 list[0] = prp_list;
609 iod->first_dma = prp_dma;
e025344c
SMM
610 i = 0;
611 for (;;) {
1d090624 612 if (i == page_size >> 3) {
e025344c 613 __le64 *old_prp_list = prp_list;
69d2b571 614 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
eca18b23 615 if (!prp_list)
86eea289 616 return BLK_STS_RESOURCE;
eca18b23 617 list[iod->npages++] = prp_list;
7523d834
MW
618 prp_list[0] = old_prp_list[i - 1];
619 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
620 i = 1;
e025344c
SMM
621 }
622 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
623 dma_len -= page_size;
624 dma_addr += page_size;
625 length -= page_size;
e025344c
SMM
626 if (length <= 0)
627 break;
628 if (dma_len > 0)
629 continue;
86eea289
KB
630 if (unlikely(dma_len < 0))
631 goto bad_sgl;
e025344c
SMM
632 sg = sg_next(sg);
633 dma_addr = sg_dma_address(sg);
634 dma_len = sg_dma_len(sg);
ff22b54f
MW
635 }
636
86eea289
KB
637 return BLK_STS_OK;
638
639 bad_sgl:
d0877473
KB
640 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
641 "Invalid SGL for payload:%d nents:%d\n",
642 blk_rq_payload_bytes(req), iod->nents);
86eea289 643 return BLK_STS_IOERR;
ff22b54f
MW
644}
645
fc17b653 646static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
b131c61d 647 struct nvme_command *cmnd)
d29ec824 648{
f4800d6d 649 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
ba1ca37e
CH
650 struct request_queue *q = req->q;
651 enum dma_data_direction dma_dir = rq_data_dir(req) ?
652 DMA_TO_DEVICE : DMA_FROM_DEVICE;
fc17b653 653 blk_status_t ret = BLK_STS_IOERR;
d29ec824 654
f9d03f96 655 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
ba1ca37e
CH
656 iod->nents = blk_rq_map_sg(q, req, iod->sg);
657 if (!iod->nents)
658 goto out;
d29ec824 659
fc17b653 660 ret = BLK_STS_RESOURCE;
2b6b535d
MFO
661 if (!dma_map_sg_attrs(dev->dev, iod->sg, iod->nents, dma_dir,
662 DMA_ATTR_NO_WARN))
ba1ca37e 663 goto out;
d29ec824 664
86eea289
KB
665 ret = nvme_setup_prps(dev, req);
666 if (ret != BLK_STS_OK)
ba1ca37e 667 goto out_unmap;
0e5e4f0e 668
fc17b653 669 ret = BLK_STS_IOERR;
ba1ca37e
CH
670 if (blk_integrity_rq(req)) {
671 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
672 goto out_unmap;
0e5e4f0e 673
bf684057
CH
674 sg_init_table(&iod->meta_sg, 1);
675 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
ba1ca37e 676 goto out_unmap;
0e5e4f0e 677
b5d8af5b 678 if (req_op(req) == REQ_OP_WRITE)
ba1ca37e 679 nvme_dif_remap(req, nvme_dif_prep);
0e5e4f0e 680
bf684057 681 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
ba1ca37e 682 goto out_unmap;
d29ec824 683 }
00df5cb4 684
eb793e2c
CH
685 cmnd->rw.dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
686 cmnd->rw.dptr.prp2 = cpu_to_le64(iod->first_dma);
ba1ca37e 687 if (blk_integrity_rq(req))
bf684057 688 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
fc17b653 689 return BLK_STS_OK;
00df5cb4 690
ba1ca37e
CH
691out_unmap:
692 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
693out:
694 return ret;
00df5cb4
MW
695}
696
f4800d6d 697static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
b60503ba 698{
f4800d6d 699 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
d4f6c3ab
CH
700 enum dma_data_direction dma_dir = rq_data_dir(req) ?
701 DMA_TO_DEVICE : DMA_FROM_DEVICE;
702
703 if (iod->nents) {
704 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
705 if (blk_integrity_rq(req)) {
b5d8af5b 706 if (req_op(req) == REQ_OP_READ)
d4f6c3ab 707 nvme_dif_remap(req, nvme_dif_complete);
bf684057 708 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
e1e5e564 709 }
e19b127f 710 }
e1e5e564 711
f9d03f96 712 nvme_cleanup_cmd(req);
f4800d6d 713 nvme_free_iod(dev, req);
d4f6c3ab 714}
b60503ba 715
d29ec824
CH
716/*
717 * NOTE: ns is NULL when called on the admin queue.
718 */
fc17b653 719static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
a4aea562 720 const struct blk_mq_queue_data *bd)
edd10d33 721{
a4aea562
MB
722 struct nvme_ns *ns = hctx->queue->queuedata;
723 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 724 struct nvme_dev *dev = nvmeq->dev;
a4aea562 725 struct request *req = bd->rq;
ba1ca37e 726 struct nvme_command cmnd;
ebe6d874 727 blk_status_t ret;
e1e5e564 728
f9d03f96 729 ret = nvme_setup_cmd(ns, req, &cmnd);
fc17b653 730 if (ret)
f4800d6d 731 return ret;
a4aea562 732
b131c61d 733 ret = nvme_init_iod(req, dev);
fc17b653 734 if (ret)
f9d03f96 735 goto out_free_cmd;
a4aea562 736
fc17b653 737 if (blk_rq_nr_phys_segments(req)) {
b131c61d 738 ret = nvme_map_data(dev, req, &cmnd);
fc17b653
CH
739 if (ret)
740 goto out_cleanup_iod;
741 }
a4aea562 742
aae239e1 743 blk_mq_start_request(req);
a4aea562 744
ba1ca37e 745 spin_lock_irq(&nvmeq->q_lock);
ae1fba20 746 if (unlikely(nvmeq->cq_vector < 0)) {
fc17b653 747 ret = BLK_STS_IOERR;
ae1fba20 748 spin_unlock_irq(&nvmeq->q_lock);
f9d03f96 749 goto out_cleanup_iod;
ae1fba20 750 }
ba1ca37e 751 __nvme_submit_cmd(nvmeq, &cmnd);
a4aea562
MB
752 nvme_process_cq(nvmeq);
753 spin_unlock_irq(&nvmeq->q_lock);
fc17b653 754 return BLK_STS_OK;
f9d03f96 755out_cleanup_iod:
f4800d6d 756 nvme_free_iod(dev, req);
f9d03f96
CH
757out_free_cmd:
758 nvme_cleanup_cmd(req);
ba1ca37e 759 return ret;
b60503ba 760}
e1e5e564 761
77f02a7a 762static void nvme_pci_complete_rq(struct request *req)
eee417b0 763{
f4800d6d 764 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
a4aea562 765
77f02a7a
CH
766 nvme_unmap_data(iod->nvmeq->dev, req);
767 nvme_complete_rq(req);
b60503ba
MW
768}
769
d783e0bd
MR
770/* We read the CQE phase first to check if the rest of the entry is valid */
771static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
772 u16 phase)
773{
774 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
775}
776
eb281c82 777static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
b60503ba 778{
eb281c82 779 u16 head = nvmeq->cq_head;
adf68f21 780
eb281c82
SG
781 if (likely(nvmeq->cq_vector >= 0)) {
782 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
783 nvmeq->dbbuf_cq_ei))
784 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
785 }
786}
aae239e1 787
83a12fb7
SG
788static inline void nvme_handle_cqe(struct nvme_queue *nvmeq,
789 struct nvme_completion *cqe)
790{
791 struct request *req;
adf68f21 792
83a12fb7
SG
793 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
794 dev_warn(nvmeq->dev->ctrl.device,
795 "invalid id %d completed on queue %d\n",
796 cqe->command_id, le16_to_cpu(cqe->sq_id));
797 return;
b60503ba
MW
798 }
799
83a12fb7
SG
800 /*
801 * AEN requests are special as they don't time out and can
802 * survive any kind of queue freeze and often don't respond to
803 * aborts. We don't even bother to allocate a struct request
804 * for them but rather special case them here.
805 */
806 if (unlikely(nvmeq->qid == 0 &&
807 cqe->command_id >= NVME_AQ_BLKMQ_DEPTH)) {
808 nvme_complete_async_event(&nvmeq->dev->ctrl,
809 cqe->status, &cqe->result);
a0fa9647 810 return;
83a12fb7 811 }
b60503ba 812
e9d8a0fd 813 nvmeq->cqe_seen = 1;
83a12fb7
SG
814 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
815 nvme_end_request(req, cqe->status, cqe->result);
816}
b60503ba 817
920d13a8
SG
818static inline bool nvme_read_cqe(struct nvme_queue *nvmeq,
819 struct nvme_completion *cqe)
b60503ba 820{
920d13a8
SG
821 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
822 *cqe = nvmeq->cqes[nvmeq->cq_head];
adf68f21 823
920d13a8
SG
824 if (++nvmeq->cq_head == nvmeq->q_depth) {
825 nvmeq->cq_head = 0;
826 nvmeq->cq_phase = !nvmeq->cq_phase;
b60503ba 827 }
920d13a8 828 return true;
b60503ba 829 }
920d13a8 830 return false;
a0fa9647
JA
831}
832
833static void nvme_process_cq(struct nvme_queue *nvmeq)
834{
920d13a8
SG
835 struct nvme_completion cqe;
836 int consumed = 0;
b60503ba 837
920d13a8
SG
838 while (nvme_read_cqe(nvmeq, &cqe)) {
839 nvme_handle_cqe(nvmeq, &cqe);
840 consumed++;
920d13a8 841 }
eb281c82 842
e9d8a0fd 843 if (consumed)
920d13a8 844 nvme_ring_cq_doorbell(nvmeq);
b60503ba
MW
845}
846
847static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
848{
849 irqreturn_t result;
850 struct nvme_queue *nvmeq = data;
851 spin_lock(&nvmeq->q_lock);
e9539f47
MW
852 nvme_process_cq(nvmeq);
853 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
854 nvmeq->cqe_seen = 0;
58ffacb5
MW
855 spin_unlock(&nvmeq->q_lock);
856 return result;
857}
858
859static irqreturn_t nvme_irq_check(int irq, void *data)
860{
861 struct nvme_queue *nvmeq = data;
d783e0bd
MR
862 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
863 return IRQ_WAKE_THREAD;
864 return IRQ_NONE;
58ffacb5
MW
865}
866
7776db1c 867static int __nvme_poll(struct nvme_queue *nvmeq, unsigned int tag)
a0fa9647 868{
442e19b7
SG
869 struct nvme_completion cqe;
870 int found = 0, consumed = 0;
a0fa9647 871
442e19b7
SG
872 if (!nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
873 return 0;
a0fa9647 874
442e19b7
SG
875 spin_lock_irq(&nvmeq->q_lock);
876 while (nvme_read_cqe(nvmeq, &cqe)) {
877 nvme_handle_cqe(nvmeq, &cqe);
878 consumed++;
879
880 if (tag == cqe.command_id) {
881 found = 1;
882 break;
883 }
884 }
885
886 if (consumed)
887 nvme_ring_cq_doorbell(nvmeq);
888 spin_unlock_irq(&nvmeq->q_lock);
889
890 return found;
a0fa9647
JA
891}
892
7776db1c
KB
893static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
894{
895 struct nvme_queue *nvmeq = hctx->driver_data;
896
897 return __nvme_poll(nvmeq, tag);
898}
899
f866fc42 900static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl, int aer_idx)
b60503ba 901{
f866fc42 902 struct nvme_dev *dev = to_nvme_dev(ctrl);
9396dec9 903 struct nvme_queue *nvmeq = dev->queues[0];
a4aea562 904 struct nvme_command c;
b60503ba 905
a4aea562
MB
906 memset(&c, 0, sizeof(c));
907 c.common.opcode = nvme_admin_async_event;
f866fc42 908 c.common.command_id = NVME_AQ_BLKMQ_DEPTH + aer_idx;
3c0cf138 909
9396dec9 910 spin_lock_irq(&nvmeq->q_lock);
f866fc42 911 __nvme_submit_cmd(nvmeq, &c);
9396dec9 912 spin_unlock_irq(&nvmeq->q_lock);
f705f837
CH
913}
914
b60503ba 915static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
f705f837 916{
b60503ba
MW
917 struct nvme_command c;
918
919 memset(&c, 0, sizeof(c));
920 c.delete_queue.opcode = opcode;
921 c.delete_queue.qid = cpu_to_le16(id);
922
1c63dc66 923 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
924}
925
b60503ba
MW
926static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
927 struct nvme_queue *nvmeq)
928{
b60503ba
MW
929 struct nvme_command c;
930 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
931
d29ec824
CH
932 /*
933 * Note: we (ab)use the fact the the prp fields survive if no data
934 * is attached to the request.
935 */
b60503ba
MW
936 memset(&c, 0, sizeof(c));
937 c.create_cq.opcode = nvme_admin_create_cq;
938 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
939 c.create_cq.cqid = cpu_to_le16(qid);
940 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
941 c.create_cq.cq_flags = cpu_to_le16(flags);
942 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
943
1c63dc66 944 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
945}
946
947static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
948 struct nvme_queue *nvmeq)
949{
b60503ba 950 struct nvme_command c;
81c1cd98 951 int flags = NVME_QUEUE_PHYS_CONTIG;
b60503ba 952
d29ec824
CH
953 /*
954 * Note: we (ab)use the fact the the prp fields survive if no data
955 * is attached to the request.
956 */
b60503ba
MW
957 memset(&c, 0, sizeof(c));
958 c.create_sq.opcode = nvme_admin_create_sq;
959 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
960 c.create_sq.sqid = cpu_to_le16(qid);
961 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
962 c.create_sq.sq_flags = cpu_to_le16(flags);
963 c.create_sq.cqid = cpu_to_le16(qid);
964
1c63dc66 965 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
b60503ba
MW
966}
967
968static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
969{
970 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
971}
972
973static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
974{
975 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
976}
977
2a842aca 978static void abort_endio(struct request *req, blk_status_t error)
bc5fc7e4 979{
f4800d6d
CH
980 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
981 struct nvme_queue *nvmeq = iod->nvmeq;
e44ac588 982
27fa9bc5
CH
983 dev_warn(nvmeq->dev->ctrl.device,
984 "Abort status: 0x%x", nvme_req(req)->status);
e7a2a87d 985 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
e7a2a87d 986 blk_mq_free_request(req);
bc5fc7e4
MW
987}
988
b2a0eb1a
KB
989static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
990{
991
992 /* If true, indicates loss of adapter communication, possibly by a
993 * NVMe Subsystem reset.
994 */
995 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
996
997 /* If there is a reset ongoing, we shouldn't reset again. */
998 if (dev->ctrl.state == NVME_CTRL_RESETTING)
999 return false;
1000
1001 /* We shouldn't reset unless the controller is on fatal error state
1002 * _or_ if we lost the communication with it.
1003 */
1004 if (!(csts & NVME_CSTS_CFS) && !nssro)
1005 return false;
1006
1007 /* If PCI error recovery process is happening, we cannot reset or
1008 * the recovery mechanism will surely fail.
1009 */
1010 if (pci_channel_offline(to_pci_dev(dev->dev)))
1011 return false;
1012
1013 return true;
1014}
1015
1016static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1017{
1018 /* Read a config register to help see what died. */
1019 u16 pci_status;
1020 int result;
1021
1022 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1023 &pci_status);
1024 if (result == PCIBIOS_SUCCESSFUL)
1025 dev_warn(dev->ctrl.device,
1026 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1027 csts, pci_status);
1028 else
1029 dev_warn(dev->ctrl.device,
1030 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1031 csts, result);
1032}
1033
31c7c7d2 1034static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
c30341dc 1035{
f4800d6d
CH
1036 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1037 struct nvme_queue *nvmeq = iod->nvmeq;
c30341dc 1038 struct nvme_dev *dev = nvmeq->dev;
a4aea562 1039 struct request *abort_req;
a4aea562 1040 struct nvme_command cmd;
b2a0eb1a
KB
1041 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1042
1043 /*
1044 * Reset immediately if the controller is failed
1045 */
1046 if (nvme_should_reset(dev, csts)) {
1047 nvme_warn_reset(dev, csts);
1048 nvme_dev_disable(dev, false);
d86c4d8e 1049 nvme_reset_ctrl(&dev->ctrl);
b2a0eb1a
KB
1050 return BLK_EH_HANDLED;
1051 }
c30341dc 1052
7776db1c
KB
1053 /*
1054 * Did we miss an interrupt?
1055 */
1056 if (__nvme_poll(nvmeq, req->tag)) {
1057 dev_warn(dev->ctrl.device,
1058 "I/O %d QID %d timeout, completion polled\n",
1059 req->tag, nvmeq->qid);
1060 return BLK_EH_HANDLED;
1061 }
1062
31c7c7d2 1063 /*
fd634f41
CH
1064 * Shutdown immediately if controller times out while starting. The
1065 * reset work will see the pci device disabled when it gets the forced
1066 * cancellation error. All outstanding requests are completed on
1067 * shutdown, so we return BLK_EH_HANDLED.
1068 */
bb8d261e 1069 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
1b3c47c1 1070 dev_warn(dev->ctrl.device,
fd634f41
CH
1071 "I/O %d QID %d timeout, disable controller\n",
1072 req->tag, nvmeq->qid);
a5cdb68c 1073 nvme_dev_disable(dev, false);
27fa9bc5 1074 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
fd634f41 1075 return BLK_EH_HANDLED;
c30341dc
KB
1076 }
1077
fd634f41
CH
1078 /*
1079 * Shutdown the controller immediately and schedule a reset if the
1080 * command was already aborted once before and still hasn't been
1081 * returned to the driver, or if this is the admin queue.
31c7c7d2 1082 */
f4800d6d 1083 if (!nvmeq->qid || iod->aborted) {
1b3c47c1 1084 dev_warn(dev->ctrl.device,
e1569a16
KB
1085 "I/O %d QID %d timeout, reset controller\n",
1086 req->tag, nvmeq->qid);
a5cdb68c 1087 nvme_dev_disable(dev, false);
d86c4d8e 1088 nvme_reset_ctrl(&dev->ctrl);
c30341dc 1089
e1569a16
KB
1090 /*
1091 * Mark the request as handled, since the inline shutdown
1092 * forces all outstanding requests to complete.
1093 */
27fa9bc5 1094 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
e1569a16 1095 return BLK_EH_HANDLED;
c30341dc 1096 }
c30341dc 1097
e7a2a87d 1098 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
6bf25d16 1099 atomic_inc(&dev->ctrl.abort_limit);
31c7c7d2 1100 return BLK_EH_RESET_TIMER;
6bf25d16 1101 }
7bf7d778 1102 iod->aborted = 1;
a4aea562 1103
c30341dc
KB
1104 memset(&cmd, 0, sizeof(cmd));
1105 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1106 cmd.abort.cid = req->tag;
c30341dc 1107 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
c30341dc 1108
1b3c47c1
SG
1109 dev_warn(nvmeq->dev->ctrl.device,
1110 "I/O %d QID %d timeout, aborting\n",
1111 req->tag, nvmeq->qid);
e7a2a87d
CH
1112
1113 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
eb71f435 1114 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
e7a2a87d
CH
1115 if (IS_ERR(abort_req)) {
1116 atomic_inc(&dev->ctrl.abort_limit);
1117 return BLK_EH_RESET_TIMER;
1118 }
1119
1120 abort_req->timeout = ADMIN_TIMEOUT;
1121 abort_req->end_io_data = NULL;
1122 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
c30341dc 1123
31c7c7d2
CH
1124 /*
1125 * The aborted req will be completed on receiving the abort req.
1126 * We enable the timer again. If hit twice, it'll cause a device reset,
1127 * as the device then is in a faulty state.
1128 */
1129 return BLK_EH_RESET_TIMER;
c30341dc
KB
1130}
1131
a4aea562
MB
1132static void nvme_free_queue(struct nvme_queue *nvmeq)
1133{
9e866774
MW
1134 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1135 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1136 if (nvmeq->sq_cmds)
1137 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1138 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1139 kfree(nvmeq);
1140}
1141
a1a5ef99 1142static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1143{
1144 int i;
1145
d858e5f0 1146 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
a4aea562 1147 struct nvme_queue *nvmeq = dev->queues[i];
d858e5f0 1148 dev->ctrl.queue_count--;
a4aea562 1149 dev->queues[i] = NULL;
f435c282 1150 nvme_free_queue(nvmeq);
121c7ad4 1151 }
22404274
KB
1152}
1153
4d115420
KB
1154/**
1155 * nvme_suspend_queue - put queue into suspended state
1156 * @nvmeq - queue to suspend
4d115420
KB
1157 */
1158static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1159{
2b25d981 1160 int vector;
b60503ba 1161
a09115b2 1162 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1163 if (nvmeq->cq_vector == -1) {
1164 spin_unlock_irq(&nvmeq->q_lock);
1165 return 1;
1166 }
0ff199cb 1167 vector = nvmeq->cq_vector;
42f61420 1168 nvmeq->dev->online_queues--;
2b25d981 1169 nvmeq->cq_vector = -1;
a09115b2
MW
1170 spin_unlock_irq(&nvmeq->q_lock);
1171
1c63dc66 1172 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
c81545f9 1173 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
6df3dbc8 1174
0ff199cb 1175 pci_free_irq(to_pci_dev(nvmeq->dev->dev), vector, nvmeq);
b60503ba 1176
4d115420
KB
1177 return 0;
1178}
b60503ba 1179
a5cdb68c 1180static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
4d115420 1181{
a5cdb68c 1182 struct nvme_queue *nvmeq = dev->queues[0];
4d115420
KB
1183
1184 if (!nvmeq)
1185 return;
1186 if (nvme_suspend_queue(nvmeq))
1187 return;
1188
a5cdb68c
KB
1189 if (shutdown)
1190 nvme_shutdown_ctrl(&dev->ctrl);
1191 else
20d0dfe6 1192 nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
07836e65
KB
1193
1194 spin_lock_irq(&nvmeq->q_lock);
1195 nvme_process_cq(nvmeq);
1196 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1197}
1198
8ffaadf7
JD
1199static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1200 int entry_size)
1201{
1202 int q_depth = dev->q_depth;
5fd4ce1b
CH
1203 unsigned q_size_aligned = roundup(q_depth * entry_size,
1204 dev->ctrl.page_size);
8ffaadf7
JD
1205
1206 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99 1207 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
5fd4ce1b 1208 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
c45f5c99 1209 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1210
1211 /*
1212 * Ensure the reduced q_depth is above some threshold where it
1213 * would be better to map queues in system memory with the
1214 * original depth
1215 */
1216 if (q_depth < 64)
1217 return -ENOMEM;
1218 }
1219
1220 return q_depth;
1221}
1222
1223static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1224 int qid, int depth)
1225{
1226 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
5fd4ce1b
CH
1227 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1228 dev->ctrl.page_size);
8969f1f8 1229 nvmeq->sq_dma_addr = dev->cmb_bus_addr + offset;
8ffaadf7
JD
1230 nvmeq->sq_cmds_io = dev->cmb + offset;
1231 } else {
1232 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1233 &nvmeq->sq_dma_addr, GFP_KERNEL);
1234 if (!nvmeq->sq_cmds)
1235 return -ENOMEM;
1236 }
1237
1238 return 0;
1239}
1240
b60503ba 1241static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
d3af3ecd 1242 int depth, int node)
b60503ba 1243{
d3af3ecd
SL
1244 struct nvme_queue *nvmeq = kzalloc_node(sizeof(*nvmeq), GFP_KERNEL,
1245 node);
b60503ba
MW
1246 if (!nvmeq)
1247 return NULL;
1248
e75ec752 1249 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1250 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1251 if (!nvmeq->cqes)
1252 goto free_nvmeq;
b60503ba 1253
8ffaadf7 1254 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1255 goto free_cqdma;
1256
e75ec752 1257 nvmeq->q_dmadev = dev->dev;
091b6092 1258 nvmeq->dev = dev;
b60503ba
MW
1259 spin_lock_init(&nvmeq->q_lock);
1260 nvmeq->cq_head = 0;
82123460 1261 nvmeq->cq_phase = 1;
b80d5ccc 1262 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1263 nvmeq->q_depth = depth;
c30341dc 1264 nvmeq->qid = qid;
758dd7fd 1265 nvmeq->cq_vector = -1;
a4aea562 1266 dev->queues[qid] = nvmeq;
d858e5f0 1267 dev->ctrl.queue_count++;
36a7e993 1268
b60503ba
MW
1269 return nvmeq;
1270
1271 free_cqdma:
e75ec752 1272 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1273 nvmeq->cq_dma_addr);
1274 free_nvmeq:
1275 kfree(nvmeq);
1276 return NULL;
1277}
1278
dca51e78 1279static int queue_request_irq(struct nvme_queue *nvmeq)
3001082c 1280{
0ff199cb
CH
1281 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1282 int nr = nvmeq->dev->ctrl.instance;
1283
1284 if (use_threaded_interrupts) {
1285 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1286 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1287 } else {
1288 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1289 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1290 }
3001082c
MW
1291}
1292
22404274 1293static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1294{
22404274 1295 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1296
7be50e93 1297 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1298 nvmeq->sq_tail = 0;
1299 nvmeq->cq_head = 0;
1300 nvmeq->cq_phase = 1;
b80d5ccc 1301 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1302 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
f9f38e33 1303 nvme_dbbuf_init(dev, nvmeq, qid);
42f61420 1304 dev->online_queues++;
7be50e93 1305 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1306}
1307
1308static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1309{
1310 struct nvme_dev *dev = nvmeq->dev;
1311 int result;
3f85d50b 1312
2b25d981 1313 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1314 result = adapter_alloc_cq(dev, qid, nvmeq);
1315 if (result < 0)
22404274 1316 return result;
b60503ba
MW
1317
1318 result = adapter_alloc_sq(dev, qid, nvmeq);
1319 if (result < 0)
1320 goto release_cq;
1321
161b8be2 1322 nvme_init_queue(nvmeq, qid);
dca51e78 1323 result = queue_request_irq(nvmeq);
b60503ba
MW
1324 if (result < 0)
1325 goto release_sq;
1326
22404274 1327 return result;
b60503ba
MW
1328
1329 release_sq:
1330 adapter_delete_sq(dev, qid);
1331 release_cq:
1332 adapter_delete_cq(dev, qid);
22404274 1333 return result;
b60503ba
MW
1334}
1335
f363b089 1336static const struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1337 .queue_rq = nvme_queue_rq,
77f02a7a 1338 .complete = nvme_pci_complete_rq,
a4aea562 1339 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1340 .exit_hctx = nvme_admin_exit_hctx,
0350815a 1341 .init_request = nvme_init_request,
a4aea562
MB
1342 .timeout = nvme_timeout,
1343};
1344
f363b089 1345static const struct blk_mq_ops nvme_mq_ops = {
a4aea562 1346 .queue_rq = nvme_queue_rq,
77f02a7a 1347 .complete = nvme_pci_complete_rq,
a4aea562
MB
1348 .init_hctx = nvme_init_hctx,
1349 .init_request = nvme_init_request,
dca51e78 1350 .map_queues = nvme_pci_map_queues,
a4aea562 1351 .timeout = nvme_timeout,
a0fa9647 1352 .poll = nvme_poll,
a4aea562
MB
1353};
1354
ea191d2f
KB
1355static void nvme_dev_remove_admin(struct nvme_dev *dev)
1356{
1c63dc66 1357 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
69d9a99c
KB
1358 /*
1359 * If the controller was reset during removal, it's possible
1360 * user requests may be waiting on a stopped queue. Start the
1361 * queue to flush these to completion.
1362 */
c81545f9 1363 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1c63dc66 1364 blk_cleanup_queue(dev->ctrl.admin_q);
ea191d2f
KB
1365 blk_mq_free_tag_set(&dev->admin_tagset);
1366 }
1367}
1368
a4aea562
MB
1369static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1370{
1c63dc66 1371 if (!dev->ctrl.admin_q) {
a4aea562
MB
1372 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1373 dev->admin_tagset.nr_hw_queues = 1;
e3e9d50c
KB
1374
1375 /*
1376 * Subtract one to leave an empty queue entry for 'Full Queue'
1377 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1378 */
1379 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
a4aea562 1380 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1381 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1382 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
d3484991 1383 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
a4aea562
MB
1384 dev->admin_tagset.driver_data = dev;
1385
1386 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1387 return -ENOMEM;
34b6c231 1388 dev->ctrl.admin_tagset = &dev->admin_tagset;
a4aea562 1389
1c63dc66
CH
1390 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1391 if (IS_ERR(dev->ctrl.admin_q)) {
a4aea562
MB
1392 blk_mq_free_tag_set(&dev->admin_tagset);
1393 return -ENOMEM;
1394 }
1c63dc66 1395 if (!blk_get_queue(dev->ctrl.admin_q)) {
ea191d2f 1396 nvme_dev_remove_admin(dev);
1c63dc66 1397 dev->ctrl.admin_q = NULL;
ea191d2f
KB
1398 return -ENODEV;
1399 }
0fb59cbc 1400 } else
c81545f9 1401 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
a4aea562
MB
1402
1403 return 0;
1404}
1405
97f6ef64
XY
1406static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1407{
1408 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1409}
1410
1411static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1412{
1413 struct pci_dev *pdev = to_pci_dev(dev->dev);
1414
1415 if (size <= dev->bar_mapped_size)
1416 return 0;
1417 if (size > pci_resource_len(pdev, 0))
1418 return -ENOMEM;
1419 if (dev->bar)
1420 iounmap(dev->bar);
1421 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1422 if (!dev->bar) {
1423 dev->bar_mapped_size = 0;
1424 return -ENOMEM;
1425 }
1426 dev->bar_mapped_size = size;
1427 dev->dbs = dev->bar + NVME_REG_DBS;
1428
1429 return 0;
1430}
1431
01ad0990 1432static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1433{
ba47e386 1434 int result;
b60503ba
MW
1435 u32 aqa;
1436 struct nvme_queue *nvmeq;
1437
97f6ef64
XY
1438 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1439 if (result < 0)
1440 return result;
1441
8ef2074d 1442 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
20d0dfe6 1443 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
dfbac8c7 1444
7a67cbea
CH
1445 if (dev->subsystem &&
1446 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1447 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
dfbac8c7 1448
20d0dfe6 1449 result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
ba47e386
MW
1450 if (result < 0)
1451 return result;
b60503ba 1452
a4aea562 1453 nvmeq = dev->queues[0];
cd638946 1454 if (!nvmeq) {
d3af3ecd
SL
1455 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH,
1456 dev_to_node(dev->dev));
cd638946
KB
1457 if (!nvmeq)
1458 return -ENOMEM;
cd638946 1459 }
b60503ba
MW
1460
1461 aqa = nvmeq->q_depth - 1;
1462 aqa |= aqa << 16;
1463
7a67cbea
CH
1464 writel(aqa, dev->bar + NVME_REG_AQA);
1465 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1466 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
b60503ba 1467
20d0dfe6 1468 result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
025c557a 1469 if (result)
d4875622 1470 return result;
a4aea562 1471
2b25d981 1472 nvmeq->cq_vector = 0;
161b8be2 1473 nvme_init_queue(nvmeq, 0);
dca51e78 1474 result = queue_request_irq(nvmeq);
758dd7fd
JD
1475 if (result) {
1476 nvmeq->cq_vector = -1;
d4875622 1477 return result;
758dd7fd 1478 }
025c557a 1479
b60503ba
MW
1480 return result;
1481}
1482
749941f2 1483static int nvme_create_io_queues(struct nvme_dev *dev)
42f61420 1484{
949928c1 1485 unsigned i, max;
749941f2 1486 int ret = 0;
42f61420 1487
d858e5f0 1488 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
d3af3ecd
SL
1489 /* vector == qid - 1, match nvme_create_queue */
1490 if (!nvme_alloc_queue(dev, i, dev->q_depth,
1491 pci_irq_get_node(to_pci_dev(dev->dev), i - 1))) {
749941f2 1492 ret = -ENOMEM;
42f61420 1493 break;
749941f2
CH
1494 }
1495 }
42f61420 1496
d858e5f0 1497 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
949928c1 1498 for (i = dev->online_queues; i <= max; i++) {
749941f2 1499 ret = nvme_create_queue(dev->queues[i], i);
d4875622 1500 if (ret)
42f61420 1501 break;
27e8166c 1502 }
749941f2
CH
1503
1504 /*
1505 * Ignore failing Create SQ/CQ commands, we can continue with less
1506 * than the desired aount of queues, and even a controller without
1507 * I/O queues an still be used to issue admin commands. This might
1508 * be useful to upgrade a buggy firmware for example.
1509 */
1510 return ret >= 0 ? 0 : ret;
b60503ba
MW
1511}
1512
202021c1
SB
1513static ssize_t nvme_cmb_show(struct device *dev,
1514 struct device_attribute *attr,
1515 char *buf)
1516{
1517 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1518
c965809c 1519 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
202021c1
SB
1520 ndev->cmbloc, ndev->cmbsz);
1521}
1522static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1523
8ffaadf7
JD
1524static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1525{
1526 u64 szu, size, offset;
8ffaadf7
JD
1527 resource_size_t bar_size;
1528 struct pci_dev *pdev = to_pci_dev(dev->dev);
1529 void __iomem *cmb;
8969f1f8 1530 int bar;
8ffaadf7 1531
7a67cbea 1532 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
8ffaadf7
JD
1533 if (!(NVME_CMB_SZ(dev->cmbsz)))
1534 return NULL;
202021c1 1535 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
8ffaadf7 1536
202021c1
SB
1537 if (!use_cmb_sqes)
1538 return NULL;
8ffaadf7
JD
1539
1540 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1541 size = szu * NVME_CMB_SZ(dev->cmbsz);
202021c1 1542 offset = szu * NVME_CMB_OFST(dev->cmbloc);
8969f1f8
CH
1543 bar = NVME_CMB_BIR(dev->cmbloc);
1544 bar_size = pci_resource_len(pdev, bar);
8ffaadf7
JD
1545
1546 if (offset > bar_size)
1547 return NULL;
1548
1549 /*
1550 * Controllers may support a CMB size larger than their BAR,
1551 * for example, due to being behind a bridge. Reduce the CMB to
1552 * the reported size of the BAR
1553 */
1554 if (size > bar_size - offset)
1555 size = bar_size - offset;
1556
8969f1f8 1557 cmb = ioremap_wc(pci_resource_start(pdev, bar) + offset, size);
8ffaadf7
JD
1558 if (!cmb)
1559 return NULL;
1560
8969f1f8 1561 dev->cmb_bus_addr = pci_bus_address(pdev, bar) + offset;
8ffaadf7
JD
1562 dev->cmb_size = size;
1563 return cmb;
1564}
1565
1566static inline void nvme_release_cmb(struct nvme_dev *dev)
1567{
1568 if (dev->cmb) {
1569 iounmap(dev->cmb);
1570 dev->cmb = NULL;
1c78f773
MG
1571 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1572 &dev_attr_cmb.attr, NULL);
1573 dev->cmbsz = 0;
8ffaadf7
JD
1574 }
1575}
1576
87ad72a5
CH
1577static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
1578{
4033f35d 1579 u64 dma_addr = dev->host_mem_descs_dma;
87ad72a5 1580 struct nvme_command c;
87ad72a5
CH
1581 int ret;
1582
87ad72a5
CH
1583 memset(&c, 0, sizeof(c));
1584 c.features.opcode = nvme_admin_set_features;
1585 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1586 c.features.dword11 = cpu_to_le32(bits);
1587 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1588 ilog2(dev->ctrl.page_size));
1589 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1590 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1591 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1592
1593 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1594 if (ret) {
1595 dev_warn(dev->ctrl.device,
1596 "failed to set host mem (err %d, flags %#x).\n",
1597 ret, bits);
1598 }
87ad72a5
CH
1599 return ret;
1600}
1601
1602static void nvme_free_host_mem(struct nvme_dev *dev)
1603{
1604 int i;
1605
1606 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1607 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1608 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1609
1610 dma_free_coherent(dev->dev, size, dev->host_mem_desc_bufs[i],
1611 le64_to_cpu(desc->addr));
1612 }
1613
1614 kfree(dev->host_mem_desc_bufs);
1615 dev->host_mem_desc_bufs = NULL;
4033f35d
CH
1616 dma_free_coherent(dev->dev,
1617 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1618 dev->host_mem_descs, dev->host_mem_descs_dma);
87ad72a5
CH
1619 dev->host_mem_descs = NULL;
1620}
1621
92dc6895
CH
1622static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1623 u32 chunk_size)
9d713c2b 1624{
87ad72a5 1625 struct nvme_host_mem_buf_desc *descs;
92dc6895 1626 u32 max_entries, len;
4033f35d 1627 dma_addr_t descs_dma;
2ee0e4ed 1628 int i = 0;
87ad72a5 1629 void **bufs;
2ee0e4ed 1630 u64 size = 0, tmp;
87ad72a5 1631
87ad72a5
CH
1632 tmp = (preferred + chunk_size - 1);
1633 do_div(tmp, chunk_size);
1634 max_entries = tmp;
044a9df1
CH
1635
1636 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1637 max_entries = dev->ctrl.hmmaxd;
1638
4033f35d
CH
1639 descs = dma_zalloc_coherent(dev->dev, max_entries * sizeof(*descs),
1640 &descs_dma, GFP_KERNEL);
87ad72a5
CH
1641 if (!descs)
1642 goto out;
1643
1644 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1645 if (!bufs)
1646 goto out_free_descs;
1647
50cdb7c6 1648 for (size = 0; size < preferred; size += len) {
87ad72a5
CH
1649 dma_addr_t dma_addr;
1650
50cdb7c6 1651 len = min_t(u64, chunk_size, preferred - size);
87ad72a5
CH
1652 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1653 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1654 if (!bufs[i])
1655 break;
1656
1657 descs[i].addr = cpu_to_le64(dma_addr);
1658 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1659 i++;
1660 }
1661
92dc6895 1662 if (!size)
87ad72a5 1663 goto out_free_bufs;
87ad72a5 1664
87ad72a5
CH
1665 dev->nr_host_mem_descs = i;
1666 dev->host_mem_size = size;
1667 dev->host_mem_descs = descs;
4033f35d 1668 dev->host_mem_descs_dma = descs_dma;
87ad72a5
CH
1669 dev->host_mem_desc_bufs = bufs;
1670 return 0;
1671
1672out_free_bufs:
1673 while (--i >= 0) {
1674 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1675
1676 dma_free_coherent(dev->dev, size, bufs[i],
1677 le64_to_cpu(descs[i].addr));
1678 }
1679
1680 kfree(bufs);
1681out_free_descs:
4033f35d
CH
1682 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1683 descs_dma);
87ad72a5 1684out:
87ad72a5
CH
1685 dev->host_mem_descs = NULL;
1686 return -ENOMEM;
1687}
1688
92dc6895
CH
1689static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1690{
1691 u32 chunk_size;
1692
1693 /* start big and work our way down */
30f92d62 1694 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
044a9df1 1695 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
92dc6895
CH
1696 chunk_size /= 2) {
1697 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1698 if (!min || dev->host_mem_size >= min)
1699 return 0;
1700 nvme_free_host_mem(dev);
1701 }
1702 }
1703
1704 return -ENOMEM;
1705}
1706
9620cfba 1707static int nvme_setup_host_mem(struct nvme_dev *dev)
87ad72a5
CH
1708{
1709 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1710 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1711 u64 min = (u64)dev->ctrl.hmmin * 4096;
1712 u32 enable_bits = NVME_HOST_MEM_ENABLE;
9620cfba 1713 int ret = 0;
87ad72a5
CH
1714
1715 preferred = min(preferred, max);
1716 if (min > max) {
1717 dev_warn(dev->ctrl.device,
1718 "min host memory (%lld MiB) above limit (%d MiB).\n",
1719 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1720 nvme_free_host_mem(dev);
9620cfba 1721 return 0;
87ad72a5
CH
1722 }
1723
1724 /*
1725 * If we already have a buffer allocated check if we can reuse it.
1726 */
1727 if (dev->host_mem_descs) {
1728 if (dev->host_mem_size >= min)
1729 enable_bits |= NVME_HOST_MEM_RETURN;
1730 else
1731 nvme_free_host_mem(dev);
1732 }
1733
1734 if (!dev->host_mem_descs) {
92dc6895
CH
1735 if (nvme_alloc_host_mem(dev, min, preferred)) {
1736 dev_warn(dev->ctrl.device,
1737 "failed to allocate host memory buffer.\n");
9620cfba 1738 return 0; /* controller must work without HMB */
92dc6895
CH
1739 }
1740
1741 dev_info(dev->ctrl.device,
1742 "allocated %lld MiB host memory buffer.\n",
1743 dev->host_mem_size >> ilog2(SZ_1M));
87ad72a5
CH
1744 }
1745
9620cfba
CH
1746 ret = nvme_set_host_mem(dev, enable_bits);
1747 if (ret)
87ad72a5 1748 nvme_free_host_mem(dev);
9620cfba 1749 return ret;
9d713c2b
KB
1750}
1751
8d85fce7 1752static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 1753{
a4aea562 1754 struct nvme_queue *adminq = dev->queues[0];
e75ec752 1755 struct pci_dev *pdev = to_pci_dev(dev->dev);
97f6ef64
XY
1756 int result, nr_io_queues;
1757 unsigned long size;
b60503ba 1758
425a17cb 1759 nr_io_queues = num_present_cpus();
9a0be7ab
CH
1760 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1761 if (result < 0)
1b23484b 1762 return result;
9a0be7ab 1763
f5fa90dc 1764 if (nr_io_queues == 0)
a5229050 1765 return 0;
b60503ba 1766
8ffaadf7
JD
1767 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1768 result = nvme_cmb_qdepth(dev, nr_io_queues,
1769 sizeof(struct nvme_command));
1770 if (result > 0)
1771 dev->q_depth = result;
1772 else
1773 nvme_release_cmb(dev);
1774 }
1775
97f6ef64
XY
1776 do {
1777 size = db_bar_size(dev, nr_io_queues);
1778 result = nvme_remap_bar(dev, size);
1779 if (!result)
1780 break;
1781 if (!--nr_io_queues)
1782 return -ENOMEM;
1783 } while (1);
1784 adminq->q_db = dev->dbs;
f1938f6e 1785
9d713c2b 1786 /* Deregister the admin queue's interrupt */
0ff199cb 1787 pci_free_irq(pdev, 0, adminq);
9d713c2b 1788
e32efbfc
JA
1789 /*
1790 * If we enable msix early due to not intx, disable it again before
1791 * setting up the full range we need.
1792 */
dca51e78
CH
1793 pci_free_irq_vectors(pdev);
1794 nr_io_queues = pci_alloc_irq_vectors(pdev, 1, nr_io_queues,
1795 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY);
1796 if (nr_io_queues <= 0)
1797 return -EIO;
1798 dev->max_qid = nr_io_queues;
fa08a396 1799
063a8096
MW
1800 /*
1801 * Should investigate if there's a performance win from allocating
1802 * more queues than interrupt vectors; it might allow the submission
1803 * path to scale better, even if the receive path is limited by the
1804 * number of interrupts.
1805 */
063a8096 1806
dca51e78 1807 result = queue_request_irq(adminq);
758dd7fd
JD
1808 if (result) {
1809 adminq->cq_vector = -1;
d4875622 1810 return result;
758dd7fd 1811 }
749941f2 1812 return nvme_create_io_queues(dev);
b60503ba
MW
1813}
1814
2a842aca 1815static void nvme_del_queue_end(struct request *req, blk_status_t error)
a5768aa8 1816{
db3cbfff 1817 struct nvme_queue *nvmeq = req->end_io_data;
b5875222 1818
db3cbfff
KB
1819 blk_mq_free_request(req);
1820 complete(&nvmeq->dev->ioq_wait);
a5768aa8
KB
1821}
1822
2a842aca 1823static void nvme_del_cq_end(struct request *req, blk_status_t error)
a5768aa8 1824{
db3cbfff 1825 struct nvme_queue *nvmeq = req->end_io_data;
a5768aa8 1826
db3cbfff
KB
1827 if (!error) {
1828 unsigned long flags;
1829
2e39e0f6
ML
1830 /*
1831 * We might be called with the AQ q_lock held
1832 * and the I/O queue q_lock should always
1833 * nest inside the AQ one.
1834 */
1835 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1836 SINGLE_DEPTH_NESTING);
db3cbfff
KB
1837 nvme_process_cq(nvmeq);
1838 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a5768aa8 1839 }
db3cbfff
KB
1840
1841 nvme_del_queue_end(req, error);
a5768aa8
KB
1842}
1843
db3cbfff 1844static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
bda4e0fb 1845{
db3cbfff
KB
1846 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1847 struct request *req;
1848 struct nvme_command cmd;
bda4e0fb 1849
db3cbfff
KB
1850 memset(&cmd, 0, sizeof(cmd));
1851 cmd.delete_queue.opcode = opcode;
1852 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
bda4e0fb 1853
eb71f435 1854 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
db3cbfff
KB
1855 if (IS_ERR(req))
1856 return PTR_ERR(req);
bda4e0fb 1857
db3cbfff
KB
1858 req->timeout = ADMIN_TIMEOUT;
1859 req->end_io_data = nvmeq;
1860
1861 blk_execute_rq_nowait(q, NULL, req, false,
1862 opcode == nvme_admin_delete_cq ?
1863 nvme_del_cq_end : nvme_del_queue_end);
1864 return 0;
bda4e0fb
KB
1865}
1866
70659060 1867static void nvme_disable_io_queues(struct nvme_dev *dev, int queues)
a5768aa8 1868{
70659060 1869 int pass;
db3cbfff
KB
1870 unsigned long timeout;
1871 u8 opcode = nvme_admin_delete_sq;
a5768aa8 1872
db3cbfff 1873 for (pass = 0; pass < 2; pass++) {
014a0d60 1874 int sent = 0, i = queues;
db3cbfff
KB
1875
1876 reinit_completion(&dev->ioq_wait);
1877 retry:
1878 timeout = ADMIN_TIMEOUT;
c21377f8
GKB
1879 for (; i > 0; i--, sent++)
1880 if (nvme_delete_queue(dev->queues[i], opcode))
db3cbfff 1881 break;
c21377f8 1882
db3cbfff
KB
1883 while (sent--) {
1884 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1885 if (timeout == 0)
1886 return;
1887 if (i)
1888 goto retry;
1889 }
1890 opcode = nvme_admin_delete_cq;
1891 }
a5768aa8
KB
1892}
1893
422ef0c7
MW
1894/*
1895 * Return: error value if an error occurred setting up the queues or calling
1896 * Identify Device. 0 if these succeeded, even if adding some of the
1897 * namespaces failed. At the moment, these failures are silent. TBD which
1898 * failures should be reported.
1899 */
8d85fce7 1900static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 1901{
5bae7f73 1902 if (!dev->ctrl.tagset) {
ffe7704d
KB
1903 dev->tagset.ops = &nvme_mq_ops;
1904 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1905 dev->tagset.timeout = NVME_IO_TIMEOUT;
1906 dev->tagset.numa_node = dev_to_node(dev->dev);
1907 dev->tagset.queue_depth =
a4aea562 1908 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
1909 dev->tagset.cmd_size = nvme_cmd_size(dev);
1910 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1911 dev->tagset.driver_data = dev;
b60503ba 1912
ffe7704d
KB
1913 if (blk_mq_alloc_tag_set(&dev->tagset))
1914 return 0;
5bae7f73 1915 dev->ctrl.tagset = &dev->tagset;
f9f38e33
HK
1916
1917 nvme_dbbuf_set(dev);
949928c1
KB
1918 } else {
1919 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1920
1921 /* Free previously allocated queues that are no longer usable */
1922 nvme_free_queues(dev, dev->online_queues);
ffe7704d 1923 }
949928c1 1924
e1e5e564 1925 return 0;
b60503ba
MW
1926}
1927
b00a726a 1928static int nvme_pci_enable(struct nvme_dev *dev)
0877cb0d 1929{
b00a726a 1930 int result = -ENOMEM;
e75ec752 1931 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
1932
1933 if (pci_enable_device_mem(pdev))
1934 return result;
1935
0877cb0d 1936 pci_set_master(pdev);
0877cb0d 1937
e75ec752
CH
1938 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1939 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 1940 goto disable;
0877cb0d 1941
7a67cbea 1942 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
0e53d180 1943 result = -ENODEV;
b00a726a 1944 goto disable;
0e53d180 1945 }
e32efbfc
JA
1946
1947 /*
a5229050
KB
1948 * Some devices and/or platforms don't advertise or work with INTx
1949 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1950 * adjust this later.
e32efbfc 1951 */
dca51e78
CH
1952 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
1953 if (result < 0)
1954 return result;
e32efbfc 1955
20d0dfe6 1956 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
7a67cbea 1957
20d0dfe6 1958 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
b27c1e68 1959 io_queue_depth);
20d0dfe6 1960 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
7a67cbea 1961 dev->dbs = dev->bar + 4096;
1f390c1f
SG
1962
1963 /*
1964 * Temporary fix for the Apple controller found in the MacBook8,1 and
1965 * some MacBook7,1 to avoid controller resets and data loss.
1966 */
1967 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1968 dev->q_depth = 2;
9bdcfb10
CH
1969 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
1970 "set queue depth=%u to work around controller resets\n",
1f390c1f 1971 dev->q_depth);
d554b5e1
MP
1972 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
1973 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
20d0dfe6 1974 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
d554b5e1
MP
1975 dev->q_depth = 64;
1976 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
1977 "set queue depth=%u\n", dev->q_depth);
1f390c1f
SG
1978 }
1979
202021c1
SB
1980 /*
1981 * CMBs can currently only exist on >=1.2 PCIe devices. We only
1c78f773
MG
1982 * populate sysfs if a CMB is implemented. Since nvme_dev_attrs_group
1983 * has no name we can pass NULL as final argument to
1984 * sysfs_add_file_to_group.
202021c1
SB
1985 */
1986
8ef2074d 1987 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2, 0)) {
8ffaadf7 1988 dev->cmb = nvme_map_cmb(dev);
1c78f773 1989 if (dev->cmb) {
202021c1
SB
1990 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1991 &dev_attr_cmb.attr, NULL))
9bdcfb10 1992 dev_warn(dev->ctrl.device,
202021c1
SB
1993 "failed to add sysfs attribute for CMB\n");
1994 }
1995 }
1996
a0a3408e
KB
1997 pci_enable_pcie_error_reporting(pdev);
1998 pci_save_state(pdev);
0877cb0d
KB
1999 return 0;
2000
2001 disable:
0877cb0d
KB
2002 pci_disable_device(pdev);
2003 return result;
2004}
2005
2006static void nvme_dev_unmap(struct nvme_dev *dev)
b00a726a
KB
2007{
2008 if (dev->bar)
2009 iounmap(dev->bar);
a1f447b3 2010 pci_release_mem_regions(to_pci_dev(dev->dev));
b00a726a
KB
2011}
2012
2013static void nvme_pci_disable(struct nvme_dev *dev)
0877cb0d 2014{
e75ec752
CH
2015 struct pci_dev *pdev = to_pci_dev(dev->dev);
2016
f63572df 2017 nvme_release_cmb(dev);
dca51e78 2018 pci_free_irq_vectors(pdev);
0877cb0d 2019
a0a3408e
KB
2020 if (pci_is_enabled(pdev)) {
2021 pci_disable_pcie_error_reporting(pdev);
e75ec752 2022 pci_disable_device(pdev);
4d115420 2023 }
4d115420
KB
2024}
2025
a5cdb68c 2026static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
b60503ba 2027{
70659060 2028 int i, queues;
302ad8cc
KB
2029 bool dead = true;
2030 struct pci_dev *pdev = to_pci_dev(dev->dev);
22404274 2031
77bf25ea 2032 mutex_lock(&dev->shutdown_lock);
302ad8cc
KB
2033 if (pci_is_enabled(pdev)) {
2034 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2035
ebef7368
KB
2036 if (dev->ctrl.state == NVME_CTRL_LIVE ||
2037 dev->ctrl.state == NVME_CTRL_RESETTING)
302ad8cc
KB
2038 nvme_start_freeze(&dev->ctrl);
2039 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2040 pdev->error_state != pci_channel_io_normal);
c9d3bf88 2041 }
c21377f8 2042
302ad8cc
KB
2043 /*
2044 * Give the controller a chance to complete all entered requests if
2045 * doing a safe shutdown.
2046 */
87ad72a5
CH
2047 if (!dead) {
2048 if (shutdown)
2049 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2050
2051 /*
2052 * If the controller is still alive tell it to stop using the
2053 * host memory buffer. In theory the shutdown / reset should
2054 * make sure that it doesn't access the host memoery anymore,
2055 * but I'd rather be safe than sorry..
2056 */
2057 if (dev->host_mem_descs)
2058 nvme_set_host_mem(dev, 0);
2059
2060 }
302ad8cc
KB
2061 nvme_stop_queues(&dev->ctrl);
2062
70659060 2063 queues = dev->online_queues - 1;
d858e5f0 2064 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
c21377f8
GKB
2065 nvme_suspend_queue(dev->queues[i]);
2066
302ad8cc 2067 if (dead) {
82469c59
GKB
2068 /* A device might become IO incapable very soon during
2069 * probe, before the admin queue is configured. Thus,
2070 * queue_count can be 0 here.
2071 */
d858e5f0 2072 if (dev->ctrl.queue_count)
82469c59 2073 nvme_suspend_queue(dev->queues[0]);
4d115420 2074 } else {
70659060 2075 nvme_disable_io_queues(dev, queues);
a5cdb68c 2076 nvme_disable_admin_queue(dev, shutdown);
4d115420 2077 }
b00a726a 2078 nvme_pci_disable(dev);
07836e65 2079
e1958e65
ML
2080 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2081 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
302ad8cc
KB
2082
2083 /*
2084 * The driver will not be starting up queues again if shutting down so
2085 * must flush all entered requests to their failed completion to avoid
2086 * deadlocking blk-mq hot-cpu notifier.
2087 */
2088 if (shutdown)
2089 nvme_start_queues(&dev->ctrl);
77bf25ea 2090 mutex_unlock(&dev->shutdown_lock);
b60503ba
MW
2091}
2092
091b6092
MW
2093static int nvme_setup_prp_pools(struct nvme_dev *dev)
2094{
e75ec752 2095 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2096 PAGE_SIZE, PAGE_SIZE, 0);
2097 if (!dev->prp_page_pool)
2098 return -ENOMEM;
2099
99802a7a 2100 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2101 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2102 256, 256, 0);
2103 if (!dev->prp_small_pool) {
2104 dma_pool_destroy(dev->prp_page_pool);
2105 return -ENOMEM;
2106 }
091b6092
MW
2107 return 0;
2108}
2109
2110static void nvme_release_prp_pools(struct nvme_dev *dev)
2111{
2112 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2113 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2114}
2115
1673f1f0 2116static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
5e82e952 2117{
1673f1f0 2118 struct nvme_dev *dev = to_nvme_dev(ctrl);
9ac27090 2119
f9f38e33 2120 nvme_dbbuf_dma_free(dev);
e75ec752 2121 put_device(dev->dev);
4af0e21c
KB
2122 if (dev->tagset.tags)
2123 blk_mq_free_tag_set(&dev->tagset);
1c63dc66
CH
2124 if (dev->ctrl.admin_q)
2125 blk_put_queue(dev->ctrl.admin_q);
5e82e952 2126 kfree(dev->queues);
e286bcfc 2127 free_opal_dev(dev->ctrl.opal_dev);
5e82e952
KB
2128 kfree(dev);
2129}
2130
f58944e2
KB
2131static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
2132{
237045fc 2133 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
f58944e2
KB
2134
2135 kref_get(&dev->ctrl.kref);
69d9a99c 2136 nvme_dev_disable(dev, false);
f58944e2
KB
2137 if (!schedule_work(&dev->remove_work))
2138 nvme_put_ctrl(&dev->ctrl);
2139}
2140
fd634f41 2141static void nvme_reset_work(struct work_struct *work)
5e82e952 2142{
d86c4d8e
CH
2143 struct nvme_dev *dev =
2144 container_of(work, struct nvme_dev, ctrl.reset_work);
a98e58e5 2145 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
f58944e2 2146 int result = -ENODEV;
5e82e952 2147
82b057ca 2148 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
fd634f41 2149 goto out;
5e82e952 2150
fd634f41
CH
2151 /*
2152 * If we're called to reset a live controller first shut it down before
2153 * moving on.
2154 */
b00a726a 2155 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
a5cdb68c 2156 nvme_dev_disable(dev, false);
5e82e952 2157
b00a726a 2158 result = nvme_pci_enable(dev);
f0b50732 2159 if (result)
3cf519b5 2160 goto out;
f0b50732 2161
01ad0990 2162 result = nvme_pci_configure_admin_queue(dev);
f0b50732 2163 if (result)
f58944e2 2164 goto out;
f0b50732 2165
0fb59cbc
KB
2166 result = nvme_alloc_admin_tags(dev);
2167 if (result)
f58944e2 2168 goto out;
b9afca3e 2169
ce4541f4
CH
2170 result = nvme_init_identify(&dev->ctrl);
2171 if (result)
f58944e2 2172 goto out;
ce4541f4 2173
e286bcfc
SB
2174 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2175 if (!dev->ctrl.opal_dev)
2176 dev->ctrl.opal_dev =
2177 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2178 else if (was_suspend)
2179 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2180 } else {
2181 free_opal_dev(dev->ctrl.opal_dev);
2182 dev->ctrl.opal_dev = NULL;
4f1244c8 2183 }
a98e58e5 2184
f9f38e33
HK
2185 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2186 result = nvme_dbbuf_dma_alloc(dev);
2187 if (result)
2188 dev_warn(dev->dev,
2189 "unable to allocate dma for dbbuf\n");
2190 }
2191
9620cfba
CH
2192 if (dev->ctrl.hmpre) {
2193 result = nvme_setup_host_mem(dev);
2194 if (result < 0)
2195 goto out;
2196 }
87ad72a5 2197
f0b50732 2198 result = nvme_setup_io_queues(dev);
badc34d4 2199 if (result)
f58944e2 2200 goto out;
f0b50732 2201
2659e57b
CH
2202 /*
2203 * Keep the controller around but remove all namespaces if we don't have
2204 * any working I/O queue.
2205 */
3cf519b5 2206 if (dev->online_queues < 2) {
1b3c47c1 2207 dev_warn(dev->ctrl.device, "IO queues not created\n");
3b24774e 2208 nvme_kill_queues(&dev->ctrl);
5bae7f73 2209 nvme_remove_namespaces(&dev->ctrl);
3cf519b5 2210 } else {
25646264 2211 nvme_start_queues(&dev->ctrl);
302ad8cc 2212 nvme_wait_freeze(&dev->ctrl);
3cf519b5 2213 nvme_dev_add(dev);
302ad8cc 2214 nvme_unfreeze(&dev->ctrl);
3cf519b5
CH
2215 }
2216
bb8d261e
CH
2217 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
2218 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
2219 goto out;
2220 }
92911a55 2221
d09f2b45 2222 nvme_start_ctrl(&dev->ctrl);
3cf519b5 2223 return;
f0b50732 2224
3cf519b5 2225 out:
f58944e2 2226 nvme_remove_dead_ctrl(dev, result);
f0b50732
KB
2227}
2228
5c8809e6 2229static void nvme_remove_dead_ctrl_work(struct work_struct *work)
9a6b9458 2230{
5c8809e6 2231 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
e75ec752 2232 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458 2233
69d9a99c 2234 nvme_kill_queues(&dev->ctrl);
9a6b9458 2235 if (pci_get_drvdata(pdev))
921920ab 2236 device_release_driver(&pdev->dev);
1673f1f0 2237 nvme_put_ctrl(&dev->ctrl);
9a6b9458
KB
2238}
2239
1c63dc66 2240static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
9ca97374 2241{
1c63dc66 2242 *val = readl(to_nvme_dev(ctrl)->bar + off);
90667892 2243 return 0;
9ca97374
TH
2244}
2245
5fd4ce1b 2246static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
4cc06521 2247{
5fd4ce1b
CH
2248 writel(val, to_nvme_dev(ctrl)->bar + off);
2249 return 0;
2250}
4cc06521 2251
7fd8930f
CH
2252static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2253{
2254 *val = readq(to_nvme_dev(ctrl)->bar + off);
2255 return 0;
4cc06521
KB
2256}
2257
1c63dc66 2258static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
1a353d85 2259 .name = "pcie",
e439bb12 2260 .module = THIS_MODULE,
c81bfba9 2261 .flags = NVME_F_METADATA_SUPPORTED,
1c63dc66 2262 .reg_read32 = nvme_pci_reg_read32,
5fd4ce1b 2263 .reg_write32 = nvme_pci_reg_write32,
7fd8930f 2264 .reg_read64 = nvme_pci_reg_read64,
1673f1f0 2265 .free_ctrl = nvme_pci_free_ctrl,
f866fc42 2266 .submit_async_event = nvme_pci_submit_async_event,
1c63dc66 2267};
4cc06521 2268
b00a726a
KB
2269static int nvme_dev_map(struct nvme_dev *dev)
2270{
b00a726a
KB
2271 struct pci_dev *pdev = to_pci_dev(dev->dev);
2272
a1f447b3 2273 if (pci_request_mem_regions(pdev, "nvme"))
b00a726a
KB
2274 return -ENODEV;
2275
97f6ef64 2276 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
b00a726a
KB
2277 goto release;
2278
9fa196e7 2279 return 0;
b00a726a 2280 release:
9fa196e7
MG
2281 pci_release_mem_regions(pdev);
2282 return -ENODEV;
b00a726a
KB
2283}
2284
ff5350a8
AL
2285static unsigned long check_dell_samsung_bug(struct pci_dev *pdev)
2286{
2287 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2288 /*
2289 * Several Samsung devices seem to drop off the PCIe bus
2290 * randomly when APST is on and uses the deepest sleep state.
2291 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2292 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2293 * 950 PRO 256GB", but it seems to be restricted to two Dell
2294 * laptops.
2295 */
2296 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2297 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2298 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2299 return NVME_QUIRK_NO_DEEPEST_PS;
2300 }
2301
2302 return 0;
2303}
2304
8d85fce7 2305static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 2306{
a4aea562 2307 int node, result = -ENOMEM;
b60503ba 2308 struct nvme_dev *dev;
ff5350a8 2309 unsigned long quirks = id->driver_data;
b60503ba 2310
a4aea562
MB
2311 node = dev_to_node(&pdev->dev);
2312 if (node == NUMA_NO_NODE)
2fa84351 2313 set_dev_node(&pdev->dev, first_memory_node);
a4aea562
MB
2314
2315 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
2316 if (!dev)
2317 return -ENOMEM;
a4aea562
MB
2318 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
2319 GFP_KERNEL, node);
b60503ba
MW
2320 if (!dev->queues)
2321 goto free;
2322
e75ec752 2323 dev->dev = get_device(&pdev->dev);
9a6b9458 2324 pci_set_drvdata(pdev, dev);
1c63dc66 2325
b00a726a
KB
2326 result = nvme_dev_map(dev);
2327 if (result)
b00c9b7a 2328 goto put_pci;
b00a726a 2329
d86c4d8e 2330 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
5c8809e6 2331 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
77bf25ea 2332 mutex_init(&dev->shutdown_lock);
db3cbfff 2333 init_completion(&dev->ioq_wait);
b60503ba 2334
091b6092
MW
2335 result = nvme_setup_prp_pools(dev);
2336 if (result)
b00c9b7a 2337 goto unmap;
4cc06521 2338
ff5350a8
AL
2339 quirks |= check_dell_samsung_bug(pdev);
2340
f3ca80fc 2341 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
ff5350a8 2342 quirks);
4cc06521 2343 if (result)
2e1d8448 2344 goto release_pools;
740216fc 2345
82b057ca 2346 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING);
1b3c47c1
SG
2347 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2348
d86c4d8e 2349 queue_work(nvme_wq, &dev->ctrl.reset_work);
b60503ba
MW
2350 return 0;
2351
0877cb0d 2352 release_pools:
091b6092 2353 nvme_release_prp_pools(dev);
b00c9b7a
CJ
2354 unmap:
2355 nvme_dev_unmap(dev);
a96d4f5c 2356 put_pci:
e75ec752 2357 put_device(dev->dev);
b60503ba
MW
2358 free:
2359 kfree(dev->queues);
b60503ba
MW
2360 kfree(dev);
2361 return result;
2362}
2363
775755ed 2364static void nvme_reset_prepare(struct pci_dev *pdev)
f0d54a54 2365{
a6739479 2366 struct nvme_dev *dev = pci_get_drvdata(pdev);
f263fbb8 2367 nvme_dev_disable(dev, false);
775755ed 2368}
f0d54a54 2369
775755ed
CH
2370static void nvme_reset_done(struct pci_dev *pdev)
2371{
f263fbb8
LT
2372 struct nvme_dev *dev = pci_get_drvdata(pdev);
2373 nvme_reset_ctrl(&dev->ctrl);
f0d54a54
KB
2374}
2375
09ece142
KB
2376static void nvme_shutdown(struct pci_dev *pdev)
2377{
2378 struct nvme_dev *dev = pci_get_drvdata(pdev);
a5cdb68c 2379 nvme_dev_disable(dev, true);
09ece142
KB
2380}
2381
f58944e2
KB
2382/*
2383 * The driver's remove may be called on a device in a partially initialized
2384 * state. This function must not have any dependencies on the device state in
2385 * order to proceed.
2386 */
8d85fce7 2387static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
2388{
2389 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458 2390
bb8d261e
CH
2391 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2392
d86c4d8e 2393 cancel_work_sync(&dev->ctrl.reset_work);
9a6b9458 2394 pci_set_drvdata(pdev, NULL);
0ff9d4e1 2395
6db28eda 2396 if (!pci_device_is_present(pdev)) {
0ff9d4e1 2397 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
6db28eda
KB
2398 nvme_dev_disable(dev, false);
2399 }
0ff9d4e1 2400
d86c4d8e 2401 flush_work(&dev->ctrl.reset_work);
d09f2b45
SG
2402 nvme_stop_ctrl(&dev->ctrl);
2403 nvme_remove_namespaces(&dev->ctrl);
a5cdb68c 2404 nvme_dev_disable(dev, true);
87ad72a5 2405 nvme_free_host_mem(dev);
a4aea562 2406 nvme_dev_remove_admin(dev);
a1a5ef99 2407 nvme_free_queues(dev, 0);
d09f2b45 2408 nvme_uninit_ctrl(&dev->ctrl);
9a6b9458 2409 nvme_release_prp_pools(dev);
b00a726a 2410 nvme_dev_unmap(dev);
1673f1f0 2411 nvme_put_ctrl(&dev->ctrl);
b60503ba
MW
2412}
2413
13880f5b
KB
2414static int nvme_pci_sriov_configure(struct pci_dev *pdev, int numvfs)
2415{
2416 int ret = 0;
2417
2418 if (numvfs == 0) {
2419 if (pci_vfs_assigned(pdev)) {
2420 dev_warn(&pdev->dev,
2421 "Cannot disable SR-IOV VFs while assigned\n");
2422 return -EPERM;
2423 }
2424 pci_disable_sriov(pdev);
2425 return 0;
2426 }
2427
2428 ret = pci_enable_sriov(pdev, numvfs);
2429 return ret ? ret : numvfs;
2430}
2431
671a6018 2432#ifdef CONFIG_PM_SLEEP
cd638946
KB
2433static int nvme_suspend(struct device *dev)
2434{
2435 struct pci_dev *pdev = to_pci_dev(dev);
2436 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2437
a5cdb68c 2438 nvme_dev_disable(ndev, true);
cd638946
KB
2439 return 0;
2440}
2441
2442static int nvme_resume(struct device *dev)
2443{
2444 struct pci_dev *pdev = to_pci_dev(dev);
2445 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 2446
d86c4d8e 2447 nvme_reset_ctrl(&ndev->ctrl);
9a6b9458 2448 return 0;
cd638946 2449}
671a6018 2450#endif
cd638946
KB
2451
2452static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 2453
a0a3408e
KB
2454static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2455 pci_channel_state_t state)
2456{
2457 struct nvme_dev *dev = pci_get_drvdata(pdev);
2458
2459 /*
2460 * A frozen channel requires a reset. When detected, this method will
2461 * shutdown the controller to quiesce. The controller will be restarted
2462 * after the slot reset through driver's slot_reset callback.
2463 */
a0a3408e
KB
2464 switch (state) {
2465 case pci_channel_io_normal:
2466 return PCI_ERS_RESULT_CAN_RECOVER;
2467 case pci_channel_io_frozen:
d011fb31
KB
2468 dev_warn(dev->ctrl.device,
2469 "frozen state error detected, reset controller\n");
a5cdb68c 2470 nvme_dev_disable(dev, false);
a0a3408e
KB
2471 return PCI_ERS_RESULT_NEED_RESET;
2472 case pci_channel_io_perm_failure:
d011fb31
KB
2473 dev_warn(dev->ctrl.device,
2474 "failure state error detected, request disconnect\n");
a0a3408e
KB
2475 return PCI_ERS_RESULT_DISCONNECT;
2476 }
2477 return PCI_ERS_RESULT_NEED_RESET;
2478}
2479
2480static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2481{
2482 struct nvme_dev *dev = pci_get_drvdata(pdev);
2483
1b3c47c1 2484 dev_info(dev->ctrl.device, "restart after slot reset\n");
a0a3408e 2485 pci_restore_state(pdev);
d86c4d8e 2486 nvme_reset_ctrl(&dev->ctrl);
a0a3408e
KB
2487 return PCI_ERS_RESULT_RECOVERED;
2488}
2489
2490static void nvme_error_resume(struct pci_dev *pdev)
2491{
2492 pci_cleanup_aer_uncorrect_error_status(pdev);
2493}
2494
1d352035 2495static const struct pci_error_handlers nvme_err_handler = {
b60503ba 2496 .error_detected = nvme_error_detected,
b60503ba
MW
2497 .slot_reset = nvme_slot_reset,
2498 .resume = nvme_error_resume,
775755ed
CH
2499 .reset_prepare = nvme_reset_prepare,
2500 .reset_done = nvme_reset_done,
b60503ba
MW
2501};
2502
6eb0d698 2503static const struct pci_device_id nvme_id_table[] = {
106198ed 2504 { PCI_VDEVICE(INTEL, 0x0953),
08095e70 2505 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2506 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2507 { PCI_VDEVICE(INTEL, 0x0a53),
2508 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2509 NVME_QUIRK_DEALLOCATE_ZEROES, },
99466e70
KB
2510 { PCI_VDEVICE(INTEL, 0x0a54),
2511 .driver_data = NVME_QUIRK_STRIPE_SIZE |
e850fd16 2512 NVME_QUIRK_DEALLOCATE_ZEROES, },
f99cb7af
DWF
2513 { PCI_VDEVICE(INTEL, 0x0a55),
2514 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2515 NVME_QUIRK_DEALLOCATE_ZEROES, },
50af47d0
AL
2516 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
2517 .driver_data = NVME_QUIRK_NO_DEEPEST_PS },
540c801c
KB
2518 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2519 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
54adc010
GP
2520 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
2521 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
015282c9
WW
2522 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
2523 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
d554b5e1
MP
2524 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
2525 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
2526 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
2527 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
608cc4b1
CH
2528 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
2529 .driver_data = NVME_QUIRK_LIGHTNVM, },
2530 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
2531 .driver_data = NVME_QUIRK_LIGHTNVM, },
b60503ba 2532 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
c74dc780 2533 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
124298bd 2534 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
b60503ba
MW
2535 { 0, }
2536};
2537MODULE_DEVICE_TABLE(pci, nvme_id_table);
2538
2539static struct pci_driver nvme_driver = {
2540 .name = "nvme",
2541 .id_table = nvme_id_table,
2542 .probe = nvme_probe,
8d85fce7 2543 .remove = nvme_remove,
09ece142 2544 .shutdown = nvme_shutdown,
cd638946
KB
2545 .driver = {
2546 .pm = &nvme_dev_pm_ops,
2547 },
13880f5b 2548 .sriov_configure = nvme_pci_sriov_configure,
b60503ba
MW
2549 .err_handler = &nvme_err_handler,
2550};
2551
2552static int __init nvme_init(void)
2553{
9a6327d2 2554 return pci_register_driver(&nvme_driver);
b60503ba
MW
2555}
2556
2557static void __exit nvme_exit(void)
2558{
2559 pci_unregister_driver(&nvme_driver);
21bd78bc 2560 _nvme_check_size();
b60503ba
MW
2561}
2562
2563MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2564MODULE_LICENSE("GPL");
c78b4713 2565MODULE_VERSION("1.0");
b60503ba
MW
2566module_init(nvme_init);
2567module_exit(nvme_exit);