]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/parisc/lba_pci.c
UBUNTU: [Config] CONFIG_SND_SOC_MAX98927=m
[mirror_ubuntu-artful-kernel.git] / drivers / parisc / lba_pci.c
CommitLineData
1da177e4
LT
1/*
2**
3** PCI Lower Bus Adapter (LBA) manager
4**
5** (c) Copyright 1999,2000 Grant Grundler
6** (c) Copyright 1999,2000 Hewlett-Packard Company
7**
8** This program is free software; you can redistribute it and/or modify
9** it under the terms of the GNU General Public License as published by
10** the Free Software Foundation; either version 2 of the License, or
11** (at your option) any later version.
12**
13**
14** This module primarily provides access to PCI bus (config/IOport
15** spaces) on platforms with an SBA/LBA chipset. A/B/C/J/L/N-class
16** with 4 digit model numbers - eg C3000 (and A400...sigh).
17**
18** LBA driver isn't as simple as the Dino driver because:
19** (a) this chip has substantial bug fixes between revisions
20** (Only one Dino bug has a software workaround :^( )
21** (b) has more options which we don't (yet) support (DMA hints, OLARD)
22** (c) IRQ support lives in the I/O SAPIC driver (not with PCI driver)
23** (d) play nicely with both PAT and "Legacy" PA-RISC firmware (PDC).
24** (dino only deals with "Legacy" PDC)
25**
26** LBA driver passes the I/O SAPIC HPA to the I/O SAPIC driver.
27** (I/O SAPIC is integratd in the LBA chip).
28**
29** FIXME: Add support to SBA and LBA drivers for DMA hint sets
30** FIXME: Add support for PCI card hot-plug (OLARD).
31*/
32
33#include <linux/delay.h>
34#include <linux/types.h>
35#include <linux/kernel.h>
36#include <linux/spinlock.h>
0fe763c5 37#include <linux/init.h> /* for __init */
1da177e4
LT
38#include <linux/pci.h>
39#include <linux/ioport.h>
40#include <linux/slab.h>
1da177e4
LT
41
42#include <asm/byteorder.h>
43#include <asm/pdc.h>
44#include <asm/pdcpat.h>
45#include <asm/page.h>
1da177e4 46
1790cf91 47#include <asm/ropes.h>
1da177e4
LT
48#include <asm/hardware.h> /* for register_parisc_driver() stuff */
49#include <asm/parisc-device.h>
1da177e4
LT
50#include <asm/io.h> /* read/write stuff */
51
52#undef DEBUG_LBA /* general stuff */
53#undef DEBUG_LBA_PORT /* debug I/O Port access */
54#undef DEBUG_LBA_CFG /* debug Config Space Access (ie PCI Bus walk) */
55#undef DEBUG_LBA_PAT /* debug PCI Resource Mgt code - PDC PAT only */
56
57#undef FBB_SUPPORT /* Fast Back-Back xfers - NOT READY YET */
58
59
60#ifdef DEBUG_LBA
61#define DBG(x...) printk(x)
62#else
63#define DBG(x...)
64#endif
65
66#ifdef DEBUG_LBA_PORT
67#define DBG_PORT(x...) printk(x)
68#else
69#define DBG_PORT(x...)
70#endif
71
72#ifdef DEBUG_LBA_CFG
73#define DBG_CFG(x...) printk(x)
74#else
75#define DBG_CFG(x...)
76#endif
77
78#ifdef DEBUG_LBA_PAT
79#define DBG_PAT(x...) printk(x)
80#else
81#define DBG_PAT(x...)
82#endif
83
84
85/*
86** Config accessor functions only pass in the 8-bit bus number and not
87** the 8-bit "PCI Segment" number. Each LBA will be assigned a PCI bus
88** number based on what firmware wrote into the scratch register.
89**
90** The "secondary" bus number is set to this before calling
91** pci_register_ops(). If any PPB's are present, the scan will
92** discover them and update the "secondary" and "subordinate"
93** fields in the pci_bus structure.
94**
95** Changes in the configuration *may* result in a different
96** bus number for each LBA depending on what firmware does.
97*/
98
99#define MODULE_NAME "LBA"
100
1da177e4
LT
101/* non-postable I/O port space, densely packed */
102#define LBA_PORT_BASE (PCI_F_EXTEND | 0xfee00000UL)
8039de10 103static void __iomem *astro_iop_base __read_mostly;
1da177e4 104
1da177e4
LT
105static u32 lba_t32;
106
107/* lba flags */
108#define LBA_FLAG_SKIP_PROBE 0x10
109
110#define LBA_SKIP_PROBE(d) ((d)->flags & LBA_FLAG_SKIP_PROBE)
111
112
113/* Looks nice and keeps the compiler happy */
33f9e024
TB
114#define LBA_DEV(d) ({ \
115 void *__pdata = d; \
116 BUG_ON(!__pdata); \
117 (struct lba_device *)__pdata; })
1da177e4
LT
118
119/*
120** Only allow 8 subsidiary busses per LBA
121** Problem is the PCI bus numbering is globally shared.
122*/
123#define LBA_MAX_NUM_BUSES 8
124
125/************************************
126 * LBA register read and write support
127 *
128 * BE WARNED: register writes are posted.
129 * (ie follow writes which must reach HW with a read)
130 */
131#define READ_U8(addr) __raw_readb(addr)
132#define READ_U16(addr) __raw_readw(addr)
133#define READ_U32(addr) __raw_readl(addr)
134#define WRITE_U8(value, addr) __raw_writeb(value, addr)
135#define WRITE_U16(value, addr) __raw_writew(value, addr)
136#define WRITE_U32(value, addr) __raw_writel(value, addr)
137
138#define READ_REG8(addr) readb(addr)
139#define READ_REG16(addr) readw(addr)
140#define READ_REG32(addr) readl(addr)
141#define READ_REG64(addr) readq(addr)
142#define WRITE_REG8(value, addr) writeb(value, addr)
143#define WRITE_REG16(value, addr) writew(value, addr)
144#define WRITE_REG32(value, addr) writel(value, addr)
145
146
147#define LBA_CFG_TOK(bus,dfn) ((u32) ((bus)<<16 | (dfn)<<8))
148#define LBA_CFG_BUS(tok) ((u8) ((tok)>>16))
149#define LBA_CFG_DEV(tok) ((u8) ((tok)>>11) & 0x1f)
150#define LBA_CFG_FUNC(tok) ((u8) ((tok)>>8 ) & 0x7)
151
152
153/*
154** Extract LBA (Rope) number from HPA
155** REVISIT: 16 ropes for Stretch/Ike?
156*/
157#define ROPES_PER_IOC 8
158#define LBA_NUM(x) ((((unsigned long) x) >> 13) & (ROPES_PER_IOC-1))
159
160
161static void
162lba_dump_res(struct resource *r, int d)
163{
164 int i;
165
166 if (NULL == r)
167 return;
168
169 printk(KERN_DEBUG "(%p)", r->parent);
170 for (i = d; i ; --i) printk(" ");
645d11d4
MW
171 printk(KERN_DEBUG "%p [%lx,%lx]/%lx\n", r,
172 (long)r->start, (long)r->end, r->flags);
1da177e4
LT
173 lba_dump_res(r->child, d+2);
174 lba_dump_res(r->sibling, d);
175}
176
177
178/*
179** LBA rev 2.0, 2.1, 2.2, and 3.0 bus walks require a complex
180** workaround for cfg cycles:
181** -- preserve LBA state
182** -- prevent any DMA from occurring
183** -- turn on smart mode
184** -- probe with config writes before doing config reads
185** -- check ERROR_STATUS
186** -- clear ERROR_STATUS
187** -- restore LBA state
188**
189** The workaround is only used for device discovery.
190*/
191
192static int lba_device_present(u8 bus, u8 dfn, struct lba_device *d)
193{
b918c62e
YL
194 u8 first_bus = d->hba.hba_bus->busn_res.start;
195 u8 last_sub_bus = d->hba.hba_bus->busn_res.end;
1da177e4
LT
196
197 if ((bus < first_bus) ||
198 (bus > last_sub_bus) ||
199 ((bus - first_bus) >= LBA_MAX_NUM_BUSES)) {
200 return 0;
201 }
202
203 return 1;
204}
205
206
207
208#define LBA_CFG_SETUP(d, tok) { \
209 /* Save contents of error config register. */ \
210 error_config = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG); \
211\
212 /* Save contents of status control register. */ \
213 status_control = READ_REG32(d->hba.base_addr + LBA_STAT_CTL); \
214\
215 /* For LBA rev 2.0, 2.1, 2.2, and 3.0, we must disable DMA \
216 ** arbitration for full bus walks. \
217 */ \
218 /* Save contents of arb mask register. */ \
219 arb_mask = READ_REG32(d->hba.base_addr + LBA_ARB_MASK); \
220\
221 /* \
222 * Turn off all device arbitration bits (i.e. everything \
223 * except arbitration enable bit). \
224 */ \
225 WRITE_REG32(0x1, d->hba.base_addr + LBA_ARB_MASK); \
226\
227 /* \
228 * Set the smart mode bit so that master aborts don't cause \
229 * LBA to go into PCI fatal mode (required). \
230 */ \
231 WRITE_REG32(error_config | LBA_SMART_MODE, d->hba.base_addr + LBA_ERROR_CONFIG); \
232}
233
234
235#define LBA_CFG_PROBE(d, tok) { \
236 /* \
237 * Setup Vendor ID write and read back the address register \
238 * to make sure that LBA is the bus master. \
239 */ \
240 WRITE_REG32(tok | PCI_VENDOR_ID, (d)->hba.base_addr + LBA_PCI_CFG_ADDR);\
241 /* \
242 * Read address register to ensure that LBA is the bus master, \
243 * which implies that DMA traffic has stopped when DMA arb is off. \
244 */ \
245 lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
246 /* \
247 * Generate a cfg write cycle (will have no affect on \
248 * Vendor ID register since read-only). \
249 */ \
250 WRITE_REG32(~0, (d)->hba.base_addr + LBA_PCI_CFG_DATA); \
251 /* \
252 * Make sure write has completed before proceeding further, \
253 * i.e. before setting clear enable. \
254 */ \
255 lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
256}
257
258
259/*
260 * HPREVISIT:
261 * -- Can't tell if config cycle got the error.
262 *
263 * OV bit is broken until rev 4.0, so can't use OV bit and
264 * LBA_ERROR_LOG_ADDR to tell if error belongs to config cycle.
265 *
266 * As of rev 4.0, no longer need the error check.
267 *
268 * -- Even if we could tell, we still want to return -1
269 * for **ANY** error (not just master abort).
270 *
271 * -- Only clear non-fatal errors (we don't want to bring
272 * LBA out of pci-fatal mode).
273 *
274 * Actually, there is still a race in which
275 * we could be clearing a fatal error. We will
276 * live with this during our initial bus walk
277 * until rev 4.0 (no driver activity during
278 * initial bus walk). The initial bus walk
279 * has race conditions concerning the use of
280 * smart mode as well.
281 */
282
283#define LBA_MASTER_ABORT_ERROR 0xc
284#define LBA_FATAL_ERROR 0x10
285
286#define LBA_CFG_MASTER_ABORT_CHECK(d, base, tok, error) { \
287 u32 error_status = 0; \
288 /* \
289 * Set clear enable (CE) bit. Unset by HW when new \
290 * errors are logged -- LBA HW ERS section 14.3.3). \
291 */ \
292 WRITE_REG32(status_control | CLEAR_ERRLOG_ENABLE, base + LBA_STAT_CTL); \
293 error_status = READ_REG32(base + LBA_ERROR_STATUS); \
294 if ((error_status & 0x1f) != 0) { \
295 /* \
296 * Fail the config read request. \
297 */ \
298 error = 1; \
299 if ((error_status & LBA_FATAL_ERROR) == 0) { \
300 /* \
301 * Clear error status (if fatal bit not set) by setting \
302 * clear error log bit (CL). \
303 */ \
304 WRITE_REG32(status_control | CLEAR_ERRLOG, base + LBA_STAT_CTL); \
305 } \
306 } \
307}
308
309#define LBA_CFG_TR4_ADDR_SETUP(d, addr) \
310 WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR);
311
312#define LBA_CFG_ADDR_SETUP(d, addr) { \
313 WRITE_REG32(((addr) & ~3), (d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
314 /* \
315 * Read address register to ensure that LBA is the bus master, \
316 * which implies that DMA traffic has stopped when DMA arb is off. \
317 */ \
318 lba_t32 = READ_REG32((d)->hba.base_addr + LBA_PCI_CFG_ADDR); \
319}
320
321
322#define LBA_CFG_RESTORE(d, base) { \
323 /* \
324 * Restore status control register (turn off clear enable). \
325 */ \
326 WRITE_REG32(status_control, base + LBA_STAT_CTL); \
327 /* \
328 * Restore error config register (turn off smart mode). \
329 */ \
330 WRITE_REG32(error_config, base + LBA_ERROR_CONFIG); \
331 /* \
332 * Restore arb mask register (reenables DMA arbitration). \
333 */ \
334 WRITE_REG32(arb_mask, base + LBA_ARB_MASK); \
335}
336
337
338
339static unsigned int
340lba_rd_cfg(struct lba_device *d, u32 tok, u8 reg, u32 size)
341{
342 u32 data = ~0U;
343 int error = 0;
344 u32 arb_mask = 0; /* used by LBA_CFG_SETUP/RESTORE */
345 u32 error_config = 0; /* used by LBA_CFG_SETUP/RESTORE */
346 u32 status_control = 0; /* used by LBA_CFG_SETUP/RESTORE */
347
348 LBA_CFG_SETUP(d, tok);
349 LBA_CFG_PROBE(d, tok);
350 LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
351 if (!error) {
352 void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
353
354 LBA_CFG_ADDR_SETUP(d, tok | reg);
355 switch (size) {
356 case 1: data = (u32) READ_REG8(data_reg + (reg & 3)); break;
357 case 2: data = (u32) READ_REG16(data_reg+ (reg & 2)); break;
358 case 4: data = READ_REG32(data_reg); break;
359 }
360 }
361 LBA_CFG_RESTORE(d, d->hba.base_addr);
362 return(data);
363}
364
365
366static int elroy_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
367{
368 struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
b918c62e 369 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
1da177e4
LT
370 u32 tok = LBA_CFG_TOK(local_bus, devfn);
371 void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
372
373 if ((pos > 255) || (devfn > 255))
374 return -EINVAL;
375
376/* FIXME: B2K/C3600 workaround is always use old method... */
377 /* if (!LBA_SKIP_PROBE(d)) */ {
378 /* original - Generate config cycle on broken elroy
379 with risk we will miss PCI bus errors. */
380 *data = lba_rd_cfg(d, tok, pos, size);
a8043ecb 381 DBG_CFG("%s(%x+%2x) -> 0x%x (a)\n", __func__, tok, pos, *data);
1da177e4
LT
382 return 0;
383 }
384
b918c62e 385 if (LBA_SKIP_PROBE(d) && !lba_device_present(bus->busn_res.start, devfn, d)) {
a8043ecb 386 DBG_CFG("%s(%x+%2x) -> -1 (b)\n", __func__, tok, pos);
1da177e4
LT
387 /* either don't want to look or know device isn't present. */
388 *data = ~0U;
389 return(0);
390 }
391
392 /* Basic Algorithm
393 ** Should only get here on fully working LBA rev.
394 ** This is how simple the code should have been.
395 */
396 LBA_CFG_ADDR_SETUP(d, tok | pos);
397 switch(size) {
398 case 1: *data = READ_REG8 (data_reg + (pos & 3)); break;
399 case 2: *data = READ_REG16(data_reg + (pos & 2)); break;
400 case 4: *data = READ_REG32(data_reg); break;
401 }
a8043ecb 402 DBG_CFG("%s(%x+%2x) -> 0x%x (c)\n", __func__, tok, pos, *data);
1da177e4
LT
403 return 0;
404}
405
406
407static void
408lba_wr_cfg(struct lba_device *d, u32 tok, u8 reg, u32 data, u32 size)
409{
410 int error = 0;
411 u32 arb_mask = 0;
412 u32 error_config = 0;
413 u32 status_control = 0;
414 void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
415
416 LBA_CFG_SETUP(d, tok);
417 LBA_CFG_ADDR_SETUP(d, tok | reg);
418 switch (size) {
419 case 1: WRITE_REG8 (data, data_reg + (reg & 3)); break;
420 case 2: WRITE_REG16(data, data_reg + (reg & 2)); break;
421 case 4: WRITE_REG32(data, data_reg); break;
422 }
423 LBA_CFG_MASTER_ABORT_CHECK(d, d->hba.base_addr, tok, error);
424 LBA_CFG_RESTORE(d, d->hba.base_addr);
425}
426
427
428/*
429 * LBA 4.0 config write code implements non-postable semantics
430 * by doing a read of CONFIG ADDR after the write.
431 */
432
433static int elroy_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
434{
435 struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
b918c62e 436 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
1da177e4
LT
437 u32 tok = LBA_CFG_TOK(local_bus,devfn);
438
439 if ((pos > 255) || (devfn > 255))
440 return -EINVAL;
441
442 if (!LBA_SKIP_PROBE(d)) {
443 /* Original Workaround */
444 lba_wr_cfg(d, tok, pos, (u32) data, size);
a8043ecb 445 DBG_CFG("%s(%x+%2x) = 0x%x (a)\n", __func__, tok, pos,data);
1da177e4
LT
446 return 0;
447 }
448
b918c62e 449 if (LBA_SKIP_PROBE(d) && (!lba_device_present(bus->busn_res.start, devfn, d))) {
a8043ecb 450 DBG_CFG("%s(%x+%2x) = 0x%x (b)\n", __func__, tok, pos,data);
1da177e4
LT
451 return 1; /* New Workaround */
452 }
453
a8043ecb 454 DBG_CFG("%s(%x+%2x) = 0x%x (c)\n", __func__, tok, pos, data);
1da177e4
LT
455
456 /* Basic Algorithm */
457 LBA_CFG_ADDR_SETUP(d, tok | pos);
458 switch(size) {
459 case 1: WRITE_REG8 (data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 3));
460 break;
461 case 2: WRITE_REG16(data, d->hba.base_addr + LBA_PCI_CFG_DATA + (pos & 2));
462 break;
463 case 4: WRITE_REG32(data, d->hba.base_addr + LBA_PCI_CFG_DATA);
464 break;
465 }
466 /* flush posted write */
467 lba_t32 = READ_REG32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
468 return 0;
469}
470
471
472static struct pci_ops elroy_cfg_ops = {
473 .read = elroy_cfg_read,
474 .write = elroy_cfg_write,
475};
476
477/*
478 * The mercury_cfg_ops are slightly misnamed; they're also used for Elroy
479 * TR4.0 as no additional bugs were found in this areea between Elroy and
480 * Mercury
481 */
482
483static int mercury_cfg_read(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 *data)
484{
485 struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
b918c62e 486 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
1da177e4
LT
487 u32 tok = LBA_CFG_TOK(local_bus, devfn);
488 void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
489
490 if ((pos > 255) || (devfn > 255))
491 return -EINVAL;
492
493 LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
494 switch(size) {
495 case 1:
496 *data = READ_REG8(data_reg + (pos & 3));
497 break;
498 case 2:
499 *data = READ_REG16(data_reg + (pos & 2));
500 break;
501 case 4:
502 *data = READ_REG32(data_reg); break;
503 break;
504 }
505
506 DBG_CFG("mercury_cfg_read(%x+%2x) -> 0x%x\n", tok, pos, *data);
507 return 0;
508}
509
510/*
511 * LBA 4.0 config write code implements non-postable semantics
512 * by doing a read of CONFIG ADDR after the write.
513 */
514
515static int mercury_cfg_write(struct pci_bus *bus, unsigned int devfn, int pos, int size, u32 data)
516{
517 struct lba_device *d = LBA_DEV(parisc_walk_tree(bus->bridge));
518 void __iomem *data_reg = d->hba.base_addr + LBA_PCI_CFG_DATA;
b918c62e 519 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
1da177e4
LT
520 u32 tok = LBA_CFG_TOK(local_bus,devfn);
521
522 if ((pos > 255) || (devfn > 255))
523 return -EINVAL;
524
a8043ecb 525 DBG_CFG("%s(%x+%2x) <- 0x%x (c)\n", __func__, tok, pos, data);
1da177e4
LT
526
527 LBA_CFG_TR4_ADDR_SETUP(d, tok | pos);
528 switch(size) {
529 case 1:
530 WRITE_REG8 (data, data_reg + (pos & 3));
531 break;
532 case 2:
533 WRITE_REG16(data, data_reg + (pos & 2));
534 break;
535 case 4:
536 WRITE_REG32(data, data_reg);
537 break;
538 }
539
540 /* flush posted write */
541 lba_t32 = READ_U32(d->hba.base_addr + LBA_PCI_CFG_ADDR);
542 return 0;
543}
544
545static struct pci_ops mercury_cfg_ops = {
546 .read = mercury_cfg_read,
547 .write = mercury_cfg_write,
548};
549
550
551static void
552lba_bios_init(void)
553{
554 DBG(MODULE_NAME ": lba_bios_init\n");
555}
556
557
558#ifdef CONFIG_64BIT
559
6ca45a24
GG
560/*
561 * truncate_pat_collision: Deal with overlaps or outright collisions
562 * between PAT PDC reported ranges.
563 *
564 * Broken PA8800 firmware will report lmmio range that
565 * overlaps with CPU HPA. Just truncate the lmmio range.
566 *
567 * BEWARE: conflicts with this lmmio range may be an
568 * elmmio range which is pointing down another rope.
569 *
570 * FIXME: only deals with one collision per range...theoretically we
571 * could have several. Supporting more than one collision will get messy.
572 */
573static unsigned long
574truncate_pat_collision(struct resource *root, struct resource *new)
575{
576 unsigned long start = new->start;
577 unsigned long end = new->end;
578 struct resource *tmp = root->child;
579
580 if (end <= start || start < root->start || !tmp)
581 return 0;
582
583 /* find first overlap */
584 while (tmp && tmp->end < start)
585 tmp = tmp->sibling;
586
587 /* no entries overlap */
588 if (!tmp) return 0;
589
590 /* found one that starts behind the new one
591 ** Don't need to do anything.
592 */
593 if (tmp->start >= end) return 0;
594
595 if (tmp->start <= start) {
596 /* "front" of new one overlaps */
597 new->start = tmp->end + 1;
598
599 if (tmp->end >= end) {
600 /* AACCKK! totally overlaps! drop this range. */
601 return 1;
602 }
603 }
604
605 if (tmp->end < end ) {
606 /* "end" of new one overlaps */
607 new->end = tmp->start - 1;
608 }
609
610 printk(KERN_WARNING "LBA: Truncating lmmio_space [%lx/%lx] "
611 "to [%lx,%lx]\n",
612 start, end,
645d11d4 613 (long)new->start, (long)new->end );
6ca45a24
GG
614
615 return 0; /* truncation successful */
616}
617
dac76f1b
HD
618/*
619 * extend_lmmio_len: extend lmmio range to maximum length
620 *
621 * This is needed at least on C8000 systems to get the ATI FireGL card
622 * working. On other systems we will currently not extend the lmmio space.
623 */
624static unsigned long
625extend_lmmio_len(unsigned long start, unsigned long end, unsigned long lba_len)
626{
627 struct resource *tmp;
628
b696e5e9
HD
629 /* exit if not a C8000 */
630 if (boot_cpu_data.cpu_type < mako)
631 return end;
632
dac76f1b
HD
633 pr_debug("LMMIO mismatch: PAT length = 0x%lx, MASK register = 0x%lx\n",
634 end - start, lba_len);
635
636 lba_len = min(lba_len+1, 256UL*1024*1024); /* limit to 256 MB */
637
638 pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - original\n", start, end);
639
dac76f1b
HD
640
641 end += lba_len;
642 if (end < start) /* fix overflow */
643 end = -1ULL;
644
645 pr_debug("LBA: lmmio_space [0x%lx-0x%lx] - current\n", start, end);
646
647 /* first overlap */
648 for (tmp = iomem_resource.child; tmp; tmp = tmp->sibling) {
649 pr_debug("LBA: testing %pR\n", tmp);
650 if (tmp->start == start)
651 continue; /* ignore ourself */
652 if (tmp->end < start)
653 continue;
654 if (tmp->start > end)
655 continue;
656 if (end >= tmp->start)
657 end = tmp->start - 1;
658 }
659
660 pr_info("LBA: lmmio_space [0x%lx-0x%lx] - new\n", start, end);
661
662 /* return new end */
663 return end;
664}
665
1da177e4 666#else
6ca45a24 667#define truncate_pat_collision(r,n) (0)
1da177e4
LT
668#endif
669
1da177e4
LT
670/*
671** The algorithm is generic code.
672** But it needs to access local data structures to get the IRQ base.
673** Could make this a "pci_fixup_irq(bus, region)" but not sure
674** it's worth it.
675**
676** Called by do_pci_scan_bus() immediately after each PCI bus is walked.
677** Resources aren't allocated until recursive buswalk below HBA is completed.
678*/
679static void
680lba_fixup_bus(struct pci_bus *bus)
681{
f5725f4d 682 struct pci_dev *dev;
1da177e4
LT
683#ifdef FBB_SUPPORT
684 u16 status;
685#endif
686 struct lba_device *ldev = LBA_DEV(parisc_walk_tree(bus->bridge));
1da177e4
LT
687
688 DBG("lba_fixup_bus(0x%p) bus %d platform_data 0x%p\n",
b918c62e 689 bus, (int)bus->busn_res.start, bus->bridge->platform_data);
1da177e4
LT
690
691 /*
692 ** Properly Setup MMIO resources for this bus.
693 ** pci_alloc_primary_bus() mangles this.
694 */
9785d646 695 if (bus->parent) {
9611f61e 696 int i;
1da177e4 697 /* PCI-PCI Bridge */
237865f1 698 pci_read_bridge_bases(bus);
2e5e804a
YL
699 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++)
700 pci_claim_bridge_resource(bus->self, i);
1da177e4
LT
701 } else {
702 /* Host-PCI Bridge */
dc7dce28 703 int err;
1da177e4
LT
704
705 DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
706 ldev->hba.io_space.name,
707 ldev->hba.io_space.start, ldev->hba.io_space.end,
708 ldev->hba.io_space.flags);
709 DBG("lba_fixup_bus() %s [%lx/%lx]/%lx\n",
710 ldev->hba.lmmio_space.name,
711 ldev->hba.lmmio_space.start, ldev->hba.lmmio_space.end,
712 ldev->hba.lmmio_space.flags);
713
714 err = request_resource(&ioport_resource, &(ldev->hba.io_space));
715 if (err < 0) {
716 lba_dump_res(&ioport_resource, 2);
717 BUG();
718 }
719
b204a4d2 720 if (ldev->hba.elmmio_space.flags) {
1da177e4
LT
721 err = request_resource(&iomem_resource,
722 &(ldev->hba.elmmio_space));
723 if (err < 0) {
724
725 printk("FAILED: lba_fixup_bus() request for "
726 "elmmio_space [%lx/%lx]\n",
645d11d4
MW
727 (long)ldev->hba.elmmio_space.start,
728 (long)ldev->hba.elmmio_space.end);
1da177e4
LT
729
730 /* lba_dump_res(&iomem_resource, 2); */
731 /* BUG(); */
dc7dce28 732 }
1da177e4
LT
733 }
734
f4d9ea9a 735 if (ldev->hba.lmmio_space.flags) {
6ca45a24
GG
736 err = request_resource(&iomem_resource, &(ldev->hba.lmmio_space));
737 if (err < 0) {
738 printk(KERN_ERR "FAILED: lba_fixup_bus() request for "
1da177e4 739 "lmmio_space [%lx/%lx]\n",
645d11d4
MW
740 (long)ldev->hba.lmmio_space.start,
741 (long)ldev->hba.lmmio_space.end);
dc7dce28 742 }
1da177e4
LT
743 }
744
745#ifdef CONFIG_64BIT
746 /* GMMIO is distributed range. Every LBA/Rope gets part it. */
747 if (ldev->hba.gmmio_space.flags) {
748 err = request_resource(&iomem_resource, &(ldev->hba.gmmio_space));
749 if (err < 0) {
750 printk("FAILED: lba_fixup_bus() request for "
751 "gmmio_space [%lx/%lx]\n",
645d11d4
MW
752 (long)ldev->hba.gmmio_space.start,
753 (long)ldev->hba.gmmio_space.end);
1da177e4
LT
754 lba_dump_res(&iomem_resource, 2);
755 BUG();
756 }
757 }
758#endif
759
1da177e4
LT
760 }
761
0b79ca2a 762 list_for_each_entry(dev, &bus->devices, bus_list) {
1da177e4 763 int i;
1da177e4
LT
764
765 DBG("lba_fixup_bus() %s\n", pci_name(dev));
766
767 /* Virtualize Device/Bridge Resources. */
768 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
769 struct resource *res = &dev->resource[i];
770
771 /* If resource not allocated - skip it */
772 if (!res->start)
773 continue;
774
84f4506c
KM
775 /*
776 ** FIXME: this will result in whinging for devices
777 ** that share expansion ROMs (think quad tulip), but
778 ** isn't harmful.
779 */
780 pci_claim_resource(dev, i);
1da177e4
LT
781 }
782
783#ifdef FBB_SUPPORT
784 /*
785 ** If one device does not support FBB transfers,
786 ** No one on the bus can be allowed to use them.
787 */
788 (void) pci_read_config_word(dev, PCI_STATUS, &status);
789 bus->bridge_ctl &= ~(status & PCI_STATUS_FAST_BACK);
790#endif
791
1da177e4
LT
792 /*
793 ** P2PB's have no IRQs. ignore them.
794 */
602c9c9a
HD
795 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
796 pcibios_init_bridge(dev);
1da177e4 797 continue;
602c9c9a 798 }
1da177e4
LT
799
800 /* Adjust INTERRUPT_LINE for this dev */
801 iosapic_fixup_irq(ldev->iosapic_obj, dev);
802 }
803
804#ifdef FBB_SUPPORT
805/* FIXME/REVISIT - finish figuring out to set FBB on both
806** pci_setup_bridge() clobbers PCI_BRIDGE_CONTROL.
807** Can't fixup here anyway....garr...
808*/
809 if (fbb_enable) {
9785d646 810 if (bus->parent) {
1da177e4
LT
811 u8 control;
812 /* enable on PPB */
813 (void) pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &control);
814 (void) pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, control | PCI_STATUS_FAST_BACK);
815
816 } else {
817 /* enable on LBA */
818 }
819 fbb_enable = PCI_COMMAND_FAST_BACK;
820 }
821
822 /* Lastly enable FBB/PERR/SERR on all devices too */
0b79ca2a 823 list_for_each_entry(dev, &bus->devices, bus_list) {
1da177e4
LT
824 (void) pci_read_config_word(dev, PCI_COMMAND, &status);
825 status |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR | fbb_enable;
826 (void) pci_write_config_word(dev, PCI_COMMAND, status);
827 }
828#endif
829}
830
831
df8e5bc6 832static struct pci_bios_ops lba_bios_ops = {
1da177e4
LT
833 .init = lba_bios_init,
834 .fixup_bus = lba_fixup_bus,
835};
836
837
838
839
840/*******************************************************
841**
842** LBA Sprockets "I/O Port" Space Accessor Functions
843**
844** This set of accessor functions is intended for use with
845** "legacy firmware" (ie Sprockets on Allegro/Forte boxes).
846**
847** Many PCI devices don't require use of I/O port space (eg Tulip,
848** NCR720) since they export the same registers to both MMIO and
849** I/O port space. In general I/O port space is slower than
850** MMIO since drivers are designed so PIO writes can be posted.
851**
852********************************************************/
853
854#define LBA_PORT_IN(size, mask) \
855static u##size lba_astro_in##size (struct pci_hba_data *d, u16 addr) \
856{ \
857 u##size t; \
858 t = READ_REG##size(astro_iop_base + addr); \
859 DBG_PORT(" 0x%x\n", t); \
860 return (t); \
861}
862
863LBA_PORT_IN( 8, 3)
864LBA_PORT_IN(16, 2)
865LBA_PORT_IN(32, 0)
866
867
868
869/*
870** BUG X4107: Ordering broken - DMA RD return can bypass PIO WR
871**
872** Fixed in Elroy 2.2. The READ_U32(..., LBA_FUNC_ID) below is
873** guarantee non-postable completion semantics - not avoid X4107.
874** The READ_U32 only guarantees the write data gets to elroy but
875** out to the PCI bus. We can't read stuff from I/O port space
876** since we don't know what has side-effects. Attempting to read
877** from configuration space would be suicidal given the number of
878** bugs in that elroy functionality.
879**
880** Description:
881** DMA read results can improperly pass PIO writes (X4107). The
882** result of this bug is that if a processor modifies a location in
883** memory after having issued PIO writes, the PIO writes are not
884** guaranteed to be completed before a PCI device is allowed to see
885** the modified data in a DMA read.
886**
887** Note that IKE bug X3719 in TR1 IKEs will result in the same
888** symptom.
889**
890** Workaround:
891** The workaround for this bug is to always follow a PIO write with
892** a PIO read to the same bus before starting DMA on that PCI bus.
893**
894*/
895#define LBA_PORT_OUT(size, mask) \
896static void lba_astro_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
897{ \
a8043ecb 898 DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, d, addr, val); \
1da177e4
LT
899 WRITE_REG##size(val, astro_iop_base + addr); \
900 if (LBA_DEV(d)->hw_rev < 3) \
901 lba_t32 = READ_U32(d->base_addr + LBA_FUNC_ID); \
902}
903
904LBA_PORT_OUT( 8, 3)
905LBA_PORT_OUT(16, 2)
906LBA_PORT_OUT(32, 0)
907
908
909static struct pci_port_ops lba_astro_port_ops = {
910 .inb = lba_astro_in8,
911 .inw = lba_astro_in16,
912 .inl = lba_astro_in32,
913 .outb = lba_astro_out8,
914 .outw = lba_astro_out16,
915 .outl = lba_astro_out32
916};
917
918
919#ifdef CONFIG_64BIT
920#define PIOP_TO_GMMIO(lba, addr) \
921 ((lba)->iop_base + (((addr)&0xFFFC)<<10) + ((addr)&3))
922
923/*******************************************************
924**
925** LBA PAT "I/O Port" Space Accessor Functions
926**
927** This set of accessor functions is intended for use with
928** "PAT PDC" firmware (ie Prelude/Rhapsody/Piranha boxes).
929**
930** This uses the PIOP space located in the first 64MB of GMMIO.
931** Each rope gets a full 64*KB* (ie 4 bytes per page) this way.
932** bits 1:0 stay the same. bits 15:2 become 25:12.
933** Then add the base and we can generate an I/O Port cycle.
934********************************************************/
935#undef LBA_PORT_IN
936#define LBA_PORT_IN(size, mask) \
937static u##size lba_pat_in##size (struct pci_hba_data *l, u16 addr) \
938{ \
939 u##size t; \
a8043ecb 940 DBG_PORT("%s(0x%p, 0x%x) ->", __func__, l, addr); \
1da177e4
LT
941 t = READ_REG##size(PIOP_TO_GMMIO(LBA_DEV(l), addr)); \
942 DBG_PORT(" 0x%x\n", t); \
943 return (t); \
944}
945
946LBA_PORT_IN( 8, 3)
947LBA_PORT_IN(16, 2)
948LBA_PORT_IN(32, 0)
949
950
951#undef LBA_PORT_OUT
952#define LBA_PORT_OUT(size, mask) \
953static void lba_pat_out##size (struct pci_hba_data *l, u16 addr, u##size val) \
954{ \
c2c4798e 955 void __iomem *where = PIOP_TO_GMMIO(LBA_DEV(l), addr); \
a8043ecb 956 DBG_PORT("%s(0x%p, 0x%x, 0x%x)\n", __func__, l, addr, val); \
1da177e4
LT
957 WRITE_REG##size(val, where); \
958 /* flush the I/O down to the elroy at least */ \
959 lba_t32 = READ_U32(l->base_addr + LBA_FUNC_ID); \
960}
961
962LBA_PORT_OUT( 8, 3)
963LBA_PORT_OUT(16, 2)
964LBA_PORT_OUT(32, 0)
965
966
967static struct pci_port_ops lba_pat_port_ops = {
968 .inb = lba_pat_in8,
969 .inw = lba_pat_in16,
970 .inl = lba_pat_in32,
971 .outb = lba_pat_out8,
972 .outw = lba_pat_out16,
973 .outl = lba_pat_out32
974};
975
976
977
978/*
979** make range information from PDC available to PCI subsystem.
980** We make the PDC call here in order to get the PCI bus range
981** numbers. The rest will get forwarded in pcibios_fixup_bus().
982** We don't have a struct pci_bus assigned to us yet.
983*/
984static void
985lba_pat_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
986{
987 unsigned long bytecnt;
1da177e4
LT
988 long io_count;
989 long status; /* PDC return status */
990 long pa_count;
e957f608
GG
991 pdc_pat_cell_mod_maddr_block_t *pa_pdc_cell; /* PA_VIEW */
992 pdc_pat_cell_mod_maddr_block_t *io_pdc_cell; /* IO_VIEW */
1da177e4
LT
993 int i;
994
e957f608
GG
995 pa_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
996 if (!pa_pdc_cell)
997 return;
998
999 io_pdc_cell = kzalloc(sizeof(pdc_pat_cell_mod_maddr_block_t), GFP_KERNEL);
450d6e30 1000 if (!io_pdc_cell) {
e957f608
GG
1001 kfree(pa_pdc_cell);
1002 return;
1003 }
1004
1da177e4
LT
1005 /* return cell module (IO view) */
1006 status = pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
e957f608
GG
1007 PA_VIEW, pa_pdc_cell);
1008 pa_count = pa_pdc_cell->mod[1];
1da177e4
LT
1009
1010 status |= pdc_pat_cell_module(&bytecnt, pa_dev->pcell_loc, pa_dev->mod_index,
e957f608
GG
1011 IO_VIEW, io_pdc_cell);
1012 io_count = io_pdc_cell->mod[1];
1da177e4
LT
1013
1014 /* We've already done this once for device discovery...*/
1015 if (status != PDC_OK) {
1016 panic("pdc_pat_cell_module() call failed for LBA!\n");
1017 }
1018
e957f608 1019 if (PAT_GET_ENTITY(pa_pdc_cell->mod_info) != PAT_ENTITY_LBA) {
1da177e4
LT
1020 panic("pdc_pat_cell_module() entity returned != PAT_ENTITY_LBA!\n");
1021 }
1022
1023 /*
1024 ** Inspect the resources PAT tells us about
1025 */
1026 for (i = 0; i < pa_count; i++) {
1027 struct {
1028 unsigned long type;
1029 unsigned long start;
1030 unsigned long end; /* aka finish */
1031 } *p, *io;
1032 struct resource *r;
1033
e957f608
GG
1034 p = (void *) &(pa_pdc_cell->mod[2+i*3]);
1035 io = (void *) &(io_pdc_cell->mod[2+i*3]);
1da177e4
LT
1036
1037 /* Convert the PAT range data to PCI "struct resource" */
1038 switch(p->type & 0xff) {
1039 case PAT_PBNUM:
1040 lba_dev->hba.bus_num.start = p->start;
1041 lba_dev->hba.bus_num.end = p->end;
30aa80da 1042 lba_dev->hba.bus_num.flags = IORESOURCE_BUS;
1da177e4
LT
1043 break;
1044
1045 case PAT_LMMIO:
1046 /* used to fix up pre-initialized MEM BARs */
b204a4d2 1047 if (!lba_dev->hba.lmmio_space.flags) {
dac76f1b
HD
1048 unsigned long lba_len;
1049
1050 lba_len = ~READ_REG32(lba_dev->hba.base_addr
1051 + LBA_LMMIO_MASK);
1052 if ((p->end - p->start) != lba_len)
1053 p->end = extend_lmmio_len(p->start,
1054 p->end, lba_len);
1055
1da177e4 1056 sprintf(lba_dev->hba.lmmio_name,
645d11d4
MW
1057 "PCI%02x LMMIO",
1058 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1059 lba_dev->hba.lmmio_space_offset = p->start -
1060 io->start;
1061 r = &lba_dev->hba.lmmio_space;
1062 r->name = lba_dev->hba.lmmio_name;
b204a4d2 1063 } else if (!lba_dev->hba.elmmio_space.flags) {
1da177e4 1064 sprintf(lba_dev->hba.elmmio_name,
645d11d4
MW
1065 "PCI%02x ELMMIO",
1066 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1067 r = &lba_dev->hba.elmmio_space;
1068 r->name = lba_dev->hba.elmmio_name;
1069 } else {
1070 printk(KERN_WARNING MODULE_NAME
1071 " only supports 2 LMMIO resources!\n");
1072 break;
1073 }
1074
1075 r->start = p->start;
1076 r->end = p->end;
1077 r->flags = IORESOURCE_MEM;
1078 r->parent = r->sibling = r->child = NULL;
1079 break;
1080
1081 case PAT_GMMIO:
1082 /* MMIO space > 4GB phys addr; for 64-bit BAR */
645d11d4
MW
1083 sprintf(lba_dev->hba.gmmio_name, "PCI%02x GMMIO",
1084 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1085 r = &lba_dev->hba.gmmio_space;
1086 r->name = lba_dev->hba.gmmio_name;
1087 r->start = p->start;
1088 r->end = p->end;
1089 r->flags = IORESOURCE_MEM;
1090 r->parent = r->sibling = r->child = NULL;
1091 break;
1092
1093 case PAT_NPIOP:
1094 printk(KERN_WARNING MODULE_NAME
1095 " range[%d] : ignoring NPIOP (0x%lx)\n",
1096 i, p->start);
1097 break;
1098
1099 case PAT_PIOP:
1100 /*
1101 ** Postable I/O port space is per PCI host adapter.
1102 ** base of 64MB PIOP region
1103 */
5076c158 1104 lba_dev->iop_base = ioremap_nocache(p->start, 64 * 1024 * 1024);
1da177e4 1105
645d11d4
MW
1106 sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
1107 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1108 r = &lba_dev->hba.io_space;
1109 r->name = lba_dev->hba.io_name;
1110 r->start = HBA_PORT_BASE(lba_dev->hba.hba_num);
1111 r->end = r->start + HBA_PORT_SPACE_SIZE - 1;
1112 r->flags = IORESOURCE_IO;
1113 r->parent = r->sibling = r->child = NULL;
1114 break;
1115
1116 default:
1117 printk(KERN_WARNING MODULE_NAME
1118 " range[%d] : unknown pat range type (0x%lx)\n",
1119 i, p->type & 0xff);
1120 break;
1121 }
1122 }
e957f608
GG
1123
1124 kfree(pa_pdc_cell);
1125 kfree(io_pdc_cell);
1da177e4
LT
1126}
1127#else
1128/* keep compiler from complaining about missing declarations */
1129#define lba_pat_port_ops lba_astro_port_ops
1130#define lba_pat_resources(pa_dev, lba_dev)
1131#endif /* CONFIG_64BIT */
1132
1133
1134extern void sba_distributed_lmmio(struct parisc_device *, struct resource *);
1135extern void sba_directed_lmmio(struct parisc_device *, struct resource *);
1136
1137
1138static void
1139lba_legacy_resources(struct parisc_device *pa_dev, struct lba_device *lba_dev)
1140{
1141 struct resource *r;
1142 int lba_num;
1143
1144 lba_dev->hba.lmmio_space_offset = PCI_F_EXTEND;
1145
1146 /*
1147 ** With "legacy" firmware, the lowest byte of FW_SCRATCH
1148 ** represents bus->secondary and the second byte represents
1149 ** bus->subsidiary (i.e. highest PPB programmed by firmware).
1150 ** PCI bus walk *should* end up with the same result.
1151 ** FIXME: But we don't have sanity checks in PCI or LBA.
1152 */
1153 lba_num = READ_REG32(lba_dev->hba.base_addr + LBA_FW_SCRATCH);
1154 r = &(lba_dev->hba.bus_num);
1155 r->name = "LBA PCI Busses";
1156 r->start = lba_num & 0xff;
1157 r->end = (lba_num>>8) & 0xff;
b47d4934 1158 r->flags = IORESOURCE_BUS;
1da177e4
LT
1159
1160 /* Set up local PCI Bus resources - we don't need them for
1161 ** Legacy boxes but it's nice to see in /proc/iomem.
1162 */
1163 r = &(lba_dev->hba.lmmio_space);
645d11d4
MW
1164 sprintf(lba_dev->hba.lmmio_name, "PCI%02x LMMIO",
1165 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1166 r->name = lba_dev->hba.lmmio_name;
1167
1168#if 1
1169 /* We want the CPU -> IO routing of addresses.
1170 * The SBA BASE/MASK registers control CPU -> IO routing.
1171 * Ask SBA what is routed to this rope/LBA.
1172 */
1173 sba_distributed_lmmio(pa_dev, r);
1174#else
1175 /*
1176 * The LBA BASE/MASK registers control IO -> System routing.
1177 *
1178 * The following code works but doesn't get us what we want.
1179 * Well, only because firmware (v5.0) on C3000 doesn't program
1180 * the LBA BASE/MASE registers to be the exact inverse of
1181 * the corresponding SBA registers. Other Astro/Pluto
1182 * based platform firmware may do it right.
1183 *
1184 * Should someone want to mess with MSI, they may need to
1185 * reprogram LBA BASE/MASK registers. Thus preserve the code
1186 * below until MSI is known to work on C3000/A500/N4000/RP3440.
1187 *
1188 * Using the code below, /proc/iomem shows:
1189 * ...
1190 * f0000000-f0ffffff : PCI00 LMMIO
1191 * f05d0000-f05d0000 : lcd_data
1192 * f05d0008-f05d0008 : lcd_cmd
1193 * f1000000-f1ffffff : PCI01 LMMIO
1194 * f4000000-f4ffffff : PCI02 LMMIO
1195 * f4000000-f4001fff : sym53c8xx
1196 * f4002000-f4003fff : sym53c8xx
1197 * f4004000-f40043ff : sym53c8xx
1198 * f4005000-f40053ff : sym53c8xx
1199 * f4007000-f4007fff : ohci_hcd
1200 * f4008000-f40083ff : tulip
1201 * f6000000-f6ffffff : PCI03 LMMIO
1202 * f8000000-fbffffff : PCI00 ELMMIO
1203 * fa100000-fa4fffff : stifb mmio
1204 * fb000000-fb1fffff : stifb fb
1205 *
1206 * But everything listed under PCI02 actually lives under PCI00.
1207 * This is clearly wrong.
1208 *
1209 * Asking SBA how things are routed tells the correct story:
1210 * LMMIO_BASE/MASK/ROUTE f4000001 fc000000 00000000
1211 * DIR0_BASE/MASK/ROUTE fa000001 fe000000 00000006
1212 * DIR1_BASE/MASK/ROUTE f9000001 ff000000 00000004
1213 * DIR2_BASE/MASK/ROUTE f0000000 fc000000 00000000
1214 * DIR3_BASE/MASK/ROUTE f0000000 fc000000 00000000
1215 *
1216 * Which looks like this in /proc/iomem:
1217 * f4000000-f47fffff : PCI00 LMMIO
1218 * f4000000-f4001fff : sym53c8xx
1219 * ...[deteled core devices - same as above]...
1220 * f4008000-f40083ff : tulip
1221 * f4800000-f4ffffff : PCI01 LMMIO
1222 * f6000000-f67fffff : PCI02 LMMIO
1223 * f7000000-f77fffff : PCI03 LMMIO
1224 * f9000000-f9ffffff : PCI02 ELMMIO
1225 * fa000000-fbffffff : PCI03 ELMMIO
1226 * fa100000-fa4fffff : stifb mmio
1227 * fb000000-fb1fffff : stifb fb
1228 *
1229 * ie all Built-in core are under now correctly under PCI00.
1230 * The "PCI02 ELMMIO" directed range is for:
1231 * +-[02]---03.0 3Dfx Interactive, Inc. Voodoo 2
1232 *
1233 * All is well now.
1234 */
1235 r->start = READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_BASE);
1236 if (r->start & 1) {
1237 unsigned long rsize;
1238
1239 r->flags = IORESOURCE_MEM;
1240 /* mmio_mask also clears Enable bit */
1241 r->start &= mmio_mask;
1242 r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
1243 rsize = ~ READ_REG32(lba_dev->hba.base_addr + LBA_LMMIO_MASK);
1244
1245 /*
1246 ** Each rope only gets part of the distributed range.
1247 ** Adjust "window" for this rope.
1248 */
1249 rsize /= ROPES_PER_IOC;
53f01bba 1250 r->start += (rsize + 1) * LBA_NUM(pa_dev->hpa.start);
1da177e4
LT
1251 r->end = r->start + rsize;
1252 } else {
1253 r->end = r->start = 0; /* Not enabled. */
1254 }
1255#endif
1256
1257 /*
1258 ** "Directed" ranges are used when the "distributed range" isn't
1259 ** sufficient for all devices below a given LBA. Typically devices
1260 ** like graphics cards or X25 may need a directed range when the
1261 ** bus has multiple slots (ie multiple devices) or the device
1262 ** needs more than the typical 4 or 8MB a distributed range offers.
1263 **
1264 ** The main reason for ignoring it now frigging complications.
1265 ** Directed ranges may overlap (and have precedence) over
1266 ** distributed ranges. Or a distributed range assigned to a unused
1267 ** rope may be used by a directed range on a different rope.
1268 ** Support for graphics devices may require fixing this
1269 ** since they may be assigned a directed range which overlaps
1270 ** an existing (but unused portion of) distributed range.
1271 */
1272 r = &(lba_dev->hba.elmmio_space);
645d11d4
MW
1273 sprintf(lba_dev->hba.elmmio_name, "PCI%02x ELMMIO",
1274 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1275 r->name = lba_dev->hba.elmmio_name;
1276
1277#if 1
1278 /* See comment which precedes call to sba_directed_lmmio() */
1279 sba_directed_lmmio(pa_dev, r);
1280#else
1281 r->start = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_BASE);
1282
1283 if (r->start & 1) {
1284 unsigned long rsize;
1285 r->flags = IORESOURCE_MEM;
1286 /* mmio_mask also clears Enable bit */
1287 r->start &= mmio_mask;
1288 r->start = PCI_HOST_ADDR(HBA_DATA(lba_dev), r->start);
1289 rsize = READ_REG32(lba_dev->hba.base_addr + LBA_ELMMIO_MASK);
1290 r->end = r->start + ~rsize;
1291 }
1292#endif
1293
1294 r = &(lba_dev->hba.io_space);
645d11d4
MW
1295 sprintf(lba_dev->hba.io_name, "PCI%02x Ports",
1296 (int)lba_dev->hba.bus_num.start);
1da177e4
LT
1297 r->name = lba_dev->hba.io_name;
1298 r->flags = IORESOURCE_IO;
1299 r->start = READ_REG32(lba_dev->hba.base_addr + LBA_IOS_BASE) & ~1L;
1300 r->end = r->start + (READ_REG32(lba_dev->hba.base_addr + LBA_IOS_MASK) ^ (HBA_PORT_SPACE_SIZE - 1));
1301
1302 /* Virtualize the I/O Port space ranges */
1303 lba_num = HBA_PORT_BASE(lba_dev->hba.hba_num);
1304 r->start |= lba_num;
1305 r->end |= lba_num;
1306}
1307
1308
1309/**************************************************************************
1310**
1311** LBA initialization code (HW and SW)
1312**
1313** o identify LBA chip itself
1314** o initialize LBA chip modes (HardFail)
1315** o FIXME: initialize DMA hints for reasonable defaults
1316** o enable configuration functions
1317** o call pci_register_ops() to discover devs (fixup/fixup_bus get invoked)
1318**
1319**************************************************************************/
1320
1321static int __init
1322lba_hw_init(struct lba_device *d)
1323{
1324 u32 stat;
1325 u32 bus_reset; /* PDC_PAT_BUG */
1326
1327#if 0
1328 printk(KERN_DEBUG "LBA %lx STAT_CTL %Lx ERROR_CFG %Lx STATUS %Lx DMA_CTL %Lx\n",
1329 d->hba.base_addr,
1330 READ_REG64(d->hba.base_addr + LBA_STAT_CTL),
1331 READ_REG64(d->hba.base_addr + LBA_ERROR_CONFIG),
1332 READ_REG64(d->hba.base_addr + LBA_ERROR_STATUS),
1333 READ_REG64(d->hba.base_addr + LBA_DMA_CTL) );
1334 printk(KERN_DEBUG " ARB mask %Lx pri %Lx mode %Lx mtlt %Lx\n",
1335 READ_REG64(d->hba.base_addr + LBA_ARB_MASK),
1336 READ_REG64(d->hba.base_addr + LBA_ARB_PRI),
1337 READ_REG64(d->hba.base_addr + LBA_ARB_MODE),
1338 READ_REG64(d->hba.base_addr + LBA_ARB_MTLT) );
1339 printk(KERN_DEBUG " HINT cfg 0x%Lx\n",
1340 READ_REG64(d->hba.base_addr + LBA_HINT_CFG));
1341 printk(KERN_DEBUG " HINT reg ");
1342 { int i;
1343 for (i=LBA_HINT_BASE; i< (14*8 + LBA_HINT_BASE); i+=8)
1344 printk(" %Lx", READ_REG64(d->hba.base_addr + i));
1345 }
1346 printk("\n");
1347#endif /* DEBUG_LBA_PAT */
1348
1349#ifdef CONFIG_64BIT
1350/*
1351 * FIXME add support for PDC_PAT_IO "Get slot status" - OLAR support
1352 * Only N-Class and up can really make use of Get slot status.
1353 * maybe L-class too but I've never played with it there.
1354 */
1355#endif
1356
1357 /* PDC_PAT_BUG: exhibited in rev 40.48 on L2000 */
1358 bus_reset = READ_REG32(d->hba.base_addr + LBA_STAT_CTL + 4) & 1;
1359 if (bus_reset) {
1360 printk(KERN_DEBUG "NOTICE: PCI bus reset still asserted! (clearing)\n");
1361 }
1362
1363 stat = READ_REG32(d->hba.base_addr + LBA_ERROR_CONFIG);
1364 if (stat & LBA_SMART_MODE) {
1365 printk(KERN_DEBUG "NOTICE: LBA in SMART mode! (cleared)\n");
1366 stat &= ~LBA_SMART_MODE;
1367 WRITE_REG32(stat, d->hba.base_addr + LBA_ERROR_CONFIG);
1368 }
1369
1370 /* Set HF mode as the default (vs. -1 mode). */
1371 stat = READ_REG32(d->hba.base_addr + LBA_STAT_CTL);
1372 WRITE_REG32(stat | HF_ENABLE, d->hba.base_addr + LBA_STAT_CTL);
1373
1374 /*
1375 ** Writing a zero to STAT_CTL.rf (bit 0) will clear reset signal
1376 ** if it's not already set. If we just cleared the PCI Bus Reset
1377 ** signal, wait a bit for the PCI devices to recover and setup.
1378 */
1379 if (bus_reset)
1380 mdelay(pci_post_reset_delay);
1381
1382 if (0 == READ_REG32(d->hba.base_addr + LBA_ARB_MASK)) {
1383 /*
1384 ** PDC_PAT_BUG: PDC rev 40.48 on L2000.
1385 ** B2000/C3600/J6000 also have this problem?
1386 **
1387 ** Elroys with hot pluggable slots don't get configured
1388 ** correctly if the slot is empty. ARB_MASK is set to 0
1389 ** and we can't master transactions on the bus if it's
1390 ** not at least one. 0x3 enables elroy and first slot.
1391 */
1392 printk(KERN_DEBUG "NOTICE: Enabling PCI Arbitration\n");
1393 WRITE_REG32(0x3, d->hba.base_addr + LBA_ARB_MASK);
1394 }
1395
1396 /*
1397 ** FIXME: Hint registers are programmed with default hint
1398 ** values by firmware. Hints should be sane even if we
1399 ** can't reprogram them the way drivers want.
1400 */
1401 return 0;
1402}
1403
353dfe12
MW
1404/*
1405 * Unfortunately, when firmware numbers busses, it doesn't take into account
1406 * Cardbus bridges. So we have to renumber the busses to suit ourselves.
1407 * Elroy/Mercury don't actually know what bus number they're attached to;
1408 * we use bus 0 to indicate the directly attached bus and any other bus
1409 * number will be taken care of by the PCI-PCI bridge.
1410 */
1411static unsigned int lba_next_bus = 0;
1da177e4
LT
1412
1413/*
353dfe12
MW
1414 * Determine if lba should claim this chip (return 0) or not (return 1).
1415 * If so, initialize the chip and tell other partners in crime they
1416 * have work to do.
1417 */
1da177e4
LT
1418static int __init
1419lba_driver_probe(struct parisc_device *dev)
1420{
1421 struct lba_device *lba_dev;
dc7dce28 1422 LIST_HEAD(resources);
1da177e4
LT
1423 struct pci_bus *lba_bus;
1424 struct pci_ops *cfg_ops;
1425 u32 func_class;
1426 void *tmp_obj;
1427 char *version;
5076c158 1428 void __iomem *addr = ioremap_nocache(dev->hpa.start, 4096);
30aa80da 1429 int max;
1da177e4
LT
1430
1431 /* Read HW Rev First */
1432 func_class = READ_REG32(addr + LBA_FCLASS);
1433
1434 if (IS_ELROY(dev)) {
1435 func_class &= 0xf;
1436 switch (func_class) {
1437 case 0: version = "TR1.0"; break;
1438 case 1: version = "TR2.0"; break;
1439 case 2: version = "TR2.1"; break;
1440 case 3: version = "TR2.2"; break;
1441 case 4: version = "TR3.0"; break;
1442 case 5: version = "TR4.0"; break;
1443 default: version = "TR4+";
1444 }
1445
ba9877b6 1446 printk(KERN_INFO "Elroy version %s (0x%x) found at 0x%lx\n",
645d11d4 1447 version, func_class & 0xf, (long)dev->hpa.start);
1da177e4
LT
1448
1449 if (func_class < 2) {
1450 printk(KERN_WARNING "Can't support LBA older than "
1451 "TR2.1 - continuing under adversity.\n");
1452 }
1453
1454#if 0
1455/* Elroy TR4.0 should work with simple algorithm.
1456 But it doesn't. Still missing something. *sigh*
1457*/
1458 if (func_class > 4) {
1459 cfg_ops = &mercury_cfg_ops;
1460 } else
1461#endif
1462 {
1463 cfg_ops = &elroy_cfg_ops;
1464 }
1465
1466 } else if (IS_MERCURY(dev) || IS_QUICKSILVER(dev)) {
ba9877b6
KM
1467 int major, minor;
1468
1da177e4 1469 func_class &= 0xff;
ba9877b6
KM
1470 major = func_class >> 4, minor = func_class & 0xf;
1471
1da177e4
LT
1472 /* We could use one printk for both Elroy and Mercury,
1473 * but for the mask for func_class.
1474 */
ba9877b6
KM
1475 printk(KERN_INFO "%s version TR%d.%d (0x%x) found at 0x%lx\n",
1476 IS_MERCURY(dev) ? "Mercury" : "Quicksilver", major,
645d11d4 1477 minor, func_class, (long)dev->hpa.start);
ba9877b6 1478
1da177e4
LT
1479 cfg_ops = &mercury_cfg_ops;
1480 } else {
645d11d4
MW
1481 printk(KERN_ERR "Unknown LBA found at 0x%lx\n",
1482 (long)dev->hpa.start);
1da177e4
LT
1483 return -ENODEV;
1484 }
1485
353dfe12 1486 /* Tell I/O SAPIC driver we have a IRQ handler/region. */
53f01bba 1487 tmp_obj = iosapic_register(dev->hpa.start + LBA_IOSAPIC_BASE);
1da177e4
LT
1488
1489 /* NOTE: PCI devices (e.g. 103c:1005 graphics card) which don't
1490 ** have an IRT entry will get NULL back from iosapic code.
1491 */
1492
cb6fc18e 1493 lba_dev = kzalloc(sizeof(struct lba_device), GFP_KERNEL);
1da177e4
LT
1494 if (!lba_dev) {
1495 printk(KERN_ERR "lba_init_chip - couldn't alloc lba_device\n");
1496 return(1);
1497 }
1498
1da177e4
LT
1499
1500 /* ---------- First : initialize data we already have --------- */
1501
1502 lba_dev->hw_rev = func_class;
1503 lba_dev->hba.base_addr = addr;
1504 lba_dev->hba.dev = dev;
1505 lba_dev->iosapic_obj = tmp_obj; /* save interrupt handle */
1506 lba_dev->hba.iommu = sba_get_iommu(dev); /* get iommu data */
b0eecc4d 1507 parisc_set_drvdata(dev, lba_dev);
1da177e4
LT
1508
1509 /* ------------ Second : initialize common stuff ---------- */
1510 pci_bios = &lba_bios_ops;
1511 pcibios_register_hba(HBA_DATA(lba_dev));
1512 spin_lock_init(&lba_dev->lba_lock);
1513
1514 if (lba_hw_init(lba_dev))
1515 return(1);
1516
1517 /* ---------- Third : setup I/O Port and MMIO resources --------- */
1518
1519 if (is_pdc_pat()) {
1520 /* PDC PAT firmware uses PIOP region of GMMIO space. */
1521 pci_port = &lba_pat_port_ops;
1522 /* Go ask PDC PAT what resources this LBA has */
1523 lba_pat_resources(dev, lba_dev);
1524 } else {
1525 if (!astro_iop_base) {
1526 /* Sprockets PDC uses NPIOP region */
5076c158 1527 astro_iop_base = ioremap_nocache(LBA_PORT_BASE, 64 * 1024);
1da177e4
LT
1528 pci_port = &lba_astro_port_ops;
1529 }
1530
1531 /* Poke the chip a bit for /proc output */
1532 lba_legacy_resources(dev, lba_dev);
1533 }
1534
353dfe12
MW
1535 if (lba_dev->hba.bus_num.start < lba_next_bus)
1536 lba_dev->hba.bus_num.start = lba_next_bus;
1537
f4d9ea9a
BH
1538 /* Overlaps with elmmio can (and should) fail here.
1539 * We will prune (or ignore) the distributed range.
1540 *
1541 * FIXME: SBA code should register all elmmio ranges first.
1542 * that would take care of elmmio ranges routed
1543 * to a different rope (already discovered) from
1544 * getting registered *after* LBA code has already
1545 * registered it's distributed lmmio range.
1546 */
1547 if (truncate_pat_collision(&iomem_resource,
1548 &(lba_dev->hba.lmmio_space))) {
1549 printk(KERN_WARNING "LBA: lmmio_space [%lx/%lx] duplicate!\n",
1550 (long)lba_dev->hba.lmmio_space.start,
1551 (long)lba_dev->hba.lmmio_space.end);
1552 lba_dev->hba.lmmio_space.flags = 0;
1553 }
1554
39c2462e
BH
1555 pci_add_resource_offset(&resources, &lba_dev->hba.io_space,
1556 HBA_PORT_BASE(lba_dev->hba.hba_num));
b204a4d2 1557 if (lba_dev->hba.elmmio_space.flags)
39c2462e
BH
1558 pci_add_resource_offset(&resources, &lba_dev->hba.elmmio_space,
1559 lba_dev->hba.lmmio_space_offset);
dc7dce28 1560 if (lba_dev->hba.lmmio_space.flags)
39c2462e
BH
1561 pci_add_resource_offset(&resources, &lba_dev->hba.lmmio_space,
1562 lba_dev->hba.lmmio_space_offset);
e02a653e 1563 if (lba_dev->hba.gmmio_space.flags) {
b696e5e9
HD
1564 /* Not registering GMMIO space - according to docs it's not
1565 * even used on HP-UX. */
e02a653e 1566 /* pci_add_resource(&resources, &lba_dev->hba.gmmio_space); */
e02a653e 1567 }
dc7dce28 1568
30aa80da
YL
1569 pci_add_resource(&resources, &lba_dev->hba.bus_num);
1570
1da177e4
LT
1571 dev->dev.platform_data = lba_dev;
1572 lba_bus = lba_dev->hba.hba_bus =
dc7dce28
BH
1573 pci_create_root_bus(&dev->dev, lba_dev->hba.bus_num.start,
1574 cfg_ops, NULL, &resources);
1575 if (!lba_bus) {
1576 pci_free_resource_list(&resources);
42605fa6 1577 return 0;
dc7dce28 1578 }
42605fa6 1579
30aa80da 1580 max = pci_scan_child_bus(lba_bus);
1da177e4
LT
1581
1582 /* This is in lieu of calling pci_assign_unassigned_resources() */
1583 if (is_pdc_pat()) {
1584 /* assign resources to un-initialized devices */
1585
1586 DBG_PAT("LBA pci_bus_size_bridges()\n");
1587 pci_bus_size_bridges(lba_bus);
1588
1589 DBG_PAT("LBA pci_bus_assign_resources()\n");
1590 pci_bus_assign_resources(lba_bus);
1591
1592#ifdef DEBUG_LBA_PAT
1593 DBG_PAT("\nLBA PIOP resource tree\n");
1594 lba_dump_res(&lba_dev->hba.io_space, 2);
1595 DBG_PAT("\nLBA LMMIO resource tree\n");
1596 lba_dump_res(&lba_dev->hba.lmmio_space, 2);
1597#endif
1598 }
1da177e4 1599
1da177e4
LT
1600 /*
1601 ** Once PCI register ops has walked the bus, access to config
1602 ** space is restricted. Avoids master aborts on config cycles.
1603 ** Early LBA revs go fatal on *any* master abort.
1604 */
1605 if (cfg_ops == &elroy_cfg_ops) {
1606 lba_dev->flags |= LBA_FLAG_SKIP_PROBE;
1607 }
1608
30aa80da 1609 lba_next_bus = max + 1;
42605fa6 1610 pci_bus_add_devices(lba_bus);
fed99b1e 1611
1da177e4
LT
1612 /* Whew! Finally done! Tell services we got this one covered. */
1613 return 0;
1614}
1615
1616static struct parisc_device_id lba_tbl[] = {
1617 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, ELROY_HVERS, 0xa },
1618 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, MERCURY_HVERS, 0xa },
1619 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, QUICKSILVER_HVERS, 0xa },
1620 { 0, }
1621};
1622
1623static struct parisc_driver lba_driver = {
1624 .name = MODULE_NAME,
1625 .id_table = lba_tbl,
1626 .probe = lba_driver_probe,
1627};
1628
1629/*
1630** One time initialization to let the world know the LBA was found.
1631** Must be called exactly once before pci_init().
1632*/
1633void __init lba_init(void)
1634{
1635 register_parisc_driver(&lba_driver);
1636}
1637
1638/*
1639** Initialize the IBASE/IMASK registers for LBA (Elroy).
1640** Only called from sba_iommu.c in order to route ranges (MMIO vs DMA).
1641** sba_iommu is responsible for locking (none needed at init time).
1642*/
1643void lba_set_iregs(struct parisc_device *lba, u32 ibase, u32 imask)
1644{
5076c158 1645 void __iomem * base_addr = ioremap_nocache(lba->hpa.start, 4096);
1da177e4
LT
1646
1647 imask <<= 2; /* adjust for hints - 2 more bits */
1648
1649 /* Make sure we aren't trying to set bits that aren't writeable. */
1650 WARN_ON((ibase & 0x001fffff) != 0);
1651 WARN_ON((imask & 0x001fffff) != 0);
1652
a8043ecb 1653 DBG("%s() ibase 0x%x imask 0x%x\n", __func__, ibase, imask);
1da177e4
LT
1654 WRITE_REG32( imask, base_addr + LBA_IMASK);
1655 WRITE_REG32( ibase, base_addr + LBA_IBASE);
1656 iounmap(base_addr);
1657}
1658