]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/pci/msi.c
staging: vc04_services: remove vchiq_copy_from_user
[mirror_ubuntu-zesty-kernel.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
aff17164 7 * Copyright (C) 2016 Christoph Hellwig.
1da177e4
LT
8 */
9
1ce03373 10#include <linux/err.h>
1da177e4
LT
11#include <linux/mm.h>
12#include <linux/irq.h>
13#include <linux/interrupt.h>
363c75db 14#include <linux/export.h>
1da177e4 15#include <linux/ioport.h>
1da177e4
LT
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
3b7d1921 18#include <linux/msi.h>
4fdadebc 19#include <linux/smp.h>
500559a9
HS
20#include <linux/errno.h>
21#include <linux/io.h>
be2021ba 22#include <linux/acpi_iort.h>
5a0e3ad6 23#include <linux/slab.h>
3878eaef 24#include <linux/irqdomain.h>
b6eec9b7 25#include <linux/of_irq.h>
1da177e4
LT
26
27#include "pci.h"
1da177e4 28
1da177e4 29static int pci_msi_enable = 1;
38737d82 30int pci_msi_ignore_mask;
1da177e4 31
527eee29
BH
32#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
33
8e047ada
JL
34#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
35static struct irq_domain *pci_msi_default_domain;
36static DEFINE_MUTEX(pci_msi_domain_lock);
37
38struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
39{
40 return pci_msi_default_domain;
41}
42
020c3126
MZ
43static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
44{
d8a1cb75 45 struct irq_domain *domain;
020c3126 46
d8a1cb75
MZ
47 domain = dev_get_msi_domain(&dev->dev);
48 if (domain)
49 return domain;
020c3126 50
d8a1cb75 51 return arch_get_pci_msi_domain(dev);
020c3126
MZ
52}
53
8e047ada
JL
54static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
55{
56 struct irq_domain *domain;
57
020c3126 58 domain = pci_msi_get_domain(dev);
3845d295 59 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
60 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
61
62 return arch_setup_msi_irqs(dev, nvec, type);
63}
64
65static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
66{
67 struct irq_domain *domain;
68
020c3126 69 domain = pci_msi_get_domain(dev);
3845d295 70 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
71 pci_msi_domain_free_irqs(domain, dev);
72 else
73 arch_teardown_msi_irqs(dev);
74}
75#else
76#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
77#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
78#endif
527eee29 79
6a9e7f20
AB
80/* Arch hooks */
81
4287d824
TP
82int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
83{
2291ec09 84 struct msi_controller *chip = dev->bus->msi;
0cbdcfcf
TR
85 int err;
86
87 if (!chip || !chip->setup_irq)
88 return -EINVAL;
89
90 err = chip->setup_irq(chip, dev, desc);
91 if (err < 0)
92 return err;
93
94 irq_set_chip_data(desc->irq, chip);
95
96 return 0;
4287d824
TP
97}
98
99void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 100{
c2791b80 101 struct msi_controller *chip = irq_get_chip_data(irq);
0cbdcfcf
TR
102
103 if (!chip || !chip->teardown_irq)
104 return;
105
106 chip->teardown_irq(chip, irq);
6a9e7f20
AB
107}
108
4287d824 109int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20 110{
339e5b44 111 struct msi_controller *chip = dev->bus->msi;
6a9e7f20
AB
112 struct msi_desc *entry;
113 int ret;
114
339e5b44
LS
115 if (chip && chip->setup_irqs)
116 return chip->setup_irqs(chip, dev, nvec, type);
1c8d7b0a
MW
117 /*
118 * If an architecture wants to support multiple MSI, it needs to
119 * override arch_setup_msi_irqs()
120 */
121 if (type == PCI_CAP_ID_MSI && nvec > 1)
122 return 1;
123
5004e98a 124 for_each_pci_msi_entry(entry, dev) {
6a9e7f20 125 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 126 if (ret < 0)
6a9e7f20 127 return ret;
b5fbf533
ME
128 if (ret > 0)
129 return -ENOSPC;
6a9e7f20
AB
130 }
131
132 return 0;
133}
1525bf0d 134
4287d824
TP
135/*
136 * We have a default implementation available as a separate non-weak
137 * function, as it is used by the Xen x86 PCI code
138 */
1525bf0d 139void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20 140{
63a7b17e 141 int i;
6a9e7f20
AB
142 struct msi_desc *entry;
143
5004e98a 144 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
145 if (entry->irq)
146 for (i = 0; i < entry->nvec_used; i++)
147 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
148}
149
4287d824
TP
150void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
151{
152 return default_teardown_msi_irqs(dev);
153}
76ccc297 154
ac8344c4 155static void default_restore_msi_irq(struct pci_dev *dev, int irq)
76ccc297
KRW
156{
157 struct msi_desc *entry;
158
159 entry = NULL;
160 if (dev->msix_enabled) {
5004e98a 161 for_each_pci_msi_entry(entry, dev) {
76ccc297
KRW
162 if (irq == entry->irq)
163 break;
164 }
165 } else if (dev->msi_enabled) {
166 entry = irq_get_msi_desc(irq);
167 }
168
169 if (entry)
83a18912 170 __pci_write_msi_msg(entry, &entry->msg);
76ccc297 171}
4287d824 172
ac8344c4 173void __weak arch_restore_msi_irqs(struct pci_dev *dev)
4287d824 174{
ac8344c4 175 return default_restore_msi_irqs(dev);
4287d824 176}
76ccc297 177
bffac3c5
MW
178static inline __attribute_const__ u32 msi_mask(unsigned x)
179{
0b49ec37
MW
180 /* Don't shift by >= width of type */
181 if (x >= 5)
182 return 0xffffffff;
183 return (1 << (1 << x)) - 1;
bffac3c5
MW
184}
185
ce6fce42
MW
186/*
187 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
188 * mask all MSI interrupts by clearing the MSI enable bit does not work
189 * reliably as devices without an INTx disable bit will then generate a
190 * level IRQ which will never be cleared.
ce6fce42 191 */
23ed8d57 192u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 193{
f2440d9a 194 u32 mask_bits = desc->masked;
1da177e4 195
38737d82 196 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
12abb8ba 197 return 0;
f2440d9a
MW
198
199 mask_bits &= ~mask;
200 mask_bits |= flag;
e39758e0
JL
201 pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
202 mask_bits);
12abb8ba
HS
203
204 return mask_bits;
205}
206
207static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
208{
23ed8d57 209 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
f2440d9a
MW
210}
211
5eb6d660
CH
212static void __iomem *pci_msix_desc_addr(struct msi_desc *desc)
213{
214 return desc->mask_base +
215 desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
216}
217
f2440d9a
MW
218/*
219 * This internal function does not flush PCI writes to the device.
220 * All users must ensure that they read from the device before either
221 * assuming that the device state is up to date, or returning out of this
222 * file. This saves a few milliseconds when initialising devices with lots
223 * of MSI-X interrupts.
224 */
23ed8d57 225u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
226{
227 u32 mask_bits = desc->masked;
38737d82
YW
228
229 if (pci_msi_ignore_mask)
230 return 0;
231
8d805286
SY
232 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
233 if (flag)
234 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
5eb6d660 235 writel(mask_bits, pci_msix_desc_addr(desc) + PCI_MSIX_ENTRY_VECTOR_CTRL);
12abb8ba
HS
236
237 return mask_bits;
238}
239
240static void msix_mask_irq(struct msi_desc *desc, u32 flag)
241{
23ed8d57 242 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
f2440d9a 243}
24d27553 244
1c9db525 245static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 246{
c391f262 247 struct msi_desc *desc = irq_data_get_msi_desc(data);
24d27553 248
f2440d9a
MW
249 if (desc->msi_attrib.is_msix) {
250 msix_mask_irq(desc, flag);
251 readl(desc->mask_base); /* Flush write to device */
252 } else {
a281b788 253 unsigned offset = data->irq - desc->irq;
1c8d7b0a 254 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 255 }
f2440d9a
MW
256}
257
23ed8d57
TG
258/**
259 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
260 * @data: pointer to irqdata associated to that interrupt
261 */
262void pci_msi_mask_irq(struct irq_data *data)
f2440d9a 263{
1c9db525 264 msi_set_mask_bit(data, 1);
f2440d9a 265}
a4289dc2 266EXPORT_SYMBOL_GPL(pci_msi_mask_irq);
f2440d9a 267
23ed8d57
TG
268/**
269 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
270 * @data: pointer to irqdata associated to that interrupt
271 */
272void pci_msi_unmask_irq(struct irq_data *data)
f2440d9a 273{
1c9db525 274 msi_set_mask_bit(data, 0);
1da177e4 275}
a4289dc2 276EXPORT_SYMBOL_GPL(pci_msi_unmask_irq);
1da177e4 277
ac8344c4
D
278void default_restore_msi_irqs(struct pci_dev *dev)
279{
280 struct msi_desc *entry;
281
5004e98a 282 for_each_pci_msi_entry(entry, dev)
ac8344c4 283 default_restore_msi_irq(dev, entry->irq);
ac8344c4
D
284}
285
891d4a48 286void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 287{
e39758e0
JL
288 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
289
290 BUG_ON(dev->current_state != PCI_D0);
30da5524
BH
291
292 if (entry->msi_attrib.is_msix) {
5eb6d660 293 void __iomem *base = pci_msix_desc_addr(entry);
30da5524
BH
294
295 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
296 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
297 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
298 } else {
f5322169 299 int pos = dev->msi_cap;
30da5524
BH
300 u16 data;
301
9925ad0c
BH
302 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
303 &msg->address_lo);
30da5524 304 if (entry->msi_attrib.is_64) {
9925ad0c
BH
305 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
306 &msg->address_hi);
2f221349 307 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
308 } else {
309 msg->address_hi = 0;
2f221349 310 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
311 }
312 msg->data = data;
313 }
314}
315
83a18912 316void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 317{
e39758e0
JL
318 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
319
320 if (dev->current_state != PCI_D0) {
fcd097f3
BH
321 /* Don't touch the hardware now */
322 } else if (entry->msi_attrib.is_msix) {
5eb6d660 323 void __iomem *base = pci_msix_desc_addr(entry);
24d27553 324
2c21fd4b
HS
325 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
326 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
327 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 328 } else {
f5322169 329 int pos = dev->msi_cap;
1c8d7b0a
MW
330 u16 msgctl;
331
f84ecd28 332 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
333 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
334 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 335 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 336
9925ad0c
BH
337 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
338 msg->address_lo);
0366f8f7 339 if (entry->msi_attrib.is_64) {
9925ad0c
BH
340 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
341 msg->address_hi);
2f221349
BH
342 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
343 msg->data);
0366f8f7 344 } else {
2f221349
BH
345 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
346 msg->data);
0366f8f7 347 }
1da177e4 348 }
392ee1e6 349 entry->msg = *msg;
1da177e4 350}
0366f8f7 351
83a18912 352void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
3145e941 353{
dced35ae 354 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 355
83a18912 356 __pci_write_msi_msg(entry, msg);
3145e941 357}
83a18912 358EXPORT_SYMBOL_GPL(pci_write_msi_msg);
3145e941 359
f56e4481
HS
360static void free_msi_irqs(struct pci_dev *dev)
361{
5004e98a 362 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
f56e4481 363 struct msi_desc *entry, *tmp;
1c51b50c
GKH
364 struct attribute **msi_attrs;
365 struct device_attribute *dev_attr;
63a7b17e 366 int i, count = 0;
f56e4481 367
5004e98a 368 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
369 if (entry->irq)
370 for (i = 0; i < entry->nvec_used; i++)
371 BUG_ON(irq_has_action(entry->irq + i));
f56e4481 372
8e047ada 373 pci_msi_teardown_msi_irqs(dev);
f56e4481 374
5004e98a 375 list_for_each_entry_safe(entry, tmp, msi_list, list) {
f56e4481 376 if (entry->msi_attrib.is_msix) {
5004e98a 377 if (list_is_last(&entry->list, msi_list))
f56e4481
HS
378 iounmap(entry->mask_base);
379 }
424eb391 380
f56e4481
HS
381 list_del(&entry->list);
382 kfree(entry);
383 }
1c51b50c
GKH
384
385 if (dev->msi_irq_groups) {
386 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
387 msi_attrs = dev->msi_irq_groups[0]->attrs;
b701c0b1 388 while (msi_attrs[count]) {
1c51b50c
GKH
389 dev_attr = container_of(msi_attrs[count],
390 struct device_attribute, attr);
391 kfree(dev_attr->attr.name);
392 kfree(dev_attr);
393 ++count;
394 }
395 kfree(msi_attrs);
396 kfree(dev->msi_irq_groups[0]);
397 kfree(dev->msi_irq_groups);
398 dev->msi_irq_groups = NULL;
399 }
f56e4481 400}
c54c1879 401
ba698ad4
DM
402static void pci_intx_for_msi(struct pci_dev *dev, int enable)
403{
404 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
405 pci_intx(dev, enable);
406}
407
8fed4b65 408static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 409{
41017f0c 410 u16 control;
392ee1e6 411 struct msi_desc *entry;
41017f0c 412
b1cbf4e4
EB
413 if (!dev->msi_enabled)
414 return;
415
dced35ae 416 entry = irq_get_msi_desc(dev->irq);
41017f0c 417
ba698ad4 418 pci_intx_for_msi(dev, 0);
61b64abd 419 pci_msi_set_enable(dev, 0);
ac8344c4 420 arch_restore_msi_irqs(dev);
392ee1e6 421
f5322169 422 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
31ea5d4d
YW
423 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
424 entry->masked);
abad2ec9 425 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 426 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 427 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
428}
429
430static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 431{
41017f0c 432 struct msi_desc *entry;
41017f0c 433
ded86d8d
EB
434 if (!dev->msix_enabled)
435 return;
5004e98a 436 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
ded86d8d 437
41017f0c 438 /* route the table */
ba698ad4 439 pci_intx_for_msi(dev, 0);
61b64abd 440 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 441 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
41017f0c 442
ac8344c4 443 arch_restore_msi_irqs(dev);
5004e98a 444 for_each_pci_msi_entry(entry, dev)
f2440d9a 445 msix_mask_irq(entry, entry->masked);
41017f0c 446
61b64abd 447 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
41017f0c 448}
8fed4b65
ME
449
450void pci_restore_msi_state(struct pci_dev *dev)
451{
452 __pci_restore_msi_state(dev);
453 __pci_restore_msix_state(dev);
454}
94688cf2 455EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 456
1c51b50c 457static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
458 char *buf)
459{
1c51b50c
GKH
460 struct msi_desc *entry;
461 unsigned long irq;
462 int retval;
da8d1c8b 463
1c51b50c
GKH
464 retval = kstrtoul(attr->attr.name, 10, &irq);
465 if (retval)
466 return retval;
da8d1c8b 467
e11ece5a
YW
468 entry = irq_get_msi_desc(irq);
469 if (entry)
470 return sprintf(buf, "%s\n",
471 entry->msi_attrib.is_msix ? "msix" : "msi");
472
1c51b50c 473 return -ENODEV;
da8d1c8b
NH
474}
475
da8d1c8b
NH
476static int populate_msi_sysfs(struct pci_dev *pdev)
477{
1c51b50c
GKH
478 struct attribute **msi_attrs;
479 struct attribute *msi_attr;
480 struct device_attribute *msi_dev_attr;
481 struct attribute_group *msi_irq_group;
482 const struct attribute_group **msi_irq_groups;
da8d1c8b 483 struct msi_desc *entry;
1c51b50c
GKH
484 int ret = -ENOMEM;
485 int num_msi = 0;
da8d1c8b 486 int count = 0;
a8676066 487 int i;
da8d1c8b 488
1c51b50c 489 /* Determine how many msi entries we have */
5004e98a 490 for_each_pci_msi_entry(entry, pdev)
a8676066 491 num_msi += entry->nvec_used;
1c51b50c
GKH
492 if (!num_msi)
493 return 0;
da8d1c8b 494
1c51b50c
GKH
495 /* Dynamically create the MSI attributes for the PCI device */
496 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
497 if (!msi_attrs)
498 return -ENOMEM;
5004e98a 499 for_each_pci_msi_entry(entry, pdev) {
a8676066
RB
500 for (i = 0; i < entry->nvec_used; i++) {
501 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
502 if (!msi_dev_attr)
503 goto error_attrs;
504 msi_attrs[count] = &msi_dev_attr->attr;
505
506 sysfs_attr_init(&msi_dev_attr->attr);
507 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
508 entry->irq + i);
509 if (!msi_dev_attr->attr.name)
510 goto error_attrs;
511 msi_dev_attr->attr.mode = S_IRUGO;
512 msi_dev_attr->show = msi_mode_show;
513 ++count;
514 }
da8d1c8b
NH
515 }
516
1c51b50c
GKH
517 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
518 if (!msi_irq_group)
519 goto error_attrs;
520 msi_irq_group->name = "msi_irqs";
521 msi_irq_group->attrs = msi_attrs;
522
523 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
524 if (!msi_irq_groups)
525 goto error_irq_group;
526 msi_irq_groups[0] = msi_irq_group;
527
528 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
529 if (ret)
530 goto error_irq_groups;
531 pdev->msi_irq_groups = msi_irq_groups;
532
da8d1c8b
NH
533 return 0;
534
1c51b50c
GKH
535error_irq_groups:
536 kfree(msi_irq_groups);
537error_irq_group:
538 kfree(msi_irq_group);
539error_attrs:
540 count = 0;
541 msi_attr = msi_attrs[count];
542 while (msi_attr) {
543 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
544 kfree(msi_attr->name);
545 kfree(msi_dev_attr);
546 ++count;
547 msi_attr = msi_attrs[count];
da8d1c8b 548 }
29237756 549 kfree(msi_attrs);
da8d1c8b
NH
550 return ret;
551}
552
e75eafb9
TG
553static struct msi_desc *
554msi_setup_entry(struct pci_dev *dev, int nvec, bool affinity)
d873b4d4 555{
e75eafb9 556 struct cpumask *masks = NULL;
d873b4d4 557 struct msi_desc *entry;
e75eafb9
TG
558 u16 control;
559
560 if (affinity) {
561 masks = irq_create_affinity_masks(dev->irq_affinity, nvec);
562 if (!masks)
563 pr_err("Unable to allocate affinity masks, ignoring\n");
564 }
d873b4d4
YW
565
566 /* MSI Entry Initialization */
e75eafb9 567 entry = alloc_msi_entry(&dev->dev, nvec, masks);
d873b4d4 568 if (!entry)
e75eafb9 569 goto out;
d873b4d4
YW
570
571 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
572
573 entry->msi_attrib.is_msix = 0;
574 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
575 entry->msi_attrib.entry_nr = 0;
576 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
577 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
d873b4d4 578 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
63a7b17e 579 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
d873b4d4
YW
580
581 if (control & PCI_MSI_FLAGS_64BIT)
582 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
583 else
584 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
585
586 /* Save the initial mask status */
587 if (entry->msi_attrib.maskbit)
588 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
589
e75eafb9
TG
590out:
591 kfree(masks);
d873b4d4
YW
592 return entry;
593}
594
f144d149
BH
595static int msi_verify_entries(struct pci_dev *dev)
596{
597 struct msi_desc *entry;
598
5004e98a 599 for_each_pci_msi_entry(entry, dev) {
f144d149
BH
600 if (!dev->no_64bit_msi || !entry->msg.address_hi)
601 continue;
602 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
603 " tried to assign one above 4G\n");
604 return -EIO;
605 }
606 return 0;
607}
608
1da177e4
LT
609/**
610 * msi_capability_init - configure device's MSI capability structure
611 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 612 * @nvec: number of interrupts to allocate
62c61514 613 * @affinity: flag to indicate cpu irq affinity mask should be set
1da177e4 614 *
1c8d7b0a
MW
615 * Setup the MSI capability structure of the device with the requested
616 * number of interrupts. A return value of zero indicates the successful
617 * setup of an entry with the new MSI irq. A negative return value indicates
618 * an error, and a positive return value indicates the number of interrupts
619 * which could have been allocated.
620 */
e75eafb9 621static int msi_capability_init(struct pci_dev *dev, int nvec, bool affinity)
1da177e4
LT
622{
623 struct msi_desc *entry;
f465136d 624 int ret;
f2440d9a 625 unsigned mask;
1da177e4 626
61b64abd 627 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 628
e75eafb9 629 entry = msi_setup_entry(dev, nvec, affinity);
f7feaca7
EB
630 if (!entry)
631 return -ENOMEM;
1ce03373 632
f2440d9a 633 /* All MSIs are unmasked by default, Mask them all */
31ea5d4d 634 mask = msi_mask(entry->msi_attrib.multi_cap);
f2440d9a
MW
635 msi_mask_irq(entry, mask, mask);
636
5004e98a 637 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
9c831334 638
1da177e4 639 /* Configure MSI capability structure */
8e047ada 640 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 641 if (ret) {
7ba1930d 642 msi_mask_irq(entry, mask, ~mask);
f56e4481 643 free_msi_irqs(dev);
7fe3730d 644 return ret;
fd58e55f 645 }
f7feaca7 646
f144d149
BH
647 ret = msi_verify_entries(dev);
648 if (ret) {
649 msi_mask_irq(entry, mask, ~mask);
650 free_msi_irqs(dev);
651 return ret;
652 }
653
da8d1c8b
NH
654 ret = populate_msi_sysfs(dev);
655 if (ret) {
656 msi_mask_irq(entry, mask, ~mask);
657 free_msi_irqs(dev);
658 return ret;
659 }
660
1da177e4 661 /* Set MSI enabled bits */
ba698ad4 662 pci_intx_for_msi(dev, 0);
61b64abd 663 pci_msi_set_enable(dev, 1);
b1cbf4e4 664 dev->msi_enabled = 1;
1da177e4 665
5f226991 666 pcibios_free_irq(dev);
7fe3730d 667 dev->irq = entry->irq;
1da177e4
LT
668 return 0;
669}
670
520fe9dc 671static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 672{
4302e0fb 673 resource_size_t phys_addr;
5a05a9d8 674 u32 table_offset;
6a878e50 675 unsigned long flags;
5a05a9d8
HS
676 u8 bir;
677
909094c6
BH
678 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
679 &table_offset);
4d18760c 680 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
6a878e50
YW
681 flags = pci_resource_flags(dev, bir);
682 if (!flags || (flags & IORESOURCE_UNSET))
683 return NULL;
684
4d18760c 685 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
686 phys_addr = pci_resource_start(dev, bir) + table_offset;
687
688 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
689}
690
520fe9dc 691static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
e75eafb9
TG
692 struct msix_entry *entries, int nvec,
693 bool affinity)
d9d7070e 694{
e75eafb9 695 struct cpumask *curmsk, *masks = NULL;
d9d7070e 696 struct msi_desc *entry;
e75eafb9 697 int ret, i;
4ef33685 698
e75eafb9
TG
699 if (affinity) {
700 masks = irq_create_affinity_masks(dev->irq_affinity, nvec);
701 if (!masks)
702 pr_err("Unable to allocate affinity masks, ignoring\n");
703 }
4ef33685 704
e75eafb9
TG
705 for (i = 0, curmsk = masks; i < nvec; i++) {
706 entry = alloc_msi_entry(&dev->dev, 1, curmsk);
d9d7070e
HS
707 if (!entry) {
708 if (!i)
709 iounmap(base);
710 else
711 free_msi_irqs(dev);
712 /* No enough memory. Don't try again */
e75eafb9
TG
713 ret = -ENOMEM;
714 goto out;
d9d7070e
HS
715 }
716
717 entry->msi_attrib.is_msix = 1;
718 entry->msi_attrib.is_64 = 1;
3ac020e0
CH
719 if (entries)
720 entry->msi_attrib.entry_nr = entries[i].entry;
721 else
722 entry->msi_attrib.entry_nr = i;
d9d7070e 723 entry->msi_attrib.default_irq = dev->irq;
d9d7070e
HS
724 entry->mask_base = base;
725
5004e98a 726 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
e75eafb9
TG
727 if (masks)
728 curmsk++;
d9d7070e 729 }
e75eafb9
TG
730 ret = 0;
731out:
732 kfree(masks);
d9d7070e
HS
733 return 0;
734}
735
75cb3426 736static void msix_program_entries(struct pci_dev *dev,
520fe9dc 737 struct msix_entry *entries)
75cb3426
HS
738{
739 struct msi_desc *entry;
740 int i = 0;
741
5004e98a 742 for_each_pci_msi_entry(entry, dev) {
3ac020e0
CH
743 if (entries)
744 entries[i++].vector = entry->irq;
12eb21de
CH
745 entry->masked = readl(pci_msix_desc_addr(entry) +
746 PCI_MSIX_ENTRY_VECTOR_CTRL);
75cb3426 747 msix_mask_irq(entry, 1);
75cb3426
HS
748 }
749}
750
1da177e4
LT
751/**
752 * msix_capability_init - configure device's MSI-X capability
753 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
754 * @entries: pointer to an array of struct msix_entry entries
755 * @nvec: number of @entries
62c61514 756 * @affinity: flag to indicate cpu irq affinity mask should be set
1da177e4 757 *
eaae4b3a 758 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
759 * single MSI-X irq. A return of zero indicates the successful setup of
760 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4 761 **/
e75eafb9
TG
762static int msix_capability_init(struct pci_dev *dev, struct msix_entry *entries,
763 int nvec, bool affinity)
1da177e4 764{
520fe9dc 765 int ret;
5a05a9d8 766 u16 control;
1da177e4
LT
767 void __iomem *base;
768
f598282f 769 /* Ensure MSI-X is disabled while it is set up */
61b64abd 770 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
f598282f 771
66f0d0c4 772 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
1da177e4 773 /* Request & Map MSI-X table region */
527eee29 774 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 775 if (!base)
1da177e4
LT
776 return -ENOMEM;
777
e75eafb9 778 ret = msix_setup_entries(dev, base, entries, nvec, affinity);
d9d7070e
HS
779 if (ret)
780 return ret;
9c831334 781
8e047ada 782 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4 783 if (ret)
2adc7907 784 goto out_avail;
9c831334 785
f144d149
BH
786 /* Check if all MSI entries honor device restrictions */
787 ret = msi_verify_entries(dev);
788 if (ret)
789 goto out_free;
790
f598282f
MW
791 /*
792 * Some devices require MSI-X to be enabled before we can touch the
793 * MSI-X registers. We need to mask all the vectors to prevent
794 * interrupts coming in before they're fully set up.
795 */
61b64abd 796 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 797 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
f598282f 798
75cb3426 799 msix_program_entries(dev, entries);
f598282f 800
da8d1c8b 801 ret = populate_msi_sysfs(dev);
2adc7907
AG
802 if (ret)
803 goto out_free;
da8d1c8b 804
f598282f 805 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 806 pci_intx_for_msi(dev, 0);
b1cbf4e4 807 dev->msix_enabled = 1;
61b64abd 808 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
8d181018 809
5f226991 810 pcibios_free_irq(dev);
1da177e4 811 return 0;
583871d4 812
2adc7907 813out_avail:
583871d4
HS
814 if (ret < 0) {
815 /*
816 * If we had some success, report the number of irqs
817 * we succeeded in setting up.
818 */
d9d7070e 819 struct msi_desc *entry;
583871d4
HS
820 int avail = 0;
821
5004e98a 822 for_each_pci_msi_entry(entry, dev) {
583871d4
HS
823 if (entry->irq != 0)
824 avail++;
825 }
826 if (avail != 0)
827 ret = avail;
828 }
829
2adc7907 830out_free:
583871d4
HS
831 free_msi_irqs(dev);
832
833 return ret;
1da177e4
LT
834}
835
24334a12 836/**
a06cd74c 837 * pci_msi_supported - check whether MSI may be enabled on a device
24334a12 838 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 839 * @nvec: how many MSIs have been requested ?
24334a12 840 *
f7625980 841 * Look at global flags, the device itself, and its parent buses
17bbc12a 842 * to determine if MSI/-X are supported for the device. If MSI/-X is
a06cd74c 843 * supported return 1, else return 0.
24334a12 844 **/
a06cd74c 845static int pci_msi_supported(struct pci_dev *dev, int nvec)
24334a12
BG
846{
847 struct pci_bus *bus;
848
0306ebfa 849 /* MSI must be globally enabled and supported by the device */
27e20603 850 if (!pci_msi_enable)
a06cd74c 851 return 0;
27e20603
AG
852
853 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
a06cd74c 854 return 0;
24334a12 855
314e77b3
ME
856 /*
857 * You can't ask to have 0 or less MSIs configured.
858 * a) it's stupid ..
859 * b) the list manipulation code assumes nvec >= 1.
860 */
861 if (nvec < 1)
a06cd74c 862 return 0;
314e77b3 863
500559a9
HS
864 /*
865 * Any bridge which does NOT route MSI transactions from its
866 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
867 * the secondary pci_bus.
868 * We expect only arch-specific PCI host bus controller driver
869 * or quirks for specific PCI bridges to be setting NO_MSI.
870 */
24334a12
BG
871 for (bus = dev->bus; bus; bus = bus->parent)
872 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
a06cd74c 873 return 0;
24334a12 874
a06cd74c 875 return 1;
24334a12
BG
876}
877
d1ac1d26
AG
878/**
879 * pci_msi_vec_count - Return the number of MSI vectors a device can send
880 * @dev: device to report about
881 *
882 * This function returns the number of MSI vectors a device requested via
883 * Multiple Message Capable register. It returns a negative errno if the
884 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
885 * and returns a power of two, up to a maximum of 2^5 (32), according to the
886 * MSI specification.
887 **/
888int pci_msi_vec_count(struct pci_dev *dev)
889{
890 int ret;
891 u16 msgctl;
892
893 if (!dev->msi_cap)
894 return -EINVAL;
895
896 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
897 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
898
899 return ret;
900}
901EXPORT_SYMBOL(pci_msi_vec_count);
902
f2440d9a 903void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 904{
f2440d9a
MW
905 struct msi_desc *desc;
906 u32 mask;
1da177e4 907
128bc5fc 908 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
909 return;
910
5004e98a 911 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
4a7cc831 912 desc = first_pci_msi_entry(dev);
110828c9 913
61b64abd 914 pci_msi_set_enable(dev, 0);
ba698ad4 915 pci_intx_for_msi(dev, 1);
b1cbf4e4 916 dev->msi_enabled = 0;
7bd007e4 917
12abb8ba 918 /* Return the device with MSI unmasked as initial states */
31ea5d4d 919 mask = msi_mask(desc->msi_attrib.multi_cap);
12abb8ba 920 /* Keep cached state to be restored */
23ed8d57 921 __pci_msi_desc_mask_irq(desc, mask, ~mask);
e387b9ee
ME
922
923 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 924 dev->irq = desc->msi_attrib.default_irq;
5f226991 925 pcibios_alloc_irq(dev);
d52877c7 926}
24d27553 927
500559a9 928void pci_disable_msi(struct pci_dev *dev)
d52877c7 929{
d52877c7
YL
930 if (!pci_msi_enable || !dev || !dev->msi_enabled)
931 return;
932
933 pci_msi_shutdown(dev);
f56e4481 934 free_msi_irqs(dev);
1da177e4 935}
4cc086fa 936EXPORT_SYMBOL(pci_disable_msi);
1da177e4 937
a52e2e35 938/**
ff1aa430 939 * pci_msix_vec_count - return the number of device's MSI-X table entries
a52e2e35 940 * @dev: pointer to the pci_dev data structure of MSI-X device function
ff1aa430
AG
941 * This function returns the number of device's MSI-X table entries and
942 * therefore the number of MSI-X vectors device is capable of sending.
943 * It returns a negative errno if the device is not capable of sending MSI-X
944 * interrupts.
945 **/
946int pci_msix_vec_count(struct pci_dev *dev)
a52e2e35 947{
a52e2e35
RW
948 u16 control;
949
520fe9dc 950 if (!dev->msix_cap)
ff1aa430 951 return -EINVAL;
a52e2e35 952
f84ecd28 953 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 954 return msix_table_size(control);
a52e2e35 955}
ff1aa430 956EXPORT_SYMBOL(pci_msix_vec_count);
a52e2e35 957
e75eafb9
TG
958static int __pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries,
959 int nvec, bool affinity)
1da177e4 960{
5ec09405 961 int nr_entries;
ded86d8d 962 int i, j;
1da177e4 963
a06cd74c
AG
964 if (!pci_msi_supported(dev, nvec))
965 return -EINVAL;
c9953a73 966
ff1aa430
AG
967 nr_entries = pci_msix_vec_count(dev);
968 if (nr_entries < 0)
969 return nr_entries;
1da177e4 970 if (nvec > nr_entries)
57fbf52c 971 return nr_entries;
1da177e4 972
3ac020e0
CH
973 if (entries) {
974 /* Check for any invalid entries */
975 for (i = 0; i < nvec; i++) {
976 if (entries[i].entry >= nr_entries)
977 return -EINVAL; /* invalid entry */
978 for (j = i + 1; j < nvec; j++) {
979 if (entries[i].entry == entries[j].entry)
980 return -EINVAL; /* duplicate entry */
981 }
1da177e4
LT
982 }
983 }
ded86d8d 984 WARN_ON(!!dev->msix_enabled);
7bd007e4 985
1ce03373 986 /* Check whether driver already requested for MSI irq */
500559a9 987 if (dev->msi_enabled) {
227f0647 988 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
1da177e4
LT
989 return -EINVAL;
990 }
e75eafb9
TG
991 return msix_capability_init(dev, entries, nvec, affinity);
992}
993
994/**
995 * pci_enable_msix - configure device's MSI-X capability structure
996 * @dev: pointer to the pci_dev data structure of MSI-X device function
997 * @entries: pointer to an array of MSI-X entries (optional)
998 * @nvec: number of MSI-X irqs requested for allocation by device driver
999 *
1000 * Setup the MSI-X capability structure of device function with the number
1001 * of requested irqs upon its software driver call to request for
1002 * MSI-X mode enabled on its hardware device function. A return of zero
1003 * indicates the successful configuration of MSI-X capability structure
1004 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1005 * Or a return of > 0 indicates that driver request is exceeding the number
1006 * of irqs or MSI-X vectors available. Driver should use the returned value to
1007 * re-send its request.
1008 **/
1009int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1010{
1011 return __pci_enable_msix(dev, entries, nvec, false);
1da177e4 1012}
4cc086fa 1013EXPORT_SYMBOL(pci_enable_msix);
1da177e4 1014
500559a9 1015void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 1016{
12abb8ba
HS
1017 struct msi_desc *entry;
1018
128bc5fc 1019 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
1020 return;
1021
12abb8ba 1022 /* Return the device with MSI-X masked as initial states */
5004e98a 1023 for_each_pci_msi_entry(entry, dev) {
12abb8ba 1024 /* Keep cached states to be restored */
23ed8d57 1025 __pci_msix_desc_mask_irq(entry, 1);
12abb8ba
HS
1026 }
1027
61b64abd 1028 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
ba698ad4 1029 pci_intx_for_msi(dev, 1);
b1cbf4e4 1030 dev->msix_enabled = 0;
5f226991 1031 pcibios_alloc_irq(dev);
d52877c7 1032}
c901851f 1033
500559a9 1034void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
1035{
1036 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1037 return;
1038
1039 pci_msix_shutdown(dev);
f56e4481 1040 free_msi_irqs(dev);
1da177e4 1041}
4cc086fa 1042EXPORT_SYMBOL(pci_disable_msix);
1da177e4 1043
309e57df
MW
1044void pci_no_msi(void)
1045{
1046 pci_msi_enable = 0;
1047}
c9953a73 1048
07ae95f9
AP
1049/**
1050 * pci_msi_enabled - is MSI enabled?
1051 *
1052 * Returns true if MSI has not been disabled by the command-line option
1053 * pci=nomsi.
1054 **/
1055int pci_msi_enabled(void)
d389fec6 1056{
07ae95f9 1057 return pci_msi_enable;
d389fec6 1058}
07ae95f9 1059EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1060
4ef33685
CH
1061static int __pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec,
1062 unsigned int flags)
302a2523 1063{
e75eafb9 1064 bool affinity = flags & PCI_IRQ_AFFINITY;
034cd97e 1065 int nvec;
302a2523
AG
1066 int rc;
1067
a06cd74c
AG
1068 if (!pci_msi_supported(dev, minvec))
1069 return -EINVAL;
034cd97e
AG
1070
1071 WARN_ON(!!dev->msi_enabled);
1072
1073 /* Check whether driver already requested MSI-X irqs */
1074 if (dev->msix_enabled) {
1075 dev_info(&dev->dev,
1076 "can't enable MSI (MSI-X already enabled)\n");
1077 return -EINVAL;
1078 }
1079
302a2523
AG
1080 if (maxvec < minvec)
1081 return -ERANGE;
1082
034cd97e
AG
1083 nvec = pci_msi_vec_count(dev);
1084 if (nvec < 0)
1085 return nvec;
4ef33685 1086 if (nvec < minvec)
034cd97e 1087 return -EINVAL;
4ef33685
CH
1088
1089 if (nvec > maxvec)
034cd97e
AG
1090 nvec = maxvec;
1091
4ef33685 1092 for (;;) {
e75eafb9
TG
1093 if (affinity) {
1094 nvec = irq_calc_affinity_vectors(dev->irq_affinity,
1095 nvec);
4ef33685
CH
1096 if (nvec < minvec)
1097 return -ENOSPC;
1098 }
1099
e75eafb9 1100 rc = msi_capability_init(dev, nvec, affinity);
4ef33685
CH
1101 if (rc == 0)
1102 return nvec;
1103
4ef33685 1104 if (rc < 0)
302a2523 1105 return rc;
4ef33685
CH
1106 if (rc < minvec)
1107 return -ENOSPC;
1108
1109 nvec = rc;
1110 }
1111}
1112
1113/**
1114 * pci_enable_msi_range - configure device's MSI capability structure
1115 * @dev: device to configure
1116 * @minvec: minimal number of interrupts to configure
1117 * @maxvec: maximum number of interrupts to configure
1118 *
1119 * This function tries to allocate a maximum possible number of interrupts in a
1120 * range between @minvec and @maxvec. It returns a negative errno if an error
1121 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1122 * and updates the @dev's irq member to the lowest new interrupt number;
1123 * the other interrupt numbers allocated to this device are consecutive.
1124 **/
1125int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1126{
4fe0d154 1127 return __pci_enable_msi_range(dev, minvec, maxvec, 0);
4ef33685
CH
1128}
1129EXPORT_SYMBOL(pci_enable_msi_range);
1130
1131static int __pci_enable_msix_range(struct pci_dev *dev,
1132 struct msix_entry *entries, int minvec, int maxvec,
1133 unsigned int flags)
1134{
e75eafb9
TG
1135 bool affinity = flags & PCI_IRQ_AFFINITY;
1136 int rc, nvec = maxvec;
4ef33685
CH
1137
1138 if (maxvec < minvec)
1139 return -ERANGE;
1140
1141 for (;;) {
e75eafb9
TG
1142 if (affinity) {
1143 nvec = irq_calc_affinity_vectors(dev->irq_affinity,
1144 nvec);
4ef33685 1145 if (nvec < minvec)
302a2523 1146 return -ENOSPC;
302a2523 1147 }
302a2523 1148
e75eafb9 1149 rc = __pci_enable_msix(dev, entries, nvec, affinity);
4ef33685
CH
1150 if (rc == 0)
1151 return nvec;
1152
4ef33685
CH
1153 if (rc < 0)
1154 return rc;
1155 if (rc < minvec)
1156 return -ENOSPC;
1157
1158 nvec = rc;
1159 }
302a2523 1160}
302a2523
AG
1161
1162/**
1163 * pci_enable_msix_range - configure device's MSI-X capability structure
1164 * @dev: pointer to the pci_dev data structure of MSI-X device function
1165 * @entries: pointer to an array of MSI-X entries
1166 * @minvec: minimum number of MSI-X irqs requested
1167 * @maxvec: maximum number of MSI-X irqs requested
1168 *
1169 * Setup the MSI-X capability structure of device function with a maximum
1170 * possible number of interrupts in the range between @minvec and @maxvec
1171 * upon its software driver call to request for MSI-X mode enabled on its
1172 * hardware device function. It returns a negative errno if an error occurs.
1173 * If it succeeds, it returns the actual number of interrupts allocated and
1174 * indicates the successful configuration of MSI-X capability structure
1175 * with new allocated MSI-X interrupts.
1176 **/
1177int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
4ef33685 1178 int minvec, int maxvec)
302a2523 1179{
4fe0d154 1180 return __pci_enable_msix_range(dev, entries, minvec, maxvec, 0);
302a2523
AG
1181}
1182EXPORT_SYMBOL(pci_enable_msix_range);
3878eaef 1183
aff17164
CH
1184/**
1185 * pci_alloc_irq_vectors - allocate multiple IRQs for a device
1186 * @dev: PCI device to operate on
1187 * @min_vecs: minimum number of vectors required (must be >= 1)
1188 * @max_vecs: maximum (desired) number of vectors
1189 * @flags: flags or quirks for the allocation
1190 *
1191 * Allocate up to @max_vecs interrupt vectors for @dev, using MSI-X or MSI
1192 * vectors if available, and fall back to a single legacy vector
1193 * if neither is available. Return the number of vectors allocated,
1194 * (which might be smaller than @max_vecs) if successful, or a negative
1195 * error code on error. If less than @min_vecs interrupt vectors are
1196 * available for @dev the function will fail with -ENOSPC.
1197 *
1198 * To get the Linux IRQ number used for a vector that can be passed to
1199 * request_irq() use the pci_irq_vector() helper.
1200 */
1201int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1202 unsigned int max_vecs, unsigned int flags)
1203{
1204 int vecs = -ENOSPC;
1205
4fe0d154 1206 if (flags & PCI_IRQ_MSIX) {
4ef33685
CH
1207 vecs = __pci_enable_msix_range(dev, NULL, min_vecs, max_vecs,
1208 flags);
aff17164
CH
1209 if (vecs > 0)
1210 return vecs;
1211 }
1212
4fe0d154 1213 if (flags & PCI_IRQ_MSI) {
4ef33685 1214 vecs = __pci_enable_msi_range(dev, min_vecs, max_vecs, flags);
aff17164
CH
1215 if (vecs > 0)
1216 return vecs;
1217 }
1218
1219 /* use legacy irq if allowed */
5d0bdf28
CH
1220 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1) {
1221 pci_intx(dev, 1);
aff17164 1222 return 1;
5d0bdf28
CH
1223 }
1224
aff17164
CH
1225 return vecs;
1226}
1227EXPORT_SYMBOL(pci_alloc_irq_vectors);
1228
1229/**
1230 * pci_free_irq_vectors - free previously allocated IRQs for a device
1231 * @dev: PCI device to operate on
1232 *
1233 * Undoes the allocations and enabling in pci_alloc_irq_vectors().
1234 */
1235void pci_free_irq_vectors(struct pci_dev *dev)
1236{
1237 pci_disable_msix(dev);
1238 pci_disable_msi(dev);
1239}
1240EXPORT_SYMBOL(pci_free_irq_vectors);
1241
1242/**
1243 * pci_irq_vector - return Linux IRQ number of a device vector
1244 * @dev: PCI device to operate on
1245 * @nr: device-relative interrupt vector index (0-based).
1246 */
1247int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1248{
1249 if (dev->msix_enabled) {
1250 struct msi_desc *entry;
1251 int i = 0;
1252
1253 for_each_pci_msi_entry(entry, dev) {
1254 if (i == nr)
1255 return entry->irq;
1256 i++;
1257 }
1258 WARN_ON_ONCE(1);
1259 return -EINVAL;
1260 }
1261
1262 if (dev->msi_enabled) {
1263 struct msi_desc *entry = first_pci_msi_entry(dev);
1264
1265 if (WARN_ON_ONCE(nr >= entry->nvec_used))
1266 return -EINVAL;
1267 } else {
1268 if (WARN_ON_ONCE(nr > 0))
1269 return -EINVAL;
1270 }
1271
1272 return dev->irq + nr;
1273}
1274EXPORT_SYMBOL(pci_irq_vector);
1275
ee8d41e5
TG
1276/**
1277 * pci_irq_get_affinity - return the affinity of a particular msi vector
1278 * @dev: PCI device to operate on
1279 * @nr: device-relative interrupt vector index (0-based).
1280 */
1281const struct cpumask *pci_irq_get_affinity(struct pci_dev *dev, int nr)
1282{
1283 if (dev->msix_enabled) {
1284 struct msi_desc *entry;
1285 int i = 0;
1286
1287 for_each_pci_msi_entry(entry, dev) {
1288 if (i == nr)
1289 return entry->affinity;
1290 i++;
1291 }
1292 WARN_ON_ONCE(1);
1293 return NULL;
1294 } else if (dev->msi_enabled) {
1295 struct msi_desc *entry = first_pci_msi_entry(dev);
1296
1297 if (WARN_ON_ONCE(!entry || nr >= entry->nvec_used))
1298 return NULL;
1299
1300 return &entry->affinity[nr];
1301 } else {
1302 return cpu_possible_mask;
1303 }
1304}
1305EXPORT_SYMBOL(pci_irq_get_affinity);
1306
25a98bd4
JL
1307struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
1308{
1309 return to_pci_dev(desc->dev);
1310}
a4289dc2 1311EXPORT_SYMBOL(msi_desc_to_pci_dev);
25a98bd4 1312
c179c9b9
JL
1313void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1314{
1315 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1316
1317 return dev->bus->sysdata;
1318}
1319EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1320
3878eaef
JL
1321#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1322/**
1323 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1324 * @irq_data: Pointer to interrupt data of the MSI interrupt
1325 * @msg: Pointer to the message
1326 */
1327void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1328{
507a883e 1329 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
3878eaef
JL
1330
1331 /*
1332 * For MSI-X desc->irq is always equal to irq_data->irq. For
1333 * MSI only the first interrupt of MULTI MSI passes the test.
1334 */
1335 if (desc->irq == irq_data->irq)
1336 __pci_write_msi_msg(desc, msg);
1337}
1338
1339/**
1340 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1341 * @dev: Pointer to the PCI device
1342 * @desc: Pointer to the msi descriptor
1343 *
1344 * The ID number is only used within the irqdomain.
1345 */
1346irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1347 struct msi_desc *desc)
1348{
1349 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1350 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1351 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1352}
1353
1354static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1355{
1356 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1357}
1358
1359/**
1360 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1361 * @domain: The interrupt domain to check
1362 * @info: The domain info for verification
1363 * @dev: The device to check
1364 *
1365 * Returns:
1366 * 0 if the functionality is supported
1367 * 1 if Multi MSI is requested, but the domain does not support it
1368 * -ENOTSUPP otherwise
1369 */
1370int pci_msi_domain_check_cap(struct irq_domain *domain,
1371 struct msi_domain_info *info, struct device *dev)
1372{
1373 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1374
1375 /* Special handling to support pci_enable_msi_range() */
1376 if (pci_msi_desc_is_multi_msi(desc) &&
1377 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1378 return 1;
1379 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1380 return -ENOTSUPP;
1381
1382 return 0;
1383}
1384
1385static int pci_msi_domain_handle_error(struct irq_domain *domain,
1386 struct msi_desc *desc, int error)
1387{
1388 /* Special handling to support pci_enable_msi_range() */
1389 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1390 return 1;
1391
1392 return error;
1393}
1394
1395#ifdef GENERIC_MSI_DOMAIN_OPS
1396static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1397 struct msi_desc *desc)
1398{
1399 arg->desc = desc;
1400 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1401 desc);
1402}
1403#else
1404#define pci_msi_domain_set_desc NULL
1405#endif
1406
1407static struct msi_domain_ops pci_msi_domain_ops_default = {
1408 .set_desc = pci_msi_domain_set_desc,
1409 .msi_check = pci_msi_domain_check_cap,
1410 .handle_error = pci_msi_domain_handle_error,
1411};
1412
1413static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1414{
1415 struct msi_domain_ops *ops = info->ops;
1416
1417 if (ops == NULL) {
1418 info->ops = &pci_msi_domain_ops_default;
1419 } else {
1420 if (ops->set_desc == NULL)
1421 ops->set_desc = pci_msi_domain_set_desc;
1422 if (ops->msi_check == NULL)
1423 ops->msi_check = pci_msi_domain_check_cap;
1424 if (ops->handle_error == NULL)
1425 ops->handle_error = pci_msi_domain_handle_error;
1426 }
1427}
1428
1429static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1430{
1431 struct irq_chip *chip = info->chip;
1432
1433 BUG_ON(!chip);
1434 if (!chip->irq_write_msi_msg)
1435 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
0701c53e
MZ
1436 if (!chip->irq_mask)
1437 chip->irq_mask = pci_msi_mask_irq;
1438 if (!chip->irq_unmask)
1439 chip->irq_unmask = pci_msi_unmask_irq;
3878eaef
JL
1440}
1441
1442/**
be5436c8
MZ
1443 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1444 * @fwnode: Optional fwnode of the interrupt controller
3878eaef
JL
1445 * @info: MSI domain info
1446 * @parent: Parent irq domain
1447 *
1448 * Updates the domain and chip ops and creates a MSI interrupt domain.
1449 *
1450 * Returns:
1451 * A domain pointer or NULL in case of failure.
1452 */
be5436c8 1453struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
3878eaef
JL
1454 struct msi_domain_info *info,
1455 struct irq_domain *parent)
1456{
0380839d
MZ
1457 struct irq_domain *domain;
1458
3878eaef
JL
1459 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1460 pci_msi_domain_update_dom_ops(info);
1461 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1462 pci_msi_domain_update_chip_ops(info);
1463
f3b0946d
MZ
1464 info->flags |= MSI_FLAG_ACTIVATE_EARLY;
1465
be5436c8 1466 domain = msi_create_irq_domain(fwnode, info, parent);
0380839d
MZ
1467 if (!domain)
1468 return NULL;
1469
1470 domain->bus_token = DOMAIN_BUS_PCI_MSI;
1471 return domain;
3878eaef 1472}
a4289dc2 1473EXPORT_SYMBOL_GPL(pci_msi_create_irq_domain);
3878eaef
JL
1474
1475/**
1476 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1477 * @domain: The interrupt domain to allocate from
1478 * @dev: The device for which to allocate
1479 * @nvec: The number of interrupts to allocate
1480 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1481 *
1482 * Returns:
1483 * A virtual interrupt number or an error code in case of failure
1484 */
1485int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1486 int nvec, int type)
1487{
1488 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1489}
1490
1491/**
1492 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1493 * @domain: The interrupt domain
1494 * @dev: The device for which to free interrupts
1495 */
1496void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1497{
1498 msi_domain_free_irqs(domain, &dev->dev);
1499}
8e047ada
JL
1500
1501/**
1502 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
be5436c8 1503 * @fwnode: Optional fwnode of the interrupt controller
8e047ada
JL
1504 * @info: MSI domain info
1505 * @parent: Parent irq domain
1506 *
1507 * Returns: A domain pointer or NULL in case of failure. If successful
1508 * the default PCI/MSI irqdomain pointer is updated.
1509 */
be5436c8 1510struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
8e047ada
JL
1511 struct msi_domain_info *info, struct irq_domain *parent)
1512{
1513 struct irq_domain *domain;
1514
1515 mutex_lock(&pci_msi_domain_lock);
1516 if (pci_msi_default_domain) {
1517 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1518 domain = NULL;
1519 } else {
be5436c8 1520 domain = pci_msi_create_irq_domain(fwnode, info, parent);
8e047ada
JL
1521 pci_msi_default_domain = domain;
1522 }
1523 mutex_unlock(&pci_msi_domain_lock);
1524
1525 return domain;
1526}
b6eec9b7
DD
1527
1528static int get_msi_id_cb(struct pci_dev *pdev, u16 alias, void *data)
1529{
1530 u32 *pa = data;
1531
1532 *pa = alias;
1533 return 0;
1534}
1535/**
1536 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1537 * @domain: The interrupt domain
1538 * @pdev: The PCI device.
1539 *
1540 * The RID for a device is formed from the alias, with a firmware
1541 * supplied mapping applied
1542 *
1543 * Returns: The RID.
1544 */
1545u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev)
1546{
1547 struct device_node *of_node;
1548 u32 rid = 0;
1549
1550 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1551
1552 of_node = irq_domain_get_of_node(domain);
be2021ba
TN
1553 rid = of_node ? of_msi_map_rid(&pdev->dev, of_node, rid) :
1554 iort_msi_map_rid(&pdev->dev, rid);
b6eec9b7
DD
1555
1556 return rid;
1557}
54fa97ee
MZ
1558
1559/**
1560 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1561 * @pdev: The PCI device
1562 *
1563 * Use the firmware data to find a device-specific MSI domain
1564 * (i.e. not one that is ste as a default).
1565 *
1566 * Returns: The coresponding MSI domain or NULL if none has been found.
1567 */
1568struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
1569{
be2021ba 1570 struct irq_domain *dom;
54fa97ee
MZ
1571 u32 rid = 0;
1572
1573 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
be2021ba
TN
1574 dom = of_msi_map_get_device_domain(&pdev->dev, rid);
1575 if (!dom)
1576 dom = iort_get_device_domain(&pdev->dev, rid);
1577 return dom;
54fa97ee 1578}
3878eaef 1579#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */