]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/msi.c
PCI: Make the "entries" argument to pci_enable_msix() optional
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
363c75db 13#include <linux/export.h>
1da177e4 14#include <linux/ioport.h>
1da177e4
LT
15#include <linux/pci.h>
16#include <linux/proc_fs.h>
3b7d1921 17#include <linux/msi.h>
4fdadebc 18#include <linux/smp.h>
500559a9
HS
19#include <linux/errno.h>
20#include <linux/io.h>
5a0e3ad6 21#include <linux/slab.h>
3878eaef 22#include <linux/irqdomain.h>
b6eec9b7 23#include <linux/of_irq.h>
1da177e4
LT
24
25#include "pci.h"
1da177e4 26
1da177e4 27static int pci_msi_enable = 1;
38737d82 28int pci_msi_ignore_mask;
1da177e4 29
527eee29
BH
30#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
31
8e047ada
JL
32#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
33static struct irq_domain *pci_msi_default_domain;
34static DEFINE_MUTEX(pci_msi_domain_lock);
35
36struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
37{
38 return pci_msi_default_domain;
39}
40
020c3126
MZ
41static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
42{
d8a1cb75 43 struct irq_domain *domain;
020c3126 44
d8a1cb75
MZ
45 domain = dev_get_msi_domain(&dev->dev);
46 if (domain)
47 return domain;
020c3126 48
d8a1cb75 49 return arch_get_pci_msi_domain(dev);
020c3126
MZ
50}
51
8e047ada
JL
52static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
53{
54 struct irq_domain *domain;
55
020c3126 56 domain = pci_msi_get_domain(dev);
3845d295 57 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
58 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
59
60 return arch_setup_msi_irqs(dev, nvec, type);
61}
62
63static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct irq_domain *domain;
66
020c3126 67 domain = pci_msi_get_domain(dev);
3845d295 68 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
69 pci_msi_domain_free_irqs(domain, dev);
70 else
71 arch_teardown_msi_irqs(dev);
72}
73#else
74#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
76#endif
527eee29 77
6a9e7f20
AB
78/* Arch hooks */
79
4287d824
TP
80int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
81{
2291ec09 82 struct msi_controller *chip = dev->bus->msi;
0cbdcfcf
TR
83 int err;
84
85 if (!chip || !chip->setup_irq)
86 return -EINVAL;
87
88 err = chip->setup_irq(chip, dev, desc);
89 if (err < 0)
90 return err;
91
92 irq_set_chip_data(desc->irq, chip);
93
94 return 0;
4287d824
TP
95}
96
97void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 98{
c2791b80 99 struct msi_controller *chip = irq_get_chip_data(irq);
0cbdcfcf
TR
100
101 if (!chip || !chip->teardown_irq)
102 return;
103
104 chip->teardown_irq(chip, irq);
6a9e7f20
AB
105}
106
4287d824 107int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20 108{
339e5b44 109 struct msi_controller *chip = dev->bus->msi;
6a9e7f20
AB
110 struct msi_desc *entry;
111 int ret;
112
339e5b44
LS
113 if (chip && chip->setup_irqs)
114 return chip->setup_irqs(chip, dev, nvec, type);
1c8d7b0a
MW
115 /*
116 * If an architecture wants to support multiple MSI, it needs to
117 * override arch_setup_msi_irqs()
118 */
119 if (type == PCI_CAP_ID_MSI && nvec > 1)
120 return 1;
121
5004e98a 122 for_each_pci_msi_entry(entry, dev) {
6a9e7f20 123 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 124 if (ret < 0)
6a9e7f20 125 return ret;
b5fbf533
ME
126 if (ret > 0)
127 return -ENOSPC;
6a9e7f20
AB
128 }
129
130 return 0;
131}
1525bf0d 132
4287d824
TP
133/*
134 * We have a default implementation available as a separate non-weak
135 * function, as it is used by the Xen x86 PCI code
136 */
1525bf0d 137void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20 138{
63a7b17e 139 int i;
6a9e7f20
AB
140 struct msi_desc *entry;
141
5004e98a 142 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
143 if (entry->irq)
144 for (i = 0; i < entry->nvec_used; i++)
145 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
146}
147
4287d824
TP
148void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
149{
150 return default_teardown_msi_irqs(dev);
151}
76ccc297 152
ac8344c4 153static void default_restore_msi_irq(struct pci_dev *dev, int irq)
76ccc297
KRW
154{
155 struct msi_desc *entry;
156
157 entry = NULL;
158 if (dev->msix_enabled) {
5004e98a 159 for_each_pci_msi_entry(entry, dev) {
76ccc297
KRW
160 if (irq == entry->irq)
161 break;
162 }
163 } else if (dev->msi_enabled) {
164 entry = irq_get_msi_desc(irq);
165 }
166
167 if (entry)
83a18912 168 __pci_write_msi_msg(entry, &entry->msg);
76ccc297 169}
4287d824 170
ac8344c4 171void __weak arch_restore_msi_irqs(struct pci_dev *dev)
4287d824 172{
ac8344c4 173 return default_restore_msi_irqs(dev);
4287d824 174}
76ccc297 175
bffac3c5
MW
176static inline __attribute_const__ u32 msi_mask(unsigned x)
177{
0b49ec37
MW
178 /* Don't shift by >= width of type */
179 if (x >= 5)
180 return 0xffffffff;
181 return (1 << (1 << x)) - 1;
bffac3c5
MW
182}
183
ce6fce42
MW
184/*
185 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
186 * mask all MSI interrupts by clearing the MSI enable bit does not work
187 * reliably as devices without an INTx disable bit will then generate a
188 * level IRQ which will never be cleared.
ce6fce42 189 */
23ed8d57 190u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 191{
f2440d9a 192 u32 mask_bits = desc->masked;
1da177e4 193
38737d82 194 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
12abb8ba 195 return 0;
f2440d9a
MW
196
197 mask_bits &= ~mask;
198 mask_bits |= flag;
e39758e0
JL
199 pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
200 mask_bits);
12abb8ba
HS
201
202 return mask_bits;
203}
204
205static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
206{
23ed8d57 207 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
f2440d9a
MW
208}
209
5eb6d660
CH
210static void __iomem *pci_msix_desc_addr(struct msi_desc *desc)
211{
212 return desc->mask_base +
213 desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
214}
215
f2440d9a
MW
216/*
217 * This internal function does not flush PCI writes to the device.
218 * All users must ensure that they read from the device before either
219 * assuming that the device state is up to date, or returning out of this
220 * file. This saves a few milliseconds when initialising devices with lots
221 * of MSI-X interrupts.
222 */
23ed8d57 223u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
224{
225 u32 mask_bits = desc->masked;
38737d82
YW
226
227 if (pci_msi_ignore_mask)
228 return 0;
229
8d805286
SY
230 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
231 if (flag)
232 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
5eb6d660 233 writel(mask_bits, pci_msix_desc_addr(desc) + PCI_MSIX_ENTRY_VECTOR_CTRL);
12abb8ba
HS
234
235 return mask_bits;
236}
237
238static void msix_mask_irq(struct msi_desc *desc, u32 flag)
239{
23ed8d57 240 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
f2440d9a 241}
24d27553 242
1c9db525 243static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 244{
c391f262 245 struct msi_desc *desc = irq_data_get_msi_desc(data);
24d27553 246
f2440d9a
MW
247 if (desc->msi_attrib.is_msix) {
248 msix_mask_irq(desc, flag);
249 readl(desc->mask_base); /* Flush write to device */
250 } else {
a281b788 251 unsigned offset = data->irq - desc->irq;
1c8d7b0a 252 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 253 }
f2440d9a
MW
254}
255
23ed8d57
TG
256/**
257 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
258 * @data: pointer to irqdata associated to that interrupt
259 */
260void pci_msi_mask_irq(struct irq_data *data)
f2440d9a 261{
1c9db525 262 msi_set_mask_bit(data, 1);
f2440d9a 263}
a4289dc2 264EXPORT_SYMBOL_GPL(pci_msi_mask_irq);
f2440d9a 265
23ed8d57
TG
266/**
267 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
268 * @data: pointer to irqdata associated to that interrupt
269 */
270void pci_msi_unmask_irq(struct irq_data *data)
f2440d9a 271{
1c9db525 272 msi_set_mask_bit(data, 0);
1da177e4 273}
a4289dc2 274EXPORT_SYMBOL_GPL(pci_msi_unmask_irq);
1da177e4 275
ac8344c4
D
276void default_restore_msi_irqs(struct pci_dev *dev)
277{
278 struct msi_desc *entry;
279
5004e98a 280 for_each_pci_msi_entry(entry, dev)
ac8344c4 281 default_restore_msi_irq(dev, entry->irq);
ac8344c4
D
282}
283
891d4a48 284void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 285{
e39758e0
JL
286 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
287
288 BUG_ON(dev->current_state != PCI_D0);
30da5524
BH
289
290 if (entry->msi_attrib.is_msix) {
5eb6d660 291 void __iomem *base = pci_msix_desc_addr(entry);
30da5524
BH
292
293 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
294 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
295 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
296 } else {
f5322169 297 int pos = dev->msi_cap;
30da5524
BH
298 u16 data;
299
9925ad0c
BH
300 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
301 &msg->address_lo);
30da5524 302 if (entry->msi_attrib.is_64) {
9925ad0c
BH
303 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
304 &msg->address_hi);
2f221349 305 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
306 } else {
307 msg->address_hi = 0;
2f221349 308 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
309 }
310 msg->data = data;
311 }
312}
313
83a18912 314void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 315{
e39758e0
JL
316 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
317
318 if (dev->current_state != PCI_D0) {
fcd097f3
BH
319 /* Don't touch the hardware now */
320 } else if (entry->msi_attrib.is_msix) {
5eb6d660 321 void __iomem *base = pci_msix_desc_addr(entry);
24d27553 322
2c21fd4b
HS
323 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
324 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
325 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 326 } else {
f5322169 327 int pos = dev->msi_cap;
1c8d7b0a
MW
328 u16 msgctl;
329
f84ecd28 330 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
331 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
332 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 333 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 334
9925ad0c
BH
335 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
336 msg->address_lo);
0366f8f7 337 if (entry->msi_attrib.is_64) {
9925ad0c
BH
338 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
339 msg->address_hi);
2f221349
BH
340 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
341 msg->data);
0366f8f7 342 } else {
2f221349
BH
343 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
344 msg->data);
0366f8f7 345 }
1da177e4 346 }
392ee1e6 347 entry->msg = *msg;
1da177e4 348}
0366f8f7 349
83a18912 350void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
3145e941 351{
dced35ae 352 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 353
83a18912 354 __pci_write_msi_msg(entry, msg);
3145e941 355}
83a18912 356EXPORT_SYMBOL_GPL(pci_write_msi_msg);
3145e941 357
f56e4481
HS
358static void free_msi_irqs(struct pci_dev *dev)
359{
5004e98a 360 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
f56e4481 361 struct msi_desc *entry, *tmp;
1c51b50c
GKH
362 struct attribute **msi_attrs;
363 struct device_attribute *dev_attr;
63a7b17e 364 int i, count = 0;
f56e4481 365
5004e98a 366 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
367 if (entry->irq)
368 for (i = 0; i < entry->nvec_used; i++)
369 BUG_ON(irq_has_action(entry->irq + i));
f56e4481 370
8e047ada 371 pci_msi_teardown_msi_irqs(dev);
f56e4481 372
5004e98a 373 list_for_each_entry_safe(entry, tmp, msi_list, list) {
f56e4481 374 if (entry->msi_attrib.is_msix) {
5004e98a 375 if (list_is_last(&entry->list, msi_list))
f56e4481
HS
376 iounmap(entry->mask_base);
377 }
424eb391 378
f56e4481
HS
379 list_del(&entry->list);
380 kfree(entry);
381 }
1c51b50c
GKH
382
383 if (dev->msi_irq_groups) {
384 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
385 msi_attrs = dev->msi_irq_groups[0]->attrs;
b701c0b1 386 while (msi_attrs[count]) {
1c51b50c
GKH
387 dev_attr = container_of(msi_attrs[count],
388 struct device_attribute, attr);
389 kfree(dev_attr->attr.name);
390 kfree(dev_attr);
391 ++count;
392 }
393 kfree(msi_attrs);
394 kfree(dev->msi_irq_groups[0]);
395 kfree(dev->msi_irq_groups);
396 dev->msi_irq_groups = NULL;
397 }
f56e4481 398}
c54c1879 399
ba698ad4
DM
400static void pci_intx_for_msi(struct pci_dev *dev, int enable)
401{
402 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
403 pci_intx(dev, enable);
404}
405
8fed4b65 406static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 407{
41017f0c 408 u16 control;
392ee1e6 409 struct msi_desc *entry;
41017f0c 410
b1cbf4e4
EB
411 if (!dev->msi_enabled)
412 return;
413
dced35ae 414 entry = irq_get_msi_desc(dev->irq);
41017f0c 415
ba698ad4 416 pci_intx_for_msi(dev, 0);
61b64abd 417 pci_msi_set_enable(dev, 0);
ac8344c4 418 arch_restore_msi_irqs(dev);
392ee1e6 419
f5322169 420 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
31ea5d4d
YW
421 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
422 entry->masked);
abad2ec9 423 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 424 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 425 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
426}
427
428static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 429{
41017f0c 430 struct msi_desc *entry;
41017f0c 431
ded86d8d
EB
432 if (!dev->msix_enabled)
433 return;
5004e98a 434 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
ded86d8d 435
41017f0c 436 /* route the table */
ba698ad4 437 pci_intx_for_msi(dev, 0);
61b64abd 438 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 439 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
41017f0c 440
ac8344c4 441 arch_restore_msi_irqs(dev);
5004e98a 442 for_each_pci_msi_entry(entry, dev)
f2440d9a 443 msix_mask_irq(entry, entry->masked);
41017f0c 444
61b64abd 445 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
41017f0c 446}
8fed4b65
ME
447
448void pci_restore_msi_state(struct pci_dev *dev)
449{
450 __pci_restore_msi_state(dev);
451 __pci_restore_msix_state(dev);
452}
94688cf2 453EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 454
1c51b50c 455static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
456 char *buf)
457{
1c51b50c
GKH
458 struct msi_desc *entry;
459 unsigned long irq;
460 int retval;
da8d1c8b 461
1c51b50c
GKH
462 retval = kstrtoul(attr->attr.name, 10, &irq);
463 if (retval)
464 return retval;
da8d1c8b 465
e11ece5a
YW
466 entry = irq_get_msi_desc(irq);
467 if (entry)
468 return sprintf(buf, "%s\n",
469 entry->msi_attrib.is_msix ? "msix" : "msi");
470
1c51b50c 471 return -ENODEV;
da8d1c8b
NH
472}
473
da8d1c8b
NH
474static int populate_msi_sysfs(struct pci_dev *pdev)
475{
1c51b50c
GKH
476 struct attribute **msi_attrs;
477 struct attribute *msi_attr;
478 struct device_attribute *msi_dev_attr;
479 struct attribute_group *msi_irq_group;
480 const struct attribute_group **msi_irq_groups;
da8d1c8b 481 struct msi_desc *entry;
1c51b50c
GKH
482 int ret = -ENOMEM;
483 int num_msi = 0;
da8d1c8b 484 int count = 0;
a8676066 485 int i;
da8d1c8b 486
1c51b50c 487 /* Determine how many msi entries we have */
5004e98a 488 for_each_pci_msi_entry(entry, pdev)
a8676066 489 num_msi += entry->nvec_used;
1c51b50c
GKH
490 if (!num_msi)
491 return 0;
da8d1c8b 492
1c51b50c
GKH
493 /* Dynamically create the MSI attributes for the PCI device */
494 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
495 if (!msi_attrs)
496 return -ENOMEM;
5004e98a 497 for_each_pci_msi_entry(entry, pdev) {
a8676066
RB
498 for (i = 0; i < entry->nvec_used; i++) {
499 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
500 if (!msi_dev_attr)
501 goto error_attrs;
502 msi_attrs[count] = &msi_dev_attr->attr;
503
504 sysfs_attr_init(&msi_dev_attr->attr);
505 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
506 entry->irq + i);
507 if (!msi_dev_attr->attr.name)
508 goto error_attrs;
509 msi_dev_attr->attr.mode = S_IRUGO;
510 msi_dev_attr->show = msi_mode_show;
511 ++count;
512 }
da8d1c8b
NH
513 }
514
1c51b50c
GKH
515 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
516 if (!msi_irq_group)
517 goto error_attrs;
518 msi_irq_group->name = "msi_irqs";
519 msi_irq_group->attrs = msi_attrs;
520
521 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
522 if (!msi_irq_groups)
523 goto error_irq_group;
524 msi_irq_groups[0] = msi_irq_group;
525
526 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
527 if (ret)
528 goto error_irq_groups;
529 pdev->msi_irq_groups = msi_irq_groups;
530
da8d1c8b
NH
531 return 0;
532
1c51b50c
GKH
533error_irq_groups:
534 kfree(msi_irq_groups);
535error_irq_group:
536 kfree(msi_irq_group);
537error_attrs:
538 count = 0;
539 msi_attr = msi_attrs[count];
540 while (msi_attr) {
541 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
542 kfree(msi_attr->name);
543 kfree(msi_dev_attr);
544 ++count;
545 msi_attr = msi_attrs[count];
da8d1c8b 546 }
29237756 547 kfree(msi_attrs);
da8d1c8b
NH
548 return ret;
549}
550
63a7b17e 551static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
d873b4d4
YW
552{
553 u16 control;
554 struct msi_desc *entry;
555
556 /* MSI Entry Initialization */
aa48b6f7 557 entry = alloc_msi_entry(&dev->dev);
d873b4d4
YW
558 if (!entry)
559 return NULL;
560
561 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
562
563 entry->msi_attrib.is_msix = 0;
564 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
565 entry->msi_attrib.entry_nr = 0;
566 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
567 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
d873b4d4 568 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
63a7b17e
JL
569 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
570 entry->nvec_used = nvec;
d873b4d4
YW
571
572 if (control & PCI_MSI_FLAGS_64BIT)
573 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
574 else
575 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
576
577 /* Save the initial mask status */
578 if (entry->msi_attrib.maskbit)
579 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
580
581 return entry;
582}
583
f144d149
BH
584static int msi_verify_entries(struct pci_dev *dev)
585{
586 struct msi_desc *entry;
587
5004e98a 588 for_each_pci_msi_entry(entry, dev) {
f144d149
BH
589 if (!dev->no_64bit_msi || !entry->msg.address_hi)
590 continue;
591 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
592 " tried to assign one above 4G\n");
593 return -EIO;
594 }
595 return 0;
596}
597
1da177e4
LT
598/**
599 * msi_capability_init - configure device's MSI capability structure
600 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 601 * @nvec: number of interrupts to allocate
1da177e4 602 *
1c8d7b0a
MW
603 * Setup the MSI capability structure of the device with the requested
604 * number of interrupts. A return value of zero indicates the successful
605 * setup of an entry with the new MSI irq. A negative return value indicates
606 * an error, and a positive return value indicates the number of interrupts
607 * which could have been allocated.
608 */
609static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
610{
611 struct msi_desc *entry;
f465136d 612 int ret;
f2440d9a 613 unsigned mask;
1da177e4 614
61b64abd 615 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 616
63a7b17e 617 entry = msi_setup_entry(dev, nvec);
f7feaca7
EB
618 if (!entry)
619 return -ENOMEM;
1ce03373 620
f2440d9a 621 /* All MSIs are unmasked by default, Mask them all */
31ea5d4d 622 mask = msi_mask(entry->msi_attrib.multi_cap);
f2440d9a
MW
623 msi_mask_irq(entry, mask, mask);
624
5004e98a 625 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
9c831334 626
1da177e4 627 /* Configure MSI capability structure */
8e047ada 628 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 629 if (ret) {
7ba1930d 630 msi_mask_irq(entry, mask, ~mask);
f56e4481 631 free_msi_irqs(dev);
7fe3730d 632 return ret;
fd58e55f 633 }
f7feaca7 634
f144d149
BH
635 ret = msi_verify_entries(dev);
636 if (ret) {
637 msi_mask_irq(entry, mask, ~mask);
638 free_msi_irqs(dev);
639 return ret;
640 }
641
da8d1c8b
NH
642 ret = populate_msi_sysfs(dev);
643 if (ret) {
644 msi_mask_irq(entry, mask, ~mask);
645 free_msi_irqs(dev);
646 return ret;
647 }
648
1da177e4 649 /* Set MSI enabled bits */
ba698ad4 650 pci_intx_for_msi(dev, 0);
61b64abd 651 pci_msi_set_enable(dev, 1);
b1cbf4e4 652 dev->msi_enabled = 1;
1da177e4 653
5f226991 654 pcibios_free_irq(dev);
7fe3730d 655 dev->irq = entry->irq;
1da177e4
LT
656 return 0;
657}
658
520fe9dc 659static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 660{
4302e0fb 661 resource_size_t phys_addr;
5a05a9d8 662 u32 table_offset;
6a878e50 663 unsigned long flags;
5a05a9d8
HS
664 u8 bir;
665
909094c6
BH
666 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
667 &table_offset);
4d18760c 668 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
6a878e50
YW
669 flags = pci_resource_flags(dev, bir);
670 if (!flags || (flags & IORESOURCE_UNSET))
671 return NULL;
672
4d18760c 673 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
674 phys_addr = pci_resource_start(dev, bir) + table_offset;
675
676 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
677}
678
520fe9dc
GS
679static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
680 struct msix_entry *entries, int nvec)
d9d7070e
HS
681{
682 struct msi_desc *entry;
683 int i;
684
685 for (i = 0; i < nvec; i++) {
aa48b6f7 686 entry = alloc_msi_entry(&dev->dev);
d9d7070e
HS
687 if (!entry) {
688 if (!i)
689 iounmap(base);
690 else
691 free_msi_irqs(dev);
692 /* No enough memory. Don't try again */
693 return -ENOMEM;
694 }
695
696 entry->msi_attrib.is_msix = 1;
697 entry->msi_attrib.is_64 = 1;
3ac020e0
CH
698 if (entries)
699 entry->msi_attrib.entry_nr = entries[i].entry;
700 else
701 entry->msi_attrib.entry_nr = i;
d9d7070e 702 entry->msi_attrib.default_irq = dev->irq;
d9d7070e 703 entry->mask_base = base;
63a7b17e 704 entry->nvec_used = 1;
d9d7070e 705
5004e98a 706 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
d9d7070e
HS
707 }
708
709 return 0;
710}
711
75cb3426 712static void msix_program_entries(struct pci_dev *dev,
520fe9dc 713 struct msix_entry *entries)
75cb3426
HS
714{
715 struct msi_desc *entry;
716 int i = 0;
717
5004e98a 718 for_each_pci_msi_entry(entry, dev) {
3ac020e0
CH
719 if (entries)
720 entries[i++].vector = entry->irq;
12eb21de
CH
721 entry->masked = readl(pci_msix_desc_addr(entry) +
722 PCI_MSIX_ENTRY_VECTOR_CTRL);
75cb3426 723 msix_mask_irq(entry, 1);
75cb3426
HS
724 }
725}
726
1da177e4
LT
727/**
728 * msix_capability_init - configure device's MSI-X capability
729 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
730 * @entries: pointer to an array of struct msix_entry entries
731 * @nvec: number of @entries
1da177e4 732 *
eaae4b3a 733 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
734 * single MSI-X irq. A return of zero indicates the successful setup of
735 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
736 **/
737static int msix_capability_init(struct pci_dev *dev,
738 struct msix_entry *entries, int nvec)
739{
520fe9dc 740 int ret;
5a05a9d8 741 u16 control;
1da177e4
LT
742 void __iomem *base;
743
f598282f 744 /* Ensure MSI-X is disabled while it is set up */
61b64abd 745 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
f598282f 746
66f0d0c4 747 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
1da177e4 748 /* Request & Map MSI-X table region */
527eee29 749 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 750 if (!base)
1da177e4
LT
751 return -ENOMEM;
752
520fe9dc 753 ret = msix_setup_entries(dev, base, entries, nvec);
d9d7070e
HS
754 if (ret)
755 return ret;
9c831334 756
8e047ada 757 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4 758 if (ret)
2adc7907 759 goto out_avail;
9c831334 760
f144d149
BH
761 /* Check if all MSI entries honor device restrictions */
762 ret = msi_verify_entries(dev);
763 if (ret)
764 goto out_free;
765
f598282f
MW
766 /*
767 * Some devices require MSI-X to be enabled before we can touch the
768 * MSI-X registers. We need to mask all the vectors to prevent
769 * interrupts coming in before they're fully set up.
770 */
61b64abd 771 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 772 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
f598282f 773
75cb3426 774 msix_program_entries(dev, entries);
f598282f 775
da8d1c8b 776 ret = populate_msi_sysfs(dev);
2adc7907
AG
777 if (ret)
778 goto out_free;
da8d1c8b 779
f598282f 780 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 781 pci_intx_for_msi(dev, 0);
b1cbf4e4 782 dev->msix_enabled = 1;
61b64abd 783 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
8d181018 784
5f226991 785 pcibios_free_irq(dev);
1da177e4 786 return 0;
583871d4 787
2adc7907 788out_avail:
583871d4
HS
789 if (ret < 0) {
790 /*
791 * If we had some success, report the number of irqs
792 * we succeeded in setting up.
793 */
d9d7070e 794 struct msi_desc *entry;
583871d4
HS
795 int avail = 0;
796
5004e98a 797 for_each_pci_msi_entry(entry, dev) {
583871d4
HS
798 if (entry->irq != 0)
799 avail++;
800 }
801 if (avail != 0)
802 ret = avail;
803 }
804
2adc7907 805out_free:
583871d4
HS
806 free_msi_irqs(dev);
807
808 return ret;
1da177e4
LT
809}
810
24334a12 811/**
a06cd74c 812 * pci_msi_supported - check whether MSI may be enabled on a device
24334a12 813 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 814 * @nvec: how many MSIs have been requested ?
24334a12 815 *
f7625980 816 * Look at global flags, the device itself, and its parent buses
17bbc12a 817 * to determine if MSI/-X are supported for the device. If MSI/-X is
a06cd74c 818 * supported return 1, else return 0.
24334a12 819 **/
a06cd74c 820static int pci_msi_supported(struct pci_dev *dev, int nvec)
24334a12
BG
821{
822 struct pci_bus *bus;
823
0306ebfa 824 /* MSI must be globally enabled and supported by the device */
27e20603 825 if (!pci_msi_enable)
a06cd74c 826 return 0;
27e20603
AG
827
828 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
a06cd74c 829 return 0;
24334a12 830
314e77b3
ME
831 /*
832 * You can't ask to have 0 or less MSIs configured.
833 * a) it's stupid ..
834 * b) the list manipulation code assumes nvec >= 1.
835 */
836 if (nvec < 1)
a06cd74c 837 return 0;
314e77b3 838
500559a9
HS
839 /*
840 * Any bridge which does NOT route MSI transactions from its
841 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
842 * the secondary pci_bus.
843 * We expect only arch-specific PCI host bus controller driver
844 * or quirks for specific PCI bridges to be setting NO_MSI.
845 */
24334a12
BG
846 for (bus = dev->bus; bus; bus = bus->parent)
847 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
a06cd74c 848 return 0;
24334a12 849
a06cd74c 850 return 1;
24334a12
BG
851}
852
d1ac1d26
AG
853/**
854 * pci_msi_vec_count - Return the number of MSI vectors a device can send
855 * @dev: device to report about
856 *
857 * This function returns the number of MSI vectors a device requested via
858 * Multiple Message Capable register. It returns a negative errno if the
859 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
860 * and returns a power of two, up to a maximum of 2^5 (32), according to the
861 * MSI specification.
862 **/
863int pci_msi_vec_count(struct pci_dev *dev)
864{
865 int ret;
866 u16 msgctl;
867
868 if (!dev->msi_cap)
869 return -EINVAL;
870
871 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
872 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
873
874 return ret;
875}
876EXPORT_SYMBOL(pci_msi_vec_count);
877
f2440d9a 878void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 879{
f2440d9a
MW
880 struct msi_desc *desc;
881 u32 mask;
1da177e4 882
128bc5fc 883 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
884 return;
885
5004e98a 886 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
4a7cc831 887 desc = first_pci_msi_entry(dev);
110828c9 888
61b64abd 889 pci_msi_set_enable(dev, 0);
ba698ad4 890 pci_intx_for_msi(dev, 1);
b1cbf4e4 891 dev->msi_enabled = 0;
7bd007e4 892
12abb8ba 893 /* Return the device with MSI unmasked as initial states */
31ea5d4d 894 mask = msi_mask(desc->msi_attrib.multi_cap);
12abb8ba 895 /* Keep cached state to be restored */
23ed8d57 896 __pci_msi_desc_mask_irq(desc, mask, ~mask);
e387b9ee
ME
897
898 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 899 dev->irq = desc->msi_attrib.default_irq;
5f226991 900 pcibios_alloc_irq(dev);
d52877c7 901}
24d27553 902
500559a9 903void pci_disable_msi(struct pci_dev *dev)
d52877c7 904{
d52877c7
YL
905 if (!pci_msi_enable || !dev || !dev->msi_enabled)
906 return;
907
908 pci_msi_shutdown(dev);
f56e4481 909 free_msi_irqs(dev);
1da177e4 910}
4cc086fa 911EXPORT_SYMBOL(pci_disable_msi);
1da177e4 912
a52e2e35 913/**
ff1aa430 914 * pci_msix_vec_count - return the number of device's MSI-X table entries
a52e2e35 915 * @dev: pointer to the pci_dev data structure of MSI-X device function
ff1aa430
AG
916 * This function returns the number of device's MSI-X table entries and
917 * therefore the number of MSI-X vectors device is capable of sending.
918 * It returns a negative errno if the device is not capable of sending MSI-X
919 * interrupts.
920 **/
921int pci_msix_vec_count(struct pci_dev *dev)
a52e2e35 922{
a52e2e35
RW
923 u16 control;
924
520fe9dc 925 if (!dev->msix_cap)
ff1aa430 926 return -EINVAL;
a52e2e35 927
f84ecd28 928 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 929 return msix_table_size(control);
a52e2e35 930}
ff1aa430 931EXPORT_SYMBOL(pci_msix_vec_count);
a52e2e35 932
1da177e4
LT
933/**
934 * pci_enable_msix - configure device's MSI-X capability structure
935 * @dev: pointer to the pci_dev data structure of MSI-X device function
3ac020e0 936 * @entries: pointer to an array of MSI-X entries (optional)
1ce03373 937 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
938 *
939 * Setup the MSI-X capability structure of device function with the number
1ce03373 940 * of requested irqs upon its software driver call to request for
1da177e4
LT
941 * MSI-X mode enabled on its hardware device function. A return of zero
942 * indicates the successful configuration of MSI-X capability structure
1ce03373 943 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 944 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
945 * of irqs or MSI-X vectors available. Driver should use the returned value to
946 * re-send its request.
1da177e4 947 **/
500559a9 948int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1da177e4 949{
5ec09405 950 int nr_entries;
ded86d8d 951 int i, j;
1da177e4 952
a06cd74c
AG
953 if (!pci_msi_supported(dev, nvec))
954 return -EINVAL;
c9953a73 955
ff1aa430
AG
956 nr_entries = pci_msix_vec_count(dev);
957 if (nr_entries < 0)
958 return nr_entries;
1da177e4 959 if (nvec > nr_entries)
57fbf52c 960 return nr_entries;
1da177e4 961
3ac020e0
CH
962 if (entries) {
963 /* Check for any invalid entries */
964 for (i = 0; i < nvec; i++) {
965 if (entries[i].entry >= nr_entries)
966 return -EINVAL; /* invalid entry */
967 for (j = i + 1; j < nvec; j++) {
968 if (entries[i].entry == entries[j].entry)
969 return -EINVAL; /* duplicate entry */
970 }
1da177e4
LT
971 }
972 }
ded86d8d 973 WARN_ON(!!dev->msix_enabled);
7bd007e4 974
1ce03373 975 /* Check whether driver already requested for MSI irq */
500559a9 976 if (dev->msi_enabled) {
227f0647 977 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
1da177e4
LT
978 return -EINVAL;
979 }
5ec09405 980 return msix_capability_init(dev, entries, nvec);
1da177e4 981}
4cc086fa 982EXPORT_SYMBOL(pci_enable_msix);
1da177e4 983
500559a9 984void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 985{
12abb8ba
HS
986 struct msi_desc *entry;
987
128bc5fc 988 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
989 return;
990
12abb8ba 991 /* Return the device with MSI-X masked as initial states */
5004e98a 992 for_each_pci_msi_entry(entry, dev) {
12abb8ba 993 /* Keep cached states to be restored */
23ed8d57 994 __pci_msix_desc_mask_irq(entry, 1);
12abb8ba
HS
995 }
996
61b64abd 997 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
ba698ad4 998 pci_intx_for_msi(dev, 1);
b1cbf4e4 999 dev->msix_enabled = 0;
5f226991 1000 pcibios_alloc_irq(dev);
d52877c7 1001}
c901851f 1002
500559a9 1003void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
1004{
1005 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1006 return;
1007
1008 pci_msix_shutdown(dev);
f56e4481 1009 free_msi_irqs(dev);
1da177e4 1010}
4cc086fa 1011EXPORT_SYMBOL(pci_disable_msix);
1da177e4 1012
309e57df
MW
1013void pci_no_msi(void)
1014{
1015 pci_msi_enable = 0;
1016}
c9953a73 1017
07ae95f9
AP
1018/**
1019 * pci_msi_enabled - is MSI enabled?
1020 *
1021 * Returns true if MSI has not been disabled by the command-line option
1022 * pci=nomsi.
1023 **/
1024int pci_msi_enabled(void)
d389fec6 1025{
07ae95f9 1026 return pci_msi_enable;
d389fec6 1027}
07ae95f9 1028EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1029
302a2523
AG
1030/**
1031 * pci_enable_msi_range - configure device's MSI capability structure
1032 * @dev: device to configure
1033 * @minvec: minimal number of interrupts to configure
1034 * @maxvec: maximum number of interrupts to configure
1035 *
1036 * This function tries to allocate a maximum possible number of interrupts in a
1037 * range between @minvec and @maxvec. It returns a negative errno if an error
1038 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1039 * and updates the @dev's irq member to the lowest new interrupt number;
1040 * the other interrupt numbers allocated to this device are consecutive.
1041 **/
1042int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1043{
034cd97e 1044 int nvec;
302a2523
AG
1045 int rc;
1046
a06cd74c
AG
1047 if (!pci_msi_supported(dev, minvec))
1048 return -EINVAL;
034cd97e
AG
1049
1050 WARN_ON(!!dev->msi_enabled);
1051
1052 /* Check whether driver already requested MSI-X irqs */
1053 if (dev->msix_enabled) {
1054 dev_info(&dev->dev,
1055 "can't enable MSI (MSI-X already enabled)\n");
1056 return -EINVAL;
1057 }
1058
302a2523
AG
1059 if (maxvec < minvec)
1060 return -ERANGE;
1061
034cd97e
AG
1062 nvec = pci_msi_vec_count(dev);
1063 if (nvec < 0)
1064 return nvec;
1065 else if (nvec < minvec)
1066 return -EINVAL;
1067 else if (nvec > maxvec)
1068 nvec = maxvec;
1069
302a2523 1070 do {
034cd97e 1071 rc = msi_capability_init(dev, nvec);
302a2523
AG
1072 if (rc < 0) {
1073 return rc;
1074 } else if (rc > 0) {
1075 if (rc < minvec)
1076 return -ENOSPC;
1077 nvec = rc;
1078 }
1079 } while (rc);
1080
1081 return nvec;
1082}
1083EXPORT_SYMBOL(pci_enable_msi_range);
1084
1085/**
1086 * pci_enable_msix_range - configure device's MSI-X capability structure
1087 * @dev: pointer to the pci_dev data structure of MSI-X device function
1088 * @entries: pointer to an array of MSI-X entries
1089 * @minvec: minimum number of MSI-X irqs requested
1090 * @maxvec: maximum number of MSI-X irqs requested
1091 *
1092 * Setup the MSI-X capability structure of device function with a maximum
1093 * possible number of interrupts in the range between @minvec and @maxvec
1094 * upon its software driver call to request for MSI-X mode enabled on its
1095 * hardware device function. It returns a negative errno if an error occurs.
1096 * If it succeeds, it returns the actual number of interrupts allocated and
1097 * indicates the successful configuration of MSI-X capability structure
1098 * with new allocated MSI-X interrupts.
1099 **/
1100int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1101 int minvec, int maxvec)
1102{
1103 int nvec = maxvec;
1104 int rc;
1105
1106 if (maxvec < minvec)
1107 return -ERANGE;
1108
1109 do {
1110 rc = pci_enable_msix(dev, entries, nvec);
1111 if (rc < 0) {
1112 return rc;
1113 } else if (rc > 0) {
1114 if (rc < minvec)
1115 return -ENOSPC;
1116 nvec = rc;
1117 }
1118 } while (rc);
1119
1120 return nvec;
1121}
1122EXPORT_SYMBOL(pci_enable_msix_range);
3878eaef 1123
25a98bd4
JL
1124struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
1125{
1126 return to_pci_dev(desc->dev);
1127}
a4289dc2 1128EXPORT_SYMBOL(msi_desc_to_pci_dev);
25a98bd4 1129
c179c9b9
JL
1130void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1131{
1132 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1133
1134 return dev->bus->sysdata;
1135}
1136EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1137
3878eaef
JL
1138#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1139/**
1140 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1141 * @irq_data: Pointer to interrupt data of the MSI interrupt
1142 * @msg: Pointer to the message
1143 */
1144void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1145{
507a883e 1146 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
3878eaef
JL
1147
1148 /*
1149 * For MSI-X desc->irq is always equal to irq_data->irq. For
1150 * MSI only the first interrupt of MULTI MSI passes the test.
1151 */
1152 if (desc->irq == irq_data->irq)
1153 __pci_write_msi_msg(desc, msg);
1154}
1155
1156/**
1157 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1158 * @dev: Pointer to the PCI device
1159 * @desc: Pointer to the msi descriptor
1160 *
1161 * The ID number is only used within the irqdomain.
1162 */
1163irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1164 struct msi_desc *desc)
1165{
1166 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1167 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1168 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1169}
1170
1171static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1172{
1173 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1174}
1175
1176/**
1177 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1178 * @domain: The interrupt domain to check
1179 * @info: The domain info for verification
1180 * @dev: The device to check
1181 *
1182 * Returns:
1183 * 0 if the functionality is supported
1184 * 1 if Multi MSI is requested, but the domain does not support it
1185 * -ENOTSUPP otherwise
1186 */
1187int pci_msi_domain_check_cap(struct irq_domain *domain,
1188 struct msi_domain_info *info, struct device *dev)
1189{
1190 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1191
1192 /* Special handling to support pci_enable_msi_range() */
1193 if (pci_msi_desc_is_multi_msi(desc) &&
1194 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1195 return 1;
1196 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1197 return -ENOTSUPP;
1198
1199 return 0;
1200}
1201
1202static int pci_msi_domain_handle_error(struct irq_domain *domain,
1203 struct msi_desc *desc, int error)
1204{
1205 /* Special handling to support pci_enable_msi_range() */
1206 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1207 return 1;
1208
1209 return error;
1210}
1211
1212#ifdef GENERIC_MSI_DOMAIN_OPS
1213static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1214 struct msi_desc *desc)
1215{
1216 arg->desc = desc;
1217 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1218 desc);
1219}
1220#else
1221#define pci_msi_domain_set_desc NULL
1222#endif
1223
1224static struct msi_domain_ops pci_msi_domain_ops_default = {
1225 .set_desc = pci_msi_domain_set_desc,
1226 .msi_check = pci_msi_domain_check_cap,
1227 .handle_error = pci_msi_domain_handle_error,
1228};
1229
1230static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1231{
1232 struct msi_domain_ops *ops = info->ops;
1233
1234 if (ops == NULL) {
1235 info->ops = &pci_msi_domain_ops_default;
1236 } else {
1237 if (ops->set_desc == NULL)
1238 ops->set_desc = pci_msi_domain_set_desc;
1239 if (ops->msi_check == NULL)
1240 ops->msi_check = pci_msi_domain_check_cap;
1241 if (ops->handle_error == NULL)
1242 ops->handle_error = pci_msi_domain_handle_error;
1243 }
1244}
1245
1246static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1247{
1248 struct irq_chip *chip = info->chip;
1249
1250 BUG_ON(!chip);
1251 if (!chip->irq_write_msi_msg)
1252 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
0701c53e
MZ
1253 if (!chip->irq_mask)
1254 chip->irq_mask = pci_msi_mask_irq;
1255 if (!chip->irq_unmask)
1256 chip->irq_unmask = pci_msi_unmask_irq;
3878eaef
JL
1257}
1258
1259/**
be5436c8
MZ
1260 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1261 * @fwnode: Optional fwnode of the interrupt controller
3878eaef
JL
1262 * @info: MSI domain info
1263 * @parent: Parent irq domain
1264 *
1265 * Updates the domain and chip ops and creates a MSI interrupt domain.
1266 *
1267 * Returns:
1268 * A domain pointer or NULL in case of failure.
1269 */
be5436c8 1270struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
3878eaef
JL
1271 struct msi_domain_info *info,
1272 struct irq_domain *parent)
1273{
0380839d
MZ
1274 struct irq_domain *domain;
1275
3878eaef
JL
1276 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1277 pci_msi_domain_update_dom_ops(info);
1278 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1279 pci_msi_domain_update_chip_ops(info);
1280
be5436c8 1281 domain = msi_create_irq_domain(fwnode, info, parent);
0380839d
MZ
1282 if (!domain)
1283 return NULL;
1284
1285 domain->bus_token = DOMAIN_BUS_PCI_MSI;
1286 return domain;
3878eaef 1287}
a4289dc2 1288EXPORT_SYMBOL_GPL(pci_msi_create_irq_domain);
3878eaef
JL
1289
1290/**
1291 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1292 * @domain: The interrupt domain to allocate from
1293 * @dev: The device for which to allocate
1294 * @nvec: The number of interrupts to allocate
1295 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1296 *
1297 * Returns:
1298 * A virtual interrupt number or an error code in case of failure
1299 */
1300int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1301 int nvec, int type)
1302{
1303 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1304}
1305
1306/**
1307 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1308 * @domain: The interrupt domain
1309 * @dev: The device for which to free interrupts
1310 */
1311void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1312{
1313 msi_domain_free_irqs(domain, &dev->dev);
1314}
8e047ada
JL
1315
1316/**
1317 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
be5436c8 1318 * @fwnode: Optional fwnode of the interrupt controller
8e047ada
JL
1319 * @info: MSI domain info
1320 * @parent: Parent irq domain
1321 *
1322 * Returns: A domain pointer or NULL in case of failure. If successful
1323 * the default PCI/MSI irqdomain pointer is updated.
1324 */
be5436c8 1325struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
8e047ada
JL
1326 struct msi_domain_info *info, struct irq_domain *parent)
1327{
1328 struct irq_domain *domain;
1329
1330 mutex_lock(&pci_msi_domain_lock);
1331 if (pci_msi_default_domain) {
1332 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1333 domain = NULL;
1334 } else {
be5436c8 1335 domain = pci_msi_create_irq_domain(fwnode, info, parent);
8e047ada
JL
1336 pci_msi_default_domain = domain;
1337 }
1338 mutex_unlock(&pci_msi_domain_lock);
1339
1340 return domain;
1341}
b6eec9b7
DD
1342
1343static int get_msi_id_cb(struct pci_dev *pdev, u16 alias, void *data)
1344{
1345 u32 *pa = data;
1346
1347 *pa = alias;
1348 return 0;
1349}
1350/**
1351 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1352 * @domain: The interrupt domain
1353 * @pdev: The PCI device.
1354 *
1355 * The RID for a device is formed from the alias, with a firmware
1356 * supplied mapping applied
1357 *
1358 * Returns: The RID.
1359 */
1360u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev)
1361{
1362 struct device_node *of_node;
1363 u32 rid = 0;
1364
1365 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1366
1367 of_node = irq_domain_get_of_node(domain);
1368 if (of_node)
1369 rid = of_msi_map_rid(&pdev->dev, of_node, rid);
1370
1371 return rid;
1372}
54fa97ee
MZ
1373
1374/**
1375 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1376 * @pdev: The PCI device
1377 *
1378 * Use the firmware data to find a device-specific MSI domain
1379 * (i.e. not one that is ste as a default).
1380 *
1381 * Returns: The coresponding MSI domain or NULL if none has been found.
1382 */
1383struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
1384{
1385 u32 rid = 0;
1386
1387 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1388 return of_msi_map_get_device_domain(&pdev->dev, rid);
1389}
3878eaef 1390#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */