]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/pci/msi.c
MSI: Give archs the option to allocate all MSI/Xs at once.
[mirror_ubuntu-focal-kernel.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
1da177e4
LT
14#include <linux/ioport.h>
15#include <linux/smp_lock.h>
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
3b7d1921 18#include <linux/msi.h>
1da177e4
LT
19
20#include <asm/errno.h>
21#include <asm/io.h>
22#include <asm/smp.h>
23
24#include "pci.h"
25#include "msi.h"
26
1da177e4 27static int pci_msi_enable = 1;
1da177e4 28
b1cbf4e4
EB
29static void msi_set_enable(struct pci_dev *dev, int enable)
30{
31 int pos;
32 u16 control;
33
34 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
35 if (pos) {
36 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
37 control &= ~PCI_MSI_FLAGS_ENABLE;
38 if (enable)
39 control |= PCI_MSI_FLAGS_ENABLE;
40 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
41 }
42}
43
44static void msix_set_enable(struct pci_dev *dev, int enable)
45{
46 int pos;
47 u16 control;
48
49 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
50 if (pos) {
51 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
52 control &= ~PCI_MSIX_FLAGS_ENABLE;
53 if (enable)
54 control |= PCI_MSIX_FLAGS_ENABLE;
55 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
56 }
57}
58
988cbb15
MW
59static void msix_flush_writes(unsigned int irq)
60{
61 struct msi_desc *entry;
62
63 entry = get_irq_msi(irq);
64 BUG_ON(!entry || !entry->dev);
65 switch (entry->msi_attrib.type) {
66 case PCI_CAP_ID_MSI:
67 /* nothing to do */
68 break;
69 case PCI_CAP_ID_MSIX:
70 {
71 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
72 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
73 readl(entry->mask_base + offset);
74 break;
75 }
76 default:
77 BUG();
78 break;
79 }
80}
81
1ce03373 82static void msi_set_mask_bit(unsigned int irq, int flag)
1da177e4
LT
83{
84 struct msi_desc *entry;
85
5b912c10 86 entry = get_irq_msi(irq);
277bc33b 87 BUG_ON(!entry || !entry->dev);
1da177e4
LT
88 switch (entry->msi_attrib.type) {
89 case PCI_CAP_ID_MSI:
277bc33b 90 if (entry->msi_attrib.maskbit) {
c54c1879
ST
91 int pos;
92 u32 mask_bits;
277bc33b
EB
93
94 pos = (long)entry->mask_base;
95 pci_read_config_dword(entry->dev, pos, &mask_bits);
96 mask_bits &= ~(1);
97 mask_bits |= flag;
98 pci_write_config_dword(entry->dev, pos, mask_bits);
58e0543e
EB
99 } else {
100 msi_set_enable(entry->dev, !flag);
277bc33b 101 }
1da177e4 102 break;
1da177e4
LT
103 case PCI_CAP_ID_MSIX:
104 {
105 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
106 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
107 writel(flag, entry->mask_base + offset);
348e3fd1 108 readl(entry->mask_base + offset);
1da177e4
LT
109 break;
110 }
111 default:
277bc33b 112 BUG();
1da177e4
LT
113 break;
114 }
392ee1e6 115 entry->msi_attrib.masked = !!flag;
1da177e4
LT
116}
117
3b7d1921 118void read_msi_msg(unsigned int irq, struct msi_msg *msg)
1da177e4 119{
5b912c10 120 struct msi_desc *entry = get_irq_msi(irq);
0366f8f7
EB
121 switch(entry->msi_attrib.type) {
122 case PCI_CAP_ID_MSI:
123 {
124 struct pci_dev *dev = entry->dev;
125 int pos = entry->msi_attrib.pos;
126 u16 data;
127
128 pci_read_config_dword(dev, msi_lower_address_reg(pos),
129 &msg->address_lo);
130 if (entry->msi_attrib.is_64) {
131 pci_read_config_dword(dev, msi_upper_address_reg(pos),
132 &msg->address_hi);
133 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
134 } else {
135 msg->address_hi = 0;
136 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
137 }
138 msg->data = data;
139 break;
140 }
141 case PCI_CAP_ID_MSIX:
142 {
143 void __iomem *base;
144 base = entry->mask_base +
145 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
146
147 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
148 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
149 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
150 break;
151 }
152 default:
153 BUG();
154 }
155}
1da177e4 156
3b7d1921 157void write_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 158{
5b912c10 159 struct msi_desc *entry = get_irq_msi(irq);
1da177e4
LT
160 switch (entry->msi_attrib.type) {
161 case PCI_CAP_ID_MSI:
162 {
0366f8f7
EB
163 struct pci_dev *dev = entry->dev;
164 int pos = entry->msi_attrib.pos;
165
166 pci_write_config_dword(dev, msi_lower_address_reg(pos),
167 msg->address_lo);
168 if (entry->msi_attrib.is_64) {
169 pci_write_config_dword(dev, msi_upper_address_reg(pos),
170 msg->address_hi);
171 pci_write_config_word(dev, msi_data_reg(pos, 1),
172 msg->data);
173 } else {
174 pci_write_config_word(dev, msi_data_reg(pos, 0),
175 msg->data);
176 }
1da177e4
LT
177 break;
178 }
179 case PCI_CAP_ID_MSIX:
180 {
0366f8f7
EB
181 void __iomem *base;
182 base = entry->mask_base +
183 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
184
185 writel(msg->address_lo,
186 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
187 writel(msg->address_hi,
188 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
189 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
1da177e4
LT
190 break;
191 }
192 default:
0366f8f7 193 BUG();
1da177e4 194 }
392ee1e6 195 entry->msg = *msg;
1da177e4 196}
0366f8f7 197
3b7d1921 198void mask_msi_irq(unsigned int irq)
1da177e4 199{
1ce03373 200 msi_set_mask_bit(irq, 1);
988cbb15 201 msix_flush_writes(irq);
1da177e4
LT
202}
203
3b7d1921 204void unmask_msi_irq(unsigned int irq)
1da177e4 205{
1ce03373 206 msi_set_mask_bit(irq, 0);
988cbb15 207 msix_flush_writes(irq);
1da177e4
LT
208}
209
1ce03373 210static int msi_free_irq(struct pci_dev* dev, int irq);
c54c1879 211
1da177e4 212
1da177e4
LT
213static struct msi_desc* alloc_msi_entry(void)
214{
215 struct msi_desc *entry;
216
3e916c05 217 entry = kzalloc(sizeof(struct msi_desc), GFP_KERNEL);
1da177e4
LT
218 if (!entry)
219 return NULL;
220
4aa9bc95
ME
221 INIT_LIST_HEAD(&entry->list);
222 entry->irq = 0;
1da177e4
LT
223 entry->dev = NULL;
224
225 return entry;
226}
227
41017f0c 228#ifdef CONFIG_PM
8fed4b65 229static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 230{
392ee1e6 231 int pos;
41017f0c 232 u16 control;
392ee1e6 233 struct msi_desc *entry;
41017f0c 234
b1cbf4e4
EB
235 if (!dev->msi_enabled)
236 return;
237
392ee1e6
EB
238 entry = get_irq_msi(dev->irq);
239 pos = entry->msi_attrib.pos;
41017f0c 240
b1cbf4e4 241 pci_intx(dev, 0); /* disable intx */
b1cbf4e4 242 msi_set_enable(dev, 0);
392ee1e6
EB
243 write_msi_msg(dev->irq, &entry->msg);
244 if (entry->msi_attrib.maskbit)
245 msi_set_mask_bit(dev->irq, entry->msi_attrib.masked);
246
247 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
248 control &= ~(PCI_MSI_FLAGS_QSIZE | PCI_MSI_FLAGS_ENABLE);
249 if (entry->msi_attrib.maskbit || !entry->msi_attrib.masked)
250 control |= PCI_MSI_FLAGS_ENABLE;
41017f0c 251 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
8fed4b65
ME
252}
253
254static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 255{
41017f0c 256 int pos;
41017f0c 257 struct msi_desc *entry;
392ee1e6 258 u16 control;
41017f0c 259
ded86d8d
EB
260 if (!dev->msix_enabled)
261 return;
262
41017f0c 263 /* route the table */
b1cbf4e4
EB
264 pci_intx(dev, 0); /* disable intx */
265 msix_set_enable(dev, 0);
41017f0c 266
4aa9bc95
ME
267 list_for_each_entry(entry, &dev->msi_list, list) {
268 write_msi_msg(entry->irq, &entry->msg);
269 msi_set_mask_bit(entry->irq, entry->msi_attrib.masked);
41017f0c 270 }
41017f0c 271
314e77b3
ME
272 BUG_ON(list_empty(&dev->msi_list));
273 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
4aa9bc95 274 pos = entry->msi_attrib.pos;
392ee1e6
EB
275 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
276 control &= ~PCI_MSIX_FLAGS_MASKALL;
277 control |= PCI_MSIX_FLAGS_ENABLE;
278 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
41017f0c 279}
8fed4b65
ME
280
281void pci_restore_msi_state(struct pci_dev *dev)
282{
283 __pci_restore_msi_state(dev);
284 __pci_restore_msix_state(dev);
285}
c54c1879 286#endif /* CONFIG_PM */
41017f0c 287
1da177e4
LT
288/**
289 * msi_capability_init - configure device's MSI capability structure
290 * @dev: pointer to the pci_dev data structure of MSI device function
291 *
eaae4b3a 292 * Setup the MSI capability structure of device function with a single
1ce03373 293 * MSI irq, regardless of device function is capable of handling
1da177e4 294 * multiple messages. A return of zero indicates the successful setup
1ce03373 295 * of an entry zero with the new MSI irq or non-zero for otherwise.
1da177e4
LT
296 **/
297static int msi_capability_init(struct pci_dev *dev)
298{
299 struct msi_desc *entry;
7fe3730d 300 int pos, ret;
1da177e4
LT
301 u16 control;
302
b1cbf4e4
EB
303 msi_set_enable(dev, 0); /* Ensure msi is disabled as I set it up */
304
1da177e4
LT
305 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
306 pci_read_config_word(dev, msi_control_reg(pos), &control);
307 /* MSI Entry Initialization */
f7feaca7
EB
308 entry = alloc_msi_entry();
309 if (!entry)
310 return -ENOMEM;
1ce03373 311
1da177e4 312 entry->msi_attrib.type = PCI_CAP_ID_MSI;
0366f8f7 313 entry->msi_attrib.is_64 = is_64bit_address(control);
1da177e4
LT
314 entry->msi_attrib.entry_nr = 0;
315 entry->msi_attrib.maskbit = is_mask_bit_support(control);
392ee1e6 316 entry->msi_attrib.masked = 1;
1ce03373 317 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
0366f8f7 318 entry->msi_attrib.pos = pos;
1da177e4
LT
319 if (is_mask_bit_support(control)) {
320 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
321 is_64bit_address(control));
322 }
3b7d1921
EB
323 entry->dev = dev;
324 if (entry->msi_attrib.maskbit) {
325 unsigned int maskbits, temp;
326 /* All MSIs are unmasked by default, Mask them all */
327 pci_read_config_dword(dev,
328 msi_mask_bits_reg(pos, is_64bit_address(control)),
329 &maskbits);
330 temp = (1 << multi_msi_capable(control));
331 temp = ((temp - 1) & ~temp);
332 maskbits |= temp;
333 pci_write_config_dword(dev,
334 msi_mask_bits_reg(pos, is_64bit_address(control)),
335 maskbits);
336 }
9c831334
ME
337 list_add(&entry->list, &dev->msi_list);
338
1da177e4 339 /* Configure MSI capability structure */
9c831334 340 ret = arch_setup_msi_irqs(dev, 1, PCI_CAP_ID_MSI);
7fe3730d 341 if (ret) {
9c831334 342 list_del(&entry->list);
3e916c05 343 kfree(entry);
7fe3730d 344 return ret;
fd58e55f 345 }
f7feaca7 346
1da177e4 347 /* Set MSI enabled bits */
b1cbf4e4
EB
348 pci_intx(dev, 0); /* disable intx */
349 msi_set_enable(dev, 1);
350 dev->msi_enabled = 1;
1da177e4 351
7fe3730d 352 dev->irq = entry->irq;
1da177e4
LT
353 return 0;
354}
355
356/**
357 * msix_capability_init - configure device's MSI-X capability
358 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
359 * @entries: pointer to an array of struct msix_entry entries
360 * @nvec: number of @entries
1da177e4 361 *
eaae4b3a 362 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
363 * single MSI-X irq. A return of zero indicates the successful setup of
364 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
365 **/
366static int msix_capability_init(struct pci_dev *dev,
367 struct msix_entry *entries, int nvec)
368{
4aa9bc95 369 struct msi_desc *entry;
9c831334 370 int pos, i, j, nr_entries, ret;
a0454b40
GG
371 unsigned long phys_addr;
372 u32 table_offset;
1da177e4
LT
373 u16 control;
374 u8 bir;
375 void __iomem *base;
376
b1cbf4e4
EB
377 msix_set_enable(dev, 0);/* Ensure msix is disabled as I set it up */
378
1da177e4
LT
379 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
380 /* Request & Map MSI-X table region */
381 pci_read_config_word(dev, msi_control_reg(pos), &control);
382 nr_entries = multi_msix_capable(control);
a0454b40
GG
383
384 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
1da177e4 385 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
a0454b40
GG
386 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
387 phys_addr = pci_resource_start (dev, bir) + table_offset;
1da177e4
LT
388 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
389 if (base == NULL)
390 return -ENOMEM;
391
392 /* MSI-X Table Initialization */
393 for (i = 0; i < nvec; i++) {
f7feaca7
EB
394 entry = alloc_msi_entry();
395 if (!entry)
1da177e4 396 break;
1da177e4
LT
397
398 j = entries[i].entry;
1da177e4 399 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
0366f8f7 400 entry->msi_attrib.is_64 = 1;
1da177e4
LT
401 entry->msi_attrib.entry_nr = j;
402 entry->msi_attrib.maskbit = 1;
392ee1e6 403 entry->msi_attrib.masked = 1;
1ce03373 404 entry->msi_attrib.default_irq = dev->irq;
0366f8f7 405 entry->msi_attrib.pos = pos;
1da177e4
LT
406 entry->dev = dev;
407 entry->mask_base = base;
f7feaca7 408
4aa9bc95 409 list_add(&entry->list, &dev->msi_list);
1da177e4 410 }
9c831334
ME
411
412 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
413 if (ret) {
414 int avail = 0;
415 list_for_each_entry(entry, &dev->msi_list, list) {
416 if (entry->irq != 0) {
417 avail++;
418 msi_free_irq(dev, entry->irq);
419 }
1da177e4 420 }
9c831334 421
92db6d10
EB
422 /* If we had some success report the number of irqs
423 * we succeeded in setting up.
424 */
9c831334
ME
425 if (avail == 0)
426 avail = ret;
92db6d10 427 return avail;
1da177e4 428 }
9c831334
ME
429
430 i = 0;
431 list_for_each_entry(entry, &dev->msi_list, list) {
432 entries[i].vector = entry->irq;
433 set_irq_msi(entry->irq, entry);
434 i++;
435 }
1da177e4 436 /* Set MSI-X enabled bits */
b1cbf4e4
EB
437 pci_intx(dev, 0); /* disable intx */
438 msix_set_enable(dev, 1);
439 dev->msix_enabled = 1;
1da177e4
LT
440
441 return 0;
442}
443
24334a12 444/**
17bbc12a 445 * pci_msi_check_device - check whether MSI may be enabled on a device
24334a12 446 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 447 * @nvec: how many MSIs have been requested ?
b1e2303d 448 * @type: are we checking for MSI or MSI-X ?
24334a12 449 *
0306ebfa 450 * Look at global flags, the device itself, and its parent busses
17bbc12a
ME
451 * to determine if MSI/-X are supported for the device. If MSI/-X is
452 * supported return 0, else return an error code.
24334a12 453 **/
c9953a73 454static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
24334a12
BG
455{
456 struct pci_bus *bus;
c9953a73 457 int ret;
24334a12 458
0306ebfa 459 /* MSI must be globally enabled and supported by the device */
24334a12
BG
460 if (!pci_msi_enable || !dev || dev->no_msi)
461 return -EINVAL;
462
314e77b3
ME
463 /*
464 * You can't ask to have 0 or less MSIs configured.
465 * a) it's stupid ..
466 * b) the list manipulation code assumes nvec >= 1.
467 */
468 if (nvec < 1)
469 return -ERANGE;
470
0306ebfa
BG
471 /* Any bridge which does NOT route MSI transactions from it's
472 * secondary bus to it's primary bus must set NO_MSI flag on
473 * the secondary pci_bus.
474 * We expect only arch-specific PCI host bus controller driver
475 * or quirks for specific PCI bridges to be setting NO_MSI.
476 */
24334a12
BG
477 for (bus = dev->bus; bus; bus = bus->parent)
478 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
479 return -EINVAL;
480
c9953a73
ME
481 ret = arch_msi_check_device(dev, nvec, type);
482 if (ret)
483 return ret;
484
b1e2303d
ME
485 if (!pci_find_capability(dev, type))
486 return -EINVAL;
487
24334a12
BG
488 return 0;
489}
490
1da177e4
LT
491/**
492 * pci_enable_msi - configure device's MSI capability structure
493 * @dev: pointer to the pci_dev data structure of MSI device function
494 *
495 * Setup the MSI capability structure of device function with
1ce03373 496 * a single MSI irq upon its software driver call to request for
1da177e4
LT
497 * MSI mode enabled on its hardware device function. A return of zero
498 * indicates the successful setup of an entry zero with the new MSI
1ce03373 499 * irq or non-zero for otherwise.
1da177e4
LT
500 **/
501int pci_enable_msi(struct pci_dev* dev)
502{
b1e2303d 503 int status;
1da177e4 504
c9953a73
ME
505 status = pci_msi_check_device(dev, 1, PCI_CAP_ID_MSI);
506 if (status)
507 return status;
1da177e4 508
ded86d8d 509 WARN_ON(!!dev->msi_enabled);
1da177e4 510
1ce03373 511 /* Check whether driver already requested for MSI-X irqs */
b1cbf4e4
EB
512 if (dev->msix_enabled) {
513 printk(KERN_INFO "PCI: %s: Can't enable MSI. "
514 "Device already has MSI-X enabled\n",
515 pci_name(dev));
516 return -EINVAL;
1da177e4
LT
517 }
518 status = msi_capability_init(dev);
1da177e4
LT
519 return status;
520}
4cc086fa 521EXPORT_SYMBOL(pci_enable_msi);
1da177e4
LT
522
523void pci_disable_msi(struct pci_dev* dev)
524{
525 struct msi_desc *entry;
b1cbf4e4 526 int default_irq;
1da177e4 527
128bc5fc 528 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
529 return;
530
b1cbf4e4
EB
531 msi_set_enable(dev, 0);
532 pci_intx(dev, 1); /* enable intx */
533 dev->msi_enabled = 0;
7bd007e4 534
314e77b3
ME
535 BUG_ON(list_empty(&dev->msi_list));
536 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
537 if (!entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
1da177e4
LT
538 return;
539 }
e387b9ee 540
e387b9ee 541 default_irq = entry->msi_attrib.default_irq;
314e77b3 542 msi_free_irq(dev, entry->irq);
e387b9ee
ME
543
544 /* Restore dev->irq to its default pin-assertion irq */
545 dev->irq = default_irq;
1da177e4 546}
4cc086fa 547EXPORT_SYMBOL(pci_disable_msi);
1da177e4 548
1ce03373 549static int msi_free_irq(struct pci_dev* dev, int irq)
1da177e4
LT
550{
551 struct msi_desc *entry;
4aa9bc95 552 int entry_nr, type;
1da177e4 553 void __iomem *base;
1da177e4 554
7ede9c1f
ME
555 BUG_ON(irq_has_action(irq));
556
5b912c10 557 entry = get_irq_msi(irq);
1da177e4 558 if (!entry || entry->dev != dev) {
1da177e4
LT
559 return -EINVAL;
560 }
561 type = entry->msi_attrib.type;
562 entry_nr = entry->msi_attrib.entry_nr;
1da177e4 563 base = entry->mask_base;
4aa9bc95 564 list_del(&entry->list);
1da177e4 565
f7feaca7 566 arch_teardown_msi_irq(irq);
3e916c05 567 kfree(entry);
1da177e4
LT
568
569 if (type == PCI_CAP_ID_MSIX) {
1ce03373
EB
570 writel(1, base + entry_nr * PCI_MSIX_ENTRY_SIZE +
571 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
1da177e4 572
4aa9bc95 573 if (list_empty(&dev->msi_list))
1da177e4 574 iounmap(base);
1da177e4
LT
575 }
576
577 return 0;
578}
579
1da177e4
LT
580/**
581 * pci_enable_msix - configure device's MSI-X capability structure
582 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 583 * @entries: pointer to an array of MSI-X entries
1ce03373 584 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
585 *
586 * Setup the MSI-X capability structure of device function with the number
1ce03373 587 * of requested irqs upon its software driver call to request for
1da177e4
LT
588 * MSI-X mode enabled on its hardware device function. A return of zero
589 * indicates the successful configuration of MSI-X capability structure
1ce03373 590 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 591 * Or a return of > 0 indicates that driver request is exceeding the number
1ce03373 592 * of irqs available. Driver should use the returned value to re-send
1da177e4
LT
593 * its request.
594 **/
595int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
596{
92db6d10 597 int status, pos, nr_entries;
ded86d8d 598 int i, j;
1da177e4 599 u16 control;
1da177e4 600
c9953a73 601 if (!entries)
1da177e4
LT
602 return -EINVAL;
603
c9953a73
ME
604 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
605 if (status)
606 return status;
607
b64c05e7 608 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1da177e4 609 pci_read_config_word(dev, msi_control_reg(pos), &control);
1da177e4
LT
610 nr_entries = multi_msix_capable(control);
611 if (nvec > nr_entries)
612 return -EINVAL;
613
614 /* Check for any invalid entries */
615 for (i = 0; i < nvec; i++) {
616 if (entries[i].entry >= nr_entries)
617 return -EINVAL; /* invalid entry */
618 for (j = i + 1; j < nvec; j++) {
619 if (entries[i].entry == entries[j].entry)
620 return -EINVAL; /* duplicate entry */
621 }
622 }
ded86d8d 623 WARN_ON(!!dev->msix_enabled);
7bd007e4 624
1ce03373 625 /* Check whether driver already requested for MSI irq */
b1cbf4e4 626 if (dev->msi_enabled) {
1da177e4 627 printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
1ce03373 628 "Device already has an MSI irq assigned\n",
1da177e4 629 pci_name(dev));
1da177e4
LT
630 return -EINVAL;
631 }
1da177e4 632 status = msix_capability_init(dev, entries, nvec);
1da177e4
LT
633 return status;
634}
4cc086fa 635EXPORT_SYMBOL(pci_enable_msix);
1da177e4 636
fc4afc7b 637static void msix_free_all_irqs(struct pci_dev *dev)
1da177e4 638{
4aa9bc95 639 struct msi_desc *entry;
fc4afc7b 640
4aa9bc95
ME
641 list_for_each_entry(entry, &dev->msi_list, list)
642 msi_free_irq(dev, entry->irq);
fc4afc7b
ME
643}
644
645void pci_disable_msix(struct pci_dev* dev)
646{
128bc5fc 647 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
648 return;
649
b1cbf4e4
EB
650 msix_set_enable(dev, 0);
651 pci_intx(dev, 1); /* enable intx */
652 dev->msix_enabled = 0;
7bd007e4 653
fc4afc7b 654 msix_free_all_irqs(dev);
1da177e4 655}
4cc086fa 656EXPORT_SYMBOL(pci_disable_msix);
1da177e4
LT
657
658/**
1ce03373 659 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1da177e4
LT
660 * @dev: pointer to the pci_dev data structure of MSI(X) device function
661 *
eaae4b3a 662 * Being called during hotplug remove, from which the device function
1ce03373 663 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1da177e4
LT
664 * allocated for this device function, are reclaimed to unused state,
665 * which may be used later on.
666 **/
667void msi_remove_pci_irq_vectors(struct pci_dev* dev)
668{
1da177e4
LT
669 if (!pci_msi_enable || !dev)
670 return;
671
314e77b3
ME
672 if (dev->msi_enabled) {
673 struct msi_desc *entry;
674 BUG_ON(list_empty(&dev->msi_list));
675 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
676 msi_free_irq(dev, entry->irq);
677 }
1da177e4 678
fc4afc7b
ME
679 if (dev->msix_enabled)
680 msix_free_all_irqs(dev);
1da177e4
LT
681}
682
309e57df
MW
683void pci_no_msi(void)
684{
685 pci_msi_enable = 0;
686}
c9953a73 687
4aa9bc95
ME
688void pci_msi_init_pci_dev(struct pci_dev *dev)
689{
690 INIT_LIST_HEAD(&dev->msi_list);
691}
692
c9953a73
ME
693
694/* Arch hooks */
695
696int __attribute__ ((weak))
697arch_msi_check_device(struct pci_dev* dev, int nvec, int type)
698{
699 return 0;
700}
701
9c831334
ME
702int __attribute__ ((weak))
703arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *entry)
704{
705 return 0;
706}
707
708int __attribute__ ((weak))
709arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
710{
711 struct msi_desc *entry;
712 int ret;
713
714 list_for_each_entry(entry, &dev->msi_list, list) {
715 ret = arch_setup_msi_irq(dev, entry);
716 if (ret)
717 return ret;
718 }
719
720 return 0;
721}