]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pci.c
PCI: exynos: Fix a potential init_clk_resources NULL pointer dereference
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
2ab51dde 10#include <linux/acpi.h>
1da177e4
LT
11#include <linux/kernel.h>
12#include <linux/delay.h>
9d26d3a8 13#include <linux/dmi.h>
1da177e4 14#include <linux/init.h>
7c674700
LP
15#include <linux/of.h>
16#include <linux/of_pci.h>
1da177e4 17#include <linux/pci.h>
075c1771 18#include <linux/pm.h>
5a0e3ad6 19#include <linux/slab.h>
1da177e4
LT
20#include <linux/module.h>
21#include <linux/spinlock.h>
4e57b681 22#include <linux/string.h>
229f5afd 23#include <linux/log2.h>
046ff9e6 24#include <linux/logic_pio.h>
7d715a6c 25#include <linux/pci-aspm.h>
c300bd2f 26#include <linux/pm_wakeup.h>
8dd7f803 27#include <linux/interrupt.h>
32a9a682 28#include <linux/device.h>
b67ea761 29#include <linux/pm_runtime.h>
608c3881 30#include <linux/pci_hotplug.h>
4d3f1384 31#include <linux/vmalloc.h>
4ebeb1ec 32#include <linux/pci-ats.h>
32a9a682 33#include <asm/setup.h>
2a2aca31 34#include <asm/dma.h>
b07461a8 35#include <linux/aer.h>
bc56b9e0 36#include "pci.h"
1da177e4 37
00240c38
AS
38const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
93177a74
RW
43int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
1ae861e6
RW
49unsigned int pci_pm_d3_delay;
50
df17e62e
MG
51static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
1ae861e6
RW
64static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
66 unsigned int delay = dev->d3_delay;
67
68 if (delay < pci_pm_d3_delay)
69 delay = pci_pm_d3_delay;
70
50b2b540
AH
71 if (delay)
72 msleep(delay);
1ae861e6 73}
1da177e4 74
32a2eea7
JG
75#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
4516a618
AN
79#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
28760489
EB
85#define DEFAULT_HOTPLUG_IO_SIZE (256)
86#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
87/* pci=hpmemsize=nnM,hpiosize=nn can override this */
88unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
89unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
90
e16b4660
KB
91#define DEFAULT_HOTPLUG_BUS_SIZE 1
92unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
93
27d868b5 94enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
b03e7495 95
ac1aa47b
JB
96/*
97 * The default CLS is used if arch didn't set CLS explicitly and not
98 * all pci devices agree on the same value. Arch can override either
99 * the dfl or actual value as it sees fit. Don't forget this is
100 * measured in 32-bit words, not bytes.
101 */
15856ad5 102u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
103u8 pci_cache_line_size;
104
96c55900
MS
105/*
106 * If we set up a device for bus mastering, we need to check the latency
107 * timer as certain BIOSes forget to set it properly.
108 */
109unsigned int pcibios_max_latency = 255;
110
6748dcc2
RW
111/* If set, the PCIe ARI capability will not be used. */
112static bool pcie_ari_disabled;
113
9d26d3a8
MW
114/* Disable bridge_d3 for all PCIe ports */
115static bool pci_bridge_d3_disable;
116/* Force bridge_d3 for all PCIe ports */
117static bool pci_bridge_d3_force;
118
119static int __init pcie_port_pm_setup(char *str)
120{
121 if (!strcmp(str, "off"))
122 pci_bridge_d3_disable = true;
123 else if (!strcmp(str, "force"))
124 pci_bridge_d3_force = true;
125 return 1;
126}
127__setup("pcie_port_pm=", pcie_port_pm_setup);
128
1da177e4
LT
129/**
130 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
131 * @bus: pointer to PCI bus structure to search
132 *
133 * Given a PCI bus, returns the highest PCI bus number present in the set
134 * including the given PCI bus and its list of child PCI buses.
135 */
07656d83 136unsigned char pci_bus_max_busnr(struct pci_bus *bus)
1da177e4 137{
94e6a9b9 138 struct pci_bus *tmp;
1da177e4
LT
139 unsigned char max, n;
140
b918c62e 141 max = bus->busn_res.end;
94e6a9b9
YW
142 list_for_each_entry(tmp, &bus->children, node) {
143 n = pci_bus_max_busnr(tmp);
3c78bc61 144 if (n > max)
1da177e4
LT
145 max = n;
146 }
147 return max;
148}
b82db5ce 149EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 150
1684f5dd
AM
151#ifdef CONFIG_HAS_IOMEM
152void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
153{
1f7bf3bf
BH
154 struct resource *res = &pdev->resource[bar];
155
1684f5dd
AM
156 /*
157 * Make sure the BAR is actually a memory resource, not an IO resource
158 */
646c0282 159 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
1f7bf3bf 160 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
1684f5dd
AM
161 return NULL;
162 }
1f7bf3bf 163 return ioremap_nocache(res->start, resource_size(res));
1684f5dd
AM
164}
165EXPORT_SYMBOL_GPL(pci_ioremap_bar);
c43996f4
LR
166
167void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
168{
169 /*
170 * Make sure the BAR is actually a memory resource, not an IO resource
171 */
172 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
173 WARN_ON(1);
174 return NULL;
175 }
176 return ioremap_wc(pci_resource_start(pdev, bar),
177 pci_resource_len(pdev, bar));
178}
179EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
1684f5dd
AM
180#endif
181
687d5fe3
ME
182
183static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
184 u8 pos, int cap, int *ttl)
24a4e377
RD
185{
186 u8 id;
55db3208
SS
187 u16 ent;
188
189 pci_bus_read_config_byte(bus, devfn, pos, &pos);
24a4e377 190
687d5fe3 191 while ((*ttl)--) {
24a4e377
RD
192 if (pos < 0x40)
193 break;
194 pos &= ~3;
55db3208
SS
195 pci_bus_read_config_word(bus, devfn, pos, &ent);
196
197 id = ent & 0xff;
24a4e377
RD
198 if (id == 0xff)
199 break;
200 if (id == cap)
201 return pos;
55db3208 202 pos = (ent >> 8);
24a4e377
RD
203 }
204 return 0;
205}
206
687d5fe3
ME
207static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
208 u8 pos, int cap)
209{
210 int ttl = PCI_FIND_CAP_TTL;
211
212 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
213}
214
24a4e377
RD
215int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
216{
217 return __pci_find_next_cap(dev->bus, dev->devfn,
218 pos + PCI_CAP_LIST_NEXT, cap);
219}
220EXPORT_SYMBOL_GPL(pci_find_next_capability);
221
d3bac118
ME
222static int __pci_bus_find_cap_start(struct pci_bus *bus,
223 unsigned int devfn, u8 hdr_type)
1da177e4
LT
224{
225 u16 status;
1da177e4
LT
226
227 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
228 if (!(status & PCI_STATUS_CAP_LIST))
229 return 0;
230
231 switch (hdr_type) {
232 case PCI_HEADER_TYPE_NORMAL:
233 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 234 return PCI_CAPABILITY_LIST;
1da177e4 235 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 236 return PCI_CB_CAPABILITY_LIST;
1da177e4 237 }
d3bac118
ME
238
239 return 0;
1da177e4
LT
240}
241
242/**
f7625980 243 * pci_find_capability - query for devices' capabilities
1da177e4
LT
244 * @dev: PCI device to query
245 * @cap: capability code
246 *
247 * Tell if a device supports a given PCI capability.
248 * Returns the address of the requested capability structure within the
249 * device's PCI configuration space or 0 in case the device does not
250 * support it. Possible values for @cap:
251 *
f7625980
BH
252 * %PCI_CAP_ID_PM Power Management
253 * %PCI_CAP_ID_AGP Accelerated Graphics Port
254 * %PCI_CAP_ID_VPD Vital Product Data
255 * %PCI_CAP_ID_SLOTID Slot Identification
1da177e4 256 * %PCI_CAP_ID_MSI Message Signalled Interrupts
f7625980 257 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
1da177e4
LT
258 * %PCI_CAP_ID_PCIX PCI-X
259 * %PCI_CAP_ID_EXP PCI Express
260 */
261int pci_find_capability(struct pci_dev *dev, int cap)
262{
d3bac118
ME
263 int pos;
264
265 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
266 if (pos)
267 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
268
269 return pos;
1da177e4 270}
b7fe9434 271EXPORT_SYMBOL(pci_find_capability);
1da177e4
LT
272
273/**
f7625980 274 * pci_bus_find_capability - query for devices' capabilities
1da177e4
LT
275 * @bus: the PCI bus to query
276 * @devfn: PCI device to query
277 * @cap: capability code
278 *
279 * Like pci_find_capability() but works for pci devices that do not have a
f7625980 280 * pci_dev structure set up yet.
1da177e4
LT
281 *
282 * Returns the address of the requested capability structure within the
283 * device's PCI configuration space or 0 in case the device does not
284 * support it.
285 */
286int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
287{
d3bac118 288 int pos;
1da177e4
LT
289 u8 hdr_type;
290
291 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
292
d3bac118
ME
293 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
294 if (pos)
295 pos = __pci_find_next_cap(bus, devfn, pos, cap);
296
297 return pos;
1da177e4 298}
b7fe9434 299EXPORT_SYMBOL(pci_bus_find_capability);
1da177e4
LT
300
301/**
44a9a36f 302 * pci_find_next_ext_capability - Find an extended capability
1da177e4 303 * @dev: PCI device to query
44a9a36f 304 * @start: address at which to start looking (0 to start at beginning of list)
1da177e4
LT
305 * @cap: capability code
306 *
44a9a36f 307 * Returns the address of the next matching extended capability structure
1da177e4 308 * within the device's PCI configuration space or 0 if the device does
44a9a36f
BH
309 * not support it. Some capabilities can occur several times, e.g., the
310 * vendor-specific capability, and this provides a way to find them all.
1da177e4 311 */
44a9a36f 312int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
1da177e4
LT
313{
314 u32 header;
557848c3
ZY
315 int ttl;
316 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 317
557848c3
ZY
318 /* minimum 8 bytes per capability */
319 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
320
321 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
322 return 0;
323
44a9a36f
BH
324 if (start)
325 pos = start;
326
1da177e4
LT
327 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
328 return 0;
329
330 /*
331 * If we have no capabilities, this is indicated by cap ID,
332 * cap version and next pointer all being 0.
333 */
334 if (header == 0)
335 return 0;
336
337 while (ttl-- > 0) {
44a9a36f 338 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
1da177e4
LT
339 return pos;
340
341 pos = PCI_EXT_CAP_NEXT(header);
557848c3 342 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
343 break;
344
345 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
346 break;
347 }
348
349 return 0;
350}
44a9a36f
BH
351EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
352
353/**
354 * pci_find_ext_capability - Find an extended capability
355 * @dev: PCI device to query
356 * @cap: capability code
357 *
358 * Returns the address of the requested extended capability structure
359 * within the device's PCI configuration space or 0 if the device does
360 * not support it. Possible values for @cap:
361 *
362 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
363 * %PCI_EXT_CAP_ID_VC Virtual Channel
364 * %PCI_EXT_CAP_ID_DSN Device Serial Number
365 * %PCI_EXT_CAP_ID_PWR Power Budgeting
366 */
367int pci_find_ext_capability(struct pci_dev *dev, int cap)
368{
369 return pci_find_next_ext_capability(dev, 0, cap);
370}
3a720d72 371EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 372
687d5fe3
ME
373static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
374{
375 int rc, ttl = PCI_FIND_CAP_TTL;
376 u8 cap, mask;
377
378 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
379 mask = HT_3BIT_CAP_MASK;
380 else
381 mask = HT_5BIT_CAP_MASK;
382
383 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
384 PCI_CAP_ID_HT, &ttl);
385 while (pos) {
386 rc = pci_read_config_byte(dev, pos + 3, &cap);
387 if (rc != PCIBIOS_SUCCESSFUL)
388 return 0;
389
390 if ((cap & mask) == ht_cap)
391 return pos;
392
47a4d5be
BG
393 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
394 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
395 PCI_CAP_ID_HT, &ttl);
396 }
397
398 return 0;
399}
400/**
401 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
402 * @dev: PCI device to query
403 * @pos: Position from which to continue searching
404 * @ht_cap: Hypertransport capability code
405 *
406 * To be used in conjunction with pci_find_ht_capability() to search for
407 * all capabilities matching @ht_cap. @pos should always be a value returned
408 * from pci_find_ht_capability().
409 *
410 * NB. To be 100% safe against broken PCI devices, the caller should take
411 * steps to avoid an infinite loop.
412 */
413int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
414{
415 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
416}
417EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
418
419/**
420 * pci_find_ht_capability - query a device's Hypertransport capabilities
421 * @dev: PCI device to query
422 * @ht_cap: Hypertransport capability code
423 *
424 * Tell if a device supports a given Hypertransport capability.
425 * Returns an address within the device's PCI configuration space
426 * or 0 in case the device does not support the request capability.
427 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
428 * which has a Hypertransport capability matching @ht_cap.
429 */
430int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
431{
432 int pos;
433
434 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
435 if (pos)
436 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
437
438 return pos;
439}
440EXPORT_SYMBOL_GPL(pci_find_ht_capability);
441
1da177e4
LT
442/**
443 * pci_find_parent_resource - return resource region of parent bus of given region
444 * @dev: PCI device structure contains resources to be searched
445 * @res: child resource record for which parent is sought
446 *
447 * For given resource region of given device, return the resource
f44116ae 448 * region of parent bus the given region is contained in.
1da177e4 449 */
3c78bc61
RD
450struct resource *pci_find_parent_resource(const struct pci_dev *dev,
451 struct resource *res)
1da177e4
LT
452{
453 const struct pci_bus *bus = dev->bus;
f44116ae 454 struct resource *r;
1da177e4 455 int i;
1da177e4 456
89a74ecc 457 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
458 if (!r)
459 continue;
31342330 460 if (resource_contains(r, res)) {
f44116ae
BH
461
462 /*
463 * If the window is prefetchable but the BAR is
464 * not, the allocator made a mistake.
465 */
466 if (r->flags & IORESOURCE_PREFETCH &&
467 !(res->flags & IORESOURCE_PREFETCH))
468 return NULL;
469
470 /*
471 * If we're below a transparent bridge, there may
472 * be both a positively-decoded aperture and a
473 * subtractively-decoded region that contain the BAR.
474 * We want the positively-decoded one, so this depends
475 * on pci_bus_for_each_resource() giving us those
476 * first.
477 */
478 return r;
479 }
1da177e4 480 }
f44116ae 481 return NULL;
1da177e4 482}
b7fe9434 483EXPORT_SYMBOL(pci_find_parent_resource);
1da177e4 484
afd29f90
MW
485/**
486 * pci_find_resource - Return matching PCI device resource
487 * @dev: PCI device to query
488 * @res: Resource to look for
489 *
490 * Goes over standard PCI resources (BARs) and checks if the given resource
491 * is partially or fully contained in any of them. In that case the
492 * matching resource is returned, %NULL otherwise.
493 */
494struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
495{
496 int i;
497
498 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
499 struct resource *r = &dev->resource[i];
500
501 if (r->start && resource_contains(r, res))
502 return r;
503 }
504
505 return NULL;
506}
507EXPORT_SYMBOL(pci_find_resource);
508
c56d4450
HS
509/**
510 * pci_find_pcie_root_port - return PCIe Root Port
511 * @dev: PCI device to query
512 *
513 * Traverse up the parent chain and return the PCIe Root Port PCI Device
514 * for a given PCI Device.
515 */
516struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
517{
b6f6d56c 518 struct pci_dev *bridge, *highest_pcie_bridge = dev;
c56d4450
HS
519
520 bridge = pci_upstream_bridge(dev);
521 while (bridge && pci_is_pcie(bridge)) {
522 highest_pcie_bridge = bridge;
523 bridge = pci_upstream_bridge(bridge);
524 }
525
b6f6d56c
TR
526 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
527 return NULL;
c56d4450 528
b6f6d56c 529 return highest_pcie_bridge;
c56d4450
HS
530}
531EXPORT_SYMBOL(pci_find_pcie_root_port);
532
157e876f
AW
533/**
534 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
535 * @dev: the PCI device to operate on
536 * @pos: config space offset of status word
537 * @mask: mask of bit(s) to care about in status word
538 *
539 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
540 */
541int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
542{
543 int i;
544
545 /* Wait for Transaction Pending bit clean */
546 for (i = 0; i < 4; i++) {
547 u16 status;
548 if (i)
549 msleep((1 << (i - 1)) * 100);
550
551 pci_read_config_word(dev, pos, &status);
552 if (!(status & mask))
553 return 1;
554 }
555
556 return 0;
557}
558
064b53db 559/**
70675e0b 560 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
064b53db
JL
561 * @dev: PCI device to have its BARs restored
562 *
563 * Restore the BAR values for a given device, so as to make it
564 * accessible by its driver.
565 */
3c78bc61 566static void pci_restore_bars(struct pci_dev *dev)
064b53db 567{
bc5f5a82 568 int i;
064b53db 569
bc5f5a82 570 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 571 pci_update_resource(dev, i);
064b53db
JL
572}
573
299f2ffe 574static const struct pci_platform_pm_ops *pci_platform_pm;
961d9120 575
299f2ffe 576int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
961d9120 577{
cc7cc02b 578 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
0847684c 579 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
961d9120
RW
580 return -EINVAL;
581 pci_platform_pm = ops;
582 return 0;
583}
584
585static inline bool platform_pci_power_manageable(struct pci_dev *dev)
586{
587 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
588}
589
590static inline int platform_pci_set_power_state(struct pci_dev *dev,
3c78bc61 591 pci_power_t t)
961d9120
RW
592{
593 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
594}
595
cc7cc02b
LW
596static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
597{
598 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
599}
600
961d9120
RW
601static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
602{
603 return pci_platform_pm ?
604 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
605}
8f7020d3 606
0847684c 607static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
608{
609 return pci_platform_pm ?
0847684c 610 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
b67ea761
RW
611}
612
bac2a909
RW
613static inline bool platform_pci_need_resume(struct pci_dev *dev)
614{
615 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
616}
617
1da177e4 618/**
44e4e66e
RW
619 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
620 * given PCI device
621 * @dev: PCI device to handle.
44e4e66e 622 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 623 *
44e4e66e
RW
624 * RETURN VALUE:
625 * -EINVAL if the requested state is invalid.
626 * -EIO if device does not support PCI PM or its PM capabilities register has a
627 * wrong version, or device doesn't support the requested state.
628 * 0 if device already is in the requested state.
629 * 0 if device's power state has been successfully changed.
1da177e4 630 */
f00a20ef 631static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 632{
337001b6 633 u16 pmcsr;
44e4e66e 634 bool need_restore = false;
1da177e4 635
4a865905
RW
636 /* Check if we're already there */
637 if (dev->current_state == state)
638 return 0;
639
337001b6 640 if (!dev->pm_cap)
cca03dec
AL
641 return -EIO;
642
44e4e66e
RW
643 if (state < PCI_D0 || state > PCI_D3hot)
644 return -EINVAL;
645
1da177e4 646 /* Validate current state:
f7625980 647 * Can enter D0 from any state, but if we can only go deeper
1da177e4
LT
648 * to sleep if we're already in a low power state
649 */
4a865905 650 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 651 && dev->current_state > state) {
227f0647
RD
652 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
653 dev->current_state, state);
1da177e4 654 return -EINVAL;
44e4e66e 655 }
1da177e4 656
1da177e4 657 /* check if this device supports the desired state */
337001b6
RW
658 if ((state == PCI_D1 && !dev->d1_support)
659 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 660 return -EIO;
1da177e4 661
337001b6 662 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 663
32a36585 664 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
665 * This doesn't affect PME_Status, disables PME_En, and
666 * sets PowerState to 0.
667 */
32a36585 668 switch (dev->current_state) {
d3535fbb
JL
669 case PCI_D0:
670 case PCI_D1:
671 case PCI_D2:
672 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
673 pmcsr |= state;
674 break;
f62795f1
RW
675 case PCI_D3hot:
676 case PCI_D3cold:
32a36585
JL
677 case PCI_UNKNOWN: /* Boot-up */
678 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 679 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 680 need_restore = true;
32a36585 681 /* Fall-through: force to D0 */
32a36585 682 default:
d3535fbb 683 pmcsr = 0;
32a36585 684 break;
1da177e4
LT
685 }
686
687 /* enter specified state */
337001b6 688 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
689
690 /* Mandatory power management transition delays */
691 /* see PCI PM 1.1 5.6.1 table 18 */
692 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 693 pci_dev_d3_sleep(dev);
1da177e4 694 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 695 udelay(PCI_PM_D2_DELAY);
1da177e4 696
e13cdbd7
RW
697 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
698 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
699 if (dev->current_state != state && printk_ratelimit())
227f0647
RD
700 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
701 dev->current_state);
064b53db 702
448bd857
HY
703 /*
704 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
064b53db
JL
705 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
706 * from D3hot to D0 _may_ perform an internal reset, thereby
707 * going to "D0 Uninitialized" rather than "D0 Initialized".
708 * For example, at least some versions of the 3c905B and the
709 * 3c556B exhibit this behaviour.
710 *
711 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
712 * devices in a D3hot state at boot. Consequently, we need to
713 * restore at least the BARs so that the device will be
714 * accessible to its driver.
715 */
716 if (need_restore)
717 pci_restore_bars(dev);
718
f00a20ef 719 if (dev->bus->self)
7d715a6c
SL
720 pcie_aspm_pm_state_change(dev->bus->self);
721
1da177e4
LT
722 return 0;
723}
724
44e4e66e 725/**
a6a64026 726 * pci_update_current_state - Read power state of given device and cache it
44e4e66e 727 * @dev: PCI device to handle.
f06fc0b6 728 * @state: State to cache in case the device doesn't have the PM capability
a6a64026
LW
729 *
730 * The power state is read from the PMCSR register, which however is
731 * inaccessible in D3cold. The platform firmware is therefore queried first
732 * to detect accessibility of the register. In case the platform firmware
733 * reports an incorrect state or the device isn't power manageable by the
734 * platform at all, we try to detect D3cold by testing accessibility of the
735 * vendor ID in config space.
44e4e66e 736 */
73410429 737void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 738{
a6a64026
LW
739 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
740 !pci_device_is_present(dev)) {
741 dev->current_state = PCI_D3cold;
742 } else if (dev->pm_cap) {
44e4e66e
RW
743 u16 pmcsr;
744
337001b6 745 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 746 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
747 } else {
748 dev->current_state = state;
44e4e66e
RW
749 }
750}
751
db288c9c
RW
752/**
753 * pci_power_up - Put the given device into D0 forcibly
754 * @dev: PCI device to power up
755 */
756void pci_power_up(struct pci_dev *dev)
757{
758 if (platform_pci_power_manageable(dev))
759 platform_pci_set_power_state(dev, PCI_D0);
760
761 pci_raw_set_power_state(dev, PCI_D0);
762 pci_update_current_state(dev, PCI_D0);
763}
764
0e5dd46b
RW
765/**
766 * pci_platform_power_transition - Use platform to change device power state
767 * @dev: PCI device to handle.
768 * @state: State to put the device into.
769 */
770static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
771{
772 int error;
773
774 if (platform_pci_power_manageable(dev)) {
775 error = platform_pci_set_power_state(dev, state);
776 if (!error)
777 pci_update_current_state(dev, state);
769ba721 778 } else
0e5dd46b 779 error = -ENODEV;
769ba721
RW
780
781 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
782 dev->current_state = PCI_D0;
0e5dd46b
RW
783
784 return error;
785}
786
0b950f0f
SH
787/**
788 * pci_wakeup - Wake up a PCI device
789 * @pci_dev: Device to handle.
790 * @ign: ignored parameter
791 */
792static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
793{
794 pci_wakeup_event(pci_dev);
795 pm_request_resume(&pci_dev->dev);
796 return 0;
797}
798
799/**
800 * pci_wakeup_bus - Walk given bus and wake up devices on it
801 * @bus: Top bus of the subtree to walk.
802 */
803static void pci_wakeup_bus(struct pci_bus *bus)
804{
805 if (bus)
806 pci_walk_bus(bus, pci_wakeup, NULL);
807}
808
0e5dd46b
RW
809/**
810 * __pci_start_power_transition - Start power transition of a PCI device
811 * @dev: PCI device to handle.
812 * @state: State to put the device into.
813 */
814static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
815{
448bd857 816 if (state == PCI_D0) {
0e5dd46b 817 pci_platform_power_transition(dev, PCI_D0);
448bd857
HY
818 /*
819 * Mandatory power management transition delays, see
820 * PCI Express Base Specification Revision 2.0 Section
821 * 6.6.1: Conventional Reset. Do not delay for
822 * devices powered on/off by corresponding bridge,
823 * because have already delayed for the bridge.
824 */
825 if (dev->runtime_d3cold) {
50b2b540
AH
826 if (dev->d3cold_delay)
827 msleep(dev->d3cold_delay);
448bd857
HY
828 /*
829 * When powering on a bridge from D3cold, the
830 * whole hierarchy may be powered on into
831 * D0uninitialized state, resume them to give
832 * them a chance to suspend again
833 */
834 pci_wakeup_bus(dev->subordinate);
835 }
836 }
837}
838
839/**
840 * __pci_dev_set_current_state - Set current state of a PCI device
841 * @dev: Device to handle
842 * @data: pointer to state to be set
843 */
844static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
845{
846 pci_power_t state = *(pci_power_t *)data;
847
848 dev->current_state = state;
849 return 0;
850}
851
852/**
853 * __pci_bus_set_current_state - Walk given bus and set current state of devices
854 * @bus: Top bus of the subtree to walk.
855 * @state: state to be set
856 */
857static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
858{
859 if (bus)
860 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
0e5dd46b
RW
861}
862
863/**
864 * __pci_complete_power_transition - Complete power transition of a PCI device
865 * @dev: PCI device to handle.
866 * @state: State to put the device into.
867 *
868 * This function should not be called directly by device drivers.
869 */
870int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
871{
448bd857
HY
872 int ret;
873
db288c9c 874 if (state <= PCI_D0)
448bd857
HY
875 return -EINVAL;
876 ret = pci_platform_power_transition(dev, state);
877 /* Power off the bridge may power off the whole hierarchy */
878 if (!ret && state == PCI_D3cold)
879 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
880 return ret;
0e5dd46b
RW
881}
882EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
883
44e4e66e
RW
884/**
885 * pci_set_power_state - Set the power state of a PCI device
886 * @dev: PCI device to handle.
887 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
888 *
877d0310 889 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
890 * the device's PCI PM registers.
891 *
892 * RETURN VALUE:
893 * -EINVAL if the requested state is invalid.
894 * -EIO if device does not support PCI PM or its PM capabilities register has a
895 * wrong version, or device doesn't support the requested state.
ab4b8a47 896 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
44e4e66e 897 * 0 if device already is in the requested state.
ab4b8a47 898 * 0 if the transition is to D3 but D3 is not supported.
44e4e66e
RW
899 * 0 if device's power state has been successfully changed.
900 */
901int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
902{
337001b6 903 int error;
44e4e66e
RW
904
905 /* bound the state we're entering */
448bd857
HY
906 if (state > PCI_D3cold)
907 state = PCI_D3cold;
44e4e66e
RW
908 else if (state < PCI_D0)
909 state = PCI_D0;
910 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
911 /*
912 * If the device or the parent bridge do not support PCI PM,
913 * ignore the request if we're doing anything other than putting
914 * it into D0 (which would only happen on boot).
915 */
916 return 0;
917
db288c9c
RW
918 /* Check if we're already there */
919 if (dev->current_state == state)
920 return 0;
921
0e5dd46b
RW
922 __pci_start_power_transition(dev, state);
923
979b1791
AC
924 /* This device is quirked not to be put into D3, so
925 don't put it in D3 */
448bd857 926 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
979b1791 927 return 0;
44e4e66e 928
448bd857
HY
929 /*
930 * To put device in D3cold, we put device into D3hot in native
931 * way, then put device into D3cold with platform ops
932 */
933 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
934 PCI_D3hot : state);
44e4e66e 935
0e5dd46b
RW
936 if (!__pci_complete_power_transition(dev, state))
937 error = 0;
44e4e66e
RW
938
939 return error;
940}
b7fe9434 941EXPORT_SYMBOL(pci_set_power_state);
44e4e66e 942
1da177e4
LT
943/**
944 * pci_choose_state - Choose the power state of a PCI device
945 * @dev: PCI device to be suspended
946 * @state: target sleep state for the whole system. This is the value
947 * that is passed to suspend() function.
948 *
949 * Returns PCI power state suitable for given device and given system
950 * message.
951 */
952
953pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
954{
ab826ca4 955 pci_power_t ret;
0f64474b 956
728cdb75 957 if (!dev->pm_cap)
1da177e4
LT
958 return PCI_D0;
959
961d9120
RW
960 ret = platform_pci_choose_state(dev);
961 if (ret != PCI_POWER_ERROR)
962 return ret;
ca078bae
PM
963
964 switch (state.event) {
965 case PM_EVENT_ON:
966 return PCI_D0;
967 case PM_EVENT_FREEZE:
b887d2e6
DB
968 case PM_EVENT_PRETHAW:
969 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 970 case PM_EVENT_SUSPEND:
3a2d5b70 971 case PM_EVENT_HIBERNATE:
ca078bae 972 return PCI_D3hot;
1da177e4 973 default:
80ccba11
BH
974 dev_info(&dev->dev, "unrecognized suspend event %d\n",
975 state.event);
1da177e4
LT
976 BUG();
977 }
978 return PCI_D0;
979}
1da177e4
LT
980EXPORT_SYMBOL(pci_choose_state);
981
89858517
YZ
982#define PCI_EXP_SAVE_REGS 7
983
fd0f7f73
AW
984static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
985 u16 cap, bool extended)
34a4876e
YL
986{
987 struct pci_cap_saved_state *tmp;
34a4876e 988
b67bfe0d 989 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
fd0f7f73 990 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
34a4876e
YL
991 return tmp;
992 }
993 return NULL;
994}
995
fd0f7f73
AW
996struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
997{
998 return _pci_find_saved_cap(dev, cap, false);
999}
1000
1001struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1002{
1003 return _pci_find_saved_cap(dev, cap, true);
1004}
1005
b56a5a23
MT
1006static int pci_save_pcie_state(struct pci_dev *dev)
1007{
59875ae4 1008 int i = 0;
b56a5a23
MT
1009 struct pci_cap_saved_state *save_state;
1010 u16 *cap;
1011
59875ae4 1012 if (!pci_is_pcie(dev))
b56a5a23
MT
1013 return 0;
1014
9f35575d 1015 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 1016 if (!save_state) {
e496b617 1017 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
1018 return -ENOMEM;
1019 }
63f4898a 1020
59875ae4
JL
1021 cap = (u16 *)&save_state->cap.data[0];
1022 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1023 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
9cb604ed 1029
b56a5a23
MT
1030 return 0;
1031}
1032
1033static void pci_restore_pcie_state(struct pci_dev *dev)
1034{
59875ae4 1035 int i = 0;
b56a5a23
MT
1036 struct pci_cap_saved_state *save_state;
1037 u16 *cap;
1038
1039 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
59875ae4 1040 if (!save_state)
9cb604ed
MS
1041 return;
1042
59875ae4
JL
1043 cap = (u16 *)&save_state->cap.data[0];
1044 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1045 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
1051}
1052
cc692a5f
SH
1053
1054static int pci_save_pcix_state(struct pci_dev *dev)
1055{
63f4898a 1056 int pos;
cc692a5f 1057 struct pci_cap_saved_state *save_state;
cc692a5f
SH
1058
1059 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1060 if (!pos)
cc692a5f
SH
1061 return 0;
1062
f34303de 1063 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 1064 if (!save_state) {
e496b617 1065 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
1066 return -ENOMEM;
1067 }
cc692a5f 1068
24a4742f
AW
1069 pci_read_config_word(dev, pos + PCI_X_CMD,
1070 (u16 *)save_state->cap.data);
63f4898a 1071
cc692a5f
SH
1072 return 0;
1073}
1074
1075static void pci_restore_pcix_state(struct pci_dev *dev)
1076{
1077 int i = 0, pos;
1078 struct pci_cap_saved_state *save_state;
1079 u16 *cap;
1080
1081 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1082 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1083 if (!save_state || !pos)
cc692a5f 1084 return;
24a4742f 1085 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
1086
1087 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
1088}
1089
1090
1da177e4
LT
1091/**
1092 * pci_save_state - save the PCI configuration space of a device before suspending
1093 * @dev: - PCI device that we're dealing with
1da177e4 1094 */
3c78bc61 1095int pci_save_state(struct pci_dev *dev)
1da177e4
LT
1096{
1097 int i;
1098 /* XXX: 100% dword access ok here? */
1099 for (i = 0; i < 16; i++)
9e0b5b2c 1100 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 1101 dev->state_saved = true;
79e50e72
QL
1102
1103 i = pci_save_pcie_state(dev);
1104 if (i != 0)
b56a5a23 1105 return i;
79e50e72
QL
1106
1107 i = pci_save_pcix_state(dev);
1108 if (i != 0)
cc692a5f 1109 return i;
79e50e72 1110
754834b9 1111 return pci_save_vc_state(dev);
1da177e4 1112}
b7fe9434 1113EXPORT_SYMBOL(pci_save_state);
1da177e4 1114
ebfc5b80 1115static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
e481d69e 1116 u32 saved_val, int retry, bool force)
ebfc5b80
RW
1117{
1118 u32 val;
1119
1120 pci_read_config_dword(pdev, offset, &val);
e481d69e 1121 if (!force && val == saved_val)
ebfc5b80
RW
1122 return;
1123
1124 for (;;) {
227f0647
RD
1125 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1126 offset, val, saved_val);
ebfc5b80
RW
1127 pci_write_config_dword(pdev, offset, saved_val);
1128 if (retry-- <= 0)
1129 return;
1130
1131 pci_read_config_dword(pdev, offset, &val);
1132 if (val == saved_val)
1133 return;
1134
1135 mdelay(1);
1136 }
1137}
1138
a6cb9ee7 1139static void pci_restore_config_space_range(struct pci_dev *pdev,
e481d69e
DD
1140 int start, int end, int retry,
1141 bool force)
ebfc5b80
RW
1142{
1143 int index;
1144
1145 for (index = end; index >= start; index--)
1146 pci_restore_config_dword(pdev, 4 * index,
1147 pdev->saved_config_space[index],
e481d69e 1148 retry, force);
ebfc5b80
RW
1149}
1150
a6cb9ee7
RW
1151static void pci_restore_config_space(struct pci_dev *pdev)
1152{
1153 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
e481d69e 1154 pci_restore_config_space_range(pdev, 10, 15, 0, false);
a6cb9ee7 1155 /* Restore BARs before the command register. */
e481d69e
DD
1156 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1157 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1158 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1159 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1160
1161 /*
1162 * Force rewriting of prefetch registers to avoid S3 resume
1163 * issues on Intel PCI bridges that occur when these
1164 * registers are not explicitly written.
1165 */
1166 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1167 pci_restore_config_space_range(pdev, 0, 8, 0, false);
a6cb9ee7 1168 } else {
e481d69e 1169 pci_restore_config_space_range(pdev, 0, 15, 0, false);
a6cb9ee7
RW
1170 }
1171}
1172
f7625980 1173/**
1da177e4
LT
1174 * pci_restore_state - Restore the saved state of a PCI device
1175 * @dev: - PCI device that we're dealing with
1da177e4 1176 */
1d3c16a8 1177void pci_restore_state(struct pci_dev *dev)
1da177e4 1178{
c82f63e4 1179 if (!dev->state_saved)
1d3c16a8 1180 return;
4b77b0a2 1181
b56a5a23
MT
1182 /* PCI Express register must be restored first */
1183 pci_restore_pcie_state(dev);
4ebeb1ec
CT
1184 pci_restore_pasid_state(dev);
1185 pci_restore_pri_state(dev);
1900ca13 1186 pci_restore_ats_state(dev);
425c1b22 1187 pci_restore_vc_state(dev);
b56a5a23 1188
b07461a8
TI
1189 pci_cleanup_aer_error_status_regs(dev);
1190
a6cb9ee7 1191 pci_restore_config_space(dev);
ebfc5b80 1192
cc692a5f 1193 pci_restore_pcix_state(dev);
41017f0c 1194 pci_restore_msi_state(dev);
ccbc175a
AD
1195
1196 /* Restore ACS and IOV configuration state */
1197 pci_enable_acs(dev);
8c5cdb6a 1198 pci_restore_iov_state(dev);
8fed4b65 1199
4b77b0a2 1200 dev->state_saved = false;
1da177e4 1201}
b7fe9434 1202EXPORT_SYMBOL(pci_restore_state);
1da177e4 1203
ffbdd3f7
AW
1204struct pci_saved_state {
1205 u32 config_space[16];
1206 struct pci_cap_saved_data cap[0];
1207};
1208
1209/**
1210 * pci_store_saved_state - Allocate and return an opaque struct containing
1211 * the device saved state.
1212 * @dev: PCI device that we're dealing with
1213 *
f7625980 1214 * Return NULL if no state or error.
ffbdd3f7
AW
1215 */
1216struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1217{
1218 struct pci_saved_state *state;
1219 struct pci_cap_saved_state *tmp;
1220 struct pci_cap_saved_data *cap;
ffbdd3f7
AW
1221 size_t size;
1222
1223 if (!dev->state_saved)
1224 return NULL;
1225
1226 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1227
b67bfe0d 1228 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
ffbdd3f7
AW
1229 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1230
1231 state = kzalloc(size, GFP_KERNEL);
1232 if (!state)
1233 return NULL;
1234
1235 memcpy(state->config_space, dev->saved_config_space,
1236 sizeof(state->config_space));
1237
1238 cap = state->cap;
b67bfe0d 1239 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
ffbdd3f7
AW
1240 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1241 memcpy(cap, &tmp->cap, len);
1242 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1243 }
1244 /* Empty cap_save terminates list */
1245
1246 return state;
1247}
1248EXPORT_SYMBOL_GPL(pci_store_saved_state);
1249
1250/**
1251 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1252 * @dev: PCI device that we're dealing with
1253 * @state: Saved state returned from pci_store_saved_state()
1254 */
98d9b271
KRW
1255int pci_load_saved_state(struct pci_dev *dev,
1256 struct pci_saved_state *state)
ffbdd3f7
AW
1257{
1258 struct pci_cap_saved_data *cap;
1259
1260 dev->state_saved = false;
1261
1262 if (!state)
1263 return 0;
1264
1265 memcpy(dev->saved_config_space, state->config_space,
1266 sizeof(state->config_space));
1267
1268 cap = state->cap;
1269 while (cap->size) {
1270 struct pci_cap_saved_state *tmp;
1271
fd0f7f73 1272 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
ffbdd3f7
AW
1273 if (!tmp || tmp->cap.size != cap->size)
1274 return -EINVAL;
1275
1276 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1277 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1278 sizeof(struct pci_cap_saved_data) + cap->size);
1279 }
1280
1281 dev->state_saved = true;
1282 return 0;
1283}
98d9b271 1284EXPORT_SYMBOL_GPL(pci_load_saved_state);
ffbdd3f7
AW
1285
1286/**
1287 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1288 * and free the memory allocated for it.
1289 * @dev: PCI device that we're dealing with
1290 * @state: Pointer to saved state returned from pci_store_saved_state()
1291 */
1292int pci_load_and_free_saved_state(struct pci_dev *dev,
1293 struct pci_saved_state **state)
1294{
1295 int ret = pci_load_saved_state(dev, *state);
1296 kfree(*state);
1297 *state = NULL;
1298 return ret;
1299}
1300EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1301
8a9d5609
BH
1302int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1303{
1304 return pci_enable_resources(dev, bars);
1305}
1306
38cc1302
HS
1307static int do_pci_enable_device(struct pci_dev *dev, int bars)
1308{
1309 int err;
1f6ae47e 1310 struct pci_dev *bridge;
1e2571a7
BH
1311 u16 cmd;
1312 u8 pin;
38cc1302
HS
1313
1314 err = pci_set_power_state(dev, PCI_D0);
1315 if (err < 0 && err != -EIO)
1316 return err;
1f6ae47e
VS
1317
1318 bridge = pci_upstream_bridge(dev);
1319 if (bridge)
1320 pcie_aspm_powersave_config_link(bridge);
1321
38cc1302
HS
1322 err = pcibios_enable_device(dev, bars);
1323 if (err < 0)
1324 return err;
1325 pci_fixup_device(pci_fixup_enable, dev);
1326
866d5417
BH
1327 if (dev->msi_enabled || dev->msix_enabled)
1328 return 0;
1329
1e2571a7
BH
1330 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1331 if (pin) {
1332 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1333 if (cmd & PCI_COMMAND_INTX_DISABLE)
1334 pci_write_config_word(dev, PCI_COMMAND,
1335 cmd & ~PCI_COMMAND_INTX_DISABLE);
1336 }
1337
38cc1302
HS
1338 return 0;
1339}
1340
1341/**
0b62e13b 1342 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1343 * @dev: PCI device to be resumed
1344 *
1345 * Note this function is a backend of pci_default_resume and is not supposed
1346 * to be called by normal code, write proper resume handler and use it instead.
1347 */
0b62e13b 1348int pci_reenable_device(struct pci_dev *dev)
38cc1302 1349{
296ccb08 1350 if (pci_is_enabled(dev))
38cc1302
HS
1351 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1352 return 0;
1353}
b7fe9434 1354EXPORT_SYMBOL(pci_reenable_device);
38cc1302 1355
928bea96
YL
1356static void pci_enable_bridge(struct pci_dev *dev)
1357{
79272138 1358 struct pci_dev *bridge;
928bea96
YL
1359 int retval;
1360
79272138
BH
1361 bridge = pci_upstream_bridge(dev);
1362 if (bridge)
1363 pci_enable_bridge(bridge);
928bea96 1364
cf3e1feb 1365 if (pci_is_enabled(dev)) {
fbeeb822 1366 if (!dev->is_busmaster)
cf3e1feb 1367 pci_set_master(dev);
0f50a49e 1368 return;
cf3e1feb
YL
1369 }
1370
928bea96
YL
1371 retval = pci_enable_device(dev);
1372 if (retval)
1373 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1374 retval);
1375 pci_set_master(dev);
1376}
1377
b4b4fbba 1378static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1da177e4 1379{
79272138 1380 struct pci_dev *bridge;
1da177e4 1381 int err;
b718989d 1382 int i, bars = 0;
1da177e4 1383
97c145f7
JB
1384 /*
1385 * Power state could be unknown at this point, either due to a fresh
1386 * boot or a device removal call. So get the current power state
1387 * so that things like MSI message writing will behave as expected
1388 * (e.g. if the device really is in D0 at enable time).
1389 */
1390 if (dev->pm_cap) {
1391 u16 pmcsr;
1392 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1393 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1394 }
1395
cc7ba39b 1396 if (atomic_inc_return(&dev->enable_cnt) > 1)
9fb625c3
HS
1397 return 0; /* already enabled */
1398
79272138 1399 bridge = pci_upstream_bridge(dev);
0f50a49e 1400 if (bridge)
79272138 1401 pci_enable_bridge(bridge);
928bea96 1402
497f16f2
YL
1403 /* only skip sriov related */
1404 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1405 if (dev->resource[i].flags & flags)
1406 bars |= (1 << i);
1407 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1408 if (dev->resource[i].flags & flags)
1409 bars |= (1 << i);
1410
38cc1302 1411 err = do_pci_enable_device(dev, bars);
95a62965 1412 if (err < 0)
38cc1302 1413 atomic_dec(&dev->enable_cnt);
9fb625c3 1414 return err;
1da177e4
LT
1415}
1416
b718989d
BH
1417/**
1418 * pci_enable_device_io - Initialize a device for use with IO space
1419 * @dev: PCI device to be initialized
1420 *
1421 * Initialize device before it's used by a driver. Ask low-level code
1422 * to enable I/O resources. Wake up the device if it was suspended.
1423 * Beware, this function can fail.
1424 */
1425int pci_enable_device_io(struct pci_dev *dev)
1426{
b4b4fbba 1427 return pci_enable_device_flags(dev, IORESOURCE_IO);
b718989d 1428}
b7fe9434 1429EXPORT_SYMBOL(pci_enable_device_io);
b718989d
BH
1430
1431/**
1432 * pci_enable_device_mem - Initialize a device for use with Memory space
1433 * @dev: PCI device to be initialized
1434 *
1435 * Initialize device before it's used by a driver. Ask low-level code
1436 * to enable Memory resources. Wake up the device if it was suspended.
1437 * Beware, this function can fail.
1438 */
1439int pci_enable_device_mem(struct pci_dev *dev)
1440{
b4b4fbba 1441 return pci_enable_device_flags(dev, IORESOURCE_MEM);
b718989d 1442}
b7fe9434 1443EXPORT_SYMBOL(pci_enable_device_mem);
b718989d 1444
bae94d02
IPG
1445/**
1446 * pci_enable_device - Initialize device before it's used by a driver.
1447 * @dev: PCI device to be initialized
1448 *
1449 * Initialize device before it's used by a driver. Ask low-level code
1450 * to enable I/O and memory. Wake up the device if it was suspended.
1451 * Beware, this function can fail.
1452 *
1453 * Note we don't actually enable the device many times if we call
1454 * this function repeatedly (we just increment the count).
1455 */
1456int pci_enable_device(struct pci_dev *dev)
1457{
b4b4fbba 1458 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02 1459}
b7fe9434 1460EXPORT_SYMBOL(pci_enable_device);
bae94d02 1461
9ac7849e
TH
1462/*
1463 * Managed PCI resources. This manages device on/off, intx/msi/msix
1464 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1465 * there's no need to track it separately. pci_devres is initialized
1466 * when a device is enabled using managed PCI device enable interface.
1467 */
1468struct pci_devres {
7f375f32
TH
1469 unsigned int enabled:1;
1470 unsigned int pinned:1;
9ac7849e
TH
1471 unsigned int orig_intx:1;
1472 unsigned int restore_intx:1;
70aa92f2 1473 unsigned int mwi:1;
9ac7849e
TH
1474 u32 region_mask;
1475};
1476
1477static void pcim_release(struct device *gendev, void *res)
1478{
f3d2f165 1479 struct pci_dev *dev = to_pci_dev(gendev);
9ac7849e
TH
1480 struct pci_devres *this = res;
1481 int i;
1482
1483 if (dev->msi_enabled)
1484 pci_disable_msi(dev);
1485 if (dev->msix_enabled)
1486 pci_disable_msix(dev);
1487
1488 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1489 if (this->region_mask & (1 << i))
1490 pci_release_region(dev, i);
1491
70aa92f2
HK
1492 if (this->mwi)
1493 pci_clear_mwi(dev);
1494
9ac7849e
TH
1495 if (this->restore_intx)
1496 pci_intx(dev, this->orig_intx);
1497
7f375f32 1498 if (this->enabled && !this->pinned)
9ac7849e
TH
1499 pci_disable_device(dev);
1500}
1501
07656d83 1502static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1503{
1504 struct pci_devres *dr, *new_dr;
1505
1506 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1507 if (dr)
1508 return dr;
1509
1510 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1511 if (!new_dr)
1512 return NULL;
1513 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1514}
1515
07656d83 1516static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1517{
1518 if (pci_is_managed(pdev))
1519 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1520 return NULL;
1521}
1522
1523/**
1524 * pcim_enable_device - Managed pci_enable_device()
1525 * @pdev: PCI device to be initialized
1526 *
1527 * Managed pci_enable_device().
1528 */
1529int pcim_enable_device(struct pci_dev *pdev)
1530{
1531 struct pci_devres *dr;
1532 int rc;
1533
1534 dr = get_pci_dr(pdev);
1535 if (unlikely(!dr))
1536 return -ENOMEM;
b95d58ea
TH
1537 if (dr->enabled)
1538 return 0;
9ac7849e
TH
1539
1540 rc = pci_enable_device(pdev);
1541 if (!rc) {
1542 pdev->is_managed = 1;
7f375f32 1543 dr->enabled = 1;
9ac7849e
TH
1544 }
1545 return rc;
1546}
b7fe9434 1547EXPORT_SYMBOL(pcim_enable_device);
9ac7849e
TH
1548
1549/**
1550 * pcim_pin_device - Pin managed PCI device
1551 * @pdev: PCI device to pin
1552 *
1553 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1554 * driver detach. @pdev must have been enabled with
1555 * pcim_enable_device().
1556 */
1557void pcim_pin_device(struct pci_dev *pdev)
1558{
1559 struct pci_devres *dr;
1560
1561 dr = find_pci_dr(pdev);
7f375f32 1562 WARN_ON(!dr || !dr->enabled);
9ac7849e 1563 if (dr)
7f375f32 1564 dr->pinned = 1;
9ac7849e 1565}
b7fe9434 1566EXPORT_SYMBOL(pcim_pin_device);
9ac7849e 1567
eca0d467
MG
1568/*
1569 * pcibios_add_device - provide arch specific hooks when adding device dev
1570 * @dev: the PCI device being added
1571 *
1572 * Permits the platform to provide architecture specific functionality when
1573 * devices are added. This is the default implementation. Architecture
1574 * implementations can override this.
1575 */
3c78bc61 1576int __weak pcibios_add_device(struct pci_dev *dev)
eca0d467
MG
1577{
1578 return 0;
1579}
1580
6ae32c53
SO
1581/**
1582 * pcibios_release_device - provide arch specific hooks when releasing device dev
1583 * @dev: the PCI device being released
1584 *
1585 * Permits the platform to provide architecture specific functionality when
1586 * devices are released. This is the default implementation. Architecture
1587 * implementations can override this.
1588 */
1589void __weak pcibios_release_device(struct pci_dev *dev) {}
1590
1da177e4
LT
1591/**
1592 * pcibios_disable_device - disable arch specific PCI resources for device dev
1593 * @dev: the PCI device to disable
1594 *
1595 * Disables architecture specific PCI resources for the device. This
1596 * is the default implementation. Architecture implementations can
1597 * override this.
1598 */
ff3ce480 1599void __weak pcibios_disable_device(struct pci_dev *dev) {}
1da177e4 1600
a43ae58c
HG
1601/**
1602 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1603 * @irq: ISA IRQ to penalize
1604 * @active: IRQ active or not
1605 *
1606 * Permits the platform to provide architecture-specific functionality when
1607 * penalizing ISA IRQs. This is the default implementation. Architecture
1608 * implementations can override this.
1609 */
1610void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1611
fa58d305
RW
1612static void do_pci_disable_device(struct pci_dev *dev)
1613{
1614 u16 pci_command;
1615
1616 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1617 if (pci_command & PCI_COMMAND_MASTER) {
1618 pci_command &= ~PCI_COMMAND_MASTER;
1619 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1620 }
1621
1622 pcibios_disable_device(dev);
1623}
1624
1625/**
1626 * pci_disable_enabled_device - Disable device without updating enable_cnt
1627 * @dev: PCI device to disable
1628 *
1629 * NOTE: This function is a backend of PCI power management routines and is
1630 * not supposed to be called drivers.
1631 */
1632void pci_disable_enabled_device(struct pci_dev *dev)
1633{
296ccb08 1634 if (pci_is_enabled(dev))
fa58d305
RW
1635 do_pci_disable_device(dev);
1636}
1637
1da177e4
LT
1638/**
1639 * pci_disable_device - Disable PCI device after use
1640 * @dev: PCI device to be disabled
1641 *
1642 * Signal to the system that the PCI device is not in use by the system
1643 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1644 *
1645 * Note we don't actually disable the device until all callers of
ee6583f6 1646 * pci_enable_device() have called pci_disable_device().
1da177e4 1647 */
3c78bc61 1648void pci_disable_device(struct pci_dev *dev)
1da177e4 1649{
9ac7849e 1650 struct pci_devres *dr;
99dc804d 1651
9ac7849e
TH
1652 dr = find_pci_dr(dev);
1653 if (dr)
7f375f32 1654 dr->enabled = 0;
9ac7849e 1655
fd6dceab
KK
1656 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1657 "disabling already-disabled device");
1658
cc7ba39b 1659 if (atomic_dec_return(&dev->enable_cnt) != 0)
bae94d02
IPG
1660 return;
1661
fa58d305 1662 do_pci_disable_device(dev);
1da177e4 1663
fa58d305 1664 dev->is_busmaster = 0;
1da177e4 1665}
b7fe9434 1666EXPORT_SYMBOL(pci_disable_device);
1da177e4 1667
f7bdd12d
BK
1668/**
1669 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1670 * @dev: the PCIe device reset
f7bdd12d
BK
1671 * @state: Reset state to enter into
1672 *
1673 *
45e829ea 1674 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1675 * implementation. Architecture implementations can override this.
1676 */
d6d88c83
BH
1677int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1678 enum pcie_reset_state state)
f7bdd12d
BK
1679{
1680 return -EINVAL;
1681}
1682
1683/**
1684 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1685 * @dev: the PCIe device reset
f7bdd12d
BK
1686 * @state: Reset state to enter into
1687 *
1688 *
1689 * Sets the PCI reset state for the device.
1690 */
1691int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1692{
1693 return pcibios_set_pcie_reset_state(dev, state);
1694}
b7fe9434 1695EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
f7bdd12d 1696
58ff4633
RW
1697/**
1698 * pci_check_pme_status - Check if given device has generated PME.
1699 * @dev: Device to check.
1700 *
1701 * Check the PME status of the device and if set, clear it and clear PME enable
1702 * (if set). Return 'true' if PME status and PME enable were both set or
1703 * 'false' otherwise.
1704 */
1705bool pci_check_pme_status(struct pci_dev *dev)
1706{
1707 int pmcsr_pos;
1708 u16 pmcsr;
1709 bool ret = false;
1710
1711 if (!dev->pm_cap)
1712 return false;
1713
1714 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1715 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1716 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1717 return false;
1718
1719 /* Clear PME status. */
1720 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1721 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1722 /* Disable PME to avoid interrupt flood. */
1723 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1724 ret = true;
1725 }
1726
1727 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1728
1729 return ret;
1730}
1731
b67ea761
RW
1732/**
1733 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1734 * @dev: Device to handle.
379021d5 1735 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1736 *
1737 * Check if @dev has generated PME and queue a resume request for it in that
1738 * case.
1739 */
379021d5 1740static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1741{
379021d5
RW
1742 if (pme_poll_reset && dev->pme_poll)
1743 dev->pme_poll = false;
1744
c125e96f 1745 if (pci_check_pme_status(dev)) {
c125e96f 1746 pci_wakeup_event(dev);
0f953bf6 1747 pm_request_resume(&dev->dev);
c125e96f 1748 }
b67ea761
RW
1749 return 0;
1750}
1751
1752/**
1753 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1754 * @bus: Top bus of the subtree to walk.
1755 */
1756void pci_pme_wakeup_bus(struct pci_bus *bus)
1757{
1758 if (bus)
379021d5 1759 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1760}
1761
448bd857 1762
eb9d0fe4
RW
1763/**
1764 * pci_pme_capable - check the capability of PCI device to generate PME#
1765 * @dev: PCI device to handle.
eb9d0fe4
RW
1766 * @state: PCI state from which device will issue PME#.
1767 */
e5899e1b 1768bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1769{
337001b6 1770 if (!dev->pm_cap)
eb9d0fe4
RW
1771 return false;
1772
337001b6 1773 return !!(dev->pme_support & (1 << state));
eb9d0fe4 1774}
b7fe9434 1775EXPORT_SYMBOL(pci_pme_capable);
eb9d0fe4 1776
df17e62e
MG
1777static void pci_pme_list_scan(struct work_struct *work)
1778{
379021d5 1779 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1780
1781 mutex_lock(&pci_pme_list_mutex);
ce300008
BH
1782 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1783 if (pme_dev->dev->pme_poll) {
1784 struct pci_dev *bridge;
1785
1786 bridge = pme_dev->dev->bus->self;
1787 /*
1788 * If bridge is in low power state, the
1789 * configuration space of subordinate devices
1790 * may be not accessible
1791 */
1792 if (bridge && bridge->current_state != PCI_D0)
1793 continue;
1794 pci_pme_wakeup(pme_dev->dev, NULL);
1795 } else {
1796 list_del(&pme_dev->list);
1797 kfree(pme_dev);
379021d5 1798 }
df17e62e 1799 }
ce300008 1800 if (!list_empty(&pci_pme_list))
ea00353f
LW
1801 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1802 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1803 mutex_unlock(&pci_pme_list_mutex);
1804}
1805
2cef548a 1806static void __pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1807{
1808 u16 pmcsr;
1809
ffaddbe8 1810 if (!dev->pme_support)
eb9d0fe4
RW
1811 return;
1812
337001b6 1813 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1814 /* Clear PME_Status by writing 1 to it and enable PME# */
1815 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1816 if (!enable)
1817 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1818
337001b6 1819 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2cef548a
RW
1820}
1821
0ce3fcaf
RW
1822/**
1823 * pci_pme_restore - Restore PME configuration after config space restore.
1824 * @dev: PCI device to update.
1825 */
1826void pci_pme_restore(struct pci_dev *dev)
dc15e71e
RW
1827{
1828 u16 pmcsr;
1829
1830 if (!dev->pme_support)
1831 return;
1832
1833 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1834 if (dev->wakeup_prepared) {
1835 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
0ce3fcaf 1836 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
dc15e71e
RW
1837 } else {
1838 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1839 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1840 }
1841 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1842}
1843
2cef548a
RW
1844/**
1845 * pci_pme_active - enable or disable PCI device's PME# function
1846 * @dev: PCI device to handle.
1847 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1848 *
1849 * The caller must verify that the device is capable of generating PME# before
1850 * calling this function with @enable equal to 'true'.
1851 */
1852void pci_pme_active(struct pci_dev *dev, bool enable)
1853{
1854 __pci_pme_active(dev, enable);
eb9d0fe4 1855
6e965e0d
HY
1856 /*
1857 * PCI (as opposed to PCIe) PME requires that the device have
1858 * its PME# line hooked up correctly. Not all hardware vendors
1859 * do this, so the PME never gets delivered and the device
1860 * remains asleep. The easiest way around this is to
1861 * periodically walk the list of suspended devices and check
1862 * whether any have their PME flag set. The assumption is that
1863 * we'll wake up often enough anyway that this won't be a huge
1864 * hit, and the power savings from the devices will still be a
1865 * win.
1866 *
1867 * Although PCIe uses in-band PME message instead of PME# line
1868 * to report PME, PME does not work for some PCIe devices in
1869 * reality. For example, there are devices that set their PME
1870 * status bits, but don't really bother to send a PME message;
1871 * there are PCI Express Root Ports that don't bother to
1872 * trigger interrupts when they receive PME messages from the
1873 * devices below. So PME poll is used for PCIe devices too.
1874 */
df17e62e 1875
379021d5 1876 if (dev->pme_poll) {
df17e62e
MG
1877 struct pci_pme_device *pme_dev;
1878 if (enable) {
1879 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1880 GFP_KERNEL);
0394cb19
BH
1881 if (!pme_dev) {
1882 dev_warn(&dev->dev, "can't enable PME#\n");
1883 return;
1884 }
df17e62e
MG
1885 pme_dev->dev = dev;
1886 mutex_lock(&pci_pme_list_mutex);
1887 list_add(&pme_dev->list, &pci_pme_list);
1888 if (list_is_singular(&pci_pme_list))
ea00353f
LW
1889 queue_delayed_work(system_freezable_wq,
1890 &pci_pme_work,
1891 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1892 mutex_unlock(&pci_pme_list_mutex);
1893 } else {
1894 mutex_lock(&pci_pme_list_mutex);
1895 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1896 if (pme_dev->dev == dev) {
1897 list_del(&pme_dev->list);
1898 kfree(pme_dev);
1899 break;
1900 }
1901 }
1902 mutex_unlock(&pci_pme_list_mutex);
1903 }
1904 }
1905
85b8582d 1906 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4 1907}
b7fe9434 1908EXPORT_SYMBOL(pci_pme_active);
eb9d0fe4 1909
1da177e4 1910/**
5638cfd5 1911 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1912 * @dev: PCI device affected
1913 * @state: PCI state from which device will issue wakeup events
1914 * @enable: True to enable event generation; false to disable
1915 *
1916 * This enables the device as a wakeup event source, or disables it.
1917 * When such events involves platform-specific hooks, those hooks are
1918 * called automatically by this routine.
1919 *
1920 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1921 * always require such platform hooks.
075c1771 1922 *
eb9d0fe4
RW
1923 * RETURN VALUE:
1924 * 0 is returned on success
1925 * -EINVAL is returned if device is not supposed to wake up the system
1926 * Error code depending on the platform is returned if both the platform and
1927 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1928 */
5638cfd5 1929static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
1da177e4 1930{
5bcc2fb4 1931 int ret = 0;
075c1771 1932
baecc470
RW
1933 /*
1934 * Bridges can only signal wakeup on behalf of subordinate devices,
1935 * but that is set up elsewhere, so skip them.
1936 */
1937 if (pci_has_subordinate(dev))
1938 return 0;
1939
0ce3fcaf
RW
1940 /* Don't do the same thing twice in a row for one device. */
1941 if (!!enable == !!dev->wakeup_prepared)
e80bb09d
RW
1942 return 0;
1943
eb9d0fe4
RW
1944 /*
1945 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1946 * Anderson we should be doing PME# wake enable followed by ACPI wake
1947 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1948 */
1da177e4 1949
5bcc2fb4
RW
1950 if (enable) {
1951 int error;
1da177e4 1952
5bcc2fb4
RW
1953 if (pci_pme_capable(dev, state))
1954 pci_pme_active(dev, true);
1955 else
1956 ret = 1;
0847684c 1957 error = platform_pci_set_wakeup(dev, true);
5bcc2fb4
RW
1958 if (ret)
1959 ret = error;
e80bb09d
RW
1960 if (!ret)
1961 dev->wakeup_prepared = true;
5bcc2fb4 1962 } else {
0847684c 1963 platform_pci_set_wakeup(dev, false);
5bcc2fb4 1964 pci_pme_active(dev, false);
e80bb09d 1965 dev->wakeup_prepared = false;
5bcc2fb4 1966 }
1da177e4 1967
5bcc2fb4 1968 return ret;
eb9d0fe4 1969}
5638cfd5
RW
1970
1971/**
1972 * pci_enable_wake - change wakeup settings for a PCI device
1973 * @pci_dev: Target device
1974 * @state: PCI state from which device will issue wakeup events
1975 * @enable: Whether or not to enable event generation
1976 *
1977 * If @enable is set, check device_may_wakeup() for the device before calling
1978 * __pci_enable_wake() for it.
1979 */
1980int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
1981{
1982 if (enable && !device_may_wakeup(&pci_dev->dev))
1983 return -EINVAL;
1984
1985 return __pci_enable_wake(pci_dev, state, enable);
1986}
0847684c 1987EXPORT_SYMBOL(pci_enable_wake);
1da177e4 1988
0235c4fc
RW
1989/**
1990 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1991 * @dev: PCI device to prepare
1992 * @enable: True to enable wake-up event generation; false to disable
1993 *
1994 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1995 * and this function allows them to set that up cleanly - pci_enable_wake()
1996 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1997 * ordering constraints.
1998 *
5638cfd5
RW
1999 * This function only returns error code if the device is not allowed to wake
2000 * up the system from sleep or it is not capable of generating PME# from both
2001 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
0235c4fc
RW
2002 */
2003int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2004{
2005 return pci_pme_capable(dev, PCI_D3cold) ?
2006 pci_enable_wake(dev, PCI_D3cold, enable) :
2007 pci_enable_wake(dev, PCI_D3hot, enable);
2008}
b7fe9434 2009EXPORT_SYMBOL(pci_wake_from_d3);
0235c4fc 2010
404cc2d8 2011/**
37139074
JB
2012 * pci_target_state - find an appropriate low power state for a given PCI dev
2013 * @dev: PCI device
666ff6f8 2014 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
37139074
JB
2015 *
2016 * Use underlying platform code to find a supported low power state for @dev.
2017 * If the platform can't manage @dev, return the deepest state from which it
2018 * can generate wake events, based on any available PME info.
404cc2d8 2019 */
666ff6f8 2020static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
404cc2d8
RW
2021{
2022 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
2023
2024 if (platform_pci_power_manageable(dev)) {
2025 /*
2026 * Call the platform to choose the target state of the device
2027 * and enable wake-up from this state if supported.
2028 */
2029 pci_power_t state = platform_pci_choose_state(dev);
2030
2031 switch (state) {
2032 case PCI_POWER_ERROR:
2033 case PCI_UNKNOWN:
2034 break;
2035 case PCI_D1:
2036 case PCI_D2:
2037 if (pci_no_d1d2(dev))
2038 break;
2039 default:
2040 target_state = state;
404cc2d8 2041 }
4132a577
LW
2042
2043 return target_state;
2044 }
2045
2046 if (!dev->pm_cap)
d2abdf62 2047 target_state = PCI_D0;
4132a577
LW
2048
2049 /*
2050 * If the device is in D3cold even though it's not power-manageable by
2051 * the platform, it may have been powered down by non-standard means.
2052 * Best to let it slumber.
2053 */
2054 if (dev->current_state == PCI_D3cold)
2055 target_state = PCI_D3cold;
2056
666ff6f8 2057 if (wakeup) {
404cc2d8
RW
2058 /*
2059 * Find the deepest state from which the device can generate
2060 * wake-up events, make it the target state and enable device
2061 * to generate PME#.
2062 */
337001b6
RW
2063 if (dev->pme_support) {
2064 while (target_state
2065 && !(dev->pme_support & (1 << target_state)))
2066 target_state--;
404cc2d8
RW
2067 }
2068 }
2069
e5899e1b
RW
2070 return target_state;
2071}
2072
2073/**
2074 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2075 * @dev: Device to handle.
2076 *
2077 * Choose the power state appropriate for the device depending on whether
2078 * it can wake up the system and/or is power manageable by the platform
2079 * (PCI_D3hot is the default) and put the device into that state.
2080 */
2081int pci_prepare_to_sleep(struct pci_dev *dev)
2082{
666ff6f8
RW
2083 bool wakeup = device_may_wakeup(&dev->dev);
2084 pci_power_t target_state = pci_target_state(dev, wakeup);
e5899e1b
RW
2085 int error;
2086
2087 if (target_state == PCI_POWER_ERROR)
2088 return -EIO;
2089
666ff6f8 2090 pci_enable_wake(dev, target_state, wakeup);
c157dfa3 2091
404cc2d8
RW
2092 error = pci_set_power_state(dev, target_state);
2093
2094 if (error)
2095 pci_enable_wake(dev, target_state, false);
2096
2097 return error;
2098}
b7fe9434 2099EXPORT_SYMBOL(pci_prepare_to_sleep);
404cc2d8
RW
2100
2101/**
443bd1c4 2102 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
2103 * @dev: Device to handle.
2104 *
88393161 2105 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
2106 */
2107int pci_back_from_sleep(struct pci_dev *dev)
2108{
2109 pci_enable_wake(dev, PCI_D0, false);
2110 return pci_set_power_state(dev, PCI_D0);
2111}
b7fe9434 2112EXPORT_SYMBOL(pci_back_from_sleep);
404cc2d8 2113
6cbf8214
RW
2114/**
2115 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2116 * @dev: PCI device being suspended.
2117 *
2118 * Prepare @dev to generate wake-up events at run time and put it into a low
2119 * power state.
2120 */
2121int pci_finish_runtime_suspend(struct pci_dev *dev)
2122{
666ff6f8 2123 pci_power_t target_state;
6cbf8214
RW
2124 int error;
2125
666ff6f8 2126 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
6cbf8214
RW
2127 if (target_state == PCI_POWER_ERROR)
2128 return -EIO;
2129
448bd857
HY
2130 dev->runtime_d3cold = target_state == PCI_D3cold;
2131
5638cfd5 2132 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
6cbf8214
RW
2133
2134 error = pci_set_power_state(dev, target_state);
2135
448bd857 2136 if (error) {
0847684c 2137 pci_enable_wake(dev, target_state, false);
448bd857
HY
2138 dev->runtime_d3cold = false;
2139 }
6cbf8214
RW
2140
2141 return error;
2142}
2143
b67ea761
RW
2144/**
2145 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2146 * @dev: Device to check.
2147 *
f7625980 2148 * Return true if the device itself is capable of generating wake-up events
b67ea761
RW
2149 * (through the platform or using the native PCIe PME) or if the device supports
2150 * PME and one of its upstream bridges can generate wake-up events.
2151 */
2152bool pci_dev_run_wake(struct pci_dev *dev)
2153{
2154 struct pci_bus *bus = dev->bus;
2155
b67ea761
RW
2156 if (!dev->pme_support)
2157 return false;
2158
666ff6f8 2159 /* PME-capable in principle, but not from the target power state */
97231ef2 2160 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
6496ebd7
AS
2161 return false;
2162
97231ef2
KHF
2163 if (device_can_wakeup(&dev->dev))
2164 return true;
2165
b67ea761
RW
2166 while (bus->parent) {
2167 struct pci_dev *bridge = bus->self;
2168
de3ef1eb 2169 if (device_can_wakeup(&bridge->dev))
b67ea761
RW
2170 return true;
2171
2172 bus = bus->parent;
2173 }
2174
2175 /* We have reached the root bus. */
2176 if (bus->bridge)
de3ef1eb 2177 return device_can_wakeup(bus->bridge);
b67ea761
RW
2178
2179 return false;
2180}
2181EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2182
bac2a909
RW
2183/**
2184 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2185 * @pci_dev: Device to check.
2186 *
2187 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2188 * reconfigured due to wakeup settings difference between system and runtime
2189 * suspend and the current power state of it is suitable for the upcoming
2190 * (system) transition.
2cef548a
RW
2191 *
2192 * If the device is not configured for system wakeup, disable PME for it before
2193 * returning 'true' to prevent it from waking up the system unnecessarily.
bac2a909
RW
2194 */
2195bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2196{
2197 struct device *dev = &pci_dev->dev;
666ff6f8 2198 bool wakeup = device_may_wakeup(dev);
bac2a909
RW
2199
2200 if (!pm_runtime_suspended(dev)
666ff6f8 2201 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
c2eac4d3 2202 || platform_pci_need_resume(pci_dev))
bac2a909
RW
2203 return false;
2204
2cef548a
RW
2205 /*
2206 * At this point the device is good to go unless it's been configured
2207 * to generate PME at the runtime suspend time, but it is not supposed
2208 * to wake up the system. In that case, simply disable PME for it
2209 * (it will have to be re-enabled on exit from system resume).
2210 *
2211 * If the device's power state is D3cold and the platform check above
2212 * hasn't triggered, the device's configuration is suitable and we don't
2213 * need to manipulate it at all.
2214 */
2215 spin_lock_irq(&dev->power.lock);
2216
2217 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
666ff6f8 2218 !wakeup)
2cef548a
RW
2219 __pci_pme_active(pci_dev, false);
2220
2221 spin_unlock_irq(&dev->power.lock);
2222 return true;
2223}
2224
2225/**
2226 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2227 * @pci_dev: Device to handle.
2228 *
2229 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2230 * it might have been disabled during the prepare phase of system suspend if
2231 * the device was not configured for system wakeup.
2232 */
2233void pci_dev_complete_resume(struct pci_dev *pci_dev)
2234{
2235 struct device *dev = &pci_dev->dev;
2236
2237 if (!pci_dev_run_wake(pci_dev))
2238 return;
2239
2240 spin_lock_irq(&dev->power.lock);
2241
2242 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2243 __pci_pme_active(pci_dev, true);
2244
2245 spin_unlock_irq(&dev->power.lock);
bac2a909
RW
2246}
2247
b3c32c4f
HY
2248void pci_config_pm_runtime_get(struct pci_dev *pdev)
2249{
2250 struct device *dev = &pdev->dev;
2251 struct device *parent = dev->parent;
2252
2253 if (parent)
2254 pm_runtime_get_sync(parent);
2255 pm_runtime_get_noresume(dev);
2256 /*
2257 * pdev->current_state is set to PCI_D3cold during suspending,
2258 * so wait until suspending completes
2259 */
2260 pm_runtime_barrier(dev);
2261 /*
2262 * Only need to resume devices in D3cold, because config
2263 * registers are still accessible for devices suspended but
2264 * not in D3cold.
2265 */
2266 if (pdev->current_state == PCI_D3cold)
2267 pm_runtime_resume(dev);
2268}
2269
2270void pci_config_pm_runtime_put(struct pci_dev *pdev)
2271{
2272 struct device *dev = &pdev->dev;
2273 struct device *parent = dev->parent;
2274
2275 pm_runtime_put(dev);
2276 if (parent)
2277 pm_runtime_put_sync(parent);
2278}
2279
9d26d3a8
MW
2280/**
2281 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2282 * @bridge: Bridge to check
2283 *
2284 * This function checks if it is possible to move the bridge to D3.
2285 * Currently we only allow D3 for recent enough PCIe ports.
2286 */
c6a63307 2287bool pci_bridge_d3_possible(struct pci_dev *bridge)
9d26d3a8
MW
2288{
2289 unsigned int year;
2290
2291 if (!pci_is_pcie(bridge))
2292 return false;
2293
2294 switch (pci_pcie_type(bridge)) {
2295 case PCI_EXP_TYPE_ROOT_PORT:
2296 case PCI_EXP_TYPE_UPSTREAM:
2297 case PCI_EXP_TYPE_DOWNSTREAM:
2298 if (pci_bridge_d3_disable)
2299 return false;
97a90aee
LW
2300
2301 /*
d98e0929
BH
2302 * Hotplug interrupts cannot be delivered if the link is down,
2303 * so parents of a hotplug port must stay awake. In addition,
2304 * hotplug ports handled by firmware in System Management Mode
97a90aee 2305 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
d98e0929 2306 * For simplicity, disallow in general for now.
97a90aee 2307 */
d98e0929 2308 if (bridge->is_hotplug_bridge)
97a90aee
LW
2309 return false;
2310
9d26d3a8
MW
2311 if (pci_bridge_d3_force)
2312 return true;
2313
2314 /*
2315 * It should be safe to put PCIe ports from 2015 or newer
2316 * to D3.
2317 */
2318 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2319 year >= 2015) {
2320 return true;
2321 }
2322 break;
2323 }
2324
2325 return false;
2326}
2327
2328static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2329{
2330 bool *d3cold_ok = data;
9d26d3a8 2331
718a0609
LW
2332 if (/* The device needs to be allowed to go D3cold ... */
2333 dev->no_d3cold || !dev->d3cold_allowed ||
2334
2335 /* ... and if it is wakeup capable to do so from D3cold. */
2336 (device_may_wakeup(&dev->dev) &&
2337 !pci_pme_capable(dev, PCI_D3cold)) ||
2338
2339 /* If it is a bridge it must be allowed to go to D3. */
d98e0929 2340 !pci_power_manageable(dev))
9d26d3a8 2341
718a0609 2342 *d3cold_ok = false;
9d26d3a8 2343
718a0609 2344 return !*d3cold_ok;
9d26d3a8
MW
2345}
2346
2347/*
2348 * pci_bridge_d3_update - Update bridge D3 capabilities
2349 * @dev: PCI device which is changed
9d26d3a8
MW
2350 *
2351 * Update upstream bridge PM capabilities accordingly depending on if the
2352 * device PM configuration was changed or the device is being removed. The
2353 * change is also propagated upstream.
2354 */
1ed276a7 2355void pci_bridge_d3_update(struct pci_dev *dev)
9d26d3a8 2356{
1ed276a7 2357 bool remove = !device_is_registered(&dev->dev);
9d26d3a8
MW
2358 struct pci_dev *bridge;
2359 bool d3cold_ok = true;
2360
2361 bridge = pci_upstream_bridge(dev);
2362 if (!bridge || !pci_bridge_d3_possible(bridge))
2363 return;
2364
9d26d3a8 2365 /*
e8559b71
LW
2366 * If D3 is currently allowed for the bridge, removing one of its
2367 * children won't change that.
2368 */
2369 if (remove && bridge->bridge_d3)
2370 return;
2371
2372 /*
2373 * If D3 is currently allowed for the bridge and a child is added or
2374 * changed, disallowance of D3 can only be caused by that child, so
2375 * we only need to check that single device, not any of its siblings.
2376 *
2377 * If D3 is currently not allowed for the bridge, checking the device
2378 * first may allow us to skip checking its siblings.
9d26d3a8
MW
2379 */
2380 if (!remove)
2381 pci_dev_check_d3cold(dev, &d3cold_ok);
2382
e8559b71
LW
2383 /*
2384 * If D3 is currently not allowed for the bridge, this may be caused
2385 * either by the device being changed/removed or any of its siblings,
2386 * so we need to go through all children to find out if one of them
2387 * continues to block D3.
2388 */
2389 if (d3cold_ok && !bridge->bridge_d3)
9d26d3a8
MW
2390 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2391 &d3cold_ok);
9d26d3a8
MW
2392
2393 if (bridge->bridge_d3 != d3cold_ok) {
2394 bridge->bridge_d3 = d3cold_ok;
2395 /* Propagate change to upstream bridges */
1ed276a7 2396 pci_bridge_d3_update(bridge);
9d26d3a8 2397 }
9d26d3a8
MW
2398}
2399
9d26d3a8
MW
2400/**
2401 * pci_d3cold_enable - Enable D3cold for device
2402 * @dev: PCI device to handle
2403 *
2404 * This function can be used in drivers to enable D3cold from the device
2405 * they handle. It also updates upstream PCI bridge PM capabilities
2406 * accordingly.
2407 */
2408void pci_d3cold_enable(struct pci_dev *dev)
2409{
2410 if (dev->no_d3cold) {
2411 dev->no_d3cold = false;
1ed276a7 2412 pci_bridge_d3_update(dev);
9d26d3a8
MW
2413 }
2414}
2415EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2416
2417/**
2418 * pci_d3cold_disable - Disable D3cold for device
2419 * @dev: PCI device to handle
2420 *
2421 * This function can be used in drivers to disable D3cold from the device
2422 * they handle. It also updates upstream PCI bridge PM capabilities
2423 * accordingly.
2424 */
2425void pci_d3cold_disable(struct pci_dev *dev)
2426{
2427 if (!dev->no_d3cold) {
2428 dev->no_d3cold = true;
1ed276a7 2429 pci_bridge_d3_update(dev);
9d26d3a8
MW
2430 }
2431}
2432EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2433
eb9d0fe4
RW
2434/**
2435 * pci_pm_init - Initialize PM functions of given PCI device
2436 * @dev: PCI device to handle.
2437 */
2438void pci_pm_init(struct pci_dev *dev)
2439{
2440 int pm;
2441 u16 pmc;
1da177e4 2442
bb910a70 2443 pm_runtime_forbid(&dev->dev);
967577b0
HY
2444 pm_runtime_set_active(&dev->dev);
2445 pm_runtime_enable(&dev->dev);
a1e4d72c 2446 device_enable_async_suspend(&dev->dev);
e80bb09d 2447 dev->wakeup_prepared = false;
bb910a70 2448
337001b6 2449 dev->pm_cap = 0;
ffaddbe8 2450 dev->pme_support = 0;
337001b6 2451
eb9d0fe4
RW
2452 /* find PCI PM capability in list */
2453 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
2454 if (!pm)
50246dd4 2455 return;
eb9d0fe4
RW
2456 /* Check device's ability to generate PME# */
2457 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 2458
eb9d0fe4
RW
2459 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2460 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2461 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 2462 return;
eb9d0fe4
RW
2463 }
2464
337001b6 2465 dev->pm_cap = pm;
1ae861e6 2466 dev->d3_delay = PCI_PM_D3_WAIT;
448bd857 2467 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
9d26d3a8 2468 dev->bridge_d3 = pci_bridge_d3_possible(dev);
4f9c1397 2469 dev->d3cold_allowed = true;
337001b6
RW
2470
2471 dev->d1_support = false;
2472 dev->d2_support = false;
2473 if (!pci_no_d1d2(dev)) {
c9ed77ee 2474 if (pmc & PCI_PM_CAP_D1)
337001b6 2475 dev->d1_support = true;
c9ed77ee 2476 if (pmc & PCI_PM_CAP_D2)
337001b6 2477 dev->d2_support = true;
c9ed77ee
BH
2478
2479 if (dev->d1_support || dev->d2_support)
2480 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
2481 dev->d1_support ? " D1" : "",
2482 dev->d2_support ? " D2" : "");
337001b6
RW
2483 }
2484
2485 pmc &= PCI_PM_CAP_PME_MASK;
2486 if (pmc) {
10c3d71d
BH
2487 dev_printk(KERN_DEBUG, &dev->dev,
2488 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
2489 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2490 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2491 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2492 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2493 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 2494 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 2495 dev->pme_poll = true;
eb9d0fe4
RW
2496 /*
2497 * Make device's PM flags reflect the wake-up capability, but
2498 * let the user space enable it to wake up the system as needed.
2499 */
2500 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 2501 /* Disable the PME# generation functionality */
337001b6 2502 pci_pme_active(dev, false);
eb9d0fe4 2503 }
1da177e4
LT
2504}
2505
938174e5
SS
2506static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2507{
92efb1bd 2508 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
938174e5
SS
2509
2510 switch (prop) {
2511 case PCI_EA_P_MEM:
2512 case PCI_EA_P_VF_MEM:
2513 flags |= IORESOURCE_MEM;
2514 break;
2515 case PCI_EA_P_MEM_PREFETCH:
2516 case PCI_EA_P_VF_MEM_PREFETCH:
2517 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2518 break;
2519 case PCI_EA_P_IO:
2520 flags |= IORESOURCE_IO;
2521 break;
2522 default:
2523 return 0;
2524 }
2525
2526 return flags;
2527}
2528
2529static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2530 u8 prop)
2531{
2532 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2533 return &dev->resource[bei];
11183991
DD
2534#ifdef CONFIG_PCI_IOV
2535 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2536 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2537 return &dev->resource[PCI_IOV_RESOURCES +
2538 bei - PCI_EA_BEI_VF_BAR0];
2539#endif
938174e5
SS
2540 else if (bei == PCI_EA_BEI_ROM)
2541 return &dev->resource[PCI_ROM_RESOURCE];
2542 else
2543 return NULL;
2544}
2545
2546/* Read an Enhanced Allocation (EA) entry */
2547static int pci_ea_read(struct pci_dev *dev, int offset)
2548{
2549 struct resource *res;
2550 int ent_size, ent_offset = offset;
2551 resource_size_t start, end;
2552 unsigned long flags;
26635112 2553 u32 dw0, bei, base, max_offset;
938174e5
SS
2554 u8 prop;
2555 bool support_64 = (sizeof(resource_size_t) >= 8);
2556
2557 pci_read_config_dword(dev, ent_offset, &dw0);
2558 ent_offset += 4;
2559
2560 /* Entry size field indicates DWORDs after 1st */
2561 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2562
2563 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2564 goto out;
2565
26635112
BH
2566 bei = (dw0 & PCI_EA_BEI) >> 4;
2567 prop = (dw0 & PCI_EA_PP) >> 8;
2568
938174e5
SS
2569 /*
2570 * If the Property is in the reserved range, try the Secondary
2571 * Property instead.
2572 */
2573 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
26635112 2574 prop = (dw0 & PCI_EA_SP) >> 16;
938174e5
SS
2575 if (prop > PCI_EA_P_BRIDGE_IO)
2576 goto out;
2577
26635112 2578 res = pci_ea_get_resource(dev, bei, prop);
938174e5 2579 if (!res) {
26635112 2580 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
938174e5
SS
2581 goto out;
2582 }
2583
2584 flags = pci_ea_flags(dev, prop);
2585 if (!flags) {
2586 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2587 goto out;
2588 }
2589
2590 /* Read Base */
2591 pci_read_config_dword(dev, ent_offset, &base);
2592 start = (base & PCI_EA_FIELD_MASK);
2593 ent_offset += 4;
2594
2595 /* Read MaxOffset */
2596 pci_read_config_dword(dev, ent_offset, &max_offset);
2597 ent_offset += 4;
2598
2599 /* Read Base MSBs (if 64-bit entry) */
2600 if (base & PCI_EA_IS_64) {
2601 u32 base_upper;
2602
2603 pci_read_config_dword(dev, ent_offset, &base_upper);
2604 ent_offset += 4;
2605
2606 flags |= IORESOURCE_MEM_64;
2607
2608 /* entry starts above 32-bit boundary, can't use */
2609 if (!support_64 && base_upper)
2610 goto out;
2611
2612 if (support_64)
2613 start |= ((u64)base_upper << 32);
2614 }
2615
2616 end = start + (max_offset | 0x03);
2617
2618 /* Read MaxOffset MSBs (if 64-bit entry) */
2619 if (max_offset & PCI_EA_IS_64) {
2620 u32 max_offset_upper;
2621
2622 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2623 ent_offset += 4;
2624
2625 flags |= IORESOURCE_MEM_64;
2626
2627 /* entry too big, can't use */
2628 if (!support_64 && max_offset_upper)
2629 goto out;
2630
2631 if (support_64)
2632 end += ((u64)max_offset_upper << 32);
2633 }
2634
2635 if (end < start) {
2636 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2637 goto out;
2638 }
2639
2640 if (ent_size != ent_offset - offset) {
2641 dev_err(&dev->dev,
2642 "EA Entry Size (%d) does not match length read (%d)\n",
2643 ent_size, ent_offset - offset);
2644 goto out;
2645 }
2646
2647 res->name = pci_name(dev);
2648 res->start = start;
2649 res->end = end;
2650 res->flags = flags;
597becb4
BH
2651
2652 if (bei <= PCI_EA_BEI_BAR5)
2653 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2654 bei, res, prop);
2655 else if (bei == PCI_EA_BEI_ROM)
2656 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2657 res, prop);
2658 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2659 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2660 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2661 else
2662 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2663 bei, res, prop);
2664
938174e5
SS
2665out:
2666 return offset + ent_size;
2667}
2668
dcbb408a 2669/* Enhanced Allocation Initialization */
938174e5
SS
2670void pci_ea_init(struct pci_dev *dev)
2671{
2672 int ea;
2673 u8 num_ent;
2674 int offset;
2675 int i;
2676
2677 /* find PCI EA capability in list */
2678 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2679 if (!ea)
2680 return;
2681
2682 /* determine the number of entries */
2683 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2684 &num_ent);
2685 num_ent &= PCI_EA_NUM_ENT_MASK;
2686
2687 offset = ea + PCI_EA_FIRST_ENT;
2688
2689 /* Skip DWORD 2 for type 1 functions */
2690 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2691 offset += 4;
2692
2693 /* parse each EA entry */
2694 for (i = 0; i < num_ent; ++i)
2695 offset = pci_ea_read(dev, offset);
2696}
2697
34a4876e
YL
2698static void pci_add_saved_cap(struct pci_dev *pci_dev,
2699 struct pci_cap_saved_state *new_cap)
2700{
2701 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2702}
2703
63f4898a 2704/**
fd0f7f73
AW
2705 * _pci_add_cap_save_buffer - allocate buffer for saving given
2706 * capability registers
63f4898a
RW
2707 * @dev: the PCI device
2708 * @cap: the capability to allocate the buffer for
fd0f7f73 2709 * @extended: Standard or Extended capability ID
63f4898a
RW
2710 * @size: requested size of the buffer
2711 */
fd0f7f73
AW
2712static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2713 bool extended, unsigned int size)
63f4898a
RW
2714{
2715 int pos;
2716 struct pci_cap_saved_state *save_state;
2717
fd0f7f73
AW
2718 if (extended)
2719 pos = pci_find_ext_capability(dev, cap);
2720 else
2721 pos = pci_find_capability(dev, cap);
2722
0a1a9b49 2723 if (!pos)
63f4898a
RW
2724 return 0;
2725
2726 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2727 if (!save_state)
2728 return -ENOMEM;
2729
24a4742f 2730 save_state->cap.cap_nr = cap;
fd0f7f73 2731 save_state->cap.cap_extended = extended;
24a4742f 2732 save_state->cap.size = size;
63f4898a
RW
2733 pci_add_saved_cap(dev, save_state);
2734
2735 return 0;
2736}
2737
fd0f7f73
AW
2738int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2739{
2740 return _pci_add_cap_save_buffer(dev, cap, false, size);
2741}
2742
2743int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2744{
2745 return _pci_add_cap_save_buffer(dev, cap, true, size);
2746}
2747
63f4898a
RW
2748/**
2749 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2750 * @dev: the PCI device
2751 */
2752void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2753{
2754 int error;
2755
89858517
YZ
2756 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2757 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
2758 if (error)
2759 dev_err(&dev->dev,
2760 "unable to preallocate PCI Express save buffer\n");
2761
2762 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2763 if (error)
2764 dev_err(&dev->dev,
2765 "unable to preallocate PCI-X save buffer\n");
425c1b22
AW
2766
2767 pci_allocate_vc_save_buffers(dev);
63f4898a
RW
2768}
2769
f796841e
YL
2770void pci_free_cap_save_buffers(struct pci_dev *dev)
2771{
2772 struct pci_cap_saved_state *tmp;
b67bfe0d 2773 struct hlist_node *n;
f796841e 2774
b67bfe0d 2775 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
f796841e
YL
2776 kfree(tmp);
2777}
2778
58c3a727 2779/**
31ab2476 2780 * pci_configure_ari - enable or disable ARI forwarding
58c3a727 2781 * @dev: the PCI device
b0cc6020
YW
2782 *
2783 * If @dev and its upstream bridge both support ARI, enable ARI in the
2784 * bridge. Otherwise, disable ARI in the bridge.
58c3a727 2785 */
31ab2476 2786void pci_configure_ari(struct pci_dev *dev)
58c3a727 2787{
58c3a727 2788 u32 cap;
8113587c 2789 struct pci_dev *bridge;
58c3a727 2790
6748dcc2 2791 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
2792 return;
2793
8113587c 2794 bridge = dev->bus->self;
cb97ae34 2795 if (!bridge)
8113587c
ZY
2796 return;
2797
59875ae4 2798 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
2799 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2800 return;
2801
b0cc6020
YW
2802 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2803 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2804 PCI_EXP_DEVCTL2_ARI);
2805 bridge->ari_enabled = 1;
2806 } else {
2807 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2808 PCI_EXP_DEVCTL2_ARI);
2809 bridge->ari_enabled = 0;
2810 }
58c3a727
YZ
2811}
2812
5d990b62
CW
2813static int pci_acs_enable;
2814
2815/**
2816 * pci_request_acs - ask for ACS to be enabled if supported
2817 */
2818void pci_request_acs(void)
2819{
2820 pci_acs_enable = 1;
2821}
2822
ae21ee65 2823/**
2c744244 2824 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
ae21ee65
AK
2825 * @dev: the PCI device
2826 */
c1d61c9b 2827static void pci_std_enable_acs(struct pci_dev *dev)
ae21ee65
AK
2828{
2829 int pos;
2830 u16 cap;
2831 u16 ctrl;
2832
ae21ee65
AK
2833 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2834 if (!pos)
c1d61c9b 2835 return;
ae21ee65
AK
2836
2837 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2838 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2839
2840 /* Source Validation */
2841 ctrl |= (cap & PCI_ACS_SV);
2842
2843 /* P2P Request Redirect */
2844 ctrl |= (cap & PCI_ACS_RR);
2845
2846 /* P2P Completion Redirect */
2847 ctrl |= (cap & PCI_ACS_CR);
2848
2849 /* Upstream Forwarding */
2850 ctrl |= (cap & PCI_ACS_UF);
2851
2852 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2c744244
AW
2853}
2854
2855/**
2856 * pci_enable_acs - enable ACS if hardware support it
2857 * @dev: the PCI device
2858 */
2859void pci_enable_acs(struct pci_dev *dev)
2860{
2861 if (!pci_acs_enable)
2862 return;
2863
c1d61c9b 2864 if (!pci_dev_specific_enable_acs(dev))
2c744244
AW
2865 return;
2866
c1d61c9b 2867 pci_std_enable_acs(dev);
ae21ee65
AK
2868}
2869
0a67119f
AW
2870static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2871{
2872 int pos;
83db7e0b 2873 u16 cap, ctrl;
0a67119f
AW
2874
2875 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2876 if (!pos)
2877 return false;
2878
83db7e0b
AW
2879 /*
2880 * Except for egress control, capabilities are either required
2881 * or only required if controllable. Features missing from the
2882 * capability field can therefore be assumed as hard-wired enabled.
2883 */
2884 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2885 acs_flags &= (cap | PCI_ACS_EC);
2886
0a67119f
AW
2887 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2888 return (ctrl & acs_flags) == acs_flags;
2889}
2890
ad805758
AW
2891/**
2892 * pci_acs_enabled - test ACS against required flags for a given device
2893 * @pdev: device to test
2894 * @acs_flags: required PCI ACS flags
2895 *
2896 * Return true if the device supports the provided flags. Automatically
2897 * filters out flags that are not implemented on multifunction devices.
0a67119f
AW
2898 *
2899 * Note that this interface checks the effective ACS capabilities of the
2900 * device rather than the actual capabilities. For instance, most single
2901 * function endpoints are not required to support ACS because they have no
2902 * opportunity for peer-to-peer access. We therefore return 'true'
2903 * regardless of whether the device exposes an ACS capability. This makes
2904 * it much easier for callers of this function to ignore the actual type
2905 * or topology of the device when testing ACS support.
ad805758
AW
2906 */
2907bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2908{
0a67119f 2909 int ret;
ad805758
AW
2910
2911 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2912 if (ret >= 0)
2913 return ret > 0;
2914
0a67119f
AW
2915 /*
2916 * Conventional PCI and PCI-X devices never support ACS, either
2917 * effectively or actually. The shared bus topology implies that
2918 * any device on the bus can receive or snoop DMA.
2919 */
ad805758
AW
2920 if (!pci_is_pcie(pdev))
2921 return false;
2922
0a67119f
AW
2923 switch (pci_pcie_type(pdev)) {
2924 /*
2925 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
f7625980 2926 * but since their primary interface is PCI/X, we conservatively
0a67119f
AW
2927 * handle them as we would a non-PCIe device.
2928 */
2929 case PCI_EXP_TYPE_PCIE_BRIDGE:
2930 /*
2931 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2932 * applicable... must never implement an ACS Extended Capability...".
2933 * This seems arbitrary, but we take a conservative interpretation
2934 * of this statement.
2935 */
2936 case PCI_EXP_TYPE_PCI_BRIDGE:
2937 case PCI_EXP_TYPE_RC_EC:
2938 return false;
2939 /*
2940 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2941 * implement ACS in order to indicate their peer-to-peer capabilities,
2942 * regardless of whether they are single- or multi-function devices.
2943 */
2944 case PCI_EXP_TYPE_DOWNSTREAM:
2945 case PCI_EXP_TYPE_ROOT_PORT:
2946 return pci_acs_flags_enabled(pdev, acs_flags);
2947 /*
2948 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2949 * implemented by the remaining PCIe types to indicate peer-to-peer
f7625980 2950 * capabilities, but only when they are part of a multifunction
0a67119f
AW
2951 * device. The footnote for section 6.12 indicates the specific
2952 * PCIe types included here.
2953 */
2954 case PCI_EXP_TYPE_ENDPOINT:
2955 case PCI_EXP_TYPE_UPSTREAM:
2956 case PCI_EXP_TYPE_LEG_END:
2957 case PCI_EXP_TYPE_RC_END:
2958 if (!pdev->multifunction)
2959 break;
2960
0a67119f 2961 return pci_acs_flags_enabled(pdev, acs_flags);
ad805758
AW
2962 }
2963
0a67119f 2964 /*
f7625980 2965 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
0a67119f
AW
2966 * to single function devices with the exception of downstream ports.
2967 */
ad805758
AW
2968 return true;
2969}
2970
2971/**
2972 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2973 * @start: starting downstream device
2974 * @end: ending upstream device or NULL to search to the root bus
2975 * @acs_flags: required flags
2976 *
2977 * Walk up a device tree from start to end testing PCI ACS support. If
2978 * any step along the way does not support the required flags, return false.
2979 */
2980bool pci_acs_path_enabled(struct pci_dev *start,
2981 struct pci_dev *end, u16 acs_flags)
2982{
2983 struct pci_dev *pdev, *parent = start;
2984
2985 do {
2986 pdev = parent;
2987
2988 if (!pci_acs_enabled(pdev, acs_flags))
2989 return false;
2990
2991 if (pci_is_root_bus(pdev->bus))
2992 return (end == NULL);
2993
2994 parent = pdev->bus->self;
2995 } while (pdev != end);
2996
2997 return true;
2998}
2999
276b738d
CK
3000/**
3001 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3002 * @pdev: PCI device
3003 * @bar: BAR to find
3004 *
3005 * Helper to find the position of the ctrl register for a BAR.
3006 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3007 * Returns -ENOENT if no ctrl register for the BAR could be found.
3008 */
3009static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3010{
3011 unsigned int pos, nbars, i;
3012 u32 ctrl;
3013
3014 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3015 if (!pos)
3016 return -ENOTSUPP;
3017
3018 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3019 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3020 PCI_REBAR_CTRL_NBAR_SHIFT;
3021
3022 for (i = 0; i < nbars; i++, pos += 8) {
3023 int bar_idx;
3024
3025 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3026 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3027 if (bar_idx == bar)
3028 return pos;
3029 }
3030
3031 return -ENOENT;
3032}
3033
3034/**
3035 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3036 * @pdev: PCI device
3037 * @bar: BAR to query
3038 *
3039 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3040 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3041 */
3042u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3043{
3044 int pos;
3045 u32 cap;
3046
3047 pos = pci_rebar_find_pos(pdev, bar);
3048 if (pos < 0)
3049 return 0;
3050
3051 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3052 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3053}
3054
3055/**
3056 * pci_rebar_get_current_size - get the current size of a BAR
3057 * @pdev: PCI device
3058 * @bar: BAR to set size to
3059 *
3060 * Read the size of a BAR from the resizable BAR config.
3061 * Returns size if found or negative error code.
3062 */
3063int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3064{
3065 int pos;
3066 u32 ctrl;
3067
3068 pos = pci_rebar_find_pos(pdev, bar);
3069 if (pos < 0)
3070 return pos;
3071
3072 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3073 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
3074}
3075
3076/**
3077 * pci_rebar_set_size - set a new size for a BAR
3078 * @pdev: PCI device
3079 * @bar: BAR to set size to
3080 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3081 *
3082 * Set the new size of a BAR as defined in the spec.
3083 * Returns zero if resizing was successful, error code otherwise.
3084 */
3085int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3086{
3087 int pos;
3088 u32 ctrl;
3089
3090 pos = pci_rebar_find_pos(pdev, bar);
3091 if (pos < 0)
3092 return pos;
3093
3094 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3095 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3096 ctrl |= size << 8;
3097 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3098 return 0;
3099}
3100
57c2cf71
BH
3101/**
3102 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3103 * @dev: the PCI device
bb5c2de2 3104 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
57c2cf71
BH
3105 *
3106 * Perform INTx swizzling for a device behind one level of bridge. This is
3107 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
3108 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3109 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3110 * the PCI Express Base Specification, Revision 2.1)
57c2cf71 3111 */
3df425f3 3112u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
57c2cf71 3113{
46b952a3
MW
3114 int slot;
3115
3116 if (pci_ari_enabled(dev->bus))
3117 slot = 0;
3118 else
3119 slot = PCI_SLOT(dev->devfn);
3120
3121 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
3122}
3123
3c78bc61 3124int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1da177e4
LT
3125{
3126 u8 pin;
3127
514d207d 3128 pin = dev->pin;
1da177e4
LT
3129 if (!pin)
3130 return -1;
878f2e50 3131
8784fd4d 3132 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 3133 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
3134 dev = dev->bus->self;
3135 }
3136 *bridge = dev;
3137 return pin;
3138}
3139
68feac87
BH
3140/**
3141 * pci_common_swizzle - swizzle INTx all the way to root bridge
3142 * @dev: the PCI device
3143 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3144 *
3145 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3146 * bridges all the way up to a PCI root bus.
3147 */
3148u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3149{
3150 u8 pin = *pinp;
3151
1eb39487 3152 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
3153 pin = pci_swizzle_interrupt_pin(dev, pin);
3154 dev = dev->bus->self;
3155 }
3156 *pinp = pin;
3157 return PCI_SLOT(dev->devfn);
3158}
e6b29dea 3159EXPORT_SYMBOL_GPL(pci_common_swizzle);
68feac87 3160
1da177e4
LT
3161/**
3162 * pci_release_region - Release a PCI bar
3163 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3164 * @bar: BAR to release
3165 *
3166 * Releases the PCI I/O and memory resources previously reserved by a
3167 * successful call to pci_request_region. Call this function only
3168 * after all use of the PCI regions has ceased.
3169 */
3170void pci_release_region(struct pci_dev *pdev, int bar)
3171{
9ac7849e
TH
3172 struct pci_devres *dr;
3173
1da177e4
LT
3174 if (pci_resource_len(pdev, bar) == 0)
3175 return;
3176 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3177 release_region(pci_resource_start(pdev, bar),
3178 pci_resource_len(pdev, bar));
3179 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3180 release_mem_region(pci_resource_start(pdev, bar),
3181 pci_resource_len(pdev, bar));
9ac7849e
TH
3182
3183 dr = find_pci_dr(pdev);
3184 if (dr)
3185 dr->region_mask &= ~(1 << bar);
1da177e4 3186}
b7fe9434 3187EXPORT_SYMBOL(pci_release_region);
1da177e4
LT
3188
3189/**
f5ddcac4 3190 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
3191 * @pdev: PCI device whose resources are to be reserved
3192 * @bar: BAR to be reserved
3193 * @res_name: Name to be associated with resource.
f5ddcac4 3194 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
3195 *
3196 * Mark the PCI region associated with PCI device @pdev BR @bar as
3197 * being reserved by owner @res_name. Do not access any
3198 * address inside the PCI regions unless this call returns
3199 * successfully.
3200 *
f5ddcac4
RD
3201 * If @exclusive is set, then the region is marked so that userspace
3202 * is explicitly not allowed to map the resource via /dev/mem or
f7625980 3203 * sysfs MMIO access.
f5ddcac4 3204 *
1da177e4
LT
3205 * Returns 0 on success, or %EBUSY on error. A warning
3206 * message is also printed on failure.
3207 */
3c78bc61
RD
3208static int __pci_request_region(struct pci_dev *pdev, int bar,
3209 const char *res_name, int exclusive)
1da177e4 3210{
9ac7849e
TH
3211 struct pci_devres *dr;
3212
1da177e4
LT
3213 if (pci_resource_len(pdev, bar) == 0)
3214 return 0;
f7625980 3215
1da177e4
LT
3216 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3217 if (!request_region(pci_resource_start(pdev, bar),
3218 pci_resource_len(pdev, bar), res_name))
3219 goto err_out;
3c78bc61 3220 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
3221 if (!__request_mem_region(pci_resource_start(pdev, bar),
3222 pci_resource_len(pdev, bar), res_name,
3223 exclusive))
1da177e4
LT
3224 goto err_out;
3225 }
9ac7849e
TH
3226
3227 dr = find_pci_dr(pdev);
3228 if (dr)
3229 dr->region_mask |= 1 << bar;
3230
1da177e4
LT
3231 return 0;
3232
3233err_out:
c7dabef8 3234 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 3235 &pdev->resource[bar]);
1da177e4
LT
3236 return -EBUSY;
3237}
3238
e8de1481 3239/**
f5ddcac4 3240 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
3241 * @pdev: PCI device whose resources are to be reserved
3242 * @bar: BAR to be reserved
f5ddcac4 3243 * @res_name: Name to be associated with resource
e8de1481 3244 *
f5ddcac4 3245 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
3246 * being reserved by owner @res_name. Do not access any
3247 * address inside the PCI regions unless this call returns
3248 * successfully.
3249 *
3250 * Returns 0 on success, or %EBUSY on error. A warning
3251 * message is also printed on failure.
3252 */
3253int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3254{
3255 return __pci_request_region(pdev, bar, res_name, 0);
3256}
b7fe9434 3257EXPORT_SYMBOL(pci_request_region);
e8de1481
AV
3258
3259/**
3260 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3261 * @pdev: PCI device whose resources are to be reserved
3262 * @bar: BAR to be reserved
3263 * @res_name: Name to be associated with resource.
3264 *
3265 * Mark the PCI region associated with PCI device @pdev BR @bar as
3266 * being reserved by owner @res_name. Do not access any
3267 * address inside the PCI regions unless this call returns
3268 * successfully.
3269 *
3270 * Returns 0 on success, or %EBUSY on error. A warning
3271 * message is also printed on failure.
3272 *
3273 * The key difference that _exclusive makes it that userspace is
3274 * explicitly not allowed to map the resource via /dev/mem or
f7625980 3275 * sysfs.
e8de1481 3276 */
3c78bc61
RD
3277int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3278 const char *res_name)
e8de1481
AV
3279{
3280 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3281}
b7fe9434
RD
3282EXPORT_SYMBOL(pci_request_region_exclusive);
3283
c87deff7
HS
3284/**
3285 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3286 * @pdev: PCI device whose resources were previously reserved
3287 * @bars: Bitmask of BARs to be released
3288 *
3289 * Release selected PCI I/O and memory resources previously reserved.
3290 * Call this function only after all use of the PCI regions has ceased.
3291 */
3292void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3293{
3294 int i;
3295
3296 for (i = 0; i < 6; i++)
3297 if (bars & (1 << i))
3298 pci_release_region(pdev, i);
3299}
b7fe9434 3300EXPORT_SYMBOL(pci_release_selected_regions);
c87deff7 3301
9738abed 3302static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3c78bc61 3303 const char *res_name, int excl)
c87deff7
HS
3304{
3305 int i;
3306
3307 for (i = 0; i < 6; i++)
3308 if (bars & (1 << i))
e8de1481 3309 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
3310 goto err_out;
3311 return 0;
3312
3313err_out:
3c78bc61 3314 while (--i >= 0)
c87deff7
HS
3315 if (bars & (1 << i))
3316 pci_release_region(pdev, i);
3317
3318 return -EBUSY;
3319}
1da177e4 3320
e8de1481
AV
3321
3322/**
3323 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3324 * @pdev: PCI device whose resources are to be reserved
3325 * @bars: Bitmask of BARs to be requested
3326 * @res_name: Name to be associated with resource
3327 */
3328int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3329 const char *res_name)
3330{
3331 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3332}
b7fe9434 3333EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3334
3c78bc61
RD
3335int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3336 const char *res_name)
e8de1481
AV
3337{
3338 return __pci_request_selected_regions(pdev, bars, res_name,
3339 IORESOURCE_EXCLUSIVE);
3340}
b7fe9434 3341EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
e8de1481 3342
1da177e4
LT
3343/**
3344 * pci_release_regions - Release reserved PCI I/O and memory resources
3345 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3346 *
3347 * Releases all PCI I/O and memory resources previously reserved by a
3348 * successful call to pci_request_regions. Call this function only
3349 * after all use of the PCI regions has ceased.
3350 */
3351
3352void pci_release_regions(struct pci_dev *pdev)
3353{
c87deff7 3354 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4 3355}
b7fe9434 3356EXPORT_SYMBOL(pci_release_regions);
1da177e4
LT
3357
3358/**
3359 * pci_request_regions - Reserved PCI I/O and memory resources
3360 * @pdev: PCI device whose resources are to be reserved
3361 * @res_name: Name to be associated with resource.
3362 *
3363 * Mark all PCI regions associated with PCI device @pdev as
3364 * being reserved by owner @res_name. Do not access any
3365 * address inside the PCI regions unless this call returns
3366 * successfully.
3367 *
3368 * Returns 0 on success, or %EBUSY on error. A warning
3369 * message is also printed on failure.
3370 */
3c990e92 3371int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 3372{
c87deff7 3373 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4 3374}
b7fe9434 3375EXPORT_SYMBOL(pci_request_regions);
1da177e4 3376
e8de1481
AV
3377/**
3378 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3379 * @pdev: PCI device whose resources are to be reserved
3380 * @res_name: Name to be associated with resource.
3381 *
3382 * Mark all PCI regions associated with PCI device @pdev as
3383 * being reserved by owner @res_name. Do not access any
3384 * address inside the PCI regions unless this call returns
3385 * successfully.
3386 *
3387 * pci_request_regions_exclusive() will mark the region so that
f7625980 3388 * /dev/mem and the sysfs MMIO access will not be allowed.
e8de1481
AV
3389 *
3390 * Returns 0 on success, or %EBUSY on error. A warning
3391 * message is also printed on failure.
3392 */
3393int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3394{
3395 return pci_request_selected_regions_exclusive(pdev,
3396 ((1 << 6) - 1), res_name);
3397}
b7fe9434 3398EXPORT_SYMBOL(pci_request_regions_exclusive);
e8de1481 3399
c5076cfe
TN
3400/*
3401 * Record the PCI IO range (expressed as CPU physical address + size).
3402 * Return a negative value if an error has occured, zero otherwise
3403 */
36e6f3d4
GP
3404int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3405 resource_size_t size)
c5076cfe 3406{
046ff9e6 3407 int ret = 0;
c5076cfe 3408#ifdef PCI_IOBASE
046ff9e6 3409 struct logic_pio_hwaddr *range;
c5076cfe 3410
046ff9e6
ZY
3411 if (!size || addr + size < addr)
3412 return -EINVAL;
c5076cfe 3413
c5076cfe 3414 range = kzalloc(sizeof(*range), GFP_ATOMIC);
046ff9e6
ZY
3415 if (!range)
3416 return -ENOMEM;
c5076cfe 3417
046ff9e6 3418 range->fwnode = fwnode;
c5076cfe 3419 range->size = size;
046ff9e6
ZY
3420 range->hw_start = addr;
3421 range->flags = LOGIC_PIO_CPU_MMIO;
c5076cfe 3422
046ff9e6
ZY
3423 ret = logic_pio_register_range(range);
3424 if (ret)
3425 kfree(range);
c5076cfe
TN
3426#endif
3427
046ff9e6 3428 return ret;
c5076cfe
TN
3429}
3430
3431phys_addr_t pci_pio_to_address(unsigned long pio)
3432{
3433 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3434
3435#ifdef PCI_IOBASE
046ff9e6 3436 if (pio >= MMIO_UPPER_LIMIT)
c5076cfe
TN
3437 return address;
3438
046ff9e6 3439 address = logic_pio_to_hwaddr(pio);
c5076cfe
TN
3440#endif
3441
3442 return address;
3443}
3444
3445unsigned long __weak pci_address_to_pio(phys_addr_t address)
3446{
3447#ifdef PCI_IOBASE
046ff9e6 3448 return logic_pio_trans_cpuaddr(address);
c5076cfe
TN
3449#else
3450 if (address > IO_SPACE_LIMIT)
3451 return (unsigned long)-1;
3452
3453 return (unsigned long) address;
3454#endif
3455}
3456
8b921acf
LD
3457/**
3458 * pci_remap_iospace - Remap the memory mapped I/O space
3459 * @res: Resource describing the I/O space
3460 * @phys_addr: physical address of range to be mapped
3461 *
3462 * Remap the memory mapped I/O space described by the @res
3463 * and the CPU physical address @phys_addr into virtual address space.
3464 * Only architectures that have memory mapped IO functions defined
3465 * (and the PCI_IOBASE value defined) should call this function.
3466 */
7b309aef 3467int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
8b921acf
LD
3468{
3469#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3470 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3471
3472 if (!(res->flags & IORESOURCE_IO))
3473 return -EINVAL;
3474
3475 if (res->end > IO_SPACE_LIMIT)
3476 return -EINVAL;
3477
3478 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3479 pgprot_device(PAGE_KERNEL));
3480#else
3481 /* this architecture does not have memory mapped I/O space,
3482 so this function should never be called */
3483 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3484 return -ENODEV;
3485#endif
3486}
f90b0875 3487EXPORT_SYMBOL(pci_remap_iospace);
8b921acf 3488
4d3f1384
SK
3489/**
3490 * pci_unmap_iospace - Unmap the memory mapped I/O space
3491 * @res: resource to be unmapped
3492 *
3493 * Unmap the CPU virtual address @res from virtual address space.
3494 * Only architectures that have memory mapped IO functions defined
3495 * (and the PCI_IOBASE value defined) should call this function.
3496 */
3497void pci_unmap_iospace(struct resource *res)
3498{
3499#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3500 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3501
3502 unmap_kernel_range(vaddr, resource_size(res));
3503#endif
3504}
f90b0875 3505EXPORT_SYMBOL(pci_unmap_iospace);
4d3f1384 3506
490cb6dd
LP
3507/**
3508 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3509 * @dev: Generic device to remap IO address for
3510 * @offset: Resource address to map
3511 * @size: Size of map
3512 *
3513 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3514 * detach.
3515 */
3516void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3517 resource_size_t offset,
3518 resource_size_t size)
3519{
3520 void __iomem **ptr, *addr;
3521
3522 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3523 if (!ptr)
3524 return NULL;
3525
3526 addr = pci_remap_cfgspace(offset, size);
3527 if (addr) {
3528 *ptr = addr;
3529 devres_add(dev, ptr);
3530 } else
3531 devres_free(ptr);
3532
3533 return addr;
3534}
3535EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3536
3537/**
3538 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3539 * @dev: generic device to handle the resource for
3540 * @res: configuration space resource to be handled
3541 *
3542 * Checks that a resource is a valid memory region, requests the memory
3543 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3544 * proper PCI configuration space memory attributes are guaranteed.
3545 *
3546 * All operations are managed and will be undone on driver detach.
3547 *
3548 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
505fb746 3549 * on failure. Usage example::
490cb6dd
LP
3550 *
3551 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3552 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3553 * if (IS_ERR(base))
3554 * return PTR_ERR(base);
3555 */
3556void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3557 struct resource *res)
3558{
3559 resource_size_t size;
3560 const char *name;
3561 void __iomem *dest_ptr;
3562
3563 BUG_ON(!dev);
3564
3565 if (!res || resource_type(res) != IORESOURCE_MEM) {
3566 dev_err(dev, "invalid resource\n");
3567 return IOMEM_ERR_PTR(-EINVAL);
3568 }
3569
3570 size = resource_size(res);
3571 name = res->name ?: dev_name(dev);
3572
3573 if (!devm_request_mem_region(dev, res->start, size, name)) {
3574 dev_err(dev, "can't request region for resource %pR\n", res);
3575 return IOMEM_ERR_PTR(-EBUSY);
3576 }
3577
3578 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3579 if (!dest_ptr) {
3580 dev_err(dev, "ioremap failed for resource %pR\n", res);
3581 devm_release_mem_region(dev, res->start, size);
3582 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3583 }
3584
3585 return dest_ptr;
3586}
3587EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3588
6a479079
BH
3589static void __pci_set_master(struct pci_dev *dev, bool enable)
3590{
3591 u16 old_cmd, cmd;
3592
3593 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3594 if (enable)
3595 cmd = old_cmd | PCI_COMMAND_MASTER;
3596 else
3597 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3598 if (cmd != old_cmd) {
3599 dev_dbg(&dev->dev, "%s bus mastering\n",
3600 enable ? "enabling" : "disabling");
3601 pci_write_config_word(dev, PCI_COMMAND, cmd);
3602 }
3603 dev->is_busmaster = enable;
3604}
e8de1481 3605
2b6f2c35
MS
3606/**
3607 * pcibios_setup - process "pci=" kernel boot arguments
3608 * @str: string used to pass in "pci=" kernel boot arguments
3609 *
3610 * Process kernel boot arguments. This is the default implementation.
3611 * Architecture specific implementations can override this as necessary.
3612 */
3613char * __weak __init pcibios_setup(char *str)
3614{
3615 return str;
3616}
3617
96c55900
MS
3618/**
3619 * pcibios_set_master - enable PCI bus-mastering for device dev
3620 * @dev: the PCI device to enable
3621 *
3622 * Enables PCI bus-mastering for the device. This is the default
3623 * implementation. Architecture specific implementations can override
3624 * this if necessary.
3625 */
3626void __weak pcibios_set_master(struct pci_dev *dev)
3627{
3628 u8 lat;
3629
f676678f
MS
3630 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3631 if (pci_is_pcie(dev))
3632 return;
3633
96c55900
MS
3634 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3635 if (lat < 16)
3636 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3637 else if (lat > pcibios_max_latency)
3638 lat = pcibios_max_latency;
3639 else
3640 return;
a006482b 3641
96c55900
MS
3642 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3643}
3644
1da177e4
LT
3645/**
3646 * pci_set_master - enables bus-mastering for device dev
3647 * @dev: the PCI device to enable
3648 *
3649 * Enables bus-mastering on the device and calls pcibios_set_master()
3650 * to do the needed arch specific settings.
3651 */
6a479079 3652void pci_set_master(struct pci_dev *dev)
1da177e4 3653{
6a479079 3654 __pci_set_master(dev, true);
1da177e4
LT
3655 pcibios_set_master(dev);
3656}
b7fe9434 3657EXPORT_SYMBOL(pci_set_master);
1da177e4 3658
6a479079
BH
3659/**
3660 * pci_clear_master - disables bus-mastering for device dev
3661 * @dev: the PCI device to disable
3662 */
3663void pci_clear_master(struct pci_dev *dev)
3664{
3665 __pci_set_master(dev, false);
3666}
b7fe9434 3667EXPORT_SYMBOL(pci_clear_master);
6a479079 3668
1da177e4 3669/**
edb2d97e
MW
3670 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3671 * @dev: the PCI device for which MWI is to be enabled
1da177e4 3672 *
edb2d97e
MW
3673 * Helper function for pci_set_mwi.
3674 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
3675 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3676 *
3677 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3678 */
15ea76d4 3679int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
3680{
3681 u8 cacheline_size;
3682
3683 if (!pci_cache_line_size)
15ea76d4 3684 return -EINVAL;
1da177e4
LT
3685
3686 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3687 equal to or multiple of the right value. */
3688 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3689 if (cacheline_size >= pci_cache_line_size &&
3690 (cacheline_size % pci_cache_line_size) == 0)
3691 return 0;
3692
3693 /* Write the correct value. */
3694 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3695 /* Read it back. */
3696 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3697 if (cacheline_size == pci_cache_line_size)
3698 return 0;
3699
227f0647
RD
3700 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3701 pci_cache_line_size << 2);
1da177e4
LT
3702
3703 return -EINVAL;
3704}
15ea76d4
TH
3705EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3706
1da177e4
LT
3707/**
3708 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3709 * @dev: the PCI device for which MWI is enabled
3710 *
694625c0 3711 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
3712 *
3713 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3714 */
3c78bc61 3715int pci_set_mwi(struct pci_dev *dev)
1da177e4 3716{
b7fe9434
RD
3717#ifdef PCI_DISABLE_MWI
3718 return 0;
3719#else
1da177e4
LT
3720 int rc;
3721 u16 cmd;
3722
edb2d97e 3723 rc = pci_set_cacheline_size(dev);
1da177e4
LT
3724 if (rc)
3725 return rc;
3726
3727 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3c78bc61 3728 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 3729 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
3730 cmd |= PCI_COMMAND_INVALIDATE;
3731 pci_write_config_word(dev, PCI_COMMAND, cmd);
3732 }
1da177e4 3733 return 0;
b7fe9434 3734#endif
1da177e4 3735}
b7fe9434 3736EXPORT_SYMBOL(pci_set_mwi);
1da177e4 3737
70aa92f2
HK
3738/**
3739 * pcim_set_mwi - a device-managed pci_set_mwi()
3740 * @dev: the PCI device for which MWI is enabled
3741 *
3742 * Managed pci_set_mwi().
3743 *
3744 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3745 */
3746int pcim_set_mwi(struct pci_dev *dev)
3747{
3748 struct pci_devres *dr;
3749
3750 dr = find_pci_dr(dev);
3751 if (!dr)
3752 return -ENOMEM;
3753
3754 dr->mwi = 1;
3755 return pci_set_mwi(dev);
3756}
3757EXPORT_SYMBOL(pcim_set_mwi);
3758
694625c0
RD
3759/**
3760 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3761 * @dev: the PCI device for which MWI is enabled
3762 *
3763 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3764 * Callers are not required to check the return value.
3765 *
3766 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3767 */
3768int pci_try_set_mwi(struct pci_dev *dev)
3769{
b7fe9434
RD
3770#ifdef PCI_DISABLE_MWI
3771 return 0;
3772#else
3773 return pci_set_mwi(dev);
3774#endif
694625c0 3775}
b7fe9434 3776EXPORT_SYMBOL(pci_try_set_mwi);
694625c0 3777
1da177e4
LT
3778/**
3779 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3780 * @dev: the PCI device to disable
3781 *
3782 * Disables PCI Memory-Write-Invalidate transaction on the device
3783 */
3c78bc61 3784void pci_clear_mwi(struct pci_dev *dev)
1da177e4 3785{
b7fe9434 3786#ifndef PCI_DISABLE_MWI
1da177e4
LT
3787 u16 cmd;
3788
3789 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3790 if (cmd & PCI_COMMAND_INVALIDATE) {
3791 cmd &= ~PCI_COMMAND_INVALIDATE;
3792 pci_write_config_word(dev, PCI_COMMAND, cmd);
3793 }
b7fe9434 3794#endif
1da177e4 3795}
b7fe9434 3796EXPORT_SYMBOL(pci_clear_mwi);
1da177e4 3797
a04ce0ff
BR
3798/**
3799 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
3800 * @pdev: the PCI device to operate on
3801 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
3802 *
3803 * Enables/disables PCI INTx for device dev
3804 */
3c78bc61 3805void pci_intx(struct pci_dev *pdev, int enable)
a04ce0ff
BR
3806{
3807 u16 pci_command, new;
3808
3809 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3810
3c78bc61 3811 if (enable)
a04ce0ff 3812 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
3c78bc61 3813 else
a04ce0ff 3814 new = pci_command | PCI_COMMAND_INTX_DISABLE;
a04ce0ff
BR
3815
3816 if (new != pci_command) {
9ac7849e
TH
3817 struct pci_devres *dr;
3818
2fd9d74b 3819 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
3820
3821 dr = find_pci_dr(pdev);
3822 if (dr && !dr->restore_intx) {
3823 dr->restore_intx = 1;
3824 dr->orig_intx = !enable;
3825 }
a04ce0ff
BR
3826 }
3827}
b7fe9434 3828EXPORT_SYMBOL_GPL(pci_intx);
a04ce0ff 3829
a2e27787
JK
3830static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3831{
3832 struct pci_bus *bus = dev->bus;
3833 bool mask_updated = true;
3834 u32 cmd_status_dword;
3835 u16 origcmd, newcmd;
3836 unsigned long flags;
3837 bool irq_pending;
3838
3839 /*
3840 * We do a single dword read to retrieve both command and status.
3841 * Document assumptions that make this possible.
3842 */
3843 BUILD_BUG_ON(PCI_COMMAND % 4);
3844 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3845
3846 raw_spin_lock_irqsave(&pci_lock, flags);
3847
3848 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3849
3850 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3851
3852 /*
3853 * Check interrupt status register to see whether our device
3854 * triggered the interrupt (when masking) or the next IRQ is
3855 * already pending (when unmasking).
3856 */
3857 if (mask != irq_pending) {
3858 mask_updated = false;
3859 goto done;
3860 }
3861
3862 origcmd = cmd_status_dword;
3863 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3864 if (mask)
3865 newcmd |= PCI_COMMAND_INTX_DISABLE;
3866 if (newcmd != origcmd)
3867 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3868
3869done:
3870 raw_spin_unlock_irqrestore(&pci_lock, flags);
3871
3872 return mask_updated;
3873}
3874
3875/**
3876 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 3877 * @dev: the PCI device to operate on
a2e27787
JK
3878 *
3879 * Check if the device dev has its INTx line asserted, mask it and
99b3c58f 3880 * return true in that case. False is returned if no interrupt was
a2e27787
JK
3881 * pending.
3882 */
3883bool pci_check_and_mask_intx(struct pci_dev *dev)
3884{
3885 return pci_check_and_set_intx_mask(dev, true);
3886}
3887EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3888
3889/**
ebd50b93 3890 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
6e9292c5 3891 * @dev: the PCI device to operate on
a2e27787
JK
3892 *
3893 * Check if the device dev has its INTx line asserted, unmask it if not
3894 * and return true. False is returned and the mask remains active if
3895 * there was still an interrupt pending.
3896 */
3897bool pci_check_and_unmask_intx(struct pci_dev *dev)
3898{
3899 return pci_check_and_set_intx_mask(dev, false);
3900}
3901EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3902
3775a209
CL
3903/**
3904 * pci_wait_for_pending_transaction - waits for pending transaction
3905 * @dev: the PCI device to operate on
3906 *
3907 * Return 0 if transaction is pending 1 otherwise.
3908 */
3909int pci_wait_for_pending_transaction(struct pci_dev *dev)
8dd7f803 3910{
157e876f
AW
3911 if (!pci_is_pcie(dev))
3912 return 1;
8c1c699f 3913
d0b4cc4e
GS
3914 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3915 PCI_EXP_DEVSTA_TRPND);
3775a209
CL
3916}
3917EXPORT_SYMBOL(pci_wait_for_pending_transaction);
3918
5adecf81
AW
3919static void pci_flr_wait(struct pci_dev *dev)
3920{
821cdad5 3921 int delay = 1, timeout = 60000;
5adecf81
AW
3922 u32 id;
3923
821cdad5
SK
3924 /*
3925 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3926 * 100ms, but may silently discard requests while the FLR is in
3927 * progress. Wait 100ms before trying to access the device.
3928 */
3929 msleep(100);
3930
3931 /*
3932 * After 100ms, the device should not silently discard config
3933 * requests, but it may still indicate that it needs more time by
3934 * responding to them with CRS completions. The Root Port will
3935 * generally synthesize ~0 data to complete the read (except when
3936 * CRS SV is enabled and the read was for the Vendor ID; in that
3937 * case it synthesizes 0x0001 data).
3938 *
3939 * Wait for the device to return a non-CRS completion. Read the
3940 * Command register instead of Vendor ID so we don't have to
3941 * contend with the CRS SV value.
3942 */
3943 pci_read_config_dword(dev, PCI_COMMAND, &id);
3944 while (id == ~0) {
3945 if (delay > timeout) {
3946 dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
3947 100 + delay - 1);
3948 return;
3949 }
3950
3951 if (delay > 1000)
3952 dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
3953 100 + delay - 1);
3954
3955 msleep(delay);
3956 delay *= 2;
5adecf81 3957 pci_read_config_dword(dev, PCI_COMMAND, &id);
821cdad5 3958 }
5adecf81 3959
821cdad5
SK
3960 if (delay > 1000)
3961 dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
5adecf81
AW
3962}
3963
a60a2b73
CH
3964/**
3965 * pcie_has_flr - check if a device supports function level resets
3966 * @dev: device to check
3967 *
3968 * Returns true if the device advertises support for PCIe function level
3969 * resets.
3970 */
3971static bool pcie_has_flr(struct pci_dev *dev)
3775a209
CL
3972{
3973 u32 cap;
3974
f65fd1aa 3975 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
a60a2b73 3976 return false;
3775a209 3977
a60a2b73
CH
3978 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3979 return cap & PCI_EXP_DEVCAP_FLR;
3980}
3775a209 3981
a60a2b73
CH
3982/**
3983 * pcie_flr - initiate a PCIe function level reset
3984 * @dev: device to reset
3985 *
3986 * Initiate a function level reset on @dev. The caller should ensure the
3987 * device supports FLR before calling this function, e.g. by using the
3988 * pcie_has_flr() helper.
3989 */
3990void pcie_flr(struct pci_dev *dev)
3991{
3775a209 3992 if (!pci_wait_for_pending_transaction(dev))
bb383e28 3993 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
8c1c699f 3994
59875ae4 3995 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
5adecf81 3996 pci_flr_wait(dev);
8dd7f803 3997}
a60a2b73 3998EXPORT_SYMBOL_GPL(pcie_flr);
d91cdc74 3999
8c1c699f 4000static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 4001{
8c1c699f 4002 int pos;
1ca88797
SY
4003 u8 cap;
4004
8c1c699f
YZ
4005 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4006 if (!pos)
1ca88797 4007 return -ENOTTY;
8c1c699f 4008
f65fd1aa
SN
4009 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4010 return -ENOTTY;
4011
8c1c699f 4012 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
4013 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4014 return -ENOTTY;
4015
4016 if (probe)
4017 return 0;
4018
d066c946
AW
4019 /*
4020 * Wait for Transaction Pending bit to clear. A word-aligned test
4021 * is used, so we use the conrol offset rather than status and shift
4022 * the test bit to match.
4023 */
bb383e28 4024 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
d066c946 4025 PCI_AF_STATUS_TP << 8))
bb383e28 4026 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
5fe5db05 4027
8c1c699f 4028 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
5adecf81 4029 pci_flr_wait(dev);
1ca88797
SY
4030 return 0;
4031}
4032
83d74e03
RW
4033/**
4034 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4035 * @dev: Device to reset.
4036 * @probe: If set, only check if the device can be reset this way.
4037 *
4038 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4039 * unset, it will be reinitialized internally when going from PCI_D3hot to
4040 * PCI_D0. If that's the case and the device is not in a low-power state
4041 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4042 *
4043 * NOTE: This causes the caller to sleep for twice the device power transition
4044 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
f7625980 4045 * by default (i.e. unless the @dev's d3_delay field has a different value).
83d74e03
RW
4046 * Moreover, only devices in D0 can be reset by this function.
4047 */
f85876ba 4048static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 4049{
f85876ba
YZ
4050 u16 csr;
4051
51e53738 4052 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
f85876ba 4053 return -ENOTTY;
d91cdc74 4054
f85876ba
YZ
4055 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4056 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4057 return -ENOTTY;
d91cdc74 4058
f85876ba
YZ
4059 if (probe)
4060 return 0;
1ca88797 4061
f85876ba
YZ
4062 if (dev->current_state != PCI_D0)
4063 return -EINVAL;
4064
4065 csr &= ~PCI_PM_CTRL_STATE_MASK;
4066 csr |= PCI_D3hot;
4067 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4068 pci_dev_d3_sleep(dev);
f85876ba
YZ
4069
4070 csr &= ~PCI_PM_CTRL_STATE_MASK;
4071 csr |= PCI_D0;
4072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4073 pci_dev_d3_sleep(dev);
f85876ba
YZ
4074
4075 return 0;
4076}
4077
9e33002f 4078void pci_reset_secondary_bus(struct pci_dev *dev)
c12ff1df
YZ
4079{
4080 u16 ctrl;
64e8674f
AW
4081
4082 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4083 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4084 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4085 /*
4086 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
f7625980 4087 * this to 2ms to ensure that we meet the minimum requirement.
de0c548c
AW
4088 */
4089 msleep(2);
64e8674f
AW
4090
4091 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4092 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4093
4094 /*
4095 * Trhfa for conventional PCI is 2^25 clock cycles.
4096 * Assuming a minimum 33MHz clock this results in a 1s
4097 * delay before we can consider subordinate devices to
4098 * be re-initialized. PCIe has some ways to shorten this,
4099 * but we don't make use of them yet.
4100 */
4101 ssleep(1);
64e8674f 4102}
d92a208d 4103
9e33002f
GS
4104void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4105{
4106 pci_reset_secondary_bus(dev);
4107}
4108
d92a208d
GS
4109/**
4110 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4111 * @dev: Bridge device
4112 *
4113 * Use the bridge control register to assert reset on the secondary bus.
4114 * Devices on the secondary bus are left in power-on state.
4115 */
4116void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4117{
4118 pcibios_reset_secondary_bus(dev);
4119}
64e8674f
AW
4120EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4121
4122static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4123{
c12ff1df
YZ
4124 struct pci_dev *pdev;
4125
f331a859
AW
4126 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4127 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
c12ff1df
YZ
4128 return -ENOTTY;
4129
4130 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4131 if (pdev != dev)
4132 return -ENOTTY;
4133
4134 if (probe)
4135 return 0;
4136
64e8674f 4137 pci_reset_bridge_secondary_bus(dev->bus->self);
c12ff1df
YZ
4138
4139 return 0;
4140}
4141
608c3881
AW
4142static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4143{
4144 int rc = -ENOTTY;
4145
4146 if (!hotplug || !try_module_get(hotplug->ops->owner))
4147 return rc;
4148
4149 if (hotplug->ops->reset_slot)
4150 rc = hotplug->ops->reset_slot(hotplug, probe);
4151
4152 module_put(hotplug->ops->owner);
4153
4154 return rc;
4155}
4156
4157static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4158{
4159 struct pci_dev *pdev;
4160
f331a859
AW
4161 if (dev->subordinate || !dev->slot ||
4162 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
608c3881
AW
4163 return -ENOTTY;
4164
4165 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4166 if (pdev != dev && pdev->slot == dev->slot)
4167 return -ENOTTY;
4168
4169 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4170}
4171
77cb985a
AW
4172static void pci_dev_lock(struct pci_dev *dev)
4173{
4174 pci_cfg_access_lock(dev);
4175 /* block PM suspend, driver probe, etc. */
4176 device_lock(&dev->dev);
4177}
4178
61cf16d8
AW
4179/* Return 1 on successful lock, 0 on contention */
4180static int pci_dev_trylock(struct pci_dev *dev)
4181{
4182 if (pci_cfg_access_trylock(dev)) {
4183 if (device_trylock(&dev->dev))
4184 return 1;
4185 pci_cfg_access_unlock(dev);
4186 }
4187
4188 return 0;
4189}
4190
77cb985a
AW
4191static void pci_dev_unlock(struct pci_dev *dev)
4192{
4193 device_unlock(&dev->dev);
4194 pci_cfg_access_unlock(dev);
4195}
4196
775755ed 4197static void pci_dev_save_and_disable(struct pci_dev *dev)
3ebe7f9f
KB
4198{
4199 const struct pci_error_handlers *err_handler =
4200 dev->driver ? dev->driver->err_handler : NULL;
3ebe7f9f 4201
b014e96d 4202 /*
775755ed 4203 * dev->driver->err_handler->reset_prepare() is protected against
b014e96d
CH
4204 * races with ->remove() by the device lock, which must be held by
4205 * the caller.
4206 */
775755ed
CH
4207 if (err_handler && err_handler->reset_prepare)
4208 err_handler->reset_prepare(dev);
3ebe7f9f 4209
a6cbaade
AW
4210 /*
4211 * Wake-up device prior to save. PM registers default to D0 after
4212 * reset and a simple register restore doesn't reliably return
4213 * to a non-D0 state anyway.
4214 */
4215 pci_set_power_state(dev, PCI_D0);
4216
77cb985a
AW
4217 pci_save_state(dev);
4218 /*
4219 * Disable the device by clearing the Command register, except for
4220 * INTx-disable which is set. This not only disables MMIO and I/O port
4221 * BARs, but also prevents the device from being Bus Master, preventing
4222 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4223 * compliant devices, INTx-disable prevents legacy interrupts.
4224 */
4225 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4226}
4227
4228static void pci_dev_restore(struct pci_dev *dev)
4229{
775755ed
CH
4230 const struct pci_error_handlers *err_handler =
4231 dev->driver ? dev->driver->err_handler : NULL;
977f857c 4232
77cb985a 4233 pci_restore_state(dev);
77cb985a 4234
775755ed
CH
4235 /*
4236 * dev->driver->err_handler->reset_done() is protected against
4237 * races with ->remove() by the device lock, which must be held by
4238 * the caller.
4239 */
4240 if (err_handler && err_handler->reset_done)
4241 err_handler->reset_done(dev);
d91cdc74 4242}
3ebe7f9f 4243
6fbf9e7a
KRW
4244/**
4245 * __pci_reset_function_locked - reset a PCI device function while holding
4246 * the @dev mutex lock.
4247 * @dev: PCI device to reset
4248 *
4249 * Some devices allow an individual function to be reset without affecting
4250 * other functions in the same device. The PCI device must be responsive
4251 * to PCI config space in order to use this function.
4252 *
4253 * The device function is presumed to be unused and the caller is holding
4254 * the device mutex lock when this function is called.
4255 * Resetting the device will make the contents of PCI configuration space
4256 * random, so any caller of this must be prepared to reinitialise the
4257 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4258 * etc.
4259 *
4260 * Returns 0 if the device function was successfully reset or negative if the
4261 * device doesn't support resetting a single function.
4262 */
4263int __pci_reset_function_locked(struct pci_dev *dev)
4264{
52354b9d
CH
4265 int rc;
4266
4267 might_sleep();
4268
832c418a
BH
4269 /*
4270 * A reset method returns -ENOTTY if it doesn't support this device
4271 * and we should try the next method.
4272 *
4273 * If it returns 0 (success), we're finished. If it returns any
4274 * other error, we're also finished: this indicates that further
4275 * reset mechanisms might be broken on the device.
4276 */
52354b9d
CH
4277 rc = pci_dev_specific_reset(dev, 0);
4278 if (rc != -ENOTTY)
4279 return rc;
4280 if (pcie_has_flr(dev)) {
4281 pcie_flr(dev);
4282 return 0;
4283 }
4284 rc = pci_af_flr(dev, 0);
4285 if (rc != -ENOTTY)
4286 return rc;
4287 rc = pci_pm_reset(dev, 0);
4288 if (rc != -ENOTTY)
4289 return rc;
4290 rc = pci_dev_reset_slot_function(dev, 0);
4291 if (rc != -ENOTTY)
4292 return rc;
4293 return pci_parent_bus_reset(dev, 0);
6fbf9e7a
KRW
4294}
4295EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4296
711d5779
MT
4297/**
4298 * pci_probe_reset_function - check whether the device can be safely reset
4299 * @dev: PCI device to reset
4300 *
4301 * Some devices allow an individual function to be reset without affecting
4302 * other functions in the same device. The PCI device must be responsive
4303 * to PCI config space in order to use this function.
4304 *
4305 * Returns 0 if the device function can be reset or negative if the
4306 * device doesn't support resetting a single function.
4307 */
4308int pci_probe_reset_function(struct pci_dev *dev)
4309{
52354b9d
CH
4310 int rc;
4311
4312 might_sleep();
4313
4314 rc = pci_dev_specific_reset(dev, 1);
4315 if (rc != -ENOTTY)
4316 return rc;
4317 if (pcie_has_flr(dev))
4318 return 0;
4319 rc = pci_af_flr(dev, 1);
4320 if (rc != -ENOTTY)
4321 return rc;
4322 rc = pci_pm_reset(dev, 1);
4323 if (rc != -ENOTTY)
4324 return rc;
4325 rc = pci_dev_reset_slot_function(dev, 1);
4326 if (rc != -ENOTTY)
4327 return rc;
4328
4329 return pci_parent_bus_reset(dev, 1);
711d5779
MT
4330}
4331
8dd7f803 4332/**
8c1c699f
YZ
4333 * pci_reset_function - quiesce and reset a PCI device function
4334 * @dev: PCI device to reset
8dd7f803
SY
4335 *
4336 * Some devices allow an individual function to be reset without affecting
4337 * other functions in the same device. The PCI device must be responsive
4338 * to PCI config space in order to use this function.
4339 *
4340 * This function does not just reset the PCI portion of a device, but
4341 * clears all the state associated with the device. This function differs
79e699b6
JS
4342 * from __pci_reset_function_locked() in that it saves and restores device state
4343 * over the reset and takes the PCI device lock.
8dd7f803 4344 *
8c1c699f 4345 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
4346 * device doesn't support resetting a single function.
4347 */
4348int pci_reset_function(struct pci_dev *dev)
4349{
8c1c699f 4350 int rc;
8dd7f803 4351
52354b9d 4352 rc = pci_probe_reset_function(dev);
8c1c699f
YZ
4353 if (rc)
4354 return rc;
8dd7f803 4355
b014e96d 4356 pci_dev_lock(dev);
77cb985a 4357 pci_dev_save_and_disable(dev);
8dd7f803 4358
52354b9d 4359 rc = __pci_reset_function_locked(dev);
8dd7f803 4360
77cb985a 4361 pci_dev_restore(dev);
b014e96d 4362 pci_dev_unlock(dev);
8dd7f803 4363
8c1c699f 4364 return rc;
8dd7f803
SY
4365}
4366EXPORT_SYMBOL_GPL(pci_reset_function);
4367
a477b9cd
MZ
4368/**
4369 * pci_reset_function_locked - quiesce and reset a PCI device function
4370 * @dev: PCI device to reset
4371 *
4372 * Some devices allow an individual function to be reset without affecting
4373 * other functions in the same device. The PCI device must be responsive
4374 * to PCI config space in order to use this function.
4375 *
4376 * This function does not just reset the PCI portion of a device, but
4377 * clears all the state associated with the device. This function differs
79e699b6 4378 * from __pci_reset_function_locked() in that it saves and restores device state
a477b9cd
MZ
4379 * over the reset. It also differs from pci_reset_function() in that it
4380 * requires the PCI device lock to be held.
4381 *
4382 * Returns 0 if the device function was successfully reset or negative if the
4383 * device doesn't support resetting a single function.
4384 */
4385int pci_reset_function_locked(struct pci_dev *dev)
4386{
4387 int rc;
4388
4389 rc = pci_probe_reset_function(dev);
4390 if (rc)
4391 return rc;
4392
4393 pci_dev_save_and_disable(dev);
4394
4395 rc = __pci_reset_function_locked(dev);
4396
4397 pci_dev_restore(dev);
4398
4399 return rc;
4400}
4401EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4402
61cf16d8
AW
4403/**
4404 * pci_try_reset_function - quiesce and reset a PCI device function
4405 * @dev: PCI device to reset
4406 *
4407 * Same as above, except return -EAGAIN if unable to lock device.
4408 */
4409int pci_try_reset_function(struct pci_dev *dev)
4410{
4411 int rc;
4412
52354b9d 4413 rc = pci_probe_reset_function(dev);
61cf16d8
AW
4414 if (rc)
4415 return rc;
4416
b014e96d
CH
4417 if (!pci_dev_trylock(dev))
4418 return -EAGAIN;
61cf16d8 4419
b014e96d 4420 pci_dev_save_and_disable(dev);
52354b9d 4421 rc = __pci_reset_function_locked(dev);
b014e96d 4422 pci_dev_unlock(dev);
61cf16d8
AW
4423
4424 pci_dev_restore(dev);
61cf16d8
AW
4425 return rc;
4426}
4427EXPORT_SYMBOL_GPL(pci_try_reset_function);
4428
f331a859
AW
4429/* Do any devices on or below this bus prevent a bus reset? */
4430static bool pci_bus_resetable(struct pci_bus *bus)
4431{
4432 struct pci_dev *dev;
4433
35702778
DD
4434
4435 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4436 return false;
4437
f331a859
AW
4438 list_for_each_entry(dev, &bus->devices, bus_list) {
4439 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4440 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4441 return false;
4442 }
4443
4444 return true;
4445}
4446
090a3c53
AW
4447/* Lock devices from the top of the tree down */
4448static void pci_bus_lock(struct pci_bus *bus)
4449{
4450 struct pci_dev *dev;
4451
4452 list_for_each_entry(dev, &bus->devices, bus_list) {
4453 pci_dev_lock(dev);
4454 if (dev->subordinate)
4455 pci_bus_lock(dev->subordinate);
4456 }
4457}
4458
4459/* Unlock devices from the bottom of the tree up */
4460static void pci_bus_unlock(struct pci_bus *bus)
4461{
4462 struct pci_dev *dev;
4463
4464 list_for_each_entry(dev, &bus->devices, bus_list) {
4465 if (dev->subordinate)
4466 pci_bus_unlock(dev->subordinate);
4467 pci_dev_unlock(dev);
4468 }
4469}
4470
61cf16d8
AW
4471/* Return 1 on successful lock, 0 on contention */
4472static int pci_bus_trylock(struct pci_bus *bus)
4473{
4474 struct pci_dev *dev;
4475
4476 list_for_each_entry(dev, &bus->devices, bus_list) {
4477 if (!pci_dev_trylock(dev))
4478 goto unlock;
4479 if (dev->subordinate) {
4480 if (!pci_bus_trylock(dev->subordinate)) {
4481 pci_dev_unlock(dev);
4482 goto unlock;
4483 }
4484 }
4485 }
4486 return 1;
4487
4488unlock:
4489 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4490 if (dev->subordinate)
4491 pci_bus_unlock(dev->subordinate);
4492 pci_dev_unlock(dev);
4493 }
4494 return 0;
4495}
4496
f331a859
AW
4497/* Do any devices on or below this slot prevent a bus reset? */
4498static bool pci_slot_resetable(struct pci_slot *slot)
4499{
4500 struct pci_dev *dev;
4501
33ba90aa
JG
4502 if (slot->bus->self &&
4503 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4504 return false;
4505
f331a859
AW
4506 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4507 if (!dev->slot || dev->slot != slot)
4508 continue;
4509 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4510 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4511 return false;
4512 }
4513
4514 return true;
4515}
4516
090a3c53
AW
4517/* Lock devices from the top of the tree down */
4518static void pci_slot_lock(struct pci_slot *slot)
4519{
4520 struct pci_dev *dev;
4521
4522 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4523 if (!dev->slot || dev->slot != slot)
4524 continue;
4525 pci_dev_lock(dev);
4526 if (dev->subordinate)
4527 pci_bus_lock(dev->subordinate);
4528 }
4529}
4530
4531/* Unlock devices from the bottom of the tree up */
4532static void pci_slot_unlock(struct pci_slot *slot)
4533{
4534 struct pci_dev *dev;
4535
4536 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4537 if (!dev->slot || dev->slot != slot)
4538 continue;
4539 if (dev->subordinate)
4540 pci_bus_unlock(dev->subordinate);
4541 pci_dev_unlock(dev);
4542 }
4543}
4544
61cf16d8
AW
4545/* Return 1 on successful lock, 0 on contention */
4546static int pci_slot_trylock(struct pci_slot *slot)
4547{
4548 struct pci_dev *dev;
4549
4550 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4551 if (!dev->slot || dev->slot != slot)
4552 continue;
4553 if (!pci_dev_trylock(dev))
4554 goto unlock;
4555 if (dev->subordinate) {
4556 if (!pci_bus_trylock(dev->subordinate)) {
4557 pci_dev_unlock(dev);
4558 goto unlock;
4559 }
4560 }
4561 }
4562 return 1;
4563
4564unlock:
4565 list_for_each_entry_continue_reverse(dev,
4566 &slot->bus->devices, bus_list) {
4567 if (!dev->slot || dev->slot != slot)
4568 continue;
4569 if (dev->subordinate)
4570 pci_bus_unlock(dev->subordinate);
4571 pci_dev_unlock(dev);
4572 }
4573 return 0;
4574}
4575
090a3c53
AW
4576/* Save and disable devices from the top of the tree down */
4577static void pci_bus_save_and_disable(struct pci_bus *bus)
4578{
4579 struct pci_dev *dev;
4580
4581 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4582 pci_dev_lock(dev);
090a3c53 4583 pci_dev_save_and_disable(dev);
b014e96d 4584 pci_dev_unlock(dev);
090a3c53
AW
4585 if (dev->subordinate)
4586 pci_bus_save_and_disable(dev->subordinate);
4587 }
4588}
4589
4590/*
4591 * Restore devices from top of the tree down - parent bridges need to be
4592 * restored before we can get to subordinate devices.
4593 */
4594static void pci_bus_restore(struct pci_bus *bus)
4595{
4596 struct pci_dev *dev;
4597
4598 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4599 pci_dev_lock(dev);
090a3c53 4600 pci_dev_restore(dev);
b014e96d 4601 pci_dev_unlock(dev);
090a3c53
AW
4602 if (dev->subordinate)
4603 pci_bus_restore(dev->subordinate);
4604 }
4605}
4606
4607/* Save and disable devices from the top of the tree down */
4608static void pci_slot_save_and_disable(struct pci_slot *slot)
4609{
4610 struct pci_dev *dev;
4611
4612 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4613 if (!dev->slot || dev->slot != slot)
4614 continue;
4615 pci_dev_save_and_disable(dev);
4616 if (dev->subordinate)
4617 pci_bus_save_and_disable(dev->subordinate);
4618 }
4619}
4620
4621/*
4622 * Restore devices from top of the tree down - parent bridges need to be
4623 * restored before we can get to subordinate devices.
4624 */
4625static void pci_slot_restore(struct pci_slot *slot)
4626{
4627 struct pci_dev *dev;
4628
4629 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4630 if (!dev->slot || dev->slot != slot)
4631 continue;
4632 pci_dev_restore(dev);
4633 if (dev->subordinate)
4634 pci_bus_restore(dev->subordinate);
4635 }
4636}
4637
4638static int pci_slot_reset(struct pci_slot *slot, int probe)
4639{
4640 int rc;
4641
f331a859 4642 if (!slot || !pci_slot_resetable(slot))
090a3c53
AW
4643 return -ENOTTY;
4644
4645 if (!probe)
4646 pci_slot_lock(slot);
4647
4648 might_sleep();
4649
4650 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4651
4652 if (!probe)
4653 pci_slot_unlock(slot);
4654
4655 return rc;
4656}
4657
9a3d2b9b
AW
4658/**
4659 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4660 * @slot: PCI slot to probe
4661 *
4662 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4663 */
4664int pci_probe_reset_slot(struct pci_slot *slot)
4665{
4666 return pci_slot_reset(slot, 1);
4667}
4668EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4669
090a3c53
AW
4670/**
4671 * pci_reset_slot - reset a PCI slot
4672 * @slot: PCI slot to reset
4673 *
4674 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4675 * independent of other slots. For instance, some slots may support slot power
4676 * control. In the case of a 1:1 bus to slot architecture, this function may
4677 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4678 * Generally a slot reset should be attempted before a bus reset. All of the
4679 * function of the slot and any subordinate buses behind the slot are reset
4680 * through this function. PCI config space of all devices in the slot and
4681 * behind the slot is saved before and restored after reset.
4682 *
4683 * Return 0 on success, non-zero on error.
4684 */
4685int pci_reset_slot(struct pci_slot *slot)
4686{
4687 int rc;
4688
4689 rc = pci_slot_reset(slot, 1);
4690 if (rc)
4691 return rc;
4692
4693 pci_slot_save_and_disable(slot);
4694
4695 rc = pci_slot_reset(slot, 0);
4696
4697 pci_slot_restore(slot);
4698
4699 return rc;
4700}
4701EXPORT_SYMBOL_GPL(pci_reset_slot);
4702
61cf16d8
AW
4703/**
4704 * pci_try_reset_slot - Try to reset a PCI slot
4705 * @slot: PCI slot to reset
4706 *
4707 * Same as above except return -EAGAIN if the slot cannot be locked
4708 */
4709int pci_try_reset_slot(struct pci_slot *slot)
4710{
4711 int rc;
4712
4713 rc = pci_slot_reset(slot, 1);
4714 if (rc)
4715 return rc;
4716
4717 pci_slot_save_and_disable(slot);
4718
4719 if (pci_slot_trylock(slot)) {
4720 might_sleep();
4721 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4722 pci_slot_unlock(slot);
4723 } else
4724 rc = -EAGAIN;
4725
4726 pci_slot_restore(slot);
4727
4728 return rc;
4729}
4730EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4731
090a3c53
AW
4732static int pci_bus_reset(struct pci_bus *bus, int probe)
4733{
f331a859 4734 if (!bus->self || !pci_bus_resetable(bus))
090a3c53
AW
4735 return -ENOTTY;
4736
4737 if (probe)
4738 return 0;
4739
4740 pci_bus_lock(bus);
4741
4742 might_sleep();
4743
4744 pci_reset_bridge_secondary_bus(bus->self);
4745
4746 pci_bus_unlock(bus);
4747
4748 return 0;
4749}
4750
9a3d2b9b
AW
4751/**
4752 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4753 * @bus: PCI bus to probe
4754 *
4755 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4756 */
4757int pci_probe_reset_bus(struct pci_bus *bus)
4758{
4759 return pci_bus_reset(bus, 1);
4760}
4761EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4762
090a3c53
AW
4763/**
4764 * pci_reset_bus - reset a PCI bus
4765 * @bus: top level PCI bus to reset
4766 *
4767 * Do a bus reset on the given bus and any subordinate buses, saving
4768 * and restoring state of all devices.
4769 *
4770 * Return 0 on success, non-zero on error.
4771 */
4772int pci_reset_bus(struct pci_bus *bus)
4773{
4774 int rc;
4775
4776 rc = pci_bus_reset(bus, 1);
4777 if (rc)
4778 return rc;
4779
4780 pci_bus_save_and_disable(bus);
4781
4782 rc = pci_bus_reset(bus, 0);
4783
4784 pci_bus_restore(bus);
4785
4786 return rc;
4787}
4788EXPORT_SYMBOL_GPL(pci_reset_bus);
4789
61cf16d8
AW
4790/**
4791 * pci_try_reset_bus - Try to reset a PCI bus
4792 * @bus: top level PCI bus to reset
4793 *
4794 * Same as above except return -EAGAIN if the bus cannot be locked
4795 */
4796int pci_try_reset_bus(struct pci_bus *bus)
4797{
4798 int rc;
4799
4800 rc = pci_bus_reset(bus, 1);
4801 if (rc)
4802 return rc;
4803
4804 pci_bus_save_and_disable(bus);
4805
4806 if (pci_bus_trylock(bus)) {
4807 might_sleep();
4808 pci_reset_bridge_secondary_bus(bus->self);
4809 pci_bus_unlock(bus);
4810 } else
4811 rc = -EAGAIN;
4812
4813 pci_bus_restore(bus);
4814
4815 return rc;
4816}
4817EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4818
d556ad4b
PO
4819/**
4820 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4821 * @dev: PCI device to query
4822 *
4823 * Returns mmrbc: maximum designed memory read count in bytes
4824 * or appropriate error value.
4825 */
4826int pcix_get_max_mmrbc(struct pci_dev *dev)
4827{
7c9e2b1c 4828 int cap;
d556ad4b
PO
4829 u32 stat;
4830
4831 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4832 if (!cap)
4833 return -EINVAL;
4834
7c9e2b1c 4835 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
4836 return -EINVAL;
4837
25daeb55 4838 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
4839}
4840EXPORT_SYMBOL(pcix_get_max_mmrbc);
4841
4842/**
4843 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4844 * @dev: PCI device to query
4845 *
4846 * Returns mmrbc: maximum memory read count in bytes
4847 * or appropriate error value.
4848 */
4849int pcix_get_mmrbc(struct pci_dev *dev)
4850{
7c9e2b1c 4851 int cap;
bdc2bda7 4852 u16 cmd;
d556ad4b
PO
4853
4854 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4855 if (!cap)
4856 return -EINVAL;
4857
7c9e2b1c
DN
4858 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4859 return -EINVAL;
d556ad4b 4860
7c9e2b1c 4861 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
4862}
4863EXPORT_SYMBOL(pcix_get_mmrbc);
4864
4865/**
4866 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4867 * @dev: PCI device to query
4868 * @mmrbc: maximum memory read count in bytes
4869 * valid values are 512, 1024, 2048, 4096
4870 *
4871 * If possible sets maximum memory read byte count, some bridges have erratas
4872 * that prevent this.
4873 */
4874int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4875{
7c9e2b1c 4876 int cap;
bdc2bda7
DN
4877 u32 stat, v, o;
4878 u16 cmd;
d556ad4b 4879
229f5afd 4880 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 4881 return -EINVAL;
d556ad4b
PO
4882
4883 v = ffs(mmrbc) - 10;
4884
4885 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4886 if (!cap)
7c9e2b1c 4887 return -EINVAL;
d556ad4b 4888
7c9e2b1c
DN
4889 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4890 return -EINVAL;
d556ad4b
PO
4891
4892 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4893 return -E2BIG;
4894
7c9e2b1c
DN
4895 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4896 return -EINVAL;
d556ad4b
PO
4897
4898 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4899 if (o != v) {
809a3bf9 4900 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
d556ad4b
PO
4901 return -EIO;
4902
4903 cmd &= ~PCI_X_CMD_MAX_READ;
4904 cmd |= v << 2;
7c9e2b1c
DN
4905 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4906 return -EIO;
d556ad4b 4907 }
7c9e2b1c 4908 return 0;
d556ad4b
PO
4909}
4910EXPORT_SYMBOL(pcix_set_mmrbc);
4911
4912/**
4913 * pcie_get_readrq - get PCI Express read request size
4914 * @dev: PCI device to query
4915 *
4916 * Returns maximum memory read request in bytes
4917 * or appropriate error value.
4918 */
4919int pcie_get_readrq(struct pci_dev *dev)
4920{
d556ad4b
PO
4921 u16 ctl;
4922
59875ae4 4923 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
d556ad4b 4924
59875ae4 4925 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
4926}
4927EXPORT_SYMBOL(pcie_get_readrq);
4928
4929/**
4930 * pcie_set_readrq - set PCI Express maximum memory read request
4931 * @dev: PCI device to query
42e61f4a 4932 * @rq: maximum memory read count in bytes
d556ad4b
PO
4933 * valid values are 128, 256, 512, 1024, 2048, 4096
4934 *
c9b378c7 4935 * If possible sets maximum memory read request in bytes
d556ad4b
PO
4936 */
4937int pcie_set_readrq(struct pci_dev *dev, int rq)
4938{
59875ae4 4939 u16 v;
d556ad4b 4940
229f5afd 4941 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
59875ae4 4942 return -EINVAL;
d556ad4b 4943
a1c473aa
BH
4944 /*
4945 * If using the "performance" PCIe config, we clamp the
4946 * read rq size to the max packet size to prevent the
4947 * host bridge generating requests larger than we can
4948 * cope with
4949 */
4950 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4951 int mps = pcie_get_mps(dev);
4952
a1c473aa
BH
4953 if (mps < rq)
4954 rq = mps;
4955 }
4956
4957 v = (ffs(rq) - 8) << 12;
d556ad4b 4958
59875ae4
JL
4959 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4960 PCI_EXP_DEVCTL_READRQ, v);
d556ad4b
PO
4961}
4962EXPORT_SYMBOL(pcie_set_readrq);
4963
b03e7495
JM
4964/**
4965 * pcie_get_mps - get PCI Express maximum payload size
4966 * @dev: PCI device to query
4967 *
4968 * Returns maximum payload size in bytes
b03e7495
JM
4969 */
4970int pcie_get_mps(struct pci_dev *dev)
4971{
b03e7495
JM
4972 u16 ctl;
4973
59875ae4 4974 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
b03e7495 4975
59875ae4 4976 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
b03e7495 4977}
f1c66c46 4978EXPORT_SYMBOL(pcie_get_mps);
b03e7495
JM
4979
4980/**
4981 * pcie_set_mps - set PCI Express maximum payload size
4982 * @dev: PCI device to query
47c08f31 4983 * @mps: maximum payload size in bytes
b03e7495
JM
4984 * valid values are 128, 256, 512, 1024, 2048, 4096
4985 *
4986 * If possible sets maximum payload size
4987 */
4988int pcie_set_mps(struct pci_dev *dev, int mps)
4989{
59875ae4 4990 u16 v;
b03e7495
JM
4991
4992 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
59875ae4 4993 return -EINVAL;
b03e7495
JM
4994
4995 v = ffs(mps) - 8;
f7625980 4996 if (v > dev->pcie_mpss)
59875ae4 4997 return -EINVAL;
b03e7495
JM
4998 v <<= 5;
4999
59875ae4
JL
5000 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5001 PCI_EXP_DEVCTL_PAYLOAD, v);
b03e7495 5002}
f1c66c46 5003EXPORT_SYMBOL(pcie_set_mps);
b03e7495 5004
81377c8d
JK
5005/**
5006 * pcie_get_minimum_link - determine minimum link settings of a PCI device
5007 * @dev: PCI device to query
5008 * @speed: storage for minimum speed
5009 * @width: storage for minimum width
5010 *
5011 * This function will walk up the PCI device chain and determine the minimum
5012 * link width and speed of the device.
5013 */
5014int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
5015 enum pcie_link_width *width)
5016{
5017 int ret;
5018
5019 *speed = PCI_SPEED_UNKNOWN;
5020 *width = PCIE_LNK_WIDTH_UNKNOWN;
5021
5022 while (dev) {
5023 u16 lnksta;
5024 enum pci_bus_speed next_speed;
5025 enum pcie_link_width next_width;
5026
5027 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5028 if (ret)
5029 return ret;
5030
5031 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5032 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5033 PCI_EXP_LNKSTA_NLW_SHIFT;
5034
5035 if (next_speed < *speed)
5036 *speed = next_speed;
5037
5038 if (next_width < *width)
5039 *width = next_width;
5040
5041 dev = dev->bus->self;
5042 }
5043
5044 return 0;
5045}
5046EXPORT_SYMBOL(pcie_get_minimum_link);
5047
c87deff7
HS
5048/**
5049 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 5050 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
5051 * @flags: resource type mask to be selected
5052 *
5053 * This helper routine makes bar mask from the type of resource.
5054 */
5055int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5056{
5057 int i, bars = 0;
5058 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5059 if (pci_resource_flags(dev, i) & flags)
5060 bars |= (1 << i);
5061 return bars;
5062}
b7fe9434 5063EXPORT_SYMBOL(pci_select_bars);
c87deff7 5064
95a8b6ef
MT
5065/* Some architectures require additional programming to enable VGA */
5066static arch_set_vga_state_t arch_set_vga_state;
5067
5068void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5069{
5070 arch_set_vga_state = func; /* NULL disables */
5071}
5072
5073static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
3c78bc61 5074 unsigned int command_bits, u32 flags)
95a8b6ef
MT
5075{
5076 if (arch_set_vga_state)
5077 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 5078 flags);
95a8b6ef
MT
5079 return 0;
5080}
5081
deb2d2ec
BH
5082/**
5083 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
5084 * @dev: the PCI device
5085 * @decode: true = enable decoding, false = disable decoding
5086 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 5087 * @flags: traverse ancestors and change bridges
3448a19d 5088 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
5089 */
5090int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 5091 unsigned int command_bits, u32 flags)
deb2d2ec
BH
5092{
5093 struct pci_bus *bus;
5094 struct pci_dev *bridge;
5095 u16 cmd;
95a8b6ef 5096 int rc;
deb2d2ec 5097
67ebd814 5098 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 5099
95a8b6ef 5100 /* ARCH specific VGA enables */
3448a19d 5101 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
5102 if (rc)
5103 return rc;
5104
3448a19d
DA
5105 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5106 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5107 if (decode == true)
5108 cmd |= command_bits;
5109 else
5110 cmd &= ~command_bits;
5111 pci_write_config_word(dev, PCI_COMMAND, cmd);
5112 }
deb2d2ec 5113
3448a19d 5114 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
5115 return 0;
5116
5117 bus = dev->bus;
5118 while (bus) {
5119 bridge = bus->self;
5120 if (bridge) {
5121 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5122 &cmd);
5123 if (decode == true)
5124 cmd |= PCI_BRIDGE_CTL_VGA;
5125 else
5126 cmd &= ~PCI_BRIDGE_CTL_VGA;
5127 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5128 cmd);
5129 }
5130 bus = bus->parent;
5131 }
5132 return 0;
5133}
5134
f0af9593
BH
5135/**
5136 * pci_add_dma_alias - Add a DMA devfn alias for a device
5137 * @dev: the PCI device for which alias is added
5138 * @devfn: alias slot and function
5139 *
5140 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5141 * It should be called early, preferably as PCI fixup header quirk.
5142 */
5143void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5144{
338c3149
JL
5145 if (!dev->dma_alias_mask)
5146 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5147 sizeof(long), GFP_KERNEL);
5148 if (!dev->dma_alias_mask) {
5149 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5150 return;
5151 }
5152
5153 set_bit(devfn, dev->dma_alias_mask);
48c83080
BH
5154 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5155 PCI_SLOT(devfn), PCI_FUNC(devfn));
f0af9593
BH
5156}
5157
338c3149
JL
5158bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5159{
5160 return (dev1->dma_alias_mask &&
5161 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5162 (dev2->dma_alias_mask &&
5163 test_bit(dev1->devfn, dev2->dma_alias_mask));
5164}
5165
8496e85c
RW
5166bool pci_device_is_present(struct pci_dev *pdev)
5167{
5168 u32 v;
5169
fe2bd75b
KB
5170 if (pci_dev_is_disconnected(pdev))
5171 return false;
8496e85c
RW
5172 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5173}
5174EXPORT_SYMBOL_GPL(pci_device_is_present);
5175
08249651
RW
5176void pci_ignore_hotplug(struct pci_dev *dev)
5177{
5178 struct pci_dev *bridge = dev->bus->self;
5179
5180 dev->ignore_hotplug = 1;
5181 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5182 if (bridge)
5183 bridge->ignore_hotplug = 1;
5184}
5185EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5186
0a701aa6
YX
5187resource_size_t __weak pcibios_default_alignment(void)
5188{
5189 return 0;
5190}
5191
32a9a682
YS
5192#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5193static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 5194static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
5195
5196/**
5197 * pci_specified_resource_alignment - get resource alignment specified by user.
5198 * @dev: the PCI device to get
e3adec72 5199 * @resize: whether or not to change resources' size when reassigning alignment
32a9a682
YS
5200 *
5201 * RETURNS: Resource alignment if it is specified.
5202 * Zero if it is not specified.
5203 */
e3adec72
YX
5204static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5205 bool *resize)
32a9a682
YS
5206{
5207 int seg, bus, slot, func, align_order, count;
644a544f 5208 unsigned short vendor, device, subsystem_vendor, subsystem_device;
0a701aa6 5209 resource_size_t align = pcibios_default_alignment();
32a9a682
YS
5210 char *p;
5211
5212 spin_lock(&resource_alignment_lock);
5213 p = resource_alignment_param;
0a701aa6 5214 if (!*p && !align)
f0b99f70
YX
5215 goto out;
5216 if (pci_has_flag(PCI_PROBE_ONLY)) {
0a701aa6 5217 align = 0;
f0b99f70
YX
5218 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5219 goto out;
5220 }
5221
32a9a682
YS
5222 while (*p) {
5223 count = 0;
5224 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5225 p[count] == '@') {
5226 p += count + 1;
5227 } else {
5228 align_order = -1;
5229 }
644a544f
KMEE
5230 if (strncmp(p, "pci:", 4) == 0) {
5231 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5232 p += 4;
5233 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5234 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5235 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5236 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5237 p);
5238 break;
5239 }
5240 subsystem_vendor = subsystem_device = 0;
5241 }
5242 p += count;
5243 if ((!vendor || (vendor == dev->vendor)) &&
5244 (!device || (device == dev->device)) &&
5245 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5246 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
e3adec72 5247 *resize = true;
644a544f
KMEE
5248 if (align_order == -1)
5249 align = PAGE_SIZE;
5250 else
5251 align = 1 << align_order;
5252 /* Found */
32a9a682
YS
5253 break;
5254 }
5255 }
644a544f
KMEE
5256 else {
5257 if (sscanf(p, "%x:%x:%x.%x%n",
5258 &seg, &bus, &slot, &func, &count) != 4) {
5259 seg = 0;
5260 if (sscanf(p, "%x:%x.%x%n",
5261 &bus, &slot, &func, &count) != 3) {
5262 /* Invalid format */
5263 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5264 p);
5265 break;
5266 }
5267 }
5268 p += count;
5269 if (seg == pci_domain_nr(dev->bus) &&
5270 bus == dev->bus->number &&
5271 slot == PCI_SLOT(dev->devfn) &&
5272 func == PCI_FUNC(dev->devfn)) {
e3adec72 5273 *resize = true;
644a544f
KMEE
5274 if (align_order == -1)
5275 align = PAGE_SIZE;
5276 else
5277 align = 1 << align_order;
5278 /* Found */
5279 break;
5280 }
32a9a682
YS
5281 }
5282 if (*p != ';' && *p != ',') {
5283 /* End of param or invalid format */
5284 break;
5285 }
5286 p++;
5287 }
f0b99f70 5288out:
32a9a682
YS
5289 spin_unlock(&resource_alignment_lock);
5290 return align;
5291}
5292
81a5e70e 5293static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
e3adec72 5294 resource_size_t align, bool resize)
81a5e70e
BH
5295{
5296 struct resource *r = &dev->resource[bar];
5297 resource_size_t size;
5298
5299 if (!(r->flags & IORESOURCE_MEM))
5300 return;
5301
5302 if (r->flags & IORESOURCE_PCI_FIXED) {
5303 dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
5304 bar, r, (unsigned long long)align);
5305 return;
5306 }
5307
5308 size = resource_size(r);
0dde1c08
BH
5309 if (size >= align)
5310 return;
81a5e70e 5311
0dde1c08 5312 /*
e3adec72
YX
5313 * Increase the alignment of the resource. There are two ways we
5314 * can do this:
0dde1c08 5315 *
e3adec72
YX
5316 * 1) Increase the size of the resource. BARs are aligned on their
5317 * size, so when we reallocate space for this resource, we'll
5318 * allocate it with the larger alignment. This also prevents
5319 * assignment of any other BARs inside the alignment region, so
5320 * if we're requesting page alignment, this means no other BARs
5321 * will share the page.
5322 *
5323 * The disadvantage is that this makes the resource larger than
5324 * the hardware BAR, which may break drivers that compute things
5325 * based on the resource size, e.g., to find registers at a
5326 * fixed offset before the end of the BAR.
5327 *
5328 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5329 * set r->start to the desired alignment. By itself this
5330 * doesn't prevent other BARs being put inside the alignment
5331 * region, but if we realign *every* resource of every device in
5332 * the system, none of them will share an alignment region.
5333 *
5334 * When the user has requested alignment for only some devices via
5335 * the "pci=resource_alignment" argument, "resize" is true and we
5336 * use the first method. Otherwise we assume we're aligning all
5337 * devices and we use the second.
0dde1c08 5338 */
e3adec72 5339
0dde1c08
BH
5340 dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
5341 bar, r, (unsigned long long)align);
81a5e70e 5342
e3adec72
YX
5343 if (resize) {
5344 r->start = 0;
5345 r->end = align - 1;
5346 } else {
5347 r->flags &= ~IORESOURCE_SIZEALIGN;
5348 r->flags |= IORESOURCE_STARTALIGN;
5349 r->start = align;
5350 r->end = r->start + size - 1;
5351 }
0dde1c08 5352 r->flags |= IORESOURCE_UNSET;
81a5e70e
BH
5353}
5354
2069ecfb
YL
5355/*
5356 * This function disables memory decoding and releases memory resources
5357 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5358 * It also rounds up size to specified alignment.
5359 * Later on, the kernel will assign page-aligned memory resource back
5360 * to the device.
5361 */
5362void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5363{
5364 int i;
5365 struct resource *r;
81a5e70e 5366 resource_size_t align;
2069ecfb 5367 u16 command;
e3adec72 5368 bool resize = false;
2069ecfb 5369
62d9a78f
YX
5370 /*
5371 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5372 * 3.4.1.11. Their resources are allocated from the space
5373 * described by the VF BARx register in the PF's SR-IOV capability.
5374 * We can't influence their alignment here.
5375 */
5376 if (dev->is_virtfn)
5377 return;
5378
10c463a7 5379 /* check if specified PCI is target device to reassign */
e3adec72 5380 align = pci_specified_resource_alignment(dev, &resize);
10c463a7 5381 if (!align)
2069ecfb
YL
5382 return;
5383
5384 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5385 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5386 dev_warn(&dev->dev,
5387 "Can't reassign resources to host bridge.\n");
5388 return;
5389 }
5390
5391 dev_info(&dev->dev,
5392 "Disabling memory decoding and releasing memory resources.\n");
5393 pci_read_config_word(dev, PCI_COMMAND, &command);
5394 command &= ~PCI_COMMAND_MEMORY;
5395 pci_write_config_word(dev, PCI_COMMAND, command);
5396
81a5e70e 5397 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
e3adec72 5398 pci_request_resource_alignment(dev, i, align, resize);
f0b99f70 5399
81a5e70e
BH
5400 /*
5401 * Need to disable bridge's resource window,
2069ecfb
YL
5402 * to enable the kernel to reassign new resource
5403 * window later on.
5404 */
5405 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5406 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5407 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5408 r = &dev->resource[i];
5409 if (!(r->flags & IORESOURCE_MEM))
5410 continue;
bd064f0a 5411 r->flags |= IORESOURCE_UNSET;
2069ecfb
YL
5412 r->end = resource_size(r) - 1;
5413 r->start = 0;
5414 }
5415 pci_disable_bridge_window(dev);
5416 }
5417}
5418
9738abed 5419static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
32a9a682
YS
5420{
5421 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5422 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5423 spin_lock(&resource_alignment_lock);
5424 strncpy(resource_alignment_param, buf, count);
5425 resource_alignment_param[count] = '\0';
5426 spin_unlock(&resource_alignment_lock);
5427 return count;
5428}
5429
9738abed 5430static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
32a9a682
YS
5431{
5432 size_t count;
5433 spin_lock(&resource_alignment_lock);
5434 count = snprintf(buf, size, "%s", resource_alignment_param);
5435 spin_unlock(&resource_alignment_lock);
5436 return count;
5437}
5438
5439static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5440{
5441 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5442}
5443
5444static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5445 const char *buf, size_t count)
5446{
5447 return pci_set_resource_alignment_param(buf, count);
5448}
5449
21751a9a 5450static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
32a9a682
YS
5451 pci_resource_alignment_store);
5452
5453static int __init pci_resource_alignment_sysfs_init(void)
5454{
5455 return bus_create_file(&pci_bus_type,
5456 &bus_attr_resource_alignment);
5457}
32a9a682
YS
5458late_initcall(pci_resource_alignment_sysfs_init);
5459
15856ad5 5460static void pci_no_domains(void)
32a2eea7
JG
5461{
5462#ifdef CONFIG_PCI_DOMAINS
5463 pci_domains_supported = 0;
5464#endif
5465}
5466
41e5c0f8
LD
5467#ifdef CONFIG_PCI_DOMAINS
5468static atomic_t __domain_nr = ATOMIC_INIT(-1);
5469
5470int pci_get_new_domain_nr(void)
5471{
5472 return atomic_inc_return(&__domain_nr);
5473}
7c674700
LP
5474
5475#ifdef CONFIG_PCI_DOMAINS_GENERIC
1a4f93f7 5476static int of_pci_bus_find_domain_nr(struct device *parent)
7c674700
LP
5477{
5478 static int use_dt_domains = -1;
54c6e2dd 5479 int domain = -1;
7c674700 5480
54c6e2dd
KHC
5481 if (parent)
5482 domain = of_get_pci_domain_nr(parent->of_node);
7c674700
LP
5483 /*
5484 * Check DT domain and use_dt_domains values.
5485 *
5486 * If DT domain property is valid (domain >= 0) and
5487 * use_dt_domains != 0, the DT assignment is valid since this means
5488 * we have not previously allocated a domain number by using
5489 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5490 * 1, to indicate that we have just assigned a domain number from
5491 * DT.
5492 *
5493 * If DT domain property value is not valid (ie domain < 0), and we
5494 * have not previously assigned a domain number from DT
5495 * (use_dt_domains != 1) we should assign a domain number by
5496 * using the:
5497 *
5498 * pci_get_new_domain_nr()
5499 *
5500 * API and update the use_dt_domains value to keep track of method we
5501 * are using to assign domain numbers (use_dt_domains = 0).
5502 *
5503 * All other combinations imply we have a platform that is trying
5504 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5505 * which is a recipe for domain mishandling and it is prevented by
5506 * invalidating the domain value (domain = -1) and printing a
5507 * corresponding error.
5508 */
5509 if (domain >= 0 && use_dt_domains) {
5510 use_dt_domains = 1;
5511 } else if (domain < 0 && use_dt_domains != 1) {
5512 use_dt_domains = 0;
5513 domain = pci_get_new_domain_nr();
5514 } else {
b63773a8
RH
5515 dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
5516 parent->of_node);
7c674700
LP
5517 domain = -1;
5518 }
5519
9c7cb891 5520 return domain;
7c674700 5521}
1a4f93f7
TN
5522
5523int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5524{
2ab51dde
TN
5525 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5526 acpi_pci_bus_find_domain_nr(bus);
7c674700
LP
5527}
5528#endif
41e5c0f8
LD
5529#endif
5530
0ef5f8f6 5531/**
642c92da 5532 * pci_ext_cfg_avail - can we access extended PCI config space?
0ef5f8f6
AP
5533 *
5534 * Returns 1 if we can access PCI extended config space (offsets
5535 * greater than 0xff). This is the default implementation. Architecture
5536 * implementations can override this.
5537 */
642c92da 5538int __weak pci_ext_cfg_avail(void)
0ef5f8f6
AP
5539{
5540 return 1;
5541}
5542
2d1c8618
BH
5543void __weak pci_fixup_cardbus(struct pci_bus *bus)
5544{
5545}
5546EXPORT_SYMBOL(pci_fixup_cardbus);
5547
ad04d31e 5548static int __init pci_setup(char *str)
1da177e4
LT
5549{
5550 while (str) {
5551 char *k = strchr(str, ',');
5552 if (k)
5553 *k++ = 0;
5554 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
5555 if (!strcmp(str, "nomsi")) {
5556 pci_no_msi();
7f785763
RD
5557 } else if (!strcmp(str, "noaer")) {
5558 pci_no_aer();
b55438fd
YL
5559 } else if (!strncmp(str, "realloc=", 8)) {
5560 pci_realloc_get_opt(str + 8);
f483d392 5561 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 5562 pci_realloc_get_opt("on");
32a2eea7
JG
5563 } else if (!strcmp(str, "nodomains")) {
5564 pci_no_domains();
6748dcc2
RW
5565 } else if (!strncmp(str, "noari", 5)) {
5566 pcie_ari_disabled = true;
4516a618
AN
5567 } else if (!strncmp(str, "cbiosize=", 9)) {
5568 pci_cardbus_io_size = memparse(str + 9, &str);
5569 } else if (!strncmp(str, "cbmemsize=", 10)) {
5570 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
5571 } else if (!strncmp(str, "resource_alignment=", 19)) {
5572 pci_set_resource_alignment_param(str + 19,
5573 strlen(str + 19));
43c16408
AP
5574 } else if (!strncmp(str, "ecrc=", 5)) {
5575 pcie_ecrc_get_policy(str + 5);
28760489
EB
5576 } else if (!strncmp(str, "hpiosize=", 9)) {
5577 pci_hotplug_io_size = memparse(str + 9, &str);
5578 } else if (!strncmp(str, "hpmemsize=", 10)) {
5579 pci_hotplug_mem_size = memparse(str + 10, &str);
e16b4660
KB
5580 } else if (!strncmp(str, "hpbussize=", 10)) {
5581 pci_hotplug_bus_size =
5582 simple_strtoul(str + 10, &str, 0);
5583 if (pci_hotplug_bus_size > 0xff)
5584 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
5f39e670
JM
5585 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5586 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
5587 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5588 pcie_bus_config = PCIE_BUS_SAFE;
5589 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5590 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
5591 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5592 pcie_bus_config = PCIE_BUS_PEER2PEER;
284f5f9d
BH
5593 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5594 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
309e57df
MW
5595 } else {
5596 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5597 str);
5598 }
1da177e4
LT
5599 }
5600 str = k;
5601 }
0637a70a 5602 return 0;
1da177e4 5603}
0637a70a 5604early_param("pci", pci_setup);