]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pci.c
PCI: aardvark: Use ISR1 instead of ISR0 interrupt in legacy irq mode
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
2ab51dde 10#include <linux/acpi.h>
1da177e4
LT
11#include <linux/kernel.h>
12#include <linux/delay.h>
9d26d3a8 13#include <linux/dmi.h>
1da177e4 14#include <linux/init.h>
7c674700
LP
15#include <linux/of.h>
16#include <linux/of_pci.h>
1da177e4 17#include <linux/pci.h>
075c1771 18#include <linux/pm.h>
5a0e3ad6 19#include <linux/slab.h>
1da177e4
LT
20#include <linux/module.h>
21#include <linux/spinlock.h>
4e57b681 22#include <linux/string.h>
229f5afd 23#include <linux/log2.h>
046ff9e6 24#include <linux/logic_pio.h>
7d715a6c 25#include <linux/pci-aspm.h>
c300bd2f 26#include <linux/pm_wakeup.h>
8dd7f803 27#include <linux/interrupt.h>
32a9a682 28#include <linux/device.h>
b67ea761 29#include <linux/pm_runtime.h>
608c3881 30#include <linux/pci_hotplug.h>
4d3f1384 31#include <linux/vmalloc.h>
4ebeb1ec 32#include <linux/pci-ats.h>
32a9a682 33#include <asm/setup.h>
2a2aca31 34#include <asm/dma.h>
b07461a8 35#include <linux/aer.h>
bc56b9e0 36#include "pci.h"
1da177e4 37
00240c38
AS
38const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
93177a74
RW
43int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
1ae861e6
RW
49unsigned int pci_pm_d3_delay;
50
df17e62e
MG
51static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
1ae861e6
RW
64static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
66 unsigned int delay = dev->d3_delay;
67
68 if (delay < pci_pm_d3_delay)
69 delay = pci_pm_d3_delay;
70
50b2b540
AH
71 if (delay)
72 msleep(delay);
1ae861e6 73}
1da177e4 74
32a2eea7
JG
75#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
4516a618
AN
79#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
28760489
EB
85#define DEFAULT_HOTPLUG_IO_SIZE (256)
86#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
87/* pci=hpmemsize=nnM,hpiosize=nn can override this */
88unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
89unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
90
e16b4660
KB
91#define DEFAULT_HOTPLUG_BUS_SIZE 1
92unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
93
27d868b5 94enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
b03e7495 95
ac1aa47b
JB
96/*
97 * The default CLS is used if arch didn't set CLS explicitly and not
98 * all pci devices agree on the same value. Arch can override either
99 * the dfl or actual value as it sees fit. Don't forget this is
100 * measured in 32-bit words, not bytes.
101 */
15856ad5 102u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
103u8 pci_cache_line_size;
104
96c55900
MS
105/*
106 * If we set up a device for bus mastering, we need to check the latency
107 * timer as certain BIOSes forget to set it properly.
108 */
109unsigned int pcibios_max_latency = 255;
110
6748dcc2
RW
111/* If set, the PCIe ARI capability will not be used. */
112static bool pcie_ari_disabled;
113
9d26d3a8
MW
114/* Disable bridge_d3 for all PCIe ports */
115static bool pci_bridge_d3_disable;
116/* Force bridge_d3 for all PCIe ports */
117static bool pci_bridge_d3_force;
118
119static int __init pcie_port_pm_setup(char *str)
120{
121 if (!strcmp(str, "off"))
122 pci_bridge_d3_disable = true;
123 else if (!strcmp(str, "force"))
124 pci_bridge_d3_force = true;
125 return 1;
126}
127__setup("pcie_port_pm=", pcie_port_pm_setup);
128
1da177e4
LT
129/**
130 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
131 * @bus: pointer to PCI bus structure to search
132 *
133 * Given a PCI bus, returns the highest PCI bus number present in the set
134 * including the given PCI bus and its list of child PCI buses.
135 */
07656d83 136unsigned char pci_bus_max_busnr(struct pci_bus *bus)
1da177e4 137{
94e6a9b9 138 struct pci_bus *tmp;
1da177e4
LT
139 unsigned char max, n;
140
b918c62e 141 max = bus->busn_res.end;
94e6a9b9
YW
142 list_for_each_entry(tmp, &bus->children, node) {
143 n = pci_bus_max_busnr(tmp);
3c78bc61 144 if (n > max)
1da177e4
LT
145 max = n;
146 }
147 return max;
148}
b82db5ce 149EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 150
1684f5dd
AM
151#ifdef CONFIG_HAS_IOMEM
152void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
153{
1f7bf3bf
BH
154 struct resource *res = &pdev->resource[bar];
155
1684f5dd
AM
156 /*
157 * Make sure the BAR is actually a memory resource, not an IO resource
158 */
646c0282 159 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
1f7bf3bf 160 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
1684f5dd
AM
161 return NULL;
162 }
1f7bf3bf 163 return ioremap_nocache(res->start, resource_size(res));
1684f5dd
AM
164}
165EXPORT_SYMBOL_GPL(pci_ioremap_bar);
c43996f4
LR
166
167void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
168{
169 /*
170 * Make sure the BAR is actually a memory resource, not an IO resource
171 */
172 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
173 WARN_ON(1);
174 return NULL;
175 }
176 return ioremap_wc(pci_resource_start(pdev, bar),
177 pci_resource_len(pdev, bar));
178}
179EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
1684f5dd
AM
180#endif
181
687d5fe3
ME
182
183static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
184 u8 pos, int cap, int *ttl)
24a4e377
RD
185{
186 u8 id;
55db3208
SS
187 u16 ent;
188
189 pci_bus_read_config_byte(bus, devfn, pos, &pos);
24a4e377 190
687d5fe3 191 while ((*ttl)--) {
24a4e377
RD
192 if (pos < 0x40)
193 break;
194 pos &= ~3;
55db3208
SS
195 pci_bus_read_config_word(bus, devfn, pos, &ent);
196
197 id = ent & 0xff;
24a4e377
RD
198 if (id == 0xff)
199 break;
200 if (id == cap)
201 return pos;
55db3208 202 pos = (ent >> 8);
24a4e377
RD
203 }
204 return 0;
205}
206
687d5fe3
ME
207static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
208 u8 pos, int cap)
209{
210 int ttl = PCI_FIND_CAP_TTL;
211
212 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
213}
214
24a4e377
RD
215int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
216{
217 return __pci_find_next_cap(dev->bus, dev->devfn,
218 pos + PCI_CAP_LIST_NEXT, cap);
219}
220EXPORT_SYMBOL_GPL(pci_find_next_capability);
221
d3bac118
ME
222static int __pci_bus_find_cap_start(struct pci_bus *bus,
223 unsigned int devfn, u8 hdr_type)
1da177e4
LT
224{
225 u16 status;
1da177e4
LT
226
227 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
228 if (!(status & PCI_STATUS_CAP_LIST))
229 return 0;
230
231 switch (hdr_type) {
232 case PCI_HEADER_TYPE_NORMAL:
233 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 234 return PCI_CAPABILITY_LIST;
1da177e4 235 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 236 return PCI_CB_CAPABILITY_LIST;
1da177e4 237 }
d3bac118
ME
238
239 return 0;
1da177e4
LT
240}
241
242/**
f7625980 243 * pci_find_capability - query for devices' capabilities
1da177e4
LT
244 * @dev: PCI device to query
245 * @cap: capability code
246 *
247 * Tell if a device supports a given PCI capability.
248 * Returns the address of the requested capability structure within the
249 * device's PCI configuration space or 0 in case the device does not
250 * support it. Possible values for @cap:
251 *
f7625980
BH
252 * %PCI_CAP_ID_PM Power Management
253 * %PCI_CAP_ID_AGP Accelerated Graphics Port
254 * %PCI_CAP_ID_VPD Vital Product Data
255 * %PCI_CAP_ID_SLOTID Slot Identification
1da177e4 256 * %PCI_CAP_ID_MSI Message Signalled Interrupts
f7625980 257 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
1da177e4
LT
258 * %PCI_CAP_ID_PCIX PCI-X
259 * %PCI_CAP_ID_EXP PCI Express
260 */
261int pci_find_capability(struct pci_dev *dev, int cap)
262{
d3bac118
ME
263 int pos;
264
265 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
266 if (pos)
267 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
268
269 return pos;
1da177e4 270}
b7fe9434 271EXPORT_SYMBOL(pci_find_capability);
1da177e4
LT
272
273/**
f7625980 274 * pci_bus_find_capability - query for devices' capabilities
1da177e4
LT
275 * @bus: the PCI bus to query
276 * @devfn: PCI device to query
277 * @cap: capability code
278 *
279 * Like pci_find_capability() but works for pci devices that do not have a
f7625980 280 * pci_dev structure set up yet.
1da177e4
LT
281 *
282 * Returns the address of the requested capability structure within the
283 * device's PCI configuration space or 0 in case the device does not
284 * support it.
285 */
286int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
287{
d3bac118 288 int pos;
1da177e4
LT
289 u8 hdr_type;
290
291 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
292
d3bac118
ME
293 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
294 if (pos)
295 pos = __pci_find_next_cap(bus, devfn, pos, cap);
296
297 return pos;
1da177e4 298}
b7fe9434 299EXPORT_SYMBOL(pci_bus_find_capability);
1da177e4
LT
300
301/**
44a9a36f 302 * pci_find_next_ext_capability - Find an extended capability
1da177e4 303 * @dev: PCI device to query
44a9a36f 304 * @start: address at which to start looking (0 to start at beginning of list)
1da177e4
LT
305 * @cap: capability code
306 *
44a9a36f 307 * Returns the address of the next matching extended capability structure
1da177e4 308 * within the device's PCI configuration space or 0 if the device does
44a9a36f
BH
309 * not support it. Some capabilities can occur several times, e.g., the
310 * vendor-specific capability, and this provides a way to find them all.
1da177e4 311 */
44a9a36f 312int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
1da177e4
LT
313{
314 u32 header;
557848c3
ZY
315 int ttl;
316 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 317
557848c3
ZY
318 /* minimum 8 bytes per capability */
319 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
320
321 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
322 return 0;
323
44a9a36f
BH
324 if (start)
325 pos = start;
326
1da177e4
LT
327 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
328 return 0;
329
330 /*
331 * If we have no capabilities, this is indicated by cap ID,
332 * cap version and next pointer all being 0.
333 */
334 if (header == 0)
335 return 0;
336
337 while (ttl-- > 0) {
44a9a36f 338 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
1da177e4
LT
339 return pos;
340
341 pos = PCI_EXT_CAP_NEXT(header);
557848c3 342 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
343 break;
344
345 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
346 break;
347 }
348
349 return 0;
350}
44a9a36f
BH
351EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
352
353/**
354 * pci_find_ext_capability - Find an extended capability
355 * @dev: PCI device to query
356 * @cap: capability code
357 *
358 * Returns the address of the requested extended capability structure
359 * within the device's PCI configuration space or 0 if the device does
360 * not support it. Possible values for @cap:
361 *
362 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
363 * %PCI_EXT_CAP_ID_VC Virtual Channel
364 * %PCI_EXT_CAP_ID_DSN Device Serial Number
365 * %PCI_EXT_CAP_ID_PWR Power Budgeting
366 */
367int pci_find_ext_capability(struct pci_dev *dev, int cap)
368{
369 return pci_find_next_ext_capability(dev, 0, cap);
370}
3a720d72 371EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 372
687d5fe3
ME
373static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
374{
375 int rc, ttl = PCI_FIND_CAP_TTL;
376 u8 cap, mask;
377
378 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
379 mask = HT_3BIT_CAP_MASK;
380 else
381 mask = HT_5BIT_CAP_MASK;
382
383 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
384 PCI_CAP_ID_HT, &ttl);
385 while (pos) {
386 rc = pci_read_config_byte(dev, pos + 3, &cap);
387 if (rc != PCIBIOS_SUCCESSFUL)
388 return 0;
389
390 if ((cap & mask) == ht_cap)
391 return pos;
392
47a4d5be
BG
393 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
394 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
395 PCI_CAP_ID_HT, &ttl);
396 }
397
398 return 0;
399}
400/**
401 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
402 * @dev: PCI device to query
403 * @pos: Position from which to continue searching
404 * @ht_cap: Hypertransport capability code
405 *
406 * To be used in conjunction with pci_find_ht_capability() to search for
407 * all capabilities matching @ht_cap. @pos should always be a value returned
408 * from pci_find_ht_capability().
409 *
410 * NB. To be 100% safe against broken PCI devices, the caller should take
411 * steps to avoid an infinite loop.
412 */
413int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
414{
415 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
416}
417EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
418
419/**
420 * pci_find_ht_capability - query a device's Hypertransport capabilities
421 * @dev: PCI device to query
422 * @ht_cap: Hypertransport capability code
423 *
424 * Tell if a device supports a given Hypertransport capability.
425 * Returns an address within the device's PCI configuration space
426 * or 0 in case the device does not support the request capability.
427 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
428 * which has a Hypertransport capability matching @ht_cap.
429 */
430int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
431{
432 int pos;
433
434 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
435 if (pos)
436 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
437
438 return pos;
439}
440EXPORT_SYMBOL_GPL(pci_find_ht_capability);
441
1da177e4
LT
442/**
443 * pci_find_parent_resource - return resource region of parent bus of given region
444 * @dev: PCI device structure contains resources to be searched
445 * @res: child resource record for which parent is sought
446 *
447 * For given resource region of given device, return the resource
f44116ae 448 * region of parent bus the given region is contained in.
1da177e4 449 */
3c78bc61
RD
450struct resource *pci_find_parent_resource(const struct pci_dev *dev,
451 struct resource *res)
1da177e4
LT
452{
453 const struct pci_bus *bus = dev->bus;
f44116ae 454 struct resource *r;
1da177e4 455 int i;
1da177e4 456
89a74ecc 457 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
458 if (!r)
459 continue;
31342330 460 if (resource_contains(r, res)) {
f44116ae
BH
461
462 /*
463 * If the window is prefetchable but the BAR is
464 * not, the allocator made a mistake.
465 */
466 if (r->flags & IORESOURCE_PREFETCH &&
467 !(res->flags & IORESOURCE_PREFETCH))
468 return NULL;
469
470 /*
471 * If we're below a transparent bridge, there may
472 * be both a positively-decoded aperture and a
473 * subtractively-decoded region that contain the BAR.
474 * We want the positively-decoded one, so this depends
475 * on pci_bus_for_each_resource() giving us those
476 * first.
477 */
478 return r;
479 }
1da177e4 480 }
f44116ae 481 return NULL;
1da177e4 482}
b7fe9434 483EXPORT_SYMBOL(pci_find_parent_resource);
1da177e4 484
afd29f90
MW
485/**
486 * pci_find_resource - Return matching PCI device resource
487 * @dev: PCI device to query
488 * @res: Resource to look for
489 *
490 * Goes over standard PCI resources (BARs) and checks if the given resource
491 * is partially or fully contained in any of them. In that case the
492 * matching resource is returned, %NULL otherwise.
493 */
494struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
495{
496 int i;
497
498 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
499 struct resource *r = &dev->resource[i];
500
501 if (r->start && resource_contains(r, res))
502 return r;
503 }
504
505 return NULL;
506}
507EXPORT_SYMBOL(pci_find_resource);
508
c56d4450
HS
509/**
510 * pci_find_pcie_root_port - return PCIe Root Port
511 * @dev: PCI device to query
512 *
513 * Traverse up the parent chain and return the PCIe Root Port PCI Device
514 * for a given PCI Device.
515 */
516struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
517{
b6f6d56c 518 struct pci_dev *bridge, *highest_pcie_bridge = dev;
c56d4450
HS
519
520 bridge = pci_upstream_bridge(dev);
521 while (bridge && pci_is_pcie(bridge)) {
522 highest_pcie_bridge = bridge;
523 bridge = pci_upstream_bridge(bridge);
524 }
525
b6f6d56c
TR
526 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
527 return NULL;
c56d4450 528
b6f6d56c 529 return highest_pcie_bridge;
c56d4450
HS
530}
531EXPORT_SYMBOL(pci_find_pcie_root_port);
532
157e876f
AW
533/**
534 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
535 * @dev: the PCI device to operate on
536 * @pos: config space offset of status word
537 * @mask: mask of bit(s) to care about in status word
538 *
539 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
540 */
541int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
542{
543 int i;
544
545 /* Wait for Transaction Pending bit clean */
546 for (i = 0; i < 4; i++) {
547 u16 status;
548 if (i)
549 msleep((1 << (i - 1)) * 100);
550
551 pci_read_config_word(dev, pos, &status);
552 if (!(status & mask))
553 return 1;
554 }
555
556 return 0;
557}
558
064b53db 559/**
70675e0b 560 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
064b53db
JL
561 * @dev: PCI device to have its BARs restored
562 *
563 * Restore the BAR values for a given device, so as to make it
564 * accessible by its driver.
565 */
3c78bc61 566static void pci_restore_bars(struct pci_dev *dev)
064b53db 567{
bc5f5a82 568 int i;
064b53db 569
bc5f5a82 570 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 571 pci_update_resource(dev, i);
064b53db
JL
572}
573
299f2ffe 574static const struct pci_platform_pm_ops *pci_platform_pm;
961d9120 575
299f2ffe 576int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
961d9120 577{
cc7cc02b 578 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
0847684c 579 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
961d9120
RW
580 return -EINVAL;
581 pci_platform_pm = ops;
582 return 0;
583}
584
585static inline bool platform_pci_power_manageable(struct pci_dev *dev)
586{
587 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
588}
589
590static inline int platform_pci_set_power_state(struct pci_dev *dev,
3c78bc61 591 pci_power_t t)
961d9120
RW
592{
593 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
594}
595
cc7cc02b
LW
596static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
597{
598 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
599}
600
961d9120
RW
601static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
602{
603 return pci_platform_pm ?
604 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
605}
8f7020d3 606
0847684c 607static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
608{
609 return pci_platform_pm ?
0847684c 610 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
b67ea761
RW
611}
612
bac2a909
RW
613static inline bool platform_pci_need_resume(struct pci_dev *dev)
614{
615 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
616}
617
1da177e4 618/**
44e4e66e
RW
619 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
620 * given PCI device
621 * @dev: PCI device to handle.
44e4e66e 622 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 623 *
44e4e66e
RW
624 * RETURN VALUE:
625 * -EINVAL if the requested state is invalid.
626 * -EIO if device does not support PCI PM or its PM capabilities register has a
627 * wrong version, or device doesn't support the requested state.
628 * 0 if device already is in the requested state.
629 * 0 if device's power state has been successfully changed.
1da177e4 630 */
f00a20ef 631static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 632{
337001b6 633 u16 pmcsr;
44e4e66e 634 bool need_restore = false;
1da177e4 635
4a865905
RW
636 /* Check if we're already there */
637 if (dev->current_state == state)
638 return 0;
639
337001b6 640 if (!dev->pm_cap)
cca03dec
AL
641 return -EIO;
642
44e4e66e
RW
643 if (state < PCI_D0 || state > PCI_D3hot)
644 return -EINVAL;
645
1da177e4 646 /* Validate current state:
f7625980 647 * Can enter D0 from any state, but if we can only go deeper
1da177e4
LT
648 * to sleep if we're already in a low power state
649 */
4a865905 650 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 651 && dev->current_state > state) {
227f0647
RD
652 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
653 dev->current_state, state);
1da177e4 654 return -EINVAL;
44e4e66e 655 }
1da177e4 656
1da177e4 657 /* check if this device supports the desired state */
337001b6
RW
658 if ((state == PCI_D1 && !dev->d1_support)
659 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 660 return -EIO;
1da177e4 661
337001b6 662 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 663
32a36585 664 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
665 * This doesn't affect PME_Status, disables PME_En, and
666 * sets PowerState to 0.
667 */
32a36585 668 switch (dev->current_state) {
d3535fbb
JL
669 case PCI_D0:
670 case PCI_D1:
671 case PCI_D2:
672 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
673 pmcsr |= state;
674 break;
f62795f1
RW
675 case PCI_D3hot:
676 case PCI_D3cold:
32a36585
JL
677 case PCI_UNKNOWN: /* Boot-up */
678 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 679 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 680 need_restore = true;
32a36585 681 /* Fall-through: force to D0 */
32a36585 682 default:
d3535fbb 683 pmcsr = 0;
32a36585 684 break;
1da177e4
LT
685 }
686
687 /* enter specified state */
337001b6 688 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
689
690 /* Mandatory power management transition delays */
691 /* see PCI PM 1.1 5.6.1 table 18 */
692 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 693 pci_dev_d3_sleep(dev);
1da177e4 694 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 695 udelay(PCI_PM_D2_DELAY);
1da177e4 696
e13cdbd7
RW
697 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
698 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
699 if (dev->current_state != state && printk_ratelimit())
227f0647
RD
700 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
701 dev->current_state);
064b53db 702
448bd857
HY
703 /*
704 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
064b53db
JL
705 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
706 * from D3hot to D0 _may_ perform an internal reset, thereby
707 * going to "D0 Uninitialized" rather than "D0 Initialized".
708 * For example, at least some versions of the 3c905B and the
709 * 3c556B exhibit this behaviour.
710 *
711 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
712 * devices in a D3hot state at boot. Consequently, we need to
713 * restore at least the BARs so that the device will be
714 * accessible to its driver.
715 */
716 if (need_restore)
717 pci_restore_bars(dev);
718
f00a20ef 719 if (dev->bus->self)
7d715a6c
SL
720 pcie_aspm_pm_state_change(dev->bus->self);
721
1da177e4
LT
722 return 0;
723}
724
44e4e66e 725/**
a6a64026 726 * pci_update_current_state - Read power state of given device and cache it
44e4e66e 727 * @dev: PCI device to handle.
f06fc0b6 728 * @state: State to cache in case the device doesn't have the PM capability
a6a64026
LW
729 *
730 * The power state is read from the PMCSR register, which however is
731 * inaccessible in D3cold. The platform firmware is therefore queried first
732 * to detect accessibility of the register. In case the platform firmware
733 * reports an incorrect state or the device isn't power manageable by the
734 * platform at all, we try to detect D3cold by testing accessibility of the
735 * vendor ID in config space.
44e4e66e 736 */
73410429 737void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 738{
a6a64026
LW
739 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
740 !pci_device_is_present(dev)) {
741 dev->current_state = PCI_D3cold;
742 } else if (dev->pm_cap) {
44e4e66e
RW
743 u16 pmcsr;
744
337001b6 745 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 746 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
747 } else {
748 dev->current_state = state;
44e4e66e
RW
749 }
750}
751
db288c9c
RW
752/**
753 * pci_power_up - Put the given device into D0 forcibly
754 * @dev: PCI device to power up
755 */
756void pci_power_up(struct pci_dev *dev)
757{
758 if (platform_pci_power_manageable(dev))
759 platform_pci_set_power_state(dev, PCI_D0);
760
761 pci_raw_set_power_state(dev, PCI_D0);
762 pci_update_current_state(dev, PCI_D0);
763}
764
0e5dd46b
RW
765/**
766 * pci_platform_power_transition - Use platform to change device power state
767 * @dev: PCI device to handle.
768 * @state: State to put the device into.
769 */
770static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
771{
772 int error;
773
774 if (platform_pci_power_manageable(dev)) {
775 error = platform_pci_set_power_state(dev, state);
776 if (!error)
777 pci_update_current_state(dev, state);
769ba721 778 } else
0e5dd46b 779 error = -ENODEV;
769ba721
RW
780
781 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
782 dev->current_state = PCI_D0;
0e5dd46b
RW
783
784 return error;
785}
786
0b950f0f
SH
787/**
788 * pci_wakeup - Wake up a PCI device
789 * @pci_dev: Device to handle.
790 * @ign: ignored parameter
791 */
792static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
793{
794 pci_wakeup_event(pci_dev);
795 pm_request_resume(&pci_dev->dev);
796 return 0;
797}
798
799/**
800 * pci_wakeup_bus - Walk given bus and wake up devices on it
801 * @bus: Top bus of the subtree to walk.
802 */
803static void pci_wakeup_bus(struct pci_bus *bus)
804{
805 if (bus)
806 pci_walk_bus(bus, pci_wakeup, NULL);
807}
808
0e5dd46b
RW
809/**
810 * __pci_start_power_transition - Start power transition of a PCI device
811 * @dev: PCI device to handle.
812 * @state: State to put the device into.
813 */
814static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
815{
448bd857 816 if (state == PCI_D0) {
0e5dd46b 817 pci_platform_power_transition(dev, PCI_D0);
448bd857
HY
818 /*
819 * Mandatory power management transition delays, see
820 * PCI Express Base Specification Revision 2.0 Section
821 * 6.6.1: Conventional Reset. Do not delay for
822 * devices powered on/off by corresponding bridge,
823 * because have already delayed for the bridge.
824 */
825 if (dev->runtime_d3cold) {
50b2b540
AH
826 if (dev->d3cold_delay)
827 msleep(dev->d3cold_delay);
448bd857
HY
828 /*
829 * When powering on a bridge from D3cold, the
830 * whole hierarchy may be powered on into
831 * D0uninitialized state, resume them to give
832 * them a chance to suspend again
833 */
834 pci_wakeup_bus(dev->subordinate);
835 }
836 }
837}
838
839/**
840 * __pci_dev_set_current_state - Set current state of a PCI device
841 * @dev: Device to handle
842 * @data: pointer to state to be set
843 */
844static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
845{
846 pci_power_t state = *(pci_power_t *)data;
847
848 dev->current_state = state;
849 return 0;
850}
851
852/**
853 * __pci_bus_set_current_state - Walk given bus and set current state of devices
854 * @bus: Top bus of the subtree to walk.
855 * @state: state to be set
856 */
857static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
858{
859 if (bus)
860 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
0e5dd46b
RW
861}
862
863/**
864 * __pci_complete_power_transition - Complete power transition of a PCI device
865 * @dev: PCI device to handle.
866 * @state: State to put the device into.
867 *
868 * This function should not be called directly by device drivers.
869 */
870int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
871{
448bd857
HY
872 int ret;
873
db288c9c 874 if (state <= PCI_D0)
448bd857
HY
875 return -EINVAL;
876 ret = pci_platform_power_transition(dev, state);
877 /* Power off the bridge may power off the whole hierarchy */
878 if (!ret && state == PCI_D3cold)
879 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
880 return ret;
0e5dd46b
RW
881}
882EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
883
44e4e66e
RW
884/**
885 * pci_set_power_state - Set the power state of a PCI device
886 * @dev: PCI device to handle.
887 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
888 *
877d0310 889 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
890 * the device's PCI PM registers.
891 *
892 * RETURN VALUE:
893 * -EINVAL if the requested state is invalid.
894 * -EIO if device does not support PCI PM or its PM capabilities register has a
895 * wrong version, or device doesn't support the requested state.
ab4b8a47 896 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
44e4e66e 897 * 0 if device already is in the requested state.
ab4b8a47 898 * 0 if the transition is to D3 but D3 is not supported.
44e4e66e
RW
899 * 0 if device's power state has been successfully changed.
900 */
901int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
902{
337001b6 903 int error;
44e4e66e
RW
904
905 /* bound the state we're entering */
448bd857
HY
906 if (state > PCI_D3cold)
907 state = PCI_D3cold;
44e4e66e
RW
908 else if (state < PCI_D0)
909 state = PCI_D0;
910 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
911 /*
912 * If the device or the parent bridge do not support PCI PM,
913 * ignore the request if we're doing anything other than putting
914 * it into D0 (which would only happen on boot).
915 */
916 return 0;
917
db288c9c
RW
918 /* Check if we're already there */
919 if (dev->current_state == state)
920 return 0;
921
0e5dd46b
RW
922 __pci_start_power_transition(dev, state);
923
979b1791
AC
924 /* This device is quirked not to be put into D3, so
925 don't put it in D3 */
448bd857 926 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
979b1791 927 return 0;
44e4e66e 928
448bd857
HY
929 /*
930 * To put device in D3cold, we put device into D3hot in native
931 * way, then put device into D3cold with platform ops
932 */
933 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
934 PCI_D3hot : state);
44e4e66e 935
0e5dd46b
RW
936 if (!__pci_complete_power_transition(dev, state))
937 error = 0;
44e4e66e
RW
938
939 return error;
940}
b7fe9434 941EXPORT_SYMBOL(pci_set_power_state);
44e4e66e 942
1da177e4
LT
943/**
944 * pci_choose_state - Choose the power state of a PCI device
945 * @dev: PCI device to be suspended
946 * @state: target sleep state for the whole system. This is the value
947 * that is passed to suspend() function.
948 *
949 * Returns PCI power state suitable for given device and given system
950 * message.
951 */
952
953pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
954{
ab826ca4 955 pci_power_t ret;
0f64474b 956
728cdb75 957 if (!dev->pm_cap)
1da177e4
LT
958 return PCI_D0;
959
961d9120
RW
960 ret = platform_pci_choose_state(dev);
961 if (ret != PCI_POWER_ERROR)
962 return ret;
ca078bae
PM
963
964 switch (state.event) {
965 case PM_EVENT_ON:
966 return PCI_D0;
967 case PM_EVENT_FREEZE:
b887d2e6
DB
968 case PM_EVENT_PRETHAW:
969 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 970 case PM_EVENT_SUSPEND:
3a2d5b70 971 case PM_EVENT_HIBERNATE:
ca078bae 972 return PCI_D3hot;
1da177e4 973 default:
80ccba11
BH
974 dev_info(&dev->dev, "unrecognized suspend event %d\n",
975 state.event);
1da177e4
LT
976 BUG();
977 }
978 return PCI_D0;
979}
1da177e4
LT
980EXPORT_SYMBOL(pci_choose_state);
981
89858517
YZ
982#define PCI_EXP_SAVE_REGS 7
983
fd0f7f73
AW
984static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
985 u16 cap, bool extended)
34a4876e
YL
986{
987 struct pci_cap_saved_state *tmp;
34a4876e 988
b67bfe0d 989 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
fd0f7f73 990 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
34a4876e
YL
991 return tmp;
992 }
993 return NULL;
994}
995
fd0f7f73
AW
996struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
997{
998 return _pci_find_saved_cap(dev, cap, false);
999}
1000
1001struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1002{
1003 return _pci_find_saved_cap(dev, cap, true);
1004}
1005
b56a5a23
MT
1006static int pci_save_pcie_state(struct pci_dev *dev)
1007{
59875ae4 1008 int i = 0;
b56a5a23
MT
1009 struct pci_cap_saved_state *save_state;
1010 u16 *cap;
1011
59875ae4 1012 if (!pci_is_pcie(dev))
b56a5a23
MT
1013 return 0;
1014
9f35575d 1015 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 1016 if (!save_state) {
e496b617 1017 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
1018 return -ENOMEM;
1019 }
63f4898a 1020
59875ae4
JL
1021 cap = (u16 *)&save_state->cap.data[0];
1022 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1023 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
9cb604ed 1029
b56a5a23
MT
1030 return 0;
1031}
1032
1033static void pci_restore_pcie_state(struct pci_dev *dev)
1034{
59875ae4 1035 int i = 0;
b56a5a23
MT
1036 struct pci_cap_saved_state *save_state;
1037 u16 *cap;
1038
1039 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
59875ae4 1040 if (!save_state)
9cb604ed
MS
1041 return;
1042
59875ae4
JL
1043 cap = (u16 *)&save_state->cap.data[0];
1044 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1045 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
1051}
1052
cc692a5f
SH
1053
1054static int pci_save_pcix_state(struct pci_dev *dev)
1055{
63f4898a 1056 int pos;
cc692a5f 1057 struct pci_cap_saved_state *save_state;
cc692a5f
SH
1058
1059 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1060 if (!pos)
cc692a5f
SH
1061 return 0;
1062
f34303de 1063 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 1064 if (!save_state) {
e496b617 1065 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
1066 return -ENOMEM;
1067 }
cc692a5f 1068
24a4742f
AW
1069 pci_read_config_word(dev, pos + PCI_X_CMD,
1070 (u16 *)save_state->cap.data);
63f4898a 1071
cc692a5f
SH
1072 return 0;
1073}
1074
1075static void pci_restore_pcix_state(struct pci_dev *dev)
1076{
1077 int i = 0, pos;
1078 struct pci_cap_saved_state *save_state;
1079 u16 *cap;
1080
1081 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1082 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1083 if (!save_state || !pos)
cc692a5f 1084 return;
24a4742f 1085 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
1086
1087 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
1088}
1089
1090
1da177e4
LT
1091/**
1092 * pci_save_state - save the PCI configuration space of a device before suspending
1093 * @dev: - PCI device that we're dealing with
1da177e4 1094 */
3c78bc61 1095int pci_save_state(struct pci_dev *dev)
1da177e4
LT
1096{
1097 int i;
1098 /* XXX: 100% dword access ok here? */
1099 for (i = 0; i < 16; i++)
9e0b5b2c 1100 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 1101 dev->state_saved = true;
79e50e72
QL
1102
1103 i = pci_save_pcie_state(dev);
1104 if (i != 0)
b56a5a23 1105 return i;
79e50e72
QL
1106
1107 i = pci_save_pcix_state(dev);
1108 if (i != 0)
cc692a5f 1109 return i;
79e50e72 1110
754834b9 1111 return pci_save_vc_state(dev);
1da177e4 1112}
b7fe9434 1113EXPORT_SYMBOL(pci_save_state);
1da177e4 1114
ebfc5b80
RW
1115static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1116 u32 saved_val, int retry)
1117{
1118 u32 val;
1119
1120 pci_read_config_dword(pdev, offset, &val);
1121 if (val == saved_val)
1122 return;
1123
1124 for (;;) {
227f0647
RD
1125 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1126 offset, val, saved_val);
ebfc5b80
RW
1127 pci_write_config_dword(pdev, offset, saved_val);
1128 if (retry-- <= 0)
1129 return;
1130
1131 pci_read_config_dword(pdev, offset, &val);
1132 if (val == saved_val)
1133 return;
1134
1135 mdelay(1);
1136 }
1137}
1138
a6cb9ee7
RW
1139static void pci_restore_config_space_range(struct pci_dev *pdev,
1140 int start, int end, int retry)
ebfc5b80
RW
1141{
1142 int index;
1143
1144 for (index = end; index >= start; index--)
1145 pci_restore_config_dword(pdev, 4 * index,
1146 pdev->saved_config_space[index],
1147 retry);
1148}
1149
a6cb9ee7
RW
1150static void pci_restore_config_space(struct pci_dev *pdev)
1151{
1152 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1153 pci_restore_config_space_range(pdev, 10, 15, 0);
1154 /* Restore BARs before the command register. */
1155 pci_restore_config_space_range(pdev, 4, 9, 10);
1156 pci_restore_config_space_range(pdev, 0, 3, 0);
1157 } else {
1158 pci_restore_config_space_range(pdev, 0, 15, 0);
1159 }
1160}
1161
f7625980 1162/**
1da177e4
LT
1163 * pci_restore_state - Restore the saved state of a PCI device
1164 * @dev: - PCI device that we're dealing with
1da177e4 1165 */
1d3c16a8 1166void pci_restore_state(struct pci_dev *dev)
1da177e4 1167{
c82f63e4 1168 if (!dev->state_saved)
1d3c16a8 1169 return;
4b77b0a2 1170
b56a5a23
MT
1171 /* PCI Express register must be restored first */
1172 pci_restore_pcie_state(dev);
4ebeb1ec
CT
1173 pci_restore_pasid_state(dev);
1174 pci_restore_pri_state(dev);
1900ca13 1175 pci_restore_ats_state(dev);
425c1b22 1176 pci_restore_vc_state(dev);
b56a5a23 1177
b07461a8
TI
1178 pci_cleanup_aer_error_status_regs(dev);
1179
a6cb9ee7 1180 pci_restore_config_space(dev);
ebfc5b80 1181
cc692a5f 1182 pci_restore_pcix_state(dev);
41017f0c 1183 pci_restore_msi_state(dev);
ccbc175a
AD
1184
1185 /* Restore ACS and IOV configuration state */
1186 pci_enable_acs(dev);
8c5cdb6a 1187 pci_restore_iov_state(dev);
8fed4b65 1188
4b77b0a2 1189 dev->state_saved = false;
1da177e4 1190}
b7fe9434 1191EXPORT_SYMBOL(pci_restore_state);
1da177e4 1192
ffbdd3f7
AW
1193struct pci_saved_state {
1194 u32 config_space[16];
1195 struct pci_cap_saved_data cap[0];
1196};
1197
1198/**
1199 * pci_store_saved_state - Allocate and return an opaque struct containing
1200 * the device saved state.
1201 * @dev: PCI device that we're dealing with
1202 *
f7625980 1203 * Return NULL if no state or error.
ffbdd3f7
AW
1204 */
1205struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1206{
1207 struct pci_saved_state *state;
1208 struct pci_cap_saved_state *tmp;
1209 struct pci_cap_saved_data *cap;
ffbdd3f7
AW
1210 size_t size;
1211
1212 if (!dev->state_saved)
1213 return NULL;
1214
1215 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1216
b67bfe0d 1217 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
ffbdd3f7
AW
1218 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1219
1220 state = kzalloc(size, GFP_KERNEL);
1221 if (!state)
1222 return NULL;
1223
1224 memcpy(state->config_space, dev->saved_config_space,
1225 sizeof(state->config_space));
1226
1227 cap = state->cap;
b67bfe0d 1228 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
ffbdd3f7
AW
1229 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1230 memcpy(cap, &tmp->cap, len);
1231 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1232 }
1233 /* Empty cap_save terminates list */
1234
1235 return state;
1236}
1237EXPORT_SYMBOL_GPL(pci_store_saved_state);
1238
1239/**
1240 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1241 * @dev: PCI device that we're dealing with
1242 * @state: Saved state returned from pci_store_saved_state()
1243 */
98d9b271
KRW
1244int pci_load_saved_state(struct pci_dev *dev,
1245 struct pci_saved_state *state)
ffbdd3f7
AW
1246{
1247 struct pci_cap_saved_data *cap;
1248
1249 dev->state_saved = false;
1250
1251 if (!state)
1252 return 0;
1253
1254 memcpy(dev->saved_config_space, state->config_space,
1255 sizeof(state->config_space));
1256
1257 cap = state->cap;
1258 while (cap->size) {
1259 struct pci_cap_saved_state *tmp;
1260
fd0f7f73 1261 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
ffbdd3f7
AW
1262 if (!tmp || tmp->cap.size != cap->size)
1263 return -EINVAL;
1264
1265 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1266 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1267 sizeof(struct pci_cap_saved_data) + cap->size);
1268 }
1269
1270 dev->state_saved = true;
1271 return 0;
1272}
98d9b271 1273EXPORT_SYMBOL_GPL(pci_load_saved_state);
ffbdd3f7
AW
1274
1275/**
1276 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1277 * and free the memory allocated for it.
1278 * @dev: PCI device that we're dealing with
1279 * @state: Pointer to saved state returned from pci_store_saved_state()
1280 */
1281int pci_load_and_free_saved_state(struct pci_dev *dev,
1282 struct pci_saved_state **state)
1283{
1284 int ret = pci_load_saved_state(dev, *state);
1285 kfree(*state);
1286 *state = NULL;
1287 return ret;
1288}
1289EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1290
8a9d5609
BH
1291int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1292{
1293 return pci_enable_resources(dev, bars);
1294}
1295
38cc1302
HS
1296static int do_pci_enable_device(struct pci_dev *dev, int bars)
1297{
1298 int err;
1f6ae47e 1299 struct pci_dev *bridge;
1e2571a7
BH
1300 u16 cmd;
1301 u8 pin;
38cc1302
HS
1302
1303 err = pci_set_power_state(dev, PCI_D0);
1304 if (err < 0 && err != -EIO)
1305 return err;
1f6ae47e
VS
1306
1307 bridge = pci_upstream_bridge(dev);
1308 if (bridge)
1309 pcie_aspm_powersave_config_link(bridge);
1310
38cc1302
HS
1311 err = pcibios_enable_device(dev, bars);
1312 if (err < 0)
1313 return err;
1314 pci_fixup_device(pci_fixup_enable, dev);
1315
866d5417
BH
1316 if (dev->msi_enabled || dev->msix_enabled)
1317 return 0;
1318
1e2571a7
BH
1319 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1320 if (pin) {
1321 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1322 if (cmd & PCI_COMMAND_INTX_DISABLE)
1323 pci_write_config_word(dev, PCI_COMMAND,
1324 cmd & ~PCI_COMMAND_INTX_DISABLE);
1325 }
1326
38cc1302
HS
1327 return 0;
1328}
1329
1330/**
0b62e13b 1331 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1332 * @dev: PCI device to be resumed
1333 *
1334 * Note this function is a backend of pci_default_resume and is not supposed
1335 * to be called by normal code, write proper resume handler and use it instead.
1336 */
0b62e13b 1337int pci_reenable_device(struct pci_dev *dev)
38cc1302 1338{
296ccb08 1339 if (pci_is_enabled(dev))
38cc1302
HS
1340 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1341 return 0;
1342}
b7fe9434 1343EXPORT_SYMBOL(pci_reenable_device);
38cc1302 1344
928bea96
YL
1345static void pci_enable_bridge(struct pci_dev *dev)
1346{
79272138 1347 struct pci_dev *bridge;
928bea96
YL
1348 int retval;
1349
79272138
BH
1350 bridge = pci_upstream_bridge(dev);
1351 if (bridge)
1352 pci_enable_bridge(bridge);
928bea96 1353
cf3e1feb 1354 if (pci_is_enabled(dev)) {
fbeeb822 1355 if (!dev->is_busmaster)
cf3e1feb 1356 pci_set_master(dev);
0f50a49e 1357 return;
cf3e1feb
YL
1358 }
1359
928bea96
YL
1360 retval = pci_enable_device(dev);
1361 if (retval)
1362 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1363 retval);
1364 pci_set_master(dev);
1365}
1366
b4b4fbba 1367static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1da177e4 1368{
79272138 1369 struct pci_dev *bridge;
1da177e4 1370 int err;
b718989d 1371 int i, bars = 0;
1da177e4 1372
97c145f7
JB
1373 /*
1374 * Power state could be unknown at this point, either due to a fresh
1375 * boot or a device removal call. So get the current power state
1376 * so that things like MSI message writing will behave as expected
1377 * (e.g. if the device really is in D0 at enable time).
1378 */
1379 if (dev->pm_cap) {
1380 u16 pmcsr;
1381 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1382 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1383 }
1384
cc7ba39b 1385 if (atomic_inc_return(&dev->enable_cnt) > 1)
9fb625c3
HS
1386 return 0; /* already enabled */
1387
79272138 1388 bridge = pci_upstream_bridge(dev);
0f50a49e 1389 if (bridge)
79272138 1390 pci_enable_bridge(bridge);
928bea96 1391
497f16f2
YL
1392 /* only skip sriov related */
1393 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1394 if (dev->resource[i].flags & flags)
1395 bars |= (1 << i);
1396 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1397 if (dev->resource[i].flags & flags)
1398 bars |= (1 << i);
1399
38cc1302 1400 err = do_pci_enable_device(dev, bars);
95a62965 1401 if (err < 0)
38cc1302 1402 atomic_dec(&dev->enable_cnt);
9fb625c3 1403 return err;
1da177e4
LT
1404}
1405
b718989d
BH
1406/**
1407 * pci_enable_device_io - Initialize a device for use with IO space
1408 * @dev: PCI device to be initialized
1409 *
1410 * Initialize device before it's used by a driver. Ask low-level code
1411 * to enable I/O resources. Wake up the device if it was suspended.
1412 * Beware, this function can fail.
1413 */
1414int pci_enable_device_io(struct pci_dev *dev)
1415{
b4b4fbba 1416 return pci_enable_device_flags(dev, IORESOURCE_IO);
b718989d 1417}
b7fe9434 1418EXPORT_SYMBOL(pci_enable_device_io);
b718989d
BH
1419
1420/**
1421 * pci_enable_device_mem - Initialize a device for use with Memory space
1422 * @dev: PCI device to be initialized
1423 *
1424 * Initialize device before it's used by a driver. Ask low-level code
1425 * to enable Memory resources. Wake up the device if it was suspended.
1426 * Beware, this function can fail.
1427 */
1428int pci_enable_device_mem(struct pci_dev *dev)
1429{
b4b4fbba 1430 return pci_enable_device_flags(dev, IORESOURCE_MEM);
b718989d 1431}
b7fe9434 1432EXPORT_SYMBOL(pci_enable_device_mem);
b718989d 1433
bae94d02
IPG
1434/**
1435 * pci_enable_device - Initialize device before it's used by a driver.
1436 * @dev: PCI device to be initialized
1437 *
1438 * Initialize device before it's used by a driver. Ask low-level code
1439 * to enable I/O and memory. Wake up the device if it was suspended.
1440 * Beware, this function can fail.
1441 *
1442 * Note we don't actually enable the device many times if we call
1443 * this function repeatedly (we just increment the count).
1444 */
1445int pci_enable_device(struct pci_dev *dev)
1446{
b4b4fbba 1447 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02 1448}
b7fe9434 1449EXPORT_SYMBOL(pci_enable_device);
bae94d02 1450
9ac7849e
TH
1451/*
1452 * Managed PCI resources. This manages device on/off, intx/msi/msix
1453 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1454 * there's no need to track it separately. pci_devres is initialized
1455 * when a device is enabled using managed PCI device enable interface.
1456 */
1457struct pci_devres {
7f375f32
TH
1458 unsigned int enabled:1;
1459 unsigned int pinned:1;
9ac7849e
TH
1460 unsigned int orig_intx:1;
1461 unsigned int restore_intx:1;
70aa92f2 1462 unsigned int mwi:1;
9ac7849e
TH
1463 u32 region_mask;
1464};
1465
1466static void pcim_release(struct device *gendev, void *res)
1467{
f3d2f165 1468 struct pci_dev *dev = to_pci_dev(gendev);
9ac7849e
TH
1469 struct pci_devres *this = res;
1470 int i;
1471
1472 if (dev->msi_enabled)
1473 pci_disable_msi(dev);
1474 if (dev->msix_enabled)
1475 pci_disable_msix(dev);
1476
1477 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1478 if (this->region_mask & (1 << i))
1479 pci_release_region(dev, i);
1480
70aa92f2
HK
1481 if (this->mwi)
1482 pci_clear_mwi(dev);
1483
9ac7849e
TH
1484 if (this->restore_intx)
1485 pci_intx(dev, this->orig_intx);
1486
7f375f32 1487 if (this->enabled && !this->pinned)
9ac7849e
TH
1488 pci_disable_device(dev);
1489}
1490
07656d83 1491static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1492{
1493 struct pci_devres *dr, *new_dr;
1494
1495 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1496 if (dr)
1497 return dr;
1498
1499 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1500 if (!new_dr)
1501 return NULL;
1502 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1503}
1504
07656d83 1505static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1506{
1507 if (pci_is_managed(pdev))
1508 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1509 return NULL;
1510}
1511
1512/**
1513 * pcim_enable_device - Managed pci_enable_device()
1514 * @pdev: PCI device to be initialized
1515 *
1516 * Managed pci_enable_device().
1517 */
1518int pcim_enable_device(struct pci_dev *pdev)
1519{
1520 struct pci_devres *dr;
1521 int rc;
1522
1523 dr = get_pci_dr(pdev);
1524 if (unlikely(!dr))
1525 return -ENOMEM;
b95d58ea
TH
1526 if (dr->enabled)
1527 return 0;
9ac7849e
TH
1528
1529 rc = pci_enable_device(pdev);
1530 if (!rc) {
1531 pdev->is_managed = 1;
7f375f32 1532 dr->enabled = 1;
9ac7849e
TH
1533 }
1534 return rc;
1535}
b7fe9434 1536EXPORT_SYMBOL(pcim_enable_device);
9ac7849e
TH
1537
1538/**
1539 * pcim_pin_device - Pin managed PCI device
1540 * @pdev: PCI device to pin
1541 *
1542 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1543 * driver detach. @pdev must have been enabled with
1544 * pcim_enable_device().
1545 */
1546void pcim_pin_device(struct pci_dev *pdev)
1547{
1548 struct pci_devres *dr;
1549
1550 dr = find_pci_dr(pdev);
7f375f32 1551 WARN_ON(!dr || !dr->enabled);
9ac7849e 1552 if (dr)
7f375f32 1553 dr->pinned = 1;
9ac7849e 1554}
b7fe9434 1555EXPORT_SYMBOL(pcim_pin_device);
9ac7849e 1556
eca0d467
MG
1557/*
1558 * pcibios_add_device - provide arch specific hooks when adding device dev
1559 * @dev: the PCI device being added
1560 *
1561 * Permits the platform to provide architecture specific functionality when
1562 * devices are added. This is the default implementation. Architecture
1563 * implementations can override this.
1564 */
3c78bc61 1565int __weak pcibios_add_device(struct pci_dev *dev)
eca0d467
MG
1566{
1567 return 0;
1568}
1569
6ae32c53
SO
1570/**
1571 * pcibios_release_device - provide arch specific hooks when releasing device dev
1572 * @dev: the PCI device being released
1573 *
1574 * Permits the platform to provide architecture specific functionality when
1575 * devices are released. This is the default implementation. Architecture
1576 * implementations can override this.
1577 */
1578void __weak pcibios_release_device(struct pci_dev *dev) {}
1579
1da177e4
LT
1580/**
1581 * pcibios_disable_device - disable arch specific PCI resources for device dev
1582 * @dev: the PCI device to disable
1583 *
1584 * Disables architecture specific PCI resources for the device. This
1585 * is the default implementation. Architecture implementations can
1586 * override this.
1587 */
ff3ce480 1588void __weak pcibios_disable_device(struct pci_dev *dev) {}
1da177e4 1589
a43ae58c
HG
1590/**
1591 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1592 * @irq: ISA IRQ to penalize
1593 * @active: IRQ active or not
1594 *
1595 * Permits the platform to provide architecture-specific functionality when
1596 * penalizing ISA IRQs. This is the default implementation. Architecture
1597 * implementations can override this.
1598 */
1599void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1600
fa58d305
RW
1601static void do_pci_disable_device(struct pci_dev *dev)
1602{
1603 u16 pci_command;
1604
1605 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1606 if (pci_command & PCI_COMMAND_MASTER) {
1607 pci_command &= ~PCI_COMMAND_MASTER;
1608 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1609 }
1610
1611 pcibios_disable_device(dev);
1612}
1613
1614/**
1615 * pci_disable_enabled_device - Disable device without updating enable_cnt
1616 * @dev: PCI device to disable
1617 *
1618 * NOTE: This function is a backend of PCI power management routines and is
1619 * not supposed to be called drivers.
1620 */
1621void pci_disable_enabled_device(struct pci_dev *dev)
1622{
296ccb08 1623 if (pci_is_enabled(dev))
fa58d305
RW
1624 do_pci_disable_device(dev);
1625}
1626
1da177e4
LT
1627/**
1628 * pci_disable_device - Disable PCI device after use
1629 * @dev: PCI device to be disabled
1630 *
1631 * Signal to the system that the PCI device is not in use by the system
1632 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1633 *
1634 * Note we don't actually disable the device until all callers of
ee6583f6 1635 * pci_enable_device() have called pci_disable_device().
1da177e4 1636 */
3c78bc61 1637void pci_disable_device(struct pci_dev *dev)
1da177e4 1638{
9ac7849e 1639 struct pci_devres *dr;
99dc804d 1640
9ac7849e
TH
1641 dr = find_pci_dr(dev);
1642 if (dr)
7f375f32 1643 dr->enabled = 0;
9ac7849e 1644
fd6dceab
KK
1645 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1646 "disabling already-disabled device");
1647
cc7ba39b 1648 if (atomic_dec_return(&dev->enable_cnt) != 0)
bae94d02
IPG
1649 return;
1650
fa58d305 1651 do_pci_disable_device(dev);
1da177e4 1652
fa58d305 1653 dev->is_busmaster = 0;
1da177e4 1654}
b7fe9434 1655EXPORT_SYMBOL(pci_disable_device);
1da177e4 1656
f7bdd12d
BK
1657/**
1658 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1659 * @dev: the PCIe device reset
f7bdd12d
BK
1660 * @state: Reset state to enter into
1661 *
1662 *
45e829ea 1663 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1664 * implementation. Architecture implementations can override this.
1665 */
d6d88c83
BH
1666int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1667 enum pcie_reset_state state)
f7bdd12d
BK
1668{
1669 return -EINVAL;
1670}
1671
1672/**
1673 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1674 * @dev: the PCIe device reset
f7bdd12d
BK
1675 * @state: Reset state to enter into
1676 *
1677 *
1678 * Sets the PCI reset state for the device.
1679 */
1680int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1681{
1682 return pcibios_set_pcie_reset_state(dev, state);
1683}
b7fe9434 1684EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
f7bdd12d 1685
58ff4633
RW
1686/**
1687 * pci_check_pme_status - Check if given device has generated PME.
1688 * @dev: Device to check.
1689 *
1690 * Check the PME status of the device and if set, clear it and clear PME enable
1691 * (if set). Return 'true' if PME status and PME enable were both set or
1692 * 'false' otherwise.
1693 */
1694bool pci_check_pme_status(struct pci_dev *dev)
1695{
1696 int pmcsr_pos;
1697 u16 pmcsr;
1698 bool ret = false;
1699
1700 if (!dev->pm_cap)
1701 return false;
1702
1703 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1704 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1705 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1706 return false;
1707
1708 /* Clear PME status. */
1709 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1710 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1711 /* Disable PME to avoid interrupt flood. */
1712 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1713 ret = true;
1714 }
1715
1716 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1717
1718 return ret;
1719}
1720
b67ea761
RW
1721/**
1722 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1723 * @dev: Device to handle.
379021d5 1724 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1725 *
1726 * Check if @dev has generated PME and queue a resume request for it in that
1727 * case.
1728 */
379021d5 1729static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1730{
379021d5
RW
1731 if (pme_poll_reset && dev->pme_poll)
1732 dev->pme_poll = false;
1733
c125e96f 1734 if (pci_check_pme_status(dev)) {
c125e96f 1735 pci_wakeup_event(dev);
0f953bf6 1736 pm_request_resume(&dev->dev);
c125e96f 1737 }
b67ea761
RW
1738 return 0;
1739}
1740
1741/**
1742 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1743 * @bus: Top bus of the subtree to walk.
1744 */
1745void pci_pme_wakeup_bus(struct pci_bus *bus)
1746{
1747 if (bus)
379021d5 1748 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1749}
1750
448bd857 1751
eb9d0fe4
RW
1752/**
1753 * pci_pme_capable - check the capability of PCI device to generate PME#
1754 * @dev: PCI device to handle.
eb9d0fe4
RW
1755 * @state: PCI state from which device will issue PME#.
1756 */
e5899e1b 1757bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1758{
337001b6 1759 if (!dev->pm_cap)
eb9d0fe4
RW
1760 return false;
1761
337001b6 1762 return !!(dev->pme_support & (1 << state));
eb9d0fe4 1763}
b7fe9434 1764EXPORT_SYMBOL(pci_pme_capable);
eb9d0fe4 1765
df17e62e
MG
1766static void pci_pme_list_scan(struct work_struct *work)
1767{
379021d5 1768 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1769
1770 mutex_lock(&pci_pme_list_mutex);
ce300008
BH
1771 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1772 if (pme_dev->dev->pme_poll) {
1773 struct pci_dev *bridge;
1774
1775 bridge = pme_dev->dev->bus->self;
1776 /*
1777 * If bridge is in low power state, the
1778 * configuration space of subordinate devices
1779 * may be not accessible
1780 */
1781 if (bridge && bridge->current_state != PCI_D0)
1782 continue;
1783 pci_pme_wakeup(pme_dev->dev, NULL);
1784 } else {
1785 list_del(&pme_dev->list);
1786 kfree(pme_dev);
379021d5 1787 }
df17e62e 1788 }
ce300008 1789 if (!list_empty(&pci_pme_list))
ea00353f
LW
1790 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1791 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1792 mutex_unlock(&pci_pme_list_mutex);
1793}
1794
2cef548a 1795static void __pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1796{
1797 u16 pmcsr;
1798
ffaddbe8 1799 if (!dev->pme_support)
eb9d0fe4
RW
1800 return;
1801
337001b6 1802 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1803 /* Clear PME_Status by writing 1 to it and enable PME# */
1804 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1805 if (!enable)
1806 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1807
337001b6 1808 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2cef548a
RW
1809}
1810
0ce3fcaf
RW
1811/**
1812 * pci_pme_restore - Restore PME configuration after config space restore.
1813 * @dev: PCI device to update.
1814 */
1815void pci_pme_restore(struct pci_dev *dev)
dc15e71e
RW
1816{
1817 u16 pmcsr;
1818
1819 if (!dev->pme_support)
1820 return;
1821
1822 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1823 if (dev->wakeup_prepared) {
1824 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
0ce3fcaf 1825 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
dc15e71e
RW
1826 } else {
1827 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1828 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1829 }
1830 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1831}
1832
2cef548a
RW
1833/**
1834 * pci_pme_active - enable or disable PCI device's PME# function
1835 * @dev: PCI device to handle.
1836 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1837 *
1838 * The caller must verify that the device is capable of generating PME# before
1839 * calling this function with @enable equal to 'true'.
1840 */
1841void pci_pme_active(struct pci_dev *dev, bool enable)
1842{
1843 __pci_pme_active(dev, enable);
eb9d0fe4 1844
6e965e0d
HY
1845 /*
1846 * PCI (as opposed to PCIe) PME requires that the device have
1847 * its PME# line hooked up correctly. Not all hardware vendors
1848 * do this, so the PME never gets delivered and the device
1849 * remains asleep. The easiest way around this is to
1850 * periodically walk the list of suspended devices and check
1851 * whether any have their PME flag set. The assumption is that
1852 * we'll wake up often enough anyway that this won't be a huge
1853 * hit, and the power savings from the devices will still be a
1854 * win.
1855 *
1856 * Although PCIe uses in-band PME message instead of PME# line
1857 * to report PME, PME does not work for some PCIe devices in
1858 * reality. For example, there are devices that set their PME
1859 * status bits, but don't really bother to send a PME message;
1860 * there are PCI Express Root Ports that don't bother to
1861 * trigger interrupts when they receive PME messages from the
1862 * devices below. So PME poll is used for PCIe devices too.
1863 */
df17e62e 1864
379021d5 1865 if (dev->pme_poll) {
df17e62e
MG
1866 struct pci_pme_device *pme_dev;
1867 if (enable) {
1868 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1869 GFP_KERNEL);
0394cb19
BH
1870 if (!pme_dev) {
1871 dev_warn(&dev->dev, "can't enable PME#\n");
1872 return;
1873 }
df17e62e
MG
1874 pme_dev->dev = dev;
1875 mutex_lock(&pci_pme_list_mutex);
1876 list_add(&pme_dev->list, &pci_pme_list);
1877 if (list_is_singular(&pci_pme_list))
ea00353f
LW
1878 queue_delayed_work(system_freezable_wq,
1879 &pci_pme_work,
1880 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1881 mutex_unlock(&pci_pme_list_mutex);
1882 } else {
1883 mutex_lock(&pci_pme_list_mutex);
1884 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1885 if (pme_dev->dev == dev) {
1886 list_del(&pme_dev->list);
1887 kfree(pme_dev);
1888 break;
1889 }
1890 }
1891 mutex_unlock(&pci_pme_list_mutex);
1892 }
1893 }
1894
85b8582d 1895 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4 1896}
b7fe9434 1897EXPORT_SYMBOL(pci_pme_active);
eb9d0fe4 1898
1da177e4 1899/**
5638cfd5 1900 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1901 * @dev: PCI device affected
1902 * @state: PCI state from which device will issue wakeup events
1903 * @enable: True to enable event generation; false to disable
1904 *
1905 * This enables the device as a wakeup event source, or disables it.
1906 * When such events involves platform-specific hooks, those hooks are
1907 * called automatically by this routine.
1908 *
1909 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1910 * always require such platform hooks.
075c1771 1911 *
eb9d0fe4
RW
1912 * RETURN VALUE:
1913 * 0 is returned on success
1914 * -EINVAL is returned if device is not supposed to wake up the system
1915 * Error code depending on the platform is returned if both the platform and
1916 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1917 */
5638cfd5 1918static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
1da177e4 1919{
5bcc2fb4 1920 int ret = 0;
075c1771 1921
baecc470
RW
1922 /*
1923 * Bridges can only signal wakeup on behalf of subordinate devices,
1924 * but that is set up elsewhere, so skip them.
1925 */
1926 if (pci_has_subordinate(dev))
1927 return 0;
1928
0ce3fcaf
RW
1929 /* Don't do the same thing twice in a row for one device. */
1930 if (!!enable == !!dev->wakeup_prepared)
e80bb09d
RW
1931 return 0;
1932
eb9d0fe4
RW
1933 /*
1934 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1935 * Anderson we should be doing PME# wake enable followed by ACPI wake
1936 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1937 */
1da177e4 1938
5bcc2fb4
RW
1939 if (enable) {
1940 int error;
1da177e4 1941
5bcc2fb4
RW
1942 if (pci_pme_capable(dev, state))
1943 pci_pme_active(dev, true);
1944 else
1945 ret = 1;
0847684c 1946 error = platform_pci_set_wakeup(dev, true);
5bcc2fb4
RW
1947 if (ret)
1948 ret = error;
e80bb09d
RW
1949 if (!ret)
1950 dev->wakeup_prepared = true;
5bcc2fb4 1951 } else {
0847684c 1952 platform_pci_set_wakeup(dev, false);
5bcc2fb4 1953 pci_pme_active(dev, false);
e80bb09d 1954 dev->wakeup_prepared = false;
5bcc2fb4 1955 }
1da177e4 1956
5bcc2fb4 1957 return ret;
eb9d0fe4 1958}
5638cfd5
RW
1959
1960/**
1961 * pci_enable_wake - change wakeup settings for a PCI device
1962 * @pci_dev: Target device
1963 * @state: PCI state from which device will issue wakeup events
1964 * @enable: Whether or not to enable event generation
1965 *
1966 * If @enable is set, check device_may_wakeup() for the device before calling
1967 * __pci_enable_wake() for it.
1968 */
1969int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
1970{
1971 if (enable && !device_may_wakeup(&pci_dev->dev))
1972 return -EINVAL;
1973
1974 return __pci_enable_wake(pci_dev, state, enable);
1975}
0847684c 1976EXPORT_SYMBOL(pci_enable_wake);
1da177e4 1977
0235c4fc
RW
1978/**
1979 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1980 * @dev: PCI device to prepare
1981 * @enable: True to enable wake-up event generation; false to disable
1982 *
1983 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1984 * and this function allows them to set that up cleanly - pci_enable_wake()
1985 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1986 * ordering constraints.
1987 *
5638cfd5
RW
1988 * This function only returns error code if the device is not allowed to wake
1989 * up the system from sleep or it is not capable of generating PME# from both
1990 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
0235c4fc
RW
1991 */
1992int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1993{
1994 return pci_pme_capable(dev, PCI_D3cold) ?
1995 pci_enable_wake(dev, PCI_D3cold, enable) :
1996 pci_enable_wake(dev, PCI_D3hot, enable);
1997}
b7fe9434 1998EXPORT_SYMBOL(pci_wake_from_d3);
0235c4fc 1999
404cc2d8 2000/**
37139074
JB
2001 * pci_target_state - find an appropriate low power state for a given PCI dev
2002 * @dev: PCI device
666ff6f8 2003 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
37139074
JB
2004 *
2005 * Use underlying platform code to find a supported low power state for @dev.
2006 * If the platform can't manage @dev, return the deepest state from which it
2007 * can generate wake events, based on any available PME info.
404cc2d8 2008 */
666ff6f8 2009static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
404cc2d8
RW
2010{
2011 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
2012
2013 if (platform_pci_power_manageable(dev)) {
2014 /*
2015 * Call the platform to choose the target state of the device
2016 * and enable wake-up from this state if supported.
2017 */
2018 pci_power_t state = platform_pci_choose_state(dev);
2019
2020 switch (state) {
2021 case PCI_POWER_ERROR:
2022 case PCI_UNKNOWN:
2023 break;
2024 case PCI_D1:
2025 case PCI_D2:
2026 if (pci_no_d1d2(dev))
2027 break;
2028 default:
2029 target_state = state;
404cc2d8 2030 }
4132a577
LW
2031
2032 return target_state;
2033 }
2034
2035 if (!dev->pm_cap)
d2abdf62 2036 target_state = PCI_D0;
4132a577
LW
2037
2038 /*
2039 * If the device is in D3cold even though it's not power-manageable by
2040 * the platform, it may have been powered down by non-standard means.
2041 * Best to let it slumber.
2042 */
2043 if (dev->current_state == PCI_D3cold)
2044 target_state = PCI_D3cold;
2045
666ff6f8 2046 if (wakeup) {
404cc2d8
RW
2047 /*
2048 * Find the deepest state from which the device can generate
2049 * wake-up events, make it the target state and enable device
2050 * to generate PME#.
2051 */
337001b6
RW
2052 if (dev->pme_support) {
2053 while (target_state
2054 && !(dev->pme_support & (1 << target_state)))
2055 target_state--;
404cc2d8
RW
2056 }
2057 }
2058
e5899e1b
RW
2059 return target_state;
2060}
2061
2062/**
2063 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2064 * @dev: Device to handle.
2065 *
2066 * Choose the power state appropriate for the device depending on whether
2067 * it can wake up the system and/or is power manageable by the platform
2068 * (PCI_D3hot is the default) and put the device into that state.
2069 */
2070int pci_prepare_to_sleep(struct pci_dev *dev)
2071{
666ff6f8
RW
2072 bool wakeup = device_may_wakeup(&dev->dev);
2073 pci_power_t target_state = pci_target_state(dev, wakeup);
e5899e1b
RW
2074 int error;
2075
2076 if (target_state == PCI_POWER_ERROR)
2077 return -EIO;
2078
666ff6f8 2079 pci_enable_wake(dev, target_state, wakeup);
c157dfa3 2080
404cc2d8
RW
2081 error = pci_set_power_state(dev, target_state);
2082
2083 if (error)
2084 pci_enable_wake(dev, target_state, false);
2085
2086 return error;
2087}
b7fe9434 2088EXPORT_SYMBOL(pci_prepare_to_sleep);
404cc2d8
RW
2089
2090/**
443bd1c4 2091 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
2092 * @dev: Device to handle.
2093 *
88393161 2094 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
2095 */
2096int pci_back_from_sleep(struct pci_dev *dev)
2097{
2098 pci_enable_wake(dev, PCI_D0, false);
2099 return pci_set_power_state(dev, PCI_D0);
2100}
b7fe9434 2101EXPORT_SYMBOL(pci_back_from_sleep);
404cc2d8 2102
6cbf8214
RW
2103/**
2104 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2105 * @dev: PCI device being suspended.
2106 *
2107 * Prepare @dev to generate wake-up events at run time and put it into a low
2108 * power state.
2109 */
2110int pci_finish_runtime_suspend(struct pci_dev *dev)
2111{
666ff6f8 2112 pci_power_t target_state;
6cbf8214
RW
2113 int error;
2114
666ff6f8 2115 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
6cbf8214
RW
2116 if (target_state == PCI_POWER_ERROR)
2117 return -EIO;
2118
448bd857
HY
2119 dev->runtime_d3cold = target_state == PCI_D3cold;
2120
5638cfd5 2121 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
6cbf8214
RW
2122
2123 error = pci_set_power_state(dev, target_state);
2124
448bd857 2125 if (error) {
0847684c 2126 pci_enable_wake(dev, target_state, false);
448bd857
HY
2127 dev->runtime_d3cold = false;
2128 }
6cbf8214
RW
2129
2130 return error;
2131}
2132
b67ea761
RW
2133/**
2134 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2135 * @dev: Device to check.
2136 *
f7625980 2137 * Return true if the device itself is capable of generating wake-up events
b67ea761
RW
2138 * (through the platform or using the native PCIe PME) or if the device supports
2139 * PME and one of its upstream bridges can generate wake-up events.
2140 */
2141bool pci_dev_run_wake(struct pci_dev *dev)
2142{
2143 struct pci_bus *bus = dev->bus;
2144
b67ea761
RW
2145 if (!dev->pme_support)
2146 return false;
2147
666ff6f8 2148 /* PME-capable in principle, but not from the target power state */
97231ef2 2149 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
6496ebd7
AS
2150 return false;
2151
97231ef2
KHF
2152 if (device_can_wakeup(&dev->dev))
2153 return true;
2154
b67ea761
RW
2155 while (bus->parent) {
2156 struct pci_dev *bridge = bus->self;
2157
de3ef1eb 2158 if (device_can_wakeup(&bridge->dev))
b67ea761
RW
2159 return true;
2160
2161 bus = bus->parent;
2162 }
2163
2164 /* We have reached the root bus. */
2165 if (bus->bridge)
de3ef1eb 2166 return device_can_wakeup(bus->bridge);
b67ea761
RW
2167
2168 return false;
2169}
2170EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2171
bac2a909
RW
2172/**
2173 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2174 * @pci_dev: Device to check.
2175 *
2176 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2177 * reconfigured due to wakeup settings difference between system and runtime
2178 * suspend and the current power state of it is suitable for the upcoming
2179 * (system) transition.
2cef548a
RW
2180 *
2181 * If the device is not configured for system wakeup, disable PME for it before
2182 * returning 'true' to prevent it from waking up the system unnecessarily.
bac2a909
RW
2183 */
2184bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2185{
2186 struct device *dev = &pci_dev->dev;
666ff6f8 2187 bool wakeup = device_may_wakeup(dev);
bac2a909
RW
2188
2189 if (!pm_runtime_suspended(dev)
666ff6f8 2190 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
c2eac4d3 2191 || platform_pci_need_resume(pci_dev))
bac2a909
RW
2192 return false;
2193
2cef548a
RW
2194 /*
2195 * At this point the device is good to go unless it's been configured
2196 * to generate PME at the runtime suspend time, but it is not supposed
2197 * to wake up the system. In that case, simply disable PME for it
2198 * (it will have to be re-enabled on exit from system resume).
2199 *
2200 * If the device's power state is D3cold and the platform check above
2201 * hasn't triggered, the device's configuration is suitable and we don't
2202 * need to manipulate it at all.
2203 */
2204 spin_lock_irq(&dev->power.lock);
2205
2206 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
666ff6f8 2207 !wakeup)
2cef548a
RW
2208 __pci_pme_active(pci_dev, false);
2209
2210 spin_unlock_irq(&dev->power.lock);
2211 return true;
2212}
2213
2214/**
2215 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2216 * @pci_dev: Device to handle.
2217 *
2218 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2219 * it might have been disabled during the prepare phase of system suspend if
2220 * the device was not configured for system wakeup.
2221 */
2222void pci_dev_complete_resume(struct pci_dev *pci_dev)
2223{
2224 struct device *dev = &pci_dev->dev;
2225
2226 if (!pci_dev_run_wake(pci_dev))
2227 return;
2228
2229 spin_lock_irq(&dev->power.lock);
2230
2231 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2232 __pci_pme_active(pci_dev, true);
2233
2234 spin_unlock_irq(&dev->power.lock);
bac2a909
RW
2235}
2236
b3c32c4f
HY
2237void pci_config_pm_runtime_get(struct pci_dev *pdev)
2238{
2239 struct device *dev = &pdev->dev;
2240 struct device *parent = dev->parent;
2241
2242 if (parent)
2243 pm_runtime_get_sync(parent);
2244 pm_runtime_get_noresume(dev);
2245 /*
2246 * pdev->current_state is set to PCI_D3cold during suspending,
2247 * so wait until suspending completes
2248 */
2249 pm_runtime_barrier(dev);
2250 /*
2251 * Only need to resume devices in D3cold, because config
2252 * registers are still accessible for devices suspended but
2253 * not in D3cold.
2254 */
2255 if (pdev->current_state == PCI_D3cold)
2256 pm_runtime_resume(dev);
2257}
2258
2259void pci_config_pm_runtime_put(struct pci_dev *pdev)
2260{
2261 struct device *dev = &pdev->dev;
2262 struct device *parent = dev->parent;
2263
2264 pm_runtime_put(dev);
2265 if (parent)
2266 pm_runtime_put_sync(parent);
2267}
2268
9d26d3a8
MW
2269/**
2270 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2271 * @bridge: Bridge to check
2272 *
2273 * This function checks if it is possible to move the bridge to D3.
2274 * Currently we only allow D3 for recent enough PCIe ports.
2275 */
c6a63307 2276bool pci_bridge_d3_possible(struct pci_dev *bridge)
9d26d3a8
MW
2277{
2278 unsigned int year;
2279
2280 if (!pci_is_pcie(bridge))
2281 return false;
2282
2283 switch (pci_pcie_type(bridge)) {
2284 case PCI_EXP_TYPE_ROOT_PORT:
2285 case PCI_EXP_TYPE_UPSTREAM:
2286 case PCI_EXP_TYPE_DOWNSTREAM:
2287 if (pci_bridge_d3_disable)
2288 return false;
97a90aee
LW
2289
2290 /*
d98e0929
BH
2291 * Hotplug interrupts cannot be delivered if the link is down,
2292 * so parents of a hotplug port must stay awake. In addition,
2293 * hotplug ports handled by firmware in System Management Mode
97a90aee 2294 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
d98e0929 2295 * For simplicity, disallow in general for now.
97a90aee 2296 */
d98e0929 2297 if (bridge->is_hotplug_bridge)
97a90aee
LW
2298 return false;
2299
9d26d3a8
MW
2300 if (pci_bridge_d3_force)
2301 return true;
2302
2303 /*
2304 * It should be safe to put PCIe ports from 2015 or newer
2305 * to D3.
2306 */
2307 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2308 year >= 2015) {
2309 return true;
2310 }
2311 break;
2312 }
2313
2314 return false;
2315}
2316
2317static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2318{
2319 bool *d3cold_ok = data;
9d26d3a8 2320
718a0609
LW
2321 if (/* The device needs to be allowed to go D3cold ... */
2322 dev->no_d3cold || !dev->d3cold_allowed ||
2323
2324 /* ... and if it is wakeup capable to do so from D3cold. */
2325 (device_may_wakeup(&dev->dev) &&
2326 !pci_pme_capable(dev, PCI_D3cold)) ||
2327
2328 /* If it is a bridge it must be allowed to go to D3. */
d98e0929 2329 !pci_power_manageable(dev))
9d26d3a8 2330
718a0609 2331 *d3cold_ok = false;
9d26d3a8 2332
718a0609 2333 return !*d3cold_ok;
9d26d3a8
MW
2334}
2335
2336/*
2337 * pci_bridge_d3_update - Update bridge D3 capabilities
2338 * @dev: PCI device which is changed
9d26d3a8
MW
2339 *
2340 * Update upstream bridge PM capabilities accordingly depending on if the
2341 * device PM configuration was changed or the device is being removed. The
2342 * change is also propagated upstream.
2343 */
1ed276a7 2344void pci_bridge_d3_update(struct pci_dev *dev)
9d26d3a8 2345{
1ed276a7 2346 bool remove = !device_is_registered(&dev->dev);
9d26d3a8
MW
2347 struct pci_dev *bridge;
2348 bool d3cold_ok = true;
2349
2350 bridge = pci_upstream_bridge(dev);
2351 if (!bridge || !pci_bridge_d3_possible(bridge))
2352 return;
2353
9d26d3a8 2354 /*
e8559b71
LW
2355 * If D3 is currently allowed for the bridge, removing one of its
2356 * children won't change that.
2357 */
2358 if (remove && bridge->bridge_d3)
2359 return;
2360
2361 /*
2362 * If D3 is currently allowed for the bridge and a child is added or
2363 * changed, disallowance of D3 can only be caused by that child, so
2364 * we only need to check that single device, not any of its siblings.
2365 *
2366 * If D3 is currently not allowed for the bridge, checking the device
2367 * first may allow us to skip checking its siblings.
9d26d3a8
MW
2368 */
2369 if (!remove)
2370 pci_dev_check_d3cold(dev, &d3cold_ok);
2371
e8559b71
LW
2372 /*
2373 * If D3 is currently not allowed for the bridge, this may be caused
2374 * either by the device being changed/removed or any of its siblings,
2375 * so we need to go through all children to find out if one of them
2376 * continues to block D3.
2377 */
2378 if (d3cold_ok && !bridge->bridge_d3)
9d26d3a8
MW
2379 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2380 &d3cold_ok);
9d26d3a8
MW
2381
2382 if (bridge->bridge_d3 != d3cold_ok) {
2383 bridge->bridge_d3 = d3cold_ok;
2384 /* Propagate change to upstream bridges */
1ed276a7 2385 pci_bridge_d3_update(bridge);
9d26d3a8 2386 }
9d26d3a8
MW
2387}
2388
9d26d3a8
MW
2389/**
2390 * pci_d3cold_enable - Enable D3cold for device
2391 * @dev: PCI device to handle
2392 *
2393 * This function can be used in drivers to enable D3cold from the device
2394 * they handle. It also updates upstream PCI bridge PM capabilities
2395 * accordingly.
2396 */
2397void pci_d3cold_enable(struct pci_dev *dev)
2398{
2399 if (dev->no_d3cold) {
2400 dev->no_d3cold = false;
1ed276a7 2401 pci_bridge_d3_update(dev);
9d26d3a8
MW
2402 }
2403}
2404EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2405
2406/**
2407 * pci_d3cold_disable - Disable D3cold for device
2408 * @dev: PCI device to handle
2409 *
2410 * This function can be used in drivers to disable D3cold from the device
2411 * they handle. It also updates upstream PCI bridge PM capabilities
2412 * accordingly.
2413 */
2414void pci_d3cold_disable(struct pci_dev *dev)
2415{
2416 if (!dev->no_d3cold) {
2417 dev->no_d3cold = true;
1ed276a7 2418 pci_bridge_d3_update(dev);
9d26d3a8
MW
2419 }
2420}
2421EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2422
eb9d0fe4
RW
2423/**
2424 * pci_pm_init - Initialize PM functions of given PCI device
2425 * @dev: PCI device to handle.
2426 */
2427void pci_pm_init(struct pci_dev *dev)
2428{
2429 int pm;
2430 u16 pmc;
1da177e4 2431
bb910a70 2432 pm_runtime_forbid(&dev->dev);
967577b0
HY
2433 pm_runtime_set_active(&dev->dev);
2434 pm_runtime_enable(&dev->dev);
a1e4d72c 2435 device_enable_async_suspend(&dev->dev);
e80bb09d 2436 dev->wakeup_prepared = false;
bb910a70 2437
337001b6 2438 dev->pm_cap = 0;
ffaddbe8 2439 dev->pme_support = 0;
337001b6 2440
eb9d0fe4
RW
2441 /* find PCI PM capability in list */
2442 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
2443 if (!pm)
50246dd4 2444 return;
eb9d0fe4
RW
2445 /* Check device's ability to generate PME# */
2446 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 2447
eb9d0fe4
RW
2448 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2449 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2450 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 2451 return;
eb9d0fe4
RW
2452 }
2453
337001b6 2454 dev->pm_cap = pm;
1ae861e6 2455 dev->d3_delay = PCI_PM_D3_WAIT;
448bd857 2456 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
9d26d3a8 2457 dev->bridge_d3 = pci_bridge_d3_possible(dev);
4f9c1397 2458 dev->d3cold_allowed = true;
337001b6
RW
2459
2460 dev->d1_support = false;
2461 dev->d2_support = false;
2462 if (!pci_no_d1d2(dev)) {
c9ed77ee 2463 if (pmc & PCI_PM_CAP_D1)
337001b6 2464 dev->d1_support = true;
c9ed77ee 2465 if (pmc & PCI_PM_CAP_D2)
337001b6 2466 dev->d2_support = true;
c9ed77ee
BH
2467
2468 if (dev->d1_support || dev->d2_support)
2469 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
2470 dev->d1_support ? " D1" : "",
2471 dev->d2_support ? " D2" : "");
337001b6
RW
2472 }
2473
2474 pmc &= PCI_PM_CAP_PME_MASK;
2475 if (pmc) {
10c3d71d
BH
2476 dev_printk(KERN_DEBUG, &dev->dev,
2477 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
2478 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2479 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2480 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2481 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2482 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 2483 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 2484 dev->pme_poll = true;
eb9d0fe4
RW
2485 /*
2486 * Make device's PM flags reflect the wake-up capability, but
2487 * let the user space enable it to wake up the system as needed.
2488 */
2489 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 2490 /* Disable the PME# generation functionality */
337001b6 2491 pci_pme_active(dev, false);
eb9d0fe4 2492 }
1da177e4
LT
2493}
2494
938174e5
SS
2495static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2496{
92efb1bd 2497 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
938174e5
SS
2498
2499 switch (prop) {
2500 case PCI_EA_P_MEM:
2501 case PCI_EA_P_VF_MEM:
2502 flags |= IORESOURCE_MEM;
2503 break;
2504 case PCI_EA_P_MEM_PREFETCH:
2505 case PCI_EA_P_VF_MEM_PREFETCH:
2506 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2507 break;
2508 case PCI_EA_P_IO:
2509 flags |= IORESOURCE_IO;
2510 break;
2511 default:
2512 return 0;
2513 }
2514
2515 return flags;
2516}
2517
2518static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2519 u8 prop)
2520{
2521 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2522 return &dev->resource[bei];
11183991
DD
2523#ifdef CONFIG_PCI_IOV
2524 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2525 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2526 return &dev->resource[PCI_IOV_RESOURCES +
2527 bei - PCI_EA_BEI_VF_BAR0];
2528#endif
938174e5
SS
2529 else if (bei == PCI_EA_BEI_ROM)
2530 return &dev->resource[PCI_ROM_RESOURCE];
2531 else
2532 return NULL;
2533}
2534
2535/* Read an Enhanced Allocation (EA) entry */
2536static int pci_ea_read(struct pci_dev *dev, int offset)
2537{
2538 struct resource *res;
2539 int ent_size, ent_offset = offset;
2540 resource_size_t start, end;
2541 unsigned long flags;
26635112 2542 u32 dw0, bei, base, max_offset;
938174e5
SS
2543 u8 prop;
2544 bool support_64 = (sizeof(resource_size_t) >= 8);
2545
2546 pci_read_config_dword(dev, ent_offset, &dw0);
2547 ent_offset += 4;
2548
2549 /* Entry size field indicates DWORDs after 1st */
2550 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2551
2552 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2553 goto out;
2554
26635112
BH
2555 bei = (dw0 & PCI_EA_BEI) >> 4;
2556 prop = (dw0 & PCI_EA_PP) >> 8;
2557
938174e5
SS
2558 /*
2559 * If the Property is in the reserved range, try the Secondary
2560 * Property instead.
2561 */
2562 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
26635112 2563 prop = (dw0 & PCI_EA_SP) >> 16;
938174e5
SS
2564 if (prop > PCI_EA_P_BRIDGE_IO)
2565 goto out;
2566
26635112 2567 res = pci_ea_get_resource(dev, bei, prop);
938174e5 2568 if (!res) {
26635112 2569 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
938174e5
SS
2570 goto out;
2571 }
2572
2573 flags = pci_ea_flags(dev, prop);
2574 if (!flags) {
2575 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2576 goto out;
2577 }
2578
2579 /* Read Base */
2580 pci_read_config_dword(dev, ent_offset, &base);
2581 start = (base & PCI_EA_FIELD_MASK);
2582 ent_offset += 4;
2583
2584 /* Read MaxOffset */
2585 pci_read_config_dword(dev, ent_offset, &max_offset);
2586 ent_offset += 4;
2587
2588 /* Read Base MSBs (if 64-bit entry) */
2589 if (base & PCI_EA_IS_64) {
2590 u32 base_upper;
2591
2592 pci_read_config_dword(dev, ent_offset, &base_upper);
2593 ent_offset += 4;
2594
2595 flags |= IORESOURCE_MEM_64;
2596
2597 /* entry starts above 32-bit boundary, can't use */
2598 if (!support_64 && base_upper)
2599 goto out;
2600
2601 if (support_64)
2602 start |= ((u64)base_upper << 32);
2603 }
2604
2605 end = start + (max_offset | 0x03);
2606
2607 /* Read MaxOffset MSBs (if 64-bit entry) */
2608 if (max_offset & PCI_EA_IS_64) {
2609 u32 max_offset_upper;
2610
2611 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2612 ent_offset += 4;
2613
2614 flags |= IORESOURCE_MEM_64;
2615
2616 /* entry too big, can't use */
2617 if (!support_64 && max_offset_upper)
2618 goto out;
2619
2620 if (support_64)
2621 end += ((u64)max_offset_upper << 32);
2622 }
2623
2624 if (end < start) {
2625 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2626 goto out;
2627 }
2628
2629 if (ent_size != ent_offset - offset) {
2630 dev_err(&dev->dev,
2631 "EA Entry Size (%d) does not match length read (%d)\n",
2632 ent_size, ent_offset - offset);
2633 goto out;
2634 }
2635
2636 res->name = pci_name(dev);
2637 res->start = start;
2638 res->end = end;
2639 res->flags = flags;
597becb4
BH
2640
2641 if (bei <= PCI_EA_BEI_BAR5)
2642 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2643 bei, res, prop);
2644 else if (bei == PCI_EA_BEI_ROM)
2645 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2646 res, prop);
2647 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2648 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2649 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2650 else
2651 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2652 bei, res, prop);
2653
938174e5
SS
2654out:
2655 return offset + ent_size;
2656}
2657
dcbb408a 2658/* Enhanced Allocation Initialization */
938174e5
SS
2659void pci_ea_init(struct pci_dev *dev)
2660{
2661 int ea;
2662 u8 num_ent;
2663 int offset;
2664 int i;
2665
2666 /* find PCI EA capability in list */
2667 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2668 if (!ea)
2669 return;
2670
2671 /* determine the number of entries */
2672 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2673 &num_ent);
2674 num_ent &= PCI_EA_NUM_ENT_MASK;
2675
2676 offset = ea + PCI_EA_FIRST_ENT;
2677
2678 /* Skip DWORD 2 for type 1 functions */
2679 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2680 offset += 4;
2681
2682 /* parse each EA entry */
2683 for (i = 0; i < num_ent; ++i)
2684 offset = pci_ea_read(dev, offset);
2685}
2686
34a4876e
YL
2687static void pci_add_saved_cap(struct pci_dev *pci_dev,
2688 struct pci_cap_saved_state *new_cap)
2689{
2690 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2691}
2692
63f4898a 2693/**
fd0f7f73
AW
2694 * _pci_add_cap_save_buffer - allocate buffer for saving given
2695 * capability registers
63f4898a
RW
2696 * @dev: the PCI device
2697 * @cap: the capability to allocate the buffer for
fd0f7f73 2698 * @extended: Standard or Extended capability ID
63f4898a
RW
2699 * @size: requested size of the buffer
2700 */
fd0f7f73
AW
2701static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2702 bool extended, unsigned int size)
63f4898a
RW
2703{
2704 int pos;
2705 struct pci_cap_saved_state *save_state;
2706
fd0f7f73
AW
2707 if (extended)
2708 pos = pci_find_ext_capability(dev, cap);
2709 else
2710 pos = pci_find_capability(dev, cap);
2711
0a1a9b49 2712 if (!pos)
63f4898a
RW
2713 return 0;
2714
2715 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2716 if (!save_state)
2717 return -ENOMEM;
2718
24a4742f 2719 save_state->cap.cap_nr = cap;
fd0f7f73 2720 save_state->cap.cap_extended = extended;
24a4742f 2721 save_state->cap.size = size;
63f4898a
RW
2722 pci_add_saved_cap(dev, save_state);
2723
2724 return 0;
2725}
2726
fd0f7f73
AW
2727int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2728{
2729 return _pci_add_cap_save_buffer(dev, cap, false, size);
2730}
2731
2732int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2733{
2734 return _pci_add_cap_save_buffer(dev, cap, true, size);
2735}
2736
63f4898a
RW
2737/**
2738 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2739 * @dev: the PCI device
2740 */
2741void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2742{
2743 int error;
2744
89858517
YZ
2745 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2746 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
2747 if (error)
2748 dev_err(&dev->dev,
2749 "unable to preallocate PCI Express save buffer\n");
2750
2751 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2752 if (error)
2753 dev_err(&dev->dev,
2754 "unable to preallocate PCI-X save buffer\n");
425c1b22
AW
2755
2756 pci_allocate_vc_save_buffers(dev);
63f4898a
RW
2757}
2758
f796841e
YL
2759void pci_free_cap_save_buffers(struct pci_dev *dev)
2760{
2761 struct pci_cap_saved_state *tmp;
b67bfe0d 2762 struct hlist_node *n;
f796841e 2763
b67bfe0d 2764 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
f796841e
YL
2765 kfree(tmp);
2766}
2767
58c3a727 2768/**
31ab2476 2769 * pci_configure_ari - enable or disable ARI forwarding
58c3a727 2770 * @dev: the PCI device
b0cc6020
YW
2771 *
2772 * If @dev and its upstream bridge both support ARI, enable ARI in the
2773 * bridge. Otherwise, disable ARI in the bridge.
58c3a727 2774 */
31ab2476 2775void pci_configure_ari(struct pci_dev *dev)
58c3a727 2776{
58c3a727 2777 u32 cap;
8113587c 2778 struct pci_dev *bridge;
58c3a727 2779
6748dcc2 2780 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
2781 return;
2782
8113587c 2783 bridge = dev->bus->self;
cb97ae34 2784 if (!bridge)
8113587c
ZY
2785 return;
2786
59875ae4 2787 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
2788 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2789 return;
2790
b0cc6020
YW
2791 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2792 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2793 PCI_EXP_DEVCTL2_ARI);
2794 bridge->ari_enabled = 1;
2795 } else {
2796 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2797 PCI_EXP_DEVCTL2_ARI);
2798 bridge->ari_enabled = 0;
2799 }
58c3a727
YZ
2800}
2801
5d990b62
CW
2802static int pci_acs_enable;
2803
2804/**
2805 * pci_request_acs - ask for ACS to be enabled if supported
2806 */
2807void pci_request_acs(void)
2808{
2809 pci_acs_enable = 1;
2810}
2811
ae21ee65 2812/**
2c744244 2813 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
ae21ee65
AK
2814 * @dev: the PCI device
2815 */
c1d61c9b 2816static void pci_std_enable_acs(struct pci_dev *dev)
ae21ee65
AK
2817{
2818 int pos;
2819 u16 cap;
2820 u16 ctrl;
2821
ae21ee65
AK
2822 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2823 if (!pos)
c1d61c9b 2824 return;
ae21ee65
AK
2825
2826 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2827 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2828
2829 /* Source Validation */
2830 ctrl |= (cap & PCI_ACS_SV);
2831
2832 /* P2P Request Redirect */
2833 ctrl |= (cap & PCI_ACS_RR);
2834
2835 /* P2P Completion Redirect */
2836 ctrl |= (cap & PCI_ACS_CR);
2837
2838 /* Upstream Forwarding */
2839 ctrl |= (cap & PCI_ACS_UF);
2840
2841 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2c744244
AW
2842}
2843
2844/**
2845 * pci_enable_acs - enable ACS if hardware support it
2846 * @dev: the PCI device
2847 */
2848void pci_enable_acs(struct pci_dev *dev)
2849{
2850 if (!pci_acs_enable)
2851 return;
2852
c1d61c9b 2853 if (!pci_dev_specific_enable_acs(dev))
2c744244
AW
2854 return;
2855
c1d61c9b 2856 pci_std_enable_acs(dev);
ae21ee65
AK
2857}
2858
0a67119f
AW
2859static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2860{
2861 int pos;
83db7e0b 2862 u16 cap, ctrl;
0a67119f
AW
2863
2864 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2865 if (!pos)
2866 return false;
2867
83db7e0b
AW
2868 /*
2869 * Except for egress control, capabilities are either required
2870 * or only required if controllable. Features missing from the
2871 * capability field can therefore be assumed as hard-wired enabled.
2872 */
2873 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2874 acs_flags &= (cap | PCI_ACS_EC);
2875
0a67119f
AW
2876 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2877 return (ctrl & acs_flags) == acs_flags;
2878}
2879
ad805758
AW
2880/**
2881 * pci_acs_enabled - test ACS against required flags for a given device
2882 * @pdev: device to test
2883 * @acs_flags: required PCI ACS flags
2884 *
2885 * Return true if the device supports the provided flags. Automatically
2886 * filters out flags that are not implemented on multifunction devices.
0a67119f
AW
2887 *
2888 * Note that this interface checks the effective ACS capabilities of the
2889 * device rather than the actual capabilities. For instance, most single
2890 * function endpoints are not required to support ACS because they have no
2891 * opportunity for peer-to-peer access. We therefore return 'true'
2892 * regardless of whether the device exposes an ACS capability. This makes
2893 * it much easier for callers of this function to ignore the actual type
2894 * or topology of the device when testing ACS support.
ad805758
AW
2895 */
2896bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2897{
0a67119f 2898 int ret;
ad805758
AW
2899
2900 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2901 if (ret >= 0)
2902 return ret > 0;
2903
0a67119f
AW
2904 /*
2905 * Conventional PCI and PCI-X devices never support ACS, either
2906 * effectively or actually. The shared bus topology implies that
2907 * any device on the bus can receive or snoop DMA.
2908 */
ad805758
AW
2909 if (!pci_is_pcie(pdev))
2910 return false;
2911
0a67119f
AW
2912 switch (pci_pcie_type(pdev)) {
2913 /*
2914 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
f7625980 2915 * but since their primary interface is PCI/X, we conservatively
0a67119f
AW
2916 * handle them as we would a non-PCIe device.
2917 */
2918 case PCI_EXP_TYPE_PCIE_BRIDGE:
2919 /*
2920 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2921 * applicable... must never implement an ACS Extended Capability...".
2922 * This seems arbitrary, but we take a conservative interpretation
2923 * of this statement.
2924 */
2925 case PCI_EXP_TYPE_PCI_BRIDGE:
2926 case PCI_EXP_TYPE_RC_EC:
2927 return false;
2928 /*
2929 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2930 * implement ACS in order to indicate their peer-to-peer capabilities,
2931 * regardless of whether they are single- or multi-function devices.
2932 */
2933 case PCI_EXP_TYPE_DOWNSTREAM:
2934 case PCI_EXP_TYPE_ROOT_PORT:
2935 return pci_acs_flags_enabled(pdev, acs_flags);
2936 /*
2937 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2938 * implemented by the remaining PCIe types to indicate peer-to-peer
f7625980 2939 * capabilities, but only when they are part of a multifunction
0a67119f
AW
2940 * device. The footnote for section 6.12 indicates the specific
2941 * PCIe types included here.
2942 */
2943 case PCI_EXP_TYPE_ENDPOINT:
2944 case PCI_EXP_TYPE_UPSTREAM:
2945 case PCI_EXP_TYPE_LEG_END:
2946 case PCI_EXP_TYPE_RC_END:
2947 if (!pdev->multifunction)
2948 break;
2949
0a67119f 2950 return pci_acs_flags_enabled(pdev, acs_flags);
ad805758
AW
2951 }
2952
0a67119f 2953 /*
f7625980 2954 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
0a67119f
AW
2955 * to single function devices with the exception of downstream ports.
2956 */
ad805758
AW
2957 return true;
2958}
2959
2960/**
2961 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2962 * @start: starting downstream device
2963 * @end: ending upstream device or NULL to search to the root bus
2964 * @acs_flags: required flags
2965 *
2966 * Walk up a device tree from start to end testing PCI ACS support. If
2967 * any step along the way does not support the required flags, return false.
2968 */
2969bool pci_acs_path_enabled(struct pci_dev *start,
2970 struct pci_dev *end, u16 acs_flags)
2971{
2972 struct pci_dev *pdev, *parent = start;
2973
2974 do {
2975 pdev = parent;
2976
2977 if (!pci_acs_enabled(pdev, acs_flags))
2978 return false;
2979
2980 if (pci_is_root_bus(pdev->bus))
2981 return (end == NULL);
2982
2983 parent = pdev->bus->self;
2984 } while (pdev != end);
2985
2986 return true;
2987}
2988
276b738d
CK
2989/**
2990 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
2991 * @pdev: PCI device
2992 * @bar: BAR to find
2993 *
2994 * Helper to find the position of the ctrl register for a BAR.
2995 * Returns -ENOTSUPP if resizable BARs are not supported at all.
2996 * Returns -ENOENT if no ctrl register for the BAR could be found.
2997 */
2998static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
2999{
3000 unsigned int pos, nbars, i;
3001 u32 ctrl;
3002
3003 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3004 if (!pos)
3005 return -ENOTSUPP;
3006
3007 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3008 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3009 PCI_REBAR_CTRL_NBAR_SHIFT;
3010
3011 for (i = 0; i < nbars; i++, pos += 8) {
3012 int bar_idx;
3013
3014 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3015 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3016 if (bar_idx == bar)
3017 return pos;
3018 }
3019
3020 return -ENOENT;
3021}
3022
3023/**
3024 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3025 * @pdev: PCI device
3026 * @bar: BAR to query
3027 *
3028 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3029 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3030 */
3031u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3032{
3033 int pos;
3034 u32 cap;
3035
3036 pos = pci_rebar_find_pos(pdev, bar);
3037 if (pos < 0)
3038 return 0;
3039
3040 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3041 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3042}
3043
3044/**
3045 * pci_rebar_get_current_size - get the current size of a BAR
3046 * @pdev: PCI device
3047 * @bar: BAR to set size to
3048 *
3049 * Read the size of a BAR from the resizable BAR config.
3050 * Returns size if found or negative error code.
3051 */
3052int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3053{
3054 int pos;
3055 u32 ctrl;
3056
3057 pos = pci_rebar_find_pos(pdev, bar);
3058 if (pos < 0)
3059 return pos;
3060
3061 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3062 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
3063}
3064
3065/**
3066 * pci_rebar_set_size - set a new size for a BAR
3067 * @pdev: PCI device
3068 * @bar: BAR to set size to
3069 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3070 *
3071 * Set the new size of a BAR as defined in the spec.
3072 * Returns zero if resizing was successful, error code otherwise.
3073 */
3074int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3075{
3076 int pos;
3077 u32 ctrl;
3078
3079 pos = pci_rebar_find_pos(pdev, bar);
3080 if (pos < 0)
3081 return pos;
3082
3083 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3084 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3085 ctrl |= size << 8;
3086 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3087 return 0;
3088}
3089
57c2cf71
BH
3090/**
3091 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3092 * @dev: the PCI device
bb5c2de2 3093 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
57c2cf71
BH
3094 *
3095 * Perform INTx swizzling for a device behind one level of bridge. This is
3096 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
3097 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3098 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3099 * the PCI Express Base Specification, Revision 2.1)
57c2cf71 3100 */
3df425f3 3101u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
57c2cf71 3102{
46b952a3
MW
3103 int slot;
3104
3105 if (pci_ari_enabled(dev->bus))
3106 slot = 0;
3107 else
3108 slot = PCI_SLOT(dev->devfn);
3109
3110 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
3111}
3112
3c78bc61 3113int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1da177e4
LT
3114{
3115 u8 pin;
3116
514d207d 3117 pin = dev->pin;
1da177e4
LT
3118 if (!pin)
3119 return -1;
878f2e50 3120
8784fd4d 3121 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 3122 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
3123 dev = dev->bus->self;
3124 }
3125 *bridge = dev;
3126 return pin;
3127}
3128
68feac87
BH
3129/**
3130 * pci_common_swizzle - swizzle INTx all the way to root bridge
3131 * @dev: the PCI device
3132 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3133 *
3134 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3135 * bridges all the way up to a PCI root bus.
3136 */
3137u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3138{
3139 u8 pin = *pinp;
3140
1eb39487 3141 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
3142 pin = pci_swizzle_interrupt_pin(dev, pin);
3143 dev = dev->bus->self;
3144 }
3145 *pinp = pin;
3146 return PCI_SLOT(dev->devfn);
3147}
e6b29dea 3148EXPORT_SYMBOL_GPL(pci_common_swizzle);
68feac87 3149
1da177e4
LT
3150/**
3151 * pci_release_region - Release a PCI bar
3152 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3153 * @bar: BAR to release
3154 *
3155 * Releases the PCI I/O and memory resources previously reserved by a
3156 * successful call to pci_request_region. Call this function only
3157 * after all use of the PCI regions has ceased.
3158 */
3159void pci_release_region(struct pci_dev *pdev, int bar)
3160{
9ac7849e
TH
3161 struct pci_devres *dr;
3162
1da177e4
LT
3163 if (pci_resource_len(pdev, bar) == 0)
3164 return;
3165 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3166 release_region(pci_resource_start(pdev, bar),
3167 pci_resource_len(pdev, bar));
3168 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3169 release_mem_region(pci_resource_start(pdev, bar),
3170 pci_resource_len(pdev, bar));
9ac7849e
TH
3171
3172 dr = find_pci_dr(pdev);
3173 if (dr)
3174 dr->region_mask &= ~(1 << bar);
1da177e4 3175}
b7fe9434 3176EXPORT_SYMBOL(pci_release_region);
1da177e4
LT
3177
3178/**
f5ddcac4 3179 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
3180 * @pdev: PCI device whose resources are to be reserved
3181 * @bar: BAR to be reserved
3182 * @res_name: Name to be associated with resource.
f5ddcac4 3183 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
3184 *
3185 * Mark the PCI region associated with PCI device @pdev BR @bar as
3186 * being reserved by owner @res_name. Do not access any
3187 * address inside the PCI regions unless this call returns
3188 * successfully.
3189 *
f5ddcac4
RD
3190 * If @exclusive is set, then the region is marked so that userspace
3191 * is explicitly not allowed to map the resource via /dev/mem or
f7625980 3192 * sysfs MMIO access.
f5ddcac4 3193 *
1da177e4
LT
3194 * Returns 0 on success, or %EBUSY on error. A warning
3195 * message is also printed on failure.
3196 */
3c78bc61
RD
3197static int __pci_request_region(struct pci_dev *pdev, int bar,
3198 const char *res_name, int exclusive)
1da177e4 3199{
9ac7849e
TH
3200 struct pci_devres *dr;
3201
1da177e4
LT
3202 if (pci_resource_len(pdev, bar) == 0)
3203 return 0;
f7625980 3204
1da177e4
LT
3205 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3206 if (!request_region(pci_resource_start(pdev, bar),
3207 pci_resource_len(pdev, bar), res_name))
3208 goto err_out;
3c78bc61 3209 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
3210 if (!__request_mem_region(pci_resource_start(pdev, bar),
3211 pci_resource_len(pdev, bar), res_name,
3212 exclusive))
1da177e4
LT
3213 goto err_out;
3214 }
9ac7849e
TH
3215
3216 dr = find_pci_dr(pdev);
3217 if (dr)
3218 dr->region_mask |= 1 << bar;
3219
1da177e4
LT
3220 return 0;
3221
3222err_out:
c7dabef8 3223 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 3224 &pdev->resource[bar]);
1da177e4
LT
3225 return -EBUSY;
3226}
3227
e8de1481 3228/**
f5ddcac4 3229 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
3230 * @pdev: PCI device whose resources are to be reserved
3231 * @bar: BAR to be reserved
f5ddcac4 3232 * @res_name: Name to be associated with resource
e8de1481 3233 *
f5ddcac4 3234 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
3235 * being reserved by owner @res_name. Do not access any
3236 * address inside the PCI regions unless this call returns
3237 * successfully.
3238 *
3239 * Returns 0 on success, or %EBUSY on error. A warning
3240 * message is also printed on failure.
3241 */
3242int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3243{
3244 return __pci_request_region(pdev, bar, res_name, 0);
3245}
b7fe9434 3246EXPORT_SYMBOL(pci_request_region);
e8de1481
AV
3247
3248/**
3249 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3250 * @pdev: PCI device whose resources are to be reserved
3251 * @bar: BAR to be reserved
3252 * @res_name: Name to be associated with resource.
3253 *
3254 * Mark the PCI region associated with PCI device @pdev BR @bar as
3255 * being reserved by owner @res_name. Do not access any
3256 * address inside the PCI regions unless this call returns
3257 * successfully.
3258 *
3259 * Returns 0 on success, or %EBUSY on error. A warning
3260 * message is also printed on failure.
3261 *
3262 * The key difference that _exclusive makes it that userspace is
3263 * explicitly not allowed to map the resource via /dev/mem or
f7625980 3264 * sysfs.
e8de1481 3265 */
3c78bc61
RD
3266int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3267 const char *res_name)
e8de1481
AV
3268{
3269 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3270}
b7fe9434
RD
3271EXPORT_SYMBOL(pci_request_region_exclusive);
3272
c87deff7
HS
3273/**
3274 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3275 * @pdev: PCI device whose resources were previously reserved
3276 * @bars: Bitmask of BARs to be released
3277 *
3278 * Release selected PCI I/O and memory resources previously reserved.
3279 * Call this function only after all use of the PCI regions has ceased.
3280 */
3281void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3282{
3283 int i;
3284
3285 for (i = 0; i < 6; i++)
3286 if (bars & (1 << i))
3287 pci_release_region(pdev, i);
3288}
b7fe9434 3289EXPORT_SYMBOL(pci_release_selected_regions);
c87deff7 3290
9738abed 3291static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3c78bc61 3292 const char *res_name, int excl)
c87deff7
HS
3293{
3294 int i;
3295
3296 for (i = 0; i < 6; i++)
3297 if (bars & (1 << i))
e8de1481 3298 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
3299 goto err_out;
3300 return 0;
3301
3302err_out:
3c78bc61 3303 while (--i >= 0)
c87deff7
HS
3304 if (bars & (1 << i))
3305 pci_release_region(pdev, i);
3306
3307 return -EBUSY;
3308}
1da177e4 3309
e8de1481
AV
3310
3311/**
3312 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3313 * @pdev: PCI device whose resources are to be reserved
3314 * @bars: Bitmask of BARs to be requested
3315 * @res_name: Name to be associated with resource
3316 */
3317int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3318 const char *res_name)
3319{
3320 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3321}
b7fe9434 3322EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3323
3c78bc61
RD
3324int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3325 const char *res_name)
e8de1481
AV
3326{
3327 return __pci_request_selected_regions(pdev, bars, res_name,
3328 IORESOURCE_EXCLUSIVE);
3329}
b7fe9434 3330EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
e8de1481 3331
1da177e4
LT
3332/**
3333 * pci_release_regions - Release reserved PCI I/O and memory resources
3334 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3335 *
3336 * Releases all PCI I/O and memory resources previously reserved by a
3337 * successful call to pci_request_regions. Call this function only
3338 * after all use of the PCI regions has ceased.
3339 */
3340
3341void pci_release_regions(struct pci_dev *pdev)
3342{
c87deff7 3343 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4 3344}
b7fe9434 3345EXPORT_SYMBOL(pci_release_regions);
1da177e4
LT
3346
3347/**
3348 * pci_request_regions - Reserved PCI I/O and memory resources
3349 * @pdev: PCI device whose resources are to be reserved
3350 * @res_name: Name to be associated with resource.
3351 *
3352 * Mark all PCI regions associated with PCI device @pdev as
3353 * being reserved by owner @res_name. Do not access any
3354 * address inside the PCI regions unless this call returns
3355 * successfully.
3356 *
3357 * Returns 0 on success, or %EBUSY on error. A warning
3358 * message is also printed on failure.
3359 */
3c990e92 3360int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 3361{
c87deff7 3362 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4 3363}
b7fe9434 3364EXPORT_SYMBOL(pci_request_regions);
1da177e4 3365
e8de1481
AV
3366/**
3367 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3368 * @pdev: PCI device whose resources are to be reserved
3369 * @res_name: Name to be associated with resource.
3370 *
3371 * Mark all PCI regions associated with PCI device @pdev as
3372 * being reserved by owner @res_name. Do not access any
3373 * address inside the PCI regions unless this call returns
3374 * successfully.
3375 *
3376 * pci_request_regions_exclusive() will mark the region so that
f7625980 3377 * /dev/mem and the sysfs MMIO access will not be allowed.
e8de1481
AV
3378 *
3379 * Returns 0 on success, or %EBUSY on error. A warning
3380 * message is also printed on failure.
3381 */
3382int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3383{
3384 return pci_request_selected_regions_exclusive(pdev,
3385 ((1 << 6) - 1), res_name);
3386}
b7fe9434 3387EXPORT_SYMBOL(pci_request_regions_exclusive);
e8de1481 3388
c5076cfe
TN
3389/*
3390 * Record the PCI IO range (expressed as CPU physical address + size).
3391 * Return a negative value if an error has occured, zero otherwise
3392 */
36e6f3d4
GP
3393int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3394 resource_size_t size)
c5076cfe 3395{
046ff9e6 3396 int ret = 0;
c5076cfe 3397#ifdef PCI_IOBASE
046ff9e6 3398 struct logic_pio_hwaddr *range;
c5076cfe 3399
046ff9e6
ZY
3400 if (!size || addr + size < addr)
3401 return -EINVAL;
c5076cfe 3402
c5076cfe 3403 range = kzalloc(sizeof(*range), GFP_ATOMIC);
046ff9e6
ZY
3404 if (!range)
3405 return -ENOMEM;
c5076cfe 3406
046ff9e6 3407 range->fwnode = fwnode;
c5076cfe 3408 range->size = size;
046ff9e6
ZY
3409 range->hw_start = addr;
3410 range->flags = LOGIC_PIO_CPU_MMIO;
c5076cfe 3411
046ff9e6
ZY
3412 ret = logic_pio_register_range(range);
3413 if (ret)
3414 kfree(range);
c5076cfe
TN
3415#endif
3416
046ff9e6 3417 return ret;
c5076cfe
TN
3418}
3419
3420phys_addr_t pci_pio_to_address(unsigned long pio)
3421{
3422 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3423
3424#ifdef PCI_IOBASE
046ff9e6 3425 if (pio >= MMIO_UPPER_LIMIT)
c5076cfe
TN
3426 return address;
3427
046ff9e6 3428 address = logic_pio_to_hwaddr(pio);
c5076cfe
TN
3429#endif
3430
3431 return address;
3432}
3433
3434unsigned long __weak pci_address_to_pio(phys_addr_t address)
3435{
3436#ifdef PCI_IOBASE
046ff9e6 3437 return logic_pio_trans_cpuaddr(address);
c5076cfe
TN
3438#else
3439 if (address > IO_SPACE_LIMIT)
3440 return (unsigned long)-1;
3441
3442 return (unsigned long) address;
3443#endif
3444}
3445
8b921acf
LD
3446/**
3447 * pci_remap_iospace - Remap the memory mapped I/O space
3448 * @res: Resource describing the I/O space
3449 * @phys_addr: physical address of range to be mapped
3450 *
3451 * Remap the memory mapped I/O space described by the @res
3452 * and the CPU physical address @phys_addr into virtual address space.
3453 * Only architectures that have memory mapped IO functions defined
3454 * (and the PCI_IOBASE value defined) should call this function.
3455 */
7b309aef 3456int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
8b921acf
LD
3457{
3458#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3459 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3460
3461 if (!(res->flags & IORESOURCE_IO))
3462 return -EINVAL;
3463
3464 if (res->end > IO_SPACE_LIMIT)
3465 return -EINVAL;
3466
3467 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3468 pgprot_device(PAGE_KERNEL));
3469#else
3470 /* this architecture does not have memory mapped I/O space,
3471 so this function should never be called */
3472 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3473 return -ENODEV;
3474#endif
3475}
f90b0875 3476EXPORT_SYMBOL(pci_remap_iospace);
8b921acf 3477
4d3f1384
SK
3478/**
3479 * pci_unmap_iospace - Unmap the memory mapped I/O space
3480 * @res: resource to be unmapped
3481 *
3482 * Unmap the CPU virtual address @res from virtual address space.
3483 * Only architectures that have memory mapped IO functions defined
3484 * (and the PCI_IOBASE value defined) should call this function.
3485 */
3486void pci_unmap_iospace(struct resource *res)
3487{
3488#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3489 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3490
3491 unmap_kernel_range(vaddr, resource_size(res));
3492#endif
3493}
f90b0875 3494EXPORT_SYMBOL(pci_unmap_iospace);
4d3f1384 3495
490cb6dd
LP
3496/**
3497 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3498 * @dev: Generic device to remap IO address for
3499 * @offset: Resource address to map
3500 * @size: Size of map
3501 *
3502 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3503 * detach.
3504 */
3505void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3506 resource_size_t offset,
3507 resource_size_t size)
3508{
3509 void __iomem **ptr, *addr;
3510
3511 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3512 if (!ptr)
3513 return NULL;
3514
3515 addr = pci_remap_cfgspace(offset, size);
3516 if (addr) {
3517 *ptr = addr;
3518 devres_add(dev, ptr);
3519 } else
3520 devres_free(ptr);
3521
3522 return addr;
3523}
3524EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3525
3526/**
3527 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3528 * @dev: generic device to handle the resource for
3529 * @res: configuration space resource to be handled
3530 *
3531 * Checks that a resource is a valid memory region, requests the memory
3532 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3533 * proper PCI configuration space memory attributes are guaranteed.
3534 *
3535 * All operations are managed and will be undone on driver detach.
3536 *
3537 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
505fb746 3538 * on failure. Usage example::
490cb6dd
LP
3539 *
3540 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3541 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3542 * if (IS_ERR(base))
3543 * return PTR_ERR(base);
3544 */
3545void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3546 struct resource *res)
3547{
3548 resource_size_t size;
3549 const char *name;
3550 void __iomem *dest_ptr;
3551
3552 BUG_ON(!dev);
3553
3554 if (!res || resource_type(res) != IORESOURCE_MEM) {
3555 dev_err(dev, "invalid resource\n");
3556 return IOMEM_ERR_PTR(-EINVAL);
3557 }
3558
3559 size = resource_size(res);
3560 name = res->name ?: dev_name(dev);
3561
3562 if (!devm_request_mem_region(dev, res->start, size, name)) {
3563 dev_err(dev, "can't request region for resource %pR\n", res);
3564 return IOMEM_ERR_PTR(-EBUSY);
3565 }
3566
3567 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3568 if (!dest_ptr) {
3569 dev_err(dev, "ioremap failed for resource %pR\n", res);
3570 devm_release_mem_region(dev, res->start, size);
3571 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3572 }
3573
3574 return dest_ptr;
3575}
3576EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3577
6a479079
BH
3578static void __pci_set_master(struct pci_dev *dev, bool enable)
3579{
3580 u16 old_cmd, cmd;
3581
3582 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3583 if (enable)
3584 cmd = old_cmd | PCI_COMMAND_MASTER;
3585 else
3586 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3587 if (cmd != old_cmd) {
3588 dev_dbg(&dev->dev, "%s bus mastering\n",
3589 enable ? "enabling" : "disabling");
3590 pci_write_config_word(dev, PCI_COMMAND, cmd);
3591 }
3592 dev->is_busmaster = enable;
3593}
e8de1481 3594
2b6f2c35
MS
3595/**
3596 * pcibios_setup - process "pci=" kernel boot arguments
3597 * @str: string used to pass in "pci=" kernel boot arguments
3598 *
3599 * Process kernel boot arguments. This is the default implementation.
3600 * Architecture specific implementations can override this as necessary.
3601 */
3602char * __weak __init pcibios_setup(char *str)
3603{
3604 return str;
3605}
3606
96c55900
MS
3607/**
3608 * pcibios_set_master - enable PCI bus-mastering for device dev
3609 * @dev: the PCI device to enable
3610 *
3611 * Enables PCI bus-mastering for the device. This is the default
3612 * implementation. Architecture specific implementations can override
3613 * this if necessary.
3614 */
3615void __weak pcibios_set_master(struct pci_dev *dev)
3616{
3617 u8 lat;
3618
f676678f
MS
3619 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3620 if (pci_is_pcie(dev))
3621 return;
3622
96c55900
MS
3623 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3624 if (lat < 16)
3625 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3626 else if (lat > pcibios_max_latency)
3627 lat = pcibios_max_latency;
3628 else
3629 return;
a006482b 3630
96c55900
MS
3631 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3632}
3633
1da177e4
LT
3634/**
3635 * pci_set_master - enables bus-mastering for device dev
3636 * @dev: the PCI device to enable
3637 *
3638 * Enables bus-mastering on the device and calls pcibios_set_master()
3639 * to do the needed arch specific settings.
3640 */
6a479079 3641void pci_set_master(struct pci_dev *dev)
1da177e4 3642{
6a479079 3643 __pci_set_master(dev, true);
1da177e4
LT
3644 pcibios_set_master(dev);
3645}
b7fe9434 3646EXPORT_SYMBOL(pci_set_master);
1da177e4 3647
6a479079
BH
3648/**
3649 * pci_clear_master - disables bus-mastering for device dev
3650 * @dev: the PCI device to disable
3651 */
3652void pci_clear_master(struct pci_dev *dev)
3653{
3654 __pci_set_master(dev, false);
3655}
b7fe9434 3656EXPORT_SYMBOL(pci_clear_master);
6a479079 3657
1da177e4 3658/**
edb2d97e
MW
3659 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3660 * @dev: the PCI device for which MWI is to be enabled
1da177e4 3661 *
edb2d97e
MW
3662 * Helper function for pci_set_mwi.
3663 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
3664 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3665 *
3666 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3667 */
15ea76d4 3668int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
3669{
3670 u8 cacheline_size;
3671
3672 if (!pci_cache_line_size)
15ea76d4 3673 return -EINVAL;
1da177e4
LT
3674
3675 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3676 equal to or multiple of the right value. */
3677 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3678 if (cacheline_size >= pci_cache_line_size &&
3679 (cacheline_size % pci_cache_line_size) == 0)
3680 return 0;
3681
3682 /* Write the correct value. */
3683 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3684 /* Read it back. */
3685 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3686 if (cacheline_size == pci_cache_line_size)
3687 return 0;
3688
227f0647
RD
3689 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3690 pci_cache_line_size << 2);
1da177e4
LT
3691
3692 return -EINVAL;
3693}
15ea76d4
TH
3694EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3695
1da177e4
LT
3696/**
3697 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3698 * @dev: the PCI device for which MWI is enabled
3699 *
694625c0 3700 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
3701 *
3702 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3703 */
3c78bc61 3704int pci_set_mwi(struct pci_dev *dev)
1da177e4 3705{
b7fe9434
RD
3706#ifdef PCI_DISABLE_MWI
3707 return 0;
3708#else
1da177e4
LT
3709 int rc;
3710 u16 cmd;
3711
edb2d97e 3712 rc = pci_set_cacheline_size(dev);
1da177e4
LT
3713 if (rc)
3714 return rc;
3715
3716 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3c78bc61 3717 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 3718 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
3719 cmd |= PCI_COMMAND_INVALIDATE;
3720 pci_write_config_word(dev, PCI_COMMAND, cmd);
3721 }
1da177e4 3722 return 0;
b7fe9434 3723#endif
1da177e4 3724}
b7fe9434 3725EXPORT_SYMBOL(pci_set_mwi);
1da177e4 3726
70aa92f2
HK
3727/**
3728 * pcim_set_mwi - a device-managed pci_set_mwi()
3729 * @dev: the PCI device for which MWI is enabled
3730 *
3731 * Managed pci_set_mwi().
3732 *
3733 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3734 */
3735int pcim_set_mwi(struct pci_dev *dev)
3736{
3737 struct pci_devres *dr;
3738
3739 dr = find_pci_dr(dev);
3740 if (!dr)
3741 return -ENOMEM;
3742
3743 dr->mwi = 1;
3744 return pci_set_mwi(dev);
3745}
3746EXPORT_SYMBOL(pcim_set_mwi);
3747
694625c0
RD
3748/**
3749 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3750 * @dev: the PCI device for which MWI is enabled
3751 *
3752 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3753 * Callers are not required to check the return value.
3754 *
3755 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3756 */
3757int pci_try_set_mwi(struct pci_dev *dev)
3758{
b7fe9434
RD
3759#ifdef PCI_DISABLE_MWI
3760 return 0;
3761#else
3762 return pci_set_mwi(dev);
3763#endif
694625c0 3764}
b7fe9434 3765EXPORT_SYMBOL(pci_try_set_mwi);
694625c0 3766
1da177e4
LT
3767/**
3768 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3769 * @dev: the PCI device to disable
3770 *
3771 * Disables PCI Memory-Write-Invalidate transaction on the device
3772 */
3c78bc61 3773void pci_clear_mwi(struct pci_dev *dev)
1da177e4 3774{
b7fe9434 3775#ifndef PCI_DISABLE_MWI
1da177e4
LT
3776 u16 cmd;
3777
3778 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3779 if (cmd & PCI_COMMAND_INVALIDATE) {
3780 cmd &= ~PCI_COMMAND_INVALIDATE;
3781 pci_write_config_word(dev, PCI_COMMAND, cmd);
3782 }
b7fe9434 3783#endif
1da177e4 3784}
b7fe9434 3785EXPORT_SYMBOL(pci_clear_mwi);
1da177e4 3786
a04ce0ff
BR
3787/**
3788 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
3789 * @pdev: the PCI device to operate on
3790 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
3791 *
3792 * Enables/disables PCI INTx for device dev
3793 */
3c78bc61 3794void pci_intx(struct pci_dev *pdev, int enable)
a04ce0ff
BR
3795{
3796 u16 pci_command, new;
3797
3798 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3799
3c78bc61 3800 if (enable)
a04ce0ff 3801 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
3c78bc61 3802 else
a04ce0ff 3803 new = pci_command | PCI_COMMAND_INTX_DISABLE;
a04ce0ff
BR
3804
3805 if (new != pci_command) {
9ac7849e
TH
3806 struct pci_devres *dr;
3807
2fd9d74b 3808 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
3809
3810 dr = find_pci_dr(pdev);
3811 if (dr && !dr->restore_intx) {
3812 dr->restore_intx = 1;
3813 dr->orig_intx = !enable;
3814 }
a04ce0ff
BR
3815 }
3816}
b7fe9434 3817EXPORT_SYMBOL_GPL(pci_intx);
a04ce0ff 3818
a2e27787
JK
3819static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3820{
3821 struct pci_bus *bus = dev->bus;
3822 bool mask_updated = true;
3823 u32 cmd_status_dword;
3824 u16 origcmd, newcmd;
3825 unsigned long flags;
3826 bool irq_pending;
3827
3828 /*
3829 * We do a single dword read to retrieve both command and status.
3830 * Document assumptions that make this possible.
3831 */
3832 BUILD_BUG_ON(PCI_COMMAND % 4);
3833 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3834
3835 raw_spin_lock_irqsave(&pci_lock, flags);
3836
3837 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3838
3839 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3840
3841 /*
3842 * Check interrupt status register to see whether our device
3843 * triggered the interrupt (when masking) or the next IRQ is
3844 * already pending (when unmasking).
3845 */
3846 if (mask != irq_pending) {
3847 mask_updated = false;
3848 goto done;
3849 }
3850
3851 origcmd = cmd_status_dword;
3852 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3853 if (mask)
3854 newcmd |= PCI_COMMAND_INTX_DISABLE;
3855 if (newcmd != origcmd)
3856 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3857
3858done:
3859 raw_spin_unlock_irqrestore(&pci_lock, flags);
3860
3861 return mask_updated;
3862}
3863
3864/**
3865 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 3866 * @dev: the PCI device to operate on
a2e27787
JK
3867 *
3868 * Check if the device dev has its INTx line asserted, mask it and
99b3c58f 3869 * return true in that case. False is returned if no interrupt was
a2e27787
JK
3870 * pending.
3871 */
3872bool pci_check_and_mask_intx(struct pci_dev *dev)
3873{
3874 return pci_check_and_set_intx_mask(dev, true);
3875}
3876EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3877
3878/**
ebd50b93 3879 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
6e9292c5 3880 * @dev: the PCI device to operate on
a2e27787
JK
3881 *
3882 * Check if the device dev has its INTx line asserted, unmask it if not
3883 * and return true. False is returned and the mask remains active if
3884 * there was still an interrupt pending.
3885 */
3886bool pci_check_and_unmask_intx(struct pci_dev *dev)
3887{
3888 return pci_check_and_set_intx_mask(dev, false);
3889}
3890EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3891
3775a209
CL
3892/**
3893 * pci_wait_for_pending_transaction - waits for pending transaction
3894 * @dev: the PCI device to operate on
3895 *
3896 * Return 0 if transaction is pending 1 otherwise.
3897 */
3898int pci_wait_for_pending_transaction(struct pci_dev *dev)
8dd7f803 3899{
157e876f
AW
3900 if (!pci_is_pcie(dev))
3901 return 1;
8c1c699f 3902
d0b4cc4e
GS
3903 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3904 PCI_EXP_DEVSTA_TRPND);
3775a209
CL
3905}
3906EXPORT_SYMBOL(pci_wait_for_pending_transaction);
3907
5adecf81
AW
3908static void pci_flr_wait(struct pci_dev *dev)
3909{
821cdad5 3910 int delay = 1, timeout = 60000;
5adecf81
AW
3911 u32 id;
3912
821cdad5
SK
3913 /*
3914 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3915 * 100ms, but may silently discard requests while the FLR is in
3916 * progress. Wait 100ms before trying to access the device.
3917 */
3918 msleep(100);
3919
3920 /*
3921 * After 100ms, the device should not silently discard config
3922 * requests, but it may still indicate that it needs more time by
3923 * responding to them with CRS completions. The Root Port will
3924 * generally synthesize ~0 data to complete the read (except when
3925 * CRS SV is enabled and the read was for the Vendor ID; in that
3926 * case it synthesizes 0x0001 data).
3927 *
3928 * Wait for the device to return a non-CRS completion. Read the
3929 * Command register instead of Vendor ID so we don't have to
3930 * contend with the CRS SV value.
3931 */
3932 pci_read_config_dword(dev, PCI_COMMAND, &id);
3933 while (id == ~0) {
3934 if (delay > timeout) {
3935 dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
3936 100 + delay - 1);
3937 return;
3938 }
3939
3940 if (delay > 1000)
3941 dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
3942 100 + delay - 1);
3943
3944 msleep(delay);
3945 delay *= 2;
5adecf81 3946 pci_read_config_dword(dev, PCI_COMMAND, &id);
821cdad5 3947 }
5adecf81 3948
821cdad5
SK
3949 if (delay > 1000)
3950 dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
5adecf81
AW
3951}
3952
a60a2b73
CH
3953/**
3954 * pcie_has_flr - check if a device supports function level resets
3955 * @dev: device to check
3956 *
3957 * Returns true if the device advertises support for PCIe function level
3958 * resets.
3959 */
3960static bool pcie_has_flr(struct pci_dev *dev)
3775a209
CL
3961{
3962 u32 cap;
3963
f65fd1aa 3964 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
a60a2b73 3965 return false;
3775a209 3966
a60a2b73
CH
3967 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3968 return cap & PCI_EXP_DEVCAP_FLR;
3969}
3775a209 3970
a60a2b73
CH
3971/**
3972 * pcie_flr - initiate a PCIe function level reset
3973 * @dev: device to reset
3974 *
3975 * Initiate a function level reset on @dev. The caller should ensure the
3976 * device supports FLR before calling this function, e.g. by using the
3977 * pcie_has_flr() helper.
3978 */
3979void pcie_flr(struct pci_dev *dev)
3980{
3775a209 3981 if (!pci_wait_for_pending_transaction(dev))
bb383e28 3982 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
8c1c699f 3983
59875ae4 3984 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
5adecf81 3985 pci_flr_wait(dev);
8dd7f803 3986}
a60a2b73 3987EXPORT_SYMBOL_GPL(pcie_flr);
d91cdc74 3988
8c1c699f 3989static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 3990{
8c1c699f 3991 int pos;
1ca88797
SY
3992 u8 cap;
3993
8c1c699f
YZ
3994 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3995 if (!pos)
1ca88797 3996 return -ENOTTY;
8c1c699f 3997
f65fd1aa
SN
3998 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
3999 return -ENOTTY;
4000
8c1c699f 4001 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
4002 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4003 return -ENOTTY;
4004
4005 if (probe)
4006 return 0;
4007
d066c946
AW
4008 /*
4009 * Wait for Transaction Pending bit to clear. A word-aligned test
4010 * is used, so we use the conrol offset rather than status and shift
4011 * the test bit to match.
4012 */
bb383e28 4013 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
d066c946 4014 PCI_AF_STATUS_TP << 8))
bb383e28 4015 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
5fe5db05 4016
8c1c699f 4017 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
5adecf81 4018 pci_flr_wait(dev);
1ca88797
SY
4019 return 0;
4020}
4021
83d74e03
RW
4022/**
4023 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4024 * @dev: Device to reset.
4025 * @probe: If set, only check if the device can be reset this way.
4026 *
4027 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4028 * unset, it will be reinitialized internally when going from PCI_D3hot to
4029 * PCI_D0. If that's the case and the device is not in a low-power state
4030 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4031 *
4032 * NOTE: This causes the caller to sleep for twice the device power transition
4033 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
f7625980 4034 * by default (i.e. unless the @dev's d3_delay field has a different value).
83d74e03
RW
4035 * Moreover, only devices in D0 can be reset by this function.
4036 */
f85876ba 4037static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 4038{
f85876ba
YZ
4039 u16 csr;
4040
51e53738 4041 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
f85876ba 4042 return -ENOTTY;
d91cdc74 4043
f85876ba
YZ
4044 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4045 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4046 return -ENOTTY;
d91cdc74 4047
f85876ba
YZ
4048 if (probe)
4049 return 0;
1ca88797 4050
f85876ba
YZ
4051 if (dev->current_state != PCI_D0)
4052 return -EINVAL;
4053
4054 csr &= ~PCI_PM_CTRL_STATE_MASK;
4055 csr |= PCI_D3hot;
4056 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4057 pci_dev_d3_sleep(dev);
f85876ba
YZ
4058
4059 csr &= ~PCI_PM_CTRL_STATE_MASK;
4060 csr |= PCI_D0;
4061 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4062 pci_dev_d3_sleep(dev);
f85876ba
YZ
4063
4064 return 0;
4065}
4066
9e33002f 4067void pci_reset_secondary_bus(struct pci_dev *dev)
c12ff1df
YZ
4068{
4069 u16 ctrl;
64e8674f
AW
4070
4071 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4072 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4073 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4074 /*
4075 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
f7625980 4076 * this to 2ms to ensure that we meet the minimum requirement.
de0c548c
AW
4077 */
4078 msleep(2);
64e8674f
AW
4079
4080 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4081 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4082
4083 /*
4084 * Trhfa for conventional PCI is 2^25 clock cycles.
4085 * Assuming a minimum 33MHz clock this results in a 1s
4086 * delay before we can consider subordinate devices to
4087 * be re-initialized. PCIe has some ways to shorten this,
4088 * but we don't make use of them yet.
4089 */
4090 ssleep(1);
64e8674f 4091}
d92a208d 4092
9e33002f
GS
4093void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4094{
4095 pci_reset_secondary_bus(dev);
4096}
4097
d92a208d
GS
4098/**
4099 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4100 * @dev: Bridge device
4101 *
4102 * Use the bridge control register to assert reset on the secondary bus.
4103 * Devices on the secondary bus are left in power-on state.
4104 */
4105void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4106{
4107 pcibios_reset_secondary_bus(dev);
4108}
64e8674f
AW
4109EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4110
4111static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4112{
c12ff1df
YZ
4113 struct pci_dev *pdev;
4114
f331a859
AW
4115 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4116 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
c12ff1df
YZ
4117 return -ENOTTY;
4118
4119 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4120 if (pdev != dev)
4121 return -ENOTTY;
4122
4123 if (probe)
4124 return 0;
4125
64e8674f 4126 pci_reset_bridge_secondary_bus(dev->bus->self);
c12ff1df
YZ
4127
4128 return 0;
4129}
4130
608c3881
AW
4131static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4132{
4133 int rc = -ENOTTY;
4134
4135 if (!hotplug || !try_module_get(hotplug->ops->owner))
4136 return rc;
4137
4138 if (hotplug->ops->reset_slot)
4139 rc = hotplug->ops->reset_slot(hotplug, probe);
4140
4141 module_put(hotplug->ops->owner);
4142
4143 return rc;
4144}
4145
4146static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4147{
4148 struct pci_dev *pdev;
4149
f331a859
AW
4150 if (dev->subordinate || !dev->slot ||
4151 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
608c3881
AW
4152 return -ENOTTY;
4153
4154 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4155 if (pdev != dev && pdev->slot == dev->slot)
4156 return -ENOTTY;
4157
4158 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4159}
4160
77cb985a
AW
4161static void pci_dev_lock(struct pci_dev *dev)
4162{
4163 pci_cfg_access_lock(dev);
4164 /* block PM suspend, driver probe, etc. */
4165 device_lock(&dev->dev);
4166}
4167
61cf16d8
AW
4168/* Return 1 on successful lock, 0 on contention */
4169static int pci_dev_trylock(struct pci_dev *dev)
4170{
4171 if (pci_cfg_access_trylock(dev)) {
4172 if (device_trylock(&dev->dev))
4173 return 1;
4174 pci_cfg_access_unlock(dev);
4175 }
4176
4177 return 0;
4178}
4179
77cb985a
AW
4180static void pci_dev_unlock(struct pci_dev *dev)
4181{
4182 device_unlock(&dev->dev);
4183 pci_cfg_access_unlock(dev);
4184}
4185
775755ed 4186static void pci_dev_save_and_disable(struct pci_dev *dev)
3ebe7f9f
KB
4187{
4188 const struct pci_error_handlers *err_handler =
4189 dev->driver ? dev->driver->err_handler : NULL;
3ebe7f9f 4190
b014e96d 4191 /*
775755ed 4192 * dev->driver->err_handler->reset_prepare() is protected against
b014e96d
CH
4193 * races with ->remove() by the device lock, which must be held by
4194 * the caller.
4195 */
775755ed
CH
4196 if (err_handler && err_handler->reset_prepare)
4197 err_handler->reset_prepare(dev);
3ebe7f9f 4198
a6cbaade
AW
4199 /*
4200 * Wake-up device prior to save. PM registers default to D0 after
4201 * reset and a simple register restore doesn't reliably return
4202 * to a non-D0 state anyway.
4203 */
4204 pci_set_power_state(dev, PCI_D0);
4205
77cb985a
AW
4206 pci_save_state(dev);
4207 /*
4208 * Disable the device by clearing the Command register, except for
4209 * INTx-disable which is set. This not only disables MMIO and I/O port
4210 * BARs, but also prevents the device from being Bus Master, preventing
4211 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4212 * compliant devices, INTx-disable prevents legacy interrupts.
4213 */
4214 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4215}
4216
4217static void pci_dev_restore(struct pci_dev *dev)
4218{
775755ed
CH
4219 const struct pci_error_handlers *err_handler =
4220 dev->driver ? dev->driver->err_handler : NULL;
977f857c 4221
77cb985a 4222 pci_restore_state(dev);
77cb985a 4223
775755ed
CH
4224 /*
4225 * dev->driver->err_handler->reset_done() is protected against
4226 * races with ->remove() by the device lock, which must be held by
4227 * the caller.
4228 */
4229 if (err_handler && err_handler->reset_done)
4230 err_handler->reset_done(dev);
d91cdc74 4231}
3ebe7f9f 4232
6fbf9e7a
KRW
4233/**
4234 * __pci_reset_function_locked - reset a PCI device function while holding
4235 * the @dev mutex lock.
4236 * @dev: PCI device to reset
4237 *
4238 * Some devices allow an individual function to be reset without affecting
4239 * other functions in the same device. The PCI device must be responsive
4240 * to PCI config space in order to use this function.
4241 *
4242 * The device function is presumed to be unused and the caller is holding
4243 * the device mutex lock when this function is called.
4244 * Resetting the device will make the contents of PCI configuration space
4245 * random, so any caller of this must be prepared to reinitialise the
4246 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4247 * etc.
4248 *
4249 * Returns 0 if the device function was successfully reset or negative if the
4250 * device doesn't support resetting a single function.
4251 */
4252int __pci_reset_function_locked(struct pci_dev *dev)
4253{
52354b9d
CH
4254 int rc;
4255
4256 might_sleep();
4257
832c418a
BH
4258 /*
4259 * A reset method returns -ENOTTY if it doesn't support this device
4260 * and we should try the next method.
4261 *
4262 * If it returns 0 (success), we're finished. If it returns any
4263 * other error, we're also finished: this indicates that further
4264 * reset mechanisms might be broken on the device.
4265 */
52354b9d
CH
4266 rc = pci_dev_specific_reset(dev, 0);
4267 if (rc != -ENOTTY)
4268 return rc;
4269 if (pcie_has_flr(dev)) {
4270 pcie_flr(dev);
4271 return 0;
4272 }
4273 rc = pci_af_flr(dev, 0);
4274 if (rc != -ENOTTY)
4275 return rc;
4276 rc = pci_pm_reset(dev, 0);
4277 if (rc != -ENOTTY)
4278 return rc;
4279 rc = pci_dev_reset_slot_function(dev, 0);
4280 if (rc != -ENOTTY)
4281 return rc;
4282 return pci_parent_bus_reset(dev, 0);
6fbf9e7a
KRW
4283}
4284EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4285
711d5779
MT
4286/**
4287 * pci_probe_reset_function - check whether the device can be safely reset
4288 * @dev: PCI device to reset
4289 *
4290 * Some devices allow an individual function to be reset without affecting
4291 * other functions in the same device. The PCI device must be responsive
4292 * to PCI config space in order to use this function.
4293 *
4294 * Returns 0 if the device function can be reset or negative if the
4295 * device doesn't support resetting a single function.
4296 */
4297int pci_probe_reset_function(struct pci_dev *dev)
4298{
52354b9d
CH
4299 int rc;
4300
4301 might_sleep();
4302
4303 rc = pci_dev_specific_reset(dev, 1);
4304 if (rc != -ENOTTY)
4305 return rc;
4306 if (pcie_has_flr(dev))
4307 return 0;
4308 rc = pci_af_flr(dev, 1);
4309 if (rc != -ENOTTY)
4310 return rc;
4311 rc = pci_pm_reset(dev, 1);
4312 if (rc != -ENOTTY)
4313 return rc;
4314 rc = pci_dev_reset_slot_function(dev, 1);
4315 if (rc != -ENOTTY)
4316 return rc;
4317
4318 return pci_parent_bus_reset(dev, 1);
711d5779
MT
4319}
4320
8dd7f803 4321/**
8c1c699f
YZ
4322 * pci_reset_function - quiesce and reset a PCI device function
4323 * @dev: PCI device to reset
8dd7f803
SY
4324 *
4325 * Some devices allow an individual function to be reset without affecting
4326 * other functions in the same device. The PCI device must be responsive
4327 * to PCI config space in order to use this function.
4328 *
4329 * This function does not just reset the PCI portion of a device, but
4330 * clears all the state associated with the device. This function differs
79e699b6
JS
4331 * from __pci_reset_function_locked() in that it saves and restores device state
4332 * over the reset and takes the PCI device lock.
8dd7f803 4333 *
8c1c699f 4334 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
4335 * device doesn't support resetting a single function.
4336 */
4337int pci_reset_function(struct pci_dev *dev)
4338{
8c1c699f 4339 int rc;
8dd7f803 4340
52354b9d 4341 rc = pci_probe_reset_function(dev);
8c1c699f
YZ
4342 if (rc)
4343 return rc;
8dd7f803 4344
b014e96d 4345 pci_dev_lock(dev);
77cb985a 4346 pci_dev_save_and_disable(dev);
8dd7f803 4347
52354b9d 4348 rc = __pci_reset_function_locked(dev);
8dd7f803 4349
77cb985a 4350 pci_dev_restore(dev);
b014e96d 4351 pci_dev_unlock(dev);
8dd7f803 4352
8c1c699f 4353 return rc;
8dd7f803
SY
4354}
4355EXPORT_SYMBOL_GPL(pci_reset_function);
4356
a477b9cd
MZ
4357/**
4358 * pci_reset_function_locked - quiesce and reset a PCI device function
4359 * @dev: PCI device to reset
4360 *
4361 * Some devices allow an individual function to be reset without affecting
4362 * other functions in the same device. The PCI device must be responsive
4363 * to PCI config space in order to use this function.
4364 *
4365 * This function does not just reset the PCI portion of a device, but
4366 * clears all the state associated with the device. This function differs
79e699b6 4367 * from __pci_reset_function_locked() in that it saves and restores device state
a477b9cd
MZ
4368 * over the reset. It also differs from pci_reset_function() in that it
4369 * requires the PCI device lock to be held.
4370 *
4371 * Returns 0 if the device function was successfully reset or negative if the
4372 * device doesn't support resetting a single function.
4373 */
4374int pci_reset_function_locked(struct pci_dev *dev)
4375{
4376 int rc;
4377
4378 rc = pci_probe_reset_function(dev);
4379 if (rc)
4380 return rc;
4381
4382 pci_dev_save_and_disable(dev);
4383
4384 rc = __pci_reset_function_locked(dev);
4385
4386 pci_dev_restore(dev);
4387
4388 return rc;
4389}
4390EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4391
61cf16d8
AW
4392/**
4393 * pci_try_reset_function - quiesce and reset a PCI device function
4394 * @dev: PCI device to reset
4395 *
4396 * Same as above, except return -EAGAIN if unable to lock device.
4397 */
4398int pci_try_reset_function(struct pci_dev *dev)
4399{
4400 int rc;
4401
52354b9d 4402 rc = pci_probe_reset_function(dev);
61cf16d8
AW
4403 if (rc)
4404 return rc;
4405
b014e96d
CH
4406 if (!pci_dev_trylock(dev))
4407 return -EAGAIN;
61cf16d8 4408
b014e96d 4409 pci_dev_save_and_disable(dev);
52354b9d 4410 rc = __pci_reset_function_locked(dev);
b014e96d 4411 pci_dev_unlock(dev);
61cf16d8
AW
4412
4413 pci_dev_restore(dev);
61cf16d8
AW
4414 return rc;
4415}
4416EXPORT_SYMBOL_GPL(pci_try_reset_function);
4417
f331a859
AW
4418/* Do any devices on or below this bus prevent a bus reset? */
4419static bool pci_bus_resetable(struct pci_bus *bus)
4420{
4421 struct pci_dev *dev;
4422
35702778
DD
4423
4424 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4425 return false;
4426
f331a859
AW
4427 list_for_each_entry(dev, &bus->devices, bus_list) {
4428 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4429 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4430 return false;
4431 }
4432
4433 return true;
4434}
4435
090a3c53
AW
4436/* Lock devices from the top of the tree down */
4437static void pci_bus_lock(struct pci_bus *bus)
4438{
4439 struct pci_dev *dev;
4440
4441 list_for_each_entry(dev, &bus->devices, bus_list) {
4442 pci_dev_lock(dev);
4443 if (dev->subordinate)
4444 pci_bus_lock(dev->subordinate);
4445 }
4446}
4447
4448/* Unlock devices from the bottom of the tree up */
4449static void pci_bus_unlock(struct pci_bus *bus)
4450{
4451 struct pci_dev *dev;
4452
4453 list_for_each_entry(dev, &bus->devices, bus_list) {
4454 if (dev->subordinate)
4455 pci_bus_unlock(dev->subordinate);
4456 pci_dev_unlock(dev);
4457 }
4458}
4459
61cf16d8
AW
4460/* Return 1 on successful lock, 0 on contention */
4461static int pci_bus_trylock(struct pci_bus *bus)
4462{
4463 struct pci_dev *dev;
4464
4465 list_for_each_entry(dev, &bus->devices, bus_list) {
4466 if (!pci_dev_trylock(dev))
4467 goto unlock;
4468 if (dev->subordinate) {
4469 if (!pci_bus_trylock(dev->subordinate)) {
4470 pci_dev_unlock(dev);
4471 goto unlock;
4472 }
4473 }
4474 }
4475 return 1;
4476
4477unlock:
4478 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4479 if (dev->subordinate)
4480 pci_bus_unlock(dev->subordinate);
4481 pci_dev_unlock(dev);
4482 }
4483 return 0;
4484}
4485
f331a859
AW
4486/* Do any devices on or below this slot prevent a bus reset? */
4487static bool pci_slot_resetable(struct pci_slot *slot)
4488{
4489 struct pci_dev *dev;
4490
33ba90aa
JG
4491 if (slot->bus->self &&
4492 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4493 return false;
4494
f331a859
AW
4495 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4496 if (!dev->slot || dev->slot != slot)
4497 continue;
4498 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4499 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4500 return false;
4501 }
4502
4503 return true;
4504}
4505
090a3c53
AW
4506/* Lock devices from the top of the tree down */
4507static void pci_slot_lock(struct pci_slot *slot)
4508{
4509 struct pci_dev *dev;
4510
4511 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4512 if (!dev->slot || dev->slot != slot)
4513 continue;
4514 pci_dev_lock(dev);
4515 if (dev->subordinate)
4516 pci_bus_lock(dev->subordinate);
4517 }
4518}
4519
4520/* Unlock devices from the bottom of the tree up */
4521static void pci_slot_unlock(struct pci_slot *slot)
4522{
4523 struct pci_dev *dev;
4524
4525 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4526 if (!dev->slot || dev->slot != slot)
4527 continue;
4528 if (dev->subordinate)
4529 pci_bus_unlock(dev->subordinate);
4530 pci_dev_unlock(dev);
4531 }
4532}
4533
61cf16d8
AW
4534/* Return 1 on successful lock, 0 on contention */
4535static int pci_slot_trylock(struct pci_slot *slot)
4536{
4537 struct pci_dev *dev;
4538
4539 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4540 if (!dev->slot || dev->slot != slot)
4541 continue;
4542 if (!pci_dev_trylock(dev))
4543 goto unlock;
4544 if (dev->subordinate) {
4545 if (!pci_bus_trylock(dev->subordinate)) {
4546 pci_dev_unlock(dev);
4547 goto unlock;
4548 }
4549 }
4550 }
4551 return 1;
4552
4553unlock:
4554 list_for_each_entry_continue_reverse(dev,
4555 &slot->bus->devices, bus_list) {
4556 if (!dev->slot || dev->slot != slot)
4557 continue;
4558 if (dev->subordinate)
4559 pci_bus_unlock(dev->subordinate);
4560 pci_dev_unlock(dev);
4561 }
4562 return 0;
4563}
4564
090a3c53
AW
4565/* Save and disable devices from the top of the tree down */
4566static void pci_bus_save_and_disable(struct pci_bus *bus)
4567{
4568 struct pci_dev *dev;
4569
4570 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4571 pci_dev_lock(dev);
090a3c53 4572 pci_dev_save_and_disable(dev);
b014e96d 4573 pci_dev_unlock(dev);
090a3c53
AW
4574 if (dev->subordinate)
4575 pci_bus_save_and_disable(dev->subordinate);
4576 }
4577}
4578
4579/*
4580 * Restore devices from top of the tree down - parent bridges need to be
4581 * restored before we can get to subordinate devices.
4582 */
4583static void pci_bus_restore(struct pci_bus *bus)
4584{
4585 struct pci_dev *dev;
4586
4587 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4588 pci_dev_lock(dev);
090a3c53 4589 pci_dev_restore(dev);
b014e96d 4590 pci_dev_unlock(dev);
090a3c53
AW
4591 if (dev->subordinate)
4592 pci_bus_restore(dev->subordinate);
4593 }
4594}
4595
4596/* Save and disable devices from the top of the tree down */
4597static void pci_slot_save_and_disable(struct pci_slot *slot)
4598{
4599 struct pci_dev *dev;
4600
4601 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4602 if (!dev->slot || dev->slot != slot)
4603 continue;
4604 pci_dev_save_and_disable(dev);
4605 if (dev->subordinate)
4606 pci_bus_save_and_disable(dev->subordinate);
4607 }
4608}
4609
4610/*
4611 * Restore devices from top of the tree down - parent bridges need to be
4612 * restored before we can get to subordinate devices.
4613 */
4614static void pci_slot_restore(struct pci_slot *slot)
4615{
4616 struct pci_dev *dev;
4617
4618 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4619 if (!dev->slot || dev->slot != slot)
4620 continue;
4621 pci_dev_restore(dev);
4622 if (dev->subordinate)
4623 pci_bus_restore(dev->subordinate);
4624 }
4625}
4626
4627static int pci_slot_reset(struct pci_slot *slot, int probe)
4628{
4629 int rc;
4630
f331a859 4631 if (!slot || !pci_slot_resetable(slot))
090a3c53
AW
4632 return -ENOTTY;
4633
4634 if (!probe)
4635 pci_slot_lock(slot);
4636
4637 might_sleep();
4638
4639 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4640
4641 if (!probe)
4642 pci_slot_unlock(slot);
4643
4644 return rc;
4645}
4646
9a3d2b9b
AW
4647/**
4648 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4649 * @slot: PCI slot to probe
4650 *
4651 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4652 */
4653int pci_probe_reset_slot(struct pci_slot *slot)
4654{
4655 return pci_slot_reset(slot, 1);
4656}
4657EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4658
090a3c53
AW
4659/**
4660 * pci_reset_slot - reset a PCI slot
4661 * @slot: PCI slot to reset
4662 *
4663 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4664 * independent of other slots. For instance, some slots may support slot power
4665 * control. In the case of a 1:1 bus to slot architecture, this function may
4666 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4667 * Generally a slot reset should be attempted before a bus reset. All of the
4668 * function of the slot and any subordinate buses behind the slot are reset
4669 * through this function. PCI config space of all devices in the slot and
4670 * behind the slot is saved before and restored after reset.
4671 *
4672 * Return 0 on success, non-zero on error.
4673 */
4674int pci_reset_slot(struct pci_slot *slot)
4675{
4676 int rc;
4677
4678 rc = pci_slot_reset(slot, 1);
4679 if (rc)
4680 return rc;
4681
4682 pci_slot_save_and_disable(slot);
4683
4684 rc = pci_slot_reset(slot, 0);
4685
4686 pci_slot_restore(slot);
4687
4688 return rc;
4689}
4690EXPORT_SYMBOL_GPL(pci_reset_slot);
4691
61cf16d8
AW
4692/**
4693 * pci_try_reset_slot - Try to reset a PCI slot
4694 * @slot: PCI slot to reset
4695 *
4696 * Same as above except return -EAGAIN if the slot cannot be locked
4697 */
4698int pci_try_reset_slot(struct pci_slot *slot)
4699{
4700 int rc;
4701
4702 rc = pci_slot_reset(slot, 1);
4703 if (rc)
4704 return rc;
4705
4706 pci_slot_save_and_disable(slot);
4707
4708 if (pci_slot_trylock(slot)) {
4709 might_sleep();
4710 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4711 pci_slot_unlock(slot);
4712 } else
4713 rc = -EAGAIN;
4714
4715 pci_slot_restore(slot);
4716
4717 return rc;
4718}
4719EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4720
090a3c53
AW
4721static int pci_bus_reset(struct pci_bus *bus, int probe)
4722{
f331a859 4723 if (!bus->self || !pci_bus_resetable(bus))
090a3c53
AW
4724 return -ENOTTY;
4725
4726 if (probe)
4727 return 0;
4728
4729 pci_bus_lock(bus);
4730
4731 might_sleep();
4732
4733 pci_reset_bridge_secondary_bus(bus->self);
4734
4735 pci_bus_unlock(bus);
4736
4737 return 0;
4738}
4739
9a3d2b9b
AW
4740/**
4741 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4742 * @bus: PCI bus to probe
4743 *
4744 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4745 */
4746int pci_probe_reset_bus(struct pci_bus *bus)
4747{
4748 return pci_bus_reset(bus, 1);
4749}
4750EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4751
090a3c53
AW
4752/**
4753 * pci_reset_bus - reset a PCI bus
4754 * @bus: top level PCI bus to reset
4755 *
4756 * Do a bus reset on the given bus and any subordinate buses, saving
4757 * and restoring state of all devices.
4758 *
4759 * Return 0 on success, non-zero on error.
4760 */
4761int pci_reset_bus(struct pci_bus *bus)
4762{
4763 int rc;
4764
4765 rc = pci_bus_reset(bus, 1);
4766 if (rc)
4767 return rc;
4768
4769 pci_bus_save_and_disable(bus);
4770
4771 rc = pci_bus_reset(bus, 0);
4772
4773 pci_bus_restore(bus);
4774
4775 return rc;
4776}
4777EXPORT_SYMBOL_GPL(pci_reset_bus);
4778
61cf16d8
AW
4779/**
4780 * pci_try_reset_bus - Try to reset a PCI bus
4781 * @bus: top level PCI bus to reset
4782 *
4783 * Same as above except return -EAGAIN if the bus cannot be locked
4784 */
4785int pci_try_reset_bus(struct pci_bus *bus)
4786{
4787 int rc;
4788
4789 rc = pci_bus_reset(bus, 1);
4790 if (rc)
4791 return rc;
4792
4793 pci_bus_save_and_disable(bus);
4794
4795 if (pci_bus_trylock(bus)) {
4796 might_sleep();
4797 pci_reset_bridge_secondary_bus(bus->self);
4798 pci_bus_unlock(bus);
4799 } else
4800 rc = -EAGAIN;
4801
4802 pci_bus_restore(bus);
4803
4804 return rc;
4805}
4806EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4807
d556ad4b
PO
4808/**
4809 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4810 * @dev: PCI device to query
4811 *
4812 * Returns mmrbc: maximum designed memory read count in bytes
4813 * or appropriate error value.
4814 */
4815int pcix_get_max_mmrbc(struct pci_dev *dev)
4816{
7c9e2b1c 4817 int cap;
d556ad4b
PO
4818 u32 stat;
4819
4820 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4821 if (!cap)
4822 return -EINVAL;
4823
7c9e2b1c 4824 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
4825 return -EINVAL;
4826
25daeb55 4827 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
4828}
4829EXPORT_SYMBOL(pcix_get_max_mmrbc);
4830
4831/**
4832 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4833 * @dev: PCI device to query
4834 *
4835 * Returns mmrbc: maximum memory read count in bytes
4836 * or appropriate error value.
4837 */
4838int pcix_get_mmrbc(struct pci_dev *dev)
4839{
7c9e2b1c 4840 int cap;
bdc2bda7 4841 u16 cmd;
d556ad4b
PO
4842
4843 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4844 if (!cap)
4845 return -EINVAL;
4846
7c9e2b1c
DN
4847 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4848 return -EINVAL;
d556ad4b 4849
7c9e2b1c 4850 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
4851}
4852EXPORT_SYMBOL(pcix_get_mmrbc);
4853
4854/**
4855 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4856 * @dev: PCI device to query
4857 * @mmrbc: maximum memory read count in bytes
4858 * valid values are 512, 1024, 2048, 4096
4859 *
4860 * If possible sets maximum memory read byte count, some bridges have erratas
4861 * that prevent this.
4862 */
4863int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4864{
7c9e2b1c 4865 int cap;
bdc2bda7
DN
4866 u32 stat, v, o;
4867 u16 cmd;
d556ad4b 4868
229f5afd 4869 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 4870 return -EINVAL;
d556ad4b
PO
4871
4872 v = ffs(mmrbc) - 10;
4873
4874 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4875 if (!cap)
7c9e2b1c 4876 return -EINVAL;
d556ad4b 4877
7c9e2b1c
DN
4878 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4879 return -EINVAL;
d556ad4b
PO
4880
4881 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4882 return -E2BIG;
4883
7c9e2b1c
DN
4884 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4885 return -EINVAL;
d556ad4b
PO
4886
4887 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4888 if (o != v) {
809a3bf9 4889 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
d556ad4b
PO
4890 return -EIO;
4891
4892 cmd &= ~PCI_X_CMD_MAX_READ;
4893 cmd |= v << 2;
7c9e2b1c
DN
4894 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4895 return -EIO;
d556ad4b 4896 }
7c9e2b1c 4897 return 0;
d556ad4b
PO
4898}
4899EXPORT_SYMBOL(pcix_set_mmrbc);
4900
4901/**
4902 * pcie_get_readrq - get PCI Express read request size
4903 * @dev: PCI device to query
4904 *
4905 * Returns maximum memory read request in bytes
4906 * or appropriate error value.
4907 */
4908int pcie_get_readrq(struct pci_dev *dev)
4909{
d556ad4b
PO
4910 u16 ctl;
4911
59875ae4 4912 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
d556ad4b 4913
59875ae4 4914 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
4915}
4916EXPORT_SYMBOL(pcie_get_readrq);
4917
4918/**
4919 * pcie_set_readrq - set PCI Express maximum memory read request
4920 * @dev: PCI device to query
42e61f4a 4921 * @rq: maximum memory read count in bytes
d556ad4b
PO
4922 * valid values are 128, 256, 512, 1024, 2048, 4096
4923 *
c9b378c7 4924 * If possible sets maximum memory read request in bytes
d556ad4b
PO
4925 */
4926int pcie_set_readrq(struct pci_dev *dev, int rq)
4927{
59875ae4 4928 u16 v;
d556ad4b 4929
229f5afd 4930 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
59875ae4 4931 return -EINVAL;
d556ad4b 4932
a1c473aa
BH
4933 /*
4934 * If using the "performance" PCIe config, we clamp the
4935 * read rq size to the max packet size to prevent the
4936 * host bridge generating requests larger than we can
4937 * cope with
4938 */
4939 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4940 int mps = pcie_get_mps(dev);
4941
a1c473aa
BH
4942 if (mps < rq)
4943 rq = mps;
4944 }
4945
4946 v = (ffs(rq) - 8) << 12;
d556ad4b 4947
59875ae4
JL
4948 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4949 PCI_EXP_DEVCTL_READRQ, v);
d556ad4b
PO
4950}
4951EXPORT_SYMBOL(pcie_set_readrq);
4952
b03e7495
JM
4953/**
4954 * pcie_get_mps - get PCI Express maximum payload size
4955 * @dev: PCI device to query
4956 *
4957 * Returns maximum payload size in bytes
b03e7495
JM
4958 */
4959int pcie_get_mps(struct pci_dev *dev)
4960{
b03e7495
JM
4961 u16 ctl;
4962
59875ae4 4963 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
b03e7495 4964
59875ae4 4965 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
b03e7495 4966}
f1c66c46 4967EXPORT_SYMBOL(pcie_get_mps);
b03e7495
JM
4968
4969/**
4970 * pcie_set_mps - set PCI Express maximum payload size
4971 * @dev: PCI device to query
47c08f31 4972 * @mps: maximum payload size in bytes
b03e7495
JM
4973 * valid values are 128, 256, 512, 1024, 2048, 4096
4974 *
4975 * If possible sets maximum payload size
4976 */
4977int pcie_set_mps(struct pci_dev *dev, int mps)
4978{
59875ae4 4979 u16 v;
b03e7495
JM
4980
4981 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
59875ae4 4982 return -EINVAL;
b03e7495
JM
4983
4984 v = ffs(mps) - 8;
f7625980 4985 if (v > dev->pcie_mpss)
59875ae4 4986 return -EINVAL;
b03e7495
JM
4987 v <<= 5;
4988
59875ae4
JL
4989 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4990 PCI_EXP_DEVCTL_PAYLOAD, v);
b03e7495 4991}
f1c66c46 4992EXPORT_SYMBOL(pcie_set_mps);
b03e7495 4993
81377c8d
JK
4994/**
4995 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4996 * @dev: PCI device to query
4997 * @speed: storage for minimum speed
4998 * @width: storage for minimum width
4999 *
5000 * This function will walk up the PCI device chain and determine the minimum
5001 * link width and speed of the device.
5002 */
5003int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
5004 enum pcie_link_width *width)
5005{
5006 int ret;
5007
5008 *speed = PCI_SPEED_UNKNOWN;
5009 *width = PCIE_LNK_WIDTH_UNKNOWN;
5010
5011 while (dev) {
5012 u16 lnksta;
5013 enum pci_bus_speed next_speed;
5014 enum pcie_link_width next_width;
5015
5016 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5017 if (ret)
5018 return ret;
5019
5020 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5021 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5022 PCI_EXP_LNKSTA_NLW_SHIFT;
5023
5024 if (next_speed < *speed)
5025 *speed = next_speed;
5026
5027 if (next_width < *width)
5028 *width = next_width;
5029
5030 dev = dev->bus->self;
5031 }
5032
5033 return 0;
5034}
5035EXPORT_SYMBOL(pcie_get_minimum_link);
5036
c87deff7
HS
5037/**
5038 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 5039 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
5040 * @flags: resource type mask to be selected
5041 *
5042 * This helper routine makes bar mask from the type of resource.
5043 */
5044int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5045{
5046 int i, bars = 0;
5047 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5048 if (pci_resource_flags(dev, i) & flags)
5049 bars |= (1 << i);
5050 return bars;
5051}
b7fe9434 5052EXPORT_SYMBOL(pci_select_bars);
c87deff7 5053
95a8b6ef
MT
5054/* Some architectures require additional programming to enable VGA */
5055static arch_set_vga_state_t arch_set_vga_state;
5056
5057void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5058{
5059 arch_set_vga_state = func; /* NULL disables */
5060}
5061
5062static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
3c78bc61 5063 unsigned int command_bits, u32 flags)
95a8b6ef
MT
5064{
5065 if (arch_set_vga_state)
5066 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 5067 flags);
95a8b6ef
MT
5068 return 0;
5069}
5070
deb2d2ec
BH
5071/**
5072 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
5073 * @dev: the PCI device
5074 * @decode: true = enable decoding, false = disable decoding
5075 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 5076 * @flags: traverse ancestors and change bridges
3448a19d 5077 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
5078 */
5079int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 5080 unsigned int command_bits, u32 flags)
deb2d2ec
BH
5081{
5082 struct pci_bus *bus;
5083 struct pci_dev *bridge;
5084 u16 cmd;
95a8b6ef 5085 int rc;
deb2d2ec 5086
67ebd814 5087 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 5088
95a8b6ef 5089 /* ARCH specific VGA enables */
3448a19d 5090 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
5091 if (rc)
5092 return rc;
5093
3448a19d
DA
5094 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5095 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5096 if (decode == true)
5097 cmd |= command_bits;
5098 else
5099 cmd &= ~command_bits;
5100 pci_write_config_word(dev, PCI_COMMAND, cmd);
5101 }
deb2d2ec 5102
3448a19d 5103 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
5104 return 0;
5105
5106 bus = dev->bus;
5107 while (bus) {
5108 bridge = bus->self;
5109 if (bridge) {
5110 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5111 &cmd);
5112 if (decode == true)
5113 cmd |= PCI_BRIDGE_CTL_VGA;
5114 else
5115 cmd &= ~PCI_BRIDGE_CTL_VGA;
5116 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5117 cmd);
5118 }
5119 bus = bus->parent;
5120 }
5121 return 0;
5122}
5123
f0af9593
BH
5124/**
5125 * pci_add_dma_alias - Add a DMA devfn alias for a device
5126 * @dev: the PCI device for which alias is added
5127 * @devfn: alias slot and function
5128 *
5129 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5130 * It should be called early, preferably as PCI fixup header quirk.
5131 */
5132void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5133{
338c3149
JL
5134 if (!dev->dma_alias_mask)
5135 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5136 sizeof(long), GFP_KERNEL);
5137 if (!dev->dma_alias_mask) {
5138 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5139 return;
5140 }
5141
5142 set_bit(devfn, dev->dma_alias_mask);
48c83080
BH
5143 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5144 PCI_SLOT(devfn), PCI_FUNC(devfn));
f0af9593
BH
5145}
5146
338c3149
JL
5147bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5148{
5149 return (dev1->dma_alias_mask &&
5150 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5151 (dev2->dma_alias_mask &&
5152 test_bit(dev1->devfn, dev2->dma_alias_mask));
5153}
5154
8496e85c
RW
5155bool pci_device_is_present(struct pci_dev *pdev)
5156{
5157 u32 v;
5158
fe2bd75b
KB
5159 if (pci_dev_is_disconnected(pdev))
5160 return false;
8496e85c
RW
5161 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5162}
5163EXPORT_SYMBOL_GPL(pci_device_is_present);
5164
08249651
RW
5165void pci_ignore_hotplug(struct pci_dev *dev)
5166{
5167 struct pci_dev *bridge = dev->bus->self;
5168
5169 dev->ignore_hotplug = 1;
5170 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5171 if (bridge)
5172 bridge->ignore_hotplug = 1;
5173}
5174EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5175
0a701aa6
YX
5176resource_size_t __weak pcibios_default_alignment(void)
5177{
5178 return 0;
5179}
5180
32a9a682
YS
5181#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5182static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 5183static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
5184
5185/**
5186 * pci_specified_resource_alignment - get resource alignment specified by user.
5187 * @dev: the PCI device to get
e3adec72 5188 * @resize: whether or not to change resources' size when reassigning alignment
32a9a682
YS
5189 *
5190 * RETURNS: Resource alignment if it is specified.
5191 * Zero if it is not specified.
5192 */
e3adec72
YX
5193static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5194 bool *resize)
32a9a682
YS
5195{
5196 int seg, bus, slot, func, align_order, count;
644a544f 5197 unsigned short vendor, device, subsystem_vendor, subsystem_device;
0a701aa6 5198 resource_size_t align = pcibios_default_alignment();
32a9a682
YS
5199 char *p;
5200
5201 spin_lock(&resource_alignment_lock);
5202 p = resource_alignment_param;
0a701aa6 5203 if (!*p && !align)
f0b99f70
YX
5204 goto out;
5205 if (pci_has_flag(PCI_PROBE_ONLY)) {
0a701aa6 5206 align = 0;
f0b99f70
YX
5207 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5208 goto out;
5209 }
5210
32a9a682
YS
5211 while (*p) {
5212 count = 0;
5213 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5214 p[count] == '@') {
5215 p += count + 1;
5216 } else {
5217 align_order = -1;
5218 }
644a544f
KMEE
5219 if (strncmp(p, "pci:", 4) == 0) {
5220 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5221 p += 4;
5222 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5223 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5224 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5225 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5226 p);
5227 break;
5228 }
5229 subsystem_vendor = subsystem_device = 0;
5230 }
5231 p += count;
5232 if ((!vendor || (vendor == dev->vendor)) &&
5233 (!device || (device == dev->device)) &&
5234 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5235 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
e3adec72 5236 *resize = true;
644a544f
KMEE
5237 if (align_order == -1)
5238 align = PAGE_SIZE;
5239 else
5240 align = 1 << align_order;
5241 /* Found */
32a9a682
YS
5242 break;
5243 }
5244 }
644a544f
KMEE
5245 else {
5246 if (sscanf(p, "%x:%x:%x.%x%n",
5247 &seg, &bus, &slot, &func, &count) != 4) {
5248 seg = 0;
5249 if (sscanf(p, "%x:%x.%x%n",
5250 &bus, &slot, &func, &count) != 3) {
5251 /* Invalid format */
5252 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5253 p);
5254 break;
5255 }
5256 }
5257 p += count;
5258 if (seg == pci_domain_nr(dev->bus) &&
5259 bus == dev->bus->number &&
5260 slot == PCI_SLOT(dev->devfn) &&
5261 func == PCI_FUNC(dev->devfn)) {
e3adec72 5262 *resize = true;
644a544f
KMEE
5263 if (align_order == -1)
5264 align = PAGE_SIZE;
5265 else
5266 align = 1 << align_order;
5267 /* Found */
5268 break;
5269 }
32a9a682
YS
5270 }
5271 if (*p != ';' && *p != ',') {
5272 /* End of param or invalid format */
5273 break;
5274 }
5275 p++;
5276 }
f0b99f70 5277out:
32a9a682
YS
5278 spin_unlock(&resource_alignment_lock);
5279 return align;
5280}
5281
81a5e70e 5282static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
e3adec72 5283 resource_size_t align, bool resize)
81a5e70e
BH
5284{
5285 struct resource *r = &dev->resource[bar];
5286 resource_size_t size;
5287
5288 if (!(r->flags & IORESOURCE_MEM))
5289 return;
5290
5291 if (r->flags & IORESOURCE_PCI_FIXED) {
5292 dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
5293 bar, r, (unsigned long long)align);
5294 return;
5295 }
5296
5297 size = resource_size(r);
0dde1c08
BH
5298 if (size >= align)
5299 return;
81a5e70e 5300
0dde1c08 5301 /*
e3adec72
YX
5302 * Increase the alignment of the resource. There are two ways we
5303 * can do this:
0dde1c08 5304 *
e3adec72
YX
5305 * 1) Increase the size of the resource. BARs are aligned on their
5306 * size, so when we reallocate space for this resource, we'll
5307 * allocate it with the larger alignment. This also prevents
5308 * assignment of any other BARs inside the alignment region, so
5309 * if we're requesting page alignment, this means no other BARs
5310 * will share the page.
5311 *
5312 * The disadvantage is that this makes the resource larger than
5313 * the hardware BAR, which may break drivers that compute things
5314 * based on the resource size, e.g., to find registers at a
5315 * fixed offset before the end of the BAR.
5316 *
5317 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5318 * set r->start to the desired alignment. By itself this
5319 * doesn't prevent other BARs being put inside the alignment
5320 * region, but if we realign *every* resource of every device in
5321 * the system, none of them will share an alignment region.
5322 *
5323 * When the user has requested alignment for only some devices via
5324 * the "pci=resource_alignment" argument, "resize" is true and we
5325 * use the first method. Otherwise we assume we're aligning all
5326 * devices and we use the second.
0dde1c08 5327 */
e3adec72 5328
0dde1c08
BH
5329 dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
5330 bar, r, (unsigned long long)align);
81a5e70e 5331
e3adec72
YX
5332 if (resize) {
5333 r->start = 0;
5334 r->end = align - 1;
5335 } else {
5336 r->flags &= ~IORESOURCE_SIZEALIGN;
5337 r->flags |= IORESOURCE_STARTALIGN;
5338 r->start = align;
5339 r->end = r->start + size - 1;
5340 }
0dde1c08 5341 r->flags |= IORESOURCE_UNSET;
81a5e70e
BH
5342}
5343
2069ecfb
YL
5344/*
5345 * This function disables memory decoding and releases memory resources
5346 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5347 * It also rounds up size to specified alignment.
5348 * Later on, the kernel will assign page-aligned memory resource back
5349 * to the device.
5350 */
5351void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5352{
5353 int i;
5354 struct resource *r;
81a5e70e 5355 resource_size_t align;
2069ecfb 5356 u16 command;
e3adec72 5357 bool resize = false;
2069ecfb 5358
62d9a78f
YX
5359 /*
5360 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5361 * 3.4.1.11. Their resources are allocated from the space
5362 * described by the VF BARx register in the PF's SR-IOV capability.
5363 * We can't influence their alignment here.
5364 */
5365 if (dev->is_virtfn)
5366 return;
5367
10c463a7 5368 /* check if specified PCI is target device to reassign */
e3adec72 5369 align = pci_specified_resource_alignment(dev, &resize);
10c463a7 5370 if (!align)
2069ecfb
YL
5371 return;
5372
5373 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5374 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5375 dev_warn(&dev->dev,
5376 "Can't reassign resources to host bridge.\n");
5377 return;
5378 }
5379
5380 dev_info(&dev->dev,
5381 "Disabling memory decoding and releasing memory resources.\n");
5382 pci_read_config_word(dev, PCI_COMMAND, &command);
5383 command &= ~PCI_COMMAND_MEMORY;
5384 pci_write_config_word(dev, PCI_COMMAND, command);
5385
81a5e70e 5386 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
e3adec72 5387 pci_request_resource_alignment(dev, i, align, resize);
f0b99f70 5388
81a5e70e
BH
5389 /*
5390 * Need to disable bridge's resource window,
2069ecfb
YL
5391 * to enable the kernel to reassign new resource
5392 * window later on.
5393 */
5394 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5395 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5396 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5397 r = &dev->resource[i];
5398 if (!(r->flags & IORESOURCE_MEM))
5399 continue;
bd064f0a 5400 r->flags |= IORESOURCE_UNSET;
2069ecfb
YL
5401 r->end = resource_size(r) - 1;
5402 r->start = 0;
5403 }
5404 pci_disable_bridge_window(dev);
5405 }
5406}
5407
9738abed 5408static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
32a9a682
YS
5409{
5410 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5411 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5412 spin_lock(&resource_alignment_lock);
5413 strncpy(resource_alignment_param, buf, count);
5414 resource_alignment_param[count] = '\0';
5415 spin_unlock(&resource_alignment_lock);
5416 return count;
5417}
5418
9738abed 5419static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
32a9a682
YS
5420{
5421 size_t count;
5422 spin_lock(&resource_alignment_lock);
5423 count = snprintf(buf, size, "%s", resource_alignment_param);
5424 spin_unlock(&resource_alignment_lock);
5425 return count;
5426}
5427
5428static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5429{
5430 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5431}
5432
5433static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5434 const char *buf, size_t count)
5435{
5436 return pci_set_resource_alignment_param(buf, count);
5437}
5438
21751a9a 5439static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
32a9a682
YS
5440 pci_resource_alignment_store);
5441
5442static int __init pci_resource_alignment_sysfs_init(void)
5443{
5444 return bus_create_file(&pci_bus_type,
5445 &bus_attr_resource_alignment);
5446}
32a9a682
YS
5447late_initcall(pci_resource_alignment_sysfs_init);
5448
15856ad5 5449static void pci_no_domains(void)
32a2eea7
JG
5450{
5451#ifdef CONFIG_PCI_DOMAINS
5452 pci_domains_supported = 0;
5453#endif
5454}
5455
41e5c0f8
LD
5456#ifdef CONFIG_PCI_DOMAINS
5457static atomic_t __domain_nr = ATOMIC_INIT(-1);
5458
5459int pci_get_new_domain_nr(void)
5460{
5461 return atomic_inc_return(&__domain_nr);
5462}
7c674700
LP
5463
5464#ifdef CONFIG_PCI_DOMAINS_GENERIC
1a4f93f7 5465static int of_pci_bus_find_domain_nr(struct device *parent)
7c674700
LP
5466{
5467 static int use_dt_domains = -1;
54c6e2dd 5468 int domain = -1;
7c674700 5469
54c6e2dd
KHC
5470 if (parent)
5471 domain = of_get_pci_domain_nr(parent->of_node);
7c674700
LP
5472 /*
5473 * Check DT domain and use_dt_domains values.
5474 *
5475 * If DT domain property is valid (domain >= 0) and
5476 * use_dt_domains != 0, the DT assignment is valid since this means
5477 * we have not previously allocated a domain number by using
5478 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5479 * 1, to indicate that we have just assigned a domain number from
5480 * DT.
5481 *
5482 * If DT domain property value is not valid (ie domain < 0), and we
5483 * have not previously assigned a domain number from DT
5484 * (use_dt_domains != 1) we should assign a domain number by
5485 * using the:
5486 *
5487 * pci_get_new_domain_nr()
5488 *
5489 * API and update the use_dt_domains value to keep track of method we
5490 * are using to assign domain numbers (use_dt_domains = 0).
5491 *
5492 * All other combinations imply we have a platform that is trying
5493 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5494 * which is a recipe for domain mishandling and it is prevented by
5495 * invalidating the domain value (domain = -1) and printing a
5496 * corresponding error.
5497 */
5498 if (domain >= 0 && use_dt_domains) {
5499 use_dt_domains = 1;
5500 } else if (domain < 0 && use_dt_domains != 1) {
5501 use_dt_domains = 0;
5502 domain = pci_get_new_domain_nr();
5503 } else {
b63773a8
RH
5504 dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
5505 parent->of_node);
7c674700
LP
5506 domain = -1;
5507 }
5508
9c7cb891 5509 return domain;
7c674700 5510}
1a4f93f7
TN
5511
5512int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5513{
2ab51dde
TN
5514 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5515 acpi_pci_bus_find_domain_nr(bus);
7c674700
LP
5516}
5517#endif
41e5c0f8
LD
5518#endif
5519
0ef5f8f6 5520/**
642c92da 5521 * pci_ext_cfg_avail - can we access extended PCI config space?
0ef5f8f6
AP
5522 *
5523 * Returns 1 if we can access PCI extended config space (offsets
5524 * greater than 0xff). This is the default implementation. Architecture
5525 * implementations can override this.
5526 */
642c92da 5527int __weak pci_ext_cfg_avail(void)
0ef5f8f6
AP
5528{
5529 return 1;
5530}
5531
2d1c8618
BH
5532void __weak pci_fixup_cardbus(struct pci_bus *bus)
5533{
5534}
5535EXPORT_SYMBOL(pci_fixup_cardbus);
5536
ad04d31e 5537static int __init pci_setup(char *str)
1da177e4
LT
5538{
5539 while (str) {
5540 char *k = strchr(str, ',');
5541 if (k)
5542 *k++ = 0;
5543 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
5544 if (!strcmp(str, "nomsi")) {
5545 pci_no_msi();
7f785763
RD
5546 } else if (!strcmp(str, "noaer")) {
5547 pci_no_aer();
b55438fd
YL
5548 } else if (!strncmp(str, "realloc=", 8)) {
5549 pci_realloc_get_opt(str + 8);
f483d392 5550 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 5551 pci_realloc_get_opt("on");
32a2eea7
JG
5552 } else if (!strcmp(str, "nodomains")) {
5553 pci_no_domains();
6748dcc2
RW
5554 } else if (!strncmp(str, "noari", 5)) {
5555 pcie_ari_disabled = true;
4516a618
AN
5556 } else if (!strncmp(str, "cbiosize=", 9)) {
5557 pci_cardbus_io_size = memparse(str + 9, &str);
5558 } else if (!strncmp(str, "cbmemsize=", 10)) {
5559 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
5560 } else if (!strncmp(str, "resource_alignment=", 19)) {
5561 pci_set_resource_alignment_param(str + 19,
5562 strlen(str + 19));
43c16408
AP
5563 } else if (!strncmp(str, "ecrc=", 5)) {
5564 pcie_ecrc_get_policy(str + 5);
28760489
EB
5565 } else if (!strncmp(str, "hpiosize=", 9)) {
5566 pci_hotplug_io_size = memparse(str + 9, &str);
5567 } else if (!strncmp(str, "hpmemsize=", 10)) {
5568 pci_hotplug_mem_size = memparse(str + 10, &str);
e16b4660
KB
5569 } else if (!strncmp(str, "hpbussize=", 10)) {
5570 pci_hotplug_bus_size =
5571 simple_strtoul(str + 10, &str, 0);
5572 if (pci_hotplug_bus_size > 0xff)
5573 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
5f39e670
JM
5574 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5575 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
5576 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5577 pcie_bus_config = PCIE_BUS_SAFE;
5578 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5579 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
5580 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5581 pcie_bus_config = PCIE_BUS_PEER2PEER;
284f5f9d
BH
5582 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5583 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
309e57df
MW
5584 } else {
5585 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5586 str);
5587 }
1da177e4
LT
5588 }
5589 str = k;
5590 }
0637a70a 5591 return 0;
1da177e4 5592}
0637a70a 5593early_param("pci", pci_setup);