]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/pci.c
PCI PM: Move pci_has_legacy_pm_support
[mirror_ubuntu-artful-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
1da177e4
LT
15#include <linux/module.h>
16#include <linux/spinlock.h>
4e57b681 17#include <linux/string.h>
229f5afd 18#include <linux/log2.h>
7d715a6c 19#include <linux/pci-aspm.h>
c300bd2f 20#include <linux/pm_wakeup.h>
8dd7f803 21#include <linux/interrupt.h>
1da177e4 22#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 23#include "pci.h"
1da177e4 24
ffadcc2f 25unsigned int pci_pm_d3_delay = 10;
1da177e4 26
32a2eea7
JG
27#ifdef CONFIG_PCI_DOMAINS
28int pci_domains_supported = 1;
29#endif
30
4516a618
AN
31#define DEFAULT_CARDBUS_IO_SIZE (256)
32#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
33/* pci=cbmemsize=nnM,cbiosize=nn can override this */
34unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
35unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
36
1da177e4
LT
37/**
38 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
39 * @bus: pointer to PCI bus structure to search
40 *
41 * Given a PCI bus, returns the highest PCI bus number present in the set
42 * including the given PCI bus and its list of child PCI buses.
43 */
96bde06a 44unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
45{
46 struct list_head *tmp;
47 unsigned char max, n;
48
b82db5ce 49 max = bus->subordinate;
1da177e4
LT
50 list_for_each(tmp, &bus->children) {
51 n = pci_bus_max_busnr(pci_bus_b(tmp));
52 if(n > max)
53 max = n;
54 }
55 return max;
56}
b82db5ce 57EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 58
1684f5dd
AM
59#ifdef CONFIG_HAS_IOMEM
60void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
61{
62 /*
63 * Make sure the BAR is actually a memory resource, not an IO resource
64 */
65 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
66 WARN_ON(1);
67 return NULL;
68 }
69 return ioremap_nocache(pci_resource_start(pdev, bar),
70 pci_resource_len(pdev, bar));
71}
72EXPORT_SYMBOL_GPL(pci_ioremap_bar);
73#endif
74
b82db5ce 75#if 0
1da177e4
LT
76/**
77 * pci_max_busnr - returns maximum PCI bus number
78 *
79 * Returns the highest PCI bus number present in the system global list of
80 * PCI buses.
81 */
82unsigned char __devinit
83pci_max_busnr(void)
84{
85 struct pci_bus *bus = NULL;
86 unsigned char max, n;
87
88 max = 0;
89 while ((bus = pci_find_next_bus(bus)) != NULL) {
90 n = pci_bus_max_busnr(bus);
91 if(n > max)
92 max = n;
93 }
94 return max;
95}
96
54c762fe
AB
97#endif /* 0 */
98
687d5fe3
ME
99#define PCI_FIND_CAP_TTL 48
100
101static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
102 u8 pos, int cap, int *ttl)
24a4e377
RD
103{
104 u8 id;
24a4e377 105
687d5fe3 106 while ((*ttl)--) {
24a4e377
RD
107 pci_bus_read_config_byte(bus, devfn, pos, &pos);
108 if (pos < 0x40)
109 break;
110 pos &= ~3;
111 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
112 &id);
113 if (id == 0xff)
114 break;
115 if (id == cap)
116 return pos;
117 pos += PCI_CAP_LIST_NEXT;
118 }
119 return 0;
120}
121
687d5fe3
ME
122static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
123 u8 pos, int cap)
124{
125 int ttl = PCI_FIND_CAP_TTL;
126
127 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
128}
129
24a4e377
RD
130int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
131{
132 return __pci_find_next_cap(dev->bus, dev->devfn,
133 pos + PCI_CAP_LIST_NEXT, cap);
134}
135EXPORT_SYMBOL_GPL(pci_find_next_capability);
136
d3bac118
ME
137static int __pci_bus_find_cap_start(struct pci_bus *bus,
138 unsigned int devfn, u8 hdr_type)
1da177e4
LT
139{
140 u16 status;
1da177e4
LT
141
142 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
143 if (!(status & PCI_STATUS_CAP_LIST))
144 return 0;
145
146 switch (hdr_type) {
147 case PCI_HEADER_TYPE_NORMAL:
148 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 149 return PCI_CAPABILITY_LIST;
1da177e4 150 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 151 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
152 default:
153 return 0;
154 }
d3bac118
ME
155
156 return 0;
1da177e4
LT
157}
158
159/**
160 * pci_find_capability - query for devices' capabilities
161 * @dev: PCI device to query
162 * @cap: capability code
163 *
164 * Tell if a device supports a given PCI capability.
165 * Returns the address of the requested capability structure within the
166 * device's PCI configuration space or 0 in case the device does not
167 * support it. Possible values for @cap:
168 *
169 * %PCI_CAP_ID_PM Power Management
170 * %PCI_CAP_ID_AGP Accelerated Graphics Port
171 * %PCI_CAP_ID_VPD Vital Product Data
172 * %PCI_CAP_ID_SLOTID Slot Identification
173 * %PCI_CAP_ID_MSI Message Signalled Interrupts
174 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
175 * %PCI_CAP_ID_PCIX PCI-X
176 * %PCI_CAP_ID_EXP PCI Express
177 */
178int pci_find_capability(struct pci_dev *dev, int cap)
179{
d3bac118
ME
180 int pos;
181
182 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
183 if (pos)
184 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
185
186 return pos;
1da177e4
LT
187}
188
189/**
190 * pci_bus_find_capability - query for devices' capabilities
191 * @bus: the PCI bus to query
192 * @devfn: PCI device to query
193 * @cap: capability code
194 *
195 * Like pci_find_capability() but works for pci devices that do not have a
196 * pci_dev structure set up yet.
197 *
198 * Returns the address of the requested capability structure within the
199 * device's PCI configuration space or 0 in case the device does not
200 * support it.
201 */
202int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
203{
d3bac118 204 int pos;
1da177e4
LT
205 u8 hdr_type;
206
207 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
208
d3bac118
ME
209 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
210 if (pos)
211 pos = __pci_find_next_cap(bus, devfn, pos, cap);
212
213 return pos;
1da177e4
LT
214}
215
216/**
217 * pci_find_ext_capability - Find an extended capability
218 * @dev: PCI device to query
219 * @cap: capability code
220 *
221 * Returns the address of the requested extended capability structure
222 * within the device's PCI configuration space or 0 if the device does
223 * not support it. Possible values for @cap:
224 *
225 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
226 * %PCI_EXT_CAP_ID_VC Virtual Channel
227 * %PCI_EXT_CAP_ID_DSN Device Serial Number
228 * %PCI_EXT_CAP_ID_PWR Power Budgeting
229 */
230int pci_find_ext_capability(struct pci_dev *dev, int cap)
231{
232 u32 header;
557848c3
ZY
233 int ttl;
234 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 235
557848c3
ZY
236 /* minimum 8 bytes per capability */
237 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
238
239 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
240 return 0;
241
242 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
243 return 0;
244
245 /*
246 * If we have no capabilities, this is indicated by cap ID,
247 * cap version and next pointer all being 0.
248 */
249 if (header == 0)
250 return 0;
251
252 while (ttl-- > 0) {
253 if (PCI_EXT_CAP_ID(header) == cap)
254 return pos;
255
256 pos = PCI_EXT_CAP_NEXT(header);
557848c3 257 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
258 break;
259
260 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
261 break;
262 }
263
264 return 0;
265}
3a720d72 266EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 267
687d5fe3
ME
268static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
269{
270 int rc, ttl = PCI_FIND_CAP_TTL;
271 u8 cap, mask;
272
273 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
274 mask = HT_3BIT_CAP_MASK;
275 else
276 mask = HT_5BIT_CAP_MASK;
277
278 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
279 PCI_CAP_ID_HT, &ttl);
280 while (pos) {
281 rc = pci_read_config_byte(dev, pos + 3, &cap);
282 if (rc != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 if ((cap & mask) == ht_cap)
286 return pos;
287
47a4d5be
BG
288 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
289 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
290 PCI_CAP_ID_HT, &ttl);
291 }
292
293 return 0;
294}
295/**
296 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
297 * @dev: PCI device to query
298 * @pos: Position from which to continue searching
299 * @ht_cap: Hypertransport capability code
300 *
301 * To be used in conjunction with pci_find_ht_capability() to search for
302 * all capabilities matching @ht_cap. @pos should always be a value returned
303 * from pci_find_ht_capability().
304 *
305 * NB. To be 100% safe against broken PCI devices, the caller should take
306 * steps to avoid an infinite loop.
307 */
308int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
309{
310 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
311}
312EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
313
314/**
315 * pci_find_ht_capability - query a device's Hypertransport capabilities
316 * @dev: PCI device to query
317 * @ht_cap: Hypertransport capability code
318 *
319 * Tell if a device supports a given Hypertransport capability.
320 * Returns an address within the device's PCI configuration space
321 * or 0 in case the device does not support the request capability.
322 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
323 * which has a Hypertransport capability matching @ht_cap.
324 */
325int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
326{
327 int pos;
328
329 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
330 if (pos)
331 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
332
333 return pos;
334}
335EXPORT_SYMBOL_GPL(pci_find_ht_capability);
336
1da177e4
LT
337/**
338 * pci_find_parent_resource - return resource region of parent bus of given region
339 * @dev: PCI device structure contains resources to be searched
340 * @res: child resource record for which parent is sought
341 *
342 * For given resource region of given device, return the resource
343 * region of parent bus the given region is contained in or where
344 * it should be allocated from.
345 */
346struct resource *
347pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
348{
349 const struct pci_bus *bus = dev->bus;
350 int i;
351 struct resource *best = NULL;
352
353 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
354 struct resource *r = bus->resource[i];
355 if (!r)
356 continue;
357 if (res->start && !(res->start >= r->start && res->end <= r->end))
358 continue; /* Not contained */
359 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
360 continue; /* Wrong type */
361 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
362 return r; /* Exact match */
363 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
364 best = r; /* Approximating prefetchable by non-prefetchable */
365 }
366 return best;
367}
368
064b53db
JL
369/**
370 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
371 * @dev: PCI device to have its BARs restored
372 *
373 * Restore the BAR values for a given device, so as to make it
374 * accessible by its driver.
375 */
ad668599 376static void
064b53db
JL
377pci_restore_bars(struct pci_dev *dev)
378{
bc5f5a82 379 int i;
064b53db 380
bc5f5a82 381 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 382 pci_update_resource(dev, i);
064b53db
JL
383}
384
961d9120
RW
385static struct pci_platform_pm_ops *pci_platform_pm;
386
387int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
388{
eb9d0fe4
RW
389 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
390 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
391 return -EINVAL;
392 pci_platform_pm = ops;
393 return 0;
394}
395
396static inline bool platform_pci_power_manageable(struct pci_dev *dev)
397{
398 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
399}
400
401static inline int platform_pci_set_power_state(struct pci_dev *dev,
402 pci_power_t t)
403{
404 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
405}
406
407static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
408{
409 return pci_platform_pm ?
410 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
411}
8f7020d3 412
eb9d0fe4
RW
413static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
414{
415 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
416}
417
418static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
419{
420 return pci_platform_pm ?
421 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
422}
423
1da177e4 424/**
44e4e66e
RW
425 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
426 * given PCI device
427 * @dev: PCI device to handle.
44e4e66e 428 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 429 *
44e4e66e
RW
430 * RETURN VALUE:
431 * -EINVAL if the requested state is invalid.
432 * -EIO if device does not support PCI PM or its PM capabilities register has a
433 * wrong version, or device doesn't support the requested state.
434 * 0 if device already is in the requested state.
435 * 0 if device's power state has been successfully changed.
1da177e4 436 */
44e4e66e 437static int
337001b6 438pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 439{
337001b6 440 u16 pmcsr;
44e4e66e 441 bool need_restore = false;
1da177e4 442
337001b6 443 if (!dev->pm_cap)
cca03dec
AL
444 return -EIO;
445
44e4e66e
RW
446 if (state < PCI_D0 || state > PCI_D3hot)
447 return -EINVAL;
448
1da177e4
LT
449 /* Validate current state:
450 * Can enter D0 from any state, but if we can only go deeper
451 * to sleep if we're already in a low power state
452 */
44e4e66e
RW
453 if (dev->current_state == state) {
454 /* we're already there */
455 return 0;
456 } else if (state != PCI_D0 && dev->current_state <= PCI_D3cold
457 && dev->current_state > state) {
80ccba11
BH
458 dev_err(&dev->dev, "invalid power transition "
459 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 460 return -EINVAL;
44e4e66e 461 }
1da177e4 462
1da177e4 463 /* check if this device supports the desired state */
337001b6
RW
464 if ((state == PCI_D1 && !dev->d1_support)
465 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 466 return -EIO;
1da177e4 467
337001b6 468 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 469
32a36585 470 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
471 * This doesn't affect PME_Status, disables PME_En, and
472 * sets PowerState to 0.
473 */
32a36585 474 switch (dev->current_state) {
d3535fbb
JL
475 case PCI_D0:
476 case PCI_D1:
477 case PCI_D2:
478 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
479 pmcsr |= state;
480 break;
32a36585
JL
481 case PCI_UNKNOWN: /* Boot-up */
482 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
483 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 484 need_restore = true;
32a36585 485 /* Fall-through: force to D0 */
32a36585 486 default:
d3535fbb 487 pmcsr = 0;
32a36585 488 break;
1da177e4
LT
489 }
490
491 /* enter specified state */
337001b6 492 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
493
494 /* Mandatory power management transition delays */
495 /* see PCI PM 1.1 5.6.1 table 18 */
496 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 497 msleep(pci_pm_d3_delay);
1da177e4
LT
498 else if (state == PCI_D2 || dev->current_state == PCI_D2)
499 udelay(200);
1da177e4 500
b913100d 501 dev->current_state = state;
064b53db
JL
502
503 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
504 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
505 * from D3hot to D0 _may_ perform an internal reset, thereby
506 * going to "D0 Uninitialized" rather than "D0 Initialized".
507 * For example, at least some versions of the 3c905B and the
508 * 3c556B exhibit this behaviour.
509 *
510 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
511 * devices in a D3hot state at boot. Consequently, we need to
512 * restore at least the BARs so that the device will be
513 * accessible to its driver.
514 */
515 if (need_restore)
516 pci_restore_bars(dev);
517
7d715a6c
SL
518 if (dev->bus->self)
519 pcie_aspm_pm_state_change(dev->bus->self);
520
1da177e4
LT
521 return 0;
522}
523
44e4e66e
RW
524/**
525 * pci_update_current_state - Read PCI power state of given device from its
526 * PCI PM registers and cache it
527 * @dev: PCI device to handle.
f06fc0b6 528 * @state: State to cache in case the device doesn't have the PM capability
44e4e66e 529 */
f06fc0b6 530static void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 531{
337001b6 532 if (dev->pm_cap) {
44e4e66e
RW
533 u16 pmcsr;
534
337001b6 535 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 536 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
537 } else {
538 dev->current_state = state;
44e4e66e
RW
539 }
540}
541
542/**
543 * pci_set_power_state - Set the power state of a PCI device
544 * @dev: PCI device to handle.
545 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
546 *
547 * Transition a device to a new power state, using the platform formware and/or
548 * the device's PCI PM registers.
549 *
550 * RETURN VALUE:
551 * -EINVAL if the requested state is invalid.
552 * -EIO if device does not support PCI PM or its PM capabilities register has a
553 * wrong version, or device doesn't support the requested state.
554 * 0 if device already is in the requested state.
555 * 0 if device's power state has been successfully changed.
556 */
557int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
558{
337001b6 559 int error;
44e4e66e
RW
560
561 /* bound the state we're entering */
562 if (state > PCI_D3hot)
563 state = PCI_D3hot;
564 else if (state < PCI_D0)
565 state = PCI_D0;
566 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
567 /*
568 * If the device or the parent bridge do not support PCI PM,
569 * ignore the request if we're doing anything other than putting
570 * it into D0 (which would only happen on boot).
571 */
572 return 0;
573
44e4e66e
RW
574 if (state == PCI_D0 && platform_pci_power_manageable(dev)) {
575 /*
576 * Allow the platform to change the state, for example via ACPI
577 * _PR0, _PS0 and some such, but do not trust it.
578 */
579 int ret = platform_pci_set_power_state(dev, PCI_D0);
580 if (!ret)
f06fc0b6 581 pci_update_current_state(dev, PCI_D0);
44e4e66e 582 }
979b1791
AC
583 /* This device is quirked not to be put into D3, so
584 don't put it in D3 */
585 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
586 return 0;
44e4e66e 587
337001b6 588 error = pci_raw_set_power_state(dev, state);
44e4e66e
RW
589
590 if (state > PCI_D0 && platform_pci_power_manageable(dev)) {
591 /* Allow the platform to finalize the transition */
592 int ret = platform_pci_set_power_state(dev, state);
593 if (!ret) {
f06fc0b6 594 pci_update_current_state(dev, state);
44e4e66e
RW
595 error = 0;
596 }
597 }
598
599 return error;
600}
601
1da177e4
LT
602/**
603 * pci_choose_state - Choose the power state of a PCI device
604 * @dev: PCI device to be suspended
605 * @state: target sleep state for the whole system. This is the value
606 * that is passed to suspend() function.
607 *
608 * Returns PCI power state suitable for given device and given system
609 * message.
610 */
611
612pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
613{
ab826ca4 614 pci_power_t ret;
0f64474b 615
1da177e4
LT
616 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
617 return PCI_D0;
618
961d9120
RW
619 ret = platform_pci_choose_state(dev);
620 if (ret != PCI_POWER_ERROR)
621 return ret;
ca078bae
PM
622
623 switch (state.event) {
624 case PM_EVENT_ON:
625 return PCI_D0;
626 case PM_EVENT_FREEZE:
b887d2e6
DB
627 case PM_EVENT_PRETHAW:
628 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 629 case PM_EVENT_SUSPEND:
3a2d5b70 630 case PM_EVENT_HIBERNATE:
ca078bae 631 return PCI_D3hot;
1da177e4 632 default:
80ccba11
BH
633 dev_info(&dev->dev, "unrecognized suspend event %d\n",
634 state.event);
1da177e4
LT
635 BUG();
636 }
637 return PCI_D0;
638}
639
640EXPORT_SYMBOL(pci_choose_state);
641
b56a5a23
MT
642static int pci_save_pcie_state(struct pci_dev *dev)
643{
644 int pos, i = 0;
645 struct pci_cap_saved_state *save_state;
646 u16 *cap;
647
648 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
649 if (pos <= 0)
650 return 0;
651
9f35575d 652 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 653 if (!save_state) {
63f4898a 654 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
b56a5a23
MT
655 return -ENOMEM;
656 }
657 cap = (u16 *)&save_state->data[0];
658
659 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
660 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
661 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
662 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
63f4898a 663
b56a5a23
MT
664 return 0;
665}
666
667static void pci_restore_pcie_state(struct pci_dev *dev)
668{
669 int i = 0, pos;
670 struct pci_cap_saved_state *save_state;
671 u16 *cap;
672
673 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
674 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
675 if (!save_state || pos <= 0)
676 return;
677 cap = (u16 *)&save_state->data[0];
678
679 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
680 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
681 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
682 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
683}
684
cc692a5f
SH
685
686static int pci_save_pcix_state(struct pci_dev *dev)
687{
63f4898a 688 int pos;
cc692a5f 689 struct pci_cap_saved_state *save_state;
cc692a5f
SH
690
691 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
692 if (pos <= 0)
693 return 0;
694
f34303de 695 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 696 if (!save_state) {
63f4898a 697 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
cc692a5f
SH
698 return -ENOMEM;
699 }
cc692a5f 700
63f4898a
RW
701 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
702
cc692a5f
SH
703 return 0;
704}
705
706static void pci_restore_pcix_state(struct pci_dev *dev)
707{
708 int i = 0, pos;
709 struct pci_cap_saved_state *save_state;
710 u16 *cap;
711
712 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
713 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
714 if (!save_state || pos <= 0)
715 return;
716 cap = (u16 *)&save_state->data[0];
717
718 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
719}
720
721
1da177e4
LT
722/**
723 * pci_save_state - save the PCI configuration space of a device before suspending
724 * @dev: - PCI device that we're dealing with
1da177e4
LT
725 */
726int
727pci_save_state(struct pci_dev *dev)
728{
729 int i;
730 /* XXX: 100% dword access ok here? */
731 for (i = 0; i < 16; i++)
732 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
733 if ((i = pci_save_pcie_state(dev)) != 0)
734 return i;
cc692a5f
SH
735 if ((i = pci_save_pcix_state(dev)) != 0)
736 return i;
1da177e4
LT
737 return 0;
738}
739
740/**
741 * pci_restore_state - Restore the saved state of a PCI device
742 * @dev: - PCI device that we're dealing with
1da177e4
LT
743 */
744int
745pci_restore_state(struct pci_dev *dev)
746{
747 int i;
b4482a4b 748 u32 val;
1da177e4 749
b56a5a23
MT
750 /* PCI Express register must be restored first */
751 pci_restore_pcie_state(dev);
752
8b8c8d28
YL
753 /*
754 * The Base Address register should be programmed before the command
755 * register(s)
756 */
757 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
758 pci_read_config_dword(dev, i * 4, &val);
759 if (val != dev->saved_config_space[i]) {
80ccba11
BH
760 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
761 "space at offset %#x (was %#x, writing %#x)\n",
762 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
763 pci_write_config_dword(dev,i * 4,
764 dev->saved_config_space[i]);
765 }
766 }
cc692a5f 767 pci_restore_pcix_state(dev);
41017f0c 768 pci_restore_msi_state(dev);
8fed4b65 769
1da177e4
LT
770 return 0;
771}
772
38cc1302
HS
773static int do_pci_enable_device(struct pci_dev *dev, int bars)
774{
775 int err;
776
777 err = pci_set_power_state(dev, PCI_D0);
778 if (err < 0 && err != -EIO)
779 return err;
780 err = pcibios_enable_device(dev, bars);
781 if (err < 0)
782 return err;
783 pci_fixup_device(pci_fixup_enable, dev);
784
785 return 0;
786}
787
788/**
0b62e13b 789 * pci_reenable_device - Resume abandoned device
38cc1302
HS
790 * @dev: PCI device to be resumed
791 *
792 * Note this function is a backend of pci_default_resume and is not supposed
793 * to be called by normal code, write proper resume handler and use it instead.
794 */
0b62e13b 795int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
796{
797 if (atomic_read(&dev->enable_cnt))
798 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
799 return 0;
800}
801
b718989d
BH
802static int __pci_enable_device_flags(struct pci_dev *dev,
803 resource_size_t flags)
1da177e4
LT
804{
805 int err;
b718989d 806 int i, bars = 0;
1da177e4 807
9fb625c3
HS
808 if (atomic_add_return(1, &dev->enable_cnt) > 1)
809 return 0; /* already enabled */
810
b718989d
BH
811 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
812 if (dev->resource[i].flags & flags)
813 bars |= (1 << i);
814
38cc1302 815 err = do_pci_enable_device(dev, bars);
95a62965 816 if (err < 0)
38cc1302 817 atomic_dec(&dev->enable_cnt);
9fb625c3 818 return err;
1da177e4
LT
819}
820
b718989d
BH
821/**
822 * pci_enable_device_io - Initialize a device for use with IO space
823 * @dev: PCI device to be initialized
824 *
825 * Initialize device before it's used by a driver. Ask low-level code
826 * to enable I/O resources. Wake up the device if it was suspended.
827 * Beware, this function can fail.
828 */
829int pci_enable_device_io(struct pci_dev *dev)
830{
831 return __pci_enable_device_flags(dev, IORESOURCE_IO);
832}
833
834/**
835 * pci_enable_device_mem - Initialize a device for use with Memory space
836 * @dev: PCI device to be initialized
837 *
838 * Initialize device before it's used by a driver. Ask low-level code
839 * to enable Memory resources. Wake up the device if it was suspended.
840 * Beware, this function can fail.
841 */
842int pci_enable_device_mem(struct pci_dev *dev)
843{
844 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
845}
846
bae94d02
IPG
847/**
848 * pci_enable_device - Initialize device before it's used by a driver.
849 * @dev: PCI device to be initialized
850 *
851 * Initialize device before it's used by a driver. Ask low-level code
852 * to enable I/O and memory. Wake up the device if it was suspended.
853 * Beware, this function can fail.
854 *
855 * Note we don't actually enable the device many times if we call
856 * this function repeatedly (we just increment the count).
857 */
858int pci_enable_device(struct pci_dev *dev)
859{
b718989d 860 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
861}
862
9ac7849e
TH
863/*
864 * Managed PCI resources. This manages device on/off, intx/msi/msix
865 * on/off and BAR regions. pci_dev itself records msi/msix status, so
866 * there's no need to track it separately. pci_devres is initialized
867 * when a device is enabled using managed PCI device enable interface.
868 */
869struct pci_devres {
7f375f32
TH
870 unsigned int enabled:1;
871 unsigned int pinned:1;
9ac7849e
TH
872 unsigned int orig_intx:1;
873 unsigned int restore_intx:1;
874 u32 region_mask;
875};
876
877static void pcim_release(struct device *gendev, void *res)
878{
879 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
880 struct pci_devres *this = res;
881 int i;
882
883 if (dev->msi_enabled)
884 pci_disable_msi(dev);
885 if (dev->msix_enabled)
886 pci_disable_msix(dev);
887
888 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
889 if (this->region_mask & (1 << i))
890 pci_release_region(dev, i);
891
892 if (this->restore_intx)
893 pci_intx(dev, this->orig_intx);
894
7f375f32 895 if (this->enabled && !this->pinned)
9ac7849e
TH
896 pci_disable_device(dev);
897}
898
899static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
900{
901 struct pci_devres *dr, *new_dr;
902
903 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
904 if (dr)
905 return dr;
906
907 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
908 if (!new_dr)
909 return NULL;
910 return devres_get(&pdev->dev, new_dr, NULL, NULL);
911}
912
913static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
914{
915 if (pci_is_managed(pdev))
916 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
917 return NULL;
918}
919
920/**
921 * pcim_enable_device - Managed pci_enable_device()
922 * @pdev: PCI device to be initialized
923 *
924 * Managed pci_enable_device().
925 */
926int pcim_enable_device(struct pci_dev *pdev)
927{
928 struct pci_devres *dr;
929 int rc;
930
931 dr = get_pci_dr(pdev);
932 if (unlikely(!dr))
933 return -ENOMEM;
b95d58ea
TH
934 if (dr->enabled)
935 return 0;
9ac7849e
TH
936
937 rc = pci_enable_device(pdev);
938 if (!rc) {
939 pdev->is_managed = 1;
7f375f32 940 dr->enabled = 1;
9ac7849e
TH
941 }
942 return rc;
943}
944
945/**
946 * pcim_pin_device - Pin managed PCI device
947 * @pdev: PCI device to pin
948 *
949 * Pin managed PCI device @pdev. Pinned device won't be disabled on
950 * driver detach. @pdev must have been enabled with
951 * pcim_enable_device().
952 */
953void pcim_pin_device(struct pci_dev *pdev)
954{
955 struct pci_devres *dr;
956
957 dr = find_pci_dr(pdev);
7f375f32 958 WARN_ON(!dr || !dr->enabled);
9ac7849e 959 if (dr)
7f375f32 960 dr->pinned = 1;
9ac7849e
TH
961}
962
1da177e4
LT
963/**
964 * pcibios_disable_device - disable arch specific PCI resources for device dev
965 * @dev: the PCI device to disable
966 *
967 * Disables architecture specific PCI resources for the device. This
968 * is the default implementation. Architecture implementations can
969 * override this.
970 */
971void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
972
fa58d305
RW
973static void do_pci_disable_device(struct pci_dev *dev)
974{
975 u16 pci_command;
976
977 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
978 if (pci_command & PCI_COMMAND_MASTER) {
979 pci_command &= ~PCI_COMMAND_MASTER;
980 pci_write_config_word(dev, PCI_COMMAND, pci_command);
981 }
982
983 pcibios_disable_device(dev);
984}
985
986/**
987 * pci_disable_enabled_device - Disable device without updating enable_cnt
988 * @dev: PCI device to disable
989 *
990 * NOTE: This function is a backend of PCI power management routines and is
991 * not supposed to be called drivers.
992 */
993void pci_disable_enabled_device(struct pci_dev *dev)
994{
995 if (atomic_read(&dev->enable_cnt))
996 do_pci_disable_device(dev);
997}
998
1da177e4
LT
999/**
1000 * pci_disable_device - Disable PCI device after use
1001 * @dev: PCI device to be disabled
1002 *
1003 * Signal to the system that the PCI device is not in use by the system
1004 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1005 *
1006 * Note we don't actually disable the device until all callers of
1007 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
1008 */
1009void
1010pci_disable_device(struct pci_dev *dev)
1011{
9ac7849e 1012 struct pci_devres *dr;
99dc804d 1013
9ac7849e
TH
1014 dr = find_pci_dr(dev);
1015 if (dr)
7f375f32 1016 dr->enabled = 0;
9ac7849e 1017
bae94d02
IPG
1018 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1019 return;
1020
fa58d305 1021 do_pci_disable_device(dev);
1da177e4 1022
fa58d305 1023 dev->is_busmaster = 0;
1da177e4
LT
1024}
1025
f7bdd12d
BK
1026/**
1027 * pcibios_set_pcie_reset_state - set reset state for device dev
1028 * @dev: the PCI-E device reset
1029 * @state: Reset state to enter into
1030 *
1031 *
1032 * Sets the PCI-E reset state for the device. This is the default
1033 * implementation. Architecture implementations can override this.
1034 */
1035int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1036 enum pcie_reset_state state)
1037{
1038 return -EINVAL;
1039}
1040
1041/**
1042 * pci_set_pcie_reset_state - set reset state for device dev
1043 * @dev: the PCI-E device reset
1044 * @state: Reset state to enter into
1045 *
1046 *
1047 * Sets the PCI reset state for the device.
1048 */
1049int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1050{
1051 return pcibios_set_pcie_reset_state(dev, state);
1052}
1053
eb9d0fe4
RW
1054/**
1055 * pci_pme_capable - check the capability of PCI device to generate PME#
1056 * @dev: PCI device to handle.
eb9d0fe4
RW
1057 * @state: PCI state from which device will issue PME#.
1058 */
e5899e1b 1059bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1060{
337001b6 1061 if (!dev->pm_cap)
eb9d0fe4
RW
1062 return false;
1063
337001b6 1064 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1065}
1066
1067/**
1068 * pci_pme_active - enable or disable PCI device's PME# function
1069 * @dev: PCI device to handle.
eb9d0fe4
RW
1070 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1071 *
1072 * The caller must verify that the device is capable of generating PME# before
1073 * calling this function with @enable equal to 'true'.
1074 */
5a6c9b60 1075void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1076{
1077 u16 pmcsr;
1078
337001b6 1079 if (!dev->pm_cap)
eb9d0fe4
RW
1080 return;
1081
337001b6 1082 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1083 /* Clear PME_Status by writing 1 to it and enable PME# */
1084 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1085 if (!enable)
1086 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1087
337001b6 1088 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4
RW
1089
1090 dev_printk(KERN_INFO, &dev->dev, "PME# %s\n",
1091 enable ? "enabled" : "disabled");
1092}
1093
1da177e4 1094/**
075c1771
DB
1095 * pci_enable_wake - enable PCI device as wakeup event source
1096 * @dev: PCI device affected
1097 * @state: PCI state from which device will issue wakeup events
1098 * @enable: True to enable event generation; false to disable
1099 *
1100 * This enables the device as a wakeup event source, or disables it.
1101 * When such events involves platform-specific hooks, those hooks are
1102 * called automatically by this routine.
1103 *
1104 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1105 * always require such platform hooks.
075c1771 1106 *
eb9d0fe4
RW
1107 * RETURN VALUE:
1108 * 0 is returned on success
1109 * -EINVAL is returned if device is not supposed to wake up the system
1110 * Error code depending on the platform is returned if both the platform and
1111 * the native mechanism fail to enable the generation of wake-up events
1da177e4
LT
1112 */
1113int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
1114{
eb9d0fe4
RW
1115 int error = 0;
1116 bool pme_done = false;
075c1771 1117
bebd590c 1118 if (enable && !device_may_wakeup(&dev->dev))
eb9d0fe4 1119 return -EINVAL;
1da177e4 1120
eb9d0fe4
RW
1121 /*
1122 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1123 * Anderson we should be doing PME# wake enable followed by ACPI wake
1124 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1125 */
1da177e4 1126
eb9d0fe4
RW
1127 if (!enable && platform_pci_can_wakeup(dev))
1128 error = platform_pci_sleep_wake(dev, false);
1da177e4 1129
337001b6
RW
1130 if (!enable || pci_pme_capable(dev, state)) {
1131 pci_pme_active(dev, enable);
eb9d0fe4 1132 pme_done = true;
075c1771 1133 }
1da177e4 1134
eb9d0fe4
RW
1135 if (enable && platform_pci_can_wakeup(dev))
1136 error = platform_pci_sleep_wake(dev, true);
1da177e4 1137
eb9d0fe4
RW
1138 return pme_done ? 0 : error;
1139}
1da177e4 1140
0235c4fc
RW
1141/**
1142 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1143 * @dev: PCI device to prepare
1144 * @enable: True to enable wake-up event generation; false to disable
1145 *
1146 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1147 * and this function allows them to set that up cleanly - pci_enable_wake()
1148 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1149 * ordering constraints.
1150 *
1151 * This function only returns error code if the device is not capable of
1152 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1153 * enable wake-up power for it.
1154 */
1155int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1156{
1157 return pci_pme_capable(dev, PCI_D3cold) ?
1158 pci_enable_wake(dev, PCI_D3cold, enable) :
1159 pci_enable_wake(dev, PCI_D3hot, enable);
1160}
1161
404cc2d8 1162/**
37139074
JB
1163 * pci_target_state - find an appropriate low power state for a given PCI dev
1164 * @dev: PCI device
1165 *
1166 * Use underlying platform code to find a supported low power state for @dev.
1167 * If the platform can't manage @dev, return the deepest state from which it
1168 * can generate wake events, based on any available PME info.
404cc2d8 1169 */
e5899e1b 1170pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1171{
1172 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1173
1174 if (platform_pci_power_manageable(dev)) {
1175 /*
1176 * Call the platform to choose the target state of the device
1177 * and enable wake-up from this state if supported.
1178 */
1179 pci_power_t state = platform_pci_choose_state(dev);
1180
1181 switch (state) {
1182 case PCI_POWER_ERROR:
1183 case PCI_UNKNOWN:
1184 break;
1185 case PCI_D1:
1186 case PCI_D2:
1187 if (pci_no_d1d2(dev))
1188 break;
1189 default:
1190 target_state = state;
404cc2d8
RW
1191 }
1192 } else if (device_may_wakeup(&dev->dev)) {
1193 /*
1194 * Find the deepest state from which the device can generate
1195 * wake-up events, make it the target state and enable device
1196 * to generate PME#.
1197 */
337001b6 1198 if (!dev->pm_cap)
e5899e1b 1199 return PCI_POWER_ERROR;
404cc2d8 1200
337001b6
RW
1201 if (dev->pme_support) {
1202 while (target_state
1203 && !(dev->pme_support & (1 << target_state)))
1204 target_state--;
404cc2d8
RW
1205 }
1206 }
1207
e5899e1b
RW
1208 return target_state;
1209}
1210
1211/**
1212 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1213 * @dev: Device to handle.
1214 *
1215 * Choose the power state appropriate for the device depending on whether
1216 * it can wake up the system and/or is power manageable by the platform
1217 * (PCI_D3hot is the default) and put the device into that state.
1218 */
1219int pci_prepare_to_sleep(struct pci_dev *dev)
1220{
1221 pci_power_t target_state = pci_target_state(dev);
1222 int error;
1223
1224 if (target_state == PCI_POWER_ERROR)
1225 return -EIO;
1226
c157dfa3
RW
1227 pci_enable_wake(dev, target_state, true);
1228
404cc2d8
RW
1229 error = pci_set_power_state(dev, target_state);
1230
1231 if (error)
1232 pci_enable_wake(dev, target_state, false);
1233
1234 return error;
1235}
1236
1237/**
443bd1c4 1238 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1239 * @dev: Device to handle.
1240 *
1241 * Disable device's sytem wake-up capability and put it into D0.
1242 */
1243int pci_back_from_sleep(struct pci_dev *dev)
1244{
1245 pci_enable_wake(dev, PCI_D0, false);
1246 return pci_set_power_state(dev, PCI_D0);
1247}
1248
eb9d0fe4
RW
1249/**
1250 * pci_pm_init - Initialize PM functions of given PCI device
1251 * @dev: PCI device to handle.
1252 */
1253void pci_pm_init(struct pci_dev *dev)
1254{
1255 int pm;
1256 u16 pmc;
1da177e4 1257
337001b6
RW
1258 dev->pm_cap = 0;
1259
eb9d0fe4
RW
1260 /* find PCI PM capability in list */
1261 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1262 if (!pm)
1263 return;
1264 /* Check device's ability to generate PME# */
1265 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1266
eb9d0fe4
RW
1267 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1268 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1269 pmc & PCI_PM_CAP_VER_MASK);
1270 return;
1271 }
1272
337001b6
RW
1273 dev->pm_cap = pm;
1274
1275 dev->d1_support = false;
1276 dev->d2_support = false;
1277 if (!pci_no_d1d2(dev)) {
c9ed77ee 1278 if (pmc & PCI_PM_CAP_D1)
337001b6 1279 dev->d1_support = true;
c9ed77ee 1280 if (pmc & PCI_PM_CAP_D2)
337001b6 1281 dev->d2_support = true;
c9ed77ee
BH
1282
1283 if (dev->d1_support || dev->d2_support)
1284 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1285 dev->d1_support ? " D1" : "",
1286 dev->d2_support ? " D2" : "");
337001b6
RW
1287 }
1288
1289 pmc &= PCI_PM_CAP_PME_MASK;
1290 if (pmc) {
c9ed77ee
BH
1291 dev_info(&dev->dev, "PME# supported from%s%s%s%s%s\n",
1292 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1293 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1294 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1295 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1296 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1297 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
eb9d0fe4
RW
1298 /*
1299 * Make device's PM flags reflect the wake-up capability, but
1300 * let the user space enable it to wake up the system as needed.
1301 */
1302 device_set_wakeup_capable(&dev->dev, true);
1303 device_set_wakeup_enable(&dev->dev, false);
1304 /* Disable the PME# generation functionality */
337001b6
RW
1305 pci_pme_active(dev, false);
1306 } else {
1307 dev->pme_support = 0;
eb9d0fe4 1308 }
1da177e4
LT
1309}
1310
eb9c39d0
JB
1311/**
1312 * platform_pci_wakeup_init - init platform wakeup if present
1313 * @dev: PCI device
1314 *
1315 * Some devices don't have PCI PM caps but can still generate wakeup
1316 * events through platform methods (like ACPI events). If @dev supports
1317 * platform wakeup events, set the device flag to indicate as much. This
1318 * may be redundant if the device also supports PCI PM caps, but double
1319 * initialization should be safe in that case.
1320 */
1321void platform_pci_wakeup_init(struct pci_dev *dev)
1322{
1323 if (!platform_pci_can_wakeup(dev))
1324 return;
1325
1326 device_set_wakeup_capable(&dev->dev, true);
1327 device_set_wakeup_enable(&dev->dev, false);
1328 platform_pci_sleep_wake(dev, false);
1329}
1330
63f4898a
RW
1331/**
1332 * pci_add_save_buffer - allocate buffer for saving given capability registers
1333 * @dev: the PCI device
1334 * @cap: the capability to allocate the buffer for
1335 * @size: requested size of the buffer
1336 */
1337static int pci_add_cap_save_buffer(
1338 struct pci_dev *dev, char cap, unsigned int size)
1339{
1340 int pos;
1341 struct pci_cap_saved_state *save_state;
1342
1343 pos = pci_find_capability(dev, cap);
1344 if (pos <= 0)
1345 return 0;
1346
1347 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1348 if (!save_state)
1349 return -ENOMEM;
1350
1351 save_state->cap_nr = cap;
1352 pci_add_saved_cap(dev, save_state);
1353
1354 return 0;
1355}
1356
1357/**
1358 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1359 * @dev: the PCI device
1360 */
1361void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1362{
1363 int error;
1364
1365 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP, 4 * sizeof(u16));
1366 if (error)
1367 dev_err(&dev->dev,
1368 "unable to preallocate PCI Express save buffer\n");
1369
1370 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1371 if (error)
1372 dev_err(&dev->dev,
1373 "unable to preallocate PCI-X save buffer\n");
1374}
1375
58c3a727
YZ
1376/**
1377 * pci_enable_ari - enable ARI forwarding if hardware support it
1378 * @dev: the PCI device
1379 */
1380void pci_enable_ari(struct pci_dev *dev)
1381{
1382 int pos;
1383 u32 cap;
1384 u16 ctrl;
8113587c 1385 struct pci_dev *bridge;
58c3a727 1386
8113587c 1387 if (!dev->is_pcie || dev->devfn)
58c3a727
YZ
1388 return;
1389
8113587c
ZY
1390 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1391 if (!pos)
58c3a727
YZ
1392 return;
1393
8113587c
ZY
1394 bridge = dev->bus->self;
1395 if (!bridge || !bridge->is_pcie)
1396 return;
1397
1398 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
58c3a727
YZ
1399 if (!pos)
1400 return;
1401
8113587c 1402 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
1403 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1404 return;
1405
8113587c 1406 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
58c3a727 1407 ctrl |= PCI_EXP_DEVCTL2_ARI;
8113587c 1408 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
58c3a727 1409
8113587c 1410 bridge->ari_enabled = 1;
58c3a727
YZ
1411}
1412
57c2cf71
BH
1413/**
1414 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1415 * @dev: the PCI device
1416 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1417 *
1418 * Perform INTx swizzling for a device behind one level of bridge. This is
1419 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
1420 * behind bridges on add-in cards.
1421 */
1422u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1423{
1424 return (((pin - 1) + PCI_SLOT(dev->devfn)) % 4) + 1;
1425}
1426
1da177e4
LT
1427int
1428pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1429{
1430 u8 pin;
1431
514d207d 1432 pin = dev->pin;
1da177e4
LT
1433 if (!pin)
1434 return -1;
878f2e50 1435
1da177e4 1436 while (dev->bus->self) {
57c2cf71 1437 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
1438 dev = dev->bus->self;
1439 }
1440 *bridge = dev;
1441 return pin;
1442}
1443
68feac87
BH
1444/**
1445 * pci_common_swizzle - swizzle INTx all the way to root bridge
1446 * @dev: the PCI device
1447 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1448 *
1449 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
1450 * bridges all the way up to a PCI root bus.
1451 */
1452u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
1453{
1454 u8 pin = *pinp;
1455
1456 while (dev->bus->self) {
1457 pin = pci_swizzle_interrupt_pin(dev, pin);
1458 dev = dev->bus->self;
1459 }
1460 *pinp = pin;
1461 return PCI_SLOT(dev->devfn);
1462}
1463
1da177e4
LT
1464/**
1465 * pci_release_region - Release a PCI bar
1466 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1467 * @bar: BAR to release
1468 *
1469 * Releases the PCI I/O and memory resources previously reserved by a
1470 * successful call to pci_request_region. Call this function only
1471 * after all use of the PCI regions has ceased.
1472 */
1473void pci_release_region(struct pci_dev *pdev, int bar)
1474{
9ac7849e
TH
1475 struct pci_devres *dr;
1476
1da177e4
LT
1477 if (pci_resource_len(pdev, bar) == 0)
1478 return;
1479 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1480 release_region(pci_resource_start(pdev, bar),
1481 pci_resource_len(pdev, bar));
1482 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1483 release_mem_region(pci_resource_start(pdev, bar),
1484 pci_resource_len(pdev, bar));
9ac7849e
TH
1485
1486 dr = find_pci_dr(pdev);
1487 if (dr)
1488 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1489}
1490
1491/**
1492 * pci_request_region - Reserved PCI I/O and memory resource
1493 * @pdev: PCI device whose resources are to be reserved
1494 * @bar: BAR to be reserved
1495 * @res_name: Name to be associated with resource.
1496 *
1497 * Mark the PCI region associated with PCI device @pdev BR @bar as
1498 * being reserved by owner @res_name. Do not access any
1499 * address inside the PCI regions unless this call returns
1500 * successfully.
1501 *
1502 * Returns 0 on success, or %EBUSY on error. A warning
1503 * message is also printed on failure.
1504 */
e8de1481
AV
1505static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1506 int exclusive)
1da177e4 1507{
9ac7849e
TH
1508 struct pci_devres *dr;
1509
1da177e4
LT
1510 if (pci_resource_len(pdev, bar) == 0)
1511 return 0;
1512
1513 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1514 if (!request_region(pci_resource_start(pdev, bar),
1515 pci_resource_len(pdev, bar), res_name))
1516 goto err_out;
1517 }
1518 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
1519 if (!__request_mem_region(pci_resource_start(pdev, bar),
1520 pci_resource_len(pdev, bar), res_name,
1521 exclusive))
1da177e4
LT
1522 goto err_out;
1523 }
9ac7849e
TH
1524
1525 dr = find_pci_dr(pdev);
1526 if (dr)
1527 dr->region_mask |= 1 << bar;
1528
1da177e4
LT
1529 return 0;
1530
1531err_out:
096e6f67 1532 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region %pR\n",
e4ec7a00
JB
1533 bar,
1534 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
096e6f67 1535 &pdev->resource[bar]);
1da177e4
LT
1536 return -EBUSY;
1537}
1538
e8de1481
AV
1539/**
1540 * pci_request_region - Reserved PCI I/O and memory resource
1541 * @pdev: PCI device whose resources are to be reserved
1542 * @bar: BAR to be reserved
1543 * @res_name: Name to be associated with resource.
1544 *
1545 * Mark the PCI region associated with PCI device @pdev BR @bar as
1546 * being reserved by owner @res_name. Do not access any
1547 * address inside the PCI regions unless this call returns
1548 * successfully.
1549 *
1550 * Returns 0 on success, or %EBUSY on error. A warning
1551 * message is also printed on failure.
1552 */
1553int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1554{
1555 return __pci_request_region(pdev, bar, res_name, 0);
1556}
1557
1558/**
1559 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1560 * @pdev: PCI device whose resources are to be reserved
1561 * @bar: BAR to be reserved
1562 * @res_name: Name to be associated with resource.
1563 *
1564 * Mark the PCI region associated with PCI device @pdev BR @bar as
1565 * being reserved by owner @res_name. Do not access any
1566 * address inside the PCI regions unless this call returns
1567 * successfully.
1568 *
1569 * Returns 0 on success, or %EBUSY on error. A warning
1570 * message is also printed on failure.
1571 *
1572 * The key difference that _exclusive makes it that userspace is
1573 * explicitly not allowed to map the resource via /dev/mem or
1574 * sysfs.
1575 */
1576int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1577{
1578 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1579}
c87deff7
HS
1580/**
1581 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1582 * @pdev: PCI device whose resources were previously reserved
1583 * @bars: Bitmask of BARs to be released
1584 *
1585 * Release selected PCI I/O and memory resources previously reserved.
1586 * Call this function only after all use of the PCI regions has ceased.
1587 */
1588void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1589{
1590 int i;
1591
1592 for (i = 0; i < 6; i++)
1593 if (bars & (1 << i))
1594 pci_release_region(pdev, i);
1595}
1596
e8de1481
AV
1597int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1598 const char *res_name, int excl)
c87deff7
HS
1599{
1600 int i;
1601
1602 for (i = 0; i < 6; i++)
1603 if (bars & (1 << i))
e8de1481 1604 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
1605 goto err_out;
1606 return 0;
1607
1608err_out:
1609 while(--i >= 0)
1610 if (bars & (1 << i))
1611 pci_release_region(pdev, i);
1612
1613 return -EBUSY;
1614}
1da177e4 1615
e8de1481
AV
1616
1617/**
1618 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1619 * @pdev: PCI device whose resources are to be reserved
1620 * @bars: Bitmask of BARs to be requested
1621 * @res_name: Name to be associated with resource
1622 */
1623int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1624 const char *res_name)
1625{
1626 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1627}
1628
1629int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1630 int bars, const char *res_name)
1631{
1632 return __pci_request_selected_regions(pdev, bars, res_name,
1633 IORESOURCE_EXCLUSIVE);
1634}
1635
1da177e4
LT
1636/**
1637 * pci_release_regions - Release reserved PCI I/O and memory resources
1638 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1639 *
1640 * Releases all PCI I/O and memory resources previously reserved by a
1641 * successful call to pci_request_regions. Call this function only
1642 * after all use of the PCI regions has ceased.
1643 */
1644
1645void pci_release_regions(struct pci_dev *pdev)
1646{
c87deff7 1647 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1648}
1649
1650/**
1651 * pci_request_regions - Reserved PCI I/O and memory resources
1652 * @pdev: PCI device whose resources are to be reserved
1653 * @res_name: Name to be associated with resource.
1654 *
1655 * Mark all PCI regions associated with PCI device @pdev as
1656 * being reserved by owner @res_name. Do not access any
1657 * address inside the PCI regions unless this call returns
1658 * successfully.
1659 *
1660 * Returns 0 on success, or %EBUSY on error. A warning
1661 * message is also printed on failure.
1662 */
3c990e92 1663int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1664{
c87deff7 1665 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1666}
1667
e8de1481
AV
1668/**
1669 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1670 * @pdev: PCI device whose resources are to be reserved
1671 * @res_name: Name to be associated with resource.
1672 *
1673 * Mark all PCI regions associated with PCI device @pdev as
1674 * being reserved by owner @res_name. Do not access any
1675 * address inside the PCI regions unless this call returns
1676 * successfully.
1677 *
1678 * pci_request_regions_exclusive() will mark the region so that
1679 * /dev/mem and the sysfs MMIO access will not be allowed.
1680 *
1681 * Returns 0 on success, or %EBUSY on error. A warning
1682 * message is also printed on failure.
1683 */
1684int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
1685{
1686 return pci_request_selected_regions_exclusive(pdev,
1687 ((1 << 6) - 1), res_name);
1688}
1689
6a479079
BH
1690static void __pci_set_master(struct pci_dev *dev, bool enable)
1691{
1692 u16 old_cmd, cmd;
1693
1694 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
1695 if (enable)
1696 cmd = old_cmd | PCI_COMMAND_MASTER;
1697 else
1698 cmd = old_cmd & ~PCI_COMMAND_MASTER;
1699 if (cmd != old_cmd) {
1700 dev_dbg(&dev->dev, "%s bus mastering\n",
1701 enable ? "enabling" : "disabling");
1702 pci_write_config_word(dev, PCI_COMMAND, cmd);
1703 }
1704 dev->is_busmaster = enable;
1705}
e8de1481 1706
1da177e4
LT
1707/**
1708 * pci_set_master - enables bus-mastering for device dev
1709 * @dev: the PCI device to enable
1710 *
1711 * Enables bus-mastering on the device and calls pcibios_set_master()
1712 * to do the needed arch specific settings.
1713 */
6a479079 1714void pci_set_master(struct pci_dev *dev)
1da177e4 1715{
6a479079 1716 __pci_set_master(dev, true);
1da177e4
LT
1717 pcibios_set_master(dev);
1718}
1719
6a479079
BH
1720/**
1721 * pci_clear_master - disables bus-mastering for device dev
1722 * @dev: the PCI device to disable
1723 */
1724void pci_clear_master(struct pci_dev *dev)
1725{
1726 __pci_set_master(dev, false);
1727}
1728
edb2d97e
MW
1729#ifdef PCI_DISABLE_MWI
1730int pci_set_mwi(struct pci_dev *dev)
1731{
1732 return 0;
1733}
1734
694625c0
RD
1735int pci_try_set_mwi(struct pci_dev *dev)
1736{
1737 return 0;
1738}
1739
edb2d97e
MW
1740void pci_clear_mwi(struct pci_dev *dev)
1741{
1742}
1743
1744#else
ebf5a248
MW
1745
1746#ifndef PCI_CACHE_LINE_BYTES
1747#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1748#endif
1749
1da177e4 1750/* This can be overridden by arch code. */
ebf5a248
MW
1751/* Don't forget this is measured in 32-bit words, not bytes */
1752u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1753
1754/**
edb2d97e
MW
1755 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1756 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1757 *
edb2d97e
MW
1758 * Helper function for pci_set_mwi.
1759 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1760 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1761 *
1762 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1763 */
1764static int
edb2d97e 1765pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1766{
1767 u8 cacheline_size;
1768
1769 if (!pci_cache_line_size)
1770 return -EINVAL; /* The system doesn't support MWI. */
1771
1772 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1773 equal to or multiple of the right value. */
1774 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1775 if (cacheline_size >= pci_cache_line_size &&
1776 (cacheline_size % pci_cache_line_size) == 0)
1777 return 0;
1778
1779 /* Write the correct value. */
1780 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1781 /* Read it back. */
1782 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1783 if (cacheline_size == pci_cache_line_size)
1784 return 0;
1785
80ccba11
BH
1786 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1787 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
1788
1789 return -EINVAL;
1790}
1da177e4
LT
1791
1792/**
1793 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1794 * @dev: the PCI device for which MWI is enabled
1795 *
694625c0 1796 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1797 *
1798 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1799 */
1800int
1801pci_set_mwi(struct pci_dev *dev)
1802{
1803 int rc;
1804 u16 cmd;
1805
edb2d97e 1806 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1807 if (rc)
1808 return rc;
1809
1810 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1811 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 1812 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
1813 cmd |= PCI_COMMAND_INVALIDATE;
1814 pci_write_config_word(dev, PCI_COMMAND, cmd);
1815 }
1816
1817 return 0;
1818}
1819
694625c0
RD
1820/**
1821 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1822 * @dev: the PCI device for which MWI is enabled
1823 *
1824 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1825 * Callers are not required to check the return value.
1826 *
1827 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1828 */
1829int pci_try_set_mwi(struct pci_dev *dev)
1830{
1831 int rc = pci_set_mwi(dev);
1832 return rc;
1833}
1834
1da177e4
LT
1835/**
1836 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1837 * @dev: the PCI device to disable
1838 *
1839 * Disables PCI Memory-Write-Invalidate transaction on the device
1840 */
1841void
1842pci_clear_mwi(struct pci_dev *dev)
1843{
1844 u16 cmd;
1845
1846 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1847 if (cmd & PCI_COMMAND_INVALIDATE) {
1848 cmd &= ~PCI_COMMAND_INVALIDATE;
1849 pci_write_config_word(dev, PCI_COMMAND, cmd);
1850 }
1851}
edb2d97e 1852#endif /* ! PCI_DISABLE_MWI */
1da177e4 1853
a04ce0ff
BR
1854/**
1855 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1856 * @pdev: the PCI device to operate on
1857 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1858 *
1859 * Enables/disables PCI INTx for device dev
1860 */
1861void
1862pci_intx(struct pci_dev *pdev, int enable)
1863{
1864 u16 pci_command, new;
1865
1866 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1867
1868 if (enable) {
1869 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1870 } else {
1871 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1872 }
1873
1874 if (new != pci_command) {
9ac7849e
TH
1875 struct pci_devres *dr;
1876
2fd9d74b 1877 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1878
1879 dr = find_pci_dr(pdev);
1880 if (dr && !dr->restore_intx) {
1881 dr->restore_intx = 1;
1882 dr->orig_intx = !enable;
1883 }
a04ce0ff
BR
1884 }
1885}
1886
f5f2b131
EB
1887/**
1888 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1889 * @dev: the PCI device to operate on
f5f2b131
EB
1890 *
1891 * If you want to use msi see pci_enable_msi and friends.
1892 * This is a lower level primitive that allows us to disable
1893 * msi operation at the device level.
1894 */
1895void pci_msi_off(struct pci_dev *dev)
1896{
1897 int pos;
1898 u16 control;
1899
1900 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1901 if (pos) {
1902 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1903 control &= ~PCI_MSI_FLAGS_ENABLE;
1904 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1905 }
1906 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1907 if (pos) {
1908 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1909 control &= ~PCI_MSIX_FLAGS_ENABLE;
1910 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1911 }
1912}
1913
1da177e4
LT
1914#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1915/*
1916 * These can be overridden by arch-specific implementations
1917 */
1918int
1919pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1920{
1921 if (!pci_dma_supported(dev, mask))
1922 return -EIO;
1923
1924 dev->dma_mask = mask;
1925
1926 return 0;
1927}
1928
1da177e4
LT
1929int
1930pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1931{
1932 if (!pci_dma_supported(dev, mask))
1933 return -EIO;
1934
1935 dev->dev.coherent_dma_mask = mask;
1936
1937 return 0;
1938}
1939#endif
c87deff7 1940
4d57cdfa
FT
1941#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1942int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1943{
1944 return dma_set_max_seg_size(&dev->dev, size);
1945}
1946EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1947#endif
1948
59fc67de
FT
1949#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1950int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1951{
1952 return dma_set_seg_boundary(&dev->dev, mask);
1953}
1954EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1955#endif
1956
d91cdc74 1957static int __pcie_flr(struct pci_dev *dev, int probe)
8dd7f803
SY
1958{
1959 u16 status;
1960 u32 cap;
1961 int exppos = pci_find_capability(dev, PCI_CAP_ID_EXP);
1962
1963 if (!exppos)
1964 return -ENOTTY;
1965 pci_read_config_dword(dev, exppos + PCI_EXP_DEVCAP, &cap);
1966 if (!(cap & PCI_EXP_DEVCAP_FLR))
1967 return -ENOTTY;
1968
d91cdc74
SY
1969 if (probe)
1970 return 0;
1971
8dd7f803
SY
1972 pci_block_user_cfg_access(dev);
1973
1974 /* Wait for Transaction Pending bit clean */
1975 msleep(100);
1976 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1977 if (status & PCI_EXP_DEVSTA_TRPND) {
1978 dev_info(&dev->dev, "Busy after 100ms while trying to reset; "
1979 "sleeping for 1 second\n");
1980 ssleep(1);
1981 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1982 if (status & PCI_EXP_DEVSTA_TRPND)
1983 dev_info(&dev->dev, "Still busy after 1s; "
1984 "proceeding with reset anyway\n");
1985 }
1986
1987 pci_write_config_word(dev, exppos + PCI_EXP_DEVCTL,
1988 PCI_EXP_DEVCTL_BCR_FLR);
1989 mdelay(100);
1990
1991 pci_unblock_user_cfg_access(dev);
1992 return 0;
1993}
d91cdc74 1994
1ca88797
SY
1995static int __pci_af_flr(struct pci_dev *dev, int probe)
1996{
1997 int cappos = pci_find_capability(dev, PCI_CAP_ID_AF);
1998 u8 status;
1999 u8 cap;
2000
2001 if (!cappos)
2002 return -ENOTTY;
2003 pci_read_config_byte(dev, cappos + PCI_AF_CAP, &cap);
2004 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
2005 return -ENOTTY;
2006
2007 if (probe)
2008 return 0;
2009
2010 pci_block_user_cfg_access(dev);
2011
2012 /* Wait for Transaction Pending bit clean */
2013 msleep(100);
2014 pci_read_config_byte(dev, cappos + PCI_AF_STATUS, &status);
2015 if (status & PCI_AF_STATUS_TP) {
2016 dev_info(&dev->dev, "Busy after 100ms while trying to"
2017 " reset; sleeping for 1 second\n");
2018 ssleep(1);
2019 pci_read_config_byte(dev,
2020 cappos + PCI_AF_STATUS, &status);
2021 if (status & PCI_AF_STATUS_TP)
2022 dev_info(&dev->dev, "Still busy after 1s; "
2023 "proceeding with reset anyway\n");
2024 }
2025 pci_write_config_byte(dev, cappos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
2026 mdelay(100);
2027
2028 pci_unblock_user_cfg_access(dev);
2029 return 0;
2030}
2031
d91cdc74
SY
2032static int __pci_reset_function(struct pci_dev *pdev, int probe)
2033{
2034 int res;
2035
2036 res = __pcie_flr(pdev, probe);
2037 if (res != -ENOTTY)
2038 return res;
2039
1ca88797
SY
2040 res = __pci_af_flr(pdev, probe);
2041 if (res != -ENOTTY)
2042 return res;
2043
d91cdc74
SY
2044 return res;
2045}
2046
2047/**
2048 * pci_execute_reset_function() - Reset a PCI device function
2049 * @dev: Device function to reset
2050 *
2051 * Some devices allow an individual function to be reset without affecting
2052 * other functions in the same device. The PCI device must be responsive
2053 * to PCI config space in order to use this function.
2054 *
2055 * The device function is presumed to be unused when this function is called.
2056 * Resetting the device will make the contents of PCI configuration space
2057 * random, so any caller of this must be prepared to reinitialise the
2058 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2059 * etc.
2060 *
2061 * Returns 0 if the device function was successfully reset or -ENOTTY if the
2062 * device doesn't support resetting a single function.
2063 */
2064int pci_execute_reset_function(struct pci_dev *dev)
2065{
2066 return __pci_reset_function(dev, 0);
2067}
8dd7f803
SY
2068EXPORT_SYMBOL_GPL(pci_execute_reset_function);
2069
2070/**
2071 * pci_reset_function() - quiesce and reset a PCI device function
2072 * @dev: Device function to reset
2073 *
2074 * Some devices allow an individual function to be reset without affecting
2075 * other functions in the same device. The PCI device must be responsive
2076 * to PCI config space in order to use this function.
2077 *
2078 * This function does not just reset the PCI portion of a device, but
2079 * clears all the state associated with the device. This function differs
2080 * from pci_execute_reset_function in that it saves and restores device state
2081 * over the reset.
2082 *
2083 * Returns 0 if the device function was successfully reset or -ENOTTY if the
2084 * device doesn't support resetting a single function.
2085 */
2086int pci_reset_function(struct pci_dev *dev)
2087{
d91cdc74 2088 int r = __pci_reset_function(dev, 1);
8dd7f803 2089
d91cdc74
SY
2090 if (r < 0)
2091 return r;
8dd7f803 2092
1df8fb3d 2093 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2094 disable_irq(dev->irq);
2095 pci_save_state(dev);
2096
2097 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2098
2099 r = pci_execute_reset_function(dev);
2100
2101 pci_restore_state(dev);
1df8fb3d 2102 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2103 enable_irq(dev->irq);
2104
2105 return r;
2106}
2107EXPORT_SYMBOL_GPL(pci_reset_function);
2108
d556ad4b
PO
2109/**
2110 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2111 * @dev: PCI device to query
2112 *
2113 * Returns mmrbc: maximum designed memory read count in bytes
2114 * or appropriate error value.
2115 */
2116int pcix_get_max_mmrbc(struct pci_dev *dev)
2117{
b7b095c1 2118 int err, cap;
d556ad4b
PO
2119 u32 stat;
2120
2121 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2122 if (!cap)
2123 return -EINVAL;
2124
2125 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2126 if (err)
2127 return -EINVAL;
2128
b7b095c1 2129 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
2130}
2131EXPORT_SYMBOL(pcix_get_max_mmrbc);
2132
2133/**
2134 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2135 * @dev: PCI device to query
2136 *
2137 * Returns mmrbc: maximum memory read count in bytes
2138 * or appropriate error value.
2139 */
2140int pcix_get_mmrbc(struct pci_dev *dev)
2141{
2142 int ret, cap;
2143 u32 cmd;
2144
2145 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2146 if (!cap)
2147 return -EINVAL;
2148
2149 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2150 if (!ret)
2151 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2152
2153 return ret;
2154}
2155EXPORT_SYMBOL(pcix_get_mmrbc);
2156
2157/**
2158 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2159 * @dev: PCI device to query
2160 * @mmrbc: maximum memory read count in bytes
2161 * valid values are 512, 1024, 2048, 4096
2162 *
2163 * If possible sets maximum memory read byte count, some bridges have erratas
2164 * that prevent this.
2165 */
2166int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2167{
2168 int cap, err = -EINVAL;
2169 u32 stat, cmd, v, o;
2170
229f5afd 2171 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
2172 goto out;
2173
2174 v = ffs(mmrbc) - 10;
2175
2176 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2177 if (!cap)
2178 goto out;
2179
2180 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2181 if (err)
2182 goto out;
2183
2184 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2185 return -E2BIG;
2186
2187 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2188 if (err)
2189 goto out;
2190
2191 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2192 if (o != v) {
2193 if (v > o && dev->bus &&
2194 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2195 return -EIO;
2196
2197 cmd &= ~PCI_X_CMD_MAX_READ;
2198 cmd |= v << 2;
2199 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2200 }
2201out:
2202 return err;
2203}
2204EXPORT_SYMBOL(pcix_set_mmrbc);
2205
2206/**
2207 * pcie_get_readrq - get PCI Express read request size
2208 * @dev: PCI device to query
2209 *
2210 * Returns maximum memory read request in bytes
2211 * or appropriate error value.
2212 */
2213int pcie_get_readrq(struct pci_dev *dev)
2214{
2215 int ret, cap;
2216 u16 ctl;
2217
2218 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2219 if (!cap)
2220 return -EINVAL;
2221
2222 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2223 if (!ret)
2224 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2225
2226 return ret;
2227}
2228EXPORT_SYMBOL(pcie_get_readrq);
2229
2230/**
2231 * pcie_set_readrq - set PCI Express maximum memory read request
2232 * @dev: PCI device to query
42e61f4a 2233 * @rq: maximum memory read count in bytes
d556ad4b
PO
2234 * valid values are 128, 256, 512, 1024, 2048, 4096
2235 *
2236 * If possible sets maximum read byte count
2237 */
2238int pcie_set_readrq(struct pci_dev *dev, int rq)
2239{
2240 int cap, err = -EINVAL;
2241 u16 ctl, v;
2242
229f5afd 2243 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
2244 goto out;
2245
2246 v = (ffs(rq) - 8) << 12;
2247
2248 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2249 if (!cap)
2250 goto out;
2251
2252 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2253 if (err)
2254 goto out;
2255
2256 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2257 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2258 ctl |= v;
2259 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2260 }
2261
2262out:
2263 return err;
2264}
2265EXPORT_SYMBOL(pcie_set_readrq);
2266
c87deff7
HS
2267/**
2268 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 2269 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
2270 * @flags: resource type mask to be selected
2271 *
2272 * This helper routine makes bar mask from the type of resource.
2273 */
2274int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2275{
2276 int i, bars = 0;
2277 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2278 if (pci_resource_flags(dev, i) & flags)
2279 bars |= (1 << i);
2280 return bars;
2281}
2282
613e7ed6
YZ
2283/**
2284 * pci_resource_bar - get position of the BAR associated with a resource
2285 * @dev: the PCI device
2286 * @resno: the resource number
2287 * @type: the BAR type to be filled in
2288 *
2289 * Returns BAR position in config space, or 0 if the BAR is invalid.
2290 */
2291int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2292{
2293 if (resno < PCI_ROM_RESOURCE) {
2294 *type = pci_bar_unknown;
2295 return PCI_BASE_ADDRESS_0 + 4 * resno;
2296 } else if (resno == PCI_ROM_RESOURCE) {
2297 *type = pci_bar_mem32;
2298 return dev->rom_base_reg;
2299 }
2300
2301 dev_err(&dev->dev, "BAR: invalid resource #%d\n", resno);
2302 return 0;
2303}
2304
32a2eea7
JG
2305static void __devinit pci_no_domains(void)
2306{
2307#ifdef CONFIG_PCI_DOMAINS
2308 pci_domains_supported = 0;
2309#endif
2310}
2311
0ef5f8f6
AP
2312/**
2313 * pci_ext_cfg_enabled - can we access extended PCI config space?
2314 * @dev: The PCI device of the root bridge.
2315 *
2316 * Returns 1 if we can access PCI extended config space (offsets
2317 * greater than 0xff). This is the default implementation. Architecture
2318 * implementations can override this.
2319 */
2320int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2321{
2322 return 1;
2323}
2324
1da177e4
LT
2325static int __devinit pci_init(void)
2326{
2327 struct pci_dev *dev = NULL;
2328
2329 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2330 pci_fixup_device(pci_fixup_final, dev);
2331 }
d389fec6 2332
1da177e4
LT
2333 return 0;
2334}
2335
ad04d31e 2336static int __init pci_setup(char *str)
1da177e4
LT
2337{
2338 while (str) {
2339 char *k = strchr(str, ',');
2340 if (k)
2341 *k++ = 0;
2342 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
2343 if (!strcmp(str, "nomsi")) {
2344 pci_no_msi();
7f785763
RD
2345 } else if (!strcmp(str, "noaer")) {
2346 pci_no_aer();
32a2eea7
JG
2347 } else if (!strcmp(str, "nodomains")) {
2348 pci_no_domains();
4516a618
AN
2349 } else if (!strncmp(str, "cbiosize=", 9)) {
2350 pci_cardbus_io_size = memparse(str + 9, &str);
2351 } else if (!strncmp(str, "cbmemsize=", 10)) {
2352 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
2353 } else {
2354 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2355 str);
2356 }
1da177e4
LT
2357 }
2358 str = k;
2359 }
0637a70a 2360 return 0;
1da177e4 2361}
0637a70a 2362early_param("pci", pci_setup);
1da177e4
LT
2363
2364device_initcall(pci_init);
1da177e4 2365
0b62e13b 2366EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
2367EXPORT_SYMBOL(pci_enable_device_io);
2368EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 2369EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
2370EXPORT_SYMBOL(pcim_enable_device);
2371EXPORT_SYMBOL(pcim_pin_device);
1da177e4 2372EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
2373EXPORT_SYMBOL(pci_find_capability);
2374EXPORT_SYMBOL(pci_bus_find_capability);
2375EXPORT_SYMBOL(pci_release_regions);
2376EXPORT_SYMBOL(pci_request_regions);
e8de1481 2377EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
2378EXPORT_SYMBOL(pci_release_region);
2379EXPORT_SYMBOL(pci_request_region);
e8de1481 2380EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
2381EXPORT_SYMBOL(pci_release_selected_regions);
2382EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 2383EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4 2384EXPORT_SYMBOL(pci_set_master);
6a479079 2385EXPORT_SYMBOL(pci_clear_master);
1da177e4 2386EXPORT_SYMBOL(pci_set_mwi);
694625c0 2387EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 2388EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 2389EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 2390EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
2391EXPORT_SYMBOL(pci_set_consistent_dma_mask);
2392EXPORT_SYMBOL(pci_assign_resource);
2393EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 2394EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
2395
2396EXPORT_SYMBOL(pci_set_power_state);
2397EXPORT_SYMBOL(pci_save_state);
2398EXPORT_SYMBOL(pci_restore_state);
e5899e1b 2399EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 2400EXPORT_SYMBOL(pci_pme_active);
1da177e4 2401EXPORT_SYMBOL(pci_enable_wake);
0235c4fc 2402EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 2403EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
2404EXPORT_SYMBOL(pci_prepare_to_sleep);
2405EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 2406EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 2407