]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/pci.c
PCI hotplug: fix typo in pcie hotplug output
[mirror_ubuntu-artful-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
1da177e4
LT
15#include <linux/module.h>
16#include <linux/spinlock.h>
4e57b681 17#include <linux/string.h>
229f5afd 18#include <linux/log2.h>
7d715a6c 19#include <linux/pci-aspm.h>
c300bd2f 20#include <linux/pm_wakeup.h>
1da177e4 21#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 22#include "pci.h"
1da177e4 23
ffadcc2f 24unsigned int pci_pm_d3_delay = 10;
1da177e4 25
32a2eea7
JG
26#ifdef CONFIG_PCI_DOMAINS
27int pci_domains_supported = 1;
28#endif
29
4516a618
AN
30#define DEFAULT_CARDBUS_IO_SIZE (256)
31#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
32/* pci=cbmemsize=nnM,cbiosize=nn can override this */
33unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
34unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
35
1da177e4
LT
36/**
37 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
38 * @bus: pointer to PCI bus structure to search
39 *
40 * Given a PCI bus, returns the highest PCI bus number present in the set
41 * including the given PCI bus and its list of child PCI buses.
42 */
96bde06a 43unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
44{
45 struct list_head *tmp;
46 unsigned char max, n;
47
b82db5ce 48 max = bus->subordinate;
1da177e4
LT
49 list_for_each(tmp, &bus->children) {
50 n = pci_bus_max_busnr(pci_bus_b(tmp));
51 if(n > max)
52 max = n;
53 }
54 return max;
55}
b82db5ce 56EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 57
b82db5ce 58#if 0
1da177e4
LT
59/**
60 * pci_max_busnr - returns maximum PCI bus number
61 *
62 * Returns the highest PCI bus number present in the system global list of
63 * PCI buses.
64 */
65unsigned char __devinit
66pci_max_busnr(void)
67{
68 struct pci_bus *bus = NULL;
69 unsigned char max, n;
70
71 max = 0;
72 while ((bus = pci_find_next_bus(bus)) != NULL) {
73 n = pci_bus_max_busnr(bus);
74 if(n > max)
75 max = n;
76 }
77 return max;
78}
79
54c762fe
AB
80#endif /* 0 */
81
687d5fe3
ME
82#define PCI_FIND_CAP_TTL 48
83
84static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
85 u8 pos, int cap, int *ttl)
24a4e377
RD
86{
87 u8 id;
24a4e377 88
687d5fe3 89 while ((*ttl)--) {
24a4e377
RD
90 pci_bus_read_config_byte(bus, devfn, pos, &pos);
91 if (pos < 0x40)
92 break;
93 pos &= ~3;
94 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
95 &id);
96 if (id == 0xff)
97 break;
98 if (id == cap)
99 return pos;
100 pos += PCI_CAP_LIST_NEXT;
101 }
102 return 0;
103}
104
687d5fe3
ME
105static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
106 u8 pos, int cap)
107{
108 int ttl = PCI_FIND_CAP_TTL;
109
110 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
111}
112
24a4e377
RD
113int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
114{
115 return __pci_find_next_cap(dev->bus, dev->devfn,
116 pos + PCI_CAP_LIST_NEXT, cap);
117}
118EXPORT_SYMBOL_GPL(pci_find_next_capability);
119
d3bac118
ME
120static int __pci_bus_find_cap_start(struct pci_bus *bus,
121 unsigned int devfn, u8 hdr_type)
1da177e4
LT
122{
123 u16 status;
1da177e4
LT
124
125 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
126 if (!(status & PCI_STATUS_CAP_LIST))
127 return 0;
128
129 switch (hdr_type) {
130 case PCI_HEADER_TYPE_NORMAL:
131 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 132 return PCI_CAPABILITY_LIST;
1da177e4 133 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 134 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
135 default:
136 return 0;
137 }
d3bac118
ME
138
139 return 0;
1da177e4
LT
140}
141
142/**
143 * pci_find_capability - query for devices' capabilities
144 * @dev: PCI device to query
145 * @cap: capability code
146 *
147 * Tell if a device supports a given PCI capability.
148 * Returns the address of the requested capability structure within the
149 * device's PCI configuration space or 0 in case the device does not
150 * support it. Possible values for @cap:
151 *
152 * %PCI_CAP_ID_PM Power Management
153 * %PCI_CAP_ID_AGP Accelerated Graphics Port
154 * %PCI_CAP_ID_VPD Vital Product Data
155 * %PCI_CAP_ID_SLOTID Slot Identification
156 * %PCI_CAP_ID_MSI Message Signalled Interrupts
157 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
158 * %PCI_CAP_ID_PCIX PCI-X
159 * %PCI_CAP_ID_EXP PCI Express
160 */
161int pci_find_capability(struct pci_dev *dev, int cap)
162{
d3bac118
ME
163 int pos;
164
165 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
166 if (pos)
167 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
168
169 return pos;
1da177e4
LT
170}
171
172/**
173 * pci_bus_find_capability - query for devices' capabilities
174 * @bus: the PCI bus to query
175 * @devfn: PCI device to query
176 * @cap: capability code
177 *
178 * Like pci_find_capability() but works for pci devices that do not have a
179 * pci_dev structure set up yet.
180 *
181 * Returns the address of the requested capability structure within the
182 * device's PCI configuration space or 0 in case the device does not
183 * support it.
184 */
185int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
186{
d3bac118 187 int pos;
1da177e4
LT
188 u8 hdr_type;
189
190 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
191
d3bac118
ME
192 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
193 if (pos)
194 pos = __pci_find_next_cap(bus, devfn, pos, cap);
195
196 return pos;
1da177e4
LT
197}
198
199/**
200 * pci_find_ext_capability - Find an extended capability
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Returns the address of the requested extended capability structure
205 * within the device's PCI configuration space or 0 if the device does
206 * not support it. Possible values for @cap:
207 *
208 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
209 * %PCI_EXT_CAP_ID_VC Virtual Channel
210 * %PCI_EXT_CAP_ID_DSN Device Serial Number
211 * %PCI_EXT_CAP_ID_PWR Power Budgeting
212 */
213int pci_find_ext_capability(struct pci_dev *dev, int cap)
214{
215 u32 header;
216 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
217 int pos = 0x100;
218
219 if (dev->cfg_size <= 256)
220 return 0;
221
222 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
223 return 0;
224
225 /*
226 * If we have no capabilities, this is indicated by cap ID,
227 * cap version and next pointer all being 0.
228 */
229 if (header == 0)
230 return 0;
231
232 while (ttl-- > 0) {
233 if (PCI_EXT_CAP_ID(header) == cap)
234 return pos;
235
236 pos = PCI_EXT_CAP_NEXT(header);
237 if (pos < 0x100)
238 break;
239
240 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
241 break;
242 }
243
244 return 0;
245}
3a720d72 246EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 247
687d5fe3
ME
248static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
249{
250 int rc, ttl = PCI_FIND_CAP_TTL;
251 u8 cap, mask;
252
253 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
254 mask = HT_3BIT_CAP_MASK;
255 else
256 mask = HT_5BIT_CAP_MASK;
257
258 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
259 PCI_CAP_ID_HT, &ttl);
260 while (pos) {
261 rc = pci_read_config_byte(dev, pos + 3, &cap);
262 if (rc != PCIBIOS_SUCCESSFUL)
263 return 0;
264
265 if ((cap & mask) == ht_cap)
266 return pos;
267
47a4d5be
BG
268 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
269 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
270 PCI_CAP_ID_HT, &ttl);
271 }
272
273 return 0;
274}
275/**
276 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
277 * @dev: PCI device to query
278 * @pos: Position from which to continue searching
279 * @ht_cap: Hypertransport capability code
280 *
281 * To be used in conjunction with pci_find_ht_capability() to search for
282 * all capabilities matching @ht_cap. @pos should always be a value returned
283 * from pci_find_ht_capability().
284 *
285 * NB. To be 100% safe against broken PCI devices, the caller should take
286 * steps to avoid an infinite loop.
287 */
288int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
289{
290 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
291}
292EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
293
294/**
295 * pci_find_ht_capability - query a device's Hypertransport capabilities
296 * @dev: PCI device to query
297 * @ht_cap: Hypertransport capability code
298 *
299 * Tell if a device supports a given Hypertransport capability.
300 * Returns an address within the device's PCI configuration space
301 * or 0 in case the device does not support the request capability.
302 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
303 * which has a Hypertransport capability matching @ht_cap.
304 */
305int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
306{
307 int pos;
308
309 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
310 if (pos)
311 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
312
313 return pos;
314}
315EXPORT_SYMBOL_GPL(pci_find_ht_capability);
316
1da177e4
LT
317/**
318 * pci_find_parent_resource - return resource region of parent bus of given region
319 * @dev: PCI device structure contains resources to be searched
320 * @res: child resource record for which parent is sought
321 *
322 * For given resource region of given device, return the resource
323 * region of parent bus the given region is contained in or where
324 * it should be allocated from.
325 */
326struct resource *
327pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
328{
329 const struct pci_bus *bus = dev->bus;
330 int i;
331 struct resource *best = NULL;
332
333 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
334 struct resource *r = bus->resource[i];
335 if (!r)
336 continue;
337 if (res->start && !(res->start >= r->start && res->end <= r->end))
338 continue; /* Not contained */
339 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
340 continue; /* Wrong type */
341 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
342 return r; /* Exact match */
343 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
344 best = r; /* Approximating prefetchable by non-prefetchable */
345 }
346 return best;
347}
348
064b53db
JL
349/**
350 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
351 * @dev: PCI device to have its BARs restored
352 *
353 * Restore the BAR values for a given device, so as to make it
354 * accessible by its driver.
355 */
ad668599 356static void
064b53db
JL
357pci_restore_bars(struct pci_dev *dev)
358{
359 int i, numres;
360
361 switch (dev->hdr_type) {
362 case PCI_HEADER_TYPE_NORMAL:
363 numres = 6;
364 break;
365 case PCI_HEADER_TYPE_BRIDGE:
366 numres = 2;
367 break;
368 case PCI_HEADER_TYPE_CARDBUS:
369 numres = 1;
370 break;
371 default:
372 /* Should never get here, but just in case... */
373 return;
374 }
375
376 for (i = 0; i < numres; i ++)
377 pci_update_resource(dev, &dev->resource[i], i);
378}
379
961d9120
RW
380static struct pci_platform_pm_ops *pci_platform_pm;
381
382int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
383{
eb9d0fe4
RW
384 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
385 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
386 return -EINVAL;
387 pci_platform_pm = ops;
388 return 0;
389}
390
391static inline bool platform_pci_power_manageable(struct pci_dev *dev)
392{
393 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
394}
395
396static inline int platform_pci_set_power_state(struct pci_dev *dev,
397 pci_power_t t)
398{
399 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
400}
401
402static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
403{
404 return pci_platform_pm ?
405 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
406}
8f7020d3 407
eb9d0fe4
RW
408static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
409{
410 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
411}
412
413static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
414{
415 return pci_platform_pm ?
416 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
417}
418
1da177e4 419/**
44e4e66e
RW
420 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
421 * given PCI device
422 * @dev: PCI device to handle.
44e4e66e 423 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 424 *
44e4e66e
RW
425 * RETURN VALUE:
426 * -EINVAL if the requested state is invalid.
427 * -EIO if device does not support PCI PM or its PM capabilities register has a
428 * wrong version, or device doesn't support the requested state.
429 * 0 if device already is in the requested state.
430 * 0 if device's power state has been successfully changed.
1da177e4 431 */
44e4e66e 432static int
337001b6 433pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 434{
337001b6 435 u16 pmcsr;
44e4e66e 436 bool need_restore = false;
1da177e4 437
337001b6 438 if (!dev->pm_cap)
cca03dec
AL
439 return -EIO;
440
44e4e66e
RW
441 if (state < PCI_D0 || state > PCI_D3hot)
442 return -EINVAL;
443
1da177e4
LT
444 /* Validate current state:
445 * Can enter D0 from any state, but if we can only go deeper
446 * to sleep if we're already in a low power state
447 */
44e4e66e
RW
448 if (dev->current_state == state) {
449 /* we're already there */
450 return 0;
451 } else if (state != PCI_D0 && dev->current_state <= PCI_D3cold
452 && dev->current_state > state) {
80ccba11
BH
453 dev_err(&dev->dev, "invalid power transition "
454 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 455 return -EINVAL;
44e4e66e 456 }
1da177e4 457
1da177e4 458 /* check if this device supports the desired state */
337001b6
RW
459 if ((state == PCI_D1 && !dev->d1_support)
460 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 461 return -EIO;
1da177e4 462
337001b6 463 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 464
32a36585 465 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
466 * This doesn't affect PME_Status, disables PME_En, and
467 * sets PowerState to 0.
468 */
32a36585 469 switch (dev->current_state) {
d3535fbb
JL
470 case PCI_D0:
471 case PCI_D1:
472 case PCI_D2:
473 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
474 pmcsr |= state;
475 break;
32a36585
JL
476 case PCI_UNKNOWN: /* Boot-up */
477 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
478 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 479 need_restore = true;
32a36585 480 /* Fall-through: force to D0 */
32a36585 481 default:
d3535fbb 482 pmcsr = 0;
32a36585 483 break;
1da177e4
LT
484 }
485
486 /* enter specified state */
337001b6 487 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
488
489 /* Mandatory power management transition delays */
490 /* see PCI PM 1.1 5.6.1 table 18 */
491 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 492 msleep(pci_pm_d3_delay);
1da177e4
LT
493 else if (state == PCI_D2 || dev->current_state == PCI_D2)
494 udelay(200);
1da177e4 495
b913100d 496 dev->current_state = state;
064b53db
JL
497
498 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
499 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
500 * from D3hot to D0 _may_ perform an internal reset, thereby
501 * going to "D0 Uninitialized" rather than "D0 Initialized".
502 * For example, at least some versions of the 3c905B and the
503 * 3c556B exhibit this behaviour.
504 *
505 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
506 * devices in a D3hot state at boot. Consequently, we need to
507 * restore at least the BARs so that the device will be
508 * accessible to its driver.
509 */
510 if (need_restore)
511 pci_restore_bars(dev);
512
7d715a6c
SL
513 if (dev->bus->self)
514 pcie_aspm_pm_state_change(dev->bus->self);
515
1da177e4
LT
516 return 0;
517}
518
44e4e66e
RW
519/**
520 * pci_update_current_state - Read PCI power state of given device from its
521 * PCI PM registers and cache it
522 * @dev: PCI device to handle.
44e4e66e 523 */
337001b6 524static void pci_update_current_state(struct pci_dev *dev)
44e4e66e 525{
337001b6 526 if (dev->pm_cap) {
44e4e66e
RW
527 u16 pmcsr;
528
337001b6 529 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e
RW
530 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
531 }
532}
533
534/**
535 * pci_set_power_state - Set the power state of a PCI device
536 * @dev: PCI device to handle.
537 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
538 *
539 * Transition a device to a new power state, using the platform formware and/or
540 * the device's PCI PM registers.
541 *
542 * RETURN VALUE:
543 * -EINVAL if the requested state is invalid.
544 * -EIO if device does not support PCI PM or its PM capabilities register has a
545 * wrong version, or device doesn't support the requested state.
546 * 0 if device already is in the requested state.
547 * 0 if device's power state has been successfully changed.
548 */
549int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
550{
337001b6 551 int error;
44e4e66e
RW
552
553 /* bound the state we're entering */
554 if (state > PCI_D3hot)
555 state = PCI_D3hot;
556 else if (state < PCI_D0)
557 state = PCI_D0;
558 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
559 /*
560 * If the device or the parent bridge do not support PCI PM,
561 * ignore the request if we're doing anything other than putting
562 * it into D0 (which would only happen on boot).
563 */
564 return 0;
565
44e4e66e
RW
566 if (state == PCI_D0 && platform_pci_power_manageable(dev)) {
567 /*
568 * Allow the platform to change the state, for example via ACPI
569 * _PR0, _PS0 and some such, but do not trust it.
570 */
571 int ret = platform_pci_set_power_state(dev, PCI_D0);
572 if (!ret)
337001b6 573 pci_update_current_state(dev);
44e4e66e
RW
574 }
575
337001b6 576 error = pci_raw_set_power_state(dev, state);
44e4e66e
RW
577
578 if (state > PCI_D0 && platform_pci_power_manageable(dev)) {
579 /* Allow the platform to finalize the transition */
580 int ret = platform_pci_set_power_state(dev, state);
581 if (!ret) {
337001b6 582 pci_update_current_state(dev);
44e4e66e
RW
583 error = 0;
584 }
585 }
586
587 return error;
588}
589
1da177e4
LT
590/**
591 * pci_choose_state - Choose the power state of a PCI device
592 * @dev: PCI device to be suspended
593 * @state: target sleep state for the whole system. This is the value
594 * that is passed to suspend() function.
595 *
596 * Returns PCI power state suitable for given device and given system
597 * message.
598 */
599
600pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
601{
ab826ca4 602 pci_power_t ret;
0f64474b 603
1da177e4
LT
604 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
605 return PCI_D0;
606
961d9120
RW
607 ret = platform_pci_choose_state(dev);
608 if (ret != PCI_POWER_ERROR)
609 return ret;
ca078bae
PM
610
611 switch (state.event) {
612 case PM_EVENT_ON:
613 return PCI_D0;
614 case PM_EVENT_FREEZE:
b887d2e6
DB
615 case PM_EVENT_PRETHAW:
616 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 617 case PM_EVENT_SUSPEND:
3a2d5b70 618 case PM_EVENT_HIBERNATE:
ca078bae 619 return PCI_D3hot;
1da177e4 620 default:
80ccba11
BH
621 dev_info(&dev->dev, "unrecognized suspend event %d\n",
622 state.event);
1da177e4
LT
623 BUG();
624 }
625 return PCI_D0;
626}
627
628EXPORT_SYMBOL(pci_choose_state);
629
b56a5a23
MT
630static int pci_save_pcie_state(struct pci_dev *dev)
631{
632 int pos, i = 0;
633 struct pci_cap_saved_state *save_state;
634 u16 *cap;
017fc480 635 int found = 0;
b56a5a23
MT
636
637 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
638 if (pos <= 0)
639 return 0;
640
9f35575d
EB
641 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
642 if (!save_state)
643 save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
017fc480
SL
644 else
645 found = 1;
b56a5a23 646 if (!save_state) {
80ccba11 647 dev_err(&dev->dev, "out of memory in pci_save_pcie_state\n");
b56a5a23
MT
648 return -ENOMEM;
649 }
650 cap = (u16 *)&save_state->data[0];
651
652 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
653 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
654 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
655 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
ec0a3a27 656 save_state->cap_nr = PCI_CAP_ID_EXP;
017fc480
SL
657 if (!found)
658 pci_add_saved_cap(dev, save_state);
b56a5a23
MT
659 return 0;
660}
661
662static void pci_restore_pcie_state(struct pci_dev *dev)
663{
664 int i = 0, pos;
665 struct pci_cap_saved_state *save_state;
666 u16 *cap;
667
668 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
669 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
670 if (!save_state || pos <= 0)
671 return;
672 cap = (u16 *)&save_state->data[0];
673
674 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
675 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
676 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
677 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
678}
679
cc692a5f
SH
680
681static int pci_save_pcix_state(struct pci_dev *dev)
682{
683 int pos, i = 0;
684 struct pci_cap_saved_state *save_state;
685 u16 *cap;
017fc480 686 int found = 0;
cc692a5f
SH
687
688 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
689 if (pos <= 0)
690 return 0;
691
f34303de 692 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
9f35575d
EB
693 if (!save_state)
694 save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
017fc480
SL
695 else
696 found = 1;
cc692a5f 697 if (!save_state) {
80ccba11 698 dev_err(&dev->dev, "out of memory in pci_save_pcie_state\n");
cc692a5f
SH
699 return -ENOMEM;
700 }
701 cap = (u16 *)&save_state->data[0];
702
703 pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
ec0a3a27 704 save_state->cap_nr = PCI_CAP_ID_PCIX;
017fc480
SL
705 if (!found)
706 pci_add_saved_cap(dev, save_state);
cc692a5f
SH
707 return 0;
708}
709
710static void pci_restore_pcix_state(struct pci_dev *dev)
711{
712 int i = 0, pos;
713 struct pci_cap_saved_state *save_state;
714 u16 *cap;
715
716 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
717 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
718 if (!save_state || pos <= 0)
719 return;
720 cap = (u16 *)&save_state->data[0];
721
722 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
723}
724
725
1da177e4
LT
726/**
727 * pci_save_state - save the PCI configuration space of a device before suspending
728 * @dev: - PCI device that we're dealing with
1da177e4
LT
729 */
730int
731pci_save_state(struct pci_dev *dev)
732{
733 int i;
734 /* XXX: 100% dword access ok here? */
735 for (i = 0; i < 16; i++)
736 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
737 if ((i = pci_save_pcie_state(dev)) != 0)
738 return i;
cc692a5f
SH
739 if ((i = pci_save_pcix_state(dev)) != 0)
740 return i;
1da177e4
LT
741 return 0;
742}
743
744/**
745 * pci_restore_state - Restore the saved state of a PCI device
746 * @dev: - PCI device that we're dealing with
1da177e4
LT
747 */
748int
749pci_restore_state(struct pci_dev *dev)
750{
751 int i;
b4482a4b 752 u32 val;
1da177e4 753
b56a5a23
MT
754 /* PCI Express register must be restored first */
755 pci_restore_pcie_state(dev);
756
8b8c8d28
YL
757 /*
758 * The Base Address register should be programmed before the command
759 * register(s)
760 */
761 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
762 pci_read_config_dword(dev, i * 4, &val);
763 if (val != dev->saved_config_space[i]) {
80ccba11
BH
764 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
765 "space at offset %#x (was %#x, writing %#x)\n",
766 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
767 pci_write_config_dword(dev,i * 4,
768 dev->saved_config_space[i]);
769 }
770 }
cc692a5f 771 pci_restore_pcix_state(dev);
41017f0c 772 pci_restore_msi_state(dev);
8fed4b65 773
1da177e4
LT
774 return 0;
775}
776
38cc1302
HS
777static int do_pci_enable_device(struct pci_dev *dev, int bars)
778{
779 int err;
780
781 err = pci_set_power_state(dev, PCI_D0);
782 if (err < 0 && err != -EIO)
783 return err;
784 err = pcibios_enable_device(dev, bars);
785 if (err < 0)
786 return err;
787 pci_fixup_device(pci_fixup_enable, dev);
788
789 return 0;
790}
791
792/**
0b62e13b 793 * pci_reenable_device - Resume abandoned device
38cc1302
HS
794 * @dev: PCI device to be resumed
795 *
796 * Note this function is a backend of pci_default_resume and is not supposed
797 * to be called by normal code, write proper resume handler and use it instead.
798 */
0b62e13b 799int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
800{
801 if (atomic_read(&dev->enable_cnt))
802 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
803 return 0;
804}
805
b718989d
BH
806static int __pci_enable_device_flags(struct pci_dev *dev,
807 resource_size_t flags)
1da177e4
LT
808{
809 int err;
b718989d 810 int i, bars = 0;
1da177e4 811
9fb625c3
HS
812 if (atomic_add_return(1, &dev->enable_cnt) > 1)
813 return 0; /* already enabled */
814
b718989d
BH
815 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
816 if (dev->resource[i].flags & flags)
817 bars |= (1 << i);
818
38cc1302 819 err = do_pci_enable_device(dev, bars);
95a62965 820 if (err < 0)
38cc1302 821 atomic_dec(&dev->enable_cnt);
9fb625c3 822 return err;
1da177e4
LT
823}
824
b718989d
BH
825/**
826 * pci_enable_device_io - Initialize a device for use with IO space
827 * @dev: PCI device to be initialized
828 *
829 * Initialize device before it's used by a driver. Ask low-level code
830 * to enable I/O resources. Wake up the device if it was suspended.
831 * Beware, this function can fail.
832 */
833int pci_enable_device_io(struct pci_dev *dev)
834{
835 return __pci_enable_device_flags(dev, IORESOURCE_IO);
836}
837
838/**
839 * pci_enable_device_mem - Initialize a device for use with Memory space
840 * @dev: PCI device to be initialized
841 *
842 * Initialize device before it's used by a driver. Ask low-level code
843 * to enable Memory resources. Wake up the device if it was suspended.
844 * Beware, this function can fail.
845 */
846int pci_enable_device_mem(struct pci_dev *dev)
847{
848 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
849}
850
bae94d02
IPG
851/**
852 * pci_enable_device - Initialize device before it's used by a driver.
853 * @dev: PCI device to be initialized
854 *
855 * Initialize device before it's used by a driver. Ask low-level code
856 * to enable I/O and memory. Wake up the device if it was suspended.
857 * Beware, this function can fail.
858 *
859 * Note we don't actually enable the device many times if we call
860 * this function repeatedly (we just increment the count).
861 */
862int pci_enable_device(struct pci_dev *dev)
863{
b718989d 864 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
865}
866
9ac7849e
TH
867/*
868 * Managed PCI resources. This manages device on/off, intx/msi/msix
869 * on/off and BAR regions. pci_dev itself records msi/msix status, so
870 * there's no need to track it separately. pci_devres is initialized
871 * when a device is enabled using managed PCI device enable interface.
872 */
873struct pci_devres {
7f375f32
TH
874 unsigned int enabled:1;
875 unsigned int pinned:1;
9ac7849e
TH
876 unsigned int orig_intx:1;
877 unsigned int restore_intx:1;
878 u32 region_mask;
879};
880
881static void pcim_release(struct device *gendev, void *res)
882{
883 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
884 struct pci_devres *this = res;
885 int i;
886
887 if (dev->msi_enabled)
888 pci_disable_msi(dev);
889 if (dev->msix_enabled)
890 pci_disable_msix(dev);
891
892 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
893 if (this->region_mask & (1 << i))
894 pci_release_region(dev, i);
895
896 if (this->restore_intx)
897 pci_intx(dev, this->orig_intx);
898
7f375f32 899 if (this->enabled && !this->pinned)
9ac7849e
TH
900 pci_disable_device(dev);
901}
902
903static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
904{
905 struct pci_devres *dr, *new_dr;
906
907 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
908 if (dr)
909 return dr;
910
911 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
912 if (!new_dr)
913 return NULL;
914 return devres_get(&pdev->dev, new_dr, NULL, NULL);
915}
916
917static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
918{
919 if (pci_is_managed(pdev))
920 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
921 return NULL;
922}
923
924/**
925 * pcim_enable_device - Managed pci_enable_device()
926 * @pdev: PCI device to be initialized
927 *
928 * Managed pci_enable_device().
929 */
930int pcim_enable_device(struct pci_dev *pdev)
931{
932 struct pci_devres *dr;
933 int rc;
934
935 dr = get_pci_dr(pdev);
936 if (unlikely(!dr))
937 return -ENOMEM;
b95d58ea
TH
938 if (dr->enabled)
939 return 0;
9ac7849e
TH
940
941 rc = pci_enable_device(pdev);
942 if (!rc) {
943 pdev->is_managed = 1;
7f375f32 944 dr->enabled = 1;
9ac7849e
TH
945 }
946 return rc;
947}
948
949/**
950 * pcim_pin_device - Pin managed PCI device
951 * @pdev: PCI device to pin
952 *
953 * Pin managed PCI device @pdev. Pinned device won't be disabled on
954 * driver detach. @pdev must have been enabled with
955 * pcim_enable_device().
956 */
957void pcim_pin_device(struct pci_dev *pdev)
958{
959 struct pci_devres *dr;
960
961 dr = find_pci_dr(pdev);
7f375f32 962 WARN_ON(!dr || !dr->enabled);
9ac7849e 963 if (dr)
7f375f32 964 dr->pinned = 1;
9ac7849e
TH
965}
966
1da177e4
LT
967/**
968 * pcibios_disable_device - disable arch specific PCI resources for device dev
969 * @dev: the PCI device to disable
970 *
971 * Disables architecture specific PCI resources for the device. This
972 * is the default implementation. Architecture implementations can
973 * override this.
974 */
975void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
976
977/**
978 * pci_disable_device - Disable PCI device after use
979 * @dev: PCI device to be disabled
980 *
981 * Signal to the system that the PCI device is not in use by the system
982 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
983 *
984 * Note we don't actually disable the device until all callers of
985 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
986 */
987void
988pci_disable_device(struct pci_dev *dev)
989{
9ac7849e 990 struct pci_devres *dr;
1da177e4 991 u16 pci_command;
99dc804d 992
9ac7849e
TH
993 dr = find_pci_dr(dev);
994 if (dr)
7f375f32 995 dr->enabled = 0;
9ac7849e 996
bae94d02
IPG
997 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
998 return;
999
1da177e4
LT
1000 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1001 if (pci_command & PCI_COMMAND_MASTER) {
1002 pci_command &= ~PCI_COMMAND_MASTER;
1003 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1004 }
ceb43744 1005 dev->is_busmaster = 0;
1da177e4
LT
1006
1007 pcibios_disable_device(dev);
1008}
1009
f7bdd12d
BK
1010/**
1011 * pcibios_set_pcie_reset_state - set reset state for device dev
1012 * @dev: the PCI-E device reset
1013 * @state: Reset state to enter into
1014 *
1015 *
1016 * Sets the PCI-E reset state for the device. This is the default
1017 * implementation. Architecture implementations can override this.
1018 */
1019int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1020 enum pcie_reset_state state)
1021{
1022 return -EINVAL;
1023}
1024
1025/**
1026 * pci_set_pcie_reset_state - set reset state for device dev
1027 * @dev: the PCI-E device reset
1028 * @state: Reset state to enter into
1029 *
1030 *
1031 * Sets the PCI reset state for the device.
1032 */
1033int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1034{
1035 return pcibios_set_pcie_reset_state(dev, state);
1036}
1037
eb9d0fe4
RW
1038/**
1039 * pci_pme_capable - check the capability of PCI device to generate PME#
1040 * @dev: PCI device to handle.
eb9d0fe4
RW
1041 * @state: PCI state from which device will issue PME#.
1042 */
e5899e1b 1043bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1044{
337001b6 1045 if (!dev->pm_cap)
eb9d0fe4
RW
1046 return false;
1047
337001b6 1048 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1049}
1050
1051/**
1052 * pci_pme_active - enable or disable PCI device's PME# function
1053 * @dev: PCI device to handle.
eb9d0fe4
RW
1054 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1055 *
1056 * The caller must verify that the device is capable of generating PME# before
1057 * calling this function with @enable equal to 'true'.
1058 */
337001b6 1059static void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1060{
1061 u16 pmcsr;
1062
337001b6 1063 if (!dev->pm_cap)
eb9d0fe4
RW
1064 return;
1065
337001b6 1066 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1067 /* Clear PME_Status by writing 1 to it and enable PME# */
1068 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1069 if (!enable)
1070 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1071
337001b6 1072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4
RW
1073
1074 dev_printk(KERN_INFO, &dev->dev, "PME# %s\n",
1075 enable ? "enabled" : "disabled");
1076}
1077
1da177e4 1078/**
075c1771
DB
1079 * pci_enable_wake - enable PCI device as wakeup event source
1080 * @dev: PCI device affected
1081 * @state: PCI state from which device will issue wakeup events
1082 * @enable: True to enable event generation; false to disable
1083 *
1084 * This enables the device as a wakeup event source, or disables it.
1085 * When such events involves platform-specific hooks, those hooks are
1086 * called automatically by this routine.
1087 *
1088 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1089 * always require such platform hooks.
075c1771 1090 *
eb9d0fe4
RW
1091 * RETURN VALUE:
1092 * 0 is returned on success
1093 * -EINVAL is returned if device is not supposed to wake up the system
1094 * Error code depending on the platform is returned if both the platform and
1095 * the native mechanism fail to enable the generation of wake-up events
1da177e4
LT
1096 */
1097int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
1098{
eb9d0fe4
RW
1099 int error = 0;
1100 bool pme_done = false;
075c1771 1101
eb9d0fe4
RW
1102 if (!device_may_wakeup(&dev->dev))
1103 return -EINVAL;
1da177e4 1104
eb9d0fe4
RW
1105 /*
1106 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1107 * Anderson we should be doing PME# wake enable followed by ACPI wake
1108 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1109 */
1da177e4 1110
eb9d0fe4
RW
1111 if (!enable && platform_pci_can_wakeup(dev))
1112 error = platform_pci_sleep_wake(dev, false);
1da177e4 1113
337001b6
RW
1114 if (!enable || pci_pme_capable(dev, state)) {
1115 pci_pme_active(dev, enable);
eb9d0fe4 1116 pme_done = true;
075c1771 1117 }
1da177e4 1118
eb9d0fe4
RW
1119 if (enable && platform_pci_can_wakeup(dev))
1120 error = platform_pci_sleep_wake(dev, true);
1da177e4 1121
eb9d0fe4
RW
1122 return pme_done ? 0 : error;
1123}
1da177e4 1124
404cc2d8 1125/**
404cc2d8 1126 */
e5899e1b 1127pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1128{
1129 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1130
1131 if (platform_pci_power_manageable(dev)) {
1132 /*
1133 * Call the platform to choose the target state of the device
1134 * and enable wake-up from this state if supported.
1135 */
1136 pci_power_t state = platform_pci_choose_state(dev);
1137
1138 switch (state) {
1139 case PCI_POWER_ERROR:
1140 case PCI_UNKNOWN:
1141 break;
1142 case PCI_D1:
1143 case PCI_D2:
1144 if (pci_no_d1d2(dev))
1145 break;
1146 default:
1147 target_state = state;
404cc2d8
RW
1148 }
1149 } else if (device_may_wakeup(&dev->dev)) {
1150 /*
1151 * Find the deepest state from which the device can generate
1152 * wake-up events, make it the target state and enable device
1153 * to generate PME#.
1154 */
337001b6 1155 if (!dev->pm_cap)
e5899e1b 1156 return PCI_POWER_ERROR;
404cc2d8 1157
337001b6
RW
1158 if (dev->pme_support) {
1159 while (target_state
1160 && !(dev->pme_support & (1 << target_state)))
1161 target_state--;
404cc2d8
RW
1162 }
1163 }
1164
e5899e1b
RW
1165 return target_state;
1166}
1167
1168/**
1169 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1170 * @dev: Device to handle.
1171 *
1172 * Choose the power state appropriate for the device depending on whether
1173 * it can wake up the system and/or is power manageable by the platform
1174 * (PCI_D3hot is the default) and put the device into that state.
1175 */
1176int pci_prepare_to_sleep(struct pci_dev *dev)
1177{
1178 pci_power_t target_state = pci_target_state(dev);
1179 int error;
1180
1181 if (target_state == PCI_POWER_ERROR)
1182 return -EIO;
1183
c157dfa3
RW
1184 pci_enable_wake(dev, target_state, true);
1185
404cc2d8
RW
1186 error = pci_set_power_state(dev, target_state);
1187
1188 if (error)
1189 pci_enable_wake(dev, target_state, false);
1190
1191 return error;
1192}
1193
1194/**
443bd1c4 1195 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1196 * @dev: Device to handle.
1197 *
1198 * Disable device's sytem wake-up capability and put it into D0.
1199 */
1200int pci_back_from_sleep(struct pci_dev *dev)
1201{
1202 pci_enable_wake(dev, PCI_D0, false);
1203 return pci_set_power_state(dev, PCI_D0);
1204}
1205
eb9d0fe4
RW
1206/**
1207 * pci_pm_init - Initialize PM functions of given PCI device
1208 * @dev: PCI device to handle.
1209 */
1210void pci_pm_init(struct pci_dev *dev)
1211{
1212 int pm;
1213 u16 pmc;
1da177e4 1214
337001b6
RW
1215 dev->pm_cap = 0;
1216
eb9d0fe4
RW
1217 /* find PCI PM capability in list */
1218 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1219 if (!pm)
1220 return;
1221 /* Check device's ability to generate PME# */
1222 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1223
eb9d0fe4
RW
1224 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1225 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1226 pmc & PCI_PM_CAP_VER_MASK);
1227 return;
1228 }
1229
337001b6
RW
1230 dev->pm_cap = pm;
1231
1232 dev->d1_support = false;
1233 dev->d2_support = false;
1234 if (!pci_no_d1d2(dev)) {
1235 if (pmc & PCI_PM_CAP_D1) {
1236 dev_printk(KERN_DEBUG, &dev->dev, "supports D1\n");
1237 dev->d1_support = true;
1238 }
1239 if (pmc & PCI_PM_CAP_D2) {
1240 dev_printk(KERN_DEBUG, &dev->dev, "supports D2\n");
1241 dev->d2_support = true;
1242 }
1243 }
1244
1245 pmc &= PCI_PM_CAP_PME_MASK;
1246 if (pmc) {
eb9d0fe4
RW
1247 dev_printk(KERN_INFO, &dev->dev,
1248 "PME# supported from%s%s%s%s%s\n",
1249 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1250 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1251 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1252 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1253 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1254 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
eb9d0fe4
RW
1255 /*
1256 * Make device's PM flags reflect the wake-up capability, but
1257 * let the user space enable it to wake up the system as needed.
1258 */
1259 device_set_wakeup_capable(&dev->dev, true);
1260 device_set_wakeup_enable(&dev->dev, false);
1261 /* Disable the PME# generation functionality */
337001b6
RW
1262 pci_pme_active(dev, false);
1263 } else {
1264 dev->pme_support = 0;
eb9d0fe4 1265 }
1da177e4
LT
1266}
1267
1268int
1269pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1270{
1271 u8 pin;
1272
514d207d 1273 pin = dev->pin;
1da177e4
LT
1274 if (!pin)
1275 return -1;
1276 pin--;
1277 while (dev->bus->self) {
1278 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1279 dev = dev->bus->self;
1280 }
1281 *bridge = dev;
1282 return pin;
1283}
1284
1285/**
1286 * pci_release_region - Release a PCI bar
1287 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1288 * @bar: BAR to release
1289 *
1290 * Releases the PCI I/O and memory resources previously reserved by a
1291 * successful call to pci_request_region. Call this function only
1292 * after all use of the PCI regions has ceased.
1293 */
1294void pci_release_region(struct pci_dev *pdev, int bar)
1295{
9ac7849e
TH
1296 struct pci_devres *dr;
1297
1da177e4
LT
1298 if (pci_resource_len(pdev, bar) == 0)
1299 return;
1300 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1301 release_region(pci_resource_start(pdev, bar),
1302 pci_resource_len(pdev, bar));
1303 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1304 release_mem_region(pci_resource_start(pdev, bar),
1305 pci_resource_len(pdev, bar));
9ac7849e
TH
1306
1307 dr = find_pci_dr(pdev);
1308 if (dr)
1309 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1310}
1311
1312/**
1313 * pci_request_region - Reserved PCI I/O and memory resource
1314 * @pdev: PCI device whose resources are to be reserved
1315 * @bar: BAR to be reserved
1316 * @res_name: Name to be associated with resource.
1317 *
1318 * Mark the PCI region associated with PCI device @pdev BR @bar as
1319 * being reserved by owner @res_name. Do not access any
1320 * address inside the PCI regions unless this call returns
1321 * successfully.
1322 *
1323 * Returns 0 on success, or %EBUSY on error. A warning
1324 * message is also printed on failure.
1325 */
3c990e92 1326int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1da177e4 1327{
9ac7849e
TH
1328 struct pci_devres *dr;
1329
1da177e4
LT
1330 if (pci_resource_len(pdev, bar) == 0)
1331 return 0;
1332
1333 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1334 if (!request_region(pci_resource_start(pdev, bar),
1335 pci_resource_len(pdev, bar), res_name))
1336 goto err_out;
1337 }
1338 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
1339 if (!request_mem_region(pci_resource_start(pdev, bar),
1340 pci_resource_len(pdev, bar), res_name))
1341 goto err_out;
1342 }
9ac7849e
TH
1343
1344 dr = find_pci_dr(pdev);
1345 if (dr)
1346 dr->region_mask |= 1 << bar;
1347
1da177e4
LT
1348 return 0;
1349
1350err_out:
80ccba11 1351 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region [%#llx-%#llx]\n",
e4ec7a00
JB
1352 bar,
1353 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
1354 (unsigned long long)pci_resource_start(pdev, bar),
1355 (unsigned long long)pci_resource_end(pdev, bar));
1da177e4
LT
1356 return -EBUSY;
1357}
1358
c87deff7
HS
1359/**
1360 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1361 * @pdev: PCI device whose resources were previously reserved
1362 * @bars: Bitmask of BARs to be released
1363 *
1364 * Release selected PCI I/O and memory resources previously reserved.
1365 * Call this function only after all use of the PCI regions has ceased.
1366 */
1367void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1368{
1369 int i;
1370
1371 for (i = 0; i < 6; i++)
1372 if (bars & (1 << i))
1373 pci_release_region(pdev, i);
1374}
1375
1376/**
1377 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1378 * @pdev: PCI device whose resources are to be reserved
1379 * @bars: Bitmask of BARs to be requested
1380 * @res_name: Name to be associated with resource
1381 */
1382int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1383 const char *res_name)
1384{
1385 int i;
1386
1387 for (i = 0; i < 6; i++)
1388 if (bars & (1 << i))
1389 if(pci_request_region(pdev, i, res_name))
1390 goto err_out;
1391 return 0;
1392
1393err_out:
1394 while(--i >= 0)
1395 if (bars & (1 << i))
1396 pci_release_region(pdev, i);
1397
1398 return -EBUSY;
1399}
1da177e4
LT
1400
1401/**
1402 * pci_release_regions - Release reserved PCI I/O and memory resources
1403 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1404 *
1405 * Releases all PCI I/O and memory resources previously reserved by a
1406 * successful call to pci_request_regions. Call this function only
1407 * after all use of the PCI regions has ceased.
1408 */
1409
1410void pci_release_regions(struct pci_dev *pdev)
1411{
c87deff7 1412 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1413}
1414
1415/**
1416 * pci_request_regions - Reserved PCI I/O and memory resources
1417 * @pdev: PCI device whose resources are to be reserved
1418 * @res_name: Name to be associated with resource.
1419 *
1420 * Mark all PCI regions associated with PCI device @pdev as
1421 * being reserved by owner @res_name. Do not access any
1422 * address inside the PCI regions unless this call returns
1423 * successfully.
1424 *
1425 * Returns 0 on success, or %EBUSY on error. A warning
1426 * message is also printed on failure.
1427 */
3c990e92 1428int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1429{
c87deff7 1430 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1431}
1432
1433/**
1434 * pci_set_master - enables bus-mastering for device dev
1435 * @dev: the PCI device to enable
1436 *
1437 * Enables bus-mastering on the device and calls pcibios_set_master()
1438 * to do the needed arch specific settings.
1439 */
1440void
1441pci_set_master(struct pci_dev *dev)
1442{
1443 u16 cmd;
1444
1445 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1446 if (! (cmd & PCI_COMMAND_MASTER)) {
80ccba11 1447 dev_dbg(&dev->dev, "enabling bus mastering\n");
1da177e4
LT
1448 cmd |= PCI_COMMAND_MASTER;
1449 pci_write_config_word(dev, PCI_COMMAND, cmd);
1450 }
1451 dev->is_busmaster = 1;
1452 pcibios_set_master(dev);
1453}
1454
edb2d97e
MW
1455#ifdef PCI_DISABLE_MWI
1456int pci_set_mwi(struct pci_dev *dev)
1457{
1458 return 0;
1459}
1460
694625c0
RD
1461int pci_try_set_mwi(struct pci_dev *dev)
1462{
1463 return 0;
1464}
1465
edb2d97e
MW
1466void pci_clear_mwi(struct pci_dev *dev)
1467{
1468}
1469
1470#else
ebf5a248
MW
1471
1472#ifndef PCI_CACHE_LINE_BYTES
1473#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1474#endif
1475
1da177e4 1476/* This can be overridden by arch code. */
ebf5a248
MW
1477/* Don't forget this is measured in 32-bit words, not bytes */
1478u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1479
1480/**
edb2d97e
MW
1481 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1482 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1483 *
edb2d97e
MW
1484 * Helper function for pci_set_mwi.
1485 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1486 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1487 *
1488 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1489 */
1490static int
edb2d97e 1491pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1492{
1493 u8 cacheline_size;
1494
1495 if (!pci_cache_line_size)
1496 return -EINVAL; /* The system doesn't support MWI. */
1497
1498 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1499 equal to or multiple of the right value. */
1500 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1501 if (cacheline_size >= pci_cache_line_size &&
1502 (cacheline_size % pci_cache_line_size) == 0)
1503 return 0;
1504
1505 /* Write the correct value. */
1506 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1507 /* Read it back. */
1508 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1509 if (cacheline_size == pci_cache_line_size)
1510 return 0;
1511
80ccba11
BH
1512 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1513 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
1514
1515 return -EINVAL;
1516}
1da177e4
LT
1517
1518/**
1519 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1520 * @dev: the PCI device for which MWI is enabled
1521 *
694625c0 1522 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1523 *
1524 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1525 */
1526int
1527pci_set_mwi(struct pci_dev *dev)
1528{
1529 int rc;
1530 u16 cmd;
1531
edb2d97e 1532 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1533 if (rc)
1534 return rc;
1535
1536 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1537 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 1538 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
1539 cmd |= PCI_COMMAND_INVALIDATE;
1540 pci_write_config_word(dev, PCI_COMMAND, cmd);
1541 }
1542
1543 return 0;
1544}
1545
694625c0
RD
1546/**
1547 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1548 * @dev: the PCI device for which MWI is enabled
1549 *
1550 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1551 * Callers are not required to check the return value.
1552 *
1553 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1554 */
1555int pci_try_set_mwi(struct pci_dev *dev)
1556{
1557 int rc = pci_set_mwi(dev);
1558 return rc;
1559}
1560
1da177e4
LT
1561/**
1562 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1563 * @dev: the PCI device to disable
1564 *
1565 * Disables PCI Memory-Write-Invalidate transaction on the device
1566 */
1567void
1568pci_clear_mwi(struct pci_dev *dev)
1569{
1570 u16 cmd;
1571
1572 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1573 if (cmd & PCI_COMMAND_INVALIDATE) {
1574 cmd &= ~PCI_COMMAND_INVALIDATE;
1575 pci_write_config_word(dev, PCI_COMMAND, cmd);
1576 }
1577}
edb2d97e 1578#endif /* ! PCI_DISABLE_MWI */
1da177e4 1579
a04ce0ff
BR
1580/**
1581 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1582 * @pdev: the PCI device to operate on
1583 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1584 *
1585 * Enables/disables PCI INTx for device dev
1586 */
1587void
1588pci_intx(struct pci_dev *pdev, int enable)
1589{
1590 u16 pci_command, new;
1591
1592 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1593
1594 if (enable) {
1595 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1596 } else {
1597 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1598 }
1599
1600 if (new != pci_command) {
9ac7849e
TH
1601 struct pci_devres *dr;
1602
2fd9d74b 1603 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1604
1605 dr = find_pci_dr(pdev);
1606 if (dr && !dr->restore_intx) {
1607 dr->restore_intx = 1;
1608 dr->orig_intx = !enable;
1609 }
a04ce0ff
BR
1610 }
1611}
1612
f5f2b131
EB
1613/**
1614 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1615 * @dev: the PCI device to operate on
f5f2b131
EB
1616 *
1617 * If you want to use msi see pci_enable_msi and friends.
1618 * This is a lower level primitive that allows us to disable
1619 * msi operation at the device level.
1620 */
1621void pci_msi_off(struct pci_dev *dev)
1622{
1623 int pos;
1624 u16 control;
1625
1626 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1627 if (pos) {
1628 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1629 control &= ~PCI_MSI_FLAGS_ENABLE;
1630 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1631 }
1632 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1633 if (pos) {
1634 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1635 control &= ~PCI_MSIX_FLAGS_ENABLE;
1636 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1637 }
1638}
1639
1da177e4
LT
1640#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1641/*
1642 * These can be overridden by arch-specific implementations
1643 */
1644int
1645pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1646{
1647 if (!pci_dma_supported(dev, mask))
1648 return -EIO;
1649
1650 dev->dma_mask = mask;
1651
1652 return 0;
1653}
1654
1da177e4
LT
1655int
1656pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1657{
1658 if (!pci_dma_supported(dev, mask))
1659 return -EIO;
1660
1661 dev->dev.coherent_dma_mask = mask;
1662
1663 return 0;
1664}
1665#endif
c87deff7 1666
4d57cdfa
FT
1667#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1668int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1669{
1670 return dma_set_max_seg_size(&dev->dev, size);
1671}
1672EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1673#endif
1674
59fc67de
FT
1675#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1676int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1677{
1678 return dma_set_seg_boundary(&dev->dev, mask);
1679}
1680EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1681#endif
1682
d556ad4b
PO
1683/**
1684 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1685 * @dev: PCI device to query
1686 *
1687 * Returns mmrbc: maximum designed memory read count in bytes
1688 * or appropriate error value.
1689 */
1690int pcix_get_max_mmrbc(struct pci_dev *dev)
1691{
b7b095c1 1692 int err, cap;
d556ad4b
PO
1693 u32 stat;
1694
1695 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1696 if (!cap)
1697 return -EINVAL;
1698
1699 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1700 if (err)
1701 return -EINVAL;
1702
b7b095c1 1703 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
1704}
1705EXPORT_SYMBOL(pcix_get_max_mmrbc);
1706
1707/**
1708 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1709 * @dev: PCI device to query
1710 *
1711 * Returns mmrbc: maximum memory read count in bytes
1712 * or appropriate error value.
1713 */
1714int pcix_get_mmrbc(struct pci_dev *dev)
1715{
1716 int ret, cap;
1717 u32 cmd;
1718
1719 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1720 if (!cap)
1721 return -EINVAL;
1722
1723 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1724 if (!ret)
1725 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
1726
1727 return ret;
1728}
1729EXPORT_SYMBOL(pcix_get_mmrbc);
1730
1731/**
1732 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1733 * @dev: PCI device to query
1734 * @mmrbc: maximum memory read count in bytes
1735 * valid values are 512, 1024, 2048, 4096
1736 *
1737 * If possible sets maximum memory read byte count, some bridges have erratas
1738 * that prevent this.
1739 */
1740int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
1741{
1742 int cap, err = -EINVAL;
1743 u32 stat, cmd, v, o;
1744
229f5afd 1745 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
1746 goto out;
1747
1748 v = ffs(mmrbc) - 10;
1749
1750 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1751 if (!cap)
1752 goto out;
1753
1754 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1755 if (err)
1756 goto out;
1757
1758 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
1759 return -E2BIG;
1760
1761 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1762 if (err)
1763 goto out;
1764
1765 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
1766 if (o != v) {
1767 if (v > o && dev->bus &&
1768 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
1769 return -EIO;
1770
1771 cmd &= ~PCI_X_CMD_MAX_READ;
1772 cmd |= v << 2;
1773 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
1774 }
1775out:
1776 return err;
1777}
1778EXPORT_SYMBOL(pcix_set_mmrbc);
1779
1780/**
1781 * pcie_get_readrq - get PCI Express read request size
1782 * @dev: PCI device to query
1783 *
1784 * Returns maximum memory read request in bytes
1785 * or appropriate error value.
1786 */
1787int pcie_get_readrq(struct pci_dev *dev)
1788{
1789 int ret, cap;
1790 u16 ctl;
1791
1792 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1793 if (!cap)
1794 return -EINVAL;
1795
1796 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1797 if (!ret)
1798 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
1799
1800 return ret;
1801}
1802EXPORT_SYMBOL(pcie_get_readrq);
1803
1804/**
1805 * pcie_set_readrq - set PCI Express maximum memory read request
1806 * @dev: PCI device to query
42e61f4a 1807 * @rq: maximum memory read count in bytes
d556ad4b
PO
1808 * valid values are 128, 256, 512, 1024, 2048, 4096
1809 *
1810 * If possible sets maximum read byte count
1811 */
1812int pcie_set_readrq(struct pci_dev *dev, int rq)
1813{
1814 int cap, err = -EINVAL;
1815 u16 ctl, v;
1816
229f5afd 1817 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
1818 goto out;
1819
1820 v = (ffs(rq) - 8) << 12;
1821
1822 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1823 if (!cap)
1824 goto out;
1825
1826 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1827 if (err)
1828 goto out;
1829
1830 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
1831 ctl &= ~PCI_EXP_DEVCTL_READRQ;
1832 ctl |= v;
1833 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
1834 }
1835
1836out:
1837 return err;
1838}
1839EXPORT_SYMBOL(pcie_set_readrq);
1840
c87deff7
HS
1841/**
1842 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 1843 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
1844 * @flags: resource type mask to be selected
1845 *
1846 * This helper routine makes bar mask from the type of resource.
1847 */
1848int pci_select_bars(struct pci_dev *dev, unsigned long flags)
1849{
1850 int i, bars = 0;
1851 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1852 if (pci_resource_flags(dev, i) & flags)
1853 bars |= (1 << i);
1854 return bars;
1855}
1856
32a2eea7
JG
1857static void __devinit pci_no_domains(void)
1858{
1859#ifdef CONFIG_PCI_DOMAINS
1860 pci_domains_supported = 0;
1861#endif
1862}
1863
1da177e4
LT
1864static int __devinit pci_init(void)
1865{
1866 struct pci_dev *dev = NULL;
1867
1868 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1869 pci_fixup_device(pci_fixup_final, dev);
1870 }
1871 return 0;
1872}
1873
1874static int __devinit pci_setup(char *str)
1875{
1876 while (str) {
1877 char *k = strchr(str, ',');
1878 if (k)
1879 *k++ = 0;
1880 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
1881 if (!strcmp(str, "nomsi")) {
1882 pci_no_msi();
7f785763
RD
1883 } else if (!strcmp(str, "noaer")) {
1884 pci_no_aer();
32a2eea7
JG
1885 } else if (!strcmp(str, "nodomains")) {
1886 pci_no_domains();
4516a618
AN
1887 } else if (!strncmp(str, "cbiosize=", 9)) {
1888 pci_cardbus_io_size = memparse(str + 9, &str);
1889 } else if (!strncmp(str, "cbmemsize=", 10)) {
1890 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
1891 } else {
1892 printk(KERN_ERR "PCI: Unknown option `%s'\n",
1893 str);
1894 }
1da177e4
LT
1895 }
1896 str = k;
1897 }
0637a70a 1898 return 0;
1da177e4 1899}
0637a70a 1900early_param("pci", pci_setup);
1da177e4
LT
1901
1902device_initcall(pci_init);
1da177e4 1903
0b62e13b 1904EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
1905EXPORT_SYMBOL(pci_enable_device_io);
1906EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 1907EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
1908EXPORT_SYMBOL(pcim_enable_device);
1909EXPORT_SYMBOL(pcim_pin_device);
1da177e4 1910EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
1911EXPORT_SYMBOL(pci_find_capability);
1912EXPORT_SYMBOL(pci_bus_find_capability);
1913EXPORT_SYMBOL(pci_release_regions);
1914EXPORT_SYMBOL(pci_request_regions);
1915EXPORT_SYMBOL(pci_release_region);
1916EXPORT_SYMBOL(pci_request_region);
c87deff7
HS
1917EXPORT_SYMBOL(pci_release_selected_regions);
1918EXPORT_SYMBOL(pci_request_selected_regions);
1da177e4
LT
1919EXPORT_SYMBOL(pci_set_master);
1920EXPORT_SYMBOL(pci_set_mwi);
694625c0 1921EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 1922EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 1923EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 1924EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
1925EXPORT_SYMBOL(pci_set_consistent_dma_mask);
1926EXPORT_SYMBOL(pci_assign_resource);
1927EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 1928EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
1929
1930EXPORT_SYMBOL(pci_set_power_state);
1931EXPORT_SYMBOL(pci_save_state);
1932EXPORT_SYMBOL(pci_restore_state);
e5899e1b 1933EXPORT_SYMBOL(pci_pme_capable);
1da177e4 1934EXPORT_SYMBOL(pci_enable_wake);
e5899e1b 1935EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
1936EXPORT_SYMBOL(pci_prepare_to_sleep);
1937EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 1938EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 1939