]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pci.c
PCI: x86: use generic pcibios_set_master()
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
5a0e3ad6 15#include <linux/slab.h>
1da177e4
LT
16#include <linux/module.h>
17#include <linux/spinlock.h>
4e57b681 18#include <linux/string.h>
229f5afd 19#include <linux/log2.h>
7d715a6c 20#include <linux/pci-aspm.h>
c300bd2f 21#include <linux/pm_wakeup.h>
8dd7f803 22#include <linux/interrupt.h>
32a9a682 23#include <linux/device.h>
b67ea761 24#include <linux/pm_runtime.h>
32a9a682 25#include <asm/setup.h>
bc56b9e0 26#include "pci.h"
1da177e4 27
00240c38
AS
28const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
93177a74
RW
33int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
1ae861e6
RW
39unsigned int pci_pm_d3_delay;
40
df17e62e
MG
41static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
1ae861e6
RW
54static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
1da177e4 63
32a2eea7
JG
64#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
4516a618
AN
68#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
28760489
EB
74#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
5f39e670 80enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495 81
ac1aa47b
JB
82/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
98e724c7 88u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
89u8 pci_cache_line_size;
90
96c55900
MS
91/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
1da177e4
LT
97/**
98 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
99 * @bus: pointer to PCI bus structure to search
100 *
101 * Given a PCI bus, returns the highest PCI bus number present in the set
102 * including the given PCI bus and its list of child PCI buses.
103 */
96bde06a 104unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
105{
106 struct list_head *tmp;
107 unsigned char max, n;
108
b82db5ce 109 max = bus->subordinate;
1da177e4
LT
110 list_for_each(tmp, &bus->children) {
111 n = pci_bus_max_busnr(pci_bus_b(tmp));
112 if(n > max)
113 max = n;
114 }
115 return max;
116}
b82db5ce 117EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 118
1684f5dd
AM
119#ifdef CONFIG_HAS_IOMEM
120void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
121{
122 /*
123 * Make sure the BAR is actually a memory resource, not an IO resource
124 */
125 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
126 WARN_ON(1);
127 return NULL;
128 }
129 return ioremap_nocache(pci_resource_start(pdev, bar),
130 pci_resource_len(pdev, bar));
131}
132EXPORT_SYMBOL_GPL(pci_ioremap_bar);
133#endif
134
b82db5ce 135#if 0
1da177e4
LT
136/**
137 * pci_max_busnr - returns maximum PCI bus number
138 *
139 * Returns the highest PCI bus number present in the system global list of
140 * PCI buses.
141 */
142unsigned char __devinit
143pci_max_busnr(void)
144{
145 struct pci_bus *bus = NULL;
146 unsigned char max, n;
147
148 max = 0;
149 while ((bus = pci_find_next_bus(bus)) != NULL) {
150 n = pci_bus_max_busnr(bus);
151 if(n > max)
152 max = n;
153 }
154 return max;
155}
156
54c762fe
AB
157#endif /* 0 */
158
687d5fe3
ME
159#define PCI_FIND_CAP_TTL 48
160
161static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
162 u8 pos, int cap, int *ttl)
24a4e377
RD
163{
164 u8 id;
24a4e377 165
687d5fe3 166 while ((*ttl)--) {
24a4e377
RD
167 pci_bus_read_config_byte(bus, devfn, pos, &pos);
168 if (pos < 0x40)
169 break;
170 pos &= ~3;
171 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
172 &id);
173 if (id == 0xff)
174 break;
175 if (id == cap)
176 return pos;
177 pos += PCI_CAP_LIST_NEXT;
178 }
179 return 0;
180}
181
687d5fe3
ME
182static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap)
184{
185 int ttl = PCI_FIND_CAP_TTL;
186
187 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
188}
189
24a4e377
RD
190int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
191{
192 return __pci_find_next_cap(dev->bus, dev->devfn,
193 pos + PCI_CAP_LIST_NEXT, cap);
194}
195EXPORT_SYMBOL_GPL(pci_find_next_capability);
196
d3bac118
ME
197static int __pci_bus_find_cap_start(struct pci_bus *bus,
198 unsigned int devfn, u8 hdr_type)
1da177e4
LT
199{
200 u16 status;
1da177e4
LT
201
202 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
203 if (!(status & PCI_STATUS_CAP_LIST))
204 return 0;
205
206 switch (hdr_type) {
207 case PCI_HEADER_TYPE_NORMAL:
208 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 209 return PCI_CAPABILITY_LIST;
1da177e4 210 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 211 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
212 default:
213 return 0;
214 }
d3bac118
ME
215
216 return 0;
1da177e4
LT
217}
218
219/**
220 * pci_find_capability - query for devices' capabilities
221 * @dev: PCI device to query
222 * @cap: capability code
223 *
224 * Tell if a device supports a given PCI capability.
225 * Returns the address of the requested capability structure within the
226 * device's PCI configuration space or 0 in case the device does not
227 * support it. Possible values for @cap:
228 *
229 * %PCI_CAP_ID_PM Power Management
230 * %PCI_CAP_ID_AGP Accelerated Graphics Port
231 * %PCI_CAP_ID_VPD Vital Product Data
232 * %PCI_CAP_ID_SLOTID Slot Identification
233 * %PCI_CAP_ID_MSI Message Signalled Interrupts
234 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
235 * %PCI_CAP_ID_PCIX PCI-X
236 * %PCI_CAP_ID_EXP PCI Express
237 */
238int pci_find_capability(struct pci_dev *dev, int cap)
239{
d3bac118
ME
240 int pos;
241
242 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
243 if (pos)
244 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
245
246 return pos;
1da177e4
LT
247}
248
249/**
250 * pci_bus_find_capability - query for devices' capabilities
251 * @bus: the PCI bus to query
252 * @devfn: PCI device to query
253 * @cap: capability code
254 *
255 * Like pci_find_capability() but works for pci devices that do not have a
256 * pci_dev structure set up yet.
257 *
258 * Returns the address of the requested capability structure within the
259 * device's PCI configuration space or 0 in case the device does not
260 * support it.
261 */
262int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
263{
d3bac118 264 int pos;
1da177e4
LT
265 u8 hdr_type;
266
267 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
268
d3bac118
ME
269 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
270 if (pos)
271 pos = __pci_find_next_cap(bus, devfn, pos, cap);
272
273 return pos;
1da177e4
LT
274}
275
276/**
277 * pci_find_ext_capability - Find an extended capability
278 * @dev: PCI device to query
279 * @cap: capability code
280 *
281 * Returns the address of the requested extended capability structure
282 * within the device's PCI configuration space or 0 if the device does
283 * not support it. Possible values for @cap:
284 *
285 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
286 * %PCI_EXT_CAP_ID_VC Virtual Channel
287 * %PCI_EXT_CAP_ID_DSN Device Serial Number
288 * %PCI_EXT_CAP_ID_PWR Power Budgeting
289 */
290int pci_find_ext_capability(struct pci_dev *dev, int cap)
291{
292 u32 header;
557848c3
ZY
293 int ttl;
294 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 295
557848c3
ZY
296 /* minimum 8 bytes per capability */
297 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
298
299 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
300 return 0;
301
302 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
303 return 0;
304
305 /*
306 * If we have no capabilities, this is indicated by cap ID,
307 * cap version and next pointer all being 0.
308 */
309 if (header == 0)
310 return 0;
311
312 while (ttl-- > 0) {
313 if (PCI_EXT_CAP_ID(header) == cap)
314 return pos;
315
316 pos = PCI_EXT_CAP_NEXT(header);
557848c3 317 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
318 break;
319
320 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
321 break;
322 }
323
324 return 0;
325}
3a720d72 326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 327
cf4c43dd
JB
328/**
329 * pci_bus_find_ext_capability - find an extended capability
330 * @bus: the PCI bus to query
331 * @devfn: PCI device to query
332 * @cap: capability code
333 *
334 * Like pci_find_ext_capability() but works for pci devices that do not have a
335 * pci_dev structure set up yet.
336 *
337 * Returns the address of the requested capability structure within the
338 * device's PCI configuration space or 0 in case the device does not
339 * support it.
340 */
341int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
342 int cap)
343{
344 u32 header;
345 int ttl;
346 int pos = PCI_CFG_SPACE_SIZE;
347
348 /* minimum 8 bytes per capability */
349 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
350
351 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
352 return 0;
353 if (header == 0xffffffff || header == 0)
354 return 0;
355
356 while (ttl-- > 0) {
357 if (PCI_EXT_CAP_ID(header) == cap)
358 return pos;
359
360 pos = PCI_EXT_CAP_NEXT(header);
361 if (pos < PCI_CFG_SPACE_SIZE)
362 break;
363
364 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
365 break;
366 }
367
368 return 0;
369}
370
687d5fe3
ME
371static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
372{
373 int rc, ttl = PCI_FIND_CAP_TTL;
374 u8 cap, mask;
375
376 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
377 mask = HT_3BIT_CAP_MASK;
378 else
379 mask = HT_5BIT_CAP_MASK;
380
381 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
382 PCI_CAP_ID_HT, &ttl);
383 while (pos) {
384 rc = pci_read_config_byte(dev, pos + 3, &cap);
385 if (rc != PCIBIOS_SUCCESSFUL)
386 return 0;
387
388 if ((cap & mask) == ht_cap)
389 return pos;
390
47a4d5be
BG
391 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
392 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
393 PCI_CAP_ID_HT, &ttl);
394 }
395
396 return 0;
397}
398/**
399 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
400 * @dev: PCI device to query
401 * @pos: Position from which to continue searching
402 * @ht_cap: Hypertransport capability code
403 *
404 * To be used in conjunction with pci_find_ht_capability() to search for
405 * all capabilities matching @ht_cap. @pos should always be a value returned
406 * from pci_find_ht_capability().
407 *
408 * NB. To be 100% safe against broken PCI devices, the caller should take
409 * steps to avoid an infinite loop.
410 */
411int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
412{
413 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
414}
415EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
416
417/**
418 * pci_find_ht_capability - query a device's Hypertransport capabilities
419 * @dev: PCI device to query
420 * @ht_cap: Hypertransport capability code
421 *
422 * Tell if a device supports a given Hypertransport capability.
423 * Returns an address within the device's PCI configuration space
424 * or 0 in case the device does not support the request capability.
425 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
426 * which has a Hypertransport capability matching @ht_cap.
427 */
428int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
429{
430 int pos;
431
432 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
433 if (pos)
434 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
435
436 return pos;
437}
438EXPORT_SYMBOL_GPL(pci_find_ht_capability);
439
1da177e4
LT
440/**
441 * pci_find_parent_resource - return resource region of parent bus of given region
442 * @dev: PCI device structure contains resources to be searched
443 * @res: child resource record for which parent is sought
444 *
445 * For given resource region of given device, return the resource
446 * region of parent bus the given region is contained in or where
447 * it should be allocated from.
448 */
449struct resource *
450pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
451{
452 const struct pci_bus *bus = dev->bus;
453 int i;
89a74ecc 454 struct resource *best = NULL, *r;
1da177e4 455
89a74ecc 456 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
457 if (!r)
458 continue;
459 if (res->start && !(res->start >= r->start && res->end <= r->end))
460 continue; /* Not contained */
461 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
462 continue; /* Wrong type */
463 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
464 return r; /* Exact match */
8c8def26
LT
465 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
466 if (r->flags & IORESOURCE_PREFETCH)
467 continue;
468 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
469 if (!best)
470 best = r;
1da177e4
LT
471 }
472 return best;
473}
474
064b53db
JL
475/**
476 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
477 * @dev: PCI device to have its BARs restored
478 *
479 * Restore the BAR values for a given device, so as to make it
480 * accessible by its driver.
481 */
ad668599 482static void
064b53db
JL
483pci_restore_bars(struct pci_dev *dev)
484{
bc5f5a82 485 int i;
064b53db 486
bc5f5a82 487 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 488 pci_update_resource(dev, i);
064b53db
JL
489}
490
961d9120
RW
491static struct pci_platform_pm_ops *pci_platform_pm;
492
493int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
494{
eb9d0fe4
RW
495 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
496 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
497 return -EINVAL;
498 pci_platform_pm = ops;
499 return 0;
500}
501
502static inline bool platform_pci_power_manageable(struct pci_dev *dev)
503{
504 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
505}
506
507static inline int platform_pci_set_power_state(struct pci_dev *dev,
508 pci_power_t t)
509{
510 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
511}
512
513static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
514{
515 return pci_platform_pm ?
516 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
517}
8f7020d3 518
eb9d0fe4
RW
519static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
520{
521 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
522}
523
524static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
525{
526 return pci_platform_pm ?
527 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
528}
529
b67ea761
RW
530static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
531{
532 return pci_platform_pm ?
533 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
534}
535
1da177e4 536/**
44e4e66e
RW
537 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
538 * given PCI device
539 * @dev: PCI device to handle.
44e4e66e 540 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 541 *
44e4e66e
RW
542 * RETURN VALUE:
543 * -EINVAL if the requested state is invalid.
544 * -EIO if device does not support PCI PM or its PM capabilities register has a
545 * wrong version, or device doesn't support the requested state.
546 * 0 if device already is in the requested state.
547 * 0 if device's power state has been successfully changed.
1da177e4 548 */
f00a20ef 549static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 550{
337001b6 551 u16 pmcsr;
44e4e66e 552 bool need_restore = false;
1da177e4 553
4a865905
RW
554 /* Check if we're already there */
555 if (dev->current_state == state)
556 return 0;
557
337001b6 558 if (!dev->pm_cap)
cca03dec
AL
559 return -EIO;
560
44e4e66e
RW
561 if (state < PCI_D0 || state > PCI_D3hot)
562 return -EINVAL;
563
1da177e4
LT
564 /* Validate current state:
565 * Can enter D0 from any state, but if we can only go deeper
566 * to sleep if we're already in a low power state
567 */
4a865905 568 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 569 && dev->current_state > state) {
80ccba11
BH
570 dev_err(&dev->dev, "invalid power transition "
571 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 572 return -EINVAL;
44e4e66e 573 }
1da177e4 574
1da177e4 575 /* check if this device supports the desired state */
337001b6
RW
576 if ((state == PCI_D1 && !dev->d1_support)
577 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 578 return -EIO;
1da177e4 579
337001b6 580 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 581
32a36585 582 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
583 * This doesn't affect PME_Status, disables PME_En, and
584 * sets PowerState to 0.
585 */
32a36585 586 switch (dev->current_state) {
d3535fbb
JL
587 case PCI_D0:
588 case PCI_D1:
589 case PCI_D2:
590 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
591 pmcsr |= state;
592 break;
f62795f1
RW
593 case PCI_D3hot:
594 case PCI_D3cold:
32a36585
JL
595 case PCI_UNKNOWN: /* Boot-up */
596 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 597 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 598 need_restore = true;
32a36585 599 /* Fall-through: force to D0 */
32a36585 600 default:
d3535fbb 601 pmcsr = 0;
32a36585 602 break;
1da177e4
LT
603 }
604
605 /* enter specified state */
337001b6 606 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
607
608 /* Mandatory power management transition delays */
609 /* see PCI PM 1.1 5.6.1 table 18 */
610 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 611 pci_dev_d3_sleep(dev);
1da177e4 612 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 613 udelay(PCI_PM_D2_DELAY);
1da177e4 614
e13cdbd7
RW
615 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
616 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
617 if (dev->current_state != state && printk_ratelimit())
618 dev_info(&dev->dev, "Refused to change power state, "
619 "currently in D%d\n", dev->current_state);
064b53db
JL
620
621 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
622 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
623 * from D3hot to D0 _may_ perform an internal reset, thereby
624 * going to "D0 Uninitialized" rather than "D0 Initialized".
625 * For example, at least some versions of the 3c905B and the
626 * 3c556B exhibit this behaviour.
627 *
628 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
629 * devices in a D3hot state at boot. Consequently, we need to
630 * restore at least the BARs so that the device will be
631 * accessible to its driver.
632 */
633 if (need_restore)
634 pci_restore_bars(dev);
635
f00a20ef 636 if (dev->bus->self)
7d715a6c
SL
637 pcie_aspm_pm_state_change(dev->bus->self);
638
1da177e4
LT
639 return 0;
640}
641
44e4e66e
RW
642/**
643 * pci_update_current_state - Read PCI power state of given device from its
644 * PCI PM registers and cache it
645 * @dev: PCI device to handle.
f06fc0b6 646 * @state: State to cache in case the device doesn't have the PM capability
44e4e66e 647 */
73410429 648void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 649{
337001b6 650 if (dev->pm_cap) {
44e4e66e
RW
651 u16 pmcsr;
652
337001b6 653 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 654 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
655 } else {
656 dev->current_state = state;
44e4e66e
RW
657 }
658}
659
0e5dd46b
RW
660/**
661 * pci_platform_power_transition - Use platform to change device power state
662 * @dev: PCI device to handle.
663 * @state: State to put the device into.
664 */
665static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
666{
667 int error;
668
669 if (platform_pci_power_manageable(dev)) {
670 error = platform_pci_set_power_state(dev, state);
671 if (!error)
672 pci_update_current_state(dev, state);
b51306c6
AH
673 /* Fall back to PCI_D0 if native PM is not supported */
674 if (!dev->pm_cap)
675 dev->current_state = PCI_D0;
0e5dd46b
RW
676 } else {
677 error = -ENODEV;
678 /* Fall back to PCI_D0 if native PM is not supported */
b3bad72e
RW
679 if (!dev->pm_cap)
680 dev->current_state = PCI_D0;
0e5dd46b
RW
681 }
682
683 return error;
684}
685
686/**
687 * __pci_start_power_transition - Start power transition of a PCI device
688 * @dev: PCI device to handle.
689 * @state: State to put the device into.
690 */
691static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
692{
693 if (state == PCI_D0)
694 pci_platform_power_transition(dev, PCI_D0);
695}
696
697/**
698 * __pci_complete_power_transition - Complete power transition of a PCI device
699 * @dev: PCI device to handle.
700 * @state: State to put the device into.
701 *
702 * This function should not be called directly by device drivers.
703 */
704int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
705{
cc2893b6 706 return state >= PCI_D0 ?
0e5dd46b
RW
707 pci_platform_power_transition(dev, state) : -EINVAL;
708}
709EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
710
44e4e66e
RW
711/**
712 * pci_set_power_state - Set the power state of a PCI device
713 * @dev: PCI device to handle.
714 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
715 *
877d0310 716 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
717 * the device's PCI PM registers.
718 *
719 * RETURN VALUE:
720 * -EINVAL if the requested state is invalid.
721 * -EIO if device does not support PCI PM or its PM capabilities register has a
722 * wrong version, or device doesn't support the requested state.
723 * 0 if device already is in the requested state.
724 * 0 if device's power state has been successfully changed.
725 */
726int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
727{
337001b6 728 int error;
44e4e66e
RW
729
730 /* bound the state we're entering */
731 if (state > PCI_D3hot)
732 state = PCI_D3hot;
733 else if (state < PCI_D0)
734 state = PCI_D0;
735 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
736 /*
737 * If the device or the parent bridge do not support PCI PM,
738 * ignore the request if we're doing anything other than putting
739 * it into D0 (which would only happen on boot).
740 */
741 return 0;
742
0e5dd46b
RW
743 __pci_start_power_transition(dev, state);
744
979b1791
AC
745 /* This device is quirked not to be put into D3, so
746 don't put it in D3 */
747 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
748 return 0;
44e4e66e 749
f00a20ef 750 error = pci_raw_set_power_state(dev, state);
44e4e66e 751
0e5dd46b
RW
752 if (!__pci_complete_power_transition(dev, state))
753 error = 0;
1a680b7c
NC
754 /*
755 * When aspm_policy is "powersave" this call ensures
756 * that ASPM is configured.
757 */
758 if (!error && dev->bus->self)
759 pcie_aspm_powersave_config_link(dev->bus->self);
44e4e66e
RW
760
761 return error;
762}
763
1da177e4
LT
764/**
765 * pci_choose_state - Choose the power state of a PCI device
766 * @dev: PCI device to be suspended
767 * @state: target sleep state for the whole system. This is the value
768 * that is passed to suspend() function.
769 *
770 * Returns PCI power state suitable for given device and given system
771 * message.
772 */
773
774pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
775{
ab826ca4 776 pci_power_t ret;
0f64474b 777
1da177e4
LT
778 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
779 return PCI_D0;
780
961d9120
RW
781 ret = platform_pci_choose_state(dev);
782 if (ret != PCI_POWER_ERROR)
783 return ret;
ca078bae
PM
784
785 switch (state.event) {
786 case PM_EVENT_ON:
787 return PCI_D0;
788 case PM_EVENT_FREEZE:
b887d2e6
DB
789 case PM_EVENT_PRETHAW:
790 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 791 case PM_EVENT_SUSPEND:
3a2d5b70 792 case PM_EVENT_HIBERNATE:
ca078bae 793 return PCI_D3hot;
1da177e4 794 default:
80ccba11
BH
795 dev_info(&dev->dev, "unrecognized suspend event %d\n",
796 state.event);
1da177e4
LT
797 BUG();
798 }
799 return PCI_D0;
800}
801
802EXPORT_SYMBOL(pci_choose_state);
803
89858517
YZ
804#define PCI_EXP_SAVE_REGS 7
805
1b6b8ce2
YZ
806#define pcie_cap_has_devctl(type, flags) 1
807#define pcie_cap_has_lnkctl(type, flags) \
808 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
809 (type == PCI_EXP_TYPE_ROOT_PORT || \
810 type == PCI_EXP_TYPE_ENDPOINT || \
811 type == PCI_EXP_TYPE_LEG_END))
812#define pcie_cap_has_sltctl(type, flags) \
813 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
814 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
815 (type == PCI_EXP_TYPE_DOWNSTREAM && \
816 (flags & PCI_EXP_FLAGS_SLOT))))
817#define pcie_cap_has_rtctl(type, flags) \
818 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
819 (type == PCI_EXP_TYPE_ROOT_PORT || \
820 type == PCI_EXP_TYPE_RC_EC))
821#define pcie_cap_has_devctl2(type, flags) \
822 ((flags & PCI_EXP_FLAGS_VERS) > 1)
823#define pcie_cap_has_lnkctl2(type, flags) \
824 ((flags & PCI_EXP_FLAGS_VERS) > 1)
825#define pcie_cap_has_sltctl2(type, flags) \
826 ((flags & PCI_EXP_FLAGS_VERS) > 1)
827
b56a5a23
MT
828static int pci_save_pcie_state(struct pci_dev *dev)
829{
830 int pos, i = 0;
831 struct pci_cap_saved_state *save_state;
832 u16 *cap;
1b6b8ce2 833 u16 flags;
b56a5a23 834
06a1cbaf
KK
835 pos = pci_pcie_cap(dev);
836 if (!pos)
b56a5a23
MT
837 return 0;
838
9f35575d 839 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 840 if (!save_state) {
e496b617 841 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
842 return -ENOMEM;
843 }
24a4742f 844 cap = (u16 *)&save_state->cap.data[0];
b56a5a23 845
1b6b8ce2
YZ
846 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
847
848 if (pcie_cap_has_devctl(dev->pcie_type, flags))
849 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
850 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
851 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
852 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
853 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
854 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
855 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
856 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
857 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
858 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
859 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
860 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
861 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
63f4898a 862
b56a5a23
MT
863 return 0;
864}
865
866static void pci_restore_pcie_state(struct pci_dev *dev)
867{
868 int i = 0, pos;
869 struct pci_cap_saved_state *save_state;
870 u16 *cap;
1b6b8ce2 871 u16 flags;
b56a5a23
MT
872
873 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
874 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
875 if (!save_state || pos <= 0)
876 return;
24a4742f 877 cap = (u16 *)&save_state->cap.data[0];
b56a5a23 878
1b6b8ce2
YZ
879 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
880
881 if (pcie_cap_has_devctl(dev->pcie_type, flags))
882 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
883 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
884 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
885 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
886 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
887 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
888 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
889 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
890 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
891 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
892 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
893 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
894 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
895}
896
cc692a5f
SH
897
898static int pci_save_pcix_state(struct pci_dev *dev)
899{
63f4898a 900 int pos;
cc692a5f 901 struct pci_cap_saved_state *save_state;
cc692a5f
SH
902
903 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
904 if (pos <= 0)
905 return 0;
906
f34303de 907 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 908 if (!save_state) {
e496b617 909 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
910 return -ENOMEM;
911 }
cc692a5f 912
24a4742f
AW
913 pci_read_config_word(dev, pos + PCI_X_CMD,
914 (u16 *)save_state->cap.data);
63f4898a 915
cc692a5f
SH
916 return 0;
917}
918
919static void pci_restore_pcix_state(struct pci_dev *dev)
920{
921 int i = 0, pos;
922 struct pci_cap_saved_state *save_state;
923 u16 *cap;
924
925 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
926 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
927 if (!save_state || pos <= 0)
928 return;
24a4742f 929 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
930
931 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
932}
933
934
1da177e4
LT
935/**
936 * pci_save_state - save the PCI configuration space of a device before suspending
937 * @dev: - PCI device that we're dealing with
1da177e4
LT
938 */
939int
940pci_save_state(struct pci_dev *dev)
941{
942 int i;
943 /* XXX: 100% dword access ok here? */
944 for (i = 0; i < 16; i++)
9e0b5b2c 945 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 946 dev->state_saved = true;
b56a5a23
MT
947 if ((i = pci_save_pcie_state(dev)) != 0)
948 return i;
cc692a5f
SH
949 if ((i = pci_save_pcix_state(dev)) != 0)
950 return i;
1da177e4
LT
951 return 0;
952}
953
954/**
955 * pci_restore_state - Restore the saved state of a PCI device
956 * @dev: - PCI device that we're dealing with
1da177e4 957 */
1d3c16a8 958void pci_restore_state(struct pci_dev *dev)
1da177e4
LT
959{
960 int i;
b4482a4b 961 u32 val;
1da177e4 962
c82f63e4 963 if (!dev->state_saved)
1d3c16a8 964 return;
4b77b0a2 965
b56a5a23
MT
966 /* PCI Express register must be restored first */
967 pci_restore_pcie_state(dev);
968
8b8c8d28
YL
969 /*
970 * The Base Address register should be programmed before the command
971 * register(s)
972 */
973 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
974 pci_read_config_dword(dev, i * 4, &val);
975 if (val != dev->saved_config_space[i]) {
80ccba11
BH
976 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
977 "space at offset %#x (was %#x, writing %#x)\n",
978 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
979 pci_write_config_dword(dev,i * 4,
980 dev->saved_config_space[i]);
981 }
982 }
cc692a5f 983 pci_restore_pcix_state(dev);
41017f0c 984 pci_restore_msi_state(dev);
8c5cdb6a 985 pci_restore_iov_state(dev);
8fed4b65 986
4b77b0a2 987 dev->state_saved = false;
1da177e4
LT
988}
989
ffbdd3f7
AW
990struct pci_saved_state {
991 u32 config_space[16];
992 struct pci_cap_saved_data cap[0];
993};
994
995/**
996 * pci_store_saved_state - Allocate and return an opaque struct containing
997 * the device saved state.
998 * @dev: PCI device that we're dealing with
999 *
1000 * Rerturn NULL if no state or error.
1001 */
1002struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1003{
1004 struct pci_saved_state *state;
1005 struct pci_cap_saved_state *tmp;
1006 struct pci_cap_saved_data *cap;
1007 struct hlist_node *pos;
1008 size_t size;
1009
1010 if (!dev->state_saved)
1011 return NULL;
1012
1013 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1014
1015 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1016 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1017
1018 state = kzalloc(size, GFP_KERNEL);
1019 if (!state)
1020 return NULL;
1021
1022 memcpy(state->config_space, dev->saved_config_space,
1023 sizeof(state->config_space));
1024
1025 cap = state->cap;
1026 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1027 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1028 memcpy(cap, &tmp->cap, len);
1029 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1030 }
1031 /* Empty cap_save terminates list */
1032
1033 return state;
1034}
1035EXPORT_SYMBOL_GPL(pci_store_saved_state);
1036
1037/**
1038 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1039 * @dev: PCI device that we're dealing with
1040 * @state: Saved state returned from pci_store_saved_state()
1041 */
1042int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1043{
1044 struct pci_cap_saved_data *cap;
1045
1046 dev->state_saved = false;
1047
1048 if (!state)
1049 return 0;
1050
1051 memcpy(dev->saved_config_space, state->config_space,
1052 sizeof(state->config_space));
1053
1054 cap = state->cap;
1055 while (cap->size) {
1056 struct pci_cap_saved_state *tmp;
1057
1058 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1059 if (!tmp || tmp->cap.size != cap->size)
1060 return -EINVAL;
1061
1062 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1063 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1064 sizeof(struct pci_cap_saved_data) + cap->size);
1065 }
1066
1067 dev->state_saved = true;
1068 return 0;
1069}
1070EXPORT_SYMBOL_GPL(pci_load_saved_state);
1071
1072/**
1073 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1074 * and free the memory allocated for it.
1075 * @dev: PCI device that we're dealing with
1076 * @state: Pointer to saved state returned from pci_store_saved_state()
1077 */
1078int pci_load_and_free_saved_state(struct pci_dev *dev,
1079 struct pci_saved_state **state)
1080{
1081 int ret = pci_load_saved_state(dev, *state);
1082 kfree(*state);
1083 *state = NULL;
1084 return ret;
1085}
1086EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1087
38cc1302
HS
1088static int do_pci_enable_device(struct pci_dev *dev, int bars)
1089{
1090 int err;
1091
1092 err = pci_set_power_state(dev, PCI_D0);
1093 if (err < 0 && err != -EIO)
1094 return err;
1095 err = pcibios_enable_device(dev, bars);
1096 if (err < 0)
1097 return err;
1098 pci_fixup_device(pci_fixup_enable, dev);
1099
1100 return 0;
1101}
1102
1103/**
0b62e13b 1104 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1105 * @dev: PCI device to be resumed
1106 *
1107 * Note this function is a backend of pci_default_resume and is not supposed
1108 * to be called by normal code, write proper resume handler and use it instead.
1109 */
0b62e13b 1110int pci_reenable_device(struct pci_dev *dev)
38cc1302 1111{
296ccb08 1112 if (pci_is_enabled(dev))
38cc1302
HS
1113 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1114 return 0;
1115}
1116
b718989d
BH
1117static int __pci_enable_device_flags(struct pci_dev *dev,
1118 resource_size_t flags)
1da177e4
LT
1119{
1120 int err;
b718989d 1121 int i, bars = 0;
1da177e4 1122
97c145f7
JB
1123 /*
1124 * Power state could be unknown at this point, either due to a fresh
1125 * boot or a device removal call. So get the current power state
1126 * so that things like MSI message writing will behave as expected
1127 * (e.g. if the device really is in D0 at enable time).
1128 */
1129 if (dev->pm_cap) {
1130 u16 pmcsr;
1131 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1132 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1133 }
1134
9fb625c3
HS
1135 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1136 return 0; /* already enabled */
1137
497f16f2
YL
1138 /* only skip sriov related */
1139 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1140 if (dev->resource[i].flags & flags)
1141 bars |= (1 << i);
1142 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1143 if (dev->resource[i].flags & flags)
1144 bars |= (1 << i);
1145
38cc1302 1146 err = do_pci_enable_device(dev, bars);
95a62965 1147 if (err < 0)
38cc1302 1148 atomic_dec(&dev->enable_cnt);
9fb625c3 1149 return err;
1da177e4
LT
1150}
1151
b718989d
BH
1152/**
1153 * pci_enable_device_io - Initialize a device for use with IO space
1154 * @dev: PCI device to be initialized
1155 *
1156 * Initialize device before it's used by a driver. Ask low-level code
1157 * to enable I/O resources. Wake up the device if it was suspended.
1158 * Beware, this function can fail.
1159 */
1160int pci_enable_device_io(struct pci_dev *dev)
1161{
1162 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1163}
1164
1165/**
1166 * pci_enable_device_mem - Initialize a device for use with Memory space
1167 * @dev: PCI device to be initialized
1168 *
1169 * Initialize device before it's used by a driver. Ask low-level code
1170 * to enable Memory resources. Wake up the device if it was suspended.
1171 * Beware, this function can fail.
1172 */
1173int pci_enable_device_mem(struct pci_dev *dev)
1174{
1175 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1176}
1177
bae94d02
IPG
1178/**
1179 * pci_enable_device - Initialize device before it's used by a driver.
1180 * @dev: PCI device to be initialized
1181 *
1182 * Initialize device before it's used by a driver. Ask low-level code
1183 * to enable I/O and memory. Wake up the device if it was suspended.
1184 * Beware, this function can fail.
1185 *
1186 * Note we don't actually enable the device many times if we call
1187 * this function repeatedly (we just increment the count).
1188 */
1189int pci_enable_device(struct pci_dev *dev)
1190{
b718989d 1191 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
1192}
1193
9ac7849e
TH
1194/*
1195 * Managed PCI resources. This manages device on/off, intx/msi/msix
1196 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1197 * there's no need to track it separately. pci_devres is initialized
1198 * when a device is enabled using managed PCI device enable interface.
1199 */
1200struct pci_devres {
7f375f32
TH
1201 unsigned int enabled:1;
1202 unsigned int pinned:1;
9ac7849e
TH
1203 unsigned int orig_intx:1;
1204 unsigned int restore_intx:1;
1205 u32 region_mask;
1206};
1207
1208static void pcim_release(struct device *gendev, void *res)
1209{
1210 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1211 struct pci_devres *this = res;
1212 int i;
1213
1214 if (dev->msi_enabled)
1215 pci_disable_msi(dev);
1216 if (dev->msix_enabled)
1217 pci_disable_msix(dev);
1218
1219 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1220 if (this->region_mask & (1 << i))
1221 pci_release_region(dev, i);
1222
1223 if (this->restore_intx)
1224 pci_intx(dev, this->orig_intx);
1225
7f375f32 1226 if (this->enabled && !this->pinned)
9ac7849e
TH
1227 pci_disable_device(dev);
1228}
1229
1230static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1231{
1232 struct pci_devres *dr, *new_dr;
1233
1234 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1235 if (dr)
1236 return dr;
1237
1238 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1239 if (!new_dr)
1240 return NULL;
1241 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1242}
1243
1244static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1245{
1246 if (pci_is_managed(pdev))
1247 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1248 return NULL;
1249}
1250
1251/**
1252 * pcim_enable_device - Managed pci_enable_device()
1253 * @pdev: PCI device to be initialized
1254 *
1255 * Managed pci_enable_device().
1256 */
1257int pcim_enable_device(struct pci_dev *pdev)
1258{
1259 struct pci_devres *dr;
1260 int rc;
1261
1262 dr = get_pci_dr(pdev);
1263 if (unlikely(!dr))
1264 return -ENOMEM;
b95d58ea
TH
1265 if (dr->enabled)
1266 return 0;
9ac7849e
TH
1267
1268 rc = pci_enable_device(pdev);
1269 if (!rc) {
1270 pdev->is_managed = 1;
7f375f32 1271 dr->enabled = 1;
9ac7849e
TH
1272 }
1273 return rc;
1274}
1275
1276/**
1277 * pcim_pin_device - Pin managed PCI device
1278 * @pdev: PCI device to pin
1279 *
1280 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1281 * driver detach. @pdev must have been enabled with
1282 * pcim_enable_device().
1283 */
1284void pcim_pin_device(struct pci_dev *pdev)
1285{
1286 struct pci_devres *dr;
1287
1288 dr = find_pci_dr(pdev);
7f375f32 1289 WARN_ON(!dr || !dr->enabled);
9ac7849e 1290 if (dr)
7f375f32 1291 dr->pinned = 1;
9ac7849e
TH
1292}
1293
1da177e4
LT
1294/**
1295 * pcibios_disable_device - disable arch specific PCI resources for device dev
1296 * @dev: the PCI device to disable
1297 *
1298 * Disables architecture specific PCI resources for the device. This
1299 * is the default implementation. Architecture implementations can
1300 * override this.
1301 */
1302void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1303
fa58d305
RW
1304static void do_pci_disable_device(struct pci_dev *dev)
1305{
1306 u16 pci_command;
1307
1308 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1309 if (pci_command & PCI_COMMAND_MASTER) {
1310 pci_command &= ~PCI_COMMAND_MASTER;
1311 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1312 }
1313
1314 pcibios_disable_device(dev);
1315}
1316
1317/**
1318 * pci_disable_enabled_device - Disable device without updating enable_cnt
1319 * @dev: PCI device to disable
1320 *
1321 * NOTE: This function is a backend of PCI power management routines and is
1322 * not supposed to be called drivers.
1323 */
1324void pci_disable_enabled_device(struct pci_dev *dev)
1325{
296ccb08 1326 if (pci_is_enabled(dev))
fa58d305
RW
1327 do_pci_disable_device(dev);
1328}
1329
1da177e4
LT
1330/**
1331 * pci_disable_device - Disable PCI device after use
1332 * @dev: PCI device to be disabled
1333 *
1334 * Signal to the system that the PCI device is not in use by the system
1335 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1336 *
1337 * Note we don't actually disable the device until all callers of
ee6583f6 1338 * pci_enable_device() have called pci_disable_device().
1da177e4
LT
1339 */
1340void
1341pci_disable_device(struct pci_dev *dev)
1342{
9ac7849e 1343 struct pci_devres *dr;
99dc804d 1344
9ac7849e
TH
1345 dr = find_pci_dr(dev);
1346 if (dr)
7f375f32 1347 dr->enabled = 0;
9ac7849e 1348
bae94d02
IPG
1349 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1350 return;
1351
fa58d305 1352 do_pci_disable_device(dev);
1da177e4 1353
fa58d305 1354 dev->is_busmaster = 0;
1da177e4
LT
1355}
1356
f7bdd12d
BK
1357/**
1358 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1359 * @dev: the PCIe device reset
f7bdd12d
BK
1360 * @state: Reset state to enter into
1361 *
1362 *
45e829ea 1363 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1364 * implementation. Architecture implementations can override this.
1365 */
1366int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1367 enum pcie_reset_state state)
1368{
1369 return -EINVAL;
1370}
1371
1372/**
1373 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1374 * @dev: the PCIe device reset
f7bdd12d
BK
1375 * @state: Reset state to enter into
1376 *
1377 *
1378 * Sets the PCI reset state for the device.
1379 */
1380int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1381{
1382 return pcibios_set_pcie_reset_state(dev, state);
1383}
1384
58ff4633
RW
1385/**
1386 * pci_check_pme_status - Check if given device has generated PME.
1387 * @dev: Device to check.
1388 *
1389 * Check the PME status of the device and if set, clear it and clear PME enable
1390 * (if set). Return 'true' if PME status and PME enable were both set or
1391 * 'false' otherwise.
1392 */
1393bool pci_check_pme_status(struct pci_dev *dev)
1394{
1395 int pmcsr_pos;
1396 u16 pmcsr;
1397 bool ret = false;
1398
1399 if (!dev->pm_cap)
1400 return false;
1401
1402 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1403 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1404 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1405 return false;
1406
1407 /* Clear PME status. */
1408 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1409 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1410 /* Disable PME to avoid interrupt flood. */
1411 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1412 ret = true;
1413 }
1414
1415 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1416
1417 return ret;
1418}
1419
b67ea761
RW
1420/**
1421 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1422 * @dev: Device to handle.
379021d5 1423 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1424 *
1425 * Check if @dev has generated PME and queue a resume request for it in that
1426 * case.
1427 */
379021d5 1428static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1429{
379021d5
RW
1430 if (pme_poll_reset && dev->pme_poll)
1431 dev->pme_poll = false;
1432
c125e96f 1433 if (pci_check_pme_status(dev)) {
c125e96f 1434 pci_wakeup_event(dev);
0f953bf6 1435 pm_request_resume(&dev->dev);
c125e96f 1436 }
b67ea761
RW
1437 return 0;
1438}
1439
1440/**
1441 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1442 * @bus: Top bus of the subtree to walk.
1443 */
1444void pci_pme_wakeup_bus(struct pci_bus *bus)
1445{
1446 if (bus)
379021d5 1447 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1448}
1449
eb9d0fe4
RW
1450/**
1451 * pci_pme_capable - check the capability of PCI device to generate PME#
1452 * @dev: PCI device to handle.
eb9d0fe4
RW
1453 * @state: PCI state from which device will issue PME#.
1454 */
e5899e1b 1455bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1456{
337001b6 1457 if (!dev->pm_cap)
eb9d0fe4
RW
1458 return false;
1459
337001b6 1460 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1461}
1462
df17e62e
MG
1463static void pci_pme_list_scan(struct work_struct *work)
1464{
379021d5 1465 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1466
1467 mutex_lock(&pci_pme_list_mutex);
1468 if (!list_empty(&pci_pme_list)) {
379021d5
RW
1469 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1470 if (pme_dev->dev->pme_poll) {
1471 pci_pme_wakeup(pme_dev->dev, NULL);
1472 } else {
1473 list_del(&pme_dev->list);
1474 kfree(pme_dev);
1475 }
1476 }
1477 if (!list_empty(&pci_pme_list))
1478 schedule_delayed_work(&pci_pme_work,
1479 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1480 }
1481 mutex_unlock(&pci_pme_list_mutex);
1482}
1483
eb9d0fe4
RW
1484/**
1485 * pci_pme_active - enable or disable PCI device's PME# function
1486 * @dev: PCI device to handle.
eb9d0fe4
RW
1487 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1488 *
1489 * The caller must verify that the device is capable of generating PME# before
1490 * calling this function with @enable equal to 'true'.
1491 */
5a6c9b60 1492void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1493{
1494 u16 pmcsr;
1495
337001b6 1496 if (!dev->pm_cap)
eb9d0fe4
RW
1497 return;
1498
337001b6 1499 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1500 /* Clear PME_Status by writing 1 to it and enable PME# */
1501 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1502 if (!enable)
1503 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1504
337001b6 1505 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4 1506
df17e62e
MG
1507 /* PCI (as opposed to PCIe) PME requires that the device have
1508 its PME# line hooked up correctly. Not all hardware vendors
1509 do this, so the PME never gets delivered and the device
1510 remains asleep. The easiest way around this is to
1511 periodically walk the list of suspended devices and check
1512 whether any have their PME flag set. The assumption is that
1513 we'll wake up often enough anyway that this won't be a huge
1514 hit, and the power savings from the devices will still be a
1515 win. */
1516
379021d5 1517 if (dev->pme_poll) {
df17e62e
MG
1518 struct pci_pme_device *pme_dev;
1519 if (enable) {
1520 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1521 GFP_KERNEL);
1522 if (!pme_dev)
1523 goto out;
1524 pme_dev->dev = dev;
1525 mutex_lock(&pci_pme_list_mutex);
1526 list_add(&pme_dev->list, &pci_pme_list);
1527 if (list_is_singular(&pci_pme_list))
1528 schedule_delayed_work(&pci_pme_work,
1529 msecs_to_jiffies(PME_TIMEOUT));
1530 mutex_unlock(&pci_pme_list_mutex);
1531 } else {
1532 mutex_lock(&pci_pme_list_mutex);
1533 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1534 if (pme_dev->dev == dev) {
1535 list_del(&pme_dev->list);
1536 kfree(pme_dev);
1537 break;
1538 }
1539 }
1540 mutex_unlock(&pci_pme_list_mutex);
1541 }
1542 }
1543
1544out:
10c3d71d 1545 dev_printk(KERN_DEBUG, &dev->dev, "PME# %s\n",
eb9d0fe4
RW
1546 enable ? "enabled" : "disabled");
1547}
1548
1da177e4 1549/**
6cbf8214 1550 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1551 * @dev: PCI device affected
1552 * @state: PCI state from which device will issue wakeup events
6cbf8214 1553 * @runtime: True if the events are to be generated at run time
075c1771
DB
1554 * @enable: True to enable event generation; false to disable
1555 *
1556 * This enables the device as a wakeup event source, or disables it.
1557 * When such events involves platform-specific hooks, those hooks are
1558 * called automatically by this routine.
1559 *
1560 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1561 * always require such platform hooks.
075c1771 1562 *
eb9d0fe4
RW
1563 * RETURN VALUE:
1564 * 0 is returned on success
1565 * -EINVAL is returned if device is not supposed to wake up the system
1566 * Error code depending on the platform is returned if both the platform and
1567 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1568 */
6cbf8214
RW
1569int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1570 bool runtime, bool enable)
1da177e4 1571{
5bcc2fb4 1572 int ret = 0;
075c1771 1573
6cbf8214 1574 if (enable && !runtime && !device_may_wakeup(&dev->dev))
eb9d0fe4 1575 return -EINVAL;
1da177e4 1576
e80bb09d
RW
1577 /* Don't do the same thing twice in a row for one device. */
1578 if (!!enable == !!dev->wakeup_prepared)
1579 return 0;
1580
eb9d0fe4
RW
1581 /*
1582 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1583 * Anderson we should be doing PME# wake enable followed by ACPI wake
1584 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1585 */
1da177e4 1586
5bcc2fb4
RW
1587 if (enable) {
1588 int error;
1da177e4 1589
5bcc2fb4
RW
1590 if (pci_pme_capable(dev, state))
1591 pci_pme_active(dev, true);
1592 else
1593 ret = 1;
6cbf8214
RW
1594 error = runtime ? platform_pci_run_wake(dev, true) :
1595 platform_pci_sleep_wake(dev, true);
5bcc2fb4
RW
1596 if (ret)
1597 ret = error;
e80bb09d
RW
1598 if (!ret)
1599 dev->wakeup_prepared = true;
5bcc2fb4 1600 } else {
6cbf8214
RW
1601 if (runtime)
1602 platform_pci_run_wake(dev, false);
1603 else
1604 platform_pci_sleep_wake(dev, false);
5bcc2fb4 1605 pci_pme_active(dev, false);
e80bb09d 1606 dev->wakeup_prepared = false;
5bcc2fb4 1607 }
1da177e4 1608
5bcc2fb4 1609 return ret;
eb9d0fe4 1610}
6cbf8214 1611EXPORT_SYMBOL(__pci_enable_wake);
1da177e4 1612
0235c4fc
RW
1613/**
1614 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1615 * @dev: PCI device to prepare
1616 * @enable: True to enable wake-up event generation; false to disable
1617 *
1618 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1619 * and this function allows them to set that up cleanly - pci_enable_wake()
1620 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1621 * ordering constraints.
1622 *
1623 * This function only returns error code if the device is not capable of
1624 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1625 * enable wake-up power for it.
1626 */
1627int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1628{
1629 return pci_pme_capable(dev, PCI_D3cold) ?
1630 pci_enable_wake(dev, PCI_D3cold, enable) :
1631 pci_enable_wake(dev, PCI_D3hot, enable);
1632}
1633
404cc2d8 1634/**
37139074
JB
1635 * pci_target_state - find an appropriate low power state for a given PCI dev
1636 * @dev: PCI device
1637 *
1638 * Use underlying platform code to find a supported low power state for @dev.
1639 * If the platform can't manage @dev, return the deepest state from which it
1640 * can generate wake events, based on any available PME info.
404cc2d8 1641 */
e5899e1b 1642pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1643{
1644 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1645
1646 if (platform_pci_power_manageable(dev)) {
1647 /*
1648 * Call the platform to choose the target state of the device
1649 * and enable wake-up from this state if supported.
1650 */
1651 pci_power_t state = platform_pci_choose_state(dev);
1652
1653 switch (state) {
1654 case PCI_POWER_ERROR:
1655 case PCI_UNKNOWN:
1656 break;
1657 case PCI_D1:
1658 case PCI_D2:
1659 if (pci_no_d1d2(dev))
1660 break;
1661 default:
1662 target_state = state;
404cc2d8 1663 }
d2abdf62
RW
1664 } else if (!dev->pm_cap) {
1665 target_state = PCI_D0;
404cc2d8
RW
1666 } else if (device_may_wakeup(&dev->dev)) {
1667 /*
1668 * Find the deepest state from which the device can generate
1669 * wake-up events, make it the target state and enable device
1670 * to generate PME#.
1671 */
337001b6
RW
1672 if (dev->pme_support) {
1673 while (target_state
1674 && !(dev->pme_support & (1 << target_state)))
1675 target_state--;
404cc2d8
RW
1676 }
1677 }
1678
e5899e1b
RW
1679 return target_state;
1680}
1681
1682/**
1683 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1684 * @dev: Device to handle.
1685 *
1686 * Choose the power state appropriate for the device depending on whether
1687 * it can wake up the system and/or is power manageable by the platform
1688 * (PCI_D3hot is the default) and put the device into that state.
1689 */
1690int pci_prepare_to_sleep(struct pci_dev *dev)
1691{
1692 pci_power_t target_state = pci_target_state(dev);
1693 int error;
1694
1695 if (target_state == PCI_POWER_ERROR)
1696 return -EIO;
1697
8efb8c76 1698 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
c157dfa3 1699
404cc2d8
RW
1700 error = pci_set_power_state(dev, target_state);
1701
1702 if (error)
1703 pci_enable_wake(dev, target_state, false);
1704
1705 return error;
1706}
1707
1708/**
443bd1c4 1709 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1710 * @dev: Device to handle.
1711 *
88393161 1712 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
1713 */
1714int pci_back_from_sleep(struct pci_dev *dev)
1715{
1716 pci_enable_wake(dev, PCI_D0, false);
1717 return pci_set_power_state(dev, PCI_D0);
1718}
1719
6cbf8214
RW
1720/**
1721 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1722 * @dev: PCI device being suspended.
1723 *
1724 * Prepare @dev to generate wake-up events at run time and put it into a low
1725 * power state.
1726 */
1727int pci_finish_runtime_suspend(struct pci_dev *dev)
1728{
1729 pci_power_t target_state = pci_target_state(dev);
1730 int error;
1731
1732 if (target_state == PCI_POWER_ERROR)
1733 return -EIO;
1734
1735 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1736
1737 error = pci_set_power_state(dev, target_state);
1738
1739 if (error)
1740 __pci_enable_wake(dev, target_state, true, false);
1741
1742 return error;
1743}
1744
b67ea761
RW
1745/**
1746 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1747 * @dev: Device to check.
1748 *
1749 * Return true if the device itself is cabable of generating wake-up events
1750 * (through the platform or using the native PCIe PME) or if the device supports
1751 * PME and one of its upstream bridges can generate wake-up events.
1752 */
1753bool pci_dev_run_wake(struct pci_dev *dev)
1754{
1755 struct pci_bus *bus = dev->bus;
1756
1757 if (device_run_wake(&dev->dev))
1758 return true;
1759
1760 if (!dev->pme_support)
1761 return false;
1762
1763 while (bus->parent) {
1764 struct pci_dev *bridge = bus->self;
1765
1766 if (device_run_wake(&bridge->dev))
1767 return true;
1768
1769 bus = bus->parent;
1770 }
1771
1772 /* We have reached the root bus. */
1773 if (bus->bridge)
1774 return device_run_wake(bus->bridge);
1775
1776 return false;
1777}
1778EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1779
eb9d0fe4
RW
1780/**
1781 * pci_pm_init - Initialize PM functions of given PCI device
1782 * @dev: PCI device to handle.
1783 */
1784void pci_pm_init(struct pci_dev *dev)
1785{
1786 int pm;
1787 u16 pmc;
1da177e4 1788
bb910a70 1789 pm_runtime_forbid(&dev->dev);
a1e4d72c 1790 device_enable_async_suspend(&dev->dev);
e80bb09d 1791 dev->wakeup_prepared = false;
bb910a70 1792
337001b6
RW
1793 dev->pm_cap = 0;
1794
eb9d0fe4
RW
1795 /* find PCI PM capability in list */
1796 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1797 if (!pm)
50246dd4 1798 return;
eb9d0fe4
RW
1799 /* Check device's ability to generate PME# */
1800 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1801
eb9d0fe4
RW
1802 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1803 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1804 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 1805 return;
eb9d0fe4
RW
1806 }
1807
337001b6 1808 dev->pm_cap = pm;
1ae861e6 1809 dev->d3_delay = PCI_PM_D3_WAIT;
337001b6
RW
1810
1811 dev->d1_support = false;
1812 dev->d2_support = false;
1813 if (!pci_no_d1d2(dev)) {
c9ed77ee 1814 if (pmc & PCI_PM_CAP_D1)
337001b6 1815 dev->d1_support = true;
c9ed77ee 1816 if (pmc & PCI_PM_CAP_D2)
337001b6 1817 dev->d2_support = true;
c9ed77ee
BH
1818
1819 if (dev->d1_support || dev->d2_support)
1820 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1821 dev->d1_support ? " D1" : "",
1822 dev->d2_support ? " D2" : "");
337001b6
RW
1823 }
1824
1825 pmc &= PCI_PM_CAP_PME_MASK;
1826 if (pmc) {
10c3d71d
BH
1827 dev_printk(KERN_DEBUG, &dev->dev,
1828 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
1829 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1830 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1831 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1832 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1833 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1834 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 1835 dev->pme_poll = true;
eb9d0fe4
RW
1836 /*
1837 * Make device's PM flags reflect the wake-up capability, but
1838 * let the user space enable it to wake up the system as needed.
1839 */
1840 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 1841 /* Disable the PME# generation functionality */
337001b6
RW
1842 pci_pme_active(dev, false);
1843 } else {
1844 dev->pme_support = 0;
eb9d0fe4 1845 }
1da177e4
LT
1846}
1847
eb9c39d0
JB
1848/**
1849 * platform_pci_wakeup_init - init platform wakeup if present
1850 * @dev: PCI device
1851 *
1852 * Some devices don't have PCI PM caps but can still generate wakeup
1853 * events through platform methods (like ACPI events). If @dev supports
1854 * platform wakeup events, set the device flag to indicate as much. This
1855 * may be redundant if the device also supports PCI PM caps, but double
1856 * initialization should be safe in that case.
1857 */
1858void platform_pci_wakeup_init(struct pci_dev *dev)
1859{
1860 if (!platform_pci_can_wakeup(dev))
1861 return;
1862
1863 device_set_wakeup_capable(&dev->dev, true);
eb9c39d0
JB
1864 platform_pci_sleep_wake(dev, false);
1865}
1866
63f4898a
RW
1867/**
1868 * pci_add_save_buffer - allocate buffer for saving given capability registers
1869 * @dev: the PCI device
1870 * @cap: the capability to allocate the buffer for
1871 * @size: requested size of the buffer
1872 */
1873static int pci_add_cap_save_buffer(
1874 struct pci_dev *dev, char cap, unsigned int size)
1875{
1876 int pos;
1877 struct pci_cap_saved_state *save_state;
1878
1879 pos = pci_find_capability(dev, cap);
1880 if (pos <= 0)
1881 return 0;
1882
1883 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1884 if (!save_state)
1885 return -ENOMEM;
1886
24a4742f
AW
1887 save_state->cap.cap_nr = cap;
1888 save_state->cap.size = size;
63f4898a
RW
1889 pci_add_saved_cap(dev, save_state);
1890
1891 return 0;
1892}
1893
1894/**
1895 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1896 * @dev: the PCI device
1897 */
1898void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1899{
1900 int error;
1901
89858517
YZ
1902 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1903 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
1904 if (error)
1905 dev_err(&dev->dev,
1906 "unable to preallocate PCI Express save buffer\n");
1907
1908 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1909 if (error)
1910 dev_err(&dev->dev,
1911 "unable to preallocate PCI-X save buffer\n");
1912}
1913
58c3a727
YZ
1914/**
1915 * pci_enable_ari - enable ARI forwarding if hardware support it
1916 * @dev: the PCI device
1917 */
1918void pci_enable_ari(struct pci_dev *dev)
1919{
1920 int pos;
1921 u32 cap;
864d296c 1922 u16 flags, ctrl;
8113587c 1923 struct pci_dev *bridge;
58c3a727 1924
5f4d91a1 1925 if (!pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
1926 return;
1927
8113587c
ZY
1928 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1929 if (!pos)
58c3a727
YZ
1930 return;
1931
8113587c 1932 bridge = dev->bus->self;
5f4d91a1 1933 if (!bridge || !pci_is_pcie(bridge))
8113587c
ZY
1934 return;
1935
06a1cbaf 1936 pos = pci_pcie_cap(bridge);
58c3a727
YZ
1937 if (!pos)
1938 return;
1939
864d296c
CW
1940 /* ARI is a PCIe v2 feature */
1941 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1942 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1943 return;
1944
8113587c 1945 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
1946 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1947 return;
1948
8113587c 1949 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
58c3a727 1950 ctrl |= PCI_EXP_DEVCTL2_ARI;
8113587c 1951 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
58c3a727 1952
8113587c 1953 bridge->ari_enabled = 1;
58c3a727
YZ
1954}
1955
b48d4425
JB
1956/**
1957 * pci_enable_ido - enable ID-based ordering on a device
1958 * @dev: the PCI device
1959 * @type: which types of IDO to enable
1960 *
1961 * Enable ID-based ordering on @dev. @type can contain the bits
1962 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1963 * which types of transactions are allowed to be re-ordered.
1964 */
1965void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1966{
1967 int pos;
1968 u16 ctrl;
1969
1970 pos = pci_pcie_cap(dev);
1971 if (!pos)
1972 return;
1973
1974 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
1975 if (type & PCI_EXP_IDO_REQUEST)
1976 ctrl |= PCI_EXP_IDO_REQ_EN;
1977 if (type & PCI_EXP_IDO_COMPLETION)
1978 ctrl |= PCI_EXP_IDO_CMP_EN;
1979 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
1980}
1981EXPORT_SYMBOL(pci_enable_ido);
1982
1983/**
1984 * pci_disable_ido - disable ID-based ordering on a device
1985 * @dev: the PCI device
1986 * @type: which types of IDO to disable
1987 */
1988void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1989{
1990 int pos;
1991 u16 ctrl;
1992
1993 if (!pci_is_pcie(dev))
1994 return;
1995
1996 pos = pci_pcie_cap(dev);
1997 if (!pos)
1998 return;
1999
2000 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2001 if (type & PCI_EXP_IDO_REQUEST)
2002 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2003 if (type & PCI_EXP_IDO_COMPLETION)
2004 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2005 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2006}
2007EXPORT_SYMBOL(pci_disable_ido);
2008
48a92a81
JB
2009/**
2010 * pci_enable_obff - enable optimized buffer flush/fill
2011 * @dev: PCI device
2012 * @type: type of signaling to use
2013 *
2014 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2015 * signaling if possible, falling back to message signaling only if
2016 * WAKE# isn't supported. @type should indicate whether the PCIe link
2017 * be brought out of L0s or L1 to send the message. It should be either
2018 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2019 *
2020 * If your device can benefit from receiving all messages, even at the
2021 * power cost of bringing the link back up from a low power state, use
2022 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2023 * preferred type).
2024 *
2025 * RETURNS:
2026 * Zero on success, appropriate error number on failure.
2027 */
2028int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2029{
2030 int pos;
2031 u32 cap;
2032 u16 ctrl;
2033 int ret;
2034
2035 if (!pci_is_pcie(dev))
2036 return -ENOTSUPP;
2037
2038 pos = pci_pcie_cap(dev);
2039 if (!pos)
2040 return -ENOTSUPP;
2041
2042 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2043 if (!(cap & PCI_EXP_OBFF_MASK))
2044 return -ENOTSUPP; /* no OBFF support at all */
2045
2046 /* Make sure the topology supports OBFF as well */
2047 if (dev->bus) {
2048 ret = pci_enable_obff(dev->bus->self, type);
2049 if (ret)
2050 return ret;
2051 }
2052
2053 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2054 if (cap & PCI_EXP_OBFF_WAKE)
2055 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2056 else {
2057 switch (type) {
2058 case PCI_EXP_OBFF_SIGNAL_L0:
2059 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2060 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2061 break;
2062 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2063 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2064 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2065 break;
2066 default:
2067 WARN(1, "bad OBFF signal type\n");
2068 return -ENOTSUPP;
2069 }
2070 }
2071 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2072
2073 return 0;
2074}
2075EXPORT_SYMBOL(pci_enable_obff);
2076
2077/**
2078 * pci_disable_obff - disable optimized buffer flush/fill
2079 * @dev: PCI device
2080 *
2081 * Disable OBFF on @dev.
2082 */
2083void pci_disable_obff(struct pci_dev *dev)
2084{
2085 int pos;
2086 u16 ctrl;
2087
2088 if (!pci_is_pcie(dev))
2089 return;
2090
2091 pos = pci_pcie_cap(dev);
2092 if (!pos)
2093 return;
2094
2095 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2096 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2097 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2098}
2099EXPORT_SYMBOL(pci_disable_obff);
2100
51c2e0a7
JB
2101/**
2102 * pci_ltr_supported - check whether a device supports LTR
2103 * @dev: PCI device
2104 *
2105 * RETURNS:
2106 * True if @dev supports latency tolerance reporting, false otherwise.
2107 */
2108bool pci_ltr_supported(struct pci_dev *dev)
2109{
2110 int pos;
2111 u32 cap;
2112
2113 if (!pci_is_pcie(dev))
2114 return false;
2115
2116 pos = pci_pcie_cap(dev);
2117 if (!pos)
2118 return false;
2119
2120 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2121
2122 return cap & PCI_EXP_DEVCAP2_LTR;
2123}
2124EXPORT_SYMBOL(pci_ltr_supported);
2125
2126/**
2127 * pci_enable_ltr - enable latency tolerance reporting
2128 * @dev: PCI device
2129 *
2130 * Enable LTR on @dev if possible, which means enabling it first on
2131 * upstream ports.
2132 *
2133 * RETURNS:
2134 * Zero on success, errno on failure.
2135 */
2136int pci_enable_ltr(struct pci_dev *dev)
2137{
2138 int pos;
2139 u16 ctrl;
2140 int ret;
2141
2142 if (!pci_ltr_supported(dev))
2143 return -ENOTSUPP;
2144
2145 pos = pci_pcie_cap(dev);
2146 if (!pos)
2147 return -ENOTSUPP;
2148
2149 /* Only primary function can enable/disable LTR */
2150 if (PCI_FUNC(dev->devfn) != 0)
2151 return -EINVAL;
2152
2153 /* Enable upstream ports first */
2154 if (dev->bus) {
2155 ret = pci_enable_ltr(dev->bus->self);
2156 if (ret)
2157 return ret;
2158 }
2159
2160 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2161 ctrl |= PCI_EXP_LTR_EN;
2162 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2163
2164 return 0;
2165}
2166EXPORT_SYMBOL(pci_enable_ltr);
2167
2168/**
2169 * pci_disable_ltr - disable latency tolerance reporting
2170 * @dev: PCI device
2171 */
2172void pci_disable_ltr(struct pci_dev *dev)
2173{
2174 int pos;
2175 u16 ctrl;
2176
2177 if (!pci_ltr_supported(dev))
2178 return;
2179
2180 pos = pci_pcie_cap(dev);
2181 if (!pos)
2182 return;
2183
2184 /* Only primary function can enable/disable LTR */
2185 if (PCI_FUNC(dev->devfn) != 0)
2186 return;
2187
2188 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2189 ctrl &= ~PCI_EXP_LTR_EN;
2190 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2191}
2192EXPORT_SYMBOL(pci_disable_ltr);
2193
2194static int __pci_ltr_scale(int *val)
2195{
2196 int scale = 0;
2197
2198 while (*val > 1023) {
2199 *val = (*val + 31) / 32;
2200 scale++;
2201 }
2202 return scale;
2203}
2204
2205/**
2206 * pci_set_ltr - set LTR latency values
2207 * @dev: PCI device
2208 * @snoop_lat_ns: snoop latency in nanoseconds
2209 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2210 *
2211 * Figure out the scale and set the LTR values accordingly.
2212 */
2213int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2214{
2215 int pos, ret, snoop_scale, nosnoop_scale;
2216 u16 val;
2217
2218 if (!pci_ltr_supported(dev))
2219 return -ENOTSUPP;
2220
2221 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2222 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2223
2224 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2225 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2226 return -EINVAL;
2227
2228 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2229 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2230 return -EINVAL;
2231
2232 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2233 if (!pos)
2234 return -ENOTSUPP;
2235
2236 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2237 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2238 if (ret != 4)
2239 return -EIO;
2240
2241 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2242 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2243 if (ret != 4)
2244 return -EIO;
2245
2246 return 0;
2247}
2248EXPORT_SYMBOL(pci_set_ltr);
2249
5d990b62
CW
2250static int pci_acs_enable;
2251
2252/**
2253 * pci_request_acs - ask for ACS to be enabled if supported
2254 */
2255void pci_request_acs(void)
2256{
2257 pci_acs_enable = 1;
2258}
2259
ae21ee65
AK
2260/**
2261 * pci_enable_acs - enable ACS if hardware support it
2262 * @dev: the PCI device
2263 */
2264void pci_enable_acs(struct pci_dev *dev)
2265{
2266 int pos;
2267 u16 cap;
2268 u16 ctrl;
2269
5d990b62
CW
2270 if (!pci_acs_enable)
2271 return;
2272
5f4d91a1 2273 if (!pci_is_pcie(dev))
ae21ee65
AK
2274 return;
2275
2276 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2277 if (!pos)
2278 return;
2279
2280 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2281 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2282
2283 /* Source Validation */
2284 ctrl |= (cap & PCI_ACS_SV);
2285
2286 /* P2P Request Redirect */
2287 ctrl |= (cap & PCI_ACS_RR);
2288
2289 /* P2P Completion Redirect */
2290 ctrl |= (cap & PCI_ACS_CR);
2291
2292 /* Upstream Forwarding */
2293 ctrl |= (cap & PCI_ACS_UF);
2294
2295 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2296}
2297
57c2cf71
BH
2298/**
2299 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2300 * @dev: the PCI device
2301 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2302 *
2303 * Perform INTx swizzling for a device behind one level of bridge. This is
2304 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
2305 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2306 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2307 * the PCI Express Base Specification, Revision 2.1)
57c2cf71
BH
2308 */
2309u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2310{
46b952a3
MW
2311 int slot;
2312
2313 if (pci_ari_enabled(dev->bus))
2314 slot = 0;
2315 else
2316 slot = PCI_SLOT(dev->devfn);
2317
2318 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
2319}
2320
1da177e4
LT
2321int
2322pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2323{
2324 u8 pin;
2325
514d207d 2326 pin = dev->pin;
1da177e4
LT
2327 if (!pin)
2328 return -1;
878f2e50 2329
8784fd4d 2330 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 2331 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
2332 dev = dev->bus->self;
2333 }
2334 *bridge = dev;
2335 return pin;
2336}
2337
68feac87
BH
2338/**
2339 * pci_common_swizzle - swizzle INTx all the way to root bridge
2340 * @dev: the PCI device
2341 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2342 *
2343 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2344 * bridges all the way up to a PCI root bus.
2345 */
2346u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2347{
2348 u8 pin = *pinp;
2349
1eb39487 2350 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
2351 pin = pci_swizzle_interrupt_pin(dev, pin);
2352 dev = dev->bus->self;
2353 }
2354 *pinp = pin;
2355 return PCI_SLOT(dev->devfn);
2356}
2357
1da177e4
LT
2358/**
2359 * pci_release_region - Release a PCI bar
2360 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2361 * @bar: BAR to release
2362 *
2363 * Releases the PCI I/O and memory resources previously reserved by a
2364 * successful call to pci_request_region. Call this function only
2365 * after all use of the PCI regions has ceased.
2366 */
2367void pci_release_region(struct pci_dev *pdev, int bar)
2368{
9ac7849e
TH
2369 struct pci_devres *dr;
2370
1da177e4
LT
2371 if (pci_resource_len(pdev, bar) == 0)
2372 return;
2373 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2374 release_region(pci_resource_start(pdev, bar),
2375 pci_resource_len(pdev, bar));
2376 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2377 release_mem_region(pci_resource_start(pdev, bar),
2378 pci_resource_len(pdev, bar));
9ac7849e
TH
2379
2380 dr = find_pci_dr(pdev);
2381 if (dr)
2382 dr->region_mask &= ~(1 << bar);
1da177e4
LT
2383}
2384
2385/**
f5ddcac4 2386 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
2387 * @pdev: PCI device whose resources are to be reserved
2388 * @bar: BAR to be reserved
2389 * @res_name: Name to be associated with resource.
f5ddcac4 2390 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
2391 *
2392 * Mark the PCI region associated with PCI device @pdev BR @bar as
2393 * being reserved by owner @res_name. Do not access any
2394 * address inside the PCI regions unless this call returns
2395 * successfully.
2396 *
f5ddcac4
RD
2397 * If @exclusive is set, then the region is marked so that userspace
2398 * is explicitly not allowed to map the resource via /dev/mem or
2399 * sysfs MMIO access.
2400 *
1da177e4
LT
2401 * Returns 0 on success, or %EBUSY on error. A warning
2402 * message is also printed on failure.
2403 */
e8de1481
AV
2404static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2405 int exclusive)
1da177e4 2406{
9ac7849e
TH
2407 struct pci_devres *dr;
2408
1da177e4
LT
2409 if (pci_resource_len(pdev, bar) == 0)
2410 return 0;
2411
2412 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2413 if (!request_region(pci_resource_start(pdev, bar),
2414 pci_resource_len(pdev, bar), res_name))
2415 goto err_out;
2416 }
2417 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
2418 if (!__request_mem_region(pci_resource_start(pdev, bar),
2419 pci_resource_len(pdev, bar), res_name,
2420 exclusive))
1da177e4
LT
2421 goto err_out;
2422 }
9ac7849e
TH
2423
2424 dr = find_pci_dr(pdev);
2425 if (dr)
2426 dr->region_mask |= 1 << bar;
2427
1da177e4
LT
2428 return 0;
2429
2430err_out:
c7dabef8 2431 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 2432 &pdev->resource[bar]);
1da177e4
LT
2433 return -EBUSY;
2434}
2435
e8de1481 2436/**
f5ddcac4 2437 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
2438 * @pdev: PCI device whose resources are to be reserved
2439 * @bar: BAR to be reserved
f5ddcac4 2440 * @res_name: Name to be associated with resource
e8de1481 2441 *
f5ddcac4 2442 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
2443 * being reserved by owner @res_name. Do not access any
2444 * address inside the PCI regions unless this call returns
2445 * successfully.
2446 *
2447 * Returns 0 on success, or %EBUSY on error. A warning
2448 * message is also printed on failure.
2449 */
2450int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2451{
2452 return __pci_request_region(pdev, bar, res_name, 0);
2453}
2454
2455/**
2456 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2457 * @pdev: PCI device whose resources are to be reserved
2458 * @bar: BAR to be reserved
2459 * @res_name: Name to be associated with resource.
2460 *
2461 * Mark the PCI region associated with PCI device @pdev BR @bar as
2462 * being reserved by owner @res_name. Do not access any
2463 * address inside the PCI regions unless this call returns
2464 * successfully.
2465 *
2466 * Returns 0 on success, or %EBUSY on error. A warning
2467 * message is also printed on failure.
2468 *
2469 * The key difference that _exclusive makes it that userspace is
2470 * explicitly not allowed to map the resource via /dev/mem or
2471 * sysfs.
2472 */
2473int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2474{
2475 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2476}
c87deff7
HS
2477/**
2478 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2479 * @pdev: PCI device whose resources were previously reserved
2480 * @bars: Bitmask of BARs to be released
2481 *
2482 * Release selected PCI I/O and memory resources previously reserved.
2483 * Call this function only after all use of the PCI regions has ceased.
2484 */
2485void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2486{
2487 int i;
2488
2489 for (i = 0; i < 6; i++)
2490 if (bars & (1 << i))
2491 pci_release_region(pdev, i);
2492}
2493
e8de1481
AV
2494int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2495 const char *res_name, int excl)
c87deff7
HS
2496{
2497 int i;
2498
2499 for (i = 0; i < 6; i++)
2500 if (bars & (1 << i))
e8de1481 2501 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
2502 goto err_out;
2503 return 0;
2504
2505err_out:
2506 while(--i >= 0)
2507 if (bars & (1 << i))
2508 pci_release_region(pdev, i);
2509
2510 return -EBUSY;
2511}
1da177e4 2512
e8de1481
AV
2513
2514/**
2515 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2516 * @pdev: PCI device whose resources are to be reserved
2517 * @bars: Bitmask of BARs to be requested
2518 * @res_name: Name to be associated with resource
2519 */
2520int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2521 const char *res_name)
2522{
2523 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2524}
2525
2526int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2527 int bars, const char *res_name)
2528{
2529 return __pci_request_selected_regions(pdev, bars, res_name,
2530 IORESOURCE_EXCLUSIVE);
2531}
2532
1da177e4
LT
2533/**
2534 * pci_release_regions - Release reserved PCI I/O and memory resources
2535 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2536 *
2537 * Releases all PCI I/O and memory resources previously reserved by a
2538 * successful call to pci_request_regions. Call this function only
2539 * after all use of the PCI regions has ceased.
2540 */
2541
2542void pci_release_regions(struct pci_dev *pdev)
2543{
c87deff7 2544 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
2545}
2546
2547/**
2548 * pci_request_regions - Reserved PCI I/O and memory resources
2549 * @pdev: PCI device whose resources are to be reserved
2550 * @res_name: Name to be associated with resource.
2551 *
2552 * Mark all PCI regions associated with PCI device @pdev as
2553 * being reserved by owner @res_name. Do not access any
2554 * address inside the PCI regions unless this call returns
2555 * successfully.
2556 *
2557 * Returns 0 on success, or %EBUSY on error. A warning
2558 * message is also printed on failure.
2559 */
3c990e92 2560int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 2561{
c87deff7 2562 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
2563}
2564
e8de1481
AV
2565/**
2566 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2567 * @pdev: PCI device whose resources are to be reserved
2568 * @res_name: Name to be associated with resource.
2569 *
2570 * Mark all PCI regions associated with PCI device @pdev as
2571 * being reserved by owner @res_name. Do not access any
2572 * address inside the PCI regions unless this call returns
2573 * successfully.
2574 *
2575 * pci_request_regions_exclusive() will mark the region so that
2576 * /dev/mem and the sysfs MMIO access will not be allowed.
2577 *
2578 * Returns 0 on success, or %EBUSY on error. A warning
2579 * message is also printed on failure.
2580 */
2581int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2582{
2583 return pci_request_selected_regions_exclusive(pdev,
2584 ((1 << 6) - 1), res_name);
2585}
2586
6a479079
BH
2587static void __pci_set_master(struct pci_dev *dev, bool enable)
2588{
2589 u16 old_cmd, cmd;
2590
2591 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2592 if (enable)
2593 cmd = old_cmd | PCI_COMMAND_MASTER;
2594 else
2595 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2596 if (cmd != old_cmd) {
2597 dev_dbg(&dev->dev, "%s bus mastering\n",
2598 enable ? "enabling" : "disabling");
2599 pci_write_config_word(dev, PCI_COMMAND, cmd);
2600 }
2601 dev->is_busmaster = enable;
2602}
e8de1481 2603
96c55900
MS
2604/**
2605 * pcibios_set_master - enable PCI bus-mastering for device dev
2606 * @dev: the PCI device to enable
2607 *
2608 * Enables PCI bus-mastering for the device. This is the default
2609 * implementation. Architecture specific implementations can override
2610 * this if necessary.
2611 */
2612void __weak pcibios_set_master(struct pci_dev *dev)
2613{
2614 u8 lat;
2615
2616 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2617 if (lat < 16)
2618 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2619 else if (lat > pcibios_max_latency)
2620 lat = pcibios_max_latency;
2621 else
2622 return;
2623 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2624 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2625}
2626
1da177e4
LT
2627/**
2628 * pci_set_master - enables bus-mastering for device dev
2629 * @dev: the PCI device to enable
2630 *
2631 * Enables bus-mastering on the device and calls pcibios_set_master()
2632 * to do the needed arch specific settings.
2633 */
6a479079 2634void pci_set_master(struct pci_dev *dev)
1da177e4 2635{
6a479079 2636 __pci_set_master(dev, true);
1da177e4
LT
2637 pcibios_set_master(dev);
2638}
2639
6a479079
BH
2640/**
2641 * pci_clear_master - disables bus-mastering for device dev
2642 * @dev: the PCI device to disable
2643 */
2644void pci_clear_master(struct pci_dev *dev)
2645{
2646 __pci_set_master(dev, false);
2647}
2648
1da177e4 2649/**
edb2d97e
MW
2650 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2651 * @dev: the PCI device for which MWI is to be enabled
1da177e4 2652 *
edb2d97e
MW
2653 * Helper function for pci_set_mwi.
2654 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
2655 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2656 *
2657 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2658 */
15ea76d4 2659int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
2660{
2661 u8 cacheline_size;
2662
2663 if (!pci_cache_line_size)
15ea76d4 2664 return -EINVAL;
1da177e4
LT
2665
2666 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2667 equal to or multiple of the right value. */
2668 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2669 if (cacheline_size >= pci_cache_line_size &&
2670 (cacheline_size % pci_cache_line_size) == 0)
2671 return 0;
2672
2673 /* Write the correct value. */
2674 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2675 /* Read it back. */
2676 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2677 if (cacheline_size == pci_cache_line_size)
2678 return 0;
2679
80ccba11
BH
2680 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2681 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
2682
2683 return -EINVAL;
2684}
15ea76d4
TH
2685EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2686
2687#ifdef PCI_DISABLE_MWI
2688int pci_set_mwi(struct pci_dev *dev)
2689{
2690 return 0;
2691}
2692
2693int pci_try_set_mwi(struct pci_dev *dev)
2694{
2695 return 0;
2696}
2697
2698void pci_clear_mwi(struct pci_dev *dev)
2699{
2700}
2701
2702#else
1da177e4
LT
2703
2704/**
2705 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2706 * @dev: the PCI device for which MWI is enabled
2707 *
694625c0 2708 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
2709 *
2710 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2711 */
2712int
2713pci_set_mwi(struct pci_dev *dev)
2714{
2715 int rc;
2716 u16 cmd;
2717
edb2d97e 2718 rc = pci_set_cacheline_size(dev);
1da177e4
LT
2719 if (rc)
2720 return rc;
2721
2722 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2723 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 2724 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
2725 cmd |= PCI_COMMAND_INVALIDATE;
2726 pci_write_config_word(dev, PCI_COMMAND, cmd);
2727 }
2728
2729 return 0;
2730}
2731
694625c0
RD
2732/**
2733 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2734 * @dev: the PCI device for which MWI is enabled
2735 *
2736 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2737 * Callers are not required to check the return value.
2738 *
2739 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2740 */
2741int pci_try_set_mwi(struct pci_dev *dev)
2742{
2743 int rc = pci_set_mwi(dev);
2744 return rc;
2745}
2746
1da177e4
LT
2747/**
2748 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2749 * @dev: the PCI device to disable
2750 *
2751 * Disables PCI Memory-Write-Invalidate transaction on the device
2752 */
2753void
2754pci_clear_mwi(struct pci_dev *dev)
2755{
2756 u16 cmd;
2757
2758 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2759 if (cmd & PCI_COMMAND_INVALIDATE) {
2760 cmd &= ~PCI_COMMAND_INVALIDATE;
2761 pci_write_config_word(dev, PCI_COMMAND, cmd);
2762 }
2763}
edb2d97e 2764#endif /* ! PCI_DISABLE_MWI */
1da177e4 2765
a04ce0ff
BR
2766/**
2767 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
2768 * @pdev: the PCI device to operate on
2769 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
2770 *
2771 * Enables/disables PCI INTx for device dev
2772 */
2773void
2774pci_intx(struct pci_dev *pdev, int enable)
2775{
2776 u16 pci_command, new;
2777
2778 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2779
2780 if (enable) {
2781 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2782 } else {
2783 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2784 }
2785
2786 if (new != pci_command) {
9ac7849e
TH
2787 struct pci_devres *dr;
2788
2fd9d74b 2789 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
2790
2791 dr = find_pci_dr(pdev);
2792 if (dr && !dr->restore_intx) {
2793 dr->restore_intx = 1;
2794 dr->orig_intx = !enable;
2795 }
a04ce0ff
BR
2796 }
2797}
2798
a2e27787
JK
2799/**
2800 * pci_intx_mask_supported - probe for INTx masking support
2801 * @pdev: the PCI device to operate on
2802 *
2803 * Check if the device dev support INTx masking via the config space
2804 * command word.
2805 */
2806bool pci_intx_mask_supported(struct pci_dev *dev)
2807{
2808 bool mask_supported = false;
2809 u16 orig, new;
2810
2811 pci_cfg_access_lock(dev);
2812
2813 pci_read_config_word(dev, PCI_COMMAND, &orig);
2814 pci_write_config_word(dev, PCI_COMMAND,
2815 orig ^ PCI_COMMAND_INTX_DISABLE);
2816 pci_read_config_word(dev, PCI_COMMAND, &new);
2817
2818 /*
2819 * There's no way to protect against hardware bugs or detect them
2820 * reliably, but as long as we know what the value should be, let's
2821 * go ahead and check it.
2822 */
2823 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2824 dev_err(&dev->dev, "Command register changed from "
2825 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2826 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2827 mask_supported = true;
2828 pci_write_config_word(dev, PCI_COMMAND, orig);
2829 }
2830
2831 pci_cfg_access_unlock(dev);
2832 return mask_supported;
2833}
2834EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2835
2836static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2837{
2838 struct pci_bus *bus = dev->bus;
2839 bool mask_updated = true;
2840 u32 cmd_status_dword;
2841 u16 origcmd, newcmd;
2842 unsigned long flags;
2843 bool irq_pending;
2844
2845 /*
2846 * We do a single dword read to retrieve both command and status.
2847 * Document assumptions that make this possible.
2848 */
2849 BUILD_BUG_ON(PCI_COMMAND % 4);
2850 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2851
2852 raw_spin_lock_irqsave(&pci_lock, flags);
2853
2854 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2855
2856 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2857
2858 /*
2859 * Check interrupt status register to see whether our device
2860 * triggered the interrupt (when masking) or the next IRQ is
2861 * already pending (when unmasking).
2862 */
2863 if (mask != irq_pending) {
2864 mask_updated = false;
2865 goto done;
2866 }
2867
2868 origcmd = cmd_status_dword;
2869 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2870 if (mask)
2871 newcmd |= PCI_COMMAND_INTX_DISABLE;
2872 if (newcmd != origcmd)
2873 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2874
2875done:
2876 raw_spin_unlock_irqrestore(&pci_lock, flags);
2877
2878 return mask_updated;
2879}
2880
2881/**
2882 * pci_check_and_mask_intx - mask INTx on pending interrupt
2883 * @pdev: the PCI device to operate on
2884 *
2885 * Check if the device dev has its INTx line asserted, mask it and
2886 * return true in that case. False is returned if not interrupt was
2887 * pending.
2888 */
2889bool pci_check_and_mask_intx(struct pci_dev *dev)
2890{
2891 return pci_check_and_set_intx_mask(dev, true);
2892}
2893EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2894
2895/**
2896 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
2897 * @pdev: the PCI device to operate on
2898 *
2899 * Check if the device dev has its INTx line asserted, unmask it if not
2900 * and return true. False is returned and the mask remains active if
2901 * there was still an interrupt pending.
2902 */
2903bool pci_check_and_unmask_intx(struct pci_dev *dev)
2904{
2905 return pci_check_and_set_intx_mask(dev, false);
2906}
2907EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2908
f5f2b131
EB
2909/**
2910 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 2911 * @dev: the PCI device to operate on
f5f2b131
EB
2912 *
2913 * If you want to use msi see pci_enable_msi and friends.
2914 * This is a lower level primitive that allows us to disable
2915 * msi operation at the device level.
2916 */
2917void pci_msi_off(struct pci_dev *dev)
2918{
2919 int pos;
2920 u16 control;
2921
2922 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2923 if (pos) {
2924 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2925 control &= ~PCI_MSI_FLAGS_ENABLE;
2926 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2927 }
2928 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2929 if (pos) {
2930 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2931 control &= ~PCI_MSIX_FLAGS_ENABLE;
2932 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2933 }
2934}
b03214d5 2935EXPORT_SYMBOL_GPL(pci_msi_off);
f5f2b131 2936
4d57cdfa
FT
2937int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2938{
2939 return dma_set_max_seg_size(&dev->dev, size);
2940}
2941EXPORT_SYMBOL(pci_set_dma_max_seg_size);
4d57cdfa 2942
59fc67de
FT
2943int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2944{
2945 return dma_set_seg_boundary(&dev->dev, mask);
2946}
2947EXPORT_SYMBOL(pci_set_dma_seg_boundary);
59fc67de 2948
8c1c699f 2949static int pcie_flr(struct pci_dev *dev, int probe)
8dd7f803 2950{
8c1c699f
YZ
2951 int i;
2952 int pos;
8dd7f803 2953 u32 cap;
04b55c47 2954 u16 status, control;
8dd7f803 2955
06a1cbaf 2956 pos = pci_pcie_cap(dev);
8c1c699f 2957 if (!pos)
8dd7f803 2958 return -ENOTTY;
8c1c699f
YZ
2959
2960 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
8dd7f803
SY
2961 if (!(cap & PCI_EXP_DEVCAP_FLR))
2962 return -ENOTTY;
2963
d91cdc74
SY
2964 if (probe)
2965 return 0;
2966
8dd7f803 2967 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
2968 for (i = 0; i < 4; i++) {
2969 if (i)
2970 msleep((1 << (i - 1)) * 100);
5fe5db05 2971
8c1c699f
YZ
2972 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
2973 if (!(status & PCI_EXP_DEVSTA_TRPND))
2974 goto clear;
2975 }
2976
2977 dev_err(&dev->dev, "transaction is not cleared; "
2978 "proceeding with reset anyway\n");
2979
2980clear:
04b55c47
SR
2981 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
2982 control |= PCI_EXP_DEVCTL_BCR_FLR;
2983 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
2984
8c1c699f 2985 msleep(100);
8dd7f803 2986
8dd7f803
SY
2987 return 0;
2988}
d91cdc74 2989
8c1c699f 2990static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 2991{
8c1c699f
YZ
2992 int i;
2993 int pos;
1ca88797 2994 u8 cap;
8c1c699f 2995 u8 status;
1ca88797 2996
8c1c699f
YZ
2997 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
2998 if (!pos)
1ca88797 2999 return -ENOTTY;
8c1c699f
YZ
3000
3001 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
3002 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3003 return -ENOTTY;
3004
3005 if (probe)
3006 return 0;
3007
1ca88797 3008 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
3009 for (i = 0; i < 4; i++) {
3010 if (i)
3011 msleep((1 << (i - 1)) * 100);
3012
3013 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3014 if (!(status & PCI_AF_STATUS_TP))
3015 goto clear;
3016 }
5fe5db05 3017
8c1c699f
YZ
3018 dev_err(&dev->dev, "transaction is not cleared; "
3019 "proceeding with reset anyway\n");
5fe5db05 3020
8c1c699f
YZ
3021clear:
3022 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1ca88797 3023 msleep(100);
8c1c699f 3024
1ca88797
SY
3025 return 0;
3026}
3027
83d74e03
RW
3028/**
3029 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3030 * @dev: Device to reset.
3031 * @probe: If set, only check if the device can be reset this way.
3032 *
3033 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3034 * unset, it will be reinitialized internally when going from PCI_D3hot to
3035 * PCI_D0. If that's the case and the device is not in a low-power state
3036 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3037 *
3038 * NOTE: This causes the caller to sleep for twice the device power transition
3039 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3040 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3041 * Moreover, only devices in D0 can be reset by this function.
3042 */
f85876ba 3043static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 3044{
f85876ba
YZ
3045 u16 csr;
3046
3047 if (!dev->pm_cap)
3048 return -ENOTTY;
d91cdc74 3049
f85876ba
YZ
3050 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3051 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3052 return -ENOTTY;
d91cdc74 3053
f85876ba
YZ
3054 if (probe)
3055 return 0;
1ca88797 3056
f85876ba
YZ
3057 if (dev->current_state != PCI_D0)
3058 return -EINVAL;
3059
3060 csr &= ~PCI_PM_CTRL_STATE_MASK;
3061 csr |= PCI_D3hot;
3062 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3063 pci_dev_d3_sleep(dev);
f85876ba
YZ
3064
3065 csr &= ~PCI_PM_CTRL_STATE_MASK;
3066 csr |= PCI_D0;
3067 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3068 pci_dev_d3_sleep(dev);
f85876ba
YZ
3069
3070 return 0;
3071}
3072
c12ff1df
YZ
3073static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3074{
3075 u16 ctrl;
3076 struct pci_dev *pdev;
3077
654b75e0 3078 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
c12ff1df
YZ
3079 return -ENOTTY;
3080
3081 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3082 if (pdev != dev)
3083 return -ENOTTY;
3084
3085 if (probe)
3086 return 0;
3087
3088 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3089 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3090 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3091 msleep(100);
3092
3093 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3094 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3095 msleep(100);
3096
3097 return 0;
3098}
3099
8c1c699f 3100static int pci_dev_reset(struct pci_dev *dev, int probe)
d91cdc74 3101{
8c1c699f
YZ
3102 int rc;
3103
3104 might_sleep();
3105
3106 if (!probe) {
fb51ccbf 3107 pci_cfg_access_lock(dev);
8c1c699f 3108 /* block PM suspend, driver probe, etc. */
8e9394ce 3109 device_lock(&dev->dev);
8c1c699f 3110 }
d91cdc74 3111
b9c3b266
DC
3112 rc = pci_dev_specific_reset(dev, probe);
3113 if (rc != -ENOTTY)
3114 goto done;
3115
8c1c699f
YZ
3116 rc = pcie_flr(dev, probe);
3117 if (rc != -ENOTTY)
3118 goto done;
d91cdc74 3119
8c1c699f 3120 rc = pci_af_flr(dev, probe);
f85876ba
YZ
3121 if (rc != -ENOTTY)
3122 goto done;
3123
3124 rc = pci_pm_reset(dev, probe);
c12ff1df
YZ
3125 if (rc != -ENOTTY)
3126 goto done;
3127
3128 rc = pci_parent_bus_reset(dev, probe);
8c1c699f
YZ
3129done:
3130 if (!probe) {
8e9394ce 3131 device_unlock(&dev->dev);
fb51ccbf 3132 pci_cfg_access_unlock(dev);
8c1c699f 3133 }
1ca88797 3134
8c1c699f 3135 return rc;
d91cdc74
SY
3136}
3137
3138/**
8c1c699f
YZ
3139 * __pci_reset_function - reset a PCI device function
3140 * @dev: PCI device to reset
d91cdc74
SY
3141 *
3142 * Some devices allow an individual function to be reset without affecting
3143 * other functions in the same device. The PCI device must be responsive
3144 * to PCI config space in order to use this function.
3145 *
3146 * The device function is presumed to be unused when this function is called.
3147 * Resetting the device will make the contents of PCI configuration space
3148 * random, so any caller of this must be prepared to reinitialise the
3149 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3150 * etc.
3151 *
8c1c699f 3152 * Returns 0 if the device function was successfully reset or negative if the
d91cdc74
SY
3153 * device doesn't support resetting a single function.
3154 */
8c1c699f 3155int __pci_reset_function(struct pci_dev *dev)
d91cdc74 3156{
8c1c699f 3157 return pci_dev_reset(dev, 0);
d91cdc74 3158}
8c1c699f 3159EXPORT_SYMBOL_GPL(__pci_reset_function);
8dd7f803 3160
711d5779
MT
3161/**
3162 * pci_probe_reset_function - check whether the device can be safely reset
3163 * @dev: PCI device to reset
3164 *
3165 * Some devices allow an individual function to be reset without affecting
3166 * other functions in the same device. The PCI device must be responsive
3167 * to PCI config space in order to use this function.
3168 *
3169 * Returns 0 if the device function can be reset or negative if the
3170 * device doesn't support resetting a single function.
3171 */
3172int pci_probe_reset_function(struct pci_dev *dev)
3173{
3174 return pci_dev_reset(dev, 1);
3175}
3176
8dd7f803 3177/**
8c1c699f
YZ
3178 * pci_reset_function - quiesce and reset a PCI device function
3179 * @dev: PCI device to reset
8dd7f803
SY
3180 *
3181 * Some devices allow an individual function to be reset without affecting
3182 * other functions in the same device. The PCI device must be responsive
3183 * to PCI config space in order to use this function.
3184 *
3185 * This function does not just reset the PCI portion of a device, but
3186 * clears all the state associated with the device. This function differs
8c1c699f 3187 * from __pci_reset_function in that it saves and restores device state
8dd7f803
SY
3188 * over the reset.
3189 *
8c1c699f 3190 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
3191 * device doesn't support resetting a single function.
3192 */
3193int pci_reset_function(struct pci_dev *dev)
3194{
8c1c699f 3195 int rc;
8dd7f803 3196
8c1c699f
YZ
3197 rc = pci_dev_reset(dev, 1);
3198 if (rc)
3199 return rc;
8dd7f803 3200
8dd7f803
SY
3201 pci_save_state(dev);
3202
8c1c699f
YZ
3203 /*
3204 * both INTx and MSI are disabled after the Interrupt Disable bit
3205 * is set and the Bus Master bit is cleared.
3206 */
8dd7f803
SY
3207 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3208
8c1c699f 3209 rc = pci_dev_reset(dev, 0);
8dd7f803
SY
3210
3211 pci_restore_state(dev);
8dd7f803 3212
8c1c699f 3213 return rc;
8dd7f803
SY
3214}
3215EXPORT_SYMBOL_GPL(pci_reset_function);
3216
d556ad4b
PO
3217/**
3218 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3219 * @dev: PCI device to query
3220 *
3221 * Returns mmrbc: maximum designed memory read count in bytes
3222 * or appropriate error value.
3223 */
3224int pcix_get_max_mmrbc(struct pci_dev *dev)
3225{
7c9e2b1c 3226 int cap;
d556ad4b
PO
3227 u32 stat;
3228
3229 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3230 if (!cap)
3231 return -EINVAL;
3232
7c9e2b1c 3233 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
3234 return -EINVAL;
3235
25daeb55 3236 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
3237}
3238EXPORT_SYMBOL(pcix_get_max_mmrbc);
3239
3240/**
3241 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3242 * @dev: PCI device to query
3243 *
3244 * Returns mmrbc: maximum memory read count in bytes
3245 * or appropriate error value.
3246 */
3247int pcix_get_mmrbc(struct pci_dev *dev)
3248{
7c9e2b1c 3249 int cap;
bdc2bda7 3250 u16 cmd;
d556ad4b
PO
3251
3252 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3253 if (!cap)
3254 return -EINVAL;
3255
7c9e2b1c
DN
3256 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3257 return -EINVAL;
d556ad4b 3258
7c9e2b1c 3259 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
3260}
3261EXPORT_SYMBOL(pcix_get_mmrbc);
3262
3263/**
3264 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3265 * @dev: PCI device to query
3266 * @mmrbc: maximum memory read count in bytes
3267 * valid values are 512, 1024, 2048, 4096
3268 *
3269 * If possible sets maximum memory read byte count, some bridges have erratas
3270 * that prevent this.
3271 */
3272int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3273{
7c9e2b1c 3274 int cap;
bdc2bda7
DN
3275 u32 stat, v, o;
3276 u16 cmd;
d556ad4b 3277
229f5afd 3278 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 3279 return -EINVAL;
d556ad4b
PO
3280
3281 v = ffs(mmrbc) - 10;
3282
3283 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3284 if (!cap)
7c9e2b1c 3285 return -EINVAL;
d556ad4b 3286
7c9e2b1c
DN
3287 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3288 return -EINVAL;
d556ad4b
PO
3289
3290 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3291 return -E2BIG;
3292
7c9e2b1c
DN
3293 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3294 return -EINVAL;
d556ad4b
PO
3295
3296 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3297 if (o != v) {
3298 if (v > o && dev->bus &&
3299 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3300 return -EIO;
3301
3302 cmd &= ~PCI_X_CMD_MAX_READ;
3303 cmd |= v << 2;
7c9e2b1c
DN
3304 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3305 return -EIO;
d556ad4b 3306 }
7c9e2b1c 3307 return 0;
d556ad4b
PO
3308}
3309EXPORT_SYMBOL(pcix_set_mmrbc);
3310
3311/**
3312 * pcie_get_readrq - get PCI Express read request size
3313 * @dev: PCI device to query
3314 *
3315 * Returns maximum memory read request in bytes
3316 * or appropriate error value.
3317 */
3318int pcie_get_readrq(struct pci_dev *dev)
3319{
3320 int ret, cap;
3321 u16 ctl;
3322
06a1cbaf 3323 cap = pci_pcie_cap(dev);
d556ad4b
PO
3324 if (!cap)
3325 return -EINVAL;
3326
3327 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3328 if (!ret)
93e75fab 3329 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
3330
3331 return ret;
3332}
3333EXPORT_SYMBOL(pcie_get_readrq);
3334
3335/**
3336 * pcie_set_readrq - set PCI Express maximum memory read request
3337 * @dev: PCI device to query
42e61f4a 3338 * @rq: maximum memory read count in bytes
d556ad4b
PO
3339 * valid values are 128, 256, 512, 1024, 2048, 4096
3340 *
c9b378c7 3341 * If possible sets maximum memory read request in bytes
d556ad4b
PO
3342 */
3343int pcie_set_readrq(struct pci_dev *dev, int rq)
3344{
3345 int cap, err = -EINVAL;
3346 u16 ctl, v;
3347
229f5afd 3348 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
3349 goto out;
3350
06a1cbaf 3351 cap = pci_pcie_cap(dev);
d556ad4b
PO
3352 if (!cap)
3353 goto out;
3354
3355 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3356 if (err)
3357 goto out;
a1c473aa
BH
3358 /*
3359 * If using the "performance" PCIe config, we clamp the
3360 * read rq size to the max packet size to prevent the
3361 * host bridge generating requests larger than we can
3362 * cope with
3363 */
3364 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3365 int mps = pcie_get_mps(dev);
3366
3367 if (mps < 0)
3368 return mps;
3369 if (mps < rq)
3370 rq = mps;
3371 }
3372
3373 v = (ffs(rq) - 8) << 12;
d556ad4b
PO
3374
3375 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3376 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3377 ctl |= v;
c9b378c7 3378 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
d556ad4b
PO
3379 }
3380
3381out:
3382 return err;
3383}
3384EXPORT_SYMBOL(pcie_set_readrq);
3385
b03e7495
JM
3386/**
3387 * pcie_get_mps - get PCI Express maximum payload size
3388 * @dev: PCI device to query
3389 *
3390 * Returns maximum payload size in bytes
3391 * or appropriate error value.
3392 */
3393int pcie_get_mps(struct pci_dev *dev)
3394{
3395 int ret, cap;
3396 u16 ctl;
3397
3398 cap = pci_pcie_cap(dev);
3399 if (!cap)
3400 return -EINVAL;
3401
3402 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3403 if (!ret)
3404 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3405
3406 return ret;
3407}
3408
3409/**
3410 * pcie_set_mps - set PCI Express maximum payload size
3411 * @dev: PCI device to query
47c08f31 3412 * @mps: maximum payload size in bytes
b03e7495
JM
3413 * valid values are 128, 256, 512, 1024, 2048, 4096
3414 *
3415 * If possible sets maximum payload size
3416 */
3417int pcie_set_mps(struct pci_dev *dev, int mps)
3418{
3419 int cap, err = -EINVAL;
3420 u16 ctl, v;
3421
3422 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3423 goto out;
3424
3425 v = ffs(mps) - 8;
3426 if (v > dev->pcie_mpss)
3427 goto out;
3428 v <<= 5;
3429
3430 cap = pci_pcie_cap(dev);
3431 if (!cap)
3432 goto out;
3433
3434 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3435 if (err)
3436 goto out;
3437
3438 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3439 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3440 ctl |= v;
3441 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3442 }
3443out:
3444 return err;
3445}
3446
c87deff7
HS
3447/**
3448 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 3449 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
3450 * @flags: resource type mask to be selected
3451 *
3452 * This helper routine makes bar mask from the type of resource.
3453 */
3454int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3455{
3456 int i, bars = 0;
3457 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3458 if (pci_resource_flags(dev, i) & flags)
3459 bars |= (1 << i);
3460 return bars;
3461}
3462
613e7ed6
YZ
3463/**
3464 * pci_resource_bar - get position of the BAR associated with a resource
3465 * @dev: the PCI device
3466 * @resno: the resource number
3467 * @type: the BAR type to be filled in
3468 *
3469 * Returns BAR position in config space, or 0 if the BAR is invalid.
3470 */
3471int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3472{
d1b054da
YZ
3473 int reg;
3474
613e7ed6
YZ
3475 if (resno < PCI_ROM_RESOURCE) {
3476 *type = pci_bar_unknown;
3477 return PCI_BASE_ADDRESS_0 + 4 * resno;
3478 } else if (resno == PCI_ROM_RESOURCE) {
3479 *type = pci_bar_mem32;
3480 return dev->rom_base_reg;
d1b054da
YZ
3481 } else if (resno < PCI_BRIDGE_RESOURCES) {
3482 /* device specific resource */
3483 reg = pci_iov_resource_bar(dev, resno, type);
3484 if (reg)
3485 return reg;
613e7ed6
YZ
3486 }
3487
865df576 3488 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
613e7ed6
YZ
3489 return 0;
3490}
3491
95a8b6ef
MT
3492/* Some architectures require additional programming to enable VGA */
3493static arch_set_vga_state_t arch_set_vga_state;
3494
3495void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3496{
3497 arch_set_vga_state = func; /* NULL disables */
3498}
3499
3500static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
7ad35cf2 3501 unsigned int command_bits, u32 flags)
95a8b6ef
MT
3502{
3503 if (arch_set_vga_state)
3504 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 3505 flags);
95a8b6ef
MT
3506 return 0;
3507}
3508
deb2d2ec
BH
3509/**
3510 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
3511 * @dev: the PCI device
3512 * @decode: true = enable decoding, false = disable decoding
3513 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 3514 * @flags: traverse ancestors and change bridges
3448a19d 3515 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
3516 */
3517int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 3518 unsigned int command_bits, u32 flags)
deb2d2ec
BH
3519{
3520 struct pci_bus *bus;
3521 struct pci_dev *bridge;
3522 u16 cmd;
95a8b6ef 3523 int rc;
deb2d2ec 3524
3448a19d 3525 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 3526
95a8b6ef 3527 /* ARCH specific VGA enables */
3448a19d 3528 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
3529 if (rc)
3530 return rc;
3531
3448a19d
DA
3532 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3533 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3534 if (decode == true)
3535 cmd |= command_bits;
3536 else
3537 cmd &= ~command_bits;
3538 pci_write_config_word(dev, PCI_COMMAND, cmd);
3539 }
deb2d2ec 3540
3448a19d 3541 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
3542 return 0;
3543
3544 bus = dev->bus;
3545 while (bus) {
3546 bridge = bus->self;
3547 if (bridge) {
3548 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3549 &cmd);
3550 if (decode == true)
3551 cmd |= PCI_BRIDGE_CTL_VGA;
3552 else
3553 cmd &= ~PCI_BRIDGE_CTL_VGA;
3554 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3555 cmd);
3556 }
3557 bus = bus->parent;
3558 }
3559 return 0;
3560}
3561
32a9a682
YS
3562#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3563static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 3564static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
3565
3566/**
3567 * pci_specified_resource_alignment - get resource alignment specified by user.
3568 * @dev: the PCI device to get
3569 *
3570 * RETURNS: Resource alignment if it is specified.
3571 * Zero if it is not specified.
3572 */
3573resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3574{
3575 int seg, bus, slot, func, align_order, count;
3576 resource_size_t align = 0;
3577 char *p;
3578
3579 spin_lock(&resource_alignment_lock);
3580 p = resource_alignment_param;
3581 while (*p) {
3582 count = 0;
3583 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3584 p[count] == '@') {
3585 p += count + 1;
3586 } else {
3587 align_order = -1;
3588 }
3589 if (sscanf(p, "%x:%x:%x.%x%n",
3590 &seg, &bus, &slot, &func, &count) != 4) {
3591 seg = 0;
3592 if (sscanf(p, "%x:%x.%x%n",
3593 &bus, &slot, &func, &count) != 3) {
3594 /* Invalid format */
3595 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3596 p);
3597 break;
3598 }
3599 }
3600 p += count;
3601 if (seg == pci_domain_nr(dev->bus) &&
3602 bus == dev->bus->number &&
3603 slot == PCI_SLOT(dev->devfn) &&
3604 func == PCI_FUNC(dev->devfn)) {
3605 if (align_order == -1) {
3606 align = PAGE_SIZE;
3607 } else {
3608 align = 1 << align_order;
3609 }
3610 /* Found */
3611 break;
3612 }
3613 if (*p != ';' && *p != ',') {
3614 /* End of param or invalid format */
3615 break;
3616 }
3617 p++;
3618 }
3619 spin_unlock(&resource_alignment_lock);
3620 return align;
3621}
3622
3623/**
3624 * pci_is_reassigndev - check if specified PCI is target device to reassign
3625 * @dev: the PCI device to check
3626 *
3627 * RETURNS: non-zero for PCI device is a target device to reassign,
3628 * or zero is not.
3629 */
3630int pci_is_reassigndev(struct pci_dev *dev)
3631{
3632 return (pci_specified_resource_alignment(dev) != 0);
3633}
3634
3635ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3636{
3637 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3638 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3639 spin_lock(&resource_alignment_lock);
3640 strncpy(resource_alignment_param, buf, count);
3641 resource_alignment_param[count] = '\0';
3642 spin_unlock(&resource_alignment_lock);
3643 return count;
3644}
3645
3646ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3647{
3648 size_t count;
3649 spin_lock(&resource_alignment_lock);
3650 count = snprintf(buf, size, "%s", resource_alignment_param);
3651 spin_unlock(&resource_alignment_lock);
3652 return count;
3653}
3654
3655static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3656{
3657 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3658}
3659
3660static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3661 const char *buf, size_t count)
3662{
3663 return pci_set_resource_alignment_param(buf, count);
3664}
3665
3666BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3667 pci_resource_alignment_store);
3668
3669static int __init pci_resource_alignment_sysfs_init(void)
3670{
3671 return bus_create_file(&pci_bus_type,
3672 &bus_attr_resource_alignment);
3673}
3674
3675late_initcall(pci_resource_alignment_sysfs_init);
3676
32a2eea7
JG
3677static void __devinit pci_no_domains(void)
3678{
3679#ifdef CONFIG_PCI_DOMAINS
3680 pci_domains_supported = 0;
3681#endif
3682}
3683
0ef5f8f6
AP
3684/**
3685 * pci_ext_cfg_enabled - can we access extended PCI config space?
3686 * @dev: The PCI device of the root bridge.
3687 *
3688 * Returns 1 if we can access PCI extended config space (offsets
3689 * greater than 0xff). This is the default implementation. Architecture
3690 * implementations can override this.
3691 */
3692int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3693{
3694 return 1;
3695}
3696
2d1c8618
BH
3697void __weak pci_fixup_cardbus(struct pci_bus *bus)
3698{
3699}
3700EXPORT_SYMBOL(pci_fixup_cardbus);
3701
ad04d31e 3702static int __init pci_setup(char *str)
1da177e4
LT
3703{
3704 while (str) {
3705 char *k = strchr(str, ',');
3706 if (k)
3707 *k++ = 0;
3708 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
3709 if (!strcmp(str, "nomsi")) {
3710 pci_no_msi();
7f785763
RD
3711 } else if (!strcmp(str, "noaer")) {
3712 pci_no_aer();
f483d392
RP
3713 } else if (!strncmp(str, "realloc", 7)) {
3714 pci_realloc();
32a2eea7
JG
3715 } else if (!strcmp(str, "nodomains")) {
3716 pci_no_domains();
4516a618
AN
3717 } else if (!strncmp(str, "cbiosize=", 9)) {
3718 pci_cardbus_io_size = memparse(str + 9, &str);
3719 } else if (!strncmp(str, "cbmemsize=", 10)) {
3720 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
3721 } else if (!strncmp(str, "resource_alignment=", 19)) {
3722 pci_set_resource_alignment_param(str + 19,
3723 strlen(str + 19));
43c16408
AP
3724 } else if (!strncmp(str, "ecrc=", 5)) {
3725 pcie_ecrc_get_policy(str + 5);
28760489
EB
3726 } else if (!strncmp(str, "hpiosize=", 9)) {
3727 pci_hotplug_io_size = memparse(str + 9, &str);
3728 } else if (!strncmp(str, "hpmemsize=", 10)) {
3729 pci_hotplug_mem_size = memparse(str + 10, &str);
5f39e670
JM
3730 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3731 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
3732 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3733 pcie_bus_config = PCIE_BUS_SAFE;
3734 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3735 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
3736 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3737 pcie_bus_config = PCIE_BUS_PEER2PEER;
309e57df
MW
3738 } else {
3739 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3740 str);
3741 }
1da177e4
LT
3742 }
3743 str = k;
3744 }
0637a70a 3745 return 0;
1da177e4 3746}
0637a70a 3747early_param("pci", pci_setup);
1da177e4 3748
0b62e13b 3749EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
3750EXPORT_SYMBOL(pci_enable_device_io);
3751EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 3752EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
3753EXPORT_SYMBOL(pcim_enable_device);
3754EXPORT_SYMBOL(pcim_pin_device);
1da177e4 3755EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
3756EXPORT_SYMBOL(pci_find_capability);
3757EXPORT_SYMBOL(pci_bus_find_capability);
3758EXPORT_SYMBOL(pci_release_regions);
3759EXPORT_SYMBOL(pci_request_regions);
e8de1481 3760EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
3761EXPORT_SYMBOL(pci_release_region);
3762EXPORT_SYMBOL(pci_request_region);
e8de1481 3763EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
3764EXPORT_SYMBOL(pci_release_selected_regions);
3765EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3766EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4 3767EXPORT_SYMBOL(pci_set_master);
6a479079 3768EXPORT_SYMBOL(pci_clear_master);
1da177e4 3769EXPORT_SYMBOL(pci_set_mwi);
694625c0 3770EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 3771EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 3772EXPORT_SYMBOL_GPL(pci_intx);
1da177e4
LT
3773EXPORT_SYMBOL(pci_assign_resource);
3774EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 3775EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
3776
3777EXPORT_SYMBOL(pci_set_power_state);
3778EXPORT_SYMBOL(pci_save_state);
3779EXPORT_SYMBOL(pci_restore_state);
e5899e1b 3780EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 3781EXPORT_SYMBOL(pci_pme_active);
0235c4fc 3782EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 3783EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
3784EXPORT_SYMBOL(pci_prepare_to_sleep);
3785EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 3786EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);