]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/pci.c
PCI: set device wakeup capable flag if platform support is present
[mirror_ubuntu-artful-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
1da177e4
LT
15#include <linux/module.h>
16#include <linux/spinlock.h>
4e57b681 17#include <linux/string.h>
229f5afd 18#include <linux/log2.h>
7d715a6c 19#include <linux/pci-aspm.h>
c300bd2f 20#include <linux/pm_wakeup.h>
8dd7f803 21#include <linux/interrupt.h>
1da177e4 22#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 23#include "pci.h"
1da177e4 24
ffadcc2f 25unsigned int pci_pm_d3_delay = 10;
1da177e4 26
32a2eea7
JG
27#ifdef CONFIG_PCI_DOMAINS
28int pci_domains_supported = 1;
29#endif
30
4516a618
AN
31#define DEFAULT_CARDBUS_IO_SIZE (256)
32#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
33/* pci=cbmemsize=nnM,cbiosize=nn can override this */
34unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
35unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
36
1da177e4
LT
37/**
38 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
39 * @bus: pointer to PCI bus structure to search
40 *
41 * Given a PCI bus, returns the highest PCI bus number present in the set
42 * including the given PCI bus and its list of child PCI buses.
43 */
96bde06a 44unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
45{
46 struct list_head *tmp;
47 unsigned char max, n;
48
b82db5ce 49 max = bus->subordinate;
1da177e4
LT
50 list_for_each(tmp, &bus->children) {
51 n = pci_bus_max_busnr(pci_bus_b(tmp));
52 if(n > max)
53 max = n;
54 }
55 return max;
56}
b82db5ce 57EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 58
1684f5dd
AM
59#ifdef CONFIG_HAS_IOMEM
60void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
61{
62 /*
63 * Make sure the BAR is actually a memory resource, not an IO resource
64 */
65 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
66 WARN_ON(1);
67 return NULL;
68 }
69 return ioremap_nocache(pci_resource_start(pdev, bar),
70 pci_resource_len(pdev, bar));
71}
72EXPORT_SYMBOL_GPL(pci_ioremap_bar);
73#endif
74
b82db5ce 75#if 0
1da177e4
LT
76/**
77 * pci_max_busnr - returns maximum PCI bus number
78 *
79 * Returns the highest PCI bus number present in the system global list of
80 * PCI buses.
81 */
82unsigned char __devinit
83pci_max_busnr(void)
84{
85 struct pci_bus *bus = NULL;
86 unsigned char max, n;
87
88 max = 0;
89 while ((bus = pci_find_next_bus(bus)) != NULL) {
90 n = pci_bus_max_busnr(bus);
91 if(n > max)
92 max = n;
93 }
94 return max;
95}
96
54c762fe
AB
97#endif /* 0 */
98
687d5fe3
ME
99#define PCI_FIND_CAP_TTL 48
100
101static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
102 u8 pos, int cap, int *ttl)
24a4e377
RD
103{
104 u8 id;
24a4e377 105
687d5fe3 106 while ((*ttl)--) {
24a4e377
RD
107 pci_bus_read_config_byte(bus, devfn, pos, &pos);
108 if (pos < 0x40)
109 break;
110 pos &= ~3;
111 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
112 &id);
113 if (id == 0xff)
114 break;
115 if (id == cap)
116 return pos;
117 pos += PCI_CAP_LIST_NEXT;
118 }
119 return 0;
120}
121
687d5fe3
ME
122static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
123 u8 pos, int cap)
124{
125 int ttl = PCI_FIND_CAP_TTL;
126
127 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
128}
129
24a4e377
RD
130int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
131{
132 return __pci_find_next_cap(dev->bus, dev->devfn,
133 pos + PCI_CAP_LIST_NEXT, cap);
134}
135EXPORT_SYMBOL_GPL(pci_find_next_capability);
136
d3bac118
ME
137static int __pci_bus_find_cap_start(struct pci_bus *bus,
138 unsigned int devfn, u8 hdr_type)
1da177e4
LT
139{
140 u16 status;
1da177e4
LT
141
142 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
143 if (!(status & PCI_STATUS_CAP_LIST))
144 return 0;
145
146 switch (hdr_type) {
147 case PCI_HEADER_TYPE_NORMAL:
148 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 149 return PCI_CAPABILITY_LIST;
1da177e4 150 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 151 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
152 default:
153 return 0;
154 }
d3bac118
ME
155
156 return 0;
1da177e4
LT
157}
158
159/**
160 * pci_find_capability - query for devices' capabilities
161 * @dev: PCI device to query
162 * @cap: capability code
163 *
164 * Tell if a device supports a given PCI capability.
165 * Returns the address of the requested capability structure within the
166 * device's PCI configuration space or 0 in case the device does not
167 * support it. Possible values for @cap:
168 *
169 * %PCI_CAP_ID_PM Power Management
170 * %PCI_CAP_ID_AGP Accelerated Graphics Port
171 * %PCI_CAP_ID_VPD Vital Product Data
172 * %PCI_CAP_ID_SLOTID Slot Identification
173 * %PCI_CAP_ID_MSI Message Signalled Interrupts
174 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
175 * %PCI_CAP_ID_PCIX PCI-X
176 * %PCI_CAP_ID_EXP PCI Express
177 */
178int pci_find_capability(struct pci_dev *dev, int cap)
179{
d3bac118
ME
180 int pos;
181
182 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
183 if (pos)
184 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
185
186 return pos;
1da177e4
LT
187}
188
189/**
190 * pci_bus_find_capability - query for devices' capabilities
191 * @bus: the PCI bus to query
192 * @devfn: PCI device to query
193 * @cap: capability code
194 *
195 * Like pci_find_capability() but works for pci devices that do not have a
196 * pci_dev structure set up yet.
197 *
198 * Returns the address of the requested capability structure within the
199 * device's PCI configuration space or 0 in case the device does not
200 * support it.
201 */
202int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
203{
d3bac118 204 int pos;
1da177e4
LT
205 u8 hdr_type;
206
207 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
208
d3bac118
ME
209 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
210 if (pos)
211 pos = __pci_find_next_cap(bus, devfn, pos, cap);
212
213 return pos;
1da177e4
LT
214}
215
216/**
217 * pci_find_ext_capability - Find an extended capability
218 * @dev: PCI device to query
219 * @cap: capability code
220 *
221 * Returns the address of the requested extended capability structure
222 * within the device's PCI configuration space or 0 if the device does
223 * not support it. Possible values for @cap:
224 *
225 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
226 * %PCI_EXT_CAP_ID_VC Virtual Channel
227 * %PCI_EXT_CAP_ID_DSN Device Serial Number
228 * %PCI_EXT_CAP_ID_PWR Power Budgeting
229 */
230int pci_find_ext_capability(struct pci_dev *dev, int cap)
231{
232 u32 header;
557848c3
ZY
233 int ttl;
234 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 235
557848c3
ZY
236 /* minimum 8 bytes per capability */
237 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
238
239 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
240 return 0;
241
242 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
243 return 0;
244
245 /*
246 * If we have no capabilities, this is indicated by cap ID,
247 * cap version and next pointer all being 0.
248 */
249 if (header == 0)
250 return 0;
251
252 while (ttl-- > 0) {
253 if (PCI_EXT_CAP_ID(header) == cap)
254 return pos;
255
256 pos = PCI_EXT_CAP_NEXT(header);
557848c3 257 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
258 break;
259
260 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
261 break;
262 }
263
264 return 0;
265}
3a720d72 266EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 267
687d5fe3
ME
268static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
269{
270 int rc, ttl = PCI_FIND_CAP_TTL;
271 u8 cap, mask;
272
273 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
274 mask = HT_3BIT_CAP_MASK;
275 else
276 mask = HT_5BIT_CAP_MASK;
277
278 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
279 PCI_CAP_ID_HT, &ttl);
280 while (pos) {
281 rc = pci_read_config_byte(dev, pos + 3, &cap);
282 if (rc != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 if ((cap & mask) == ht_cap)
286 return pos;
287
47a4d5be
BG
288 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
289 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
290 PCI_CAP_ID_HT, &ttl);
291 }
292
293 return 0;
294}
295/**
296 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
297 * @dev: PCI device to query
298 * @pos: Position from which to continue searching
299 * @ht_cap: Hypertransport capability code
300 *
301 * To be used in conjunction with pci_find_ht_capability() to search for
302 * all capabilities matching @ht_cap. @pos should always be a value returned
303 * from pci_find_ht_capability().
304 *
305 * NB. To be 100% safe against broken PCI devices, the caller should take
306 * steps to avoid an infinite loop.
307 */
308int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
309{
310 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
311}
312EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
313
314/**
315 * pci_find_ht_capability - query a device's Hypertransport capabilities
316 * @dev: PCI device to query
317 * @ht_cap: Hypertransport capability code
318 *
319 * Tell if a device supports a given Hypertransport capability.
320 * Returns an address within the device's PCI configuration space
321 * or 0 in case the device does not support the request capability.
322 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
323 * which has a Hypertransport capability matching @ht_cap.
324 */
325int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
326{
327 int pos;
328
329 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
330 if (pos)
331 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
332
333 return pos;
334}
335EXPORT_SYMBOL_GPL(pci_find_ht_capability);
336
1da177e4
LT
337/**
338 * pci_find_parent_resource - return resource region of parent bus of given region
339 * @dev: PCI device structure contains resources to be searched
340 * @res: child resource record for which parent is sought
341 *
342 * For given resource region of given device, return the resource
343 * region of parent bus the given region is contained in or where
344 * it should be allocated from.
345 */
346struct resource *
347pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
348{
349 const struct pci_bus *bus = dev->bus;
350 int i;
351 struct resource *best = NULL;
352
353 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
354 struct resource *r = bus->resource[i];
355 if (!r)
356 continue;
357 if (res->start && !(res->start >= r->start && res->end <= r->end))
358 continue; /* Not contained */
359 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
360 continue; /* Wrong type */
361 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
362 return r; /* Exact match */
363 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
364 best = r; /* Approximating prefetchable by non-prefetchable */
365 }
366 return best;
367}
368
064b53db
JL
369/**
370 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
371 * @dev: PCI device to have its BARs restored
372 *
373 * Restore the BAR values for a given device, so as to make it
374 * accessible by its driver.
375 */
ad668599 376static void
064b53db
JL
377pci_restore_bars(struct pci_dev *dev)
378{
bc5f5a82 379 int i;
064b53db 380
bc5f5a82 381 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 382 pci_update_resource(dev, i);
064b53db
JL
383}
384
961d9120
RW
385static struct pci_platform_pm_ops *pci_platform_pm;
386
387int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
388{
eb9d0fe4
RW
389 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
390 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
391 return -EINVAL;
392 pci_platform_pm = ops;
393 return 0;
394}
395
396static inline bool platform_pci_power_manageable(struct pci_dev *dev)
397{
398 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
399}
400
401static inline int platform_pci_set_power_state(struct pci_dev *dev,
402 pci_power_t t)
403{
404 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
405}
406
407static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
408{
409 return pci_platform_pm ?
410 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
411}
8f7020d3 412
eb9d0fe4
RW
413static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
414{
415 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
416}
417
418static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
419{
420 return pci_platform_pm ?
421 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
422}
423
1da177e4 424/**
44e4e66e
RW
425 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
426 * given PCI device
427 * @dev: PCI device to handle.
44e4e66e 428 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 429 *
44e4e66e
RW
430 * RETURN VALUE:
431 * -EINVAL if the requested state is invalid.
432 * -EIO if device does not support PCI PM or its PM capabilities register has a
433 * wrong version, or device doesn't support the requested state.
434 * 0 if device already is in the requested state.
435 * 0 if device's power state has been successfully changed.
1da177e4 436 */
44e4e66e 437static int
337001b6 438pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 439{
337001b6 440 u16 pmcsr;
44e4e66e 441 bool need_restore = false;
1da177e4 442
337001b6 443 if (!dev->pm_cap)
cca03dec
AL
444 return -EIO;
445
44e4e66e
RW
446 if (state < PCI_D0 || state > PCI_D3hot)
447 return -EINVAL;
448
1da177e4
LT
449 /* Validate current state:
450 * Can enter D0 from any state, but if we can only go deeper
451 * to sleep if we're already in a low power state
452 */
44e4e66e
RW
453 if (dev->current_state == state) {
454 /* we're already there */
455 return 0;
456 } else if (state != PCI_D0 && dev->current_state <= PCI_D3cold
457 && dev->current_state > state) {
80ccba11
BH
458 dev_err(&dev->dev, "invalid power transition "
459 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 460 return -EINVAL;
44e4e66e 461 }
1da177e4 462
1da177e4 463 /* check if this device supports the desired state */
337001b6
RW
464 if ((state == PCI_D1 && !dev->d1_support)
465 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 466 return -EIO;
1da177e4 467
337001b6 468 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 469
32a36585 470 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
471 * This doesn't affect PME_Status, disables PME_En, and
472 * sets PowerState to 0.
473 */
32a36585 474 switch (dev->current_state) {
d3535fbb
JL
475 case PCI_D0:
476 case PCI_D1:
477 case PCI_D2:
478 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
479 pmcsr |= state;
480 break;
32a36585
JL
481 case PCI_UNKNOWN: /* Boot-up */
482 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
483 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 484 need_restore = true;
32a36585 485 /* Fall-through: force to D0 */
32a36585 486 default:
d3535fbb 487 pmcsr = 0;
32a36585 488 break;
1da177e4
LT
489 }
490
491 /* enter specified state */
337001b6 492 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
493
494 /* Mandatory power management transition delays */
495 /* see PCI PM 1.1 5.6.1 table 18 */
496 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 497 msleep(pci_pm_d3_delay);
1da177e4
LT
498 else if (state == PCI_D2 || dev->current_state == PCI_D2)
499 udelay(200);
1da177e4 500
b913100d 501 dev->current_state = state;
064b53db
JL
502
503 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
504 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
505 * from D3hot to D0 _may_ perform an internal reset, thereby
506 * going to "D0 Uninitialized" rather than "D0 Initialized".
507 * For example, at least some versions of the 3c905B and the
508 * 3c556B exhibit this behaviour.
509 *
510 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
511 * devices in a D3hot state at boot. Consequently, we need to
512 * restore at least the BARs so that the device will be
513 * accessible to its driver.
514 */
515 if (need_restore)
516 pci_restore_bars(dev);
517
7d715a6c
SL
518 if (dev->bus->self)
519 pcie_aspm_pm_state_change(dev->bus->self);
520
1da177e4
LT
521 return 0;
522}
523
44e4e66e
RW
524/**
525 * pci_update_current_state - Read PCI power state of given device from its
526 * PCI PM registers and cache it
527 * @dev: PCI device to handle.
44e4e66e 528 */
337001b6 529static void pci_update_current_state(struct pci_dev *dev)
44e4e66e 530{
337001b6 531 if (dev->pm_cap) {
44e4e66e
RW
532 u16 pmcsr;
533
337001b6 534 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e
RW
535 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
536 }
537}
538
539/**
540 * pci_set_power_state - Set the power state of a PCI device
541 * @dev: PCI device to handle.
542 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
543 *
544 * Transition a device to a new power state, using the platform formware and/or
545 * the device's PCI PM registers.
546 *
547 * RETURN VALUE:
548 * -EINVAL if the requested state is invalid.
549 * -EIO if device does not support PCI PM or its PM capabilities register has a
550 * wrong version, or device doesn't support the requested state.
551 * 0 if device already is in the requested state.
552 * 0 if device's power state has been successfully changed.
553 */
554int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
555{
337001b6 556 int error;
44e4e66e
RW
557
558 /* bound the state we're entering */
559 if (state > PCI_D3hot)
560 state = PCI_D3hot;
561 else if (state < PCI_D0)
562 state = PCI_D0;
563 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
564 /*
565 * If the device or the parent bridge do not support PCI PM,
566 * ignore the request if we're doing anything other than putting
567 * it into D0 (which would only happen on boot).
568 */
569 return 0;
570
44e4e66e
RW
571 if (state == PCI_D0 && platform_pci_power_manageable(dev)) {
572 /*
573 * Allow the platform to change the state, for example via ACPI
574 * _PR0, _PS0 and some such, but do not trust it.
575 */
576 int ret = platform_pci_set_power_state(dev, PCI_D0);
577 if (!ret)
337001b6 578 pci_update_current_state(dev);
44e4e66e 579 }
979b1791
AC
580 /* This device is quirked not to be put into D3, so
581 don't put it in D3 */
582 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
583 return 0;
44e4e66e 584
337001b6 585 error = pci_raw_set_power_state(dev, state);
44e4e66e
RW
586
587 if (state > PCI_D0 && platform_pci_power_manageable(dev)) {
588 /* Allow the platform to finalize the transition */
589 int ret = platform_pci_set_power_state(dev, state);
590 if (!ret) {
337001b6 591 pci_update_current_state(dev);
44e4e66e
RW
592 error = 0;
593 }
594 }
595
596 return error;
597}
598
1da177e4
LT
599/**
600 * pci_choose_state - Choose the power state of a PCI device
601 * @dev: PCI device to be suspended
602 * @state: target sleep state for the whole system. This is the value
603 * that is passed to suspend() function.
604 *
605 * Returns PCI power state suitable for given device and given system
606 * message.
607 */
608
609pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
610{
ab826ca4 611 pci_power_t ret;
0f64474b 612
1da177e4
LT
613 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
614 return PCI_D0;
615
961d9120
RW
616 ret = platform_pci_choose_state(dev);
617 if (ret != PCI_POWER_ERROR)
618 return ret;
ca078bae
PM
619
620 switch (state.event) {
621 case PM_EVENT_ON:
622 return PCI_D0;
623 case PM_EVENT_FREEZE:
b887d2e6
DB
624 case PM_EVENT_PRETHAW:
625 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 626 case PM_EVENT_SUSPEND:
3a2d5b70 627 case PM_EVENT_HIBERNATE:
ca078bae 628 return PCI_D3hot;
1da177e4 629 default:
80ccba11
BH
630 dev_info(&dev->dev, "unrecognized suspend event %d\n",
631 state.event);
1da177e4
LT
632 BUG();
633 }
634 return PCI_D0;
635}
636
637EXPORT_SYMBOL(pci_choose_state);
638
b56a5a23
MT
639static int pci_save_pcie_state(struct pci_dev *dev)
640{
641 int pos, i = 0;
642 struct pci_cap_saved_state *save_state;
643 u16 *cap;
644
645 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
646 if (pos <= 0)
647 return 0;
648
9f35575d 649 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 650 if (!save_state) {
63f4898a 651 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
b56a5a23
MT
652 return -ENOMEM;
653 }
654 cap = (u16 *)&save_state->data[0];
655
656 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
657 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
658 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
659 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
63f4898a 660
b56a5a23
MT
661 return 0;
662}
663
664static void pci_restore_pcie_state(struct pci_dev *dev)
665{
666 int i = 0, pos;
667 struct pci_cap_saved_state *save_state;
668 u16 *cap;
669
670 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
671 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
672 if (!save_state || pos <= 0)
673 return;
674 cap = (u16 *)&save_state->data[0];
675
676 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
677 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
678 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
679 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
680}
681
cc692a5f
SH
682
683static int pci_save_pcix_state(struct pci_dev *dev)
684{
63f4898a 685 int pos;
cc692a5f 686 struct pci_cap_saved_state *save_state;
cc692a5f
SH
687
688 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
689 if (pos <= 0)
690 return 0;
691
f34303de 692 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 693 if (!save_state) {
63f4898a 694 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
cc692a5f
SH
695 return -ENOMEM;
696 }
cc692a5f 697
63f4898a
RW
698 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
699
cc692a5f
SH
700 return 0;
701}
702
703static void pci_restore_pcix_state(struct pci_dev *dev)
704{
705 int i = 0, pos;
706 struct pci_cap_saved_state *save_state;
707 u16 *cap;
708
709 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
710 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
711 if (!save_state || pos <= 0)
712 return;
713 cap = (u16 *)&save_state->data[0];
714
715 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
716}
717
718
1da177e4
LT
719/**
720 * pci_save_state - save the PCI configuration space of a device before suspending
721 * @dev: - PCI device that we're dealing with
1da177e4
LT
722 */
723int
724pci_save_state(struct pci_dev *dev)
725{
726 int i;
727 /* XXX: 100% dword access ok here? */
728 for (i = 0; i < 16; i++)
729 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
730 if ((i = pci_save_pcie_state(dev)) != 0)
731 return i;
cc692a5f
SH
732 if ((i = pci_save_pcix_state(dev)) != 0)
733 return i;
1da177e4
LT
734 return 0;
735}
736
737/**
738 * pci_restore_state - Restore the saved state of a PCI device
739 * @dev: - PCI device that we're dealing with
1da177e4
LT
740 */
741int
742pci_restore_state(struct pci_dev *dev)
743{
744 int i;
b4482a4b 745 u32 val;
1da177e4 746
b56a5a23
MT
747 /* PCI Express register must be restored first */
748 pci_restore_pcie_state(dev);
749
8b8c8d28
YL
750 /*
751 * The Base Address register should be programmed before the command
752 * register(s)
753 */
754 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
755 pci_read_config_dword(dev, i * 4, &val);
756 if (val != dev->saved_config_space[i]) {
80ccba11
BH
757 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
758 "space at offset %#x (was %#x, writing %#x)\n",
759 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
760 pci_write_config_dword(dev,i * 4,
761 dev->saved_config_space[i]);
762 }
763 }
cc692a5f 764 pci_restore_pcix_state(dev);
41017f0c 765 pci_restore_msi_state(dev);
8fed4b65 766
1da177e4
LT
767 return 0;
768}
769
38cc1302
HS
770static int do_pci_enable_device(struct pci_dev *dev, int bars)
771{
772 int err;
773
774 err = pci_set_power_state(dev, PCI_D0);
775 if (err < 0 && err != -EIO)
776 return err;
777 err = pcibios_enable_device(dev, bars);
778 if (err < 0)
779 return err;
780 pci_fixup_device(pci_fixup_enable, dev);
781
782 return 0;
783}
784
785/**
0b62e13b 786 * pci_reenable_device - Resume abandoned device
38cc1302
HS
787 * @dev: PCI device to be resumed
788 *
789 * Note this function is a backend of pci_default_resume and is not supposed
790 * to be called by normal code, write proper resume handler and use it instead.
791 */
0b62e13b 792int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
793{
794 if (atomic_read(&dev->enable_cnt))
795 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
796 return 0;
797}
798
b718989d
BH
799static int __pci_enable_device_flags(struct pci_dev *dev,
800 resource_size_t flags)
1da177e4
LT
801{
802 int err;
b718989d 803 int i, bars = 0;
1da177e4 804
9fb625c3
HS
805 if (atomic_add_return(1, &dev->enable_cnt) > 1)
806 return 0; /* already enabled */
807
b718989d
BH
808 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
809 if (dev->resource[i].flags & flags)
810 bars |= (1 << i);
811
38cc1302 812 err = do_pci_enable_device(dev, bars);
95a62965 813 if (err < 0)
38cc1302 814 atomic_dec(&dev->enable_cnt);
9fb625c3 815 return err;
1da177e4
LT
816}
817
b718989d
BH
818/**
819 * pci_enable_device_io - Initialize a device for use with IO space
820 * @dev: PCI device to be initialized
821 *
822 * Initialize device before it's used by a driver. Ask low-level code
823 * to enable I/O resources. Wake up the device if it was suspended.
824 * Beware, this function can fail.
825 */
826int pci_enable_device_io(struct pci_dev *dev)
827{
828 return __pci_enable_device_flags(dev, IORESOURCE_IO);
829}
830
831/**
832 * pci_enable_device_mem - Initialize a device for use with Memory space
833 * @dev: PCI device to be initialized
834 *
835 * Initialize device before it's used by a driver. Ask low-level code
836 * to enable Memory resources. Wake up the device if it was suspended.
837 * Beware, this function can fail.
838 */
839int pci_enable_device_mem(struct pci_dev *dev)
840{
841 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
842}
843
bae94d02
IPG
844/**
845 * pci_enable_device - Initialize device before it's used by a driver.
846 * @dev: PCI device to be initialized
847 *
848 * Initialize device before it's used by a driver. Ask low-level code
849 * to enable I/O and memory. Wake up the device if it was suspended.
850 * Beware, this function can fail.
851 *
852 * Note we don't actually enable the device many times if we call
853 * this function repeatedly (we just increment the count).
854 */
855int pci_enable_device(struct pci_dev *dev)
856{
b718989d 857 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
858}
859
9ac7849e
TH
860/*
861 * Managed PCI resources. This manages device on/off, intx/msi/msix
862 * on/off and BAR regions. pci_dev itself records msi/msix status, so
863 * there's no need to track it separately. pci_devres is initialized
864 * when a device is enabled using managed PCI device enable interface.
865 */
866struct pci_devres {
7f375f32
TH
867 unsigned int enabled:1;
868 unsigned int pinned:1;
9ac7849e
TH
869 unsigned int orig_intx:1;
870 unsigned int restore_intx:1;
871 u32 region_mask;
872};
873
874static void pcim_release(struct device *gendev, void *res)
875{
876 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
877 struct pci_devres *this = res;
878 int i;
879
880 if (dev->msi_enabled)
881 pci_disable_msi(dev);
882 if (dev->msix_enabled)
883 pci_disable_msix(dev);
884
885 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
886 if (this->region_mask & (1 << i))
887 pci_release_region(dev, i);
888
889 if (this->restore_intx)
890 pci_intx(dev, this->orig_intx);
891
7f375f32 892 if (this->enabled && !this->pinned)
9ac7849e
TH
893 pci_disable_device(dev);
894}
895
896static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
897{
898 struct pci_devres *dr, *new_dr;
899
900 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
901 if (dr)
902 return dr;
903
904 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
905 if (!new_dr)
906 return NULL;
907 return devres_get(&pdev->dev, new_dr, NULL, NULL);
908}
909
910static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
911{
912 if (pci_is_managed(pdev))
913 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
914 return NULL;
915}
916
917/**
918 * pcim_enable_device - Managed pci_enable_device()
919 * @pdev: PCI device to be initialized
920 *
921 * Managed pci_enable_device().
922 */
923int pcim_enable_device(struct pci_dev *pdev)
924{
925 struct pci_devres *dr;
926 int rc;
927
928 dr = get_pci_dr(pdev);
929 if (unlikely(!dr))
930 return -ENOMEM;
b95d58ea
TH
931 if (dr->enabled)
932 return 0;
9ac7849e
TH
933
934 rc = pci_enable_device(pdev);
935 if (!rc) {
936 pdev->is_managed = 1;
7f375f32 937 dr->enabled = 1;
9ac7849e
TH
938 }
939 return rc;
940}
941
942/**
943 * pcim_pin_device - Pin managed PCI device
944 * @pdev: PCI device to pin
945 *
946 * Pin managed PCI device @pdev. Pinned device won't be disabled on
947 * driver detach. @pdev must have been enabled with
948 * pcim_enable_device().
949 */
950void pcim_pin_device(struct pci_dev *pdev)
951{
952 struct pci_devres *dr;
953
954 dr = find_pci_dr(pdev);
7f375f32 955 WARN_ON(!dr || !dr->enabled);
9ac7849e 956 if (dr)
7f375f32 957 dr->pinned = 1;
9ac7849e
TH
958}
959
1da177e4
LT
960/**
961 * pcibios_disable_device - disable arch specific PCI resources for device dev
962 * @dev: the PCI device to disable
963 *
964 * Disables architecture specific PCI resources for the device. This
965 * is the default implementation. Architecture implementations can
966 * override this.
967 */
968void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
969
970/**
971 * pci_disable_device - Disable PCI device after use
972 * @dev: PCI device to be disabled
973 *
974 * Signal to the system that the PCI device is not in use by the system
975 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
976 *
977 * Note we don't actually disable the device until all callers of
978 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
979 */
980void
981pci_disable_device(struct pci_dev *dev)
982{
9ac7849e 983 struct pci_devres *dr;
1da177e4 984 u16 pci_command;
99dc804d 985
9ac7849e
TH
986 dr = find_pci_dr(dev);
987 if (dr)
7f375f32 988 dr->enabled = 0;
9ac7849e 989
bae94d02
IPG
990 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
991 return;
992
1da177e4
LT
993 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
994 if (pci_command & PCI_COMMAND_MASTER) {
995 pci_command &= ~PCI_COMMAND_MASTER;
996 pci_write_config_word(dev, PCI_COMMAND, pci_command);
997 }
ceb43744 998 dev->is_busmaster = 0;
1da177e4
LT
999
1000 pcibios_disable_device(dev);
1001}
1002
f7bdd12d
BK
1003/**
1004 * pcibios_set_pcie_reset_state - set reset state for device dev
1005 * @dev: the PCI-E device reset
1006 * @state: Reset state to enter into
1007 *
1008 *
1009 * Sets the PCI-E reset state for the device. This is the default
1010 * implementation. Architecture implementations can override this.
1011 */
1012int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1013 enum pcie_reset_state state)
1014{
1015 return -EINVAL;
1016}
1017
1018/**
1019 * pci_set_pcie_reset_state - set reset state for device dev
1020 * @dev: the PCI-E device reset
1021 * @state: Reset state to enter into
1022 *
1023 *
1024 * Sets the PCI reset state for the device.
1025 */
1026int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1027{
1028 return pcibios_set_pcie_reset_state(dev, state);
1029}
1030
eb9d0fe4
RW
1031/**
1032 * pci_pme_capable - check the capability of PCI device to generate PME#
1033 * @dev: PCI device to handle.
eb9d0fe4
RW
1034 * @state: PCI state from which device will issue PME#.
1035 */
e5899e1b 1036bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1037{
337001b6 1038 if (!dev->pm_cap)
eb9d0fe4
RW
1039 return false;
1040
337001b6 1041 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1042}
1043
1044/**
1045 * pci_pme_active - enable or disable PCI device's PME# function
1046 * @dev: PCI device to handle.
eb9d0fe4
RW
1047 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1048 *
1049 * The caller must verify that the device is capable of generating PME# before
1050 * calling this function with @enable equal to 'true'.
1051 */
5a6c9b60 1052void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1053{
1054 u16 pmcsr;
1055
337001b6 1056 if (!dev->pm_cap)
eb9d0fe4
RW
1057 return;
1058
337001b6 1059 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1060 /* Clear PME_Status by writing 1 to it and enable PME# */
1061 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1062 if (!enable)
1063 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1064
337001b6 1065 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4
RW
1066
1067 dev_printk(KERN_INFO, &dev->dev, "PME# %s\n",
1068 enable ? "enabled" : "disabled");
1069}
1070
1da177e4 1071/**
075c1771
DB
1072 * pci_enable_wake - enable PCI device as wakeup event source
1073 * @dev: PCI device affected
1074 * @state: PCI state from which device will issue wakeup events
1075 * @enable: True to enable event generation; false to disable
1076 *
1077 * This enables the device as a wakeup event source, or disables it.
1078 * When such events involves platform-specific hooks, those hooks are
1079 * called automatically by this routine.
1080 *
1081 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1082 * always require such platform hooks.
075c1771 1083 *
eb9d0fe4
RW
1084 * RETURN VALUE:
1085 * 0 is returned on success
1086 * -EINVAL is returned if device is not supposed to wake up the system
1087 * Error code depending on the platform is returned if both the platform and
1088 * the native mechanism fail to enable the generation of wake-up events
1da177e4
LT
1089 */
1090int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
1091{
eb9d0fe4
RW
1092 int error = 0;
1093 bool pme_done = false;
075c1771 1094
bebd590c 1095 if (enable && !device_may_wakeup(&dev->dev))
eb9d0fe4 1096 return -EINVAL;
1da177e4 1097
eb9d0fe4
RW
1098 /*
1099 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1100 * Anderson we should be doing PME# wake enable followed by ACPI wake
1101 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1102 */
1da177e4 1103
eb9d0fe4
RW
1104 if (!enable && platform_pci_can_wakeup(dev))
1105 error = platform_pci_sleep_wake(dev, false);
1da177e4 1106
337001b6
RW
1107 if (!enable || pci_pme_capable(dev, state)) {
1108 pci_pme_active(dev, enable);
eb9d0fe4 1109 pme_done = true;
075c1771 1110 }
1da177e4 1111
eb9d0fe4
RW
1112 if (enable && platform_pci_can_wakeup(dev))
1113 error = platform_pci_sleep_wake(dev, true);
1da177e4 1114
eb9d0fe4
RW
1115 return pme_done ? 0 : error;
1116}
1da177e4 1117
0235c4fc
RW
1118/**
1119 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1120 * @dev: PCI device to prepare
1121 * @enable: True to enable wake-up event generation; false to disable
1122 *
1123 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1124 * and this function allows them to set that up cleanly - pci_enable_wake()
1125 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1126 * ordering constraints.
1127 *
1128 * This function only returns error code if the device is not capable of
1129 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1130 * enable wake-up power for it.
1131 */
1132int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1133{
1134 return pci_pme_capable(dev, PCI_D3cold) ?
1135 pci_enable_wake(dev, PCI_D3cold, enable) :
1136 pci_enable_wake(dev, PCI_D3hot, enable);
1137}
1138
404cc2d8 1139/**
37139074
JB
1140 * pci_target_state - find an appropriate low power state for a given PCI dev
1141 * @dev: PCI device
1142 *
1143 * Use underlying platform code to find a supported low power state for @dev.
1144 * If the platform can't manage @dev, return the deepest state from which it
1145 * can generate wake events, based on any available PME info.
404cc2d8 1146 */
e5899e1b 1147pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1148{
1149 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1150
1151 if (platform_pci_power_manageable(dev)) {
1152 /*
1153 * Call the platform to choose the target state of the device
1154 * and enable wake-up from this state if supported.
1155 */
1156 pci_power_t state = platform_pci_choose_state(dev);
1157
1158 switch (state) {
1159 case PCI_POWER_ERROR:
1160 case PCI_UNKNOWN:
1161 break;
1162 case PCI_D1:
1163 case PCI_D2:
1164 if (pci_no_d1d2(dev))
1165 break;
1166 default:
1167 target_state = state;
404cc2d8
RW
1168 }
1169 } else if (device_may_wakeup(&dev->dev)) {
1170 /*
1171 * Find the deepest state from which the device can generate
1172 * wake-up events, make it the target state and enable device
1173 * to generate PME#.
1174 */
337001b6 1175 if (!dev->pm_cap)
e5899e1b 1176 return PCI_POWER_ERROR;
404cc2d8 1177
337001b6
RW
1178 if (dev->pme_support) {
1179 while (target_state
1180 && !(dev->pme_support & (1 << target_state)))
1181 target_state--;
404cc2d8
RW
1182 }
1183 }
1184
e5899e1b
RW
1185 return target_state;
1186}
1187
1188/**
1189 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1190 * @dev: Device to handle.
1191 *
1192 * Choose the power state appropriate for the device depending on whether
1193 * it can wake up the system and/or is power manageable by the platform
1194 * (PCI_D3hot is the default) and put the device into that state.
1195 */
1196int pci_prepare_to_sleep(struct pci_dev *dev)
1197{
1198 pci_power_t target_state = pci_target_state(dev);
1199 int error;
1200
1201 if (target_state == PCI_POWER_ERROR)
1202 return -EIO;
1203
c157dfa3
RW
1204 pci_enable_wake(dev, target_state, true);
1205
404cc2d8
RW
1206 error = pci_set_power_state(dev, target_state);
1207
1208 if (error)
1209 pci_enable_wake(dev, target_state, false);
1210
1211 return error;
1212}
1213
1214/**
443bd1c4 1215 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1216 * @dev: Device to handle.
1217 *
1218 * Disable device's sytem wake-up capability and put it into D0.
1219 */
1220int pci_back_from_sleep(struct pci_dev *dev)
1221{
1222 pci_enable_wake(dev, PCI_D0, false);
1223 return pci_set_power_state(dev, PCI_D0);
1224}
1225
eb9d0fe4
RW
1226/**
1227 * pci_pm_init - Initialize PM functions of given PCI device
1228 * @dev: PCI device to handle.
1229 */
1230void pci_pm_init(struct pci_dev *dev)
1231{
1232 int pm;
1233 u16 pmc;
1da177e4 1234
337001b6
RW
1235 dev->pm_cap = 0;
1236
eb9d0fe4
RW
1237 /* find PCI PM capability in list */
1238 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1239 if (!pm)
1240 return;
1241 /* Check device's ability to generate PME# */
1242 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1243
eb9d0fe4
RW
1244 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1245 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1246 pmc & PCI_PM_CAP_VER_MASK);
1247 return;
1248 }
1249
337001b6
RW
1250 dev->pm_cap = pm;
1251
1252 dev->d1_support = false;
1253 dev->d2_support = false;
1254 if (!pci_no_d1d2(dev)) {
c9ed77ee 1255 if (pmc & PCI_PM_CAP_D1)
337001b6 1256 dev->d1_support = true;
c9ed77ee 1257 if (pmc & PCI_PM_CAP_D2)
337001b6 1258 dev->d2_support = true;
c9ed77ee
BH
1259
1260 if (dev->d1_support || dev->d2_support)
1261 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1262 dev->d1_support ? " D1" : "",
1263 dev->d2_support ? " D2" : "");
337001b6
RW
1264 }
1265
1266 pmc &= PCI_PM_CAP_PME_MASK;
1267 if (pmc) {
c9ed77ee
BH
1268 dev_info(&dev->dev, "PME# supported from%s%s%s%s%s\n",
1269 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1270 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1271 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1272 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1273 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1274 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
eb9d0fe4
RW
1275 /*
1276 * Make device's PM flags reflect the wake-up capability, but
1277 * let the user space enable it to wake up the system as needed.
1278 */
1279 device_set_wakeup_capable(&dev->dev, true);
1280 device_set_wakeup_enable(&dev->dev, false);
1281 /* Disable the PME# generation functionality */
337001b6
RW
1282 pci_pme_active(dev, false);
1283 } else {
1284 dev->pme_support = 0;
eb9d0fe4 1285 }
1da177e4
LT
1286}
1287
eb9c39d0
JB
1288/**
1289 * platform_pci_wakeup_init - init platform wakeup if present
1290 * @dev: PCI device
1291 *
1292 * Some devices don't have PCI PM caps but can still generate wakeup
1293 * events through platform methods (like ACPI events). If @dev supports
1294 * platform wakeup events, set the device flag to indicate as much. This
1295 * may be redundant if the device also supports PCI PM caps, but double
1296 * initialization should be safe in that case.
1297 */
1298void platform_pci_wakeup_init(struct pci_dev *dev)
1299{
1300 if (!platform_pci_can_wakeup(dev))
1301 return;
1302
1303 device_set_wakeup_capable(&dev->dev, true);
1304 device_set_wakeup_enable(&dev->dev, false);
1305 platform_pci_sleep_wake(dev, false);
1306}
1307
63f4898a
RW
1308/**
1309 * pci_add_save_buffer - allocate buffer for saving given capability registers
1310 * @dev: the PCI device
1311 * @cap: the capability to allocate the buffer for
1312 * @size: requested size of the buffer
1313 */
1314static int pci_add_cap_save_buffer(
1315 struct pci_dev *dev, char cap, unsigned int size)
1316{
1317 int pos;
1318 struct pci_cap_saved_state *save_state;
1319
1320 pos = pci_find_capability(dev, cap);
1321 if (pos <= 0)
1322 return 0;
1323
1324 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1325 if (!save_state)
1326 return -ENOMEM;
1327
1328 save_state->cap_nr = cap;
1329 pci_add_saved_cap(dev, save_state);
1330
1331 return 0;
1332}
1333
1334/**
1335 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1336 * @dev: the PCI device
1337 */
1338void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1339{
1340 int error;
1341
1342 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP, 4 * sizeof(u16));
1343 if (error)
1344 dev_err(&dev->dev,
1345 "unable to preallocate PCI Express save buffer\n");
1346
1347 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1348 if (error)
1349 dev_err(&dev->dev,
1350 "unable to preallocate PCI-X save buffer\n");
1351}
1352
58c3a727
YZ
1353/**
1354 * pci_enable_ari - enable ARI forwarding if hardware support it
1355 * @dev: the PCI device
1356 */
1357void pci_enable_ari(struct pci_dev *dev)
1358{
1359 int pos;
1360 u32 cap;
1361 u16 ctrl;
8113587c 1362 struct pci_dev *bridge;
58c3a727 1363
8113587c 1364 if (!dev->is_pcie || dev->devfn)
58c3a727
YZ
1365 return;
1366
8113587c
ZY
1367 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1368 if (!pos)
58c3a727
YZ
1369 return;
1370
8113587c
ZY
1371 bridge = dev->bus->self;
1372 if (!bridge || !bridge->is_pcie)
1373 return;
1374
1375 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
58c3a727
YZ
1376 if (!pos)
1377 return;
1378
8113587c 1379 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
1380 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1381 return;
1382
8113587c 1383 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
58c3a727 1384 ctrl |= PCI_EXP_DEVCTL2_ARI;
8113587c 1385 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
58c3a727 1386
8113587c 1387 bridge->ari_enabled = 1;
58c3a727
YZ
1388}
1389
57c2cf71
BH
1390/**
1391 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
1392 * @dev: the PCI device
1393 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
1394 *
1395 * Perform INTx swizzling for a device behind one level of bridge. This is
1396 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
1397 * behind bridges on add-in cards.
1398 */
1399u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
1400{
1401 return (((pin - 1) + PCI_SLOT(dev->devfn)) % 4) + 1;
1402}
1403
1da177e4
LT
1404int
1405pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1406{
1407 u8 pin;
1408
514d207d 1409 pin = dev->pin;
1da177e4
LT
1410 if (!pin)
1411 return -1;
878f2e50 1412
1da177e4 1413 while (dev->bus->self) {
57c2cf71 1414 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
1415 dev = dev->bus->self;
1416 }
1417 *bridge = dev;
1418 return pin;
1419}
1420
1421/**
1422 * pci_release_region - Release a PCI bar
1423 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1424 * @bar: BAR to release
1425 *
1426 * Releases the PCI I/O and memory resources previously reserved by a
1427 * successful call to pci_request_region. Call this function only
1428 * after all use of the PCI regions has ceased.
1429 */
1430void pci_release_region(struct pci_dev *pdev, int bar)
1431{
9ac7849e
TH
1432 struct pci_devres *dr;
1433
1da177e4
LT
1434 if (pci_resource_len(pdev, bar) == 0)
1435 return;
1436 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1437 release_region(pci_resource_start(pdev, bar),
1438 pci_resource_len(pdev, bar));
1439 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1440 release_mem_region(pci_resource_start(pdev, bar),
1441 pci_resource_len(pdev, bar));
9ac7849e
TH
1442
1443 dr = find_pci_dr(pdev);
1444 if (dr)
1445 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1446}
1447
1448/**
1449 * pci_request_region - Reserved PCI I/O and memory resource
1450 * @pdev: PCI device whose resources are to be reserved
1451 * @bar: BAR to be reserved
1452 * @res_name: Name to be associated with resource.
1453 *
1454 * Mark the PCI region associated with PCI device @pdev BR @bar as
1455 * being reserved by owner @res_name. Do not access any
1456 * address inside the PCI regions unless this call returns
1457 * successfully.
1458 *
1459 * Returns 0 on success, or %EBUSY on error. A warning
1460 * message is also printed on failure.
1461 */
e8de1481
AV
1462static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1463 int exclusive)
1da177e4 1464{
9ac7849e
TH
1465 struct pci_devres *dr;
1466
1da177e4
LT
1467 if (pci_resource_len(pdev, bar) == 0)
1468 return 0;
1469
1470 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1471 if (!request_region(pci_resource_start(pdev, bar),
1472 pci_resource_len(pdev, bar), res_name))
1473 goto err_out;
1474 }
1475 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
1476 if (!__request_mem_region(pci_resource_start(pdev, bar),
1477 pci_resource_len(pdev, bar), res_name,
1478 exclusive))
1da177e4
LT
1479 goto err_out;
1480 }
9ac7849e
TH
1481
1482 dr = find_pci_dr(pdev);
1483 if (dr)
1484 dr->region_mask |= 1 << bar;
1485
1da177e4
LT
1486 return 0;
1487
1488err_out:
096e6f67 1489 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region %pR\n",
e4ec7a00
JB
1490 bar,
1491 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
096e6f67 1492 &pdev->resource[bar]);
1da177e4
LT
1493 return -EBUSY;
1494}
1495
e8de1481
AV
1496/**
1497 * pci_request_region - Reserved PCI I/O and memory resource
1498 * @pdev: PCI device whose resources are to be reserved
1499 * @bar: BAR to be reserved
1500 * @res_name: Name to be associated with resource.
1501 *
1502 * Mark the PCI region associated with PCI device @pdev BR @bar as
1503 * being reserved by owner @res_name. Do not access any
1504 * address inside the PCI regions unless this call returns
1505 * successfully.
1506 *
1507 * Returns 0 on success, or %EBUSY on error. A warning
1508 * message is also printed on failure.
1509 */
1510int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1511{
1512 return __pci_request_region(pdev, bar, res_name, 0);
1513}
1514
1515/**
1516 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1517 * @pdev: PCI device whose resources are to be reserved
1518 * @bar: BAR to be reserved
1519 * @res_name: Name to be associated with resource.
1520 *
1521 * Mark the PCI region associated with PCI device @pdev BR @bar as
1522 * being reserved by owner @res_name. Do not access any
1523 * address inside the PCI regions unless this call returns
1524 * successfully.
1525 *
1526 * Returns 0 on success, or %EBUSY on error. A warning
1527 * message is also printed on failure.
1528 *
1529 * The key difference that _exclusive makes it that userspace is
1530 * explicitly not allowed to map the resource via /dev/mem or
1531 * sysfs.
1532 */
1533int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1534{
1535 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1536}
c87deff7
HS
1537/**
1538 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1539 * @pdev: PCI device whose resources were previously reserved
1540 * @bars: Bitmask of BARs to be released
1541 *
1542 * Release selected PCI I/O and memory resources previously reserved.
1543 * Call this function only after all use of the PCI regions has ceased.
1544 */
1545void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1546{
1547 int i;
1548
1549 for (i = 0; i < 6; i++)
1550 if (bars & (1 << i))
1551 pci_release_region(pdev, i);
1552}
1553
e8de1481
AV
1554int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1555 const char *res_name, int excl)
c87deff7
HS
1556{
1557 int i;
1558
1559 for (i = 0; i < 6; i++)
1560 if (bars & (1 << i))
e8de1481 1561 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
1562 goto err_out;
1563 return 0;
1564
1565err_out:
1566 while(--i >= 0)
1567 if (bars & (1 << i))
1568 pci_release_region(pdev, i);
1569
1570 return -EBUSY;
1571}
1da177e4 1572
e8de1481
AV
1573
1574/**
1575 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1576 * @pdev: PCI device whose resources are to be reserved
1577 * @bars: Bitmask of BARs to be requested
1578 * @res_name: Name to be associated with resource
1579 */
1580int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1581 const char *res_name)
1582{
1583 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1584}
1585
1586int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1587 int bars, const char *res_name)
1588{
1589 return __pci_request_selected_regions(pdev, bars, res_name,
1590 IORESOURCE_EXCLUSIVE);
1591}
1592
1da177e4
LT
1593/**
1594 * pci_release_regions - Release reserved PCI I/O and memory resources
1595 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1596 *
1597 * Releases all PCI I/O and memory resources previously reserved by a
1598 * successful call to pci_request_regions. Call this function only
1599 * after all use of the PCI regions has ceased.
1600 */
1601
1602void pci_release_regions(struct pci_dev *pdev)
1603{
c87deff7 1604 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1605}
1606
1607/**
1608 * pci_request_regions - Reserved PCI I/O and memory resources
1609 * @pdev: PCI device whose resources are to be reserved
1610 * @res_name: Name to be associated with resource.
1611 *
1612 * Mark all PCI regions associated with PCI device @pdev as
1613 * being reserved by owner @res_name. Do not access any
1614 * address inside the PCI regions unless this call returns
1615 * successfully.
1616 *
1617 * Returns 0 on success, or %EBUSY on error. A warning
1618 * message is also printed on failure.
1619 */
3c990e92 1620int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1621{
c87deff7 1622 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1623}
1624
e8de1481
AV
1625/**
1626 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1627 * @pdev: PCI device whose resources are to be reserved
1628 * @res_name: Name to be associated with resource.
1629 *
1630 * Mark all PCI regions associated with PCI device @pdev as
1631 * being reserved by owner @res_name. Do not access any
1632 * address inside the PCI regions unless this call returns
1633 * successfully.
1634 *
1635 * pci_request_regions_exclusive() will mark the region so that
1636 * /dev/mem and the sysfs MMIO access will not be allowed.
1637 *
1638 * Returns 0 on success, or %EBUSY on error. A warning
1639 * message is also printed on failure.
1640 */
1641int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
1642{
1643 return pci_request_selected_regions_exclusive(pdev,
1644 ((1 << 6) - 1), res_name);
1645}
1646
1647
1da177e4
LT
1648/**
1649 * pci_set_master - enables bus-mastering for device dev
1650 * @dev: the PCI device to enable
1651 *
1652 * Enables bus-mastering on the device and calls pcibios_set_master()
1653 * to do the needed arch specific settings.
1654 */
1655void
1656pci_set_master(struct pci_dev *dev)
1657{
1658 u16 cmd;
1659
1660 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1661 if (! (cmd & PCI_COMMAND_MASTER)) {
80ccba11 1662 dev_dbg(&dev->dev, "enabling bus mastering\n");
1da177e4
LT
1663 cmd |= PCI_COMMAND_MASTER;
1664 pci_write_config_word(dev, PCI_COMMAND, cmd);
1665 }
1666 dev->is_busmaster = 1;
1667 pcibios_set_master(dev);
1668}
1669
edb2d97e
MW
1670#ifdef PCI_DISABLE_MWI
1671int pci_set_mwi(struct pci_dev *dev)
1672{
1673 return 0;
1674}
1675
694625c0
RD
1676int pci_try_set_mwi(struct pci_dev *dev)
1677{
1678 return 0;
1679}
1680
edb2d97e
MW
1681void pci_clear_mwi(struct pci_dev *dev)
1682{
1683}
1684
1685#else
ebf5a248
MW
1686
1687#ifndef PCI_CACHE_LINE_BYTES
1688#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1689#endif
1690
1da177e4 1691/* This can be overridden by arch code. */
ebf5a248
MW
1692/* Don't forget this is measured in 32-bit words, not bytes */
1693u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1694
1695/**
edb2d97e
MW
1696 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1697 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1698 *
edb2d97e
MW
1699 * Helper function for pci_set_mwi.
1700 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1701 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1702 *
1703 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1704 */
1705static int
edb2d97e 1706pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1707{
1708 u8 cacheline_size;
1709
1710 if (!pci_cache_line_size)
1711 return -EINVAL; /* The system doesn't support MWI. */
1712
1713 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1714 equal to or multiple of the right value. */
1715 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1716 if (cacheline_size >= pci_cache_line_size &&
1717 (cacheline_size % pci_cache_line_size) == 0)
1718 return 0;
1719
1720 /* Write the correct value. */
1721 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1722 /* Read it back. */
1723 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1724 if (cacheline_size == pci_cache_line_size)
1725 return 0;
1726
80ccba11
BH
1727 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1728 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
1729
1730 return -EINVAL;
1731}
1da177e4
LT
1732
1733/**
1734 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1735 * @dev: the PCI device for which MWI is enabled
1736 *
694625c0 1737 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1738 *
1739 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1740 */
1741int
1742pci_set_mwi(struct pci_dev *dev)
1743{
1744 int rc;
1745 u16 cmd;
1746
edb2d97e 1747 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1748 if (rc)
1749 return rc;
1750
1751 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1752 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 1753 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
1754 cmd |= PCI_COMMAND_INVALIDATE;
1755 pci_write_config_word(dev, PCI_COMMAND, cmd);
1756 }
1757
1758 return 0;
1759}
1760
694625c0
RD
1761/**
1762 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1763 * @dev: the PCI device for which MWI is enabled
1764 *
1765 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1766 * Callers are not required to check the return value.
1767 *
1768 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1769 */
1770int pci_try_set_mwi(struct pci_dev *dev)
1771{
1772 int rc = pci_set_mwi(dev);
1773 return rc;
1774}
1775
1da177e4
LT
1776/**
1777 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1778 * @dev: the PCI device to disable
1779 *
1780 * Disables PCI Memory-Write-Invalidate transaction on the device
1781 */
1782void
1783pci_clear_mwi(struct pci_dev *dev)
1784{
1785 u16 cmd;
1786
1787 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1788 if (cmd & PCI_COMMAND_INVALIDATE) {
1789 cmd &= ~PCI_COMMAND_INVALIDATE;
1790 pci_write_config_word(dev, PCI_COMMAND, cmd);
1791 }
1792}
edb2d97e 1793#endif /* ! PCI_DISABLE_MWI */
1da177e4 1794
a04ce0ff
BR
1795/**
1796 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1797 * @pdev: the PCI device to operate on
1798 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1799 *
1800 * Enables/disables PCI INTx for device dev
1801 */
1802void
1803pci_intx(struct pci_dev *pdev, int enable)
1804{
1805 u16 pci_command, new;
1806
1807 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1808
1809 if (enable) {
1810 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1811 } else {
1812 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1813 }
1814
1815 if (new != pci_command) {
9ac7849e
TH
1816 struct pci_devres *dr;
1817
2fd9d74b 1818 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1819
1820 dr = find_pci_dr(pdev);
1821 if (dr && !dr->restore_intx) {
1822 dr->restore_intx = 1;
1823 dr->orig_intx = !enable;
1824 }
a04ce0ff
BR
1825 }
1826}
1827
f5f2b131
EB
1828/**
1829 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1830 * @dev: the PCI device to operate on
f5f2b131
EB
1831 *
1832 * If you want to use msi see pci_enable_msi and friends.
1833 * This is a lower level primitive that allows us to disable
1834 * msi operation at the device level.
1835 */
1836void pci_msi_off(struct pci_dev *dev)
1837{
1838 int pos;
1839 u16 control;
1840
1841 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1842 if (pos) {
1843 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1844 control &= ~PCI_MSI_FLAGS_ENABLE;
1845 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1846 }
1847 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1848 if (pos) {
1849 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1850 control &= ~PCI_MSIX_FLAGS_ENABLE;
1851 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1852 }
1853}
1854
1da177e4
LT
1855#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1856/*
1857 * These can be overridden by arch-specific implementations
1858 */
1859int
1860pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1861{
1862 if (!pci_dma_supported(dev, mask))
1863 return -EIO;
1864
1865 dev->dma_mask = mask;
1866
1867 return 0;
1868}
1869
1da177e4
LT
1870int
1871pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1872{
1873 if (!pci_dma_supported(dev, mask))
1874 return -EIO;
1875
1876 dev->dev.coherent_dma_mask = mask;
1877
1878 return 0;
1879}
1880#endif
c87deff7 1881
4d57cdfa
FT
1882#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1883int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1884{
1885 return dma_set_max_seg_size(&dev->dev, size);
1886}
1887EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1888#endif
1889
59fc67de
FT
1890#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1891int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1892{
1893 return dma_set_seg_boundary(&dev->dev, mask);
1894}
1895EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1896#endif
1897
d91cdc74 1898static int __pcie_flr(struct pci_dev *dev, int probe)
8dd7f803
SY
1899{
1900 u16 status;
1901 u32 cap;
1902 int exppos = pci_find_capability(dev, PCI_CAP_ID_EXP);
1903
1904 if (!exppos)
1905 return -ENOTTY;
1906 pci_read_config_dword(dev, exppos + PCI_EXP_DEVCAP, &cap);
1907 if (!(cap & PCI_EXP_DEVCAP_FLR))
1908 return -ENOTTY;
1909
d91cdc74
SY
1910 if (probe)
1911 return 0;
1912
8dd7f803
SY
1913 pci_block_user_cfg_access(dev);
1914
1915 /* Wait for Transaction Pending bit clean */
1916 msleep(100);
1917 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1918 if (status & PCI_EXP_DEVSTA_TRPND) {
1919 dev_info(&dev->dev, "Busy after 100ms while trying to reset; "
1920 "sleeping for 1 second\n");
1921 ssleep(1);
1922 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1923 if (status & PCI_EXP_DEVSTA_TRPND)
1924 dev_info(&dev->dev, "Still busy after 1s; "
1925 "proceeding with reset anyway\n");
1926 }
1927
1928 pci_write_config_word(dev, exppos + PCI_EXP_DEVCTL,
1929 PCI_EXP_DEVCTL_BCR_FLR);
1930 mdelay(100);
1931
1932 pci_unblock_user_cfg_access(dev);
1933 return 0;
1934}
d91cdc74 1935
1ca88797
SY
1936static int __pci_af_flr(struct pci_dev *dev, int probe)
1937{
1938 int cappos = pci_find_capability(dev, PCI_CAP_ID_AF);
1939 u8 status;
1940 u8 cap;
1941
1942 if (!cappos)
1943 return -ENOTTY;
1944 pci_read_config_byte(dev, cappos + PCI_AF_CAP, &cap);
1945 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
1946 return -ENOTTY;
1947
1948 if (probe)
1949 return 0;
1950
1951 pci_block_user_cfg_access(dev);
1952
1953 /* Wait for Transaction Pending bit clean */
1954 msleep(100);
1955 pci_read_config_byte(dev, cappos + PCI_AF_STATUS, &status);
1956 if (status & PCI_AF_STATUS_TP) {
1957 dev_info(&dev->dev, "Busy after 100ms while trying to"
1958 " reset; sleeping for 1 second\n");
1959 ssleep(1);
1960 pci_read_config_byte(dev,
1961 cappos + PCI_AF_STATUS, &status);
1962 if (status & PCI_AF_STATUS_TP)
1963 dev_info(&dev->dev, "Still busy after 1s; "
1964 "proceeding with reset anyway\n");
1965 }
1966 pci_write_config_byte(dev, cappos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1967 mdelay(100);
1968
1969 pci_unblock_user_cfg_access(dev);
1970 return 0;
1971}
1972
d91cdc74
SY
1973static int __pci_reset_function(struct pci_dev *pdev, int probe)
1974{
1975 int res;
1976
1977 res = __pcie_flr(pdev, probe);
1978 if (res != -ENOTTY)
1979 return res;
1980
1ca88797
SY
1981 res = __pci_af_flr(pdev, probe);
1982 if (res != -ENOTTY)
1983 return res;
1984
d91cdc74
SY
1985 return res;
1986}
1987
1988/**
1989 * pci_execute_reset_function() - Reset a PCI device function
1990 * @dev: Device function to reset
1991 *
1992 * Some devices allow an individual function to be reset without affecting
1993 * other functions in the same device. The PCI device must be responsive
1994 * to PCI config space in order to use this function.
1995 *
1996 * The device function is presumed to be unused when this function is called.
1997 * Resetting the device will make the contents of PCI configuration space
1998 * random, so any caller of this must be prepared to reinitialise the
1999 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
2000 * etc.
2001 *
2002 * Returns 0 if the device function was successfully reset or -ENOTTY if the
2003 * device doesn't support resetting a single function.
2004 */
2005int pci_execute_reset_function(struct pci_dev *dev)
2006{
2007 return __pci_reset_function(dev, 0);
2008}
8dd7f803
SY
2009EXPORT_SYMBOL_GPL(pci_execute_reset_function);
2010
2011/**
2012 * pci_reset_function() - quiesce and reset a PCI device function
2013 * @dev: Device function to reset
2014 *
2015 * Some devices allow an individual function to be reset without affecting
2016 * other functions in the same device. The PCI device must be responsive
2017 * to PCI config space in order to use this function.
2018 *
2019 * This function does not just reset the PCI portion of a device, but
2020 * clears all the state associated with the device. This function differs
2021 * from pci_execute_reset_function in that it saves and restores device state
2022 * over the reset.
2023 *
2024 * Returns 0 if the device function was successfully reset or -ENOTTY if the
2025 * device doesn't support resetting a single function.
2026 */
2027int pci_reset_function(struct pci_dev *dev)
2028{
d91cdc74 2029 int r = __pci_reset_function(dev, 1);
8dd7f803 2030
d91cdc74
SY
2031 if (r < 0)
2032 return r;
8dd7f803 2033
1df8fb3d 2034 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2035 disable_irq(dev->irq);
2036 pci_save_state(dev);
2037
2038 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2039
2040 r = pci_execute_reset_function(dev);
2041
2042 pci_restore_state(dev);
1df8fb3d 2043 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2044 enable_irq(dev->irq);
2045
2046 return r;
2047}
2048EXPORT_SYMBOL_GPL(pci_reset_function);
2049
d556ad4b
PO
2050/**
2051 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2052 * @dev: PCI device to query
2053 *
2054 * Returns mmrbc: maximum designed memory read count in bytes
2055 * or appropriate error value.
2056 */
2057int pcix_get_max_mmrbc(struct pci_dev *dev)
2058{
b7b095c1 2059 int err, cap;
d556ad4b
PO
2060 u32 stat;
2061
2062 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2063 if (!cap)
2064 return -EINVAL;
2065
2066 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2067 if (err)
2068 return -EINVAL;
2069
b7b095c1 2070 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
2071}
2072EXPORT_SYMBOL(pcix_get_max_mmrbc);
2073
2074/**
2075 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2076 * @dev: PCI device to query
2077 *
2078 * Returns mmrbc: maximum memory read count in bytes
2079 * or appropriate error value.
2080 */
2081int pcix_get_mmrbc(struct pci_dev *dev)
2082{
2083 int ret, cap;
2084 u32 cmd;
2085
2086 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2087 if (!cap)
2088 return -EINVAL;
2089
2090 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2091 if (!ret)
2092 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2093
2094 return ret;
2095}
2096EXPORT_SYMBOL(pcix_get_mmrbc);
2097
2098/**
2099 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2100 * @dev: PCI device to query
2101 * @mmrbc: maximum memory read count in bytes
2102 * valid values are 512, 1024, 2048, 4096
2103 *
2104 * If possible sets maximum memory read byte count, some bridges have erratas
2105 * that prevent this.
2106 */
2107int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2108{
2109 int cap, err = -EINVAL;
2110 u32 stat, cmd, v, o;
2111
229f5afd 2112 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
2113 goto out;
2114
2115 v = ffs(mmrbc) - 10;
2116
2117 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2118 if (!cap)
2119 goto out;
2120
2121 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2122 if (err)
2123 goto out;
2124
2125 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2126 return -E2BIG;
2127
2128 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2129 if (err)
2130 goto out;
2131
2132 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2133 if (o != v) {
2134 if (v > o && dev->bus &&
2135 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2136 return -EIO;
2137
2138 cmd &= ~PCI_X_CMD_MAX_READ;
2139 cmd |= v << 2;
2140 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2141 }
2142out:
2143 return err;
2144}
2145EXPORT_SYMBOL(pcix_set_mmrbc);
2146
2147/**
2148 * pcie_get_readrq - get PCI Express read request size
2149 * @dev: PCI device to query
2150 *
2151 * Returns maximum memory read request in bytes
2152 * or appropriate error value.
2153 */
2154int pcie_get_readrq(struct pci_dev *dev)
2155{
2156 int ret, cap;
2157 u16 ctl;
2158
2159 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2160 if (!cap)
2161 return -EINVAL;
2162
2163 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2164 if (!ret)
2165 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2166
2167 return ret;
2168}
2169EXPORT_SYMBOL(pcie_get_readrq);
2170
2171/**
2172 * pcie_set_readrq - set PCI Express maximum memory read request
2173 * @dev: PCI device to query
42e61f4a 2174 * @rq: maximum memory read count in bytes
d556ad4b
PO
2175 * valid values are 128, 256, 512, 1024, 2048, 4096
2176 *
2177 * If possible sets maximum read byte count
2178 */
2179int pcie_set_readrq(struct pci_dev *dev, int rq)
2180{
2181 int cap, err = -EINVAL;
2182 u16 ctl, v;
2183
229f5afd 2184 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
2185 goto out;
2186
2187 v = (ffs(rq) - 8) << 12;
2188
2189 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2190 if (!cap)
2191 goto out;
2192
2193 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2194 if (err)
2195 goto out;
2196
2197 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2198 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2199 ctl |= v;
2200 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2201 }
2202
2203out:
2204 return err;
2205}
2206EXPORT_SYMBOL(pcie_set_readrq);
2207
c87deff7
HS
2208/**
2209 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 2210 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
2211 * @flags: resource type mask to be selected
2212 *
2213 * This helper routine makes bar mask from the type of resource.
2214 */
2215int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2216{
2217 int i, bars = 0;
2218 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2219 if (pci_resource_flags(dev, i) & flags)
2220 bars |= (1 << i);
2221 return bars;
2222}
2223
613e7ed6
YZ
2224/**
2225 * pci_resource_bar - get position of the BAR associated with a resource
2226 * @dev: the PCI device
2227 * @resno: the resource number
2228 * @type: the BAR type to be filled in
2229 *
2230 * Returns BAR position in config space, or 0 if the BAR is invalid.
2231 */
2232int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
2233{
2234 if (resno < PCI_ROM_RESOURCE) {
2235 *type = pci_bar_unknown;
2236 return PCI_BASE_ADDRESS_0 + 4 * resno;
2237 } else if (resno == PCI_ROM_RESOURCE) {
2238 *type = pci_bar_mem32;
2239 return dev->rom_base_reg;
2240 }
2241
2242 dev_err(&dev->dev, "BAR: invalid resource #%d\n", resno);
2243 return 0;
2244}
2245
32a2eea7
JG
2246static void __devinit pci_no_domains(void)
2247{
2248#ifdef CONFIG_PCI_DOMAINS
2249 pci_domains_supported = 0;
2250#endif
2251}
2252
0ef5f8f6
AP
2253/**
2254 * pci_ext_cfg_enabled - can we access extended PCI config space?
2255 * @dev: The PCI device of the root bridge.
2256 *
2257 * Returns 1 if we can access PCI extended config space (offsets
2258 * greater than 0xff). This is the default implementation. Architecture
2259 * implementations can override this.
2260 */
2261int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2262{
2263 return 1;
2264}
2265
1da177e4
LT
2266static int __devinit pci_init(void)
2267{
2268 struct pci_dev *dev = NULL;
2269
2270 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2271 pci_fixup_device(pci_fixup_final, dev);
2272 }
d389fec6 2273
1da177e4
LT
2274 return 0;
2275}
2276
ad04d31e 2277static int __init pci_setup(char *str)
1da177e4
LT
2278{
2279 while (str) {
2280 char *k = strchr(str, ',');
2281 if (k)
2282 *k++ = 0;
2283 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
2284 if (!strcmp(str, "nomsi")) {
2285 pci_no_msi();
7f785763
RD
2286 } else if (!strcmp(str, "noaer")) {
2287 pci_no_aer();
32a2eea7
JG
2288 } else if (!strcmp(str, "nodomains")) {
2289 pci_no_domains();
4516a618
AN
2290 } else if (!strncmp(str, "cbiosize=", 9)) {
2291 pci_cardbus_io_size = memparse(str + 9, &str);
2292 } else if (!strncmp(str, "cbmemsize=", 10)) {
2293 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
2294 } else {
2295 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2296 str);
2297 }
1da177e4
LT
2298 }
2299 str = k;
2300 }
0637a70a 2301 return 0;
1da177e4 2302}
0637a70a 2303early_param("pci", pci_setup);
1da177e4
LT
2304
2305device_initcall(pci_init);
1da177e4 2306
0b62e13b 2307EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
2308EXPORT_SYMBOL(pci_enable_device_io);
2309EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 2310EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
2311EXPORT_SYMBOL(pcim_enable_device);
2312EXPORT_SYMBOL(pcim_pin_device);
1da177e4 2313EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
2314EXPORT_SYMBOL(pci_find_capability);
2315EXPORT_SYMBOL(pci_bus_find_capability);
2316EXPORT_SYMBOL(pci_release_regions);
2317EXPORT_SYMBOL(pci_request_regions);
e8de1481 2318EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
2319EXPORT_SYMBOL(pci_release_region);
2320EXPORT_SYMBOL(pci_request_region);
e8de1481 2321EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
2322EXPORT_SYMBOL(pci_release_selected_regions);
2323EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 2324EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4
LT
2325EXPORT_SYMBOL(pci_set_master);
2326EXPORT_SYMBOL(pci_set_mwi);
694625c0 2327EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 2328EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 2329EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 2330EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
2331EXPORT_SYMBOL(pci_set_consistent_dma_mask);
2332EXPORT_SYMBOL(pci_assign_resource);
2333EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 2334EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
2335
2336EXPORT_SYMBOL(pci_set_power_state);
2337EXPORT_SYMBOL(pci_save_state);
2338EXPORT_SYMBOL(pci_restore_state);
e5899e1b 2339EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 2340EXPORT_SYMBOL(pci_pme_active);
1da177e4 2341EXPORT_SYMBOL(pci_enable_wake);
0235c4fc 2342EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 2343EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
2344EXPORT_SYMBOL(pci_prepare_to_sleep);
2345EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 2346EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 2347