]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pci.c
UBUNTU: Ubuntu-4.15.0-96.97
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
2ab51dde 10#include <linux/acpi.h>
1da177e4
LT
11#include <linux/kernel.h>
12#include <linux/delay.h>
9d26d3a8 13#include <linux/dmi.h>
1da177e4 14#include <linux/init.h>
7c674700
LP
15#include <linux/of.h>
16#include <linux/of_pci.h>
1da177e4 17#include <linux/pci.h>
075c1771 18#include <linux/pm.h>
5a0e3ad6 19#include <linux/slab.h>
1da177e4
LT
20#include <linux/module.h>
21#include <linux/spinlock.h>
4e57b681 22#include <linux/string.h>
229f5afd 23#include <linux/log2.h>
046ff9e6 24#include <linux/logic_pio.h>
7d715a6c 25#include <linux/pci-aspm.h>
c300bd2f 26#include <linux/pm_wakeup.h>
8dd7f803 27#include <linux/interrupt.h>
32a9a682 28#include <linux/device.h>
b67ea761 29#include <linux/pm_runtime.h>
608c3881 30#include <linux/pci_hotplug.h>
4d3f1384 31#include <linux/vmalloc.h>
4ebeb1ec 32#include <linux/pci-ats.h>
32a9a682 33#include <asm/setup.h>
2a2aca31 34#include <asm/dma.h>
b07461a8 35#include <linux/aer.h>
bc56b9e0 36#include "pci.h"
1da177e4 37
00240c38
AS
38const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
93177a74
RW
43int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
1ae861e6
RW
49unsigned int pci_pm_d3_delay;
50
df17e62e
MG
51static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
1ae861e6
RW
64static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
66 unsigned int delay = dev->d3_delay;
67
68 if (delay < pci_pm_d3_delay)
69 delay = pci_pm_d3_delay;
70
50b2b540
AH
71 if (delay)
72 msleep(delay);
1ae861e6 73}
1da177e4 74
32a2eea7
JG
75#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
4516a618
AN
79#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
28760489
EB
85#define DEFAULT_HOTPLUG_IO_SIZE (256)
86#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
87/* pci=hpmemsize=nnM,hpiosize=nn can override this */
88unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
89unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
90
e16b4660
KB
91#define DEFAULT_HOTPLUG_BUS_SIZE 1
92unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
93
27d868b5 94enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
b03e7495 95
ac1aa47b
JB
96/*
97 * The default CLS is used if arch didn't set CLS explicitly and not
98 * all pci devices agree on the same value. Arch can override either
99 * the dfl or actual value as it sees fit. Don't forget this is
100 * measured in 32-bit words, not bytes.
101 */
15856ad5 102u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
103u8 pci_cache_line_size;
104
96c55900
MS
105/*
106 * If we set up a device for bus mastering, we need to check the latency
107 * timer as certain BIOSes forget to set it properly.
108 */
109unsigned int pcibios_max_latency = 255;
110
6748dcc2
RW
111/* If set, the PCIe ARI capability will not be used. */
112static bool pcie_ari_disabled;
113
9d26d3a8
MW
114/* Disable bridge_d3 for all PCIe ports */
115static bool pci_bridge_d3_disable;
116/* Force bridge_d3 for all PCIe ports */
117static bool pci_bridge_d3_force;
118
119static int __init pcie_port_pm_setup(char *str)
120{
121 if (!strcmp(str, "off"))
122 pci_bridge_d3_disable = true;
123 else if (!strcmp(str, "force"))
124 pci_bridge_d3_force = true;
125 return 1;
126}
127__setup("pcie_port_pm=", pcie_port_pm_setup);
128
1da177e4
LT
129/**
130 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
131 * @bus: pointer to PCI bus structure to search
132 *
133 * Given a PCI bus, returns the highest PCI bus number present in the set
134 * including the given PCI bus and its list of child PCI buses.
135 */
07656d83 136unsigned char pci_bus_max_busnr(struct pci_bus *bus)
1da177e4 137{
94e6a9b9 138 struct pci_bus *tmp;
1da177e4
LT
139 unsigned char max, n;
140
b918c62e 141 max = bus->busn_res.end;
94e6a9b9
YW
142 list_for_each_entry(tmp, &bus->children, node) {
143 n = pci_bus_max_busnr(tmp);
3c78bc61 144 if (n > max)
1da177e4
LT
145 max = n;
146 }
147 return max;
148}
b82db5ce 149EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 150
1684f5dd
AM
151#ifdef CONFIG_HAS_IOMEM
152void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
153{
1f7bf3bf
BH
154 struct resource *res = &pdev->resource[bar];
155
1684f5dd
AM
156 /*
157 * Make sure the BAR is actually a memory resource, not an IO resource
158 */
646c0282 159 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
1f7bf3bf 160 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
1684f5dd
AM
161 return NULL;
162 }
1f7bf3bf 163 return ioremap_nocache(res->start, resource_size(res));
1684f5dd
AM
164}
165EXPORT_SYMBOL_GPL(pci_ioremap_bar);
c43996f4
LR
166
167void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
168{
169 /*
170 * Make sure the BAR is actually a memory resource, not an IO resource
171 */
172 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
173 WARN_ON(1);
174 return NULL;
175 }
176 return ioremap_wc(pci_resource_start(pdev, bar),
177 pci_resource_len(pdev, bar));
178}
179EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
1684f5dd
AM
180#endif
181
687d5fe3
ME
182
183static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
184 u8 pos, int cap, int *ttl)
24a4e377
RD
185{
186 u8 id;
55db3208
SS
187 u16 ent;
188
189 pci_bus_read_config_byte(bus, devfn, pos, &pos);
24a4e377 190
687d5fe3 191 while ((*ttl)--) {
24a4e377
RD
192 if (pos < 0x40)
193 break;
194 pos &= ~3;
55db3208
SS
195 pci_bus_read_config_word(bus, devfn, pos, &ent);
196
197 id = ent & 0xff;
24a4e377
RD
198 if (id == 0xff)
199 break;
200 if (id == cap)
201 return pos;
55db3208 202 pos = (ent >> 8);
24a4e377
RD
203 }
204 return 0;
205}
206
687d5fe3
ME
207static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
208 u8 pos, int cap)
209{
210 int ttl = PCI_FIND_CAP_TTL;
211
212 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
213}
214
24a4e377
RD
215int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
216{
217 return __pci_find_next_cap(dev->bus, dev->devfn,
218 pos + PCI_CAP_LIST_NEXT, cap);
219}
220EXPORT_SYMBOL_GPL(pci_find_next_capability);
221
d3bac118
ME
222static int __pci_bus_find_cap_start(struct pci_bus *bus,
223 unsigned int devfn, u8 hdr_type)
1da177e4
LT
224{
225 u16 status;
1da177e4
LT
226
227 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
228 if (!(status & PCI_STATUS_CAP_LIST))
229 return 0;
230
231 switch (hdr_type) {
232 case PCI_HEADER_TYPE_NORMAL:
233 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 234 return PCI_CAPABILITY_LIST;
1da177e4 235 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 236 return PCI_CB_CAPABILITY_LIST;
1da177e4 237 }
d3bac118
ME
238
239 return 0;
1da177e4
LT
240}
241
242/**
f7625980 243 * pci_find_capability - query for devices' capabilities
1da177e4
LT
244 * @dev: PCI device to query
245 * @cap: capability code
246 *
247 * Tell if a device supports a given PCI capability.
248 * Returns the address of the requested capability structure within the
249 * device's PCI configuration space or 0 in case the device does not
250 * support it. Possible values for @cap:
251 *
f7625980
BH
252 * %PCI_CAP_ID_PM Power Management
253 * %PCI_CAP_ID_AGP Accelerated Graphics Port
254 * %PCI_CAP_ID_VPD Vital Product Data
255 * %PCI_CAP_ID_SLOTID Slot Identification
1da177e4 256 * %PCI_CAP_ID_MSI Message Signalled Interrupts
f7625980 257 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
1da177e4
LT
258 * %PCI_CAP_ID_PCIX PCI-X
259 * %PCI_CAP_ID_EXP PCI Express
260 */
261int pci_find_capability(struct pci_dev *dev, int cap)
262{
d3bac118
ME
263 int pos;
264
265 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
266 if (pos)
267 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
268
269 return pos;
1da177e4 270}
b7fe9434 271EXPORT_SYMBOL(pci_find_capability);
1da177e4
LT
272
273/**
f7625980 274 * pci_bus_find_capability - query for devices' capabilities
1da177e4
LT
275 * @bus: the PCI bus to query
276 * @devfn: PCI device to query
277 * @cap: capability code
278 *
279 * Like pci_find_capability() but works for pci devices that do not have a
f7625980 280 * pci_dev structure set up yet.
1da177e4
LT
281 *
282 * Returns the address of the requested capability structure within the
283 * device's PCI configuration space or 0 in case the device does not
284 * support it.
285 */
286int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
287{
d3bac118 288 int pos;
1da177e4
LT
289 u8 hdr_type;
290
291 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
292
d3bac118
ME
293 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
294 if (pos)
295 pos = __pci_find_next_cap(bus, devfn, pos, cap);
296
297 return pos;
1da177e4 298}
b7fe9434 299EXPORT_SYMBOL(pci_bus_find_capability);
1da177e4
LT
300
301/**
44a9a36f 302 * pci_find_next_ext_capability - Find an extended capability
1da177e4 303 * @dev: PCI device to query
44a9a36f 304 * @start: address at which to start looking (0 to start at beginning of list)
1da177e4
LT
305 * @cap: capability code
306 *
44a9a36f 307 * Returns the address of the next matching extended capability structure
1da177e4 308 * within the device's PCI configuration space or 0 if the device does
44a9a36f
BH
309 * not support it. Some capabilities can occur several times, e.g., the
310 * vendor-specific capability, and this provides a way to find them all.
1da177e4 311 */
44a9a36f 312int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
1da177e4
LT
313{
314 u32 header;
557848c3
ZY
315 int ttl;
316 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 317
557848c3
ZY
318 /* minimum 8 bytes per capability */
319 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
320
321 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
322 return 0;
323
44a9a36f
BH
324 if (start)
325 pos = start;
326
1da177e4
LT
327 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
328 return 0;
329
330 /*
331 * If we have no capabilities, this is indicated by cap ID,
332 * cap version and next pointer all being 0.
333 */
334 if (header == 0)
335 return 0;
336
337 while (ttl-- > 0) {
44a9a36f 338 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
1da177e4
LT
339 return pos;
340
341 pos = PCI_EXT_CAP_NEXT(header);
557848c3 342 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
343 break;
344
345 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
346 break;
347 }
348
349 return 0;
350}
44a9a36f
BH
351EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
352
353/**
354 * pci_find_ext_capability - Find an extended capability
355 * @dev: PCI device to query
356 * @cap: capability code
357 *
358 * Returns the address of the requested extended capability structure
359 * within the device's PCI configuration space or 0 if the device does
360 * not support it. Possible values for @cap:
361 *
362 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
363 * %PCI_EXT_CAP_ID_VC Virtual Channel
364 * %PCI_EXT_CAP_ID_DSN Device Serial Number
365 * %PCI_EXT_CAP_ID_PWR Power Budgeting
366 */
367int pci_find_ext_capability(struct pci_dev *dev, int cap)
368{
369 return pci_find_next_ext_capability(dev, 0, cap);
370}
3a720d72 371EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 372
687d5fe3
ME
373static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
374{
375 int rc, ttl = PCI_FIND_CAP_TTL;
376 u8 cap, mask;
377
378 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
379 mask = HT_3BIT_CAP_MASK;
380 else
381 mask = HT_5BIT_CAP_MASK;
382
383 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
384 PCI_CAP_ID_HT, &ttl);
385 while (pos) {
386 rc = pci_read_config_byte(dev, pos + 3, &cap);
387 if (rc != PCIBIOS_SUCCESSFUL)
388 return 0;
389
390 if ((cap & mask) == ht_cap)
391 return pos;
392
47a4d5be
BG
393 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
394 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
395 PCI_CAP_ID_HT, &ttl);
396 }
397
398 return 0;
399}
400/**
401 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
402 * @dev: PCI device to query
403 * @pos: Position from which to continue searching
404 * @ht_cap: Hypertransport capability code
405 *
406 * To be used in conjunction with pci_find_ht_capability() to search for
407 * all capabilities matching @ht_cap. @pos should always be a value returned
408 * from pci_find_ht_capability().
409 *
410 * NB. To be 100% safe against broken PCI devices, the caller should take
411 * steps to avoid an infinite loop.
412 */
413int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
414{
415 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
416}
417EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
418
419/**
420 * pci_find_ht_capability - query a device's Hypertransport capabilities
421 * @dev: PCI device to query
422 * @ht_cap: Hypertransport capability code
423 *
424 * Tell if a device supports a given Hypertransport capability.
425 * Returns an address within the device's PCI configuration space
426 * or 0 in case the device does not support the request capability.
427 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
428 * which has a Hypertransport capability matching @ht_cap.
429 */
430int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
431{
432 int pos;
433
434 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
435 if (pos)
436 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
437
438 return pos;
439}
440EXPORT_SYMBOL_GPL(pci_find_ht_capability);
441
1da177e4
LT
442/**
443 * pci_find_parent_resource - return resource region of parent bus of given region
444 * @dev: PCI device structure contains resources to be searched
445 * @res: child resource record for which parent is sought
446 *
447 * For given resource region of given device, return the resource
f44116ae 448 * region of parent bus the given region is contained in.
1da177e4 449 */
3c78bc61
RD
450struct resource *pci_find_parent_resource(const struct pci_dev *dev,
451 struct resource *res)
1da177e4
LT
452{
453 const struct pci_bus *bus = dev->bus;
f44116ae 454 struct resource *r;
1da177e4 455 int i;
1da177e4 456
89a74ecc 457 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
458 if (!r)
459 continue;
31342330 460 if (resource_contains(r, res)) {
f44116ae
BH
461
462 /*
463 * If the window is prefetchable but the BAR is
464 * not, the allocator made a mistake.
465 */
466 if (r->flags & IORESOURCE_PREFETCH &&
467 !(res->flags & IORESOURCE_PREFETCH))
468 return NULL;
469
470 /*
471 * If we're below a transparent bridge, there may
472 * be both a positively-decoded aperture and a
473 * subtractively-decoded region that contain the BAR.
474 * We want the positively-decoded one, so this depends
475 * on pci_bus_for_each_resource() giving us those
476 * first.
477 */
478 return r;
479 }
1da177e4 480 }
f44116ae 481 return NULL;
1da177e4 482}
b7fe9434 483EXPORT_SYMBOL(pci_find_parent_resource);
1da177e4 484
afd29f90
MW
485/**
486 * pci_find_resource - Return matching PCI device resource
487 * @dev: PCI device to query
488 * @res: Resource to look for
489 *
490 * Goes over standard PCI resources (BARs) and checks if the given resource
491 * is partially or fully contained in any of them. In that case the
492 * matching resource is returned, %NULL otherwise.
493 */
494struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
495{
496 int i;
497
498 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
499 struct resource *r = &dev->resource[i];
500
501 if (r->start && resource_contains(r, res))
502 return r;
503 }
504
505 return NULL;
506}
507EXPORT_SYMBOL(pci_find_resource);
508
c56d4450
HS
509/**
510 * pci_find_pcie_root_port - return PCIe Root Port
511 * @dev: PCI device to query
512 *
513 * Traverse up the parent chain and return the PCIe Root Port PCI Device
514 * for a given PCI Device.
515 */
516struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
517{
b6f6d56c 518 struct pci_dev *bridge, *highest_pcie_bridge = dev;
c56d4450
HS
519
520 bridge = pci_upstream_bridge(dev);
521 while (bridge && pci_is_pcie(bridge)) {
522 highest_pcie_bridge = bridge;
523 bridge = pci_upstream_bridge(bridge);
524 }
525
b6f6d56c
TR
526 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
527 return NULL;
c56d4450 528
b6f6d56c 529 return highest_pcie_bridge;
c56d4450
HS
530}
531EXPORT_SYMBOL(pci_find_pcie_root_port);
532
157e876f
AW
533/**
534 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
535 * @dev: the PCI device to operate on
536 * @pos: config space offset of status word
537 * @mask: mask of bit(s) to care about in status word
538 *
539 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
540 */
541int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
542{
543 int i;
544
545 /* Wait for Transaction Pending bit clean */
546 for (i = 0; i < 4; i++) {
547 u16 status;
548 if (i)
549 msleep((1 << (i - 1)) * 100);
550
551 pci_read_config_word(dev, pos, &status);
552 if (!(status & mask))
553 return 1;
554 }
555
556 return 0;
557}
558
064b53db 559/**
70675e0b 560 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
064b53db
JL
561 * @dev: PCI device to have its BARs restored
562 *
563 * Restore the BAR values for a given device, so as to make it
564 * accessible by its driver.
565 */
3c78bc61 566static void pci_restore_bars(struct pci_dev *dev)
064b53db 567{
bc5f5a82 568 int i;
064b53db 569
bc5f5a82 570 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 571 pci_update_resource(dev, i);
064b53db
JL
572}
573
299f2ffe 574static const struct pci_platform_pm_ops *pci_platform_pm;
961d9120 575
299f2ffe 576int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
961d9120 577{
cc7cc02b 578 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
0847684c 579 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
961d9120
RW
580 return -EINVAL;
581 pci_platform_pm = ops;
582 return 0;
583}
584
585static inline bool platform_pci_power_manageable(struct pci_dev *dev)
586{
587 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
588}
589
590static inline int platform_pci_set_power_state(struct pci_dev *dev,
3c78bc61 591 pci_power_t t)
961d9120
RW
592{
593 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
594}
595
cc7cc02b
LW
596static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
597{
598 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
599}
600
961d9120
RW
601static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
602{
603 return pci_platform_pm ?
604 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
605}
8f7020d3 606
0847684c 607static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
608{
609 return pci_platform_pm ?
0847684c 610 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
b67ea761
RW
611}
612
bac2a909
RW
613static inline bool platform_pci_need_resume(struct pci_dev *dev)
614{
615 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
616}
617
1da177e4 618/**
44e4e66e
RW
619 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
620 * given PCI device
621 * @dev: PCI device to handle.
44e4e66e 622 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 623 *
44e4e66e
RW
624 * RETURN VALUE:
625 * -EINVAL if the requested state is invalid.
626 * -EIO if device does not support PCI PM or its PM capabilities register has a
627 * wrong version, or device doesn't support the requested state.
628 * 0 if device already is in the requested state.
629 * 0 if device's power state has been successfully changed.
1da177e4 630 */
f00a20ef 631static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 632{
337001b6 633 u16 pmcsr;
44e4e66e 634 bool need_restore = false;
1da177e4 635
4a865905
RW
636 /* Check if we're already there */
637 if (dev->current_state == state)
638 return 0;
639
337001b6 640 if (!dev->pm_cap)
cca03dec
AL
641 return -EIO;
642
44e4e66e
RW
643 if (state < PCI_D0 || state > PCI_D3hot)
644 return -EINVAL;
645
1da177e4 646 /* Validate current state:
f7625980 647 * Can enter D0 from any state, but if we can only go deeper
1da177e4
LT
648 * to sleep if we're already in a low power state
649 */
4a865905 650 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 651 && dev->current_state > state) {
227f0647
RD
652 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
653 dev->current_state, state);
1da177e4 654 return -EINVAL;
44e4e66e 655 }
1da177e4 656
1da177e4 657 /* check if this device supports the desired state */
337001b6
RW
658 if ((state == PCI_D1 && !dev->d1_support)
659 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 660 return -EIO;
1da177e4 661
337001b6 662 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 663
32a36585 664 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
665 * This doesn't affect PME_Status, disables PME_En, and
666 * sets PowerState to 0.
667 */
32a36585 668 switch (dev->current_state) {
d3535fbb
JL
669 case PCI_D0:
670 case PCI_D1:
671 case PCI_D2:
672 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
673 pmcsr |= state;
674 break;
f62795f1
RW
675 case PCI_D3hot:
676 case PCI_D3cold:
32a36585
JL
677 case PCI_UNKNOWN: /* Boot-up */
678 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 679 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 680 need_restore = true;
32a36585 681 /* Fall-through: force to D0 */
32a36585 682 default:
d3535fbb 683 pmcsr = 0;
32a36585 684 break;
1da177e4
LT
685 }
686
687 /* enter specified state */
337001b6 688 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
689
690 /* Mandatory power management transition delays */
691 /* see PCI PM 1.1 5.6.1 table 18 */
692 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 693 pci_dev_d3_sleep(dev);
1da177e4 694 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 695 udelay(PCI_PM_D2_DELAY);
1da177e4 696
e13cdbd7
RW
697 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
698 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
699 if (dev->current_state != state && printk_ratelimit())
227f0647
RD
700 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
701 dev->current_state);
064b53db 702
448bd857
HY
703 /*
704 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
064b53db
JL
705 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
706 * from D3hot to D0 _may_ perform an internal reset, thereby
707 * going to "D0 Uninitialized" rather than "D0 Initialized".
708 * For example, at least some versions of the 3c905B and the
709 * 3c556B exhibit this behaviour.
710 *
711 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
712 * devices in a D3hot state at boot. Consequently, we need to
713 * restore at least the BARs so that the device will be
714 * accessible to its driver.
715 */
716 if (need_restore)
717 pci_restore_bars(dev);
718
f00a20ef 719 if (dev->bus->self)
7d715a6c
SL
720 pcie_aspm_pm_state_change(dev->bus->self);
721
1da177e4
LT
722 return 0;
723}
724
44e4e66e 725/**
a6a64026 726 * pci_update_current_state - Read power state of given device and cache it
44e4e66e 727 * @dev: PCI device to handle.
f06fc0b6 728 * @state: State to cache in case the device doesn't have the PM capability
a6a64026
LW
729 *
730 * The power state is read from the PMCSR register, which however is
731 * inaccessible in D3cold. The platform firmware is therefore queried first
732 * to detect accessibility of the register. In case the platform firmware
733 * reports an incorrect state or the device isn't power manageable by the
734 * platform at all, we try to detect D3cold by testing accessibility of the
735 * vendor ID in config space.
44e4e66e 736 */
73410429 737void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 738{
a6a64026
LW
739 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
740 !pci_device_is_present(dev)) {
741 dev->current_state = PCI_D3cold;
742 } else if (dev->pm_cap) {
44e4e66e
RW
743 u16 pmcsr;
744
337001b6 745 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 746 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
747 } else {
748 dev->current_state = state;
44e4e66e
RW
749 }
750}
751
0e5dd46b
RW
752/**
753 * pci_platform_power_transition - Use platform to change device power state
754 * @dev: PCI device to handle.
755 * @state: State to put the device into.
756 */
757static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
758{
759 int error;
760
761 if (platform_pci_power_manageable(dev)) {
762 error = platform_pci_set_power_state(dev, state);
763 if (!error)
764 pci_update_current_state(dev, state);
769ba721 765 } else
0e5dd46b 766 error = -ENODEV;
769ba721
RW
767
768 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
769 dev->current_state = PCI_D0;
0e5dd46b
RW
770
771 return error;
772}
773
0b950f0f
SH
774/**
775 * pci_wakeup - Wake up a PCI device
776 * @pci_dev: Device to handle.
777 * @ign: ignored parameter
778 */
779static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
780{
781 pci_wakeup_event(pci_dev);
782 pm_request_resume(&pci_dev->dev);
783 return 0;
784}
785
786/**
787 * pci_wakeup_bus - Walk given bus and wake up devices on it
788 * @bus: Top bus of the subtree to walk.
789 */
790static void pci_wakeup_bus(struct pci_bus *bus)
791{
792 if (bus)
793 pci_walk_bus(bus, pci_wakeup, NULL);
794}
795
0e5dd46b
RW
796/**
797 * __pci_start_power_transition - Start power transition of a PCI device
798 * @dev: PCI device to handle.
799 * @state: State to put the device into.
800 */
801static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
802{
448bd857 803 if (state == PCI_D0) {
0e5dd46b 804 pci_platform_power_transition(dev, PCI_D0);
448bd857
HY
805 /*
806 * Mandatory power management transition delays, see
807 * PCI Express Base Specification Revision 2.0 Section
808 * 6.6.1: Conventional Reset. Do not delay for
809 * devices powered on/off by corresponding bridge,
810 * because have already delayed for the bridge.
811 */
812 if (dev->runtime_d3cold) {
50b2b540
AH
813 if (dev->d3cold_delay)
814 msleep(dev->d3cold_delay);
448bd857
HY
815 /*
816 * When powering on a bridge from D3cold, the
817 * whole hierarchy may be powered on into
818 * D0uninitialized state, resume them to give
819 * them a chance to suspend again
820 */
821 pci_wakeup_bus(dev->subordinate);
822 }
823 }
824}
825
826/**
827 * __pci_dev_set_current_state - Set current state of a PCI device
828 * @dev: Device to handle
829 * @data: pointer to state to be set
830 */
831static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
832{
833 pci_power_t state = *(pci_power_t *)data;
834
835 dev->current_state = state;
836 return 0;
837}
838
839/**
840 * __pci_bus_set_current_state - Walk given bus and set current state of devices
841 * @bus: Top bus of the subtree to walk.
842 * @state: state to be set
843 */
844static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
845{
846 if (bus)
847 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
0e5dd46b
RW
848}
849
850/**
851 * __pci_complete_power_transition - Complete power transition of a PCI device
852 * @dev: PCI device to handle.
853 * @state: State to put the device into.
854 *
855 * This function should not be called directly by device drivers.
856 */
857int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
858{
448bd857
HY
859 int ret;
860
db288c9c 861 if (state <= PCI_D0)
448bd857
HY
862 return -EINVAL;
863 ret = pci_platform_power_transition(dev, state);
864 /* Power off the bridge may power off the whole hierarchy */
865 if (!ret && state == PCI_D3cold)
866 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
867 return ret;
0e5dd46b
RW
868}
869EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
870
44e4e66e
RW
871/**
872 * pci_set_power_state - Set the power state of a PCI device
873 * @dev: PCI device to handle.
874 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
875 *
877d0310 876 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
877 * the device's PCI PM registers.
878 *
879 * RETURN VALUE:
880 * -EINVAL if the requested state is invalid.
881 * -EIO if device does not support PCI PM or its PM capabilities register has a
882 * wrong version, or device doesn't support the requested state.
ab4b8a47 883 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
44e4e66e 884 * 0 if device already is in the requested state.
ab4b8a47 885 * 0 if the transition is to D3 but D3 is not supported.
44e4e66e
RW
886 * 0 if device's power state has been successfully changed.
887 */
888int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
889{
337001b6 890 int error;
44e4e66e
RW
891
892 /* bound the state we're entering */
448bd857
HY
893 if (state > PCI_D3cold)
894 state = PCI_D3cold;
44e4e66e
RW
895 else if (state < PCI_D0)
896 state = PCI_D0;
897 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
898 /*
899 * If the device or the parent bridge do not support PCI PM,
900 * ignore the request if we're doing anything other than putting
901 * it into D0 (which would only happen on boot).
902 */
903 return 0;
904
db288c9c
RW
905 /* Check if we're already there */
906 if (dev->current_state == state)
907 return 0;
908
0e5dd46b
RW
909 __pci_start_power_transition(dev, state);
910
979b1791
AC
911 /* This device is quirked not to be put into D3, so
912 don't put it in D3 */
448bd857 913 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
979b1791 914 return 0;
44e4e66e 915
448bd857
HY
916 /*
917 * To put device in D3cold, we put device into D3hot in native
918 * way, then put device into D3cold with platform ops
919 */
920 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
921 PCI_D3hot : state);
44e4e66e 922
0e5dd46b
RW
923 if (!__pci_complete_power_transition(dev, state))
924 error = 0;
44e4e66e
RW
925
926 return error;
927}
b7fe9434 928EXPORT_SYMBOL(pci_set_power_state);
44e4e66e 929
392127e8
RW
930/**
931 * pci_power_up - Put the given device into D0 forcibly
932 * @dev: PCI device to power up
933 */
934void pci_power_up(struct pci_dev *dev)
935{
936 __pci_start_power_transition(dev, PCI_D0);
937 pci_raw_set_power_state(dev, PCI_D0);
938 pci_update_current_state(dev, PCI_D0);
939}
940
1da177e4
LT
941/**
942 * pci_choose_state - Choose the power state of a PCI device
943 * @dev: PCI device to be suspended
944 * @state: target sleep state for the whole system. This is the value
945 * that is passed to suspend() function.
946 *
947 * Returns PCI power state suitable for given device and given system
948 * message.
949 */
950
951pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
952{
ab826ca4 953 pci_power_t ret;
0f64474b 954
728cdb75 955 if (!dev->pm_cap)
1da177e4
LT
956 return PCI_D0;
957
961d9120
RW
958 ret = platform_pci_choose_state(dev);
959 if (ret != PCI_POWER_ERROR)
960 return ret;
ca078bae
PM
961
962 switch (state.event) {
963 case PM_EVENT_ON:
964 return PCI_D0;
965 case PM_EVENT_FREEZE:
b887d2e6
DB
966 case PM_EVENT_PRETHAW:
967 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 968 case PM_EVENT_SUSPEND:
3a2d5b70 969 case PM_EVENT_HIBERNATE:
ca078bae 970 return PCI_D3hot;
1da177e4 971 default:
80ccba11
BH
972 dev_info(&dev->dev, "unrecognized suspend event %d\n",
973 state.event);
1da177e4
LT
974 BUG();
975 }
976 return PCI_D0;
977}
1da177e4
LT
978EXPORT_SYMBOL(pci_choose_state);
979
89858517
YZ
980#define PCI_EXP_SAVE_REGS 7
981
fd0f7f73
AW
982static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
983 u16 cap, bool extended)
34a4876e
YL
984{
985 struct pci_cap_saved_state *tmp;
34a4876e 986
b67bfe0d 987 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
fd0f7f73 988 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
34a4876e
YL
989 return tmp;
990 }
991 return NULL;
992}
993
fd0f7f73
AW
994struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
995{
996 return _pci_find_saved_cap(dev, cap, false);
997}
998
999struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1000{
1001 return _pci_find_saved_cap(dev, cap, true);
1002}
1003
b56a5a23
MT
1004static int pci_save_pcie_state(struct pci_dev *dev)
1005{
59875ae4 1006 int i = 0;
b56a5a23
MT
1007 struct pci_cap_saved_state *save_state;
1008 u16 *cap;
1009
59875ae4 1010 if (!pci_is_pcie(dev))
b56a5a23
MT
1011 return 0;
1012
9f35575d 1013 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 1014 if (!save_state) {
e496b617 1015 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
1016 return -ENOMEM;
1017 }
63f4898a 1018
59875ae4
JL
1019 cap = (u16 *)&save_state->cap.data[0];
1020 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1021 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1022 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1023 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
9cb604ed 1027
b56a5a23
MT
1028 return 0;
1029}
1030
1031static void pci_restore_pcie_state(struct pci_dev *dev)
1032{
59875ae4 1033 int i = 0;
b56a5a23
MT
1034 struct pci_cap_saved_state *save_state;
1035 u16 *cap;
1036
1037 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
59875ae4 1038 if (!save_state)
9cb604ed
MS
1039 return;
1040
59875ae4
JL
1041 cap = (u16 *)&save_state->cap.data[0];
1042 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1043 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1044 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1045 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
1049}
1050
cc692a5f
SH
1051
1052static int pci_save_pcix_state(struct pci_dev *dev)
1053{
63f4898a 1054 int pos;
cc692a5f 1055 struct pci_cap_saved_state *save_state;
cc692a5f
SH
1056
1057 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1058 if (!pos)
cc692a5f
SH
1059 return 0;
1060
f34303de 1061 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 1062 if (!save_state) {
e496b617 1063 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
1064 return -ENOMEM;
1065 }
cc692a5f 1066
24a4742f
AW
1067 pci_read_config_word(dev, pos + PCI_X_CMD,
1068 (u16 *)save_state->cap.data);
63f4898a 1069
cc692a5f
SH
1070 return 0;
1071}
1072
1073static void pci_restore_pcix_state(struct pci_dev *dev)
1074{
1075 int i = 0, pos;
1076 struct pci_cap_saved_state *save_state;
1077 u16 *cap;
1078
1079 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1080 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1081 if (!save_state || !pos)
cc692a5f 1082 return;
24a4742f 1083 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
1084
1085 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
1086}
1087
1088
1da177e4
LT
1089/**
1090 * pci_save_state - save the PCI configuration space of a device before suspending
1091 * @dev: - PCI device that we're dealing with
1da177e4 1092 */
3c78bc61 1093int pci_save_state(struct pci_dev *dev)
1da177e4
LT
1094{
1095 int i;
1096 /* XXX: 100% dword access ok here? */
1097 for (i = 0; i < 16; i++)
9e0b5b2c 1098 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 1099 dev->state_saved = true;
79e50e72
QL
1100
1101 i = pci_save_pcie_state(dev);
1102 if (i != 0)
b56a5a23 1103 return i;
79e50e72
QL
1104
1105 i = pci_save_pcix_state(dev);
1106 if (i != 0)
cc692a5f 1107 return i;
79e50e72 1108
754834b9 1109 return pci_save_vc_state(dev);
1da177e4 1110}
b7fe9434 1111EXPORT_SYMBOL(pci_save_state);
1da177e4 1112
ebfc5b80 1113static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
e481d69e 1114 u32 saved_val, int retry, bool force)
ebfc5b80
RW
1115{
1116 u32 val;
1117
1118 pci_read_config_dword(pdev, offset, &val);
e481d69e 1119 if (!force && val == saved_val)
ebfc5b80
RW
1120 return;
1121
1122 for (;;) {
227f0647
RD
1123 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1124 offset, val, saved_val);
ebfc5b80
RW
1125 pci_write_config_dword(pdev, offset, saved_val);
1126 if (retry-- <= 0)
1127 return;
1128
1129 pci_read_config_dword(pdev, offset, &val);
1130 if (val == saved_val)
1131 return;
1132
1133 mdelay(1);
1134 }
1135}
1136
a6cb9ee7 1137static void pci_restore_config_space_range(struct pci_dev *pdev,
e481d69e
DD
1138 int start, int end, int retry,
1139 bool force)
ebfc5b80
RW
1140{
1141 int index;
1142
1143 for (index = end; index >= start; index--)
1144 pci_restore_config_dword(pdev, 4 * index,
1145 pdev->saved_config_space[index],
e481d69e 1146 retry, force);
ebfc5b80
RW
1147}
1148
a6cb9ee7
RW
1149static void pci_restore_config_space(struct pci_dev *pdev)
1150{
1151 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
e481d69e 1152 pci_restore_config_space_range(pdev, 10, 15, 0, false);
a6cb9ee7 1153 /* Restore BARs before the command register. */
e481d69e
DD
1154 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1155 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1156 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1157 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1158
1159 /*
1160 * Force rewriting of prefetch registers to avoid S3 resume
1161 * issues on Intel PCI bridges that occur when these
1162 * registers are not explicitly written.
1163 */
1164 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1165 pci_restore_config_space_range(pdev, 0, 8, 0, false);
a6cb9ee7 1166 } else {
e481d69e 1167 pci_restore_config_space_range(pdev, 0, 15, 0, false);
a6cb9ee7
RW
1168 }
1169}
1170
2b2e00eb
CK
1171static void pci_restore_rebar_state(struct pci_dev *pdev)
1172{
1173 unsigned int pos, nbars, i;
1174 u32 ctrl;
1175
1176 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1177 if (!pos)
1178 return;
1179
1180 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1181 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1182 PCI_REBAR_CTRL_NBAR_SHIFT;
1183
1184 for (i = 0; i < nbars; i++, pos += 8) {
1185 struct resource *res;
1186 int bar_idx, size;
1187
1188 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1189 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1190 res = pdev->resource + bar_idx;
2d8f8e59 1191 size = ilog2(resource_size(res)) - 20;
2b2e00eb
CK
1192 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
1193 ctrl |= size << 8;
1194 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1195 }
1196}
1197
f7625980 1198/**
1da177e4
LT
1199 * pci_restore_state - Restore the saved state of a PCI device
1200 * @dev: - PCI device that we're dealing with
1da177e4 1201 */
1d3c16a8 1202void pci_restore_state(struct pci_dev *dev)
1da177e4 1203{
c82f63e4 1204 if (!dev->state_saved)
1d3c16a8 1205 return;
4b77b0a2 1206
b56a5a23
MT
1207 /* PCI Express register must be restored first */
1208 pci_restore_pcie_state(dev);
4ebeb1ec
CT
1209 pci_restore_pasid_state(dev);
1210 pci_restore_pri_state(dev);
1900ca13 1211 pci_restore_ats_state(dev);
425c1b22 1212 pci_restore_vc_state(dev);
2b2e00eb 1213 pci_restore_rebar_state(dev);
b56a5a23 1214
b07461a8
TI
1215 pci_cleanup_aer_error_status_regs(dev);
1216
a6cb9ee7 1217 pci_restore_config_space(dev);
ebfc5b80 1218
cc692a5f 1219 pci_restore_pcix_state(dev);
41017f0c 1220 pci_restore_msi_state(dev);
ccbc175a
AD
1221
1222 /* Restore ACS and IOV configuration state */
1223 pci_enable_acs(dev);
8c5cdb6a 1224 pci_restore_iov_state(dev);
8fed4b65 1225
4b77b0a2 1226 dev->state_saved = false;
1da177e4 1227}
b7fe9434 1228EXPORT_SYMBOL(pci_restore_state);
1da177e4 1229
ffbdd3f7
AW
1230struct pci_saved_state {
1231 u32 config_space[16];
1232 struct pci_cap_saved_data cap[0];
1233};
1234
1235/**
1236 * pci_store_saved_state - Allocate and return an opaque struct containing
1237 * the device saved state.
1238 * @dev: PCI device that we're dealing with
1239 *
f7625980 1240 * Return NULL if no state or error.
ffbdd3f7
AW
1241 */
1242struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1243{
1244 struct pci_saved_state *state;
1245 struct pci_cap_saved_state *tmp;
1246 struct pci_cap_saved_data *cap;
ffbdd3f7
AW
1247 size_t size;
1248
1249 if (!dev->state_saved)
1250 return NULL;
1251
1252 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1253
b67bfe0d 1254 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
ffbdd3f7
AW
1255 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1256
1257 state = kzalloc(size, GFP_KERNEL);
1258 if (!state)
1259 return NULL;
1260
1261 memcpy(state->config_space, dev->saved_config_space,
1262 sizeof(state->config_space));
1263
1264 cap = state->cap;
b67bfe0d 1265 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
ffbdd3f7
AW
1266 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1267 memcpy(cap, &tmp->cap, len);
1268 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1269 }
1270 /* Empty cap_save terminates list */
1271
1272 return state;
1273}
1274EXPORT_SYMBOL_GPL(pci_store_saved_state);
1275
1276/**
1277 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1278 * @dev: PCI device that we're dealing with
1279 * @state: Saved state returned from pci_store_saved_state()
1280 */
98d9b271
KRW
1281int pci_load_saved_state(struct pci_dev *dev,
1282 struct pci_saved_state *state)
ffbdd3f7
AW
1283{
1284 struct pci_cap_saved_data *cap;
1285
1286 dev->state_saved = false;
1287
1288 if (!state)
1289 return 0;
1290
1291 memcpy(dev->saved_config_space, state->config_space,
1292 sizeof(state->config_space));
1293
1294 cap = state->cap;
1295 while (cap->size) {
1296 struct pci_cap_saved_state *tmp;
1297
fd0f7f73 1298 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
ffbdd3f7
AW
1299 if (!tmp || tmp->cap.size != cap->size)
1300 return -EINVAL;
1301
1302 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1303 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1304 sizeof(struct pci_cap_saved_data) + cap->size);
1305 }
1306
1307 dev->state_saved = true;
1308 return 0;
1309}
98d9b271 1310EXPORT_SYMBOL_GPL(pci_load_saved_state);
ffbdd3f7
AW
1311
1312/**
1313 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1314 * and free the memory allocated for it.
1315 * @dev: PCI device that we're dealing with
1316 * @state: Pointer to saved state returned from pci_store_saved_state()
1317 */
1318int pci_load_and_free_saved_state(struct pci_dev *dev,
1319 struct pci_saved_state **state)
1320{
1321 int ret = pci_load_saved_state(dev, *state);
1322 kfree(*state);
1323 *state = NULL;
1324 return ret;
1325}
1326EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1327
8a9d5609
BH
1328int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1329{
1330 return pci_enable_resources(dev, bars);
1331}
1332
38cc1302
HS
1333static int do_pci_enable_device(struct pci_dev *dev, int bars)
1334{
1335 int err;
1f6ae47e 1336 struct pci_dev *bridge;
1e2571a7
BH
1337 u16 cmd;
1338 u8 pin;
38cc1302
HS
1339
1340 err = pci_set_power_state(dev, PCI_D0);
1341 if (err < 0 && err != -EIO)
1342 return err;
1f6ae47e
VS
1343
1344 bridge = pci_upstream_bridge(dev);
1345 if (bridge)
1346 pcie_aspm_powersave_config_link(bridge);
1347
38cc1302
HS
1348 err = pcibios_enable_device(dev, bars);
1349 if (err < 0)
1350 return err;
1351 pci_fixup_device(pci_fixup_enable, dev);
1352
866d5417
BH
1353 if (dev->msi_enabled || dev->msix_enabled)
1354 return 0;
1355
1e2571a7
BH
1356 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1357 if (pin) {
1358 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1359 if (cmd & PCI_COMMAND_INTX_DISABLE)
1360 pci_write_config_word(dev, PCI_COMMAND,
1361 cmd & ~PCI_COMMAND_INTX_DISABLE);
1362 }
1363
38cc1302
HS
1364 return 0;
1365}
1366
1367/**
0b62e13b 1368 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1369 * @dev: PCI device to be resumed
1370 *
1371 * Note this function is a backend of pci_default_resume and is not supposed
1372 * to be called by normal code, write proper resume handler and use it instead.
1373 */
0b62e13b 1374int pci_reenable_device(struct pci_dev *dev)
38cc1302 1375{
296ccb08 1376 if (pci_is_enabled(dev))
38cc1302
HS
1377 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1378 return 0;
1379}
b7fe9434 1380EXPORT_SYMBOL(pci_reenable_device);
38cc1302 1381
928bea96
YL
1382static void pci_enable_bridge(struct pci_dev *dev)
1383{
79272138 1384 struct pci_dev *bridge;
928bea96
YL
1385 int retval;
1386
79272138
BH
1387 bridge = pci_upstream_bridge(dev);
1388 if (bridge)
1389 pci_enable_bridge(bridge);
928bea96 1390
cf3e1feb 1391 if (pci_is_enabled(dev)) {
fbeeb822 1392 if (!dev->is_busmaster)
cf3e1feb 1393 pci_set_master(dev);
0f50a49e 1394 return;
cf3e1feb
YL
1395 }
1396
928bea96
YL
1397 retval = pci_enable_device(dev);
1398 if (retval)
1399 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1400 retval);
1401 pci_set_master(dev);
1402}
1403
b4b4fbba 1404static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1da177e4 1405{
79272138 1406 struct pci_dev *bridge;
1da177e4 1407 int err;
b718989d 1408 int i, bars = 0;
1da177e4 1409
97c145f7
JB
1410 /*
1411 * Power state could be unknown at this point, either due to a fresh
1412 * boot or a device removal call. So get the current power state
1413 * so that things like MSI message writing will behave as expected
1414 * (e.g. if the device really is in D0 at enable time).
1415 */
1416 if (dev->pm_cap) {
1417 u16 pmcsr;
1418 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1419 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1420 }
1421
cc7ba39b 1422 if (atomic_inc_return(&dev->enable_cnt) > 1)
9fb625c3
HS
1423 return 0; /* already enabled */
1424
79272138 1425 bridge = pci_upstream_bridge(dev);
0f50a49e 1426 if (bridge)
79272138 1427 pci_enable_bridge(bridge);
928bea96 1428
497f16f2
YL
1429 /* only skip sriov related */
1430 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1431 if (dev->resource[i].flags & flags)
1432 bars |= (1 << i);
1433 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1434 if (dev->resource[i].flags & flags)
1435 bars |= (1 << i);
1436
38cc1302 1437 err = do_pci_enable_device(dev, bars);
95a62965 1438 if (err < 0)
38cc1302 1439 atomic_dec(&dev->enable_cnt);
9fb625c3 1440 return err;
1da177e4
LT
1441}
1442
b718989d
BH
1443/**
1444 * pci_enable_device_io - Initialize a device for use with IO space
1445 * @dev: PCI device to be initialized
1446 *
1447 * Initialize device before it's used by a driver. Ask low-level code
1448 * to enable I/O resources. Wake up the device if it was suspended.
1449 * Beware, this function can fail.
1450 */
1451int pci_enable_device_io(struct pci_dev *dev)
1452{
b4b4fbba 1453 return pci_enable_device_flags(dev, IORESOURCE_IO);
b718989d 1454}
b7fe9434 1455EXPORT_SYMBOL(pci_enable_device_io);
b718989d
BH
1456
1457/**
1458 * pci_enable_device_mem - Initialize a device for use with Memory space
1459 * @dev: PCI device to be initialized
1460 *
1461 * Initialize device before it's used by a driver. Ask low-level code
1462 * to enable Memory resources. Wake up the device if it was suspended.
1463 * Beware, this function can fail.
1464 */
1465int pci_enable_device_mem(struct pci_dev *dev)
1466{
b4b4fbba 1467 return pci_enable_device_flags(dev, IORESOURCE_MEM);
b718989d 1468}
b7fe9434 1469EXPORT_SYMBOL(pci_enable_device_mem);
b718989d 1470
bae94d02
IPG
1471/**
1472 * pci_enable_device - Initialize device before it's used by a driver.
1473 * @dev: PCI device to be initialized
1474 *
1475 * Initialize device before it's used by a driver. Ask low-level code
1476 * to enable I/O and memory. Wake up the device if it was suspended.
1477 * Beware, this function can fail.
1478 *
1479 * Note we don't actually enable the device many times if we call
1480 * this function repeatedly (we just increment the count).
1481 */
1482int pci_enable_device(struct pci_dev *dev)
1483{
b4b4fbba 1484 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02 1485}
b7fe9434 1486EXPORT_SYMBOL(pci_enable_device);
bae94d02 1487
9ac7849e
TH
1488/*
1489 * Managed PCI resources. This manages device on/off, intx/msi/msix
1490 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1491 * there's no need to track it separately. pci_devres is initialized
1492 * when a device is enabled using managed PCI device enable interface.
1493 */
1494struct pci_devres {
7f375f32
TH
1495 unsigned int enabled:1;
1496 unsigned int pinned:1;
9ac7849e
TH
1497 unsigned int orig_intx:1;
1498 unsigned int restore_intx:1;
70aa92f2 1499 unsigned int mwi:1;
9ac7849e
TH
1500 u32 region_mask;
1501};
1502
1503static void pcim_release(struct device *gendev, void *res)
1504{
f3d2f165 1505 struct pci_dev *dev = to_pci_dev(gendev);
9ac7849e
TH
1506 struct pci_devres *this = res;
1507 int i;
1508
1509 if (dev->msi_enabled)
1510 pci_disable_msi(dev);
1511 if (dev->msix_enabled)
1512 pci_disable_msix(dev);
1513
1514 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1515 if (this->region_mask & (1 << i))
1516 pci_release_region(dev, i);
1517
70aa92f2
HK
1518 if (this->mwi)
1519 pci_clear_mwi(dev);
1520
9ac7849e
TH
1521 if (this->restore_intx)
1522 pci_intx(dev, this->orig_intx);
1523
7f375f32 1524 if (this->enabled && !this->pinned)
9ac7849e
TH
1525 pci_disable_device(dev);
1526}
1527
07656d83 1528static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1529{
1530 struct pci_devres *dr, *new_dr;
1531
1532 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1533 if (dr)
1534 return dr;
1535
1536 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1537 if (!new_dr)
1538 return NULL;
1539 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1540}
1541
07656d83 1542static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1543{
1544 if (pci_is_managed(pdev))
1545 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1546 return NULL;
1547}
1548
1549/**
1550 * pcim_enable_device - Managed pci_enable_device()
1551 * @pdev: PCI device to be initialized
1552 *
1553 * Managed pci_enable_device().
1554 */
1555int pcim_enable_device(struct pci_dev *pdev)
1556{
1557 struct pci_devres *dr;
1558 int rc;
1559
1560 dr = get_pci_dr(pdev);
1561 if (unlikely(!dr))
1562 return -ENOMEM;
b95d58ea
TH
1563 if (dr->enabled)
1564 return 0;
9ac7849e
TH
1565
1566 rc = pci_enable_device(pdev);
1567 if (!rc) {
1568 pdev->is_managed = 1;
7f375f32 1569 dr->enabled = 1;
9ac7849e
TH
1570 }
1571 return rc;
1572}
b7fe9434 1573EXPORT_SYMBOL(pcim_enable_device);
9ac7849e
TH
1574
1575/**
1576 * pcim_pin_device - Pin managed PCI device
1577 * @pdev: PCI device to pin
1578 *
1579 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1580 * driver detach. @pdev must have been enabled with
1581 * pcim_enable_device().
1582 */
1583void pcim_pin_device(struct pci_dev *pdev)
1584{
1585 struct pci_devres *dr;
1586
1587 dr = find_pci_dr(pdev);
7f375f32 1588 WARN_ON(!dr || !dr->enabled);
9ac7849e 1589 if (dr)
7f375f32 1590 dr->pinned = 1;
9ac7849e 1591}
b7fe9434 1592EXPORT_SYMBOL(pcim_pin_device);
9ac7849e 1593
eca0d467
MG
1594/*
1595 * pcibios_add_device - provide arch specific hooks when adding device dev
1596 * @dev: the PCI device being added
1597 *
1598 * Permits the platform to provide architecture specific functionality when
1599 * devices are added. This is the default implementation. Architecture
1600 * implementations can override this.
1601 */
3c78bc61 1602int __weak pcibios_add_device(struct pci_dev *dev)
eca0d467
MG
1603{
1604 return 0;
1605}
1606
6ae32c53
SO
1607/**
1608 * pcibios_release_device - provide arch specific hooks when releasing device dev
1609 * @dev: the PCI device being released
1610 *
1611 * Permits the platform to provide architecture specific functionality when
1612 * devices are released. This is the default implementation. Architecture
1613 * implementations can override this.
1614 */
1615void __weak pcibios_release_device(struct pci_dev *dev) {}
1616
1da177e4
LT
1617/**
1618 * pcibios_disable_device - disable arch specific PCI resources for device dev
1619 * @dev: the PCI device to disable
1620 *
1621 * Disables architecture specific PCI resources for the device. This
1622 * is the default implementation. Architecture implementations can
1623 * override this.
1624 */
ff3ce480 1625void __weak pcibios_disable_device(struct pci_dev *dev) {}
1da177e4 1626
a43ae58c
HG
1627/**
1628 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1629 * @irq: ISA IRQ to penalize
1630 * @active: IRQ active or not
1631 *
1632 * Permits the platform to provide architecture-specific functionality when
1633 * penalizing ISA IRQs. This is the default implementation. Architecture
1634 * implementations can override this.
1635 */
1636void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1637
fa58d305
RW
1638static void do_pci_disable_device(struct pci_dev *dev)
1639{
1640 u16 pci_command;
1641
1642 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1643 if (pci_command & PCI_COMMAND_MASTER) {
1644 pci_command &= ~PCI_COMMAND_MASTER;
1645 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1646 }
1647
1648 pcibios_disable_device(dev);
1649}
1650
1651/**
1652 * pci_disable_enabled_device - Disable device without updating enable_cnt
1653 * @dev: PCI device to disable
1654 *
1655 * NOTE: This function is a backend of PCI power management routines and is
1656 * not supposed to be called drivers.
1657 */
1658void pci_disable_enabled_device(struct pci_dev *dev)
1659{
296ccb08 1660 if (pci_is_enabled(dev))
fa58d305
RW
1661 do_pci_disable_device(dev);
1662}
1663
1da177e4
LT
1664/**
1665 * pci_disable_device - Disable PCI device after use
1666 * @dev: PCI device to be disabled
1667 *
1668 * Signal to the system that the PCI device is not in use by the system
1669 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1670 *
1671 * Note we don't actually disable the device until all callers of
ee6583f6 1672 * pci_enable_device() have called pci_disable_device().
1da177e4 1673 */
3c78bc61 1674void pci_disable_device(struct pci_dev *dev)
1da177e4 1675{
9ac7849e 1676 struct pci_devres *dr;
99dc804d 1677
9ac7849e
TH
1678 dr = find_pci_dr(dev);
1679 if (dr)
7f375f32 1680 dr->enabled = 0;
9ac7849e 1681
fd6dceab
KK
1682 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1683 "disabling already-disabled device");
1684
cc7ba39b 1685 if (atomic_dec_return(&dev->enable_cnt) != 0)
bae94d02
IPG
1686 return;
1687
fa58d305 1688 do_pci_disable_device(dev);
1da177e4 1689
fa58d305 1690 dev->is_busmaster = 0;
1da177e4 1691}
b7fe9434 1692EXPORT_SYMBOL(pci_disable_device);
1da177e4 1693
f7bdd12d
BK
1694/**
1695 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1696 * @dev: the PCIe device reset
f7bdd12d
BK
1697 * @state: Reset state to enter into
1698 *
1699 *
45e829ea 1700 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1701 * implementation. Architecture implementations can override this.
1702 */
d6d88c83
BH
1703int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1704 enum pcie_reset_state state)
f7bdd12d
BK
1705{
1706 return -EINVAL;
1707}
1708
1709/**
1710 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1711 * @dev: the PCIe device reset
f7bdd12d
BK
1712 * @state: Reset state to enter into
1713 *
1714 *
1715 * Sets the PCI reset state for the device.
1716 */
1717int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1718{
1719 return pcibios_set_pcie_reset_state(dev, state);
1720}
b7fe9434 1721EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
f7bdd12d 1722
58ff4633
RW
1723/**
1724 * pci_check_pme_status - Check if given device has generated PME.
1725 * @dev: Device to check.
1726 *
1727 * Check the PME status of the device and if set, clear it and clear PME enable
1728 * (if set). Return 'true' if PME status and PME enable were both set or
1729 * 'false' otherwise.
1730 */
1731bool pci_check_pme_status(struct pci_dev *dev)
1732{
1733 int pmcsr_pos;
1734 u16 pmcsr;
1735 bool ret = false;
1736
1737 if (!dev->pm_cap)
1738 return false;
1739
1740 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1741 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1742 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1743 return false;
1744
1745 /* Clear PME status. */
1746 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1747 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1748 /* Disable PME to avoid interrupt flood. */
1749 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1750 ret = true;
1751 }
1752
1753 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1754
1755 return ret;
1756}
1757
b67ea761
RW
1758/**
1759 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1760 * @dev: Device to handle.
379021d5 1761 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1762 *
1763 * Check if @dev has generated PME and queue a resume request for it in that
1764 * case.
1765 */
379021d5 1766static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1767{
379021d5
RW
1768 if (pme_poll_reset && dev->pme_poll)
1769 dev->pme_poll = false;
1770
c125e96f 1771 if (pci_check_pme_status(dev)) {
c125e96f 1772 pci_wakeup_event(dev);
0f953bf6 1773 pm_request_resume(&dev->dev);
c125e96f 1774 }
b67ea761
RW
1775 return 0;
1776}
1777
1778/**
1779 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1780 * @bus: Top bus of the subtree to walk.
1781 */
1782void pci_pme_wakeup_bus(struct pci_bus *bus)
1783{
1784 if (bus)
379021d5 1785 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1786}
1787
448bd857 1788
eb9d0fe4
RW
1789/**
1790 * pci_pme_capable - check the capability of PCI device to generate PME#
1791 * @dev: PCI device to handle.
eb9d0fe4
RW
1792 * @state: PCI state from which device will issue PME#.
1793 */
e5899e1b 1794bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1795{
337001b6 1796 if (!dev->pm_cap)
eb9d0fe4
RW
1797 return false;
1798
337001b6 1799 return !!(dev->pme_support & (1 << state));
eb9d0fe4 1800}
b7fe9434 1801EXPORT_SYMBOL(pci_pme_capable);
eb9d0fe4 1802
df17e62e
MG
1803static void pci_pme_list_scan(struct work_struct *work)
1804{
379021d5 1805 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1806
1807 mutex_lock(&pci_pme_list_mutex);
ce300008
BH
1808 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1809 if (pme_dev->dev->pme_poll) {
1810 struct pci_dev *bridge;
1811
1812 bridge = pme_dev->dev->bus->self;
1813 /*
1814 * If bridge is in low power state, the
1815 * configuration space of subordinate devices
1816 * may be not accessible
1817 */
1818 if (bridge && bridge->current_state != PCI_D0)
1819 continue;
25491d9e
MW
1820 /*
1821 * If the device is in D3cold it should not be
1822 * polled either.
1823 */
1824 if (pme_dev->dev->current_state == PCI_D3cold)
1825 continue;
1826
ce300008
BH
1827 pci_pme_wakeup(pme_dev->dev, NULL);
1828 } else {
1829 list_del(&pme_dev->list);
1830 kfree(pme_dev);
379021d5 1831 }
df17e62e 1832 }
ce300008 1833 if (!list_empty(&pci_pme_list))
ea00353f
LW
1834 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1835 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1836 mutex_unlock(&pci_pme_list_mutex);
1837}
1838
2cef548a 1839static void __pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1840{
1841 u16 pmcsr;
1842
ffaddbe8 1843 if (!dev->pme_support)
eb9d0fe4
RW
1844 return;
1845
337001b6 1846 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1847 /* Clear PME_Status by writing 1 to it and enable PME# */
1848 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1849 if (!enable)
1850 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1851
337001b6 1852 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2cef548a
RW
1853}
1854
0ce3fcaf
RW
1855/**
1856 * pci_pme_restore - Restore PME configuration after config space restore.
1857 * @dev: PCI device to update.
1858 */
1859void pci_pme_restore(struct pci_dev *dev)
dc15e71e
RW
1860{
1861 u16 pmcsr;
1862
1863 if (!dev->pme_support)
1864 return;
1865
1866 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1867 if (dev->wakeup_prepared) {
1868 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
0ce3fcaf 1869 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
dc15e71e
RW
1870 } else {
1871 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1872 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1873 }
1874 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1875}
1876
2cef548a
RW
1877/**
1878 * pci_pme_active - enable or disable PCI device's PME# function
1879 * @dev: PCI device to handle.
1880 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1881 *
1882 * The caller must verify that the device is capable of generating PME# before
1883 * calling this function with @enable equal to 'true'.
1884 */
1885void pci_pme_active(struct pci_dev *dev, bool enable)
1886{
1887 __pci_pme_active(dev, enable);
eb9d0fe4 1888
6e965e0d
HY
1889 /*
1890 * PCI (as opposed to PCIe) PME requires that the device have
1891 * its PME# line hooked up correctly. Not all hardware vendors
1892 * do this, so the PME never gets delivered and the device
1893 * remains asleep. The easiest way around this is to
1894 * periodically walk the list of suspended devices and check
1895 * whether any have their PME flag set. The assumption is that
1896 * we'll wake up often enough anyway that this won't be a huge
1897 * hit, and the power savings from the devices will still be a
1898 * win.
1899 *
1900 * Although PCIe uses in-band PME message instead of PME# line
1901 * to report PME, PME does not work for some PCIe devices in
1902 * reality. For example, there are devices that set their PME
1903 * status bits, but don't really bother to send a PME message;
1904 * there are PCI Express Root Ports that don't bother to
1905 * trigger interrupts when they receive PME messages from the
1906 * devices below. So PME poll is used for PCIe devices too.
1907 */
df17e62e 1908
379021d5 1909 if (dev->pme_poll) {
df17e62e
MG
1910 struct pci_pme_device *pme_dev;
1911 if (enable) {
1912 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1913 GFP_KERNEL);
0394cb19
BH
1914 if (!pme_dev) {
1915 dev_warn(&dev->dev, "can't enable PME#\n");
1916 return;
1917 }
df17e62e
MG
1918 pme_dev->dev = dev;
1919 mutex_lock(&pci_pme_list_mutex);
1920 list_add(&pme_dev->list, &pci_pme_list);
1921 if (list_is_singular(&pci_pme_list))
ea00353f
LW
1922 queue_delayed_work(system_freezable_wq,
1923 &pci_pme_work,
1924 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1925 mutex_unlock(&pci_pme_list_mutex);
1926 } else {
1927 mutex_lock(&pci_pme_list_mutex);
1928 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1929 if (pme_dev->dev == dev) {
1930 list_del(&pme_dev->list);
1931 kfree(pme_dev);
1932 break;
1933 }
1934 }
1935 mutex_unlock(&pci_pme_list_mutex);
1936 }
1937 }
1938
85b8582d 1939 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4 1940}
b7fe9434 1941EXPORT_SYMBOL(pci_pme_active);
eb9d0fe4 1942
1da177e4 1943/**
5638cfd5 1944 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1945 * @dev: PCI device affected
1946 * @state: PCI state from which device will issue wakeup events
1947 * @enable: True to enable event generation; false to disable
1948 *
1949 * This enables the device as a wakeup event source, or disables it.
1950 * When such events involves platform-specific hooks, those hooks are
1951 * called automatically by this routine.
1952 *
1953 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1954 * always require such platform hooks.
075c1771 1955 *
eb9d0fe4
RW
1956 * RETURN VALUE:
1957 * 0 is returned on success
1958 * -EINVAL is returned if device is not supposed to wake up the system
1959 * Error code depending on the platform is returned if both the platform and
1960 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1961 */
5638cfd5 1962static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
1da177e4 1963{
5bcc2fb4 1964 int ret = 0;
075c1771 1965
baecc470
RW
1966 /*
1967 * Bridges can only signal wakeup on behalf of subordinate devices,
1968 * but that is set up elsewhere, so skip them.
1969 */
1970 if (pci_has_subordinate(dev))
1971 return 0;
1972
0ce3fcaf
RW
1973 /* Don't do the same thing twice in a row for one device. */
1974 if (!!enable == !!dev->wakeup_prepared)
e80bb09d
RW
1975 return 0;
1976
eb9d0fe4
RW
1977 /*
1978 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1979 * Anderson we should be doing PME# wake enable followed by ACPI wake
1980 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1981 */
1da177e4 1982
5bcc2fb4
RW
1983 if (enable) {
1984 int error;
1da177e4 1985
5bcc2fb4
RW
1986 if (pci_pme_capable(dev, state))
1987 pci_pme_active(dev, true);
1988 else
1989 ret = 1;
0847684c 1990 error = platform_pci_set_wakeup(dev, true);
5bcc2fb4
RW
1991 if (ret)
1992 ret = error;
e80bb09d
RW
1993 if (!ret)
1994 dev->wakeup_prepared = true;
5bcc2fb4 1995 } else {
0847684c 1996 platform_pci_set_wakeup(dev, false);
5bcc2fb4 1997 pci_pme_active(dev, false);
e80bb09d 1998 dev->wakeup_prepared = false;
5bcc2fb4 1999 }
1da177e4 2000
5bcc2fb4 2001 return ret;
eb9d0fe4 2002}
5638cfd5
RW
2003
2004/**
2005 * pci_enable_wake - change wakeup settings for a PCI device
2006 * @pci_dev: Target device
2007 * @state: PCI state from which device will issue wakeup events
2008 * @enable: Whether or not to enable event generation
2009 *
2010 * If @enable is set, check device_may_wakeup() for the device before calling
2011 * __pci_enable_wake() for it.
2012 */
2013int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2014{
2015 if (enable && !device_may_wakeup(&pci_dev->dev))
2016 return -EINVAL;
2017
2018 return __pci_enable_wake(pci_dev, state, enable);
2019}
0847684c 2020EXPORT_SYMBOL(pci_enable_wake);
1da177e4 2021
0235c4fc
RW
2022/**
2023 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2024 * @dev: PCI device to prepare
2025 * @enable: True to enable wake-up event generation; false to disable
2026 *
2027 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2028 * and this function allows them to set that up cleanly - pci_enable_wake()
2029 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2030 * ordering constraints.
2031 *
5638cfd5
RW
2032 * This function only returns error code if the device is not allowed to wake
2033 * up the system from sleep or it is not capable of generating PME# from both
2034 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
0235c4fc
RW
2035 */
2036int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2037{
2038 return pci_pme_capable(dev, PCI_D3cold) ?
2039 pci_enable_wake(dev, PCI_D3cold, enable) :
2040 pci_enable_wake(dev, PCI_D3hot, enable);
2041}
b7fe9434 2042EXPORT_SYMBOL(pci_wake_from_d3);
0235c4fc 2043
404cc2d8 2044/**
37139074
JB
2045 * pci_target_state - find an appropriate low power state for a given PCI dev
2046 * @dev: PCI device
666ff6f8 2047 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
37139074
JB
2048 *
2049 * Use underlying platform code to find a supported low power state for @dev.
2050 * If the platform can't manage @dev, return the deepest state from which it
2051 * can generate wake events, based on any available PME info.
404cc2d8 2052 */
666ff6f8 2053static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
404cc2d8
RW
2054{
2055 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
2056
2057 if (platform_pci_power_manageable(dev)) {
2058 /*
2059 * Call the platform to choose the target state of the device
2060 * and enable wake-up from this state if supported.
2061 */
2062 pci_power_t state = platform_pci_choose_state(dev);
2063
2064 switch (state) {
2065 case PCI_POWER_ERROR:
2066 case PCI_UNKNOWN:
2067 break;
2068 case PCI_D1:
2069 case PCI_D2:
2070 if (pci_no_d1d2(dev))
2071 break;
2072 default:
2073 target_state = state;
404cc2d8 2074 }
4132a577
LW
2075
2076 return target_state;
2077 }
2078
2079 if (!dev->pm_cap)
d2abdf62 2080 target_state = PCI_D0;
4132a577
LW
2081
2082 /*
2083 * If the device is in D3cold even though it's not power-manageable by
2084 * the platform, it may have been powered down by non-standard means.
2085 * Best to let it slumber.
2086 */
2087 if (dev->current_state == PCI_D3cold)
2088 target_state = PCI_D3cold;
2089
666ff6f8 2090 if (wakeup) {
404cc2d8
RW
2091 /*
2092 * Find the deepest state from which the device can generate
2093 * wake-up events, make it the target state and enable device
2094 * to generate PME#.
2095 */
337001b6
RW
2096 if (dev->pme_support) {
2097 while (target_state
2098 && !(dev->pme_support & (1 << target_state)))
2099 target_state--;
404cc2d8
RW
2100 }
2101 }
2102
e5899e1b
RW
2103 return target_state;
2104}
2105
2106/**
2107 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2108 * @dev: Device to handle.
2109 *
2110 * Choose the power state appropriate for the device depending on whether
2111 * it can wake up the system and/or is power manageable by the platform
2112 * (PCI_D3hot is the default) and put the device into that state.
2113 */
2114int pci_prepare_to_sleep(struct pci_dev *dev)
2115{
666ff6f8
RW
2116 bool wakeup = device_may_wakeup(&dev->dev);
2117 pci_power_t target_state = pci_target_state(dev, wakeup);
e5899e1b
RW
2118 int error;
2119
2120 if (target_state == PCI_POWER_ERROR)
2121 return -EIO;
2122
666ff6f8 2123 pci_enable_wake(dev, target_state, wakeup);
c157dfa3 2124
404cc2d8
RW
2125 error = pci_set_power_state(dev, target_state);
2126
2127 if (error)
2128 pci_enable_wake(dev, target_state, false);
2129
2130 return error;
2131}
b7fe9434 2132EXPORT_SYMBOL(pci_prepare_to_sleep);
404cc2d8
RW
2133
2134/**
443bd1c4 2135 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
2136 * @dev: Device to handle.
2137 *
88393161 2138 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
2139 */
2140int pci_back_from_sleep(struct pci_dev *dev)
2141{
2142 pci_enable_wake(dev, PCI_D0, false);
2143 return pci_set_power_state(dev, PCI_D0);
2144}
b7fe9434 2145EXPORT_SYMBOL(pci_back_from_sleep);
404cc2d8 2146
6cbf8214
RW
2147/**
2148 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2149 * @dev: PCI device being suspended.
2150 *
2151 * Prepare @dev to generate wake-up events at run time and put it into a low
2152 * power state.
2153 */
2154int pci_finish_runtime_suspend(struct pci_dev *dev)
2155{
666ff6f8 2156 pci_power_t target_state;
6cbf8214
RW
2157 int error;
2158
666ff6f8 2159 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
6cbf8214
RW
2160 if (target_state == PCI_POWER_ERROR)
2161 return -EIO;
2162
448bd857
HY
2163 dev->runtime_d3cold = target_state == PCI_D3cold;
2164
5638cfd5 2165 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
6cbf8214
RW
2166
2167 error = pci_set_power_state(dev, target_state);
2168
448bd857 2169 if (error) {
0847684c 2170 pci_enable_wake(dev, target_state, false);
448bd857
HY
2171 dev->runtime_d3cold = false;
2172 }
6cbf8214
RW
2173
2174 return error;
2175}
2176
b67ea761
RW
2177/**
2178 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2179 * @dev: Device to check.
2180 *
f7625980 2181 * Return true if the device itself is capable of generating wake-up events
b67ea761
RW
2182 * (through the platform or using the native PCIe PME) or if the device supports
2183 * PME and one of its upstream bridges can generate wake-up events.
2184 */
2185bool pci_dev_run_wake(struct pci_dev *dev)
2186{
2187 struct pci_bus *bus = dev->bus;
2188
b67ea761
RW
2189 if (!dev->pme_support)
2190 return false;
2191
666ff6f8 2192 /* PME-capable in principle, but not from the target power state */
97231ef2 2193 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
6496ebd7
AS
2194 return false;
2195
97231ef2
KHF
2196 if (device_can_wakeup(&dev->dev))
2197 return true;
2198
b67ea761
RW
2199 while (bus->parent) {
2200 struct pci_dev *bridge = bus->self;
2201
de3ef1eb 2202 if (device_can_wakeup(&bridge->dev))
b67ea761
RW
2203 return true;
2204
2205 bus = bus->parent;
2206 }
2207
2208 /* We have reached the root bus. */
2209 if (bus->bridge)
de3ef1eb 2210 return device_can_wakeup(bus->bridge);
b67ea761
RW
2211
2212 return false;
2213}
2214EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2215
bac2a909
RW
2216/**
2217 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2218 * @pci_dev: Device to check.
2219 *
2220 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2221 * reconfigured due to wakeup settings difference between system and runtime
2222 * suspend and the current power state of it is suitable for the upcoming
2223 * (system) transition.
2cef548a
RW
2224 *
2225 * If the device is not configured for system wakeup, disable PME for it before
2226 * returning 'true' to prevent it from waking up the system unnecessarily.
bac2a909
RW
2227 */
2228bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2229{
2230 struct device *dev = &pci_dev->dev;
666ff6f8 2231 bool wakeup = device_may_wakeup(dev);
bac2a909
RW
2232
2233 if (!pm_runtime_suspended(dev)
666ff6f8 2234 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
c2eac4d3 2235 || platform_pci_need_resume(pci_dev))
bac2a909
RW
2236 return false;
2237
2cef548a
RW
2238 /*
2239 * At this point the device is good to go unless it's been configured
2240 * to generate PME at the runtime suspend time, but it is not supposed
2241 * to wake up the system. In that case, simply disable PME for it
2242 * (it will have to be re-enabled on exit from system resume).
2243 *
2244 * If the device's power state is D3cold and the platform check above
2245 * hasn't triggered, the device's configuration is suitable and we don't
2246 * need to manipulate it at all.
2247 */
2248 spin_lock_irq(&dev->power.lock);
2249
2250 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
666ff6f8 2251 !wakeup)
2cef548a
RW
2252 __pci_pme_active(pci_dev, false);
2253
2254 spin_unlock_irq(&dev->power.lock);
2255 return true;
2256}
2257
2258/**
2259 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2260 * @pci_dev: Device to handle.
2261 *
2262 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2263 * it might have been disabled during the prepare phase of system suspend if
2264 * the device was not configured for system wakeup.
2265 */
2266void pci_dev_complete_resume(struct pci_dev *pci_dev)
2267{
2268 struct device *dev = &pci_dev->dev;
2269
2270 if (!pci_dev_run_wake(pci_dev))
2271 return;
2272
2273 spin_lock_irq(&dev->power.lock);
2274
2275 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2276 __pci_pme_active(pci_dev, true);
2277
2278 spin_unlock_irq(&dev->power.lock);
bac2a909
RW
2279}
2280
b3c32c4f
HY
2281void pci_config_pm_runtime_get(struct pci_dev *pdev)
2282{
2283 struct device *dev = &pdev->dev;
2284 struct device *parent = dev->parent;
2285
2286 if (parent)
2287 pm_runtime_get_sync(parent);
2288 pm_runtime_get_noresume(dev);
2289 /*
2290 * pdev->current_state is set to PCI_D3cold during suspending,
2291 * so wait until suspending completes
2292 */
2293 pm_runtime_barrier(dev);
2294 /*
2295 * Only need to resume devices in D3cold, because config
2296 * registers are still accessible for devices suspended but
2297 * not in D3cold.
2298 */
2299 if (pdev->current_state == PCI_D3cold)
2300 pm_runtime_resume(dev);
2301}
2302
2303void pci_config_pm_runtime_put(struct pci_dev *pdev)
2304{
2305 struct device *dev = &pdev->dev;
2306 struct device *parent = dev->parent;
2307
2308 pm_runtime_put(dev);
2309 if (parent)
2310 pm_runtime_put_sync(parent);
2311}
2312
fd353f39
MW
2313static const struct dmi_system_id bridge_d3_blacklist[] = {
2314#ifdef CONFIG_X86
2315 {
2316 /*
2317 * Gigabyte X299 root port is not marked as hotplug capable
2318 * which allows Linux to power manage it. However, this
2319 * confuses the BIOS SMI handler so don't power manage root
2320 * ports on that system.
2321 */
2322 .ident = "X299 DESIGNARE EX-CF",
2323 .matches = {
2324 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2325 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2326 },
2327 },
2328#endif
2329 { }
2330};
2331
9d26d3a8
MW
2332/**
2333 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2334 * @bridge: Bridge to check
2335 *
2336 * This function checks if it is possible to move the bridge to D3.
2337 * Currently we only allow D3 for recent enough PCIe ports.
2338 */
c6a63307 2339bool pci_bridge_d3_possible(struct pci_dev *bridge)
9d26d3a8
MW
2340{
2341 unsigned int year;
2342
2343 if (!pci_is_pcie(bridge))
2344 return false;
2345
2346 switch (pci_pcie_type(bridge)) {
2347 case PCI_EXP_TYPE_ROOT_PORT:
2348 case PCI_EXP_TYPE_UPSTREAM:
2349 case PCI_EXP_TYPE_DOWNSTREAM:
2350 if (pci_bridge_d3_disable)
2351 return false;
97a90aee
LW
2352
2353 /*
d98e0929
BH
2354 * Hotplug interrupts cannot be delivered if the link is down,
2355 * so parents of a hotplug port must stay awake. In addition,
2356 * hotplug ports handled by firmware in System Management Mode
97a90aee 2357 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
d98e0929 2358 * For simplicity, disallow in general for now.
97a90aee 2359 */
d98e0929 2360 if (bridge->is_hotplug_bridge)
97a90aee
LW
2361 return false;
2362
9d26d3a8
MW
2363 if (pci_bridge_d3_force)
2364 return true;
2365
fd353f39
MW
2366 if (dmi_check_system(bridge_d3_blacklist))
2367 return false;
2368
9d26d3a8
MW
2369 /*
2370 * It should be safe to put PCIe ports from 2015 or newer
2371 * to D3.
2372 */
2373 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2374 year >= 2015) {
2375 return true;
2376 }
2377 break;
2378 }
2379
2380 return false;
2381}
2382
2383static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2384{
2385 bool *d3cold_ok = data;
9d26d3a8 2386
718a0609
LW
2387 if (/* The device needs to be allowed to go D3cold ... */
2388 dev->no_d3cold || !dev->d3cold_allowed ||
2389
2390 /* ... and if it is wakeup capable to do so from D3cold. */
2391 (device_may_wakeup(&dev->dev) &&
2392 !pci_pme_capable(dev, PCI_D3cold)) ||
2393
2394 /* If it is a bridge it must be allowed to go to D3. */
d98e0929 2395 !pci_power_manageable(dev))
9d26d3a8 2396
718a0609 2397 *d3cold_ok = false;
9d26d3a8 2398
718a0609 2399 return !*d3cold_ok;
9d26d3a8
MW
2400}
2401
2402/*
2403 * pci_bridge_d3_update - Update bridge D3 capabilities
2404 * @dev: PCI device which is changed
9d26d3a8
MW
2405 *
2406 * Update upstream bridge PM capabilities accordingly depending on if the
2407 * device PM configuration was changed or the device is being removed. The
2408 * change is also propagated upstream.
2409 */
1ed276a7 2410void pci_bridge_d3_update(struct pci_dev *dev)
9d26d3a8 2411{
1ed276a7 2412 bool remove = !device_is_registered(&dev->dev);
9d26d3a8
MW
2413 struct pci_dev *bridge;
2414 bool d3cold_ok = true;
2415
2416 bridge = pci_upstream_bridge(dev);
2417 if (!bridge || !pci_bridge_d3_possible(bridge))
2418 return;
2419
9d26d3a8 2420 /*
e8559b71
LW
2421 * If D3 is currently allowed for the bridge, removing one of its
2422 * children won't change that.
2423 */
2424 if (remove && bridge->bridge_d3)
2425 return;
2426
2427 /*
2428 * If D3 is currently allowed for the bridge and a child is added or
2429 * changed, disallowance of D3 can only be caused by that child, so
2430 * we only need to check that single device, not any of its siblings.
2431 *
2432 * If D3 is currently not allowed for the bridge, checking the device
2433 * first may allow us to skip checking its siblings.
9d26d3a8
MW
2434 */
2435 if (!remove)
2436 pci_dev_check_d3cold(dev, &d3cold_ok);
2437
e8559b71
LW
2438 /*
2439 * If D3 is currently not allowed for the bridge, this may be caused
2440 * either by the device being changed/removed or any of its siblings,
2441 * so we need to go through all children to find out if one of them
2442 * continues to block D3.
2443 */
2444 if (d3cold_ok && !bridge->bridge_d3)
9d26d3a8
MW
2445 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2446 &d3cold_ok);
9d26d3a8
MW
2447
2448 if (bridge->bridge_d3 != d3cold_ok) {
2449 bridge->bridge_d3 = d3cold_ok;
2450 /* Propagate change to upstream bridges */
1ed276a7 2451 pci_bridge_d3_update(bridge);
9d26d3a8 2452 }
9d26d3a8
MW
2453}
2454
9d26d3a8
MW
2455/**
2456 * pci_d3cold_enable - Enable D3cold for device
2457 * @dev: PCI device to handle
2458 *
2459 * This function can be used in drivers to enable D3cold from the device
2460 * they handle. It also updates upstream PCI bridge PM capabilities
2461 * accordingly.
2462 */
2463void pci_d3cold_enable(struct pci_dev *dev)
2464{
2465 if (dev->no_d3cold) {
2466 dev->no_d3cold = false;
1ed276a7 2467 pci_bridge_d3_update(dev);
9d26d3a8
MW
2468 }
2469}
2470EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2471
2472/**
2473 * pci_d3cold_disable - Disable D3cold for device
2474 * @dev: PCI device to handle
2475 *
2476 * This function can be used in drivers to disable D3cold from the device
2477 * they handle. It also updates upstream PCI bridge PM capabilities
2478 * accordingly.
2479 */
2480void pci_d3cold_disable(struct pci_dev *dev)
2481{
2482 if (!dev->no_d3cold) {
2483 dev->no_d3cold = true;
1ed276a7 2484 pci_bridge_d3_update(dev);
9d26d3a8
MW
2485 }
2486}
2487EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2488
eb9d0fe4
RW
2489/**
2490 * pci_pm_init - Initialize PM functions of given PCI device
2491 * @dev: PCI device to handle.
2492 */
2493void pci_pm_init(struct pci_dev *dev)
2494{
2495 int pm;
2496 u16 pmc;
1da177e4 2497
bb910a70 2498 pm_runtime_forbid(&dev->dev);
967577b0
HY
2499 pm_runtime_set_active(&dev->dev);
2500 pm_runtime_enable(&dev->dev);
a1e4d72c 2501 device_enable_async_suspend(&dev->dev);
e80bb09d 2502 dev->wakeup_prepared = false;
bb910a70 2503
337001b6 2504 dev->pm_cap = 0;
ffaddbe8 2505 dev->pme_support = 0;
337001b6 2506
eb9d0fe4
RW
2507 /* find PCI PM capability in list */
2508 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
2509 if (!pm)
50246dd4 2510 return;
eb9d0fe4
RW
2511 /* Check device's ability to generate PME# */
2512 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 2513
eb9d0fe4
RW
2514 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2515 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2516 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 2517 return;
eb9d0fe4
RW
2518 }
2519
337001b6 2520 dev->pm_cap = pm;
1ae861e6 2521 dev->d3_delay = PCI_PM_D3_WAIT;
448bd857 2522 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
9d26d3a8 2523 dev->bridge_d3 = pci_bridge_d3_possible(dev);
4f9c1397 2524 dev->d3cold_allowed = true;
337001b6
RW
2525
2526 dev->d1_support = false;
2527 dev->d2_support = false;
2528 if (!pci_no_d1d2(dev)) {
c9ed77ee 2529 if (pmc & PCI_PM_CAP_D1)
337001b6 2530 dev->d1_support = true;
c9ed77ee 2531 if (pmc & PCI_PM_CAP_D2)
337001b6 2532 dev->d2_support = true;
c9ed77ee
BH
2533
2534 if (dev->d1_support || dev->d2_support)
2535 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
2536 dev->d1_support ? " D1" : "",
2537 dev->d2_support ? " D2" : "");
337001b6
RW
2538 }
2539
2540 pmc &= PCI_PM_CAP_PME_MASK;
2541 if (pmc) {
10c3d71d
BH
2542 dev_printk(KERN_DEBUG, &dev->dev,
2543 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
2544 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2545 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2546 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2547 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2548 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 2549 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 2550 dev->pme_poll = true;
eb9d0fe4
RW
2551 /*
2552 * Make device's PM flags reflect the wake-up capability, but
2553 * let the user space enable it to wake up the system as needed.
2554 */
2555 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 2556 /* Disable the PME# generation functionality */
337001b6 2557 pci_pme_active(dev, false);
eb9d0fe4 2558 }
1da177e4
LT
2559}
2560
938174e5
SS
2561static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2562{
92efb1bd 2563 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
938174e5
SS
2564
2565 switch (prop) {
2566 case PCI_EA_P_MEM:
2567 case PCI_EA_P_VF_MEM:
2568 flags |= IORESOURCE_MEM;
2569 break;
2570 case PCI_EA_P_MEM_PREFETCH:
2571 case PCI_EA_P_VF_MEM_PREFETCH:
2572 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2573 break;
2574 case PCI_EA_P_IO:
2575 flags |= IORESOURCE_IO;
2576 break;
2577 default:
2578 return 0;
2579 }
2580
2581 return flags;
2582}
2583
2584static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2585 u8 prop)
2586{
2587 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2588 return &dev->resource[bei];
11183991
DD
2589#ifdef CONFIG_PCI_IOV
2590 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2591 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2592 return &dev->resource[PCI_IOV_RESOURCES +
2593 bei - PCI_EA_BEI_VF_BAR0];
2594#endif
938174e5
SS
2595 else if (bei == PCI_EA_BEI_ROM)
2596 return &dev->resource[PCI_ROM_RESOURCE];
2597 else
2598 return NULL;
2599}
2600
2601/* Read an Enhanced Allocation (EA) entry */
2602static int pci_ea_read(struct pci_dev *dev, int offset)
2603{
2604 struct resource *res;
2605 int ent_size, ent_offset = offset;
2606 resource_size_t start, end;
2607 unsigned long flags;
26635112 2608 u32 dw0, bei, base, max_offset;
938174e5
SS
2609 u8 prop;
2610 bool support_64 = (sizeof(resource_size_t) >= 8);
2611
2612 pci_read_config_dword(dev, ent_offset, &dw0);
2613 ent_offset += 4;
2614
2615 /* Entry size field indicates DWORDs after 1st */
2616 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2617
2618 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2619 goto out;
2620
26635112
BH
2621 bei = (dw0 & PCI_EA_BEI) >> 4;
2622 prop = (dw0 & PCI_EA_PP) >> 8;
2623
938174e5
SS
2624 /*
2625 * If the Property is in the reserved range, try the Secondary
2626 * Property instead.
2627 */
2628 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
26635112 2629 prop = (dw0 & PCI_EA_SP) >> 16;
938174e5
SS
2630 if (prop > PCI_EA_P_BRIDGE_IO)
2631 goto out;
2632
26635112 2633 res = pci_ea_get_resource(dev, bei, prop);
938174e5 2634 if (!res) {
26635112 2635 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
938174e5
SS
2636 goto out;
2637 }
2638
2639 flags = pci_ea_flags(dev, prop);
2640 if (!flags) {
2641 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2642 goto out;
2643 }
2644
2645 /* Read Base */
2646 pci_read_config_dword(dev, ent_offset, &base);
2647 start = (base & PCI_EA_FIELD_MASK);
2648 ent_offset += 4;
2649
2650 /* Read MaxOffset */
2651 pci_read_config_dword(dev, ent_offset, &max_offset);
2652 ent_offset += 4;
2653
2654 /* Read Base MSBs (if 64-bit entry) */
2655 if (base & PCI_EA_IS_64) {
2656 u32 base_upper;
2657
2658 pci_read_config_dword(dev, ent_offset, &base_upper);
2659 ent_offset += 4;
2660
2661 flags |= IORESOURCE_MEM_64;
2662
2663 /* entry starts above 32-bit boundary, can't use */
2664 if (!support_64 && base_upper)
2665 goto out;
2666
2667 if (support_64)
2668 start |= ((u64)base_upper << 32);
2669 }
2670
2671 end = start + (max_offset | 0x03);
2672
2673 /* Read MaxOffset MSBs (if 64-bit entry) */
2674 if (max_offset & PCI_EA_IS_64) {
2675 u32 max_offset_upper;
2676
2677 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2678 ent_offset += 4;
2679
2680 flags |= IORESOURCE_MEM_64;
2681
2682 /* entry too big, can't use */
2683 if (!support_64 && max_offset_upper)
2684 goto out;
2685
2686 if (support_64)
2687 end += ((u64)max_offset_upper << 32);
2688 }
2689
2690 if (end < start) {
2691 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2692 goto out;
2693 }
2694
2695 if (ent_size != ent_offset - offset) {
2696 dev_err(&dev->dev,
2697 "EA Entry Size (%d) does not match length read (%d)\n",
2698 ent_size, ent_offset - offset);
2699 goto out;
2700 }
2701
2702 res->name = pci_name(dev);
2703 res->start = start;
2704 res->end = end;
2705 res->flags = flags;
597becb4
BH
2706
2707 if (bei <= PCI_EA_BEI_BAR5)
2708 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2709 bei, res, prop);
2710 else if (bei == PCI_EA_BEI_ROM)
2711 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2712 res, prop);
2713 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2714 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2715 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2716 else
2717 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2718 bei, res, prop);
2719
938174e5
SS
2720out:
2721 return offset + ent_size;
2722}
2723
dcbb408a 2724/* Enhanced Allocation Initialization */
938174e5
SS
2725void pci_ea_init(struct pci_dev *dev)
2726{
2727 int ea;
2728 u8 num_ent;
2729 int offset;
2730 int i;
2731
2732 /* find PCI EA capability in list */
2733 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2734 if (!ea)
2735 return;
2736
2737 /* determine the number of entries */
2738 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2739 &num_ent);
2740 num_ent &= PCI_EA_NUM_ENT_MASK;
2741
2742 offset = ea + PCI_EA_FIRST_ENT;
2743
2744 /* Skip DWORD 2 for type 1 functions */
2745 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2746 offset += 4;
2747
2748 /* parse each EA entry */
2749 for (i = 0; i < num_ent; ++i)
2750 offset = pci_ea_read(dev, offset);
2751}
2752
34a4876e
YL
2753static void pci_add_saved_cap(struct pci_dev *pci_dev,
2754 struct pci_cap_saved_state *new_cap)
2755{
2756 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2757}
2758
63f4898a 2759/**
fd0f7f73
AW
2760 * _pci_add_cap_save_buffer - allocate buffer for saving given
2761 * capability registers
63f4898a
RW
2762 * @dev: the PCI device
2763 * @cap: the capability to allocate the buffer for
fd0f7f73 2764 * @extended: Standard or Extended capability ID
63f4898a
RW
2765 * @size: requested size of the buffer
2766 */
fd0f7f73
AW
2767static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2768 bool extended, unsigned int size)
63f4898a
RW
2769{
2770 int pos;
2771 struct pci_cap_saved_state *save_state;
2772
fd0f7f73
AW
2773 if (extended)
2774 pos = pci_find_ext_capability(dev, cap);
2775 else
2776 pos = pci_find_capability(dev, cap);
2777
0a1a9b49 2778 if (!pos)
63f4898a
RW
2779 return 0;
2780
2781 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2782 if (!save_state)
2783 return -ENOMEM;
2784
24a4742f 2785 save_state->cap.cap_nr = cap;
fd0f7f73 2786 save_state->cap.cap_extended = extended;
24a4742f 2787 save_state->cap.size = size;
63f4898a
RW
2788 pci_add_saved_cap(dev, save_state);
2789
2790 return 0;
2791}
2792
fd0f7f73
AW
2793int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2794{
2795 return _pci_add_cap_save_buffer(dev, cap, false, size);
2796}
2797
2798int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2799{
2800 return _pci_add_cap_save_buffer(dev, cap, true, size);
2801}
2802
63f4898a
RW
2803/**
2804 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2805 * @dev: the PCI device
2806 */
2807void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2808{
2809 int error;
2810
89858517
YZ
2811 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2812 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
2813 if (error)
2814 dev_err(&dev->dev,
2815 "unable to preallocate PCI Express save buffer\n");
2816
2817 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2818 if (error)
2819 dev_err(&dev->dev,
2820 "unable to preallocate PCI-X save buffer\n");
425c1b22
AW
2821
2822 pci_allocate_vc_save_buffers(dev);
63f4898a
RW
2823}
2824
f796841e
YL
2825void pci_free_cap_save_buffers(struct pci_dev *dev)
2826{
2827 struct pci_cap_saved_state *tmp;
b67bfe0d 2828 struct hlist_node *n;
f796841e 2829
b67bfe0d 2830 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
f796841e
YL
2831 kfree(tmp);
2832}
2833
58c3a727 2834/**
31ab2476 2835 * pci_configure_ari - enable or disable ARI forwarding
58c3a727 2836 * @dev: the PCI device
b0cc6020
YW
2837 *
2838 * If @dev and its upstream bridge both support ARI, enable ARI in the
2839 * bridge. Otherwise, disable ARI in the bridge.
58c3a727 2840 */
31ab2476 2841void pci_configure_ari(struct pci_dev *dev)
58c3a727 2842{
58c3a727 2843 u32 cap;
8113587c 2844 struct pci_dev *bridge;
58c3a727 2845
6748dcc2 2846 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
2847 return;
2848
8113587c 2849 bridge = dev->bus->self;
cb97ae34 2850 if (!bridge)
8113587c
ZY
2851 return;
2852
59875ae4 2853 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
2854 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2855 return;
2856
b0cc6020
YW
2857 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2858 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2859 PCI_EXP_DEVCTL2_ARI);
2860 bridge->ari_enabled = 1;
2861 } else {
2862 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2863 PCI_EXP_DEVCTL2_ARI);
2864 bridge->ari_enabled = 0;
2865 }
58c3a727
YZ
2866}
2867
5d990b62
CW
2868static int pci_acs_enable;
2869
2870/**
2871 * pci_request_acs - ask for ACS to be enabled if supported
2872 */
2873void pci_request_acs(void)
2874{
2875 pci_acs_enable = 1;
2876}
2877
ae21ee65 2878/**
2c744244 2879 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
ae21ee65
AK
2880 * @dev: the PCI device
2881 */
c1d61c9b 2882static void pci_std_enable_acs(struct pci_dev *dev)
ae21ee65
AK
2883{
2884 int pos;
2885 u16 cap;
2886 u16 ctrl;
2887
ae21ee65
AK
2888 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2889 if (!pos)
c1d61c9b 2890 return;
ae21ee65
AK
2891
2892 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2893 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2894
2895 /* Source Validation */
2896 ctrl |= (cap & PCI_ACS_SV);
2897
2898 /* P2P Request Redirect */
2899 ctrl |= (cap & PCI_ACS_RR);
2900
2901 /* P2P Completion Redirect */
2902 ctrl |= (cap & PCI_ACS_CR);
2903
2904 /* Upstream Forwarding */
2905 ctrl |= (cap & PCI_ACS_UF);
2906
2907 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2c744244
AW
2908}
2909
2910/**
2911 * pci_enable_acs - enable ACS if hardware support it
2912 * @dev: the PCI device
2913 */
2914void pci_enable_acs(struct pci_dev *dev)
2915{
2916 if (!pci_acs_enable)
2917 return;
2918
c1d61c9b 2919 if (!pci_dev_specific_enable_acs(dev))
2c744244
AW
2920 return;
2921
c1d61c9b 2922 pci_std_enable_acs(dev);
ae21ee65
AK
2923}
2924
0a67119f
AW
2925static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2926{
2927 int pos;
83db7e0b 2928 u16 cap, ctrl;
0a67119f
AW
2929
2930 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2931 if (!pos)
2932 return false;
2933
83db7e0b
AW
2934 /*
2935 * Except for egress control, capabilities are either required
2936 * or only required if controllable. Features missing from the
2937 * capability field can therefore be assumed as hard-wired enabled.
2938 */
2939 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2940 acs_flags &= (cap | PCI_ACS_EC);
2941
0a67119f
AW
2942 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2943 return (ctrl & acs_flags) == acs_flags;
2944}
2945
ad805758
AW
2946/**
2947 * pci_acs_enabled - test ACS against required flags for a given device
2948 * @pdev: device to test
2949 * @acs_flags: required PCI ACS flags
2950 *
2951 * Return true if the device supports the provided flags. Automatically
2952 * filters out flags that are not implemented on multifunction devices.
0a67119f
AW
2953 *
2954 * Note that this interface checks the effective ACS capabilities of the
2955 * device rather than the actual capabilities. For instance, most single
2956 * function endpoints are not required to support ACS because they have no
2957 * opportunity for peer-to-peer access. We therefore return 'true'
2958 * regardless of whether the device exposes an ACS capability. This makes
2959 * it much easier for callers of this function to ignore the actual type
2960 * or topology of the device when testing ACS support.
ad805758
AW
2961 */
2962bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2963{
0a67119f 2964 int ret;
ad805758
AW
2965
2966 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2967 if (ret >= 0)
2968 return ret > 0;
2969
0a67119f
AW
2970 /*
2971 * Conventional PCI and PCI-X devices never support ACS, either
2972 * effectively or actually. The shared bus topology implies that
2973 * any device on the bus can receive or snoop DMA.
2974 */
ad805758
AW
2975 if (!pci_is_pcie(pdev))
2976 return false;
2977
0a67119f
AW
2978 switch (pci_pcie_type(pdev)) {
2979 /*
2980 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
f7625980 2981 * but since their primary interface is PCI/X, we conservatively
0a67119f
AW
2982 * handle them as we would a non-PCIe device.
2983 */
2984 case PCI_EXP_TYPE_PCIE_BRIDGE:
2985 /*
2986 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2987 * applicable... must never implement an ACS Extended Capability...".
2988 * This seems arbitrary, but we take a conservative interpretation
2989 * of this statement.
2990 */
2991 case PCI_EXP_TYPE_PCI_BRIDGE:
2992 case PCI_EXP_TYPE_RC_EC:
2993 return false;
2994 /*
2995 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2996 * implement ACS in order to indicate their peer-to-peer capabilities,
2997 * regardless of whether they are single- or multi-function devices.
2998 */
2999 case PCI_EXP_TYPE_DOWNSTREAM:
3000 case PCI_EXP_TYPE_ROOT_PORT:
3001 return pci_acs_flags_enabled(pdev, acs_flags);
3002 /*
3003 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3004 * implemented by the remaining PCIe types to indicate peer-to-peer
f7625980 3005 * capabilities, but only when they are part of a multifunction
0a67119f
AW
3006 * device. The footnote for section 6.12 indicates the specific
3007 * PCIe types included here.
3008 */
3009 case PCI_EXP_TYPE_ENDPOINT:
3010 case PCI_EXP_TYPE_UPSTREAM:
3011 case PCI_EXP_TYPE_LEG_END:
3012 case PCI_EXP_TYPE_RC_END:
3013 if (!pdev->multifunction)
3014 break;
3015
0a67119f 3016 return pci_acs_flags_enabled(pdev, acs_flags);
ad805758
AW
3017 }
3018
0a67119f 3019 /*
f7625980 3020 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
0a67119f
AW
3021 * to single function devices with the exception of downstream ports.
3022 */
ad805758
AW
3023 return true;
3024}
3025
3026/**
3027 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3028 * @start: starting downstream device
3029 * @end: ending upstream device or NULL to search to the root bus
3030 * @acs_flags: required flags
3031 *
3032 * Walk up a device tree from start to end testing PCI ACS support. If
3033 * any step along the way does not support the required flags, return false.
3034 */
3035bool pci_acs_path_enabled(struct pci_dev *start,
3036 struct pci_dev *end, u16 acs_flags)
3037{
3038 struct pci_dev *pdev, *parent = start;
3039
3040 do {
3041 pdev = parent;
3042
3043 if (!pci_acs_enabled(pdev, acs_flags))
3044 return false;
3045
3046 if (pci_is_root_bus(pdev->bus))
3047 return (end == NULL);
3048
3049 parent = pdev->bus->self;
3050 } while (pdev != end);
3051
3052 return true;
3053}
3054
276b738d
CK
3055/**
3056 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3057 * @pdev: PCI device
3058 * @bar: BAR to find
3059 *
3060 * Helper to find the position of the ctrl register for a BAR.
3061 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3062 * Returns -ENOENT if no ctrl register for the BAR could be found.
3063 */
3064static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3065{
3066 unsigned int pos, nbars, i;
3067 u32 ctrl;
3068
3069 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3070 if (!pos)
3071 return -ENOTSUPP;
3072
3073 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3074 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3075 PCI_REBAR_CTRL_NBAR_SHIFT;
3076
3077 for (i = 0; i < nbars; i++, pos += 8) {
3078 int bar_idx;
3079
3080 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3081 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3082 if (bar_idx == bar)
3083 return pos;
3084 }
3085
3086 return -ENOENT;
3087}
3088
3089/**
3090 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3091 * @pdev: PCI device
3092 * @bar: BAR to query
3093 *
3094 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3095 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3096 */
3097u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3098{
3099 int pos;
3100 u32 cap;
3101
3102 pos = pci_rebar_find_pos(pdev, bar);
3103 if (pos < 0)
3104 return 0;
3105
3106 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3107 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3108}
3109
3110/**
3111 * pci_rebar_get_current_size - get the current size of a BAR
3112 * @pdev: PCI device
3113 * @bar: BAR to set size to
3114 *
3115 * Read the size of a BAR from the resizable BAR config.
3116 * Returns size if found or negative error code.
3117 */
3118int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3119{
3120 int pos;
3121 u32 ctrl;
3122
3123 pos = pci_rebar_find_pos(pdev, bar);
3124 if (pos < 0)
3125 return pos;
3126
3127 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3128 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
3129}
3130
3131/**
3132 * pci_rebar_set_size - set a new size for a BAR
3133 * @pdev: PCI device
3134 * @bar: BAR to set size to
3135 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3136 *
3137 * Set the new size of a BAR as defined in the spec.
3138 * Returns zero if resizing was successful, error code otherwise.
3139 */
3140int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3141{
3142 int pos;
3143 u32 ctrl;
3144
3145 pos = pci_rebar_find_pos(pdev, bar);
3146 if (pos < 0)
3147 return pos;
3148
3149 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3150 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3151 ctrl |= size << 8;
3152 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3153 return 0;
3154}
3155
57c2cf71
BH
3156/**
3157 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3158 * @dev: the PCI device
bb5c2de2 3159 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
57c2cf71
BH
3160 *
3161 * Perform INTx swizzling for a device behind one level of bridge. This is
3162 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
3163 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3164 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3165 * the PCI Express Base Specification, Revision 2.1)
57c2cf71 3166 */
3df425f3 3167u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
57c2cf71 3168{
46b952a3
MW
3169 int slot;
3170
3171 if (pci_ari_enabled(dev->bus))
3172 slot = 0;
3173 else
3174 slot = PCI_SLOT(dev->devfn);
3175
3176 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
3177}
3178
3c78bc61 3179int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1da177e4
LT
3180{
3181 u8 pin;
3182
514d207d 3183 pin = dev->pin;
1da177e4
LT
3184 if (!pin)
3185 return -1;
878f2e50 3186
8784fd4d 3187 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 3188 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
3189 dev = dev->bus->self;
3190 }
3191 *bridge = dev;
3192 return pin;
3193}
3194
68feac87
BH
3195/**
3196 * pci_common_swizzle - swizzle INTx all the way to root bridge
3197 * @dev: the PCI device
3198 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3199 *
3200 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3201 * bridges all the way up to a PCI root bus.
3202 */
3203u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3204{
3205 u8 pin = *pinp;
3206
1eb39487 3207 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
3208 pin = pci_swizzle_interrupt_pin(dev, pin);
3209 dev = dev->bus->self;
3210 }
3211 *pinp = pin;
3212 return PCI_SLOT(dev->devfn);
3213}
e6b29dea 3214EXPORT_SYMBOL_GPL(pci_common_swizzle);
68feac87 3215
1da177e4
LT
3216/**
3217 * pci_release_region - Release a PCI bar
3218 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3219 * @bar: BAR to release
3220 *
3221 * Releases the PCI I/O and memory resources previously reserved by a
3222 * successful call to pci_request_region. Call this function only
3223 * after all use of the PCI regions has ceased.
3224 */
3225void pci_release_region(struct pci_dev *pdev, int bar)
3226{
9ac7849e
TH
3227 struct pci_devres *dr;
3228
1da177e4
LT
3229 if (pci_resource_len(pdev, bar) == 0)
3230 return;
3231 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3232 release_region(pci_resource_start(pdev, bar),
3233 pci_resource_len(pdev, bar));
3234 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3235 release_mem_region(pci_resource_start(pdev, bar),
3236 pci_resource_len(pdev, bar));
9ac7849e
TH
3237
3238 dr = find_pci_dr(pdev);
3239 if (dr)
3240 dr->region_mask &= ~(1 << bar);
1da177e4 3241}
b7fe9434 3242EXPORT_SYMBOL(pci_release_region);
1da177e4
LT
3243
3244/**
f5ddcac4 3245 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
3246 * @pdev: PCI device whose resources are to be reserved
3247 * @bar: BAR to be reserved
3248 * @res_name: Name to be associated with resource.
f5ddcac4 3249 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
3250 *
3251 * Mark the PCI region associated with PCI device @pdev BR @bar as
3252 * being reserved by owner @res_name. Do not access any
3253 * address inside the PCI regions unless this call returns
3254 * successfully.
3255 *
f5ddcac4
RD
3256 * If @exclusive is set, then the region is marked so that userspace
3257 * is explicitly not allowed to map the resource via /dev/mem or
f7625980 3258 * sysfs MMIO access.
f5ddcac4 3259 *
1da177e4
LT
3260 * Returns 0 on success, or %EBUSY on error. A warning
3261 * message is also printed on failure.
3262 */
3c78bc61
RD
3263static int __pci_request_region(struct pci_dev *pdev, int bar,
3264 const char *res_name, int exclusive)
1da177e4 3265{
9ac7849e
TH
3266 struct pci_devres *dr;
3267
1da177e4
LT
3268 if (pci_resource_len(pdev, bar) == 0)
3269 return 0;
f7625980 3270
1da177e4
LT
3271 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3272 if (!request_region(pci_resource_start(pdev, bar),
3273 pci_resource_len(pdev, bar), res_name))
3274 goto err_out;
3c78bc61 3275 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
3276 if (!__request_mem_region(pci_resource_start(pdev, bar),
3277 pci_resource_len(pdev, bar), res_name,
3278 exclusive))
1da177e4
LT
3279 goto err_out;
3280 }
9ac7849e
TH
3281
3282 dr = find_pci_dr(pdev);
3283 if (dr)
3284 dr->region_mask |= 1 << bar;
3285
1da177e4
LT
3286 return 0;
3287
3288err_out:
c7dabef8 3289 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 3290 &pdev->resource[bar]);
1da177e4
LT
3291 return -EBUSY;
3292}
3293
e8de1481 3294/**
f5ddcac4 3295 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
3296 * @pdev: PCI device whose resources are to be reserved
3297 * @bar: BAR to be reserved
f5ddcac4 3298 * @res_name: Name to be associated with resource
e8de1481 3299 *
f5ddcac4 3300 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
3301 * being reserved by owner @res_name. Do not access any
3302 * address inside the PCI regions unless this call returns
3303 * successfully.
3304 *
3305 * Returns 0 on success, or %EBUSY on error. A warning
3306 * message is also printed on failure.
3307 */
3308int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3309{
3310 return __pci_request_region(pdev, bar, res_name, 0);
3311}
b7fe9434 3312EXPORT_SYMBOL(pci_request_region);
e8de1481
AV
3313
3314/**
3315 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3316 * @pdev: PCI device whose resources are to be reserved
3317 * @bar: BAR to be reserved
3318 * @res_name: Name to be associated with resource.
3319 *
3320 * Mark the PCI region associated with PCI device @pdev BR @bar as
3321 * being reserved by owner @res_name. Do not access any
3322 * address inside the PCI regions unless this call returns
3323 * successfully.
3324 *
3325 * Returns 0 on success, or %EBUSY on error. A warning
3326 * message is also printed on failure.
3327 *
3328 * The key difference that _exclusive makes it that userspace is
3329 * explicitly not allowed to map the resource via /dev/mem or
f7625980 3330 * sysfs.
e8de1481 3331 */
3c78bc61
RD
3332int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3333 const char *res_name)
e8de1481
AV
3334{
3335 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3336}
b7fe9434
RD
3337EXPORT_SYMBOL(pci_request_region_exclusive);
3338
c87deff7
HS
3339/**
3340 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3341 * @pdev: PCI device whose resources were previously reserved
3342 * @bars: Bitmask of BARs to be released
3343 *
3344 * Release selected PCI I/O and memory resources previously reserved.
3345 * Call this function only after all use of the PCI regions has ceased.
3346 */
3347void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3348{
3349 int i;
3350
3351 for (i = 0; i < 6; i++)
3352 if (bars & (1 << i))
3353 pci_release_region(pdev, i);
3354}
b7fe9434 3355EXPORT_SYMBOL(pci_release_selected_regions);
c87deff7 3356
9738abed 3357static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3c78bc61 3358 const char *res_name, int excl)
c87deff7
HS
3359{
3360 int i;
3361
3362 for (i = 0; i < 6; i++)
3363 if (bars & (1 << i))
e8de1481 3364 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
3365 goto err_out;
3366 return 0;
3367
3368err_out:
3c78bc61 3369 while (--i >= 0)
c87deff7
HS
3370 if (bars & (1 << i))
3371 pci_release_region(pdev, i);
3372
3373 return -EBUSY;
3374}
1da177e4 3375
e8de1481
AV
3376
3377/**
3378 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3379 * @pdev: PCI device whose resources are to be reserved
3380 * @bars: Bitmask of BARs to be requested
3381 * @res_name: Name to be associated with resource
3382 */
3383int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3384 const char *res_name)
3385{
3386 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3387}
b7fe9434 3388EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3389
3c78bc61
RD
3390int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3391 const char *res_name)
e8de1481
AV
3392{
3393 return __pci_request_selected_regions(pdev, bars, res_name,
3394 IORESOURCE_EXCLUSIVE);
3395}
b7fe9434 3396EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
e8de1481 3397
1da177e4
LT
3398/**
3399 * pci_release_regions - Release reserved PCI I/O and memory resources
3400 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3401 *
3402 * Releases all PCI I/O and memory resources previously reserved by a
3403 * successful call to pci_request_regions. Call this function only
3404 * after all use of the PCI regions has ceased.
3405 */
3406
3407void pci_release_regions(struct pci_dev *pdev)
3408{
c87deff7 3409 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4 3410}
b7fe9434 3411EXPORT_SYMBOL(pci_release_regions);
1da177e4
LT
3412
3413/**
3414 * pci_request_regions - Reserved PCI I/O and memory resources
3415 * @pdev: PCI device whose resources are to be reserved
3416 * @res_name: Name to be associated with resource.
3417 *
3418 * Mark all PCI regions associated with PCI device @pdev as
3419 * being reserved by owner @res_name. Do not access any
3420 * address inside the PCI regions unless this call returns
3421 * successfully.
3422 *
3423 * Returns 0 on success, or %EBUSY on error. A warning
3424 * message is also printed on failure.
3425 */
3c990e92 3426int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 3427{
c87deff7 3428 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4 3429}
b7fe9434 3430EXPORT_SYMBOL(pci_request_regions);
1da177e4 3431
e8de1481
AV
3432/**
3433 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3434 * @pdev: PCI device whose resources are to be reserved
3435 * @res_name: Name to be associated with resource.
3436 *
3437 * Mark all PCI regions associated with PCI device @pdev as
3438 * being reserved by owner @res_name. Do not access any
3439 * address inside the PCI regions unless this call returns
3440 * successfully.
3441 *
3442 * pci_request_regions_exclusive() will mark the region so that
f7625980 3443 * /dev/mem and the sysfs MMIO access will not be allowed.
e8de1481
AV
3444 *
3445 * Returns 0 on success, or %EBUSY on error. A warning
3446 * message is also printed on failure.
3447 */
3448int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3449{
3450 return pci_request_selected_regions_exclusive(pdev,
3451 ((1 << 6) - 1), res_name);
3452}
b7fe9434 3453EXPORT_SYMBOL(pci_request_regions_exclusive);
e8de1481 3454
c5076cfe
TN
3455/*
3456 * Record the PCI IO range (expressed as CPU physical address + size).
3457 * Return a negative value if an error has occured, zero otherwise
3458 */
36e6f3d4
GP
3459int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3460 resource_size_t size)
c5076cfe 3461{
046ff9e6 3462 int ret = 0;
c5076cfe 3463#ifdef PCI_IOBASE
046ff9e6 3464 struct logic_pio_hwaddr *range;
c5076cfe 3465
046ff9e6
ZY
3466 if (!size || addr + size < addr)
3467 return -EINVAL;
c5076cfe 3468
c5076cfe 3469 range = kzalloc(sizeof(*range), GFP_ATOMIC);
046ff9e6
ZY
3470 if (!range)
3471 return -ENOMEM;
c5076cfe 3472
046ff9e6 3473 range->fwnode = fwnode;
c5076cfe 3474 range->size = size;
046ff9e6
ZY
3475 range->hw_start = addr;
3476 range->flags = LOGIC_PIO_CPU_MMIO;
c5076cfe 3477
046ff9e6
ZY
3478 ret = logic_pio_register_range(range);
3479 if (ret)
3480 kfree(range);
c5076cfe
TN
3481#endif
3482
046ff9e6 3483 return ret;
c5076cfe
TN
3484}
3485
3486phys_addr_t pci_pio_to_address(unsigned long pio)
3487{
3488 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3489
3490#ifdef PCI_IOBASE
046ff9e6 3491 if (pio >= MMIO_UPPER_LIMIT)
c5076cfe
TN
3492 return address;
3493
046ff9e6 3494 address = logic_pio_to_hwaddr(pio);
c5076cfe
TN
3495#endif
3496
3497 return address;
3498}
3499
3500unsigned long __weak pci_address_to_pio(phys_addr_t address)
3501{
3502#ifdef PCI_IOBASE
046ff9e6 3503 return logic_pio_trans_cpuaddr(address);
c5076cfe
TN
3504#else
3505 if (address > IO_SPACE_LIMIT)
3506 return (unsigned long)-1;
3507
3508 return (unsigned long) address;
3509#endif
3510}
3511
8b921acf
LD
3512/**
3513 * pci_remap_iospace - Remap the memory mapped I/O space
3514 * @res: Resource describing the I/O space
3515 * @phys_addr: physical address of range to be mapped
3516 *
3517 * Remap the memory mapped I/O space described by the @res
3518 * and the CPU physical address @phys_addr into virtual address space.
3519 * Only architectures that have memory mapped IO functions defined
3520 * (and the PCI_IOBASE value defined) should call this function.
3521 */
7b309aef 3522int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
8b921acf
LD
3523{
3524#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3525 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3526
3527 if (!(res->flags & IORESOURCE_IO))
3528 return -EINVAL;
3529
3530 if (res->end > IO_SPACE_LIMIT)
3531 return -EINVAL;
3532
3533 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3534 pgprot_device(PAGE_KERNEL));
3535#else
3536 /* this architecture does not have memory mapped I/O space,
3537 so this function should never be called */
3538 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3539 return -ENODEV;
3540#endif
3541}
f90b0875 3542EXPORT_SYMBOL(pci_remap_iospace);
8b921acf 3543
4d3f1384
SK
3544/**
3545 * pci_unmap_iospace - Unmap the memory mapped I/O space
3546 * @res: resource to be unmapped
3547 *
3548 * Unmap the CPU virtual address @res from virtual address space.
3549 * Only architectures that have memory mapped IO functions defined
3550 * (and the PCI_IOBASE value defined) should call this function.
3551 */
3552void pci_unmap_iospace(struct resource *res)
3553{
3554#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3555 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3556
3557 unmap_kernel_range(vaddr, resource_size(res));
3558#endif
3559}
f90b0875 3560EXPORT_SYMBOL(pci_unmap_iospace);
4d3f1384 3561
7799ae5d
SS
3562static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
3563{
3564 struct resource **res = ptr;
3565
3566 pci_unmap_iospace(*res);
3567}
3568
3569/**
3570 * devm_pci_remap_iospace - Managed pci_remap_iospace()
3571 * @dev: Generic device to remap IO address for
3572 * @res: Resource describing the I/O space
3573 * @phys_addr: physical address of range to be mapped
3574 *
3575 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
3576 * detach.
3577 */
3578int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
3579 phys_addr_t phys_addr)
3580{
3581 const struct resource **ptr;
3582 int error;
3583
3584 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
3585 if (!ptr)
3586 return -ENOMEM;
3587
3588 error = pci_remap_iospace(res, phys_addr);
3589 if (error) {
3590 devres_free(ptr);
3591 } else {
3592 *ptr = res;
3593 devres_add(dev, ptr);
3594 }
3595
3596 return error;
3597}
3598EXPORT_SYMBOL(devm_pci_remap_iospace);
3599
490cb6dd
LP
3600/**
3601 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3602 * @dev: Generic device to remap IO address for
3603 * @offset: Resource address to map
3604 * @size: Size of map
3605 *
3606 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3607 * detach.
3608 */
3609void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3610 resource_size_t offset,
3611 resource_size_t size)
3612{
3613 void __iomem **ptr, *addr;
3614
3615 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3616 if (!ptr)
3617 return NULL;
3618
3619 addr = pci_remap_cfgspace(offset, size);
3620 if (addr) {
3621 *ptr = addr;
3622 devres_add(dev, ptr);
3623 } else
3624 devres_free(ptr);
3625
3626 return addr;
3627}
3628EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3629
3630/**
3631 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3632 * @dev: generic device to handle the resource for
3633 * @res: configuration space resource to be handled
3634 *
3635 * Checks that a resource is a valid memory region, requests the memory
3636 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3637 * proper PCI configuration space memory attributes are guaranteed.
3638 *
3639 * All operations are managed and will be undone on driver detach.
3640 *
3641 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
505fb746 3642 * on failure. Usage example::
490cb6dd
LP
3643 *
3644 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3645 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3646 * if (IS_ERR(base))
3647 * return PTR_ERR(base);
3648 */
3649void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3650 struct resource *res)
3651{
3652 resource_size_t size;
3653 const char *name;
3654 void __iomem *dest_ptr;
3655
3656 BUG_ON(!dev);
3657
3658 if (!res || resource_type(res) != IORESOURCE_MEM) {
3659 dev_err(dev, "invalid resource\n");
3660 return IOMEM_ERR_PTR(-EINVAL);
3661 }
3662
3663 size = resource_size(res);
3664 name = res->name ?: dev_name(dev);
3665
3666 if (!devm_request_mem_region(dev, res->start, size, name)) {
3667 dev_err(dev, "can't request region for resource %pR\n", res);
3668 return IOMEM_ERR_PTR(-EBUSY);
3669 }
3670
3671 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3672 if (!dest_ptr) {
3673 dev_err(dev, "ioremap failed for resource %pR\n", res);
3674 devm_release_mem_region(dev, res->start, size);
3675 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3676 }
3677
3678 return dest_ptr;
3679}
3680EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3681
6a479079
BH
3682static void __pci_set_master(struct pci_dev *dev, bool enable)
3683{
3684 u16 old_cmd, cmd;
3685
3686 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3687 if (enable)
3688 cmd = old_cmd | PCI_COMMAND_MASTER;
3689 else
3690 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3691 if (cmd != old_cmd) {
3692 dev_dbg(&dev->dev, "%s bus mastering\n",
3693 enable ? "enabling" : "disabling");
3694 pci_write_config_word(dev, PCI_COMMAND, cmd);
3695 }
3696 dev->is_busmaster = enable;
3697}
e8de1481 3698
2b6f2c35
MS
3699/**
3700 * pcibios_setup - process "pci=" kernel boot arguments
3701 * @str: string used to pass in "pci=" kernel boot arguments
3702 *
3703 * Process kernel boot arguments. This is the default implementation.
3704 * Architecture specific implementations can override this as necessary.
3705 */
3706char * __weak __init pcibios_setup(char *str)
3707{
3708 return str;
3709}
3710
96c55900
MS
3711/**
3712 * pcibios_set_master - enable PCI bus-mastering for device dev
3713 * @dev: the PCI device to enable
3714 *
3715 * Enables PCI bus-mastering for the device. This is the default
3716 * implementation. Architecture specific implementations can override
3717 * this if necessary.
3718 */
3719void __weak pcibios_set_master(struct pci_dev *dev)
3720{
3721 u8 lat;
3722
f676678f
MS
3723 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3724 if (pci_is_pcie(dev))
3725 return;
3726
96c55900
MS
3727 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3728 if (lat < 16)
3729 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3730 else if (lat > pcibios_max_latency)
3731 lat = pcibios_max_latency;
3732 else
3733 return;
a006482b 3734
96c55900
MS
3735 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3736}
3737
1da177e4
LT
3738/**
3739 * pci_set_master - enables bus-mastering for device dev
3740 * @dev: the PCI device to enable
3741 *
3742 * Enables bus-mastering on the device and calls pcibios_set_master()
3743 * to do the needed arch specific settings.
3744 */
6a479079 3745void pci_set_master(struct pci_dev *dev)
1da177e4 3746{
6a479079 3747 __pci_set_master(dev, true);
1da177e4
LT
3748 pcibios_set_master(dev);
3749}
b7fe9434 3750EXPORT_SYMBOL(pci_set_master);
1da177e4 3751
6a479079
BH
3752/**
3753 * pci_clear_master - disables bus-mastering for device dev
3754 * @dev: the PCI device to disable
3755 */
3756void pci_clear_master(struct pci_dev *dev)
3757{
3758 __pci_set_master(dev, false);
3759}
b7fe9434 3760EXPORT_SYMBOL(pci_clear_master);
6a479079 3761
1da177e4 3762/**
edb2d97e
MW
3763 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3764 * @dev: the PCI device for which MWI is to be enabled
1da177e4 3765 *
edb2d97e
MW
3766 * Helper function for pci_set_mwi.
3767 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
3768 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3769 *
3770 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3771 */
15ea76d4 3772int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
3773{
3774 u8 cacheline_size;
3775
3776 if (!pci_cache_line_size)
15ea76d4 3777 return -EINVAL;
1da177e4
LT
3778
3779 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3780 equal to or multiple of the right value. */
3781 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3782 if (cacheline_size >= pci_cache_line_size &&
3783 (cacheline_size % pci_cache_line_size) == 0)
3784 return 0;
3785
3786 /* Write the correct value. */
3787 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3788 /* Read it back. */
3789 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3790 if (cacheline_size == pci_cache_line_size)
3791 return 0;
3792
227f0647
RD
3793 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3794 pci_cache_line_size << 2);
1da177e4
LT
3795
3796 return -EINVAL;
3797}
15ea76d4
TH
3798EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3799
1da177e4
LT
3800/**
3801 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3802 * @dev: the PCI device for which MWI is enabled
3803 *
694625c0 3804 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
3805 *
3806 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3807 */
3c78bc61 3808int pci_set_mwi(struct pci_dev *dev)
1da177e4 3809{
b7fe9434
RD
3810#ifdef PCI_DISABLE_MWI
3811 return 0;
3812#else
1da177e4
LT
3813 int rc;
3814 u16 cmd;
3815
edb2d97e 3816 rc = pci_set_cacheline_size(dev);
1da177e4
LT
3817 if (rc)
3818 return rc;
3819
3820 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3c78bc61 3821 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 3822 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
3823 cmd |= PCI_COMMAND_INVALIDATE;
3824 pci_write_config_word(dev, PCI_COMMAND, cmd);
3825 }
1da177e4 3826 return 0;
b7fe9434 3827#endif
1da177e4 3828}
b7fe9434 3829EXPORT_SYMBOL(pci_set_mwi);
1da177e4 3830
70aa92f2
HK
3831/**
3832 * pcim_set_mwi - a device-managed pci_set_mwi()
3833 * @dev: the PCI device for which MWI is enabled
3834 *
3835 * Managed pci_set_mwi().
3836 *
3837 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3838 */
3839int pcim_set_mwi(struct pci_dev *dev)
3840{
3841 struct pci_devres *dr;
3842
3843 dr = find_pci_dr(dev);
3844 if (!dr)
3845 return -ENOMEM;
3846
3847 dr->mwi = 1;
3848 return pci_set_mwi(dev);
3849}
3850EXPORT_SYMBOL(pcim_set_mwi);
3851
694625c0
RD
3852/**
3853 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3854 * @dev: the PCI device for which MWI is enabled
3855 *
3856 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3857 * Callers are not required to check the return value.
3858 *
3859 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3860 */
3861int pci_try_set_mwi(struct pci_dev *dev)
3862{
b7fe9434
RD
3863#ifdef PCI_DISABLE_MWI
3864 return 0;
3865#else
3866 return pci_set_mwi(dev);
3867#endif
694625c0 3868}
b7fe9434 3869EXPORT_SYMBOL(pci_try_set_mwi);
694625c0 3870
1da177e4
LT
3871/**
3872 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3873 * @dev: the PCI device to disable
3874 *
3875 * Disables PCI Memory-Write-Invalidate transaction on the device
3876 */
3c78bc61 3877void pci_clear_mwi(struct pci_dev *dev)
1da177e4 3878{
b7fe9434 3879#ifndef PCI_DISABLE_MWI
1da177e4
LT
3880 u16 cmd;
3881
3882 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3883 if (cmd & PCI_COMMAND_INVALIDATE) {
3884 cmd &= ~PCI_COMMAND_INVALIDATE;
3885 pci_write_config_word(dev, PCI_COMMAND, cmd);
3886 }
b7fe9434 3887#endif
1da177e4 3888}
b7fe9434 3889EXPORT_SYMBOL(pci_clear_mwi);
1da177e4 3890
a04ce0ff
BR
3891/**
3892 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
3893 * @pdev: the PCI device to operate on
3894 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
3895 *
3896 * Enables/disables PCI INTx for device dev
3897 */
3c78bc61 3898void pci_intx(struct pci_dev *pdev, int enable)
a04ce0ff
BR
3899{
3900 u16 pci_command, new;
3901
3902 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3903
3c78bc61 3904 if (enable)
a04ce0ff 3905 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
3c78bc61 3906 else
a04ce0ff 3907 new = pci_command | PCI_COMMAND_INTX_DISABLE;
a04ce0ff
BR
3908
3909 if (new != pci_command) {
9ac7849e
TH
3910 struct pci_devres *dr;
3911
2fd9d74b 3912 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
3913
3914 dr = find_pci_dr(pdev);
3915 if (dr && !dr->restore_intx) {
3916 dr->restore_intx = 1;
3917 dr->orig_intx = !enable;
3918 }
a04ce0ff
BR
3919 }
3920}
b7fe9434 3921EXPORT_SYMBOL_GPL(pci_intx);
a04ce0ff 3922
a2e27787
JK
3923static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3924{
3925 struct pci_bus *bus = dev->bus;
3926 bool mask_updated = true;
3927 u32 cmd_status_dword;
3928 u16 origcmd, newcmd;
3929 unsigned long flags;
3930 bool irq_pending;
3931
3932 /*
3933 * We do a single dword read to retrieve both command and status.
3934 * Document assumptions that make this possible.
3935 */
3936 BUILD_BUG_ON(PCI_COMMAND % 4);
3937 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3938
3939 raw_spin_lock_irqsave(&pci_lock, flags);
3940
3941 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3942
3943 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3944
3945 /*
3946 * Check interrupt status register to see whether our device
3947 * triggered the interrupt (when masking) or the next IRQ is
3948 * already pending (when unmasking).
3949 */
3950 if (mask != irq_pending) {
3951 mask_updated = false;
3952 goto done;
3953 }
3954
3955 origcmd = cmd_status_dword;
3956 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3957 if (mask)
3958 newcmd |= PCI_COMMAND_INTX_DISABLE;
3959 if (newcmd != origcmd)
3960 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3961
3962done:
3963 raw_spin_unlock_irqrestore(&pci_lock, flags);
3964
3965 return mask_updated;
3966}
3967
3968/**
3969 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 3970 * @dev: the PCI device to operate on
a2e27787
JK
3971 *
3972 * Check if the device dev has its INTx line asserted, mask it and
99b3c58f 3973 * return true in that case. False is returned if no interrupt was
a2e27787
JK
3974 * pending.
3975 */
3976bool pci_check_and_mask_intx(struct pci_dev *dev)
3977{
3978 return pci_check_and_set_intx_mask(dev, true);
3979}
3980EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3981
3982/**
ebd50b93 3983 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
6e9292c5 3984 * @dev: the PCI device to operate on
a2e27787
JK
3985 *
3986 * Check if the device dev has its INTx line asserted, unmask it if not
3987 * and return true. False is returned and the mask remains active if
3988 * there was still an interrupt pending.
3989 */
3990bool pci_check_and_unmask_intx(struct pci_dev *dev)
3991{
3992 return pci_check_and_set_intx_mask(dev, false);
3993}
3994EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3995
3775a209
CL
3996/**
3997 * pci_wait_for_pending_transaction - waits for pending transaction
3998 * @dev: the PCI device to operate on
3999 *
4000 * Return 0 if transaction is pending 1 otherwise.
4001 */
4002int pci_wait_for_pending_transaction(struct pci_dev *dev)
8dd7f803 4003{
157e876f
AW
4004 if (!pci_is_pcie(dev))
4005 return 1;
8c1c699f 4006
d0b4cc4e
GS
4007 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4008 PCI_EXP_DEVSTA_TRPND);
3775a209
CL
4009}
4010EXPORT_SYMBOL(pci_wait_for_pending_transaction);
4011
5adecf81
AW
4012static void pci_flr_wait(struct pci_dev *dev)
4013{
821cdad5 4014 int delay = 1, timeout = 60000;
5adecf81
AW
4015 u32 id;
4016
821cdad5
SK
4017 /*
4018 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
4019 * 100ms, but may silently discard requests while the FLR is in
4020 * progress. Wait 100ms before trying to access the device.
4021 */
4022 msleep(100);
4023
4024 /*
4025 * After 100ms, the device should not silently discard config
4026 * requests, but it may still indicate that it needs more time by
4027 * responding to them with CRS completions. The Root Port will
4028 * generally synthesize ~0 data to complete the read (except when
4029 * CRS SV is enabled and the read was for the Vendor ID; in that
4030 * case it synthesizes 0x0001 data).
4031 *
4032 * Wait for the device to return a non-CRS completion. Read the
4033 * Command register instead of Vendor ID so we don't have to
4034 * contend with the CRS SV value.
4035 */
4036 pci_read_config_dword(dev, PCI_COMMAND, &id);
4037 while (id == ~0) {
4038 if (delay > timeout) {
4039 dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
4040 100 + delay - 1);
4041 return;
4042 }
4043
4044 if (delay > 1000)
4045 dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
4046 100 + delay - 1);
4047
4048 msleep(delay);
4049 delay *= 2;
5adecf81 4050 pci_read_config_dword(dev, PCI_COMMAND, &id);
821cdad5 4051 }
5adecf81 4052
821cdad5
SK
4053 if (delay > 1000)
4054 dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
5adecf81
AW
4055}
4056
a60a2b73
CH
4057/**
4058 * pcie_has_flr - check if a device supports function level resets
4059 * @dev: device to check
4060 *
4061 * Returns true if the device advertises support for PCIe function level
4062 * resets.
4063 */
4064static bool pcie_has_flr(struct pci_dev *dev)
3775a209
CL
4065{
4066 u32 cap;
4067
f65fd1aa 4068 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
a60a2b73 4069 return false;
3775a209 4070
a60a2b73
CH
4071 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
4072 return cap & PCI_EXP_DEVCAP_FLR;
4073}
3775a209 4074
a60a2b73
CH
4075/**
4076 * pcie_flr - initiate a PCIe function level reset
4077 * @dev: device to reset
4078 *
4079 * Initiate a function level reset on @dev. The caller should ensure the
4080 * device supports FLR before calling this function, e.g. by using the
4081 * pcie_has_flr() helper.
4082 */
4083void pcie_flr(struct pci_dev *dev)
4084{
3775a209 4085 if (!pci_wait_for_pending_transaction(dev))
bb383e28 4086 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
8c1c699f 4087
59875ae4 4088 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
5adecf81 4089 pci_flr_wait(dev);
8dd7f803 4090}
a60a2b73 4091EXPORT_SYMBOL_GPL(pcie_flr);
d91cdc74 4092
8c1c699f 4093static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 4094{
8c1c699f 4095 int pos;
1ca88797
SY
4096 u8 cap;
4097
8c1c699f
YZ
4098 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4099 if (!pos)
1ca88797 4100 return -ENOTTY;
8c1c699f 4101
f65fd1aa
SN
4102 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4103 return -ENOTTY;
4104
8c1c699f 4105 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
4106 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4107 return -ENOTTY;
4108
4109 if (probe)
4110 return 0;
4111
d066c946
AW
4112 /*
4113 * Wait for Transaction Pending bit to clear. A word-aligned test
4114 * is used, so we use the conrol offset rather than status and shift
4115 * the test bit to match.
4116 */
bb383e28 4117 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
d066c946 4118 PCI_AF_STATUS_TP << 8))
bb383e28 4119 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
5fe5db05 4120
8c1c699f 4121 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
5adecf81 4122 pci_flr_wait(dev);
1ca88797
SY
4123 return 0;
4124}
4125
83d74e03
RW
4126/**
4127 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4128 * @dev: Device to reset.
4129 * @probe: If set, only check if the device can be reset this way.
4130 *
4131 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4132 * unset, it will be reinitialized internally when going from PCI_D3hot to
4133 * PCI_D0. If that's the case and the device is not in a low-power state
4134 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4135 *
4136 * NOTE: This causes the caller to sleep for twice the device power transition
4137 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
f7625980 4138 * by default (i.e. unless the @dev's d3_delay field has a different value).
83d74e03
RW
4139 * Moreover, only devices in D0 can be reset by this function.
4140 */
f85876ba 4141static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 4142{
f85876ba
YZ
4143 u16 csr;
4144
51e53738 4145 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
f85876ba 4146 return -ENOTTY;
d91cdc74 4147
f85876ba
YZ
4148 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4149 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4150 return -ENOTTY;
d91cdc74 4151
f85876ba
YZ
4152 if (probe)
4153 return 0;
1ca88797 4154
f85876ba
YZ
4155 if (dev->current_state != PCI_D0)
4156 return -EINVAL;
4157
4158 csr &= ~PCI_PM_CTRL_STATE_MASK;
4159 csr |= PCI_D3hot;
4160 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4161 pci_dev_d3_sleep(dev);
f85876ba
YZ
4162
4163 csr &= ~PCI_PM_CTRL_STATE_MASK;
4164 csr |= PCI_D0;
4165 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 4166 pci_dev_d3_sleep(dev);
f85876ba
YZ
4167
4168 return 0;
4169}
4170
9e33002f 4171void pci_reset_secondary_bus(struct pci_dev *dev)
c12ff1df
YZ
4172{
4173 u16 ctrl;
64e8674f
AW
4174
4175 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4176 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4177 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4178 /*
4179 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
f7625980 4180 * this to 2ms to ensure that we meet the minimum requirement.
de0c548c
AW
4181 */
4182 msleep(2);
64e8674f
AW
4183
4184 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4185 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
4186
4187 /*
4188 * Trhfa for conventional PCI is 2^25 clock cycles.
4189 * Assuming a minimum 33MHz clock this results in a 1s
4190 * delay before we can consider subordinate devices to
4191 * be re-initialized. PCIe has some ways to shorten this,
4192 * but we don't make use of them yet.
4193 */
4194 ssleep(1);
64e8674f 4195}
d92a208d 4196
9e33002f
GS
4197void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4198{
4199 pci_reset_secondary_bus(dev);
4200}
4201
d92a208d
GS
4202/**
4203 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4204 * @dev: Bridge device
4205 *
4206 * Use the bridge control register to assert reset on the secondary bus.
4207 * Devices on the secondary bus are left in power-on state.
4208 */
4209void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4210{
4211 pcibios_reset_secondary_bus(dev);
4212}
64e8674f
AW
4213EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4214
4215static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4216{
c12ff1df
YZ
4217 struct pci_dev *pdev;
4218
f331a859
AW
4219 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4220 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
c12ff1df
YZ
4221 return -ENOTTY;
4222
4223 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4224 if (pdev != dev)
4225 return -ENOTTY;
4226
4227 if (probe)
4228 return 0;
4229
64e8674f 4230 pci_reset_bridge_secondary_bus(dev->bus->self);
c12ff1df
YZ
4231
4232 return 0;
4233}
4234
608c3881
AW
4235static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4236{
4237 int rc = -ENOTTY;
4238
4239 if (!hotplug || !try_module_get(hotplug->ops->owner))
4240 return rc;
4241
4242 if (hotplug->ops->reset_slot)
4243 rc = hotplug->ops->reset_slot(hotplug, probe);
4244
4245 module_put(hotplug->ops->owner);
4246
4247 return rc;
4248}
4249
4250static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4251{
4252 struct pci_dev *pdev;
4253
f331a859
AW
4254 if (dev->subordinate || !dev->slot ||
4255 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
608c3881
AW
4256 return -ENOTTY;
4257
4258 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4259 if (pdev != dev && pdev->slot == dev->slot)
4260 return -ENOTTY;
4261
4262 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4263}
4264
77cb985a
AW
4265static void pci_dev_lock(struct pci_dev *dev)
4266{
4267 pci_cfg_access_lock(dev);
4268 /* block PM suspend, driver probe, etc. */
4269 device_lock(&dev->dev);
4270}
4271
61cf16d8
AW
4272/* Return 1 on successful lock, 0 on contention */
4273static int pci_dev_trylock(struct pci_dev *dev)
4274{
4275 if (pci_cfg_access_trylock(dev)) {
4276 if (device_trylock(&dev->dev))
4277 return 1;
4278 pci_cfg_access_unlock(dev);
4279 }
4280
4281 return 0;
4282}
4283
77cb985a
AW
4284static void pci_dev_unlock(struct pci_dev *dev)
4285{
4286 device_unlock(&dev->dev);
4287 pci_cfg_access_unlock(dev);
4288}
4289
775755ed 4290static void pci_dev_save_and_disable(struct pci_dev *dev)
3ebe7f9f
KB
4291{
4292 const struct pci_error_handlers *err_handler =
4293 dev->driver ? dev->driver->err_handler : NULL;
3ebe7f9f 4294
b014e96d 4295 /*
775755ed 4296 * dev->driver->err_handler->reset_prepare() is protected against
b014e96d
CH
4297 * races with ->remove() by the device lock, which must be held by
4298 * the caller.
4299 */
775755ed
CH
4300 if (err_handler && err_handler->reset_prepare)
4301 err_handler->reset_prepare(dev);
3ebe7f9f 4302
a6cbaade
AW
4303 /*
4304 * Wake-up device prior to save. PM registers default to D0 after
4305 * reset and a simple register restore doesn't reliably return
4306 * to a non-D0 state anyway.
4307 */
4308 pci_set_power_state(dev, PCI_D0);
4309
77cb985a
AW
4310 pci_save_state(dev);
4311 /*
4312 * Disable the device by clearing the Command register, except for
4313 * INTx-disable which is set. This not only disables MMIO and I/O port
4314 * BARs, but also prevents the device from being Bus Master, preventing
4315 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4316 * compliant devices, INTx-disable prevents legacy interrupts.
4317 */
4318 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4319}
4320
4321static void pci_dev_restore(struct pci_dev *dev)
4322{
775755ed
CH
4323 const struct pci_error_handlers *err_handler =
4324 dev->driver ? dev->driver->err_handler : NULL;
977f857c 4325
77cb985a 4326 pci_restore_state(dev);
77cb985a 4327
775755ed
CH
4328 /*
4329 * dev->driver->err_handler->reset_done() is protected against
4330 * races with ->remove() by the device lock, which must be held by
4331 * the caller.
4332 */
4333 if (err_handler && err_handler->reset_done)
4334 err_handler->reset_done(dev);
d91cdc74 4335}
3ebe7f9f 4336
6fbf9e7a
KRW
4337/**
4338 * __pci_reset_function_locked - reset a PCI device function while holding
4339 * the @dev mutex lock.
4340 * @dev: PCI device to reset
4341 *
4342 * Some devices allow an individual function to be reset without affecting
4343 * other functions in the same device. The PCI device must be responsive
4344 * to PCI config space in order to use this function.
4345 *
4346 * The device function is presumed to be unused and the caller is holding
4347 * the device mutex lock when this function is called.
4348 * Resetting the device will make the contents of PCI configuration space
4349 * random, so any caller of this must be prepared to reinitialise the
4350 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4351 * etc.
4352 *
4353 * Returns 0 if the device function was successfully reset or negative if the
4354 * device doesn't support resetting a single function.
4355 */
4356int __pci_reset_function_locked(struct pci_dev *dev)
4357{
52354b9d
CH
4358 int rc;
4359
4360 might_sleep();
4361
832c418a
BH
4362 /*
4363 * A reset method returns -ENOTTY if it doesn't support this device
4364 * and we should try the next method.
4365 *
4366 * If it returns 0 (success), we're finished. If it returns any
4367 * other error, we're also finished: this indicates that further
4368 * reset mechanisms might be broken on the device.
4369 */
52354b9d
CH
4370 rc = pci_dev_specific_reset(dev, 0);
4371 if (rc != -ENOTTY)
4372 return rc;
4373 if (pcie_has_flr(dev)) {
4374 pcie_flr(dev);
4375 return 0;
4376 }
4377 rc = pci_af_flr(dev, 0);
4378 if (rc != -ENOTTY)
4379 return rc;
4380 rc = pci_pm_reset(dev, 0);
4381 if (rc != -ENOTTY)
4382 return rc;
4383 rc = pci_dev_reset_slot_function(dev, 0);
4384 if (rc != -ENOTTY)
4385 return rc;
4386 return pci_parent_bus_reset(dev, 0);
6fbf9e7a
KRW
4387}
4388EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4389
711d5779
MT
4390/**
4391 * pci_probe_reset_function - check whether the device can be safely reset
4392 * @dev: PCI device to reset
4393 *
4394 * Some devices allow an individual function to be reset without affecting
4395 * other functions in the same device. The PCI device must be responsive
4396 * to PCI config space in order to use this function.
4397 *
4398 * Returns 0 if the device function can be reset or negative if the
4399 * device doesn't support resetting a single function.
4400 */
4401int pci_probe_reset_function(struct pci_dev *dev)
4402{
52354b9d
CH
4403 int rc;
4404
4405 might_sleep();
4406
4407 rc = pci_dev_specific_reset(dev, 1);
4408 if (rc != -ENOTTY)
4409 return rc;
4410 if (pcie_has_flr(dev))
4411 return 0;
4412 rc = pci_af_flr(dev, 1);
4413 if (rc != -ENOTTY)
4414 return rc;
4415 rc = pci_pm_reset(dev, 1);
4416 if (rc != -ENOTTY)
4417 return rc;
4418 rc = pci_dev_reset_slot_function(dev, 1);
4419 if (rc != -ENOTTY)
4420 return rc;
4421
4422 return pci_parent_bus_reset(dev, 1);
711d5779
MT
4423}
4424
8dd7f803 4425/**
8c1c699f
YZ
4426 * pci_reset_function - quiesce and reset a PCI device function
4427 * @dev: PCI device to reset
8dd7f803
SY
4428 *
4429 * Some devices allow an individual function to be reset without affecting
4430 * other functions in the same device. The PCI device must be responsive
4431 * to PCI config space in order to use this function.
4432 *
4433 * This function does not just reset the PCI portion of a device, but
4434 * clears all the state associated with the device. This function differs
79e699b6
JS
4435 * from __pci_reset_function_locked() in that it saves and restores device state
4436 * over the reset and takes the PCI device lock.
8dd7f803 4437 *
8c1c699f 4438 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
4439 * device doesn't support resetting a single function.
4440 */
4441int pci_reset_function(struct pci_dev *dev)
4442{
8c1c699f 4443 int rc;
8dd7f803 4444
52354b9d 4445 rc = pci_probe_reset_function(dev);
8c1c699f
YZ
4446 if (rc)
4447 return rc;
8dd7f803 4448
b014e96d 4449 pci_dev_lock(dev);
77cb985a 4450 pci_dev_save_and_disable(dev);
8dd7f803 4451
52354b9d 4452 rc = __pci_reset_function_locked(dev);
8dd7f803 4453
77cb985a 4454 pci_dev_restore(dev);
b014e96d 4455 pci_dev_unlock(dev);
8dd7f803 4456
8c1c699f 4457 return rc;
8dd7f803
SY
4458}
4459EXPORT_SYMBOL_GPL(pci_reset_function);
4460
a477b9cd
MZ
4461/**
4462 * pci_reset_function_locked - quiesce and reset a PCI device function
4463 * @dev: PCI device to reset
4464 *
4465 * Some devices allow an individual function to be reset without affecting
4466 * other functions in the same device. The PCI device must be responsive
4467 * to PCI config space in order to use this function.
4468 *
4469 * This function does not just reset the PCI portion of a device, but
4470 * clears all the state associated with the device. This function differs
79e699b6 4471 * from __pci_reset_function_locked() in that it saves and restores device state
a477b9cd
MZ
4472 * over the reset. It also differs from pci_reset_function() in that it
4473 * requires the PCI device lock to be held.
4474 *
4475 * Returns 0 if the device function was successfully reset or negative if the
4476 * device doesn't support resetting a single function.
4477 */
4478int pci_reset_function_locked(struct pci_dev *dev)
4479{
4480 int rc;
4481
4482 rc = pci_probe_reset_function(dev);
4483 if (rc)
4484 return rc;
4485
4486 pci_dev_save_and_disable(dev);
4487
4488 rc = __pci_reset_function_locked(dev);
4489
4490 pci_dev_restore(dev);
4491
4492 return rc;
4493}
4494EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4495
61cf16d8
AW
4496/**
4497 * pci_try_reset_function - quiesce and reset a PCI device function
4498 * @dev: PCI device to reset
4499 *
4500 * Same as above, except return -EAGAIN if unable to lock device.
4501 */
4502int pci_try_reset_function(struct pci_dev *dev)
4503{
4504 int rc;
4505
52354b9d 4506 rc = pci_probe_reset_function(dev);
61cf16d8
AW
4507 if (rc)
4508 return rc;
4509
b014e96d
CH
4510 if (!pci_dev_trylock(dev))
4511 return -EAGAIN;
61cf16d8 4512
b014e96d 4513 pci_dev_save_and_disable(dev);
52354b9d 4514 rc = __pci_reset_function_locked(dev);
b014e96d 4515 pci_dev_unlock(dev);
61cf16d8
AW
4516
4517 pci_dev_restore(dev);
61cf16d8
AW
4518 return rc;
4519}
4520EXPORT_SYMBOL_GPL(pci_try_reset_function);
4521
f331a859
AW
4522/* Do any devices on or below this bus prevent a bus reset? */
4523static bool pci_bus_resetable(struct pci_bus *bus)
4524{
4525 struct pci_dev *dev;
4526
35702778
DD
4527
4528 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4529 return false;
4530
f331a859
AW
4531 list_for_each_entry(dev, &bus->devices, bus_list) {
4532 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4533 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4534 return false;
4535 }
4536
4537 return true;
4538}
4539
090a3c53
AW
4540/* Lock devices from the top of the tree down */
4541static void pci_bus_lock(struct pci_bus *bus)
4542{
4543 struct pci_dev *dev;
4544
4545 list_for_each_entry(dev, &bus->devices, bus_list) {
4546 pci_dev_lock(dev);
4547 if (dev->subordinate)
4548 pci_bus_lock(dev->subordinate);
4549 }
4550}
4551
4552/* Unlock devices from the bottom of the tree up */
4553static void pci_bus_unlock(struct pci_bus *bus)
4554{
4555 struct pci_dev *dev;
4556
4557 list_for_each_entry(dev, &bus->devices, bus_list) {
4558 if (dev->subordinate)
4559 pci_bus_unlock(dev->subordinate);
4560 pci_dev_unlock(dev);
4561 }
4562}
4563
61cf16d8
AW
4564/* Return 1 on successful lock, 0 on contention */
4565static int pci_bus_trylock(struct pci_bus *bus)
4566{
4567 struct pci_dev *dev;
4568
4569 list_for_each_entry(dev, &bus->devices, bus_list) {
4570 if (!pci_dev_trylock(dev))
4571 goto unlock;
4572 if (dev->subordinate) {
4573 if (!pci_bus_trylock(dev->subordinate)) {
4574 pci_dev_unlock(dev);
4575 goto unlock;
4576 }
4577 }
4578 }
4579 return 1;
4580
4581unlock:
4582 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4583 if (dev->subordinate)
4584 pci_bus_unlock(dev->subordinate);
4585 pci_dev_unlock(dev);
4586 }
4587 return 0;
4588}
4589
f331a859
AW
4590/* Do any devices on or below this slot prevent a bus reset? */
4591static bool pci_slot_resetable(struct pci_slot *slot)
4592{
4593 struct pci_dev *dev;
4594
33ba90aa
JG
4595 if (slot->bus->self &&
4596 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4597 return false;
4598
f331a859
AW
4599 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4600 if (!dev->slot || dev->slot != slot)
4601 continue;
4602 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4603 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4604 return false;
4605 }
4606
4607 return true;
4608}
4609
090a3c53
AW
4610/* Lock devices from the top of the tree down */
4611static void pci_slot_lock(struct pci_slot *slot)
4612{
4613 struct pci_dev *dev;
4614
4615 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4616 if (!dev->slot || dev->slot != slot)
4617 continue;
4618 pci_dev_lock(dev);
4619 if (dev->subordinate)
4620 pci_bus_lock(dev->subordinate);
4621 }
4622}
4623
4624/* Unlock devices from the bottom of the tree up */
4625static void pci_slot_unlock(struct pci_slot *slot)
4626{
4627 struct pci_dev *dev;
4628
4629 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4630 if (!dev->slot || dev->slot != slot)
4631 continue;
4632 if (dev->subordinate)
4633 pci_bus_unlock(dev->subordinate);
4634 pci_dev_unlock(dev);
4635 }
4636}
4637
61cf16d8
AW
4638/* Return 1 on successful lock, 0 on contention */
4639static int pci_slot_trylock(struct pci_slot *slot)
4640{
4641 struct pci_dev *dev;
4642
4643 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4644 if (!dev->slot || dev->slot != slot)
4645 continue;
4646 if (!pci_dev_trylock(dev))
4647 goto unlock;
4648 if (dev->subordinate) {
4649 if (!pci_bus_trylock(dev->subordinate)) {
4650 pci_dev_unlock(dev);
4651 goto unlock;
4652 }
4653 }
4654 }
4655 return 1;
4656
4657unlock:
4658 list_for_each_entry_continue_reverse(dev,
4659 &slot->bus->devices, bus_list) {
4660 if (!dev->slot || dev->slot != slot)
4661 continue;
4662 if (dev->subordinate)
4663 pci_bus_unlock(dev->subordinate);
4664 pci_dev_unlock(dev);
4665 }
4666 return 0;
4667}
4668
090a3c53
AW
4669/* Save and disable devices from the top of the tree down */
4670static void pci_bus_save_and_disable(struct pci_bus *bus)
4671{
4672 struct pci_dev *dev;
4673
4674 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4675 pci_dev_lock(dev);
090a3c53 4676 pci_dev_save_and_disable(dev);
b014e96d 4677 pci_dev_unlock(dev);
090a3c53
AW
4678 if (dev->subordinate)
4679 pci_bus_save_and_disable(dev->subordinate);
4680 }
4681}
4682
4683/*
4684 * Restore devices from top of the tree down - parent bridges need to be
4685 * restored before we can get to subordinate devices.
4686 */
4687static void pci_bus_restore(struct pci_bus *bus)
4688{
4689 struct pci_dev *dev;
4690
4691 list_for_each_entry(dev, &bus->devices, bus_list) {
b014e96d 4692 pci_dev_lock(dev);
090a3c53 4693 pci_dev_restore(dev);
b014e96d 4694 pci_dev_unlock(dev);
090a3c53
AW
4695 if (dev->subordinate)
4696 pci_bus_restore(dev->subordinate);
4697 }
4698}
4699
4700/* Save and disable devices from the top of the tree down */
4701static void pci_slot_save_and_disable(struct pci_slot *slot)
4702{
4703 struct pci_dev *dev;
4704
4705 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4706 if (!dev->slot || dev->slot != slot)
4707 continue;
4708 pci_dev_save_and_disable(dev);
4709 if (dev->subordinate)
4710 pci_bus_save_and_disable(dev->subordinate);
4711 }
4712}
4713
4714/*
4715 * Restore devices from top of the tree down - parent bridges need to be
4716 * restored before we can get to subordinate devices.
4717 */
4718static void pci_slot_restore(struct pci_slot *slot)
4719{
4720 struct pci_dev *dev;
4721
4722 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4723 if (!dev->slot || dev->slot != slot)
4724 continue;
4725 pci_dev_restore(dev);
4726 if (dev->subordinate)
4727 pci_bus_restore(dev->subordinate);
4728 }
4729}
4730
4731static int pci_slot_reset(struct pci_slot *slot, int probe)
4732{
4733 int rc;
4734
f331a859 4735 if (!slot || !pci_slot_resetable(slot))
090a3c53
AW
4736 return -ENOTTY;
4737
4738 if (!probe)
4739 pci_slot_lock(slot);
4740
4741 might_sleep();
4742
4743 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4744
4745 if (!probe)
4746 pci_slot_unlock(slot);
4747
4748 return rc;
4749}
4750
9a3d2b9b
AW
4751/**
4752 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4753 * @slot: PCI slot to probe
4754 *
4755 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4756 */
4757int pci_probe_reset_slot(struct pci_slot *slot)
4758{
4759 return pci_slot_reset(slot, 1);
4760}
4761EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4762
090a3c53
AW
4763/**
4764 * pci_reset_slot - reset a PCI slot
4765 * @slot: PCI slot to reset
4766 *
4767 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4768 * independent of other slots. For instance, some slots may support slot power
4769 * control. In the case of a 1:1 bus to slot architecture, this function may
4770 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4771 * Generally a slot reset should be attempted before a bus reset. All of the
4772 * function of the slot and any subordinate buses behind the slot are reset
4773 * through this function. PCI config space of all devices in the slot and
4774 * behind the slot is saved before and restored after reset.
4775 *
4776 * Return 0 on success, non-zero on error.
4777 */
4778int pci_reset_slot(struct pci_slot *slot)
4779{
4780 int rc;
4781
4782 rc = pci_slot_reset(slot, 1);
4783 if (rc)
4784 return rc;
4785
4786 pci_slot_save_and_disable(slot);
4787
4788 rc = pci_slot_reset(slot, 0);
4789
4790 pci_slot_restore(slot);
4791
4792 return rc;
4793}
4794EXPORT_SYMBOL_GPL(pci_reset_slot);
4795
61cf16d8
AW
4796/**
4797 * pci_try_reset_slot - Try to reset a PCI slot
4798 * @slot: PCI slot to reset
4799 *
4800 * Same as above except return -EAGAIN if the slot cannot be locked
4801 */
4802int pci_try_reset_slot(struct pci_slot *slot)
4803{
4804 int rc;
4805
4806 rc = pci_slot_reset(slot, 1);
4807 if (rc)
4808 return rc;
4809
4810 pci_slot_save_and_disable(slot);
4811
4812 if (pci_slot_trylock(slot)) {
4813 might_sleep();
4814 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4815 pci_slot_unlock(slot);
4816 } else
4817 rc = -EAGAIN;
4818
4819 pci_slot_restore(slot);
4820
4821 return rc;
4822}
4823EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4824
090a3c53
AW
4825static int pci_bus_reset(struct pci_bus *bus, int probe)
4826{
f331a859 4827 if (!bus->self || !pci_bus_resetable(bus))
090a3c53
AW
4828 return -ENOTTY;
4829
4830 if (probe)
4831 return 0;
4832
4833 pci_bus_lock(bus);
4834
4835 might_sleep();
4836
4837 pci_reset_bridge_secondary_bus(bus->self);
4838
4839 pci_bus_unlock(bus);
4840
4841 return 0;
4842}
4843
9a3d2b9b
AW
4844/**
4845 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4846 * @bus: PCI bus to probe
4847 *
4848 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4849 */
4850int pci_probe_reset_bus(struct pci_bus *bus)
4851{
4852 return pci_bus_reset(bus, 1);
4853}
4854EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4855
090a3c53
AW
4856/**
4857 * pci_reset_bus - reset a PCI bus
4858 * @bus: top level PCI bus to reset
4859 *
4860 * Do a bus reset on the given bus and any subordinate buses, saving
4861 * and restoring state of all devices.
4862 *
4863 * Return 0 on success, non-zero on error.
4864 */
4865int pci_reset_bus(struct pci_bus *bus)
4866{
4867 int rc;
4868
4869 rc = pci_bus_reset(bus, 1);
4870 if (rc)
4871 return rc;
4872
4873 pci_bus_save_and_disable(bus);
4874
4875 rc = pci_bus_reset(bus, 0);
4876
4877 pci_bus_restore(bus);
4878
4879 return rc;
4880}
4881EXPORT_SYMBOL_GPL(pci_reset_bus);
4882
61cf16d8
AW
4883/**
4884 * pci_try_reset_bus - Try to reset a PCI bus
4885 * @bus: top level PCI bus to reset
4886 *
4887 * Same as above except return -EAGAIN if the bus cannot be locked
4888 */
4889int pci_try_reset_bus(struct pci_bus *bus)
4890{
4891 int rc;
4892
4893 rc = pci_bus_reset(bus, 1);
4894 if (rc)
4895 return rc;
4896
4897 pci_bus_save_and_disable(bus);
4898
4899 if (pci_bus_trylock(bus)) {
4900 might_sleep();
4901 pci_reset_bridge_secondary_bus(bus->self);
4902 pci_bus_unlock(bus);
4903 } else
4904 rc = -EAGAIN;
4905
4906 pci_bus_restore(bus);
4907
4908 return rc;
4909}
4910EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4911
d556ad4b
PO
4912/**
4913 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4914 * @dev: PCI device to query
4915 *
4916 * Returns mmrbc: maximum designed memory read count in bytes
4917 * or appropriate error value.
4918 */
4919int pcix_get_max_mmrbc(struct pci_dev *dev)
4920{
7c9e2b1c 4921 int cap;
d556ad4b
PO
4922 u32 stat;
4923
4924 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4925 if (!cap)
4926 return -EINVAL;
4927
7c9e2b1c 4928 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
4929 return -EINVAL;
4930
25daeb55 4931 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
4932}
4933EXPORT_SYMBOL(pcix_get_max_mmrbc);
4934
4935/**
4936 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4937 * @dev: PCI device to query
4938 *
4939 * Returns mmrbc: maximum memory read count in bytes
4940 * or appropriate error value.
4941 */
4942int pcix_get_mmrbc(struct pci_dev *dev)
4943{
7c9e2b1c 4944 int cap;
bdc2bda7 4945 u16 cmd;
d556ad4b
PO
4946
4947 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4948 if (!cap)
4949 return -EINVAL;
4950
7c9e2b1c
DN
4951 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4952 return -EINVAL;
d556ad4b 4953
7c9e2b1c 4954 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
4955}
4956EXPORT_SYMBOL(pcix_get_mmrbc);
4957
4958/**
4959 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4960 * @dev: PCI device to query
4961 * @mmrbc: maximum memory read count in bytes
4962 * valid values are 512, 1024, 2048, 4096
4963 *
4964 * If possible sets maximum memory read byte count, some bridges have erratas
4965 * that prevent this.
4966 */
4967int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4968{
7c9e2b1c 4969 int cap;
bdc2bda7
DN
4970 u32 stat, v, o;
4971 u16 cmd;
d556ad4b 4972
229f5afd 4973 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 4974 return -EINVAL;
d556ad4b
PO
4975
4976 v = ffs(mmrbc) - 10;
4977
4978 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4979 if (!cap)
7c9e2b1c 4980 return -EINVAL;
d556ad4b 4981
7c9e2b1c
DN
4982 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4983 return -EINVAL;
d556ad4b
PO
4984
4985 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4986 return -E2BIG;
4987
7c9e2b1c
DN
4988 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4989 return -EINVAL;
d556ad4b
PO
4990
4991 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4992 if (o != v) {
809a3bf9 4993 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
d556ad4b
PO
4994 return -EIO;
4995
4996 cmd &= ~PCI_X_CMD_MAX_READ;
4997 cmd |= v << 2;
7c9e2b1c
DN
4998 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4999 return -EIO;
d556ad4b 5000 }
7c9e2b1c 5001 return 0;
d556ad4b
PO
5002}
5003EXPORT_SYMBOL(pcix_set_mmrbc);
5004
5005/**
5006 * pcie_get_readrq - get PCI Express read request size
5007 * @dev: PCI device to query
5008 *
5009 * Returns maximum memory read request in bytes
5010 * or appropriate error value.
5011 */
5012int pcie_get_readrq(struct pci_dev *dev)
5013{
d556ad4b
PO
5014 u16 ctl;
5015
59875ae4 5016 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
d556ad4b 5017
59875ae4 5018 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
5019}
5020EXPORT_SYMBOL(pcie_get_readrq);
5021
5022/**
5023 * pcie_set_readrq - set PCI Express maximum memory read request
5024 * @dev: PCI device to query
42e61f4a 5025 * @rq: maximum memory read count in bytes
d556ad4b
PO
5026 * valid values are 128, 256, 512, 1024, 2048, 4096
5027 *
c9b378c7 5028 * If possible sets maximum memory read request in bytes
d556ad4b
PO
5029 */
5030int pcie_set_readrq(struct pci_dev *dev, int rq)
5031{
59875ae4 5032 u16 v;
d556ad4b 5033
229f5afd 5034 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
59875ae4 5035 return -EINVAL;
d556ad4b 5036
a1c473aa
BH
5037 /*
5038 * If using the "performance" PCIe config, we clamp the
5039 * read rq size to the max packet size to prevent the
5040 * host bridge generating requests larger than we can
5041 * cope with
5042 */
5043 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5044 int mps = pcie_get_mps(dev);
5045
a1c473aa
BH
5046 if (mps < rq)
5047 rq = mps;
5048 }
5049
5050 v = (ffs(rq) - 8) << 12;
d556ad4b 5051
59875ae4
JL
5052 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5053 PCI_EXP_DEVCTL_READRQ, v);
d556ad4b
PO
5054}
5055EXPORT_SYMBOL(pcie_set_readrq);
5056
b03e7495
JM
5057/**
5058 * pcie_get_mps - get PCI Express maximum payload size
5059 * @dev: PCI device to query
5060 *
5061 * Returns maximum payload size in bytes
b03e7495
JM
5062 */
5063int pcie_get_mps(struct pci_dev *dev)
5064{
b03e7495
JM
5065 u16 ctl;
5066
59875ae4 5067 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
b03e7495 5068
59875ae4 5069 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
b03e7495 5070}
f1c66c46 5071EXPORT_SYMBOL(pcie_get_mps);
b03e7495
JM
5072
5073/**
5074 * pcie_set_mps - set PCI Express maximum payload size
5075 * @dev: PCI device to query
47c08f31 5076 * @mps: maximum payload size in bytes
b03e7495
JM
5077 * valid values are 128, 256, 512, 1024, 2048, 4096
5078 *
5079 * If possible sets maximum payload size
5080 */
5081int pcie_set_mps(struct pci_dev *dev, int mps)
5082{
59875ae4 5083 u16 v;
b03e7495
JM
5084
5085 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
59875ae4 5086 return -EINVAL;
b03e7495
JM
5087
5088 v = ffs(mps) - 8;
f7625980 5089 if (v > dev->pcie_mpss)
59875ae4 5090 return -EINVAL;
b03e7495
JM
5091 v <<= 5;
5092
59875ae4
JL
5093 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5094 PCI_EXP_DEVCTL_PAYLOAD, v);
b03e7495 5095}
f1c66c46 5096EXPORT_SYMBOL(pcie_set_mps);
b03e7495 5097
81377c8d
JK
5098/**
5099 * pcie_get_minimum_link - determine minimum link settings of a PCI device
5100 * @dev: PCI device to query
5101 * @speed: storage for minimum speed
5102 * @width: storage for minimum width
5103 *
5104 * This function will walk up the PCI device chain and determine the minimum
5105 * link width and speed of the device.
5106 */
5107int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
5108 enum pcie_link_width *width)
5109{
5110 int ret;
5111
5112 *speed = PCI_SPEED_UNKNOWN;
5113 *width = PCIE_LNK_WIDTH_UNKNOWN;
5114
5115 while (dev) {
5116 u16 lnksta;
5117 enum pci_bus_speed next_speed;
5118 enum pcie_link_width next_width;
5119
5120 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5121 if (ret)
5122 return ret;
5123
5124 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5125 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5126 PCI_EXP_LNKSTA_NLW_SHIFT;
5127
5128 if (next_speed < *speed)
5129 *speed = next_speed;
5130
5131 if (next_width < *width)
5132 *width = next_width;
5133
5134 dev = dev->bus->self;
5135 }
5136
5137 return 0;
5138}
5139EXPORT_SYMBOL(pcie_get_minimum_link);
5140
c87deff7
HS
5141/**
5142 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 5143 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
5144 * @flags: resource type mask to be selected
5145 *
5146 * This helper routine makes bar mask from the type of resource.
5147 */
5148int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5149{
5150 int i, bars = 0;
5151 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5152 if (pci_resource_flags(dev, i) & flags)
5153 bars |= (1 << i);
5154 return bars;
5155}
b7fe9434 5156EXPORT_SYMBOL(pci_select_bars);
c87deff7 5157
95a8b6ef
MT
5158/* Some architectures require additional programming to enable VGA */
5159static arch_set_vga_state_t arch_set_vga_state;
5160
5161void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5162{
5163 arch_set_vga_state = func; /* NULL disables */
5164}
5165
5166static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
3c78bc61 5167 unsigned int command_bits, u32 flags)
95a8b6ef
MT
5168{
5169 if (arch_set_vga_state)
5170 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 5171 flags);
95a8b6ef
MT
5172 return 0;
5173}
5174
deb2d2ec
BH
5175/**
5176 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
5177 * @dev: the PCI device
5178 * @decode: true = enable decoding, false = disable decoding
5179 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 5180 * @flags: traverse ancestors and change bridges
3448a19d 5181 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
5182 */
5183int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 5184 unsigned int command_bits, u32 flags)
deb2d2ec
BH
5185{
5186 struct pci_bus *bus;
5187 struct pci_dev *bridge;
5188 u16 cmd;
95a8b6ef 5189 int rc;
deb2d2ec 5190
67ebd814 5191 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 5192
95a8b6ef 5193 /* ARCH specific VGA enables */
3448a19d 5194 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
5195 if (rc)
5196 return rc;
5197
3448a19d
DA
5198 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5199 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5200 if (decode == true)
5201 cmd |= command_bits;
5202 else
5203 cmd &= ~command_bits;
5204 pci_write_config_word(dev, PCI_COMMAND, cmd);
5205 }
deb2d2ec 5206
3448a19d 5207 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
5208 return 0;
5209
5210 bus = dev->bus;
5211 while (bus) {
5212 bridge = bus->self;
5213 if (bridge) {
5214 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5215 &cmd);
5216 if (decode == true)
5217 cmd |= PCI_BRIDGE_CTL_VGA;
5218 else
5219 cmd &= ~PCI_BRIDGE_CTL_VGA;
5220 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5221 cmd);
5222 }
5223 bus = bus->parent;
5224 }
5225 return 0;
5226}
5227
f0af9593
BH
5228/**
5229 * pci_add_dma_alias - Add a DMA devfn alias for a device
5230 * @dev: the PCI device for which alias is added
5231 * @devfn: alias slot and function
5232 *
5233 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5234 * It should be called early, preferably as PCI fixup header quirk.
5235 */
5236void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5237{
338c3149
JL
5238 if (!dev->dma_alias_mask)
5239 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5240 sizeof(long), GFP_KERNEL);
5241 if (!dev->dma_alias_mask) {
5242 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5243 return;
5244 }
5245
5246 set_bit(devfn, dev->dma_alias_mask);
48c83080
BH
5247 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5248 PCI_SLOT(devfn), PCI_FUNC(devfn));
f0af9593
BH
5249}
5250
338c3149
JL
5251bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5252{
5253 return (dev1->dma_alias_mask &&
5254 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5255 (dev2->dma_alias_mask &&
5256 test_bit(dev1->devfn, dev2->dma_alias_mask));
5257}
5258
8496e85c
RW
5259bool pci_device_is_present(struct pci_dev *pdev)
5260{
5261 u32 v;
5262
fe2bd75b
KB
5263 if (pci_dev_is_disconnected(pdev))
5264 return false;
8496e85c
RW
5265 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5266}
5267EXPORT_SYMBOL_GPL(pci_device_is_present);
5268
08249651
RW
5269void pci_ignore_hotplug(struct pci_dev *dev)
5270{
5271 struct pci_dev *bridge = dev->bus->self;
5272
5273 dev->ignore_hotplug = 1;
5274 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5275 if (bridge)
5276 bridge->ignore_hotplug = 1;
5277}
5278EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5279
0a701aa6
YX
5280resource_size_t __weak pcibios_default_alignment(void)
5281{
5282 return 0;
5283}
5284
32a9a682
YS
5285#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5286static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 5287static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
5288
5289/**
5290 * pci_specified_resource_alignment - get resource alignment specified by user.
5291 * @dev: the PCI device to get
e3adec72 5292 * @resize: whether or not to change resources' size when reassigning alignment
32a9a682
YS
5293 *
5294 * RETURNS: Resource alignment if it is specified.
5295 * Zero if it is not specified.
5296 */
e3adec72
YX
5297static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5298 bool *resize)
32a9a682
YS
5299{
5300 int seg, bus, slot, func, align_order, count;
644a544f 5301 unsigned short vendor, device, subsystem_vendor, subsystem_device;
0a701aa6 5302 resource_size_t align = pcibios_default_alignment();
32a9a682
YS
5303 char *p;
5304
5305 spin_lock(&resource_alignment_lock);
5306 p = resource_alignment_param;
0a701aa6 5307 if (!*p && !align)
f0b99f70
YX
5308 goto out;
5309 if (pci_has_flag(PCI_PROBE_ONLY)) {
0a701aa6 5310 align = 0;
f0b99f70
YX
5311 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5312 goto out;
5313 }
5314
32a9a682
YS
5315 while (*p) {
5316 count = 0;
5317 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5318 p[count] == '@') {
5319 p += count + 1;
5320 } else {
5321 align_order = -1;
5322 }
644a544f
KMEE
5323 if (strncmp(p, "pci:", 4) == 0) {
5324 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5325 p += 4;
5326 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5327 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5328 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5329 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5330 p);
5331 break;
5332 }
5333 subsystem_vendor = subsystem_device = 0;
5334 }
5335 p += count;
5336 if ((!vendor || (vendor == dev->vendor)) &&
5337 (!device || (device == dev->device)) &&
5338 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5339 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
e3adec72 5340 *resize = true;
644a544f
KMEE
5341 if (align_order == -1)
5342 align = PAGE_SIZE;
5343 else
5344 align = 1 << align_order;
5345 /* Found */
32a9a682
YS
5346 break;
5347 }
5348 }
644a544f
KMEE
5349 else {
5350 if (sscanf(p, "%x:%x:%x.%x%n",
5351 &seg, &bus, &slot, &func, &count) != 4) {
5352 seg = 0;
5353 if (sscanf(p, "%x:%x.%x%n",
5354 &bus, &slot, &func, &count) != 3) {
5355 /* Invalid format */
5356 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5357 p);
5358 break;
5359 }
5360 }
5361 p += count;
5362 if (seg == pci_domain_nr(dev->bus) &&
5363 bus == dev->bus->number &&
5364 slot == PCI_SLOT(dev->devfn) &&
5365 func == PCI_FUNC(dev->devfn)) {
e3adec72 5366 *resize = true;
644a544f
KMEE
5367 if (align_order == -1)
5368 align = PAGE_SIZE;
5369 else
5370 align = 1 << align_order;
5371 /* Found */
5372 break;
5373 }
32a9a682
YS
5374 }
5375 if (*p != ';' && *p != ',') {
5376 /* End of param or invalid format */
5377 break;
5378 }
5379 p++;
5380 }
f0b99f70 5381out:
32a9a682
YS
5382 spin_unlock(&resource_alignment_lock);
5383 return align;
5384}
5385
81a5e70e 5386static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
e3adec72 5387 resource_size_t align, bool resize)
81a5e70e
BH
5388{
5389 struct resource *r = &dev->resource[bar];
5390 resource_size_t size;
5391
5392 if (!(r->flags & IORESOURCE_MEM))
5393 return;
5394
5395 if (r->flags & IORESOURCE_PCI_FIXED) {
5396 dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
5397 bar, r, (unsigned long long)align);
5398 return;
5399 }
5400
5401 size = resource_size(r);
0dde1c08
BH
5402 if (size >= align)
5403 return;
81a5e70e 5404
0dde1c08 5405 /*
e3adec72
YX
5406 * Increase the alignment of the resource. There are two ways we
5407 * can do this:
0dde1c08 5408 *
e3adec72
YX
5409 * 1) Increase the size of the resource. BARs are aligned on their
5410 * size, so when we reallocate space for this resource, we'll
5411 * allocate it with the larger alignment. This also prevents
5412 * assignment of any other BARs inside the alignment region, so
5413 * if we're requesting page alignment, this means no other BARs
5414 * will share the page.
5415 *
5416 * The disadvantage is that this makes the resource larger than
5417 * the hardware BAR, which may break drivers that compute things
5418 * based on the resource size, e.g., to find registers at a
5419 * fixed offset before the end of the BAR.
5420 *
5421 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5422 * set r->start to the desired alignment. By itself this
5423 * doesn't prevent other BARs being put inside the alignment
5424 * region, but if we realign *every* resource of every device in
5425 * the system, none of them will share an alignment region.
5426 *
5427 * When the user has requested alignment for only some devices via
5428 * the "pci=resource_alignment" argument, "resize" is true and we
5429 * use the first method. Otherwise we assume we're aligning all
5430 * devices and we use the second.
0dde1c08 5431 */
e3adec72 5432
0dde1c08
BH
5433 dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
5434 bar, r, (unsigned long long)align);
81a5e70e 5435
e3adec72
YX
5436 if (resize) {
5437 r->start = 0;
5438 r->end = align - 1;
5439 } else {
5440 r->flags &= ~IORESOURCE_SIZEALIGN;
5441 r->flags |= IORESOURCE_STARTALIGN;
5442 r->start = align;
5443 r->end = r->start + size - 1;
5444 }
0dde1c08 5445 r->flags |= IORESOURCE_UNSET;
81a5e70e
BH
5446}
5447
2069ecfb
YL
5448/*
5449 * This function disables memory decoding and releases memory resources
5450 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5451 * It also rounds up size to specified alignment.
5452 * Later on, the kernel will assign page-aligned memory resource back
5453 * to the device.
5454 */
5455void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5456{
5457 int i;
5458 struct resource *r;
81a5e70e 5459 resource_size_t align;
2069ecfb 5460 u16 command;
e3adec72 5461 bool resize = false;
2069ecfb 5462
62d9a78f
YX
5463 /*
5464 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5465 * 3.4.1.11. Their resources are allocated from the space
5466 * described by the VF BARx register in the PF's SR-IOV capability.
5467 * We can't influence their alignment here.
5468 */
5469 if (dev->is_virtfn)
5470 return;
5471
10c463a7 5472 /* check if specified PCI is target device to reassign */
e3adec72 5473 align = pci_specified_resource_alignment(dev, &resize);
10c463a7 5474 if (!align)
2069ecfb
YL
5475 return;
5476
5477 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5478 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5479 dev_warn(&dev->dev,
5480 "Can't reassign resources to host bridge.\n");
5481 return;
5482 }
5483
5484 dev_info(&dev->dev,
5485 "Disabling memory decoding and releasing memory resources.\n");
5486 pci_read_config_word(dev, PCI_COMMAND, &command);
5487 command &= ~PCI_COMMAND_MEMORY;
5488 pci_write_config_word(dev, PCI_COMMAND, command);
5489
81a5e70e 5490 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
e3adec72 5491 pci_request_resource_alignment(dev, i, align, resize);
f0b99f70 5492
81a5e70e
BH
5493 /*
5494 * Need to disable bridge's resource window,
2069ecfb
YL
5495 * to enable the kernel to reassign new resource
5496 * window later on.
5497 */
5498 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5499 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5500 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5501 r = &dev->resource[i];
5502 if (!(r->flags & IORESOURCE_MEM))
5503 continue;
bd064f0a 5504 r->flags |= IORESOURCE_UNSET;
2069ecfb
YL
5505 r->end = resource_size(r) - 1;
5506 r->start = 0;
5507 }
5508 pci_disable_bridge_window(dev);
5509 }
5510}
5511
9738abed 5512static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
32a9a682
YS
5513{
5514 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5515 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5516 spin_lock(&resource_alignment_lock);
5517 strncpy(resource_alignment_param, buf, count);
5518 resource_alignment_param[count] = '\0';
5519 spin_unlock(&resource_alignment_lock);
5520 return count;
5521}
5522
9738abed 5523static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
32a9a682
YS
5524{
5525 size_t count;
5526 spin_lock(&resource_alignment_lock);
5527 count = snprintf(buf, size, "%s", resource_alignment_param);
5528 spin_unlock(&resource_alignment_lock);
5529 return count;
5530}
5531
5532static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5533{
5534 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5535}
5536
5537static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5538 const char *buf, size_t count)
5539{
5540 return pci_set_resource_alignment_param(buf, count);
5541}
5542
21751a9a 5543static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
32a9a682
YS
5544 pci_resource_alignment_store);
5545
5546static int __init pci_resource_alignment_sysfs_init(void)
5547{
5548 return bus_create_file(&pci_bus_type,
5549 &bus_attr_resource_alignment);
5550}
32a9a682
YS
5551late_initcall(pci_resource_alignment_sysfs_init);
5552
15856ad5 5553static void pci_no_domains(void)
32a2eea7
JG
5554{
5555#ifdef CONFIG_PCI_DOMAINS
5556 pci_domains_supported = 0;
5557#endif
5558}
5559
41e5c0f8
LD
5560#ifdef CONFIG_PCI_DOMAINS
5561static atomic_t __domain_nr = ATOMIC_INIT(-1);
5562
5563int pci_get_new_domain_nr(void)
5564{
5565 return atomic_inc_return(&__domain_nr);
5566}
7c674700
LP
5567
5568#ifdef CONFIG_PCI_DOMAINS_GENERIC
1a4f93f7 5569static int of_pci_bus_find_domain_nr(struct device *parent)
7c674700
LP
5570{
5571 static int use_dt_domains = -1;
54c6e2dd 5572 int domain = -1;
7c674700 5573
54c6e2dd
KHC
5574 if (parent)
5575 domain = of_get_pci_domain_nr(parent->of_node);
7c674700
LP
5576 /*
5577 * Check DT domain and use_dt_domains values.
5578 *
5579 * If DT domain property is valid (domain >= 0) and
5580 * use_dt_domains != 0, the DT assignment is valid since this means
5581 * we have not previously allocated a domain number by using
5582 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5583 * 1, to indicate that we have just assigned a domain number from
5584 * DT.
5585 *
5586 * If DT domain property value is not valid (ie domain < 0), and we
5587 * have not previously assigned a domain number from DT
5588 * (use_dt_domains != 1) we should assign a domain number by
5589 * using the:
5590 *
5591 * pci_get_new_domain_nr()
5592 *
5593 * API and update the use_dt_domains value to keep track of method we
5594 * are using to assign domain numbers (use_dt_domains = 0).
5595 *
5596 * All other combinations imply we have a platform that is trying
5597 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5598 * which is a recipe for domain mishandling and it is prevented by
5599 * invalidating the domain value (domain = -1) and printing a
5600 * corresponding error.
5601 */
5602 if (domain >= 0 && use_dt_domains) {
5603 use_dt_domains = 1;
5604 } else if (domain < 0 && use_dt_domains != 1) {
5605 use_dt_domains = 0;
5606 domain = pci_get_new_domain_nr();
5607 } else {
b63773a8
RH
5608 dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
5609 parent->of_node);
7c674700
LP
5610 domain = -1;
5611 }
5612
9c7cb891 5613 return domain;
7c674700 5614}
1a4f93f7
TN
5615
5616int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5617{
2ab51dde
TN
5618 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5619 acpi_pci_bus_find_domain_nr(bus);
7c674700
LP
5620}
5621#endif
41e5c0f8
LD
5622#endif
5623
0ef5f8f6 5624/**
642c92da 5625 * pci_ext_cfg_avail - can we access extended PCI config space?
0ef5f8f6
AP
5626 *
5627 * Returns 1 if we can access PCI extended config space (offsets
5628 * greater than 0xff). This is the default implementation. Architecture
5629 * implementations can override this.
5630 */
642c92da 5631int __weak pci_ext_cfg_avail(void)
0ef5f8f6
AP
5632{
5633 return 1;
5634}
5635
2d1c8618
BH
5636void __weak pci_fixup_cardbus(struct pci_bus *bus)
5637{
5638}
5639EXPORT_SYMBOL(pci_fixup_cardbus);
5640
ad04d31e 5641static int __init pci_setup(char *str)
1da177e4
LT
5642{
5643 while (str) {
5644 char *k = strchr(str, ',');
5645 if (k)
5646 *k++ = 0;
5647 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
5648 if (!strcmp(str, "nomsi")) {
5649 pci_no_msi();
7f785763
RD
5650 } else if (!strcmp(str, "noaer")) {
5651 pci_no_aer();
b55438fd
YL
5652 } else if (!strncmp(str, "realloc=", 8)) {
5653 pci_realloc_get_opt(str + 8);
f483d392 5654 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 5655 pci_realloc_get_opt("on");
32a2eea7
JG
5656 } else if (!strcmp(str, "nodomains")) {
5657 pci_no_domains();
6748dcc2
RW
5658 } else if (!strncmp(str, "noari", 5)) {
5659 pcie_ari_disabled = true;
4516a618
AN
5660 } else if (!strncmp(str, "cbiosize=", 9)) {
5661 pci_cardbus_io_size = memparse(str + 9, &str);
5662 } else if (!strncmp(str, "cbmemsize=", 10)) {
5663 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
5664 } else if (!strncmp(str, "resource_alignment=", 19)) {
5665 pci_set_resource_alignment_param(str + 19,
5666 strlen(str + 19));
43c16408
AP
5667 } else if (!strncmp(str, "ecrc=", 5)) {
5668 pcie_ecrc_get_policy(str + 5);
28760489
EB
5669 } else if (!strncmp(str, "hpiosize=", 9)) {
5670 pci_hotplug_io_size = memparse(str + 9, &str);
5671 } else if (!strncmp(str, "hpmemsize=", 10)) {
5672 pci_hotplug_mem_size = memparse(str + 10, &str);
e16b4660
KB
5673 } else if (!strncmp(str, "hpbussize=", 10)) {
5674 pci_hotplug_bus_size =
5675 simple_strtoul(str + 10, &str, 0);
5676 if (pci_hotplug_bus_size > 0xff)
5677 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
5f39e670
JM
5678 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5679 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
5680 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5681 pcie_bus_config = PCIE_BUS_SAFE;
5682 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5683 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
5684 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5685 pcie_bus_config = PCIE_BUS_PEER2PEER;
284f5f9d
BH
5686 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5687 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
309e57df
MW
5688 } else {
5689 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5690 str);
5691 }
1da177e4
LT
5692 }
5693 str = k;
5694 }
0637a70a 5695 return 0;
1da177e4 5696}
0637a70a 5697early_param("pci", pci_setup);