]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pcie/aspm.c
PCIe port bus: use pci_pcie_cap()
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pcie / aspm.c
CommitLineData
7d715a6c
SL
1/*
2 * File: drivers/pci/pcie/aspm.c
3 * Enabling PCIE link L0s/L1 state and Clock Power Management
4 *
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/pci_regs.h>
15#include <linux/errno.h>
16#include <linux/pm.h>
17#include <linux/init.h>
18#include <linux/slab.h>
2a42d9db 19#include <linux/jiffies.h>
987a4c78 20#include <linux/delay.h>
7d715a6c
SL
21#include <linux/pci-aspm.h>
22#include "../pci.h"
23
24#ifdef MODULE_PARAM_PREFIX
25#undef MODULE_PARAM_PREFIX
26#endif
27#define MODULE_PARAM_PREFIX "pcie_aspm."
28
ac18018a
KK
29/* Note: those are not register definitions */
30#define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31#define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32#define ASPM_STATE_L1 (4) /* L1 state */
33#define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
34#define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
35
b6c2e54d
KK
36struct aspm_latency {
37 u32 l0s; /* L0s latency (nsec) */
38 u32 l1; /* L1 latency (nsec) */
7d715a6c
SL
39};
40
41struct pcie_link_state {
5cde89d8 42 struct pci_dev *pdev; /* Upstream component of the Link */
5c92ffb1 43 struct pcie_link_state *root; /* pointer to the root port link */
5cde89d8
KK
44 struct pcie_link_state *parent; /* pointer to the parent Link state */
45 struct list_head sibling; /* node in link_list */
46 struct list_head children; /* list of child link states */
47 struct list_head link; /* node in parent's children list */
7d715a6c
SL
48
49 /* ASPM state */
ac18018a
KK
50 u32 aspm_support:3; /* Supported ASPM state */
51 u32 aspm_enabled:3; /* Enabled ASPM state */
52 u32 aspm_capable:3; /* Capable ASPM state with latency */
53 u32 aspm_default:3; /* Default ASPM state by BIOS */
54 u32 aspm_disable:3; /* Disabled ASPM state */
80bfdbe3 55
4d246e45
KK
56 /* Clock PM state */
57 u32 clkpm_capable:1; /* Clock PM capable? */
58 u32 clkpm_enabled:1; /* Current Clock PM state */
59 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
60
ac18018a
KK
61 /* Exit latencies */
62 struct aspm_latency latency_up; /* Upstream direction exit latency */
63 struct aspm_latency latency_dw; /* Downstream direction exit latency */
7d715a6c 64 /*
b6c2e54d
KK
65 * Endpoint acceptable latencies. A pcie downstream port only
66 * has one slot under it, so at most there are 8 functions.
7d715a6c 67 */
b6c2e54d 68 struct aspm_latency acceptable[8];
7d715a6c
SL
69};
70
d6d38574 71static int aspm_disabled, aspm_force;
7d715a6c
SL
72static DEFINE_MUTEX(aspm_lock);
73static LIST_HEAD(link_list);
74
75#define POLICY_DEFAULT 0 /* BIOS default setting */
76#define POLICY_PERFORMANCE 1 /* high performance */
77#define POLICY_POWERSAVE 2 /* high power saving */
78static int aspm_policy;
79static const char *policy_str[] = {
80 [POLICY_DEFAULT] = "default",
81 [POLICY_PERFORMANCE] = "performance",
82 [POLICY_POWERSAVE] = "powersave"
83};
84
987a4c78
AP
85#define LINK_RETRAIN_TIMEOUT HZ
86
5aa63583 87static int policy_to_aspm_state(struct pcie_link_state *link)
7d715a6c 88{
7d715a6c
SL
89 switch (aspm_policy) {
90 case POLICY_PERFORMANCE:
91 /* Disable ASPM and Clock PM */
92 return 0;
93 case POLICY_POWERSAVE:
94 /* Enable ASPM L0s/L1 */
ac18018a 95 return ASPM_STATE_ALL;
7d715a6c 96 case POLICY_DEFAULT:
5aa63583 97 return link->aspm_default;
7d715a6c
SL
98 }
99 return 0;
100}
101
5aa63583 102static int policy_to_clkpm_state(struct pcie_link_state *link)
7d715a6c 103{
7d715a6c
SL
104 switch (aspm_policy) {
105 case POLICY_PERFORMANCE:
106 /* Disable ASPM and Clock PM */
107 return 0;
108 case POLICY_POWERSAVE:
109 /* Disable Clock PM */
110 return 1;
111 case POLICY_DEFAULT:
5aa63583 112 return link->clkpm_default;
7d715a6c
SL
113 }
114 return 0;
115}
116
430842e2 117static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
7d715a6c 118{
7d715a6c
SL
119 int pos;
120 u16 reg16;
5aa63583
KK
121 struct pci_dev *child;
122 struct pci_bus *linkbus = link->pdev->subordinate;
7d715a6c 123
5aa63583
KK
124 list_for_each_entry(child, &linkbus->devices, bus_list) {
125 pos = pci_find_capability(child, PCI_CAP_ID_EXP);
7d715a6c
SL
126 if (!pos)
127 return;
5aa63583 128 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
7d715a6c
SL
129 if (enable)
130 reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
131 else
132 reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
5aa63583 133 pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
7d715a6c 134 }
5aa63583 135 link->clkpm_enabled = !!enable;
7d715a6c
SL
136}
137
430842e2
KK
138static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
139{
140 /* Don't enable Clock PM if the link is not Clock PM capable */
141 if (!link->clkpm_capable && enable)
142 return;
143 /* Need nothing if the specified equals to current state */
144 if (link->clkpm_enabled == enable)
145 return;
146 pcie_set_clkpm_nocheck(link, enable);
147}
148
8d349ace 149static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
7d715a6c 150{
5aa63583 151 int pos, capable = 1, enabled = 1;
7d715a6c
SL
152 u32 reg32;
153 u16 reg16;
5aa63583
KK
154 struct pci_dev *child;
155 struct pci_bus *linkbus = link->pdev->subordinate;
7d715a6c
SL
156
157 /* All functions should have the same cap and state, take the worst */
5aa63583
KK
158 list_for_each_entry(child, &linkbus->devices, bus_list) {
159 pos = pci_find_capability(child, PCI_CAP_ID_EXP);
7d715a6c
SL
160 if (!pos)
161 return;
5aa63583 162 pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
7d715a6c
SL
163 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
164 capable = 0;
165 enabled = 0;
166 break;
167 }
5aa63583 168 pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
7d715a6c
SL
169 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
170 enabled = 0;
171 }
5aa63583
KK
172 link->clkpm_enabled = enabled;
173 link->clkpm_default = enabled;
8d349ace 174 link->clkpm_capable = (blacklist) ? 0 : capable;
46bbdfa4
SL
175}
176
7d715a6c
SL
177/*
178 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
179 * could use common clock. If they are, configure them to use the
180 * common clock. That will reduce the ASPM state exit latency.
181 */
5aa63583 182static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
7d715a6c 183{
5aa63583
KK
184 int ppos, cpos, same_clock = 1;
185 u16 reg16, parent_reg, child_reg[8];
2a42d9db 186 unsigned long start_jiffies;
5aa63583
KK
187 struct pci_dev *child, *parent = link->pdev;
188 struct pci_bus *linkbus = parent->subordinate;
7d715a6c 189 /*
5aa63583 190 * All functions of a slot should have the same Slot Clock
7d715a6c 191 * Configuration, so just check one function
5aa63583
KK
192 */
193 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
194 BUG_ON(!child->is_pcie);
7d715a6c
SL
195
196 /* Check downstream component if bit Slot Clock Configuration is 1 */
5aa63583
KK
197 cpos = pci_find_capability(child, PCI_CAP_ID_EXP);
198 pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
7d715a6c
SL
199 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
200 same_clock = 0;
201
202 /* Check upstream component if bit Slot Clock Configuration is 1 */
5aa63583
KK
203 ppos = pci_find_capability(parent, PCI_CAP_ID_EXP);
204 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
7d715a6c
SL
205 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
206 same_clock = 0;
207
208 /* Configure downstream component, all functions */
5aa63583
KK
209 list_for_each_entry(child, &linkbus->devices, bus_list) {
210 cpos = pci_find_capability(child, PCI_CAP_ID_EXP);
211 pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
212 child_reg[PCI_FUNC(child->devfn)] = reg16;
7d715a6c
SL
213 if (same_clock)
214 reg16 |= PCI_EXP_LNKCTL_CCC;
215 else
216 reg16 &= ~PCI_EXP_LNKCTL_CCC;
5aa63583 217 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
7d715a6c
SL
218 }
219
220 /* Configure upstream component */
5aa63583 221 pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
2a42d9db 222 parent_reg = reg16;
7d715a6c
SL
223 if (same_clock)
224 reg16 |= PCI_EXP_LNKCTL_CCC;
225 else
226 reg16 &= ~PCI_EXP_LNKCTL_CCC;
5aa63583 227 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
7d715a6c 228
5aa63583 229 /* Retrain link */
7d715a6c 230 reg16 |= PCI_EXP_LNKCTL_RL;
5aa63583 231 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
7d715a6c 232
5aa63583 233 /* Wait for link training end. Break out after waiting for timeout */
2a42d9db 234 start_jiffies = jiffies;
987a4c78 235 for (;;) {
5aa63583 236 pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
7d715a6c
SL
237 if (!(reg16 & PCI_EXP_LNKSTA_LT))
238 break;
987a4c78
AP
239 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
240 break;
241 msleep(1);
7d715a6c 242 }
5aa63583
KK
243 if (!(reg16 & PCI_EXP_LNKSTA_LT))
244 return;
245
246 /* Training failed. Restore common clock configurations */
247 dev_printk(KERN_ERR, &parent->dev,
248 "ASPM: Could not configure common clock\n");
249 list_for_each_entry(child, &linkbus->devices, bus_list) {
250 cpos = pci_find_capability(child, PCI_CAP_ID_EXP);
251 pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
252 child_reg[PCI_FUNC(child->devfn)]);
2a42d9db 253 }
5aa63583 254 pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
7d715a6c
SL
255}
256
5e0eaa7d
KK
257/* Convert L0s latency encoding to ns */
258static u32 calc_l0s_latency(u32 encoding)
7d715a6c 259{
5e0eaa7d
KK
260 if (encoding == 0x7)
261 return (5 * 1000); /* > 4us */
262 return (64 << encoding);
263}
7d715a6c 264
5e0eaa7d
KK
265/* Convert L0s acceptable latency encoding to ns */
266static u32 calc_l0s_acceptable(u32 encoding)
267{
268 if (encoding == 0x7)
269 return -1U;
270 return (64 << encoding);
7d715a6c
SL
271}
272
5e0eaa7d
KK
273/* Convert L1 latency encoding to ns */
274static u32 calc_l1_latency(u32 encoding)
7d715a6c 275{
5e0eaa7d
KK
276 if (encoding == 0x7)
277 return (65 * 1000); /* > 64us */
278 return (1000 << encoding);
279}
7d715a6c 280
5e0eaa7d
KK
281/* Convert L1 acceptable latency encoding to ns */
282static u32 calc_l1_acceptable(u32 encoding)
283{
284 if (encoding == 0x7)
285 return -1U;
286 return (1000 << encoding);
7d715a6c
SL
287}
288
ac18018a
KK
289struct aspm_register_info {
290 u32 support:2;
291 u32 enabled:2;
292 u32 latency_encoding_l0s;
293 u32 latency_encoding_l1;
294};
295
296static void pcie_get_aspm_reg(struct pci_dev *pdev,
297 struct aspm_register_info *info)
7d715a6c
SL
298{
299 int pos;
300 u16 reg16;
ac18018a 301 u32 reg32;
7d715a6c
SL
302
303 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
304 pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
ac18018a 305 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
ac18018a
KK
306 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
307 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
7d715a6c 308 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
ac18018a 309 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
7d715a6c
SL
310}
311
07d92760
KK
312static void pcie_aspm_check_latency(struct pci_dev *endpoint)
313{
ac18018a 314 u32 latency, l1_switch_latency = 0;
07d92760
KK
315 struct aspm_latency *acceptable;
316 struct pcie_link_state *link;
317
318 /* Device not in D0 doesn't need latency check */
319 if ((endpoint->current_state != PCI_D0) &&
320 (endpoint->current_state != PCI_UNKNOWN))
321 return;
322
323 link = endpoint->bus->self->link_state;
324 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
325
326 while (link) {
ac18018a
KK
327 /* Check upstream direction L0s latency */
328 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
329 (link->latency_up.l0s > acceptable->l0s))
330 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
331
332 /* Check downstream direction L0s latency */
333 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
334 (link->latency_dw.l0s > acceptable->l0s))
335 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
07d92760
KK
336 /*
337 * Check L1 latency.
338 * Every switch on the path to root complex need 1
339 * more microsecond for L1. Spec doesn't mention L0s.
340 */
ac18018a
KK
341 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
342 if ((link->aspm_capable & ASPM_STATE_L1) &&
343 (latency + l1_switch_latency > acceptable->l1))
344 link->aspm_capable &= ~ASPM_STATE_L1;
07d92760
KK
345 l1_switch_latency += 1000;
346
347 link = link->parent;
348 }
349}
350
8d349ace 351static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
7d715a6c 352{
5aa63583
KK
353 struct pci_dev *child, *parent = link->pdev;
354 struct pci_bus *linkbus = parent->subordinate;
ac18018a 355 struct aspm_register_info upreg, dwreg;
7d715a6c 356
8d349ace 357 if (blacklist) {
f1c0ca29 358 /* Set enabled/disable so that we will disable ASPM later */
ac18018a
KK
359 link->aspm_enabled = ASPM_STATE_ALL;
360 link->aspm_disable = ASPM_STATE_ALL;
8d349ace
KK
361 return;
362 }
363
364 /* Configure common clock before checking latencies */
365 pcie_aspm_configure_common_clock(link);
366
ac18018a
KK
367 /* Get upstream/downstream components' register state */
368 pcie_get_aspm_reg(parent, &upreg);
5aa63583 369 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
ac18018a
KK
370 pcie_get_aspm_reg(child, &dwreg);
371
372 /*
373 * Setup L0s state
374 *
375 * Note that we must not enable L0s in either direction on a
376 * given link unless components on both sides of the link each
377 * support L0s.
378 */
379 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
380 link->aspm_support |= ASPM_STATE_L0S;
381 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
382 link->aspm_enabled |= ASPM_STATE_L0S_UP;
383 if (upreg.enabled & PCIE_LINK_STATE_L0S)
384 link->aspm_enabled |= ASPM_STATE_L0S_DW;
385 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
386 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
387
388 /* Setup L1 state */
389 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
390 link->aspm_support |= ASPM_STATE_L1;
391 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
392 link->aspm_enabled |= ASPM_STATE_L1;
393 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
394 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
5aa63583 395
b127bd55
KK
396 /* Save default state */
397 link->aspm_default = link->aspm_enabled;
07d92760
KK
398
399 /* Setup initial capable state. Will be updated later */
400 link->aspm_capable = link->aspm_support;
f1c0ca29
KK
401 /*
402 * If the downstream component has pci bridge function, don't
403 * do ASPM for now.
404 */
405 list_for_each_entry(child, &linkbus->devices, bus_list) {
406 if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
ac18018a 407 link->aspm_disable = ASPM_STATE_ALL;
f1c0ca29
KK
408 break;
409 }
410 }
b127bd55 411
b7206cbf 412 /* Get and check endpoint acceptable latencies */
5aa63583 413 list_for_each_entry(child, &linkbus->devices, bus_list) {
7d715a6c 414 int pos;
5e0eaa7d 415 u32 reg32, encoding;
b6c2e54d 416 struct aspm_latency *acceptable =
5aa63583 417 &link->acceptable[PCI_FUNC(child->devfn)];
7d715a6c 418
5aa63583
KK
419 if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
420 child->pcie_type != PCI_EXP_TYPE_LEG_END)
7d715a6c
SL
421 continue;
422
5aa63583
KK
423 pos = pci_find_capability(child, PCI_CAP_ID_EXP);
424 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
07d92760 425 /* Calculate endpoint L0s acceptable latency */
5e0eaa7d
KK
426 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
427 acceptable->l0s = calc_l0s_acceptable(encoding);
07d92760
KK
428 /* Calculate endpoint L1 acceptable latency */
429 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
430 acceptable->l1 = calc_l1_acceptable(encoding);
431
432 pcie_aspm_check_latency(child);
7d715a6c
SL
433 }
434}
435
ac18018a 436static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
7d715a6c
SL
437{
438 u16 reg16;
439 int pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
440
441 pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
442 reg16 &= ~0x3;
ac18018a 443 reg16 |= val;
7d715a6c
SL
444 pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
445}
446
b7206cbf 447static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
7d715a6c 448{
ac18018a 449 u32 upstream = 0, dwstream = 0;
5aa63583
KK
450 struct pci_dev *child, *parent = link->pdev;
451 struct pci_bus *linkbus = parent->subordinate;
7d715a6c 452
f1c0ca29 453 /* Nothing to do if the link is already in the requested state */
b7206cbf 454 state &= (link->aspm_capable & ~link->aspm_disable);
f1c0ca29
KK
455 if (link->aspm_enabled == state)
456 return;
ac18018a
KK
457 /* Convert ASPM state to upstream/downstream ASPM register state */
458 if (state & ASPM_STATE_L0S_UP)
459 dwstream |= PCIE_LINK_STATE_L0S;
460 if (state & ASPM_STATE_L0S_DW)
461 upstream |= PCIE_LINK_STATE_L0S;
462 if (state & ASPM_STATE_L1) {
463 upstream |= PCIE_LINK_STATE_L1;
464 dwstream |= PCIE_LINK_STATE_L1;
465 }
7d715a6c 466 /*
5aa63583
KK
467 * Spec 2.0 suggests all functions should be configured the
468 * same setting for ASPM. Enabling ASPM L1 should be done in
469 * upstream component first and then downstream, and vice
470 * versa for disabling ASPM L1. Spec doesn't mention L0S.
7d715a6c 471 */
ac18018a
KK
472 if (state & ASPM_STATE_L1)
473 pcie_config_aspm_dev(parent, upstream);
5aa63583 474 list_for_each_entry(child, &linkbus->devices, bus_list)
ac18018a
KK
475 pcie_config_aspm_dev(child, dwstream);
476 if (!(state & ASPM_STATE_L1))
477 pcie_config_aspm_dev(parent, upstream);
7d715a6c 478
5aa63583 479 link->aspm_enabled = state;
7d715a6c
SL
480}
481
b7206cbf 482static void pcie_config_aspm_path(struct pcie_link_state *link)
7d715a6c 483{
b7206cbf
KK
484 while (link) {
485 pcie_config_aspm_link(link, policy_to_aspm_state(link));
486 link = link->parent;
46bbdfa4 487 }
7d715a6c
SL
488}
489
5aa63583 490static void free_link_state(struct pcie_link_state *link)
7d715a6c 491{
5aa63583
KK
492 link->pdev->link_state = NULL;
493 kfree(link);
7d715a6c
SL
494}
495
ddc9753f
SL
496static int pcie_aspm_sanity_check(struct pci_dev *pdev)
497{
3647584d
KK
498 struct pci_dev *child;
499 int pos;
149e1637 500 u32 reg32;
ddc9753f 501 /*
3647584d
KK
502 * Some functions in a slot might not all be PCIE functions,
503 * very strange. Disable ASPM for the whole slot
ddc9753f 504 */
3647584d
KK
505 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
506 pos = pci_find_capability(child, PCI_CAP_ID_EXP);
507 if (!pos)
ddc9753f 508 return -EINVAL;
149e1637
SL
509 /*
510 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
511 * RBER bit to determine if a function is 1.1 version device
512 */
3647584d 513 pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
e1f4f59d 514 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
3647584d 515 dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
f393d9b1
VL
516 " on pre-1.1 PCIe device. You can enable it"
517 " with 'pcie_aspm=force'\n");
149e1637
SL
518 return -EINVAL;
519 }
ddc9753f
SL
520 }
521 return 0;
522}
523
b7206cbf 524static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
8d349ace
KK
525{
526 struct pcie_link_state *link;
8d349ace
KK
527
528 link = kzalloc(sizeof(*link), GFP_KERNEL);
529 if (!link)
530 return NULL;
531 INIT_LIST_HEAD(&link->sibling);
532 INIT_LIST_HEAD(&link->children);
533 INIT_LIST_HEAD(&link->link);
534 link->pdev = pdev;
8d349ace
KK
535 if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
536 struct pcie_link_state *parent;
537 parent = pdev->bus->parent->self->link_state;
538 if (!parent) {
539 kfree(link);
540 return NULL;
541 }
542 link->parent = parent;
543 list_add(&link->link, &parent->children);
544 }
5c92ffb1
KK
545 /* Setup a pointer to the root port link */
546 if (!link->parent)
547 link->root = link;
548 else
549 link->root = link->parent->root;
550
8d349ace 551 list_add(&link->sibling, &link_list);
8d349ace 552 pdev->link_state = link;
8d349ace
KK
553 return link;
554}
555
7d715a6c
SL
556/*
557 * pcie_aspm_init_link_state: Initiate PCI express link state.
558 * It is called after the pcie and its children devices are scaned.
559 * @pdev: the root port or switch downstream port
560 */
561void pcie_aspm_init_link_state(struct pci_dev *pdev)
562{
8d349ace 563 struct pcie_link_state *link;
b7206cbf 564 int blacklist = !!pcie_aspm_sanity_check(pdev);
7d715a6c
SL
565
566 if (aspm_disabled || !pdev->is_pcie || pdev->link_state)
567 return;
568 if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
8d349ace 569 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
7d715a6c 570 return;
8d349ace 571
8e822df7
SL
572 /* VIA has a strange chipset, root port is under a bridge */
573 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
8d349ace 574 pdev->bus->self)
8e822df7 575 return;
8d349ace 576
7d715a6c
SL
577 down_read(&pci_bus_sem);
578 if (list_empty(&pdev->subordinate->devices))
579 goto out;
580
581 mutex_lock(&aspm_lock);
b7206cbf 582 link = alloc_pcie_link_state(pdev);
8d349ace
KK
583 if (!link)
584 goto unlock;
585 /*
b7206cbf
KK
586 * Setup initial ASPM state. Note that we need to configure
587 * upstream links also because capable state of them can be
588 * update through pcie_aspm_cap_init().
8d349ace 589 */
b7206cbf
KK
590 pcie_aspm_cap_init(link, blacklist);
591 pcie_config_aspm_path(link);
7d715a6c 592
8d349ace 593 /* Setup initial Clock PM state */
b7206cbf
KK
594 pcie_clkpm_cap_init(link, blacklist);
595 pcie_set_clkpm(link, policy_to_clkpm_state(link));
8d349ace 596unlock:
7d715a6c
SL
597 mutex_unlock(&aspm_lock);
598out:
599 up_read(&pci_bus_sem);
600}
601
07d92760
KK
602/* Recheck latencies and update aspm_capable for links under the root */
603static void pcie_update_aspm_capable(struct pcie_link_state *root)
604{
605 struct pcie_link_state *link;
606 BUG_ON(root->parent);
607 list_for_each_entry(link, &link_list, sibling) {
608 if (link->root != root)
609 continue;
610 link->aspm_capable = link->aspm_support;
611 }
612 list_for_each_entry(link, &link_list, sibling) {
613 struct pci_dev *child;
614 struct pci_bus *linkbus = link->pdev->subordinate;
615 if (link->root != root)
616 continue;
617 list_for_each_entry(child, &linkbus->devices, bus_list) {
618 if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
619 (child->pcie_type != PCI_EXP_TYPE_LEG_END))
620 continue;
621 pcie_aspm_check_latency(child);
622 }
623 }
624}
625
7d715a6c
SL
626/* @pdev: the endpoint device */
627void pcie_aspm_exit_link_state(struct pci_dev *pdev)
628{
629 struct pci_dev *parent = pdev->bus->self;
b7206cbf 630 struct pcie_link_state *link, *root, *parent_link;
7d715a6c 631
fc87e919 632 if (aspm_disabled || !pdev->is_pcie || !parent || !parent->link_state)
7d715a6c 633 return;
b7206cbf
KK
634 if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
635 (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
7d715a6c 636 return;
fc87e919 637
7d715a6c
SL
638 down_read(&pci_bus_sem);
639 mutex_lock(&aspm_lock);
7d715a6c
SL
640 /*
641 * All PCIe functions are in one slot, remove one function will remove
3419c75e 642 * the whole slot, so just wait until we are the last function left.
7d715a6c 643 */
3419c75e 644 if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
7d715a6c
SL
645 goto out;
646
fc87e919 647 link = parent->link_state;
07d92760 648 root = link->root;
b7206cbf 649 parent_link = link->parent;
fc87e919 650
7d715a6c 651 /* All functions are removed, so just disable ASPM for the link */
b7206cbf 652 pcie_config_aspm_link(link, 0);
fc87e919
KK
653 list_del(&link->sibling);
654 list_del(&link->link);
7d715a6c 655 /* Clock PM is for endpoint device */
fc87e919 656 free_link_state(link);
07d92760
KK
657
658 /* Recheck latencies and configure upstream links */
659 pcie_update_aspm_capable(root);
b7206cbf 660 pcie_config_aspm_path(parent_link);
7d715a6c
SL
661out:
662 mutex_unlock(&aspm_lock);
663 up_read(&pci_bus_sem);
664}
665
666/* @pdev: the root port or switch downstream port */
667void pcie_aspm_pm_state_change(struct pci_dev *pdev)
668{
07d92760 669 struct pcie_link_state *link = pdev->link_state;
7d715a6c 670
07d92760 671 if (aspm_disabled || !pdev->is_pcie || !link)
7d715a6c 672 return;
07d92760
KK
673 if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
674 (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
7d715a6c
SL
675 return;
676 /*
07d92760
KK
677 * Devices changed PM state, we should recheck if latency
678 * meets all functions' requirement
7d715a6c 679 */
07d92760
KK
680 down_read(&pci_bus_sem);
681 mutex_lock(&aspm_lock);
682 pcie_update_aspm_capable(link->root);
b7206cbf 683 pcie_config_aspm_path(link);
07d92760
KK
684 mutex_unlock(&aspm_lock);
685 up_read(&pci_bus_sem);
7d715a6c
SL
686}
687
688/*
689 * pci_disable_link_state - disable pci device's link state, so the link will
690 * never enter specific states
691 */
692void pci_disable_link_state(struct pci_dev *pdev, int state)
693{
694 struct pci_dev *parent = pdev->bus->self;
f1c0ca29 695 struct pcie_link_state *link;
7d715a6c
SL
696
697 if (aspm_disabled || !pdev->is_pcie)
698 return;
699 if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
700 pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
701 parent = pdev;
702 if (!parent || !parent->link_state)
703 return;
704
705 down_read(&pci_bus_sem);
706 mutex_lock(&aspm_lock);
f1c0ca29 707 link = parent->link_state;
ac18018a
KK
708 if (state & PCIE_LINK_STATE_L0S)
709 link->aspm_disable |= ASPM_STATE_L0S;
710 if (state & PCIE_LINK_STATE_L1)
711 link->aspm_disable |= ASPM_STATE_L1;
b7206cbf
KK
712 pcie_config_aspm_link(link, policy_to_aspm_state(link));
713
430842e2 714 if (state & PCIE_LINK_STATE_CLKPM) {
f1c0ca29
KK
715 link->clkpm_capable = 0;
716 pcie_set_clkpm(link, 0);
430842e2 717 }
7d715a6c
SL
718 mutex_unlock(&aspm_lock);
719 up_read(&pci_bus_sem);
720}
721EXPORT_SYMBOL(pci_disable_link_state);
722
723static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
724{
725 int i;
b7206cbf 726 struct pcie_link_state *link;
7d715a6c
SL
727
728 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
729 if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
730 break;
731 if (i >= ARRAY_SIZE(policy_str))
732 return -EINVAL;
733 if (i == aspm_policy)
734 return 0;
735
736 down_read(&pci_bus_sem);
737 mutex_lock(&aspm_lock);
738 aspm_policy = i;
b7206cbf
KK
739 list_for_each_entry(link, &link_list, sibling) {
740 pcie_config_aspm_link(link, policy_to_aspm_state(link));
741 pcie_set_clkpm(link, policy_to_clkpm_state(link));
7d715a6c
SL
742 }
743 mutex_unlock(&aspm_lock);
744 up_read(&pci_bus_sem);
745 return 0;
746}
747
748static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
749{
750 int i, cnt = 0;
751 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
752 if (i == aspm_policy)
753 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
754 else
755 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
756 return cnt;
757}
758
759module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
760 NULL, 0644);
761
762#ifdef CONFIG_PCIEASPM_DEBUG
763static ssize_t link_state_show(struct device *dev,
764 struct device_attribute *attr,
765 char *buf)
766{
767 struct pci_dev *pci_device = to_pci_dev(dev);
768 struct pcie_link_state *link_state = pci_device->link_state;
769
80bfdbe3 770 return sprintf(buf, "%d\n", link_state->aspm_enabled);
7d715a6c
SL
771}
772
773static ssize_t link_state_store(struct device *dev,
774 struct device_attribute *attr,
775 const char *buf,
776 size_t n)
777{
5aa63583 778 struct pci_dev *pdev = to_pci_dev(dev);
b7206cbf 779 struct pcie_link_state *link, *root = pdev->link_state->root;
ac18018a 780 u32 val = buf[0] - '0', state = 0;
7d715a6c 781
ac18018a 782 if (n < 1 || val > 3)
7d715a6c 783 return -EINVAL;
7d715a6c 784
ac18018a
KK
785 /* Convert requested state to ASPM state */
786 if (val & PCIE_LINK_STATE_L0S)
787 state |= ASPM_STATE_L0S;
788 if (val & PCIE_LINK_STATE_L1)
789 state |= ASPM_STATE_L1;
790
b7206cbf
KK
791 down_read(&pci_bus_sem);
792 mutex_lock(&aspm_lock);
793 list_for_each_entry(link, &link_list, sibling) {
794 if (link->root != root)
795 continue;
796 pcie_config_aspm_link(link, state);
797 }
798 mutex_unlock(&aspm_lock);
799 up_read(&pci_bus_sem);
800 return n;
7d715a6c
SL
801}
802
803static ssize_t clk_ctl_show(struct device *dev,
804 struct device_attribute *attr,
805 char *buf)
806{
807 struct pci_dev *pci_device = to_pci_dev(dev);
808 struct pcie_link_state *link_state = pci_device->link_state;
809
4d246e45 810 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
7d715a6c
SL
811}
812
813static ssize_t clk_ctl_store(struct device *dev,
814 struct device_attribute *attr,
815 const char *buf,
816 size_t n)
817{
430842e2 818 struct pci_dev *pdev = to_pci_dev(dev);
7d715a6c
SL
819 int state;
820
821 if (n < 1)
822 return -EINVAL;
823 state = buf[0]-'0';
824
825 down_read(&pci_bus_sem);
826 mutex_lock(&aspm_lock);
430842e2 827 pcie_set_clkpm_nocheck(pdev->link_state, !!state);
7d715a6c
SL
828 mutex_unlock(&aspm_lock);
829 up_read(&pci_bus_sem);
830
831 return n;
832}
833
834static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
835static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
836
837static char power_group[] = "power";
838void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
839{
840 struct pcie_link_state *link_state = pdev->link_state;
841
842 if (!pdev->is_pcie || (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
843 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
844 return;
845
80bfdbe3 846 if (link_state->aspm_support)
7d715a6c
SL
847 sysfs_add_file_to_group(&pdev->dev.kobj,
848 &dev_attr_link_state.attr, power_group);
4d246e45 849 if (link_state->clkpm_capable)
7d715a6c
SL
850 sysfs_add_file_to_group(&pdev->dev.kobj,
851 &dev_attr_clk_ctl.attr, power_group);
852}
853
854void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
855{
856 struct pcie_link_state *link_state = pdev->link_state;
857
858 if (!pdev->is_pcie || (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
859 pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
860 return;
861
80bfdbe3 862 if (link_state->aspm_support)
7d715a6c
SL
863 sysfs_remove_file_from_group(&pdev->dev.kobj,
864 &dev_attr_link_state.attr, power_group);
4d246e45 865 if (link_state->clkpm_capable)
7d715a6c
SL
866 sysfs_remove_file_from_group(&pdev->dev.kobj,
867 &dev_attr_clk_ctl.attr, power_group);
868}
869#endif
870
871static int __init pcie_aspm_disable(char *str)
872{
d6d38574
SL
873 if (!strcmp(str, "off")) {
874 aspm_disabled = 1;
875 printk(KERN_INFO "PCIe ASPM is disabled\n");
876 } else if (!strcmp(str, "force")) {
877 aspm_force = 1;
878 printk(KERN_INFO "PCIe ASPM is forcedly enabled\n");
879 }
7d715a6c
SL
880 return 1;
881}
882
d6d38574 883__setup("pcie_aspm=", pcie_aspm_disable);
7d715a6c 884
5fde244d
SL
885void pcie_no_aspm(void)
886{
d6d38574
SL
887 if (!aspm_force)
888 aspm_disabled = 1;
5fde244d
SL
889}
890
3e1b1600
AP
891/**
892 * pcie_aspm_enabled - is PCIe ASPM enabled?
893 *
894 * Returns true if ASPM has not been disabled by the command-line option
895 * pcie_aspm=off.
896 **/
897int pcie_aspm_enabled(void)
7d715a6c 898{
3e1b1600 899 return !aspm_disabled;
7d715a6c 900}
3e1b1600 901EXPORT_SYMBOL(pcie_aspm_enabled);
7d715a6c 902