]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/probe.c
Use menuconfig objects: W1
[mirror_ubuntu-artful-kernel.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
bc56b9e0 12#include "pci.h"
1da177e4
LT
13
14#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
15#define CARDBUS_RESERVE_BUSNR 3
16#define PCI_CFG_SPACE_SIZE 256
17#define PCI_CFG_SPACE_EXP_SIZE 4096
18
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
23LIST_HEAD(pci_devices);
24
25#ifdef HAVE_PCI_LEGACY
26/**
27 * pci_create_legacy_files - create legacy I/O port and memory files
28 * @b: bus to create files under
29 *
30 * Some platforms allow access to legacy I/O port and ISA memory space on
31 * a per-bus basis. This routine creates the files and ties them into
32 * their associated read, write and mmap files from pci-sysfs.c
33 */
34static void pci_create_legacy_files(struct pci_bus *b)
35{
f5afe806 36 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
1da177e4
LT
37 GFP_ATOMIC);
38 if (b->legacy_io) {
1da177e4
LT
39 b->legacy_io->attr.name = "legacy_io";
40 b->legacy_io->size = 0xffff;
41 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
1da177e4
LT
42 b->legacy_io->read = pci_read_legacy_io;
43 b->legacy_io->write = pci_write_legacy_io;
44 class_device_create_bin_file(&b->class_dev, b->legacy_io);
45
46 /* Allocated above after the legacy_io struct */
47 b->legacy_mem = b->legacy_io + 1;
48 b->legacy_mem->attr.name = "legacy_mem";
49 b->legacy_mem->size = 1024*1024;
50 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
1da177e4
LT
51 b->legacy_mem->mmap = pci_mmap_legacy_mem;
52 class_device_create_bin_file(&b->class_dev, b->legacy_mem);
53 }
54}
55
56void pci_remove_legacy_files(struct pci_bus *b)
57{
58 if (b->legacy_io) {
59 class_device_remove_bin_file(&b->class_dev, b->legacy_io);
60 class_device_remove_bin_file(&b->class_dev, b->legacy_mem);
61 kfree(b->legacy_io); /* both are allocated here */
62 }
63}
64#else /* !HAVE_PCI_LEGACY */
65static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
66void pci_remove_legacy_files(struct pci_bus *bus) { return; }
67#endif /* HAVE_PCI_LEGACY */
68
69/*
70 * PCI Bus Class Devices
71 */
4327edf6
AC
72static ssize_t pci_bus_show_cpuaffinity(struct class_device *class_dev,
73 char *buf)
1da177e4 74{
1da177e4 75 int ret;
4327edf6 76 cpumask_t cpumask;
1da177e4 77
4327edf6 78 cpumask = pcibus_to_cpumask(to_pci_bus(class_dev));
1da177e4
LT
79 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
80 if (ret < PAGE_SIZE)
81 buf[ret++] = '\n';
82 return ret;
83}
84CLASS_DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
85
86/*
87 * PCI Bus Class
88 */
89static void release_pcibus_dev(struct class_device *class_dev)
90{
91 struct pci_bus *pci_bus = to_pci_bus(class_dev);
92
93 if (pci_bus->bridge)
94 put_device(pci_bus->bridge);
95 kfree(pci_bus);
96}
97
98static struct class pcibus_class = {
99 .name = "pci_bus",
100 .release = &release_pcibus_dev,
101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
109/*
110 * Translate the low bits of the PCI base
111 * to the resource type
112 */
113static inline unsigned int pci_calc_resource_flags(unsigned int flags)
114{
115 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
116 return IORESOURCE_IO;
117
118 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
119 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
120
121 return IORESOURCE_MEM;
122}
123
124/*
125 * Find the extent of a PCI decode..
126 */
f797f9cc 127static u32 pci_size(u32 base, u32 maxbase, u32 mask)
1da177e4
LT
128{
129 u32 size = mask & maxbase; /* Find the significant bits */
130 if (!size)
131 return 0;
132
133 /* Get the lowest of them to find the decode size, and
134 from that the extent. */
135 size = (size & ~(size-1)) - 1;
136
137 /* base == maxbase can be valid only if the BAR has
138 already been programmed with all 1s. */
139 if (base == maxbase && ((base | size) & mask) != mask)
140 return 0;
141
142 return size;
143}
144
07eddf3d
YL
145static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
146{
147 u64 size = mask & maxbase; /* Find the significant bits */
148 if (!size)
149 return 0;
150
151 /* Get the lowest of them to find the decode size, and
152 from that the extent. */
153 size = (size & ~(size-1)) - 1;
154
155 /* base == maxbase can be valid only if the BAR has
156 already been programmed with all 1s. */
157 if (base == maxbase && ((base | size) & mask) != mask)
158 return 0;
159
160 return size;
161}
162
163static inline int is_64bit_memory(u32 mask)
164{
165 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
166 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
167 return 1;
168 return 0;
169}
170
1da177e4
LT
171static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
172{
173 unsigned int pos, reg, next;
174 u32 l, sz;
175 struct resource *res;
176
177 for(pos=0; pos<howmany; pos = next) {
07eddf3d
YL
178 u64 l64;
179 u64 sz64;
180 u32 raw_sz;
181
1da177e4
LT
182 next = pos+1;
183 res = &dev->resource[pos];
184 res->name = pci_name(dev);
185 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
186 pci_read_config_dword(dev, reg, &l);
187 pci_write_config_dword(dev, reg, ~0);
188 pci_read_config_dword(dev, reg, &sz);
189 pci_write_config_dword(dev, reg, l);
190 if (!sz || sz == 0xffffffff)
191 continue;
192 if (l == 0xffffffff)
193 l = 0;
07eddf3d
YL
194 raw_sz = sz;
195 if ((l & PCI_BASE_ADDRESS_SPACE) ==
196 PCI_BASE_ADDRESS_SPACE_MEMORY) {
3c6de929 197 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
07eddf3d
YL
198 /*
199 * For 64bit prefetchable memory sz could be 0, if the
200 * real size is bigger than 4G, so we need to check
201 * szhi for that.
202 */
203 if (!is_64bit_memory(l) && !sz)
1da177e4
LT
204 continue;
205 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
206 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
207 } else {
208 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
209 if (!sz)
210 continue;
211 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
212 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
213 }
214 res->end = res->start + (unsigned long) sz;
215 res->flags |= pci_calc_resource_flags(l);
07eddf3d 216 if (is_64bit_memory(l)) {
17d6dc8f 217 u32 szhi, lhi;
07eddf3d 218
17d6dc8f
PA
219 pci_read_config_dword(dev, reg+4, &lhi);
220 pci_write_config_dword(dev, reg+4, ~0);
221 pci_read_config_dword(dev, reg+4, &szhi);
222 pci_write_config_dword(dev, reg+4, lhi);
07eddf3d
YL
223 sz64 = ((u64)szhi << 32) | raw_sz;
224 l64 = ((u64)lhi << 32) | l;
225 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
1da177e4
LT
226 next++;
227#if BITS_PER_LONG == 64
07eddf3d
YL
228 if (!sz64) {
229 res->start = 0;
230 res->end = 0;
231 res->flags = 0;
232 continue;
1da177e4 233 }
07eddf3d
YL
234 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
235 res->end = res->start + sz64;
1da177e4 236#else
07eddf3d
YL
237 if (sz64 > 0x100000000ULL) {
238 printk(KERN_ERR "PCI: Unable to handle 64-bit "
239 "BAR for device %s\n", pci_name(dev));
1da177e4
LT
240 res->start = 0;
241 res->flags = 0;
ea28502d 242 } else if (lhi) {
17d6dc8f 243 /* 64-bit wide address, treat as disabled */
07eddf3d
YL
244 pci_write_config_dword(dev, reg,
245 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
17d6dc8f
PA
246 pci_write_config_dword(dev, reg+4, 0);
247 res->start = 0;
248 res->end = sz;
1da177e4
LT
249 }
250#endif
251 }
252 }
253 if (rom) {
254 dev->rom_base_reg = rom;
255 res = &dev->resource[PCI_ROM_RESOURCE];
256 res->name = pci_name(dev);
257 pci_read_config_dword(dev, rom, &l);
258 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
259 pci_read_config_dword(dev, rom, &sz);
260 pci_write_config_dword(dev, rom, l);
261 if (l == 0xffffffff)
262 l = 0;
263 if (sz && sz != 0xffffffff) {
3c6de929 264 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
1da177e4
LT
265 if (sz) {
266 res->flags = (l & IORESOURCE_ROM_ENABLE) |
267 IORESOURCE_MEM | IORESOURCE_PREFETCH |
268 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
269 res->start = l & PCI_ROM_ADDRESS_MASK;
270 res->end = res->start + (unsigned long) sz;
271 }
272 }
273 }
274}
275
276void __devinit pci_read_bridge_bases(struct pci_bus *child)
277{
278 struct pci_dev *dev = child->self;
279 u8 io_base_lo, io_limit_lo;
280 u16 mem_base_lo, mem_limit_lo;
281 unsigned long base, limit;
282 struct resource *res;
283 int i;
284
285 if (!dev) /* It's a host bus, nothing to read */
286 return;
287
288 if (dev->transparent) {
289 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
90b54929
IK
290 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
291 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
292 }
293
294 for(i=0; i<3; i++)
295 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
296
297 res = child->resource[0];
298 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
299 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
300 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
301 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
302
303 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
304 u16 io_base_hi, io_limit_hi;
305 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
306 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
307 base |= (io_base_hi << 16);
308 limit |= (io_limit_hi << 16);
309 }
310
311 if (base <= limit) {
312 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
313 if (!res->start)
314 res->start = base;
315 if (!res->end)
316 res->end = limit + 0xfff;
1da177e4
LT
317 }
318
319 res = child->resource[1];
320 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
321 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
322 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
323 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
324 if (base <= limit) {
325 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
326 res->start = base;
327 res->end = limit + 0xfffff;
328 }
329
330 res = child->resource[2];
331 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
332 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
333 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
334 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
335
336 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
337 u32 mem_base_hi, mem_limit_hi;
338 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
339 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
340
341 /*
342 * Some bridges set the base > limit by default, and some
343 * (broken) BIOSes do not initialize them. If we find
344 * this, just assume they are not being used.
345 */
346 if (mem_base_hi <= mem_limit_hi) {
347#if BITS_PER_LONG == 64
348 base |= ((long) mem_base_hi) << 32;
349 limit |= ((long) mem_limit_hi) << 32;
350#else
351 if (mem_base_hi || mem_limit_hi) {
352 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
353 return;
354 }
355#endif
356 }
357 }
358 if (base <= limit) {
359 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
360 res->start = base;
361 res->end = limit + 0xfffff;
362 }
363}
364
96bde06a 365static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
366{
367 struct pci_bus *b;
368
f5afe806 369 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 370 if (b) {
1da177e4
LT
371 INIT_LIST_HEAD(&b->node);
372 INIT_LIST_HEAD(&b->children);
373 INIT_LIST_HEAD(&b->devices);
374 }
375 return b;
376}
377
378static struct pci_bus * __devinit
379pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
380{
381 struct pci_bus *child;
382 int i;
b19441af 383 int retval;
1da177e4
LT
384
385 /*
386 * Allocate a new bus, and inherit stuff from the parent..
387 */
388 child = pci_alloc_bus();
389 if (!child)
390 return NULL;
391
392 child->self = bridge;
393 child->parent = parent;
394 child->ops = parent->ops;
395 child->sysdata = parent->sysdata;
6e325a62 396 child->bus_flags = parent->bus_flags;
1da177e4
LT
397 child->bridge = get_device(&bridge->dev);
398
399 child->class_dev.class = &pcibus_class;
400 sprintf(child->class_dev.class_id, "%04x:%02x", pci_domain_nr(child), busnr);
b19441af
GKH
401 retval = class_device_register(&child->class_dev);
402 if (retval)
403 goto error_register;
404 retval = class_device_create_file(&child->class_dev,
405 &class_device_attr_cpuaffinity);
406 if (retval)
407 goto error_file_create;
1da177e4
LT
408
409 /*
410 * Set up the primary, secondary and subordinate
411 * bus numbers.
412 */
413 child->number = child->secondary = busnr;
414 child->primary = parent->secondary;
415 child->subordinate = 0xff;
416
417 /* Set up default resource pointers and names.. */
418 for (i = 0; i < 4; i++) {
419 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
420 child->resource[i]->name = child->name;
421 }
422 bridge->subordinate = child;
423
424 return child;
b19441af
GKH
425
426error_file_create:
427 class_device_unregister(&child->class_dev);
428error_register:
429 kfree(child);
430 return NULL;
1da177e4
LT
431}
432
96bde06a 433struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
434{
435 struct pci_bus *child;
436
437 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 438 if (child) {
d71374da 439 down_write(&pci_bus_sem);
1da177e4 440 list_add_tail(&child->node, &parent->children);
d71374da 441 up_write(&pci_bus_sem);
e4ea9bb7 442 }
1da177e4
LT
443 return child;
444}
445
446static void pci_enable_crs(struct pci_dev *dev)
447{
448 u16 cap, rpctl;
449 int rpcap = pci_find_capability(dev, PCI_CAP_ID_EXP);
450 if (!rpcap)
451 return;
452
453 pci_read_config_word(dev, rpcap + PCI_CAP_FLAGS, &cap);
454 if (((cap & PCI_EXP_FLAGS_TYPE) >> 4) != PCI_EXP_TYPE_ROOT_PORT)
455 return;
456
457 pci_read_config_word(dev, rpcap + PCI_EXP_RTCTL, &rpctl);
458 rpctl |= PCI_EXP_RTCTL_CRSSVE;
459 pci_write_config_word(dev, rpcap + PCI_EXP_RTCTL, rpctl);
460}
461
96bde06a 462static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
463{
464 struct pci_bus *parent = child->parent;
12f44f46
IK
465
466 /* Attempts to fix that up are really dangerous unless
467 we're going to re-assign all bus numbers. */
468 if (!pcibios_assign_all_busses())
469 return;
470
26f674ae
GKH
471 while (parent->parent && parent->subordinate < max) {
472 parent->subordinate = max;
473 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
474 parent = parent->parent;
475 }
476}
477
96bde06a 478unsigned int pci_scan_child_bus(struct pci_bus *bus);
1da177e4
LT
479
480/*
481 * If it's a bridge, configure it and scan the bus behind it.
482 * For CardBus bridges, we don't scan behind as the devices will
483 * be handled by the bridge driver itself.
484 *
485 * We need to process bridges in two passes -- first we scan those
486 * already configured by the BIOS and after we are done with all of
487 * them, we proceed to assigning numbers to the remaining buses in
488 * order to avoid overlaps between old and new bus numbers.
489 */
96bde06a 490int pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass)
1da177e4
LT
491{
492 struct pci_bus *child;
493 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 494 u32 buses, i, j = 0;
1da177e4
LT
495 u16 bctl;
496
497 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
498
499 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
500 pci_name(dev), buses & 0xffffff, pass);
501
502 /* Disable MasterAbortMode during probing to avoid reporting
503 of bus errors (in some architectures) */
504 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
505 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
506 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
507
508 pci_enable_crs(dev);
509
510 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
511 unsigned int cmax, busnr;
512 /*
513 * Bus already configured by firmware, process it in the first
514 * pass and just note the configuration.
515 */
516 if (pass)
bbe8f9a3 517 goto out;
1da177e4
LT
518 busnr = (buses >> 8) & 0xFF;
519
520 /*
521 * If we already got to this bus through a different bridge,
522 * ignore it. This can happen with the i450NX chipset.
523 */
524 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
525 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
526 pci_domain_nr(bus), busnr);
bbe8f9a3 527 goto out;
1da177e4
LT
528 }
529
6ef6f0e3 530 child = pci_add_new_bus(bus, dev, busnr);
1da177e4 531 if (!child)
bbe8f9a3 532 goto out;
1da177e4
LT
533 child->primary = buses & 0xFF;
534 child->subordinate = (buses >> 16) & 0xFF;
535 child->bridge_ctl = bctl;
536
537 cmax = pci_scan_child_bus(child);
538 if (cmax > max)
539 max = cmax;
540 if (child->subordinate > max)
541 max = child->subordinate;
542 } else {
543 /*
544 * We need to assign a number to this bus which we always
545 * do in the second pass.
546 */
12f44f46
IK
547 if (!pass) {
548 if (pcibios_assign_all_busses())
549 /* Temporarily disable forwarding of the
550 configuration cycles on all bridges in
551 this bus segment to avoid possible
552 conflicts in the second pass between two
553 bridges programmed with overlapping
554 bus ranges. */
555 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
556 buses & ~0xffffff);
bbe8f9a3 557 goto out;
12f44f46 558 }
1da177e4
LT
559
560 /* Clear errors */
561 pci_write_config_word(dev, PCI_STATUS, 0xffff);
562
cc57450f
RS
563 /* Prevent assigning a bus number that already exists.
564 * This can happen when a bridge is hot-plugged */
565 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 566 goto out;
6ef6f0e3 567 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
568 buses = (buses & 0xff000000)
569 | ((unsigned int)(child->primary) << 0)
570 | ((unsigned int)(child->secondary) << 8)
571 | ((unsigned int)(child->subordinate) << 16);
572
573 /*
574 * yenta.c forces a secondary latency timer of 176.
575 * Copy that behaviour here.
576 */
577 if (is_cardbus) {
578 buses &= ~0xff000000;
579 buses |= CARDBUS_LATENCY_TIMER << 24;
580 }
581
582 /*
583 * We need to blast all three values with a single write.
584 */
585 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
586
587 if (!is_cardbus) {
10f4338c 588 child->bridge_ctl = bctl | PCI_BRIDGE_CTL_NO_ISA;
26f674ae
GKH
589 /*
590 * Adjust subordinate busnr in parent buses.
591 * We do this before scanning for children because
592 * some devices may not be detected if the bios
593 * was lazy.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
596 /* Now we can scan all subordinate buses... */
597 max = pci_scan_child_bus(child);
e3ac86d8
KA
598 /*
599 * now fix it up again since we have found
600 * the real value of max.
601 */
602 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
603 } else {
604 /*
605 * For CardBus bridges, we leave 4 bus numbers
606 * as cards with a PCI-to-PCI bridge can be
607 * inserted later.
608 */
49887941
DB
609 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
610 struct pci_bus *parent = bus;
cc57450f
RS
611 if (pci_find_bus(pci_domain_nr(bus),
612 max+i+1))
613 break;
49887941
DB
614 while (parent->parent) {
615 if ((!pcibios_assign_all_busses()) &&
616 (parent->subordinate > max) &&
617 (parent->subordinate <= max+i)) {
618 j = 1;
619 }
620 parent = parent->parent;
621 }
622 if (j) {
623 /*
624 * Often, there are two cardbus bridges
625 * -- try to leave one valid bus number
626 * for each one.
627 */
628 i /= 2;
629 break;
630 }
631 }
cc57450f 632 max += i;
26f674ae 633 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
634 }
635 /*
636 * Set the subordinate bus number to its real value.
637 */
638 child->subordinate = max;
639 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
640 }
641
1da177e4
LT
642 sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number);
643
49887941
DB
644 while (bus->parent) {
645 if ((child->subordinate > bus->subordinate) ||
646 (child->number > bus->subordinate) ||
647 (child->number < bus->number) ||
648 (child->subordinate < bus->number)) {
8c4b2cf9 649 printk(KERN_WARNING "PCI: Bus #%02x (-#%02x) is "
49887941
DB
650 "hidden behind%s bridge #%02x (-#%02x)%s\n",
651 child->number, child->subordinate,
652 bus->self->transparent ? " transparent" : " ",
653 bus->number, bus->subordinate,
654 pcibios_assign_all_busses() ? " " :
655 " (try 'pci=assign-busses')");
8c4b2cf9 656 printk(KERN_WARNING "Please report the result to "
a23adb5b 657 "<bk@suse.de> to fix this permanently\n");
49887941
DB
658 }
659 bus = bus->parent;
660 }
661
bbe8f9a3
RB
662out:
663 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
664
1da177e4
LT
665 return max;
666}
667
668/*
669 * Read interrupt line and base address registers.
670 * The architecture-dependent code can tweak these, of course.
671 */
672static void pci_read_irq(struct pci_dev *dev)
673{
674 unsigned char irq;
675
676 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 677 dev->pin = irq;
1da177e4
LT
678 if (irq)
679 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
680 dev->irq = irq;
681}
682
01abc2aa 683#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 684
1da177e4
LT
685/**
686 * pci_setup_device - fill in class and map information of a device
687 * @dev: the device structure to fill
688 *
689 * Initialize the device structure with information about the device's
690 * vendor,class,memory and IO-space addresses,IRQ lines etc.
691 * Called at initialisation of the PCI subsystem and by CardBus services.
692 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
693 * or CardBus).
694 */
695static int pci_setup_device(struct pci_dev * dev)
696{
697 u32 class;
698
699 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
700 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
701
702 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 703 dev->revision = class & 0xff;
1da177e4
LT
704 class >>= 8; /* upper 3 bytes */
705 dev->class = class;
706 class >>= 8;
707
708 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
709 dev->vendor, dev->device, class, dev->hdr_type);
710
711 /* "Unknown power state" */
3fe9d19f 712 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
713
714 /* Early fixups, before probing the BARs */
715 pci_fixup_device(pci_fixup_early, dev);
716 class = dev->class >> 8;
717
718 switch (dev->hdr_type) { /* header type */
719 case PCI_HEADER_TYPE_NORMAL: /* standard header */
720 if (class == PCI_CLASS_BRIDGE_PCI)
721 goto bad;
722 pci_read_irq(dev);
723 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
724 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
725 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
726
727 /*
728 * Do the ugly legacy mode stuff here rather than broken chip
729 * quirk code. Legacy mode ATA controllers have fixed
730 * addresses. These are not always echoed in BAR0-3, and
731 * BAR0-3 in a few cases contain junk!
732 */
733 if (class == PCI_CLASS_STORAGE_IDE) {
734 u8 progif;
735 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
736 if ((progif & 1) == 0) {
01abc2aa
BZ
737 dev->resource[0].start = 0x1F0;
738 dev->resource[0].end = 0x1F7;
739 dev->resource[0].flags = LEGACY_IO_RESOURCE;
740 dev->resource[1].start = 0x3F6;
741 dev->resource[1].end = 0x3F6;
742 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
743 }
744 if ((progif & 4) == 0) {
01abc2aa
BZ
745 dev->resource[2].start = 0x170;
746 dev->resource[2].end = 0x177;
747 dev->resource[2].flags = LEGACY_IO_RESOURCE;
748 dev->resource[3].start = 0x376;
749 dev->resource[3].end = 0x376;
750 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
751 }
752 }
1da177e4
LT
753 break;
754
755 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
756 if (class != PCI_CLASS_BRIDGE_PCI)
757 goto bad;
758 /* The PCI-to-PCI bridge spec requires that subtractive
759 decoding (i.e. transparent) bridge must have programming
760 interface code of 0x01. */
3efd273b 761 pci_read_irq(dev);
1da177e4
LT
762 dev->transparent = ((dev->class & 0xff) == 1);
763 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
764 break;
765
766 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
767 if (class != PCI_CLASS_BRIDGE_CARDBUS)
768 goto bad;
769 pci_read_irq(dev);
770 pci_read_bases(dev, 1, 0);
771 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
772 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
773 break;
774
775 default: /* unknown header */
776 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
777 pci_name(dev), dev->hdr_type);
778 return -1;
779
780 bad:
781 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
782 pci_name(dev), class, dev->hdr_type);
783 dev->class = PCI_CLASS_NOT_DEFINED;
784 }
785
786 /* We found a fine healthy device, go go go... */
787 return 0;
788}
789
790/**
791 * pci_release_dev - free a pci device structure when all users of it are finished.
792 * @dev: device that's been disconnected
793 *
794 * Will be called only by the device core when all users of this pci device are
795 * done.
796 */
797static void pci_release_dev(struct device *dev)
798{
799 struct pci_dev *pci_dev;
800
801 pci_dev = to_pci_dev(dev);
802 kfree(pci_dev);
803}
804
805/**
806 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 807 * @dev: PCI device
1da177e4
LT
808 *
809 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
810 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
811 * access it. Maybe we don't have a way to generate extended config space
812 * accesses, or the device is behind a reverse Express bridge. So we try
813 * reading the dword at 0x100 which must either be 0 or a valid extended
814 * capability header.
815 */
ac7dc65a 816int pci_cfg_space_size(struct pci_dev *dev)
1da177e4
LT
817{
818 int pos;
819 u32 status;
820
821 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
822 if (!pos) {
823 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
824 if (!pos)
825 goto fail;
826
827 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
828 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
829 goto fail;
830 }
831
832 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
833 goto fail;
834 if (status == 0xffffffff)
835 goto fail;
836
837 return PCI_CFG_SPACE_EXP_SIZE;
838
839 fail:
840 return PCI_CFG_SPACE_SIZE;
841}
842
843static void pci_release_bus_bridge_dev(struct device *dev)
844{
845 kfree(dev);
846}
847
65891215
ME
848struct pci_dev *alloc_pci_dev(void)
849{
850 struct pci_dev *dev;
851
852 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
853 if (!dev)
854 return NULL;
855
856 INIT_LIST_HEAD(&dev->global_list);
857 INIT_LIST_HEAD(&dev->bus_list);
858
4aa9bc95
ME
859 pci_msi_init_pci_dev(dev);
860
65891215
ME
861 return dev;
862}
863EXPORT_SYMBOL(alloc_pci_dev);
864
1da177e4
LT
865/*
866 * Read the config data for a PCI device, sanity-check it
867 * and fill in the dev structure...
868 */
869static struct pci_dev * __devinit
870pci_scan_device(struct pci_bus *bus, int devfn)
871{
872 struct pci_dev *dev;
873 u32 l;
874 u8 hdr_type;
875 int delay = 1;
876
877 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
878 return NULL;
879
880 /* some broken boards return 0 or ~0 if a slot is empty: */
881 if (l == 0xffffffff || l == 0x00000000 ||
882 l == 0x0000ffff || l == 0xffff0000)
883 return NULL;
884
885 /* Configuration request Retry Status */
886 while (l == 0xffff0001) {
887 msleep(delay);
888 delay *= 2;
889 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
890 return NULL;
891 /* Card hasn't responded in 60 seconds? Must be stuck. */
892 if (delay > 60 * 1000) {
893 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
894 "responding\n", pci_domain_nr(bus),
895 bus->number, PCI_SLOT(devfn),
896 PCI_FUNC(devfn));
897 return NULL;
898 }
899 }
900
901 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
902 return NULL;
903
bab41e9b 904 dev = alloc_pci_dev();
1da177e4
LT
905 if (!dev)
906 return NULL;
907
1da177e4
LT
908 dev->bus = bus;
909 dev->sysdata = bus->sysdata;
910 dev->dev.parent = bus->bridge;
911 dev->dev.bus = &pci_bus_type;
912 dev->devfn = devfn;
913 dev->hdr_type = hdr_type & 0x7f;
914 dev->multifunction = !!(hdr_type & 0x80);
915 dev->vendor = l & 0xffff;
916 dev->device = (l >> 16) & 0xffff;
917 dev->cfg_size = pci_cfg_space_size(dev);
82081797 918 dev->error_state = pci_channel_io_normal;
1da177e4
LT
919
920 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
921 set this higher, assuming the system even supports it. */
922 dev->dma_mask = 0xffffffff;
923 if (pci_setup_device(dev) < 0) {
924 kfree(dev);
925 return NULL;
926 }
1da177e4
LT
927
928 return dev;
929}
930
96bde06a 931void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 932{
cdb9b9f7
PM
933 device_initialize(&dev->dev);
934 dev->dev.release = pci_release_dev;
935 pci_dev_get(dev);
1da177e4 936
87348136 937 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7
PM
938 dev->dev.dma_mask = &dev->dma_mask;
939 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 940
1da177e4
LT
941 /* Fix up broken headers */
942 pci_fixup_device(pci_fixup_header, dev);
943
944 /*
945 * Add the device to our list of discovered devices
946 * and the bus list for fixup functions, etc.
947 */
948 INIT_LIST_HEAD(&dev->global_list);
d71374da 949 down_write(&pci_bus_sem);
1da177e4 950 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 951 up_write(&pci_bus_sem);
cdb9b9f7
PM
952}
953
96bde06a 954struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
955{
956 struct pci_dev *dev;
957
958 dev = pci_scan_device(bus, devfn);
959 if (!dev)
960 return NULL;
961
962 pci_device_add(dev, bus);
1da177e4
LT
963
964 return dev;
965}
966
967/**
968 * pci_scan_slot - scan a PCI slot on a bus for devices.
969 * @bus: PCI bus to scan
970 * @devfn: slot number to scan (must have zero function.)
971 *
972 * Scan a PCI slot on the specified PCI bus for devices, adding
973 * discovered devices to the @bus->devices list. New devices
974 * will have an empty dev->global_list head.
975 */
96bde06a 976int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4
LT
977{
978 int func, nr = 0;
979 int scan_all_fns;
980
981 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
982
983 for (func = 0; func < 8; func++, devfn++) {
984 struct pci_dev *dev;
985
986 dev = pci_scan_single_device(bus, devfn);
987 if (dev) {
988 nr++;
989
990 /*
991 * If this is a single function device,
992 * don't scan past the first function.
993 */
994 if (!dev->multifunction) {
995 if (func > 0) {
996 dev->multifunction = 1;
997 } else {
998 break;
999 }
1000 }
1001 } else {
1002 if (func == 0 && !scan_all_fns)
1003 break;
1004 }
1005 }
1006 return nr;
1007}
1008
96bde06a 1009unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1010{
1011 unsigned int devfn, pass, max = bus->secondary;
1012 struct pci_dev *dev;
1013
1014 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1015
1016 /* Go find them, Rover! */
1017 for (devfn = 0; devfn < 0x100; devfn += 8)
1018 pci_scan_slot(bus, devfn);
1019
1020 /*
1021 * After performing arch-dependent fixup of the bus, look behind
1022 * all PCI-to-PCI bridges on this bus.
1023 */
1024 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1025 pcibios_fixup_bus(bus);
1026 for (pass=0; pass < 2; pass++)
1027 list_for_each_entry(dev, &bus->devices, bus_list) {
1028 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1029 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1030 max = pci_scan_bridge(bus, dev, max, pass);
1031 }
1032
1033 /*
1034 * We've scanned the bus and so we know all about what's on
1035 * the other side of any bridges that may be on this bus plus
1036 * any devices.
1037 *
1038 * Return how far we've got finding sub-buses.
1039 */
1040 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1041 pci_domain_nr(bus), bus->number, max);
1042 return max;
1043}
1044
1045unsigned int __devinit pci_do_scan_bus(struct pci_bus *bus)
1046{
1047 unsigned int max;
1048
1049 max = pci_scan_child_bus(bus);
1050
1051 /*
1052 * Make the discovered devices available.
1053 */
1054 pci_bus_add_devices(bus);
1055
1056 return max;
1057}
1058
96bde06a 1059struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1060 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1061{
1062 int error;
1063 struct pci_bus *b;
1064 struct device *dev;
1065
1066 b = pci_alloc_bus();
1067 if (!b)
1068 return NULL;
1069
1070 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1071 if (!dev){
1072 kfree(b);
1073 return NULL;
1074 }
1075
1076 b->sysdata = sysdata;
1077 b->ops = ops;
1078
1079 if (pci_find_bus(pci_domain_nr(b), bus)) {
1080 /* If we already got to this bus through a different bridge, ignore it */
1081 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1082 goto err_out;
1083 }
d71374da
ZY
1084
1085 down_write(&pci_bus_sem);
1da177e4 1086 list_add_tail(&b->node, &pci_root_buses);
d71374da 1087 up_write(&pci_bus_sem);
1da177e4
LT
1088
1089 memset(dev, 0, sizeof(*dev));
1090 dev->parent = parent;
1091 dev->release = pci_release_bus_bridge_dev;
1092 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1093 error = device_register(dev);
1094 if (error)
1095 goto dev_reg_err;
1096 b->bridge = get_device(dev);
1097
1098 b->class_dev.class = &pcibus_class;
1099 sprintf(b->class_dev.class_id, "%04x:%02x", pci_domain_nr(b), bus);
1100 error = class_device_register(&b->class_dev);
1101 if (error)
1102 goto class_dev_reg_err;
1103 error = class_device_create_file(&b->class_dev, &class_device_attr_cpuaffinity);
1104 if (error)
1105 goto class_dev_create_file_err;
1106
1107 /* Create legacy_io and legacy_mem files for this bus */
1108 pci_create_legacy_files(b);
1109
1110 error = sysfs_create_link(&b->class_dev.kobj, &b->bridge->kobj, "bridge");
1111 if (error)
1112 goto sys_create_link_err;
1113
1114 b->number = b->secondary = bus;
1115 b->resource[0] = &ioport_resource;
1116 b->resource[1] = &iomem_resource;
1117
1da177e4
LT
1118 return b;
1119
1120sys_create_link_err:
1121 class_device_remove_file(&b->class_dev, &class_device_attr_cpuaffinity);
1122class_dev_create_file_err:
1123 class_device_unregister(&b->class_dev);
1124class_dev_reg_err:
1125 device_unregister(dev);
1126dev_reg_err:
d71374da 1127 down_write(&pci_bus_sem);
1da177e4 1128 list_del(&b->node);
d71374da 1129 up_write(&pci_bus_sem);
1da177e4
LT
1130err_out:
1131 kfree(dev);
1132 kfree(b);
1133 return NULL;
1134}
cdb9b9f7
PM
1135EXPORT_SYMBOL_GPL(pci_create_bus);
1136
96bde06a 1137struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1138 int bus, struct pci_ops *ops, void *sysdata)
1139{
1140 struct pci_bus *b;
1141
1142 b = pci_create_bus(parent, bus, ops, sysdata);
1143 if (b)
1144 b->subordinate = pci_scan_child_bus(b);
1145 return b;
1146}
1da177e4
LT
1147EXPORT_SYMBOL(pci_scan_bus_parented);
1148
1149#ifdef CONFIG_HOTPLUG
1150EXPORT_SYMBOL(pci_add_new_bus);
1151EXPORT_SYMBOL(pci_do_scan_bus);
1152EXPORT_SYMBOL(pci_scan_slot);
1153EXPORT_SYMBOL(pci_scan_bridge);
1154EXPORT_SYMBOL(pci_scan_single_device);
1155EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1156#endif
6b4b78fe
MD
1157
1158static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1159{
1160 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1161 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1162
1163 if (a->bus->number < b->bus->number) return -1;
1164 else if (a->bus->number > b->bus->number) return 1;
1165
1166 if (a->devfn < b->devfn) return -1;
1167 else if (a->devfn > b->devfn) return 1;
1168
1169 return 0;
1170}
1171
1172/*
1173 * Yes, this forcably breaks the klist abstraction temporarily. It
1174 * just wants to sort the klist, not change reference counts and
1175 * take/drop locks rapidly in the process. It does all this while
1176 * holding the lock for the list, so objects can't otherwise be
1177 * added/removed while we're swizzling.
1178 */
1179static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1180{
1181 struct list_head *pos;
1182 struct klist_node *n;
1183 struct device *dev;
1184 struct pci_dev *b;
1185
1186 list_for_each(pos, list) {
1187 n = container_of(pos, struct klist_node, n_node);
1188 dev = container_of(n, struct device, knode_bus);
1189 b = to_pci_dev(dev);
1190 if (pci_sort_bf_cmp(a, b) <= 0) {
1191 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1192 return;
1193 }
1194 }
1195 list_move_tail(&a->dev.knode_bus.n_node, list);
1196}
1197
1198static void __init pci_sort_breadthfirst_klist(void)
1199{
1200 LIST_HEAD(sorted_devices);
1201 struct list_head *pos, *tmp;
1202 struct klist_node *n;
1203 struct device *dev;
1204 struct pci_dev *pdev;
1205
1206 spin_lock(&pci_bus_type.klist_devices.k_lock);
1207 list_for_each_safe(pos, tmp, &pci_bus_type.klist_devices.k_list) {
1208 n = container_of(pos, struct klist_node, n_node);
1209 dev = container_of(n, struct device, knode_bus);
1210 pdev = to_pci_dev(dev);
1211 pci_insertion_sort_klist(pdev, &sorted_devices);
1212 }
1213 list_splice(&sorted_devices, &pci_bus_type.klist_devices.k_list);
1214 spin_unlock(&pci_bus_type.klist_devices.k_lock);
1215}
1216
1217static void __init pci_insertion_sort_devices(struct pci_dev *a, struct list_head *list)
1218{
1219 struct pci_dev *b;
1220
1221 list_for_each_entry(b, list, global_list) {
1222 if (pci_sort_bf_cmp(a, b) <= 0) {
1223 list_move_tail(&a->global_list, &b->global_list);
1224 return;
1225 }
1226 }
1227 list_move_tail(&a->global_list, list);
1228}
1229
1230static void __init pci_sort_breadthfirst_devices(void)
1231{
1232 LIST_HEAD(sorted_devices);
1233 struct pci_dev *dev, *tmp;
1234
1235 down_write(&pci_bus_sem);
1236 list_for_each_entry_safe(dev, tmp, &pci_devices, global_list) {
1237 pci_insertion_sort_devices(dev, &sorted_devices);
1238 }
1239 list_splice(&sorted_devices, &pci_devices);
1240 up_write(&pci_bus_sem);
1241}
1242
1243void __init pci_sort_breadthfirst(void)
1244{
1245 pci_sort_breadthfirst_devices();
1246 pci_sort_breadthfirst_klist();
1247}
1248