]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/probe.c
xen: move Xen-testing predicates to common header
[mirror_ubuntu-artful-kernel.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
bc56b9e0 13#include "pci.h"
1da177e4
LT
14
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
1da177e4
LT
17
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
70308923
GKH
22
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
1da177e4 27
ed4aaadb
ZY
28/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
70308923 31 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
32 */
33int no_pci_devices(void)
34{
70308923
GKH
35 struct device *dev;
36 int no_devices;
ed4aaadb 37
70308923
GKH
38 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
ed4aaadb
ZY
43EXPORT_SYMBOL(no_pci_devices);
44
1da177e4
LT
45/*
46 * PCI Bus Class Devices
47 */
fd7d1ced 48static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
39106dcf 49 int type,
fd7d1ced 50 struct device_attribute *attr,
4327edf6 51 char *buf)
1da177e4 52{
1da177e4 53 int ret;
588235bb 54 const struct cpumask *cpumask;
1da177e4 55
588235bb 56 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
39106dcf 57 ret = type?
588235bb
MT
58 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
59 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
39106dcf
MT
60 buf[ret++] = '\n';
61 buf[ret] = '\0';
1da177e4
LT
62 return ret;
63}
39106dcf
MT
64
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
1da177e4
LT
81
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
91 kfree(pci_bus);
92}
93
94static struct class pcibus_class = {
95 .name = "pci_bus",
fd7d1ced 96 .dev_release = &release_pcibus_dev,
1da177e4
LT
97};
98
99static int __init pcibus_class_init(void)
100{
101 return class_register(&pcibus_class);
102}
103postcore_initcall(pcibus_class_init);
104
105/*
106 * Translate the low bits of the PCI base
107 * to the resource type
108 */
109static inline unsigned int pci_calc_resource_flags(unsigned int flags)
110{
111 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
112 return IORESOURCE_IO;
113
114 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
115 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
116
117 return IORESOURCE_MEM;
118}
119
6ac665c6 120static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 121{
6ac665c6 122 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
123 if (!size)
124 return 0;
125
126 /* Get the lowest of them to find the decode size, and
127 from that the extent. */
128 size = (size & ~(size-1)) - 1;
129
130 /* base == maxbase can be valid only if the BAR has
131 already been programmed with all 1s. */
132 if (base == maxbase && ((base | size) & mask) != mask)
133 return 0;
134
135 return size;
136}
137
6ac665c6
MW
138static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
139{
140 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
141 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
142 return pci_bar_io;
143 }
07eddf3d 144
6ac665c6 145 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
07eddf3d 146
e354597c 147 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
6ac665c6
MW
148 return pci_bar_mem64;
149 return pci_bar_mem32;
07eddf3d
YL
150}
151
0b400c7e
YZ
152/**
153 * pci_read_base - read a PCI BAR
154 * @dev: the PCI device
155 * @type: type of the BAR
156 * @res: resource buffer to be filled in
157 * @pos: BAR position in the config space
158 *
159 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 160 */
0b400c7e 161int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 162 struct resource *res, unsigned int pos)
07eddf3d 163{
6ac665c6
MW
164 u32 l, sz, mask;
165
166 mask = type ? ~PCI_ROM_ADDRESS_ENABLE : ~0;
167
168 res->name = pci_name(dev);
169
170 pci_read_config_dword(dev, pos, &l);
171 pci_write_config_dword(dev, pos, mask);
172 pci_read_config_dword(dev, pos, &sz);
173 pci_write_config_dword(dev, pos, l);
174
175 /*
176 * All bits set in sz means the device isn't working properly.
177 * If the BAR isn't implemented, all bits must be 0. If it's a
178 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
179 * 1 must be clear.
180 */
181 if (!sz || sz == 0xffffffff)
182 goto fail;
183
184 /*
185 * I don't know how l can have all bits set. Copied from old code.
186 * Maybe it fixes a bug on some ancient platform.
187 */
188 if (l == 0xffffffff)
189 l = 0;
190
191 if (type == pci_bar_unknown) {
192 type = decode_bar(res, l);
193 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
194 if (type == pci_bar_io) {
195 l &= PCI_BASE_ADDRESS_IO_MASK;
1f82de10 196 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
6ac665c6
MW
197 } else {
198 l &= PCI_BASE_ADDRESS_MEM_MASK;
199 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
200 }
201 } else {
202 res->flags |= (l & IORESOURCE_ROM_ENABLE);
203 l &= PCI_ROM_ADDRESS_MASK;
204 mask = (u32)PCI_ROM_ADDRESS_MASK;
205 }
206
207 if (type == pci_bar_mem64) {
208 u64 l64 = l;
209 u64 sz64 = sz;
210 u64 mask64 = mask | (u64)~0 << 32;
211
212 pci_read_config_dword(dev, pos + 4, &l);
213 pci_write_config_dword(dev, pos + 4, ~0);
214 pci_read_config_dword(dev, pos + 4, &sz);
215 pci_write_config_dword(dev, pos + 4, l);
216
217 l64 |= ((u64)l << 32);
218 sz64 |= ((u64)sz << 32);
219
220 sz64 = pci_size(l64, sz64, mask64);
221
222 if (!sz64)
223 goto fail;
224
a369c791
BH
225 res->flags |= IORESOURCE_MEM_64;
226
cc5499c3 227 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
6ac665c6
MW
228 dev_err(&dev->dev, "can't handle 64-bit BAR\n");
229 goto fail;
cc5499c3 230 } else if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
231 /* Address above 32-bit boundary; disable the BAR */
232 pci_write_config_dword(dev, pos, 0);
233 pci_write_config_dword(dev, pos + 4, 0);
234 res->start = 0;
235 res->end = sz64;
236 } else {
237 res->start = l64;
238 res->end = l64 + sz64;
a369c791
BH
239 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pRt\n",
240 pos, res);
6ac665c6
MW
241 }
242 } else {
243 sz = pci_size(l, sz, mask);
244
245 if (!sz)
246 goto fail;
247
248 res->start = l;
249 res->end = l + sz;
f393d9b1 250
a369c791 251 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pRt\n", pos, res);
6ac665c6
MW
252 }
253
254 out:
255 return (type == pci_bar_mem64) ? 1 : 0;
256 fail:
257 res->flags = 0;
258 goto out;
07eddf3d
YL
259}
260
1da177e4
LT
261static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
262{
6ac665c6 263 unsigned int pos, reg;
07eddf3d 264
6ac665c6
MW
265 for (pos = 0; pos < howmany; pos++) {
266 struct resource *res = &dev->resource[pos];
1da177e4 267 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 268 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 269 }
6ac665c6 270
1da177e4 271 if (rom) {
6ac665c6 272 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 273 dev->rom_base_reg = rom;
6ac665c6
MW
274 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
275 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
276 IORESOURCE_SIZEALIGN;
277 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
278 }
279}
280
0ab2b57f 281void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
282{
283 struct pci_dev *dev = child->self;
284 u8 io_base_lo, io_limit_lo;
285 u16 mem_base_lo, mem_limit_lo;
286 unsigned long base, limit;
287 struct resource *res;
288 int i;
289
9fc39256 290 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
1da177e4
LT
291 return;
292
293 if (dev->transparent) {
80ccba11 294 dev_info(&dev->dev, "transparent bridge\n");
90b54929
IK
295 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
296 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
297 }
298
1da177e4
LT
299 res = child->resource[0];
300 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
301 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
302 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
303 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
304
305 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
306 u16 io_base_hi, io_limit_hi;
307 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
308 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
309 base |= (io_base_hi << 16);
310 limit |= (io_limit_hi << 16);
311 }
312
313 if (base <= limit) {
314 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
315 if (!res->start)
316 res->start = base;
317 if (!res->end)
318 res->end = limit + 0xfff;
a369c791 319 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
1da177e4
LT
320 }
321
322 res = child->resource[1];
323 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
324 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
325 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
326 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
327 if (base <= limit) {
328 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
329 res->start = base;
330 res->end = limit + 0xfffff;
a369c791 331 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
1da177e4
LT
332 }
333
334 res = child->resource[2];
335 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
336 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
337 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
338 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
339
340 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
341 u32 mem_base_hi, mem_limit_hi;
342 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
343 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
344
345 /*
346 * Some bridges set the base > limit by default, and some
347 * (broken) BIOSes do not initialize them. If we find
348 * this, just assume they are not being used.
349 */
350 if (mem_base_hi <= mem_limit_hi) {
351#if BITS_PER_LONG == 64
352 base |= ((long) mem_base_hi) << 32;
353 limit |= ((long) mem_limit_hi) << 32;
354#else
355 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
356 dev_err(&dev->dev, "can't handle 64-bit "
357 "address space for bridge\n");
1da177e4
LT
358 return;
359 }
360#endif
361 }
362 }
363 if (base <= limit) {
1f82de10
YL
364 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
365 IORESOURCE_MEM | IORESOURCE_PREFETCH;
366 if (res->flags & PCI_PREF_RANGE_TYPE_64)
367 res->flags |= IORESOURCE_MEM_64;
1da177e4
LT
368 res->start = base;
369 res->end = limit + 0xfffff;
a369c791 370 dev_printk(KERN_DEBUG, &dev->dev, "bridge window: %pRt\n", res);
1da177e4
LT
371 }
372}
373
96bde06a 374static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
375{
376 struct pci_bus *b;
377
f5afe806 378 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 379 if (b) {
1da177e4
LT
380 INIT_LIST_HEAD(&b->node);
381 INIT_LIST_HEAD(&b->children);
382 INIT_LIST_HEAD(&b->devices);
f46753c5 383 INIT_LIST_HEAD(&b->slots);
1da177e4
LT
384 }
385 return b;
386}
387
cbd4e055
AB
388static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
389 struct pci_dev *bridge, int busnr)
1da177e4
LT
390{
391 struct pci_bus *child;
392 int i;
393
394 /*
395 * Allocate a new bus, and inherit stuff from the parent..
396 */
397 child = pci_alloc_bus();
398 if (!child)
399 return NULL;
400
1da177e4
LT
401 child->parent = parent;
402 child->ops = parent->ops;
403 child->sysdata = parent->sysdata;
6e325a62 404 child->bus_flags = parent->bus_flags;
1da177e4 405
fd7d1ced
GKH
406 /* initialize some portions of the bus device, but don't register it
407 * now as the parent is not properly set up yet. This device will get
408 * registered later in pci_bus_add_devices()
409 */
410 child->dev.class = &pcibus_class;
1a927133 411 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
412
413 /*
414 * Set up the primary, secondary and subordinate
415 * bus numbers.
416 */
417 child->number = child->secondary = busnr;
418 child->primary = parent->secondary;
419 child->subordinate = 0xff;
420
3789fa8a
YZ
421 if (!bridge)
422 return child;
423
424 child->self = bridge;
425 child->bridge = get_device(&bridge->dev);
426
1da177e4 427 /* Set up default resource pointers and names.. */
fde09c6d 428 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
429 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
430 child->resource[i]->name = child->name;
431 }
432 bridge->subordinate = child;
433
434 return child;
435}
436
451124a7 437struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
438{
439 struct pci_bus *child;
440
441 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 442 if (child) {
d71374da 443 down_write(&pci_bus_sem);
1da177e4 444 list_add_tail(&child->node, &parent->children);
d71374da 445 up_write(&pci_bus_sem);
e4ea9bb7 446 }
1da177e4
LT
447 return child;
448}
449
96bde06a 450static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
451{
452 struct pci_bus *parent = child->parent;
12f44f46
IK
453
454 /* Attempts to fix that up are really dangerous unless
455 we're going to re-assign all bus numbers. */
456 if (!pcibios_assign_all_busses())
457 return;
458
26f674ae
GKH
459 while (parent->parent && parent->subordinate < max) {
460 parent->subordinate = max;
461 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
462 parent = parent->parent;
463 }
464}
465
1da177e4
LT
466/*
467 * If it's a bridge, configure it and scan the bus behind it.
468 * For CardBus bridges, we don't scan behind as the devices will
469 * be handled by the bridge driver itself.
470 *
471 * We need to process bridges in two passes -- first we scan those
472 * already configured by the BIOS and after we are done with all of
473 * them, we proceed to assigning numbers to the remaining buses in
474 * order to avoid overlaps between old and new bus numbers.
475 */
0ab2b57f 476int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
477{
478 struct pci_bus *child;
479 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 480 u32 buses, i, j = 0;
1da177e4 481 u16 bctl;
a1c19894 482 int broken = 0;
1da177e4
LT
483
484 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
485
80ccba11
BH
486 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
487 buses & 0xffffff, pass);
1da177e4 488
a1c19894
BH
489 /* Check if setup is sensible at all */
490 if (!pass &&
491 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
492 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
493 broken = 1;
494 }
495
1da177e4
LT
496 /* Disable MasterAbortMode during probing to avoid reporting
497 of bus errors (in some architectures) */
498 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
499 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
500 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
501
a1c19894 502 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
1da177e4
LT
503 unsigned int cmax, busnr;
504 /*
505 * Bus already configured by firmware, process it in the first
506 * pass and just note the configuration.
507 */
508 if (pass)
bbe8f9a3 509 goto out;
1da177e4
LT
510 busnr = (buses >> 8) & 0xFF;
511
512 /*
513 * If we already got to this bus through a different bridge,
74710ded
AC
514 * don't re-add it. This can happen with the i450NX chipset.
515 *
516 * However, we continue to descend down the hierarchy and
517 * scan remaining child buses.
1da177e4 518 */
74710ded
AC
519 child = pci_find_bus(pci_domain_nr(bus), busnr);
520 if (!child) {
521 child = pci_add_new_bus(bus, dev, busnr);
522 if (!child)
523 goto out;
524 child->primary = buses & 0xFF;
525 child->subordinate = (buses >> 16) & 0xFF;
526 child->bridge_ctl = bctl;
1da177e4
LT
527 }
528
1da177e4
LT
529 cmax = pci_scan_child_bus(child);
530 if (cmax > max)
531 max = cmax;
532 if (child->subordinate > max)
533 max = child->subordinate;
534 } else {
535 /*
536 * We need to assign a number to this bus which we always
537 * do in the second pass.
538 */
12f44f46 539 if (!pass) {
a1c19894 540 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
541 /* Temporarily disable forwarding of the
542 configuration cycles on all bridges in
543 this bus segment to avoid possible
544 conflicts in the second pass between two
545 bridges programmed with overlapping
546 bus ranges. */
547 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
548 buses & ~0xffffff);
bbe8f9a3 549 goto out;
12f44f46 550 }
1da177e4
LT
551
552 /* Clear errors */
553 pci_write_config_word(dev, PCI_STATUS, 0xffff);
554
cc57450f
RS
555 /* Prevent assigning a bus number that already exists.
556 * This can happen when a bridge is hot-plugged */
557 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 558 goto out;
6ef6f0e3 559 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
560 buses = (buses & 0xff000000)
561 | ((unsigned int)(child->primary) << 0)
562 | ((unsigned int)(child->secondary) << 8)
563 | ((unsigned int)(child->subordinate) << 16);
564
565 /*
566 * yenta.c forces a secondary latency timer of 176.
567 * Copy that behaviour here.
568 */
569 if (is_cardbus) {
570 buses &= ~0xff000000;
571 buses |= CARDBUS_LATENCY_TIMER << 24;
572 }
573
574 /*
575 * We need to blast all three values with a single write.
576 */
577 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
578
579 if (!is_cardbus) {
11949255 580 child->bridge_ctl = bctl;
26f674ae
GKH
581 /*
582 * Adjust subordinate busnr in parent buses.
583 * We do this before scanning for children because
584 * some devices may not be detected if the bios
585 * was lazy.
586 */
587 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
588 /* Now we can scan all subordinate buses... */
589 max = pci_scan_child_bus(child);
e3ac86d8
KA
590 /*
591 * now fix it up again since we have found
592 * the real value of max.
593 */
594 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
595 } else {
596 /*
597 * For CardBus bridges, we leave 4 bus numbers
598 * as cards with a PCI-to-PCI bridge can be
599 * inserted later.
600 */
49887941
DB
601 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
602 struct pci_bus *parent = bus;
cc57450f
RS
603 if (pci_find_bus(pci_domain_nr(bus),
604 max+i+1))
605 break;
49887941
DB
606 while (parent->parent) {
607 if ((!pcibios_assign_all_busses()) &&
608 (parent->subordinate > max) &&
609 (parent->subordinate <= max+i)) {
610 j = 1;
611 }
612 parent = parent->parent;
613 }
614 if (j) {
615 /*
616 * Often, there are two cardbus bridges
617 * -- try to leave one valid bus number
618 * for each one.
619 */
620 i /= 2;
621 break;
622 }
623 }
cc57450f 624 max += i;
26f674ae 625 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
626 }
627 /*
628 * Set the subordinate bus number to its real value.
629 */
630 child->subordinate = max;
631 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
632 }
633
cb3576fa
GH
634 sprintf(child->name,
635 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
636 pci_domain_nr(bus), child->number);
1da177e4 637
d55bef51 638 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
639 while (bus->parent) {
640 if ((child->subordinate > bus->subordinate) ||
641 (child->number > bus->subordinate) ||
642 (child->number < bus->number) ||
643 (child->subordinate < bus->number)) {
a6f29a98 644 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
d55bef51
BK
645 "hidden behind%s bridge #%02x (-#%02x)\n",
646 child->number, child->subordinate,
647 (bus->number > child->subordinate &&
648 bus->subordinate < child->number) ?
a6f29a98
JP
649 "wholly" : "partially",
650 bus->self->transparent ? " transparent" : "",
d55bef51 651 bus->number, bus->subordinate);
49887941
DB
652 }
653 bus = bus->parent;
654 }
655
bbe8f9a3
RB
656out:
657 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
658
1da177e4
LT
659 return max;
660}
661
662/*
663 * Read interrupt line and base address registers.
664 * The architecture-dependent code can tweak these, of course.
665 */
666static void pci_read_irq(struct pci_dev *dev)
667{
668 unsigned char irq;
669
670 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 671 dev->pin = irq;
1da177e4
LT
672 if (irq)
673 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
674 dev->irq = irq;
675}
676
480b93b7
YZ
677static void set_pcie_port_type(struct pci_dev *pdev)
678{
679 int pos;
680 u16 reg16;
681
682 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
683 if (!pos)
684 return;
685 pdev->is_pcie = 1;
686 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
687 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
688}
689
28760489
EB
690static void set_pcie_hotplug_bridge(struct pci_dev *pdev)
691{
692 int pos;
693 u16 reg16;
694 u32 reg32;
695
696 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
697 if (!pos)
698 return;
699 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
700 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
701 return;
702 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
703 if (reg32 & PCI_EXP_SLTCAP_HPC)
704 pdev->is_hotplug_bridge = 1;
705}
706
01abc2aa 707#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 708
1da177e4
LT
709/**
710 * pci_setup_device - fill in class and map information of a device
711 * @dev: the device structure to fill
712 *
713 * Initialize the device structure with information about the device's
714 * vendor,class,memory and IO-space addresses,IRQ lines etc.
715 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
716 * Returns 0 on success and negative if unknown type of device (not normal,
717 * bridge or CardBus).
1da177e4 718 */
480b93b7 719int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
720{
721 u32 class;
480b93b7
YZ
722 u8 hdr_type;
723 struct pci_slot *slot;
724
725 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
726 return -EIO;
727
728 dev->sysdata = dev->bus->sysdata;
729 dev->dev.parent = dev->bus->bridge;
730 dev->dev.bus = &pci_bus_type;
731 dev->hdr_type = hdr_type & 0x7f;
732 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
733 dev->error_state = pci_channel_io_normal;
734 set_pcie_port_type(dev);
735
736 list_for_each_entry(slot, &dev->bus->slots, list)
737 if (PCI_SLOT(dev->devfn) == slot->number)
738 dev->slot = slot;
739
740 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
741 set this higher, assuming the system even supports it. */
742 dev->dma_mask = 0xffffffff;
1da177e4 743
eebfcfb5
GKH
744 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
745 dev->bus->number, PCI_SLOT(dev->devfn),
746 PCI_FUNC(dev->devfn));
1da177e4
LT
747
748 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 749 dev->revision = class & 0xff;
1da177e4
LT
750 class >>= 8; /* upper 3 bytes */
751 dev->class = class;
752 class >>= 8;
753
34a2e15e 754 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
1da177e4
LT
755 dev->vendor, dev->device, class, dev->hdr_type);
756
853346e4
YZ
757 /* need to have dev->class ready */
758 dev->cfg_size = pci_cfg_space_size(dev);
759
1da177e4 760 /* "Unknown power state" */
3fe9d19f 761 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
762
763 /* Early fixups, before probing the BARs */
764 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
765 /* device class may be changed after fixup */
766 class = dev->class >> 8;
1da177e4
LT
767
768 switch (dev->hdr_type) { /* header type */
769 case PCI_HEADER_TYPE_NORMAL: /* standard header */
770 if (class == PCI_CLASS_BRIDGE_PCI)
771 goto bad;
772 pci_read_irq(dev);
773 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
774 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
775 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
776
777 /*
778 * Do the ugly legacy mode stuff here rather than broken chip
779 * quirk code. Legacy mode ATA controllers have fixed
780 * addresses. These are not always echoed in BAR0-3, and
781 * BAR0-3 in a few cases contain junk!
782 */
783 if (class == PCI_CLASS_STORAGE_IDE) {
784 u8 progif;
785 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
786 if ((progif & 1) == 0) {
af1bff4f
LT
787 dev->resource[0].start = 0x1F0;
788 dev->resource[0].end = 0x1F7;
789 dev->resource[0].flags = LEGACY_IO_RESOURCE;
790 dev->resource[1].start = 0x3F6;
791 dev->resource[1].end = 0x3F6;
792 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
793 }
794 if ((progif & 4) == 0) {
af1bff4f
LT
795 dev->resource[2].start = 0x170;
796 dev->resource[2].end = 0x177;
797 dev->resource[2].flags = LEGACY_IO_RESOURCE;
798 dev->resource[3].start = 0x376;
799 dev->resource[3].end = 0x376;
800 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
801 }
802 }
1da177e4
LT
803 break;
804
805 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
806 if (class != PCI_CLASS_BRIDGE_PCI)
807 goto bad;
808 /* The PCI-to-PCI bridge spec requires that subtractive
809 decoding (i.e. transparent) bridge must have programming
810 interface code of 0x01. */
3efd273b 811 pci_read_irq(dev);
1da177e4
LT
812 dev->transparent = ((dev->class & 0xff) == 1);
813 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 814 set_pcie_hotplug_bridge(dev);
1da177e4
LT
815 break;
816
817 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
818 if (class != PCI_CLASS_BRIDGE_CARDBUS)
819 goto bad;
820 pci_read_irq(dev);
821 pci_read_bases(dev, 1, 0);
822 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
823 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
824 break;
825
826 default: /* unknown header */
80ccba11
BH
827 dev_err(&dev->dev, "unknown header type %02x, "
828 "ignoring device\n", dev->hdr_type);
480b93b7 829 return -EIO;
1da177e4
LT
830
831 bad:
80ccba11
BH
832 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
833 "type %02x)\n", class, dev->hdr_type);
1da177e4
LT
834 dev->class = PCI_CLASS_NOT_DEFINED;
835 }
836
837 /* We found a fine healthy device, go go go... */
838 return 0;
839}
840
201de56e
ZY
841static void pci_release_capabilities(struct pci_dev *dev)
842{
843 pci_vpd_release(dev);
d1b054da 844 pci_iov_release(dev);
201de56e
ZY
845}
846
1da177e4
LT
847/**
848 * pci_release_dev - free a pci device structure when all users of it are finished.
849 * @dev: device that's been disconnected
850 *
851 * Will be called only by the device core when all users of this pci device are
852 * done.
853 */
854static void pci_release_dev(struct device *dev)
855{
856 struct pci_dev *pci_dev;
857
858 pci_dev = to_pci_dev(dev);
201de56e 859 pci_release_capabilities(pci_dev);
1da177e4
LT
860 kfree(pci_dev);
861}
862
863/**
864 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 865 * @dev: PCI device
1da177e4
LT
866 *
867 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
868 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
869 * access it. Maybe we don't have a way to generate extended config space
870 * accesses, or the device is behind a reverse Express bridge. So we try
871 * reading the dword at 0x100 which must either be 0 or a valid extended
872 * capability header.
873 */
70b9f7dc 874int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 875{
1da177e4 876 u32 status;
557848c3 877 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 878
557848c3 879 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
880 goto fail;
881 if (status == 0xffffffff)
882 goto fail;
883
884 return PCI_CFG_SPACE_EXP_SIZE;
885
886 fail:
887 return PCI_CFG_SPACE_SIZE;
888}
889
890int pci_cfg_space_size(struct pci_dev *dev)
891{
892 int pos;
893 u32 status;
dfadd9ed
YL
894 u16 class;
895
896 class = dev->class >> 8;
897 if (class == PCI_CLASS_BRIDGE_HOST)
898 return pci_cfg_space_size_ext(dev);
57741a77 899
1da177e4
LT
900 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
901 if (!pos) {
902 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
903 if (!pos)
904 goto fail;
905
906 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
907 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
908 goto fail;
909 }
910
70b9f7dc 911 return pci_cfg_space_size_ext(dev);
1da177e4
LT
912
913 fail:
914 return PCI_CFG_SPACE_SIZE;
915}
916
917static void pci_release_bus_bridge_dev(struct device *dev)
918{
919 kfree(dev);
920}
921
65891215
ME
922struct pci_dev *alloc_pci_dev(void)
923{
924 struct pci_dev *dev;
925
926 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
927 if (!dev)
928 return NULL;
929
65891215
ME
930 INIT_LIST_HEAD(&dev->bus_list);
931
932 return dev;
933}
934EXPORT_SYMBOL(alloc_pci_dev);
935
1da177e4
LT
936/*
937 * Read the config data for a PCI device, sanity-check it
938 * and fill in the dev structure...
939 */
7f7b5de2 940static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1da177e4
LT
941{
942 struct pci_dev *dev;
943 u32 l;
1da177e4
LT
944 int delay = 1;
945
946 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
947 return NULL;
948
949 /* some broken boards return 0 or ~0 if a slot is empty: */
950 if (l == 0xffffffff || l == 0x00000000 ||
951 l == 0x0000ffff || l == 0xffff0000)
952 return NULL;
953
954 /* Configuration request Retry Status */
955 while (l == 0xffff0001) {
956 msleep(delay);
957 delay *= 2;
958 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
959 return NULL;
960 /* Card hasn't responded in 60 seconds? Must be stuck. */
961 if (delay > 60 * 1000) {
80ccba11 962 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
963 "responding\n", pci_domain_nr(bus),
964 bus->number, PCI_SLOT(devfn),
965 PCI_FUNC(devfn));
966 return NULL;
967 }
968 }
969
bab41e9b 970 dev = alloc_pci_dev();
1da177e4
LT
971 if (!dev)
972 return NULL;
973
1da177e4 974 dev->bus = bus;
1da177e4 975 dev->devfn = devfn;
1da177e4
LT
976 dev->vendor = l & 0xffff;
977 dev->device = (l >> 16) & 0xffff;
cef354db 978
480b93b7 979 if (pci_setup_device(dev)) {
1da177e4
LT
980 kfree(dev);
981 return NULL;
982 }
1da177e4
LT
983
984 return dev;
985}
986
201de56e
ZY
987static void pci_init_capabilities(struct pci_dev *dev)
988{
989 /* MSI/MSI-X list */
990 pci_msi_init_pci_dev(dev);
991
63f4898a
RW
992 /* Buffers for saving PCIe and PCI-X capabilities */
993 pci_allocate_cap_save_buffers(dev);
994
201de56e
ZY
995 /* Power Management */
996 pci_pm_init(dev);
eb9c39d0 997 platform_pci_wakeup_init(dev);
201de56e
ZY
998
999 /* Vital Product Data */
1000 pci_vpd_pci22_init(dev);
58c3a727
YZ
1001
1002 /* Alternative Routing-ID Forwarding */
1003 pci_enable_ari(dev);
d1b054da
YZ
1004
1005 /* Single Root I/O Virtualization */
1006 pci_iov_init(dev);
201de56e
ZY
1007}
1008
96bde06a 1009void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1010{
cdb9b9f7
PM
1011 device_initialize(&dev->dev);
1012 dev->dev.release = pci_release_dev;
1013 pci_dev_get(dev);
1da177e4 1014
cdb9b9f7 1015 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1016 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1017 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1018
4d57cdfa 1019 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1020 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1021
1da177e4
LT
1022 /* Fix up broken headers */
1023 pci_fixup_device(pci_fixup_header, dev);
1024
4b77b0a2
RW
1025 /* Clear the state_saved flag. */
1026 dev->state_saved = false;
1027
201de56e
ZY
1028 /* Initialize various capabilities */
1029 pci_init_capabilities(dev);
eb9d0fe4 1030
1da177e4
LT
1031 /*
1032 * Add the device to our list of discovered devices
1033 * and the bus list for fixup functions, etc.
1034 */
d71374da 1035 down_write(&pci_bus_sem);
1da177e4 1036 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1037 up_write(&pci_bus_sem);
cdb9b9f7
PM
1038}
1039
451124a7 1040struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1041{
1042 struct pci_dev *dev;
1043
90bdb311
TP
1044 dev = pci_get_slot(bus, devfn);
1045 if (dev) {
1046 pci_dev_put(dev);
1047 return dev;
1048 }
1049
cdb9b9f7
PM
1050 dev = pci_scan_device(bus, devfn);
1051 if (!dev)
1052 return NULL;
1053
1054 pci_device_add(dev, bus);
1da177e4
LT
1055
1056 return dev;
1057}
b73e9687 1058EXPORT_SYMBOL(pci_scan_single_device);
1da177e4
LT
1059
1060/**
1061 * pci_scan_slot - scan a PCI slot on a bus for devices.
1062 * @bus: PCI bus to scan
1063 * @devfn: slot number to scan (must have zero function.)
1064 *
1065 * Scan a PCI slot on the specified PCI bus for devices, adding
1066 * discovered devices to the @bus->devices list. New devices
8a1bc901 1067 * will not have is_added set.
1b69dfc6
TP
1068 *
1069 * Returns the number of new devices found.
1da177e4 1070 */
96bde06a 1071int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1072{
1b69dfc6
TP
1073 int fn, nr = 0;
1074 struct pci_dev *dev;
1da177e4 1075
1b69dfc6
TP
1076 dev = pci_scan_single_device(bus, devfn);
1077 if (dev && !dev->is_added) /* new device? */
1078 nr++;
1079
a7db5040 1080 if (dev && dev->multifunction) {
1b69dfc6
TP
1081 for (fn = 1; fn < 8; fn++) {
1082 dev = pci_scan_single_device(bus, devfn + fn);
1083 if (dev) {
1084 if (!dev->is_added)
1085 nr++;
1086 dev->multifunction = 1;
1da177e4 1087 }
1da177e4
LT
1088 }
1089 }
7d715a6c 1090
149e1637
SL
1091 /* only one slot has pcie device */
1092 if (bus->self && nr)
7d715a6c
SL
1093 pcie_aspm_init_link_state(bus->self);
1094
1da177e4
LT
1095 return nr;
1096}
1097
0ab2b57f 1098unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1099{
1100 unsigned int devfn, pass, max = bus->secondary;
1101 struct pci_dev *dev;
1102
1103 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1104
1105 /* Go find them, Rover! */
1106 for (devfn = 0; devfn < 0x100; devfn += 8)
1107 pci_scan_slot(bus, devfn);
1108
a28724b0
YZ
1109 /* Reserve buses for SR-IOV capability. */
1110 max += pci_iov_bus_range(bus);
1111
1da177e4
LT
1112 /*
1113 * After performing arch-dependent fixup of the bus, look behind
1114 * all PCI-to-PCI bridges on this bus.
1115 */
74710ded
AC
1116 if (!bus->is_added) {
1117 pr_debug("PCI: Fixups for bus %04x:%02x\n",
1118 pci_domain_nr(bus), bus->number);
1119 pcibios_fixup_bus(bus);
1120 if (pci_is_root_bus(bus))
1121 bus->is_added = 1;
1122 }
1123
1da177e4
LT
1124 for (pass=0; pass < 2; pass++)
1125 list_for_each_entry(dev, &bus->devices, bus_list) {
1126 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1127 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1128 max = pci_scan_bridge(bus, dev, max, pass);
1129 }
1130
1131 /*
1132 * We've scanned the bus and so we know all about what's on
1133 * the other side of any bridges that may be on this bus plus
1134 * any devices.
1135 *
1136 * Return how far we've got finding sub-buses.
1137 */
1138 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1139 pci_domain_nr(bus), bus->number, max);
1140 return max;
1141}
1142
96bde06a 1143struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1144 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1145{
1146 int error;
1147 struct pci_bus *b;
1148 struct device *dev;
1149
1150 b = pci_alloc_bus();
1151 if (!b)
1152 return NULL;
1153
6a3b3e26 1154 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1da177e4
LT
1155 if (!dev){
1156 kfree(b);
1157 return NULL;
1158 }
1159
1160 b->sysdata = sysdata;
1161 b->ops = ops;
1162
1163 if (pci_find_bus(pci_domain_nr(b), bus)) {
1164 /* If we already got to this bus through a different bridge, ignore it */
1165 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1166 goto err_out;
1167 }
d71374da
ZY
1168
1169 down_write(&pci_bus_sem);
1da177e4 1170 list_add_tail(&b->node, &pci_root_buses);
d71374da 1171 up_write(&pci_bus_sem);
1da177e4 1172
1da177e4
LT
1173 dev->parent = parent;
1174 dev->release = pci_release_bus_bridge_dev;
1a927133 1175 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1da177e4
LT
1176 error = device_register(dev);
1177 if (error)
1178 goto dev_reg_err;
1179 b->bridge = get_device(dev);
1180
0d358f22
YL
1181 if (!parent)
1182 set_dev_node(b->bridge, pcibus_to_node(b));
1183
fd7d1ced
GKH
1184 b->dev.class = &pcibus_class;
1185 b->dev.parent = b->bridge;
1a927133 1186 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1187 error = device_register(&b->dev);
1da177e4
LT
1188 if (error)
1189 goto class_dev_reg_err;
fd7d1ced 1190 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1191 if (error)
fd7d1ced 1192 goto dev_create_file_err;
1da177e4
LT
1193
1194 /* Create legacy_io and legacy_mem files for this bus */
1195 pci_create_legacy_files(b);
1196
1da177e4
LT
1197 b->number = b->secondary = bus;
1198 b->resource[0] = &ioport_resource;
1199 b->resource[1] = &iomem_resource;
1200
1da177e4
LT
1201 return b;
1202
fd7d1ced
GKH
1203dev_create_file_err:
1204 device_unregister(&b->dev);
1da177e4
LT
1205class_dev_reg_err:
1206 device_unregister(dev);
1207dev_reg_err:
d71374da 1208 down_write(&pci_bus_sem);
1da177e4 1209 list_del(&b->node);
d71374da 1210 up_write(&pci_bus_sem);
1da177e4
LT
1211err_out:
1212 kfree(dev);
1213 kfree(b);
1214 return NULL;
1215}
cdb9b9f7 1216
0ab2b57f 1217struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1218 int bus, struct pci_ops *ops, void *sysdata)
1219{
1220 struct pci_bus *b;
1221
1222 b = pci_create_bus(parent, bus, ops, sysdata);
1223 if (b)
1224 b->subordinate = pci_scan_child_bus(b);
1225 return b;
1226}
1da177e4
LT
1227EXPORT_SYMBOL(pci_scan_bus_parented);
1228
1229#ifdef CONFIG_HOTPLUG
3ed4fd96
AC
1230/**
1231 * pci_rescan_bus - scan a PCI bus for devices.
1232 * @bus: PCI bus to scan
1233 *
1234 * Scan a PCI bus and child buses for new devices, adds them,
1235 * and enables them.
1236 *
1237 * Returns the max number of subordinate bus discovered.
1238 */
5446a6bd 1239unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
3ed4fd96
AC
1240{
1241 unsigned int max;
1242 struct pci_dev *dev;
1243
1244 max = pci_scan_child_bus(bus);
1245
705b1aaa 1246 down_read(&pci_bus_sem);
3ed4fd96
AC
1247 list_for_each_entry(dev, &bus->devices, bus_list)
1248 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1249 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1250 if (dev->subordinate)
1251 pci_bus_size_bridges(dev->subordinate);
705b1aaa 1252 up_read(&pci_bus_sem);
3ed4fd96
AC
1253
1254 pci_bus_assign_resources(bus);
1255 pci_enable_bridges(bus);
1256 pci_bus_add_devices(bus);
1257
1258 return max;
1259}
1260EXPORT_SYMBOL_GPL(pci_rescan_bus);
1261
1da177e4 1262EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1263EXPORT_SYMBOL(pci_scan_slot);
1264EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1265EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1266#endif
6b4b78fe 1267
99178b03 1268static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1269{
99178b03
GKH
1270 const struct pci_dev *a = to_pci_dev(d_a);
1271 const struct pci_dev *b = to_pci_dev(d_b);
1272
6b4b78fe
MD
1273 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1274 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1275
1276 if (a->bus->number < b->bus->number) return -1;
1277 else if (a->bus->number > b->bus->number) return 1;
1278
1279 if (a->devfn < b->devfn) return -1;
1280 else if (a->devfn > b->devfn) return 1;
1281
1282 return 0;
1283}
1284
5ff580c1 1285void __init pci_sort_breadthfirst(void)
6b4b78fe 1286{
99178b03 1287 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1288}