]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/probe.c
PCI: Add accessors for PCI Express Capability
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
67cdc827
YL
19struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
b9d320fc 99 .dev_attrs = pcibus_dev_attrs,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
147 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47
BH
152 default:
153 dev_warn(&dev->dev,
154 "mem unknown type %x treated as 32-bit BAR\n",
155 mem_type);
156 break;
157 }
28c6821a 158 return flags;
07eddf3d
YL
159}
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
253d2e54 174 u16 orig_cmd;
5bfa14ed 175 struct pci_bus_region region;
6ac665c6 176
1ed67439 177 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 178
253d2e54
JP
179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
6ac665c6
MW
185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
1ed67439 188 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
6ac665c6 197 */
45aa23b4 198 if (!sz || sz == 0xffffffff)
6ac665c6
MW
199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
28c6821a
BH
209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
6ac665c6 212 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
28c6821a 224 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
cc5499c3 242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
865df576
BH
243 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
244 pos);
6ac665c6 245 goto fail;
c7dabef8
BH
246 }
247
c7dabef8 248 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
249 /* Address above 32-bit boundary; disable the BAR */
250 pci_write_config_dword(dev, pos, 0);
251 pci_write_config_dword(dev, pos + 4, 0);
5bfa14ed
BH
252 region.start = 0;
253 region.end = sz64;
fb127cb9 254 pcibios_bus_to_resource(dev, res, &region);
6ac665c6 255 } else {
5bfa14ed
BH
256 region.start = l64;
257 region.end = l64 + sz64;
fb127cb9 258 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 259 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
a369c791 260 pos, res);
6ac665c6
MW
261 }
262 } else {
45aa23b4 263 sz = pci_size(l, sz, mask);
6ac665c6 264
45aa23b4 265 if (!sz)
6ac665c6
MW
266 goto fail;
267
5bfa14ed
BH
268 region.start = l;
269 region.end = l + sz;
fb127cb9 270 pcibios_bus_to_resource(dev, res, &region);
f393d9b1 271
c7dabef8 272 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
6ac665c6
MW
273 }
274
275 out:
bbffe435
BH
276 if (!dev->mmio_always_on)
277 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
278
28c6821a 279 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
6ac665c6
MW
280 fail:
281 res->flags = 0;
282 goto out;
07eddf3d
YL
283}
284
1da177e4
LT
285static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
286{
6ac665c6 287 unsigned int pos, reg;
07eddf3d 288
6ac665c6
MW
289 for (pos = 0; pos < howmany; pos++) {
290 struct resource *res = &dev->resource[pos];
1da177e4 291 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 292 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 293 }
6ac665c6 294
1da177e4 295 if (rom) {
6ac665c6 296 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 297 dev->rom_base_reg = rom;
6ac665c6
MW
298 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
299 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
300 IORESOURCE_SIZEALIGN;
301 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
302 }
303}
304
fa27b2d1 305static void __devinit pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
306{
307 struct pci_dev *dev = child->self;
308 u8 io_base_lo, io_limit_lo;
2b28ae19 309 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 310 struct pci_bus_region region;
2b28ae19
BH
311 struct resource *res;
312
313 io_mask = PCI_IO_RANGE_MASK;
314 io_granularity = 0x1000;
315 if (dev->io_window_1k) {
316 /* Support 1K I/O space granularity */
317 io_mask = PCI_IO_1K_RANGE_MASK;
318 io_granularity = 0x400;
319 }
1da177e4 320
1da177e4
LT
321 res = child->resource[0];
322 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
323 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
324 base = (io_base_lo & io_mask) << 8;
325 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
326
327 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
328 u16 io_base_hi, io_limit_hi;
8f38eaca 329
1da177e4
LT
330 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
331 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
332 base |= ((unsigned long) io_base_hi << 16);
333 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
334 }
335
5dde383e 336 if (base <= limit) {
1da177e4 337 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 338 region.start = base;
2b28ae19
BH
339 region.end = limit + io_granularity - 1;
340 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 341 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 342 }
fa27b2d1
BH
343}
344
345static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
346{
347 struct pci_dev *dev = child->self;
348 u16 mem_base_lo, mem_limit_lo;
349 unsigned long base, limit;
5bfa14ed 350 struct pci_bus_region region;
fa27b2d1 351 struct resource *res;
1da177e4
LT
352
353 res = child->resource[1];
354 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
355 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
356 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
357 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 358 if (base <= limit) {
1da177e4 359 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
360 region.start = base;
361 region.end = limit + 0xfffff;
fb127cb9 362 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 363 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 364 }
fa27b2d1
BH
365}
366
367static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
368{
369 struct pci_dev *dev = child->self;
370 u16 mem_base_lo, mem_limit_lo;
371 unsigned long base, limit;
5bfa14ed 372 struct pci_bus_region region;
fa27b2d1 373 struct resource *res;
1da177e4
LT
374
375 res = child->resource[2];
376 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
377 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
378 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
379 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
380
381 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
382 u32 mem_base_hi, mem_limit_hi;
8f38eaca 383
1da177e4
LT
384 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
385 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
386
387 /*
388 * Some bridges set the base > limit by default, and some
389 * (broken) BIOSes do not initialize them. If we find
390 * this, just assume they are not being used.
391 */
392 if (mem_base_hi <= mem_limit_hi) {
393#if BITS_PER_LONG == 64
8f38eaca
BH
394 base |= ((unsigned long) mem_base_hi) << 32;
395 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
396#else
397 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
398 dev_err(&dev->dev, "can't handle 64-bit "
399 "address space for bridge\n");
1da177e4
LT
400 return;
401 }
402#endif
403 }
404 }
5dde383e 405 if (base <= limit) {
1f82de10
YL
406 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
407 IORESOURCE_MEM | IORESOURCE_PREFETCH;
408 if (res->flags & PCI_PREF_RANGE_TYPE_64)
409 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
410 region.start = base;
411 region.end = limit + 0xfffff;
fb127cb9 412 pcibios_bus_to_resource(dev, res, &region);
c7dabef8 413 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
414 }
415}
416
fa27b2d1
BH
417void __devinit pci_read_bridge_bases(struct pci_bus *child)
418{
419 struct pci_dev *dev = child->self;
2fe2abf8 420 struct resource *res;
fa27b2d1
BH
421 int i;
422
423 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
424 return;
425
b918c62e
YL
426 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
427 &child->busn_res,
fa27b2d1
BH
428 dev->transparent ? " (subtractive decode)" : "");
429
2fe2abf8
BH
430 pci_bus_remove_resources(child);
431 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
432 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
433
fa27b2d1
BH
434 pci_read_bridge_io(child);
435 pci_read_bridge_mmio(child);
436 pci_read_bridge_mmio_pref(child);
2adf7516
BH
437
438 if (dev->transparent) {
2fe2abf8
BH
439 pci_bus_for_each_resource(child->parent, res, i) {
440 if (res) {
441 pci_bus_add_resource(child, res,
442 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
443 dev_printk(KERN_DEBUG, &dev->dev,
444 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
445 res);
446 }
2adf7516
BH
447 }
448 }
fa27b2d1
BH
449}
450
96bde06a 451static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
452{
453 struct pci_bus *b;
454
f5afe806 455 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 456 if (b) {
1da177e4
LT
457 INIT_LIST_HEAD(&b->node);
458 INIT_LIST_HEAD(&b->children);
459 INIT_LIST_HEAD(&b->devices);
f46753c5 460 INIT_LIST_HEAD(&b->slots);
2fe2abf8 461 INIT_LIST_HEAD(&b->resources);
3749c51a
MW
462 b->max_bus_speed = PCI_SPEED_UNKNOWN;
463 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
464 }
465 return b;
466}
467
7b543663
YL
468static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
469{
470 struct pci_host_bridge *bridge;
471
472 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
473 if (bridge) {
474 INIT_LIST_HEAD(&bridge->windows);
475 bridge->bus = b;
476 }
477
478 return bridge;
479}
480
9be60ca0
MW
481static unsigned char pcix_bus_speed[] = {
482 PCI_SPEED_UNKNOWN, /* 0 */
483 PCI_SPEED_66MHz_PCIX, /* 1 */
484 PCI_SPEED_100MHz_PCIX, /* 2 */
485 PCI_SPEED_133MHz_PCIX, /* 3 */
486 PCI_SPEED_UNKNOWN, /* 4 */
487 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
488 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
489 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
490 PCI_SPEED_UNKNOWN, /* 8 */
491 PCI_SPEED_66MHz_PCIX_266, /* 9 */
492 PCI_SPEED_100MHz_PCIX_266, /* A */
493 PCI_SPEED_133MHz_PCIX_266, /* B */
494 PCI_SPEED_UNKNOWN, /* C */
495 PCI_SPEED_66MHz_PCIX_533, /* D */
496 PCI_SPEED_100MHz_PCIX_533, /* E */
497 PCI_SPEED_133MHz_PCIX_533 /* F */
498};
499
3749c51a
MW
500static unsigned char pcie_link_speed[] = {
501 PCI_SPEED_UNKNOWN, /* 0 */
502 PCIE_SPEED_2_5GT, /* 1 */
503 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 504 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
505 PCI_SPEED_UNKNOWN, /* 4 */
506 PCI_SPEED_UNKNOWN, /* 5 */
507 PCI_SPEED_UNKNOWN, /* 6 */
508 PCI_SPEED_UNKNOWN, /* 7 */
509 PCI_SPEED_UNKNOWN, /* 8 */
510 PCI_SPEED_UNKNOWN, /* 9 */
511 PCI_SPEED_UNKNOWN, /* A */
512 PCI_SPEED_UNKNOWN, /* B */
513 PCI_SPEED_UNKNOWN, /* C */
514 PCI_SPEED_UNKNOWN, /* D */
515 PCI_SPEED_UNKNOWN, /* E */
516 PCI_SPEED_UNKNOWN /* F */
517};
518
519void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
520{
521 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
522}
523EXPORT_SYMBOL_GPL(pcie_update_link_speed);
524
45b4cdd5
MW
525static unsigned char agp_speeds[] = {
526 AGP_UNKNOWN,
527 AGP_1X,
528 AGP_2X,
529 AGP_4X,
530 AGP_8X
531};
532
533static enum pci_bus_speed agp_speed(int agp3, int agpstat)
534{
535 int index = 0;
536
537 if (agpstat & 4)
538 index = 3;
539 else if (agpstat & 2)
540 index = 2;
541 else if (agpstat & 1)
542 index = 1;
543 else
544 goto out;
545
546 if (agp3) {
547 index += 2;
548 if (index == 5)
549 index = 0;
550 }
551
552 out:
553 return agp_speeds[index];
554}
555
556
9be60ca0
MW
557static void pci_set_bus_speed(struct pci_bus *bus)
558{
559 struct pci_dev *bridge = bus->self;
560 int pos;
561
45b4cdd5
MW
562 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
563 if (!pos)
564 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
565 if (pos) {
566 u32 agpstat, agpcmd;
567
568 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
569 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
572 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
573 }
574
9be60ca0
MW
575 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
576 if (pos) {
577 u16 status;
578 enum pci_bus_speed max;
579 pci_read_config_word(bridge, pos + 2, &status);
580
581 if (status & 0x8000) {
582 max = PCI_SPEED_133MHz_PCIX_533;
583 } else if (status & 0x4000) {
584 max = PCI_SPEED_133MHz_PCIX_266;
585 } else if (status & 0x0002) {
586 if (((status >> 12) & 0x3) == 2) {
587 max = PCI_SPEED_133MHz_PCIX_ECC;
588 } else {
589 max = PCI_SPEED_133MHz_PCIX;
590 }
591 } else {
592 max = PCI_SPEED_66MHz_PCIX;
593 }
594
595 bus->max_bus_speed = max;
596 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
597
598 return;
599 }
600
601 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
602 if (pos) {
603 u32 linkcap;
604 u16 linksta;
605
606 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
607 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
608
609 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
610 pcie_update_link_speed(bus, linksta);
611 }
612}
613
614
cbd4e055
AB
615static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
616 struct pci_dev *bridge, int busnr)
1da177e4
LT
617{
618 struct pci_bus *child;
619 int i;
620
621 /*
622 * Allocate a new bus, and inherit stuff from the parent..
623 */
624 child = pci_alloc_bus();
625 if (!child)
626 return NULL;
627
1da177e4
LT
628 child->parent = parent;
629 child->ops = parent->ops;
630 child->sysdata = parent->sysdata;
6e325a62 631 child->bus_flags = parent->bus_flags;
1da177e4 632
fd7d1ced
GKH
633 /* initialize some portions of the bus device, but don't register it
634 * now as the parent is not properly set up yet. This device will get
635 * registered later in pci_bus_add_devices()
636 */
637 child->dev.class = &pcibus_class;
1a927133 638 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
639
640 /*
641 * Set up the primary, secondary and subordinate
642 * bus numbers.
643 */
b918c62e
YL
644 child->number = child->busn_res.start = busnr;
645 child->primary = parent->busn_res.start;
646 child->busn_res.end = 0xff;
1da177e4 647
3789fa8a
YZ
648 if (!bridge)
649 return child;
650
651 child->self = bridge;
652 child->bridge = get_device(&bridge->dev);
98d9f30c 653 pci_set_bus_of_node(child);
9be60ca0
MW
654 pci_set_bus_speed(child);
655
1da177e4 656 /* Set up default resource pointers and names.. */
fde09c6d 657 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
658 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
659 child->resource[i]->name = child->name;
660 }
661 bridge->subordinate = child;
662
663 return child;
664}
665
451124a7 666struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
667{
668 struct pci_bus *child;
669
670 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 671 if (child) {
d71374da 672 down_write(&pci_bus_sem);
1da177e4 673 list_add_tail(&child->node, &parent->children);
d71374da 674 up_write(&pci_bus_sem);
e4ea9bb7 675 }
1da177e4
LT
676 return child;
677}
678
96bde06a 679static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
680{
681 struct pci_bus *parent = child->parent;
12f44f46
IK
682
683 /* Attempts to fix that up are really dangerous unless
684 we're going to re-assign all bus numbers. */
685 if (!pcibios_assign_all_busses())
686 return;
687
b918c62e
YL
688 while (parent->parent && parent->busn_res.end < max) {
689 parent->busn_res.end = max;
26f674ae
GKH
690 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
691 parent = parent->parent;
692 }
693}
694
1da177e4
LT
695/*
696 * If it's a bridge, configure it and scan the bus behind it.
697 * For CardBus bridges, we don't scan behind as the devices will
698 * be handled by the bridge driver itself.
699 *
700 * We need to process bridges in two passes -- first we scan those
701 * already configured by the BIOS and after we are done with all of
702 * them, we proceed to assigning numbers to the remaining buses in
703 * order to avoid overlaps between old and new bus numbers.
704 */
0ab2b57f 705int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
706{
707 struct pci_bus *child;
708 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 709 u32 buses, i, j = 0;
1da177e4 710 u16 bctl;
99ddd552 711 u8 primary, secondary, subordinate;
a1c19894 712 int broken = 0;
1da177e4
LT
713
714 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
715 primary = buses & 0xFF;
716 secondary = (buses >> 8) & 0xFF;
717 subordinate = (buses >> 16) & 0xFF;
1da177e4 718
99ddd552
BH
719 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
720 secondary, subordinate, pass);
1da177e4 721
71f6bd4a
YL
722 if (!primary && (primary != bus->number) && secondary && subordinate) {
723 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
724 primary = bus->number;
725 }
726
a1c19894
BH
727 /* Check if setup is sensible at all */
728 if (!pass &&
99ddd552 729 (primary != bus->number || secondary <= bus->number)) {
a1c19894
BH
730 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
731 broken = 1;
732 }
733
1da177e4
LT
734 /* Disable MasterAbortMode during probing to avoid reporting
735 of bus errors (in some architectures) */
736 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
737 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
738 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
739
99ddd552
BH
740 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
741 !is_cardbus && !broken) {
742 unsigned int cmax;
1da177e4
LT
743 /*
744 * Bus already configured by firmware, process it in the first
745 * pass and just note the configuration.
746 */
747 if (pass)
bbe8f9a3 748 goto out;
1da177e4
LT
749
750 /*
751 * If we already got to this bus through a different bridge,
74710ded
AC
752 * don't re-add it. This can happen with the i450NX chipset.
753 *
754 * However, we continue to descend down the hierarchy and
755 * scan remaining child buses.
1da177e4 756 */
99ddd552 757 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 758 if (!child) {
99ddd552 759 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
760 if (!child)
761 goto out;
99ddd552 762 child->primary = primary;
bc76b731 763 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 764 child->bridge_ctl = bctl;
1da177e4
LT
765 }
766
1da177e4
LT
767 cmax = pci_scan_child_bus(child);
768 if (cmax > max)
769 max = cmax;
b918c62e
YL
770 if (child->busn_res.end > max)
771 max = child->busn_res.end;
1da177e4
LT
772 } else {
773 /*
774 * We need to assign a number to this bus which we always
775 * do in the second pass.
776 */
12f44f46 777 if (!pass) {
a1c19894 778 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
779 /* Temporarily disable forwarding of the
780 configuration cycles on all bridges in
781 this bus segment to avoid possible
782 conflicts in the second pass between two
783 bridges programmed with overlapping
784 bus ranges. */
785 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
786 buses & ~0xffffff);
bbe8f9a3 787 goto out;
12f44f46 788 }
1da177e4
LT
789
790 /* Clear errors */
791 pci_write_config_word(dev, PCI_STATUS, 0xffff);
792
cc57450f 793 /* Prevent assigning a bus number that already exists.
b1a98b69
TC
794 * This can happen when a bridge is hot-plugged, so in
795 * this case we only re-scan this bus. */
796 child = pci_find_bus(pci_domain_nr(bus), max+1);
797 if (!child) {
798 child = pci_add_new_bus(bus, dev, ++max);
799 if (!child)
800 goto out;
bc76b731 801 pci_bus_insert_busn_res(child, max, 0xff);
b1a98b69 802 }
1da177e4
LT
803 buses = (buses & 0xff000000)
804 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
805 | ((unsigned int)(child->busn_res.start) << 8)
806 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
807
808 /*
809 * yenta.c forces a secondary latency timer of 176.
810 * Copy that behaviour here.
811 */
812 if (is_cardbus) {
813 buses &= ~0xff000000;
814 buses |= CARDBUS_LATENCY_TIMER << 24;
815 }
7c867c88 816
1da177e4
LT
817 /*
818 * We need to blast all three values with a single write.
819 */
820 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
821
822 if (!is_cardbus) {
11949255 823 child->bridge_ctl = bctl;
26f674ae
GKH
824 /*
825 * Adjust subordinate busnr in parent buses.
826 * We do this before scanning for children because
827 * some devices may not be detected if the bios
828 * was lazy.
829 */
830 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
831 /* Now we can scan all subordinate buses... */
832 max = pci_scan_child_bus(child);
e3ac86d8
KA
833 /*
834 * now fix it up again since we have found
835 * the real value of max.
836 */
837 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
838 } else {
839 /*
840 * For CardBus bridges, we leave 4 bus numbers
841 * as cards with a PCI-to-PCI bridge can be
842 * inserted later.
843 */
49887941
DB
844 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
845 struct pci_bus *parent = bus;
cc57450f
RS
846 if (pci_find_bus(pci_domain_nr(bus),
847 max+i+1))
848 break;
49887941
DB
849 while (parent->parent) {
850 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
851 (parent->busn_res.end > max) &&
852 (parent->busn_res.end <= max+i)) {
49887941
DB
853 j = 1;
854 }
855 parent = parent->parent;
856 }
857 if (j) {
858 /*
859 * Often, there are two cardbus bridges
860 * -- try to leave one valid bus number
861 * for each one.
862 */
863 i /= 2;
864 break;
865 }
866 }
cc57450f 867 max += i;
26f674ae 868 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
869 }
870 /*
871 * Set the subordinate bus number to its real value.
872 */
bc76b731 873 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
874 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
875 }
876
cb3576fa
GH
877 sprintf(child->name,
878 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
879 pci_domain_nr(bus), child->number);
1da177e4 880
d55bef51 881 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 882 while (bus->parent) {
b918c62e
YL
883 if ((child->busn_res.end > bus->busn_res.end) ||
884 (child->number > bus->busn_res.end) ||
49887941 885 (child->number < bus->number) ||
b918c62e
YL
886 (child->busn_res.end < bus->number)) {
887 dev_info(&child->dev, "%pR %s "
888 "hidden behind%s bridge %s %pR\n",
889 &child->busn_res,
890 (bus->number > child->busn_res.end &&
891 bus->busn_res.end < child->number) ?
a6f29a98
JP
892 "wholly" : "partially",
893 bus->self->transparent ? " transparent" : "",
865df576 894 dev_name(&bus->dev),
b918c62e 895 &bus->busn_res);
49887941
DB
896 }
897 bus = bus->parent;
898 }
899
bbe8f9a3
RB
900out:
901 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
902
1da177e4
LT
903 return max;
904}
905
906/*
907 * Read interrupt line and base address registers.
908 * The architecture-dependent code can tweak these, of course.
909 */
910static void pci_read_irq(struct pci_dev *dev)
911{
912 unsigned char irq;
913
914 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 915 dev->pin = irq;
1da177e4
LT
916 if (irq)
917 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
918 dev->irq = irq;
919}
920
bb209c82 921void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
922{
923 int pos;
924 u16 reg16;
925
926 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
927 if (!pos)
928 return;
929 pdev->is_pcie = 1;
0efea000 930 pdev->pcie_cap = pos;
480b93b7 931 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 932 pdev->pcie_flags_reg = reg16;
b03e7495
JM
933 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
934 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
935}
936
bb209c82 937void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489
EB
938{
939 int pos;
940 u16 reg16;
941 u32 reg32;
942
06a1cbaf 943 pos = pci_pcie_cap(pdev);
28760489
EB
944 if (!pos)
945 return;
946 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
947 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
948 return;
949 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
950 if (reg32 & PCI_EXP_SLTCAP_HPC)
951 pdev->is_hotplug_bridge = 1;
952}
953
01abc2aa 954#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 955
1da177e4
LT
956/**
957 * pci_setup_device - fill in class and map information of a device
958 * @dev: the device structure to fill
959 *
960 * Initialize the device structure with information about the device's
961 * vendor,class,memory and IO-space addresses,IRQ lines etc.
962 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
963 * Returns 0 on success and negative if unknown type of device (not normal,
964 * bridge or CardBus).
1da177e4 965 */
480b93b7 966int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
967{
968 u32 class;
480b93b7
YZ
969 u8 hdr_type;
970 struct pci_slot *slot;
bc577d2b 971 int pos = 0;
5bfa14ed
BH
972 struct pci_bus_region region;
973 struct resource *res;
480b93b7
YZ
974
975 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
976 return -EIO;
977
978 dev->sysdata = dev->bus->sysdata;
979 dev->dev.parent = dev->bus->bridge;
980 dev->dev.bus = &pci_bus_type;
981 dev->hdr_type = hdr_type & 0x7f;
982 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
983 dev->error_state = pci_channel_io_normal;
984 set_pcie_port_type(dev);
985
986 list_for_each_entry(slot, &dev->bus->slots, list)
987 if (PCI_SLOT(dev->devfn) == slot->number)
988 dev->slot = slot;
989
990 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
991 set this higher, assuming the system even supports it. */
992 dev->dma_mask = 0xffffffff;
1da177e4 993
eebfcfb5
GKH
994 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
995 dev->bus->number, PCI_SLOT(dev->devfn),
996 PCI_FUNC(dev->devfn));
1da177e4
LT
997
998 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 999 dev->revision = class & 0xff;
2dd8ba92 1000 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1001
2dd8ba92
YL
1002 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1003 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1004
853346e4
YZ
1005 /* need to have dev->class ready */
1006 dev->cfg_size = pci_cfg_space_size(dev);
1007
1da177e4 1008 /* "Unknown power state" */
3fe9d19f 1009 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1010
1011 /* Early fixups, before probing the BARs */
1012 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1013 /* device class may be changed after fixup */
1014 class = dev->class >> 8;
1da177e4
LT
1015
1016 switch (dev->hdr_type) { /* header type */
1017 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1018 if (class == PCI_CLASS_BRIDGE_PCI)
1019 goto bad;
1020 pci_read_irq(dev);
1021 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1022 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1023 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1024
1025 /*
1026 * Do the ugly legacy mode stuff here rather than broken chip
1027 * quirk code. Legacy mode ATA controllers have fixed
1028 * addresses. These are not always echoed in BAR0-3, and
1029 * BAR0-3 in a few cases contain junk!
1030 */
1031 if (class == PCI_CLASS_STORAGE_IDE) {
1032 u8 progif;
1033 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1034 if ((progif & 1) == 0) {
5bfa14ed
BH
1035 region.start = 0x1F0;
1036 region.end = 0x1F7;
1037 res = &dev->resource[0];
1038 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1039 pcibios_bus_to_resource(dev, res, &region);
5bfa14ed
BH
1040 region.start = 0x3F6;
1041 region.end = 0x3F6;
1042 res = &dev->resource[1];
1043 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1044 pcibios_bus_to_resource(dev, res, &region);
368c73d4
AC
1045 }
1046 if ((progif & 4) == 0) {
5bfa14ed
BH
1047 region.start = 0x170;
1048 region.end = 0x177;
1049 res = &dev->resource[2];
1050 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1051 pcibios_bus_to_resource(dev, res, &region);
5bfa14ed
BH
1052 region.start = 0x376;
1053 region.end = 0x376;
1054 res = &dev->resource[3];
1055 res->flags = LEGACY_IO_RESOURCE;
fb127cb9 1056 pcibios_bus_to_resource(dev, res, &region);
368c73d4
AC
1057 }
1058 }
1da177e4
LT
1059 break;
1060
1061 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1062 if (class != PCI_CLASS_BRIDGE_PCI)
1063 goto bad;
1064 /* The PCI-to-PCI bridge spec requires that subtractive
1065 decoding (i.e. transparent) bridge must have programming
1066 interface code of 0x01. */
3efd273b 1067 pci_read_irq(dev);
1da177e4
LT
1068 dev->transparent = ((dev->class & 0xff) == 1);
1069 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1070 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1071 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1072 if (pos) {
1073 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1074 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1075 }
1da177e4
LT
1076 break;
1077
1078 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1079 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1080 goto bad;
1081 pci_read_irq(dev);
1082 pci_read_bases(dev, 1, 0);
1083 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1084 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1085 break;
1086
1087 default: /* unknown header */
80ccba11
BH
1088 dev_err(&dev->dev, "unknown header type %02x, "
1089 "ignoring device\n", dev->hdr_type);
480b93b7 1090 return -EIO;
1da177e4
LT
1091
1092 bad:
2dd8ba92
YL
1093 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1094 "type %02x)\n", dev->class, dev->hdr_type);
1da177e4
LT
1095 dev->class = PCI_CLASS_NOT_DEFINED;
1096 }
1097
1098 /* We found a fine healthy device, go go go... */
1099 return 0;
1100}
1101
201de56e
ZY
1102static void pci_release_capabilities(struct pci_dev *dev)
1103{
1104 pci_vpd_release(dev);
d1b054da 1105 pci_iov_release(dev);
f796841e 1106 pci_free_cap_save_buffers(dev);
201de56e
ZY
1107}
1108
1da177e4
LT
1109/**
1110 * pci_release_dev - free a pci device structure when all users of it are finished.
1111 * @dev: device that's been disconnected
1112 *
1113 * Will be called only by the device core when all users of this pci device are
1114 * done.
1115 */
1116static void pci_release_dev(struct device *dev)
1117{
1118 struct pci_dev *pci_dev;
1119
1120 pci_dev = to_pci_dev(dev);
201de56e 1121 pci_release_capabilities(pci_dev);
98d9f30c 1122 pci_release_of_node(pci_dev);
1da177e4
LT
1123 kfree(pci_dev);
1124}
1125
1126/**
1127 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 1128 * @dev: PCI device
1da177e4
LT
1129 *
1130 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1131 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1132 * access it. Maybe we don't have a way to generate extended config space
1133 * accesses, or the device is behind a reverse Express bridge. So we try
1134 * reading the dword at 0x100 which must either be 0 or a valid extended
1135 * capability header.
1136 */
70b9f7dc 1137int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 1138{
1da177e4 1139 u32 status;
557848c3 1140 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 1141
557848c3 1142 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
1143 goto fail;
1144 if (status == 0xffffffff)
1145 goto fail;
1146
1147 return PCI_CFG_SPACE_EXP_SIZE;
1148
1149 fail:
1150 return PCI_CFG_SPACE_SIZE;
1151}
1152
1153int pci_cfg_space_size(struct pci_dev *dev)
1154{
1155 int pos;
1156 u32 status;
dfadd9ed
YL
1157 u16 class;
1158
1159 class = dev->class >> 8;
1160 if (class == PCI_CLASS_BRIDGE_HOST)
1161 return pci_cfg_space_size_ext(dev);
57741a77 1162
06a1cbaf 1163 pos = pci_pcie_cap(dev);
1da177e4
LT
1164 if (!pos) {
1165 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1166 if (!pos)
1167 goto fail;
1168
1169 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1170 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1171 goto fail;
1172 }
1173
70b9f7dc 1174 return pci_cfg_space_size_ext(dev);
1da177e4
LT
1175
1176 fail:
1177 return PCI_CFG_SPACE_SIZE;
1178}
1179
1180static void pci_release_bus_bridge_dev(struct device *dev)
1181{
7b543663
YL
1182 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1183
4fa2649a
YL
1184 if (bridge->release_fn)
1185 bridge->release_fn(bridge);
7b543663
YL
1186
1187 pci_free_resource_list(&bridge->windows);
1188
1189 kfree(bridge);
1da177e4
LT
1190}
1191
65891215
ME
1192struct pci_dev *alloc_pci_dev(void)
1193{
1194 struct pci_dev *dev;
1195
1196 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1197 if (!dev)
1198 return NULL;
1199
65891215
ME
1200 INIT_LIST_HEAD(&dev->bus_list);
1201
1202 return dev;
1203}
1204EXPORT_SYMBOL(alloc_pci_dev);
1205
efdc87da
YL
1206bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1207 int crs_timeout)
1da177e4 1208{
1da177e4
LT
1209 int delay = 1;
1210
efdc87da
YL
1211 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1212 return false;
1da177e4
LT
1213
1214 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1215 if (*l == 0xffffffff || *l == 0x00000000 ||
1216 *l == 0x0000ffff || *l == 0xffff0000)
1217 return false;
1da177e4
LT
1218
1219 /* Configuration request Retry Status */
efdc87da
YL
1220 while (*l == 0xffff0001) {
1221 if (!crs_timeout)
1222 return false;
1223
1da177e4
LT
1224 msleep(delay);
1225 delay *= 2;
efdc87da
YL
1226 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1227 return false;
1da177e4 1228 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1229 if (delay > crs_timeout) {
80ccba11 1230 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1231 "responding\n", pci_domain_nr(bus),
1232 bus->number, PCI_SLOT(devfn),
1233 PCI_FUNC(devfn));
efdc87da 1234 return false;
1da177e4
LT
1235 }
1236 }
1237
efdc87da
YL
1238 return true;
1239}
1240EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1241
1242/*
1243 * Read the config data for a PCI device, sanity-check it
1244 * and fill in the dev structure...
1245 */
1246static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1247{
1248 struct pci_dev *dev;
1249 u32 l;
1250
1251 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1252 return NULL;
1253
bab41e9b 1254 dev = alloc_pci_dev();
1da177e4
LT
1255 if (!dev)
1256 return NULL;
1257
1da177e4 1258 dev->bus = bus;
1da177e4 1259 dev->devfn = devfn;
1da177e4
LT
1260 dev->vendor = l & 0xffff;
1261 dev->device = (l >> 16) & 0xffff;
cef354db 1262
98d9f30c
BH
1263 pci_set_of_node(dev);
1264
480b93b7 1265 if (pci_setup_device(dev)) {
1da177e4
LT
1266 kfree(dev);
1267 return NULL;
1268 }
1da177e4
LT
1269
1270 return dev;
1271}
1272
201de56e
ZY
1273static void pci_init_capabilities(struct pci_dev *dev)
1274{
1275 /* MSI/MSI-X list */
1276 pci_msi_init_pci_dev(dev);
1277
63f4898a
RW
1278 /* Buffers for saving PCIe and PCI-X capabilities */
1279 pci_allocate_cap_save_buffers(dev);
1280
201de56e
ZY
1281 /* Power Management */
1282 pci_pm_init(dev);
eb9c39d0 1283 platform_pci_wakeup_init(dev);
201de56e
ZY
1284
1285 /* Vital Product Data */
1286 pci_vpd_pci22_init(dev);
58c3a727
YZ
1287
1288 /* Alternative Routing-ID Forwarding */
1289 pci_enable_ari(dev);
d1b054da
YZ
1290
1291 /* Single Root I/O Virtualization */
1292 pci_iov_init(dev);
ae21ee65
AK
1293
1294 /* Enable ACS P2P upstream forwarding */
5d990b62 1295 pci_enable_acs(dev);
201de56e
ZY
1296}
1297
96bde06a 1298void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1299{
cdb9b9f7
PM
1300 device_initialize(&dev->dev);
1301 dev->dev.release = pci_release_dev;
1302 pci_dev_get(dev);
1da177e4 1303
cdb9b9f7 1304 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1305 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1306 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1307
4d57cdfa 1308 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1309 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1310
1da177e4
LT
1311 /* Fix up broken headers */
1312 pci_fixup_device(pci_fixup_header, dev);
1313
2069ecfb
YL
1314 /* moved out from quirk header fixup code */
1315 pci_reassigndev_resource_alignment(dev);
1316
4b77b0a2
RW
1317 /* Clear the state_saved flag. */
1318 dev->state_saved = false;
1319
201de56e
ZY
1320 /* Initialize various capabilities */
1321 pci_init_capabilities(dev);
eb9d0fe4 1322
1da177e4
LT
1323 /*
1324 * Add the device to our list of discovered devices
1325 * and the bus list for fixup functions, etc.
1326 */
d71374da 1327 down_write(&pci_bus_sem);
1da177e4 1328 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1329 up_write(&pci_bus_sem);
cdb9b9f7
PM
1330}
1331
451124a7 1332struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1333{
1334 struct pci_dev *dev;
1335
90bdb311
TP
1336 dev = pci_get_slot(bus, devfn);
1337 if (dev) {
1338 pci_dev_put(dev);
1339 return dev;
1340 }
1341
cdb9b9f7
PM
1342 dev = pci_scan_device(bus, devfn);
1343 if (!dev)
1344 return NULL;
1345
1346 pci_device_add(dev, bus);
1da177e4
LT
1347
1348 return dev;
1349}
b73e9687 1350EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1351
f07852d6
MW
1352static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1353{
1354 u16 cap;
4fb88c1a
MW
1355 unsigned pos, next_fn;
1356
1357 if (!dev)
1358 return 0;
1359
1360 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
f07852d6
MW
1361 if (!pos)
1362 return 0;
1363 pci_read_config_word(dev, pos + 4, &cap);
4fb88c1a
MW
1364 next_fn = cap >> 8;
1365 if (next_fn <= fn)
1366 return 0;
1367 return next_fn;
f07852d6
MW
1368}
1369
1370static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1371{
1372 return (fn + 1) % 8;
1373}
1374
1375static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1376{
1377 return 0;
1378}
1379
1380static int only_one_child(struct pci_bus *bus)
1381{
1382 struct pci_dev *parent = bus->self;
284f5f9d 1383
f07852d6
MW
1384 if (!parent || !pci_is_pcie(parent))
1385 return 0;
62f87c0e 1386 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1387 return 1;
62f87c0e 1388 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1389 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1390 return 1;
1391 return 0;
1392}
1393
1da177e4
LT
1394/**
1395 * pci_scan_slot - scan a PCI slot on a bus for devices.
1396 * @bus: PCI bus to scan
1397 * @devfn: slot number to scan (must have zero function.)
1398 *
1399 * Scan a PCI slot on the specified PCI bus for devices, adding
1400 * discovered devices to the @bus->devices list. New devices
8a1bc901 1401 * will not have is_added set.
1b69dfc6
TP
1402 *
1403 * Returns the number of new devices found.
1da177e4 1404 */
96bde06a 1405int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1406{
f07852d6 1407 unsigned fn, nr = 0;
1b69dfc6 1408 struct pci_dev *dev;
f07852d6
MW
1409 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1410
1411 if (only_one_child(bus) && (devfn > 0))
1412 return 0; /* Already scanned the entire slot */
1da177e4 1413
1b69dfc6 1414 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1415 if (!dev)
1416 return 0;
1417 if (!dev->is_added)
1b69dfc6
TP
1418 nr++;
1419
f07852d6
MW
1420 if (pci_ari_enabled(bus))
1421 next_fn = next_ari_fn;
4fb88c1a 1422 else if (dev->multifunction)
f07852d6
MW
1423 next_fn = next_trad_fn;
1424
1425 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1426 dev = pci_scan_single_device(bus, devfn + fn);
1427 if (dev) {
1428 if (!dev->is_added)
1429 nr++;
1430 dev->multifunction = 1;
1da177e4
LT
1431 }
1432 }
7d715a6c 1433
149e1637
SL
1434 /* only one slot has pcie device */
1435 if (bus->self && nr)
7d715a6c
SL
1436 pcie_aspm_init_link_state(bus->self);
1437
1da177e4
LT
1438 return nr;
1439}
1440
b03e7495
JM
1441static int pcie_find_smpss(struct pci_dev *dev, void *data)
1442{
1443 u8 *smpss = data;
1444
1445 if (!pci_is_pcie(dev))
1446 return 0;
1447
1448 /* For PCIE hotplug enabled slots not connected directly to a
1449 * PCI-E root port, there can be problems when hotplugging
1450 * devices. This is due to the possibility of hotplugging a
1451 * device into the fabric with a smaller MPS that the devices
1452 * currently running have configured. Modifying the MPS on the
1453 * running devices could cause a fatal bus error due to an
1454 * incoming frame being larger than the newly configured MPS.
1455 * To work around this, the MPS for the entire fabric must be
1456 * set to the minimum size. Any devices hotplugged into this
1457 * fabric will have the minimum MPS set. If the PCI hotplug
1458 * slot is directly connected to the root port and there are not
1459 * other devices on the fabric (which seems to be the most
1460 * common case), then this is not an issue and MPS discovery
1461 * will occur as normal.
1462 */
1463 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
1a4b1a41 1464 (dev->bus->self &&
62f87c0e 1465 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
b03e7495
JM
1466 *smpss = 0;
1467
1468 if (*smpss > dev->pcie_mpss)
1469 *smpss = dev->pcie_mpss;
1470
1471 return 0;
1472}
1473
1474static void pcie_write_mps(struct pci_dev *dev, int mps)
1475{
62f392ea 1476 int rc;
b03e7495
JM
1477
1478 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1479 mps = 128 << dev->pcie_mpss;
b03e7495 1480
62f87c0e
YW
1481 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1482 dev->bus->self)
62f392ea 1483 /* For "Performance", the assumption is made that
b03e7495
JM
1484 * downstream communication will never be larger than
1485 * the MRRS. So, the MPS only needs to be configured
1486 * for the upstream communication. This being the case,
1487 * walk from the top down and set the MPS of the child
1488 * to that of the parent bus.
62f392ea
JM
1489 *
1490 * Configure the device MPS with the smaller of the
1491 * device MPSS or the bridge MPS (which is assumed to be
1492 * properly configured at this point to the largest
1493 * allowable MPS based on its parent bus).
b03e7495 1494 */
62f392ea 1495 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1496 }
1497
1498 rc = pcie_set_mps(dev, mps);
1499 if (rc)
1500 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1501}
1502
62f392ea 1503static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1504{
62f392ea 1505 int rc, mrrs;
b03e7495 1506
ed2888e9
JM
1507 /* In the "safe" case, do not configure the MRRS. There appear to be
1508 * issues with setting MRRS to 0 on a number of devices.
1509 */
ed2888e9
JM
1510 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1511 return;
1512
ed2888e9
JM
1513 /* For Max performance, the MRRS must be set to the largest supported
1514 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1515 * device or the bus can support. This should already be properly
1516 * configured by a prior call to pcie_write_mps.
ed2888e9 1517 */
62f392ea 1518 mrrs = pcie_get_mps(dev);
b03e7495
JM
1519
1520 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1521 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1522 * If the MRRS value provided is not acceptable (e.g., too large),
1523 * shrink the value until it is acceptable to the HW.
1524 */
1525 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1526 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1527 if (!rc)
1528 break;
b03e7495 1529
62f392ea 1530 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1531 mrrs /= 2;
1532 }
62f392ea
JM
1533
1534 if (mrrs < 128)
1535 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1536 "safe value. If problems are experienced, try running "
1537 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1538}
1539
1540static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1541{
a513a99a 1542 int mps, orig_mps;
b03e7495
JM
1543
1544 if (!pci_is_pcie(dev))
1545 return 0;
1546
a513a99a
JM
1547 mps = 128 << *(u8 *)data;
1548 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1549
1550 pcie_write_mps(dev, mps);
62f392ea 1551 pcie_write_mrrs(dev);
b03e7495 1552
a513a99a
JM
1553 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1554 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1555 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1556
1557 return 0;
1558}
1559
a513a99a 1560/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1561 * parents then children fashion. If this changes, then this code will not
1562 * work as designed.
1563 */
1564void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1565{
5f39e670 1566 u8 smpss;
b03e7495 1567
b03e7495
JM
1568 if (!pci_is_pcie(bus->self))
1569 return;
1570
5f39e670
JM
1571 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1572 return;
1573
1574 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1575 * to be aware to the MPS of the destination. To work around this,
1576 * simply force the MPS of the entire system to the smallest possible.
1577 */
1578 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1579 smpss = 0;
1580
b03e7495 1581 if (pcie_bus_config == PCIE_BUS_SAFE) {
5f39e670
JM
1582 smpss = mpss;
1583
b03e7495
JM
1584 pcie_find_smpss(bus->self, &smpss);
1585 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1586 }
1587
1588 pcie_bus_configure_set(bus->self, &smpss);
1589 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1590}
debc3b77 1591EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1592
0ab2b57f 1593unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1594{
b918c62e 1595 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1596 struct pci_dev *dev;
1597
0207c356 1598 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1599
1600 /* Go find them, Rover! */
1601 for (devfn = 0; devfn < 0x100; devfn += 8)
1602 pci_scan_slot(bus, devfn);
1603
a28724b0
YZ
1604 /* Reserve buses for SR-IOV capability. */
1605 max += pci_iov_bus_range(bus);
1606
1da177e4
LT
1607 /*
1608 * After performing arch-dependent fixup of the bus, look behind
1609 * all PCI-to-PCI bridges on this bus.
1610 */
74710ded 1611 if (!bus->is_added) {
0207c356 1612 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded
AC
1613 pcibios_fixup_bus(bus);
1614 if (pci_is_root_bus(bus))
1615 bus->is_added = 1;
1616 }
1617
1da177e4
LT
1618 for (pass=0; pass < 2; pass++)
1619 list_for_each_entry(dev, &bus->devices, bus_list) {
1620 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1621 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1622 max = pci_scan_bridge(bus, dev, max, pass);
1623 }
1624
1625 /*
1626 * We've scanned the bus and so we know all about what's on
1627 * the other side of any bridges that may be on this bus plus
1628 * any devices.
1629 *
1630 * Return how far we've got finding sub-buses.
1631 */
0207c356 1632 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1633 return max;
1634}
1635
166c6370
BH
1636struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1637 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1638{
0efd5aab 1639 int error;
5a21d70d 1640 struct pci_host_bridge *bridge;
0207c356 1641 struct pci_bus *b, *b2;
0efd5aab 1642 struct pci_host_bridge_window *window, *n;
a9d9f527 1643 struct resource *res;
0efd5aab
BH
1644 resource_size_t offset;
1645 char bus_addr[64];
1646 char *fmt;
1da177e4 1647
5a21d70d 1648
1da177e4
LT
1649 b = pci_alloc_bus();
1650 if (!b)
7b543663 1651 return NULL;
1da177e4
LT
1652
1653 b->sysdata = sysdata;
1654 b->ops = ops;
0207c356
BH
1655 b2 = pci_find_bus(pci_domain_nr(b), bus);
1656 if (b2) {
1da177e4 1657 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1658 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1659 goto err_out;
1660 }
d71374da 1661
7b543663
YL
1662 bridge = pci_alloc_host_bridge(b);
1663 if (!bridge)
1664 goto err_out;
1665
1666 bridge->dev.parent = parent;
1667 bridge->dev.release = pci_release_bus_bridge_dev;
1668 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1669 error = device_register(&bridge->dev);
1da177e4 1670 if (error)
7b543663
YL
1671 goto bridge_dev_reg_err;
1672 b->bridge = get_device(&bridge->dev);
a1e4d72c 1673 device_enable_async_suspend(b->bridge);
98d9f30c 1674 pci_set_bus_of_node(b);
1da177e4 1675
0d358f22
YL
1676 if (!parent)
1677 set_dev_node(b->bridge, pcibus_to_node(b));
1678
fd7d1ced
GKH
1679 b->dev.class = &pcibus_class;
1680 b->dev.parent = b->bridge;
1a927133 1681 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1682 error = device_register(&b->dev);
1da177e4
LT
1683 if (error)
1684 goto class_dev_reg_err;
1da177e4
LT
1685
1686 /* Create legacy_io and legacy_mem files for this bus */
1687 pci_create_legacy_files(b);
1688
b918c62e 1689 b->number = b->busn_res.start = bus;
166c6370 1690
a9d9f527
BH
1691 if (parent)
1692 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1693 else
1694 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1695
0efd5aab
BH
1696 /* Add initial resources to the bus */
1697 list_for_each_entry_safe(window, n, resources, list) {
1698 list_move_tail(&window->list, &bridge->windows);
1699 res = window->res;
1700 offset = window->offset;
f848ffb1
YL
1701 if (res->flags & IORESOURCE_BUS)
1702 pci_bus_insert_busn_res(b, bus, res->end);
1703 else
1704 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1705 if (offset) {
1706 if (resource_type(res) == IORESOURCE_IO)
1707 fmt = " (bus address [%#06llx-%#06llx])";
1708 else
1709 fmt = " (bus address [%#010llx-%#010llx])";
1710 snprintf(bus_addr, sizeof(bus_addr), fmt,
1711 (unsigned long long) (res->start - offset),
1712 (unsigned long long) (res->end - offset));
1713 } else
1714 bus_addr[0] = '\0';
1715 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1716 }
1717
a5390aa6
BH
1718 down_write(&pci_bus_sem);
1719 list_add_tail(&b->node, &pci_root_buses);
1720 up_write(&pci_bus_sem);
1721
1da177e4
LT
1722 return b;
1723
1da177e4 1724class_dev_reg_err:
7b543663
YL
1725 put_device(&bridge->dev);
1726 device_unregister(&bridge->dev);
1727bridge_dev_reg_err:
1728 kfree(bridge);
1da177e4 1729err_out:
1da177e4
LT
1730 kfree(b);
1731 return NULL;
1732}
cdb9b9f7 1733
98a35831
YL
1734int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1735{
1736 struct resource *res = &b->busn_res;
1737 struct resource *parent_res, *conflict;
1738
1739 res->start = bus;
1740 res->end = bus_max;
1741 res->flags = IORESOURCE_BUS;
1742
1743 if (!pci_is_root_bus(b))
1744 parent_res = &b->parent->busn_res;
1745 else {
1746 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1747 res->flags |= IORESOURCE_PCI_FIXED;
1748 }
1749
1750 conflict = insert_resource_conflict(parent_res, res);
1751
1752 if (conflict)
1753 dev_printk(KERN_DEBUG, &b->dev,
1754 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1755 res, pci_is_root_bus(b) ? "domain " : "",
1756 parent_res, conflict->name, conflict);
1757 else
1758 dev_printk(KERN_DEBUG, &b->dev,
1759 "busn_res: %pR is inserted under %s%pR\n",
1760 res, pci_is_root_bus(b) ? "domain " : "",
1761 parent_res);
1762
1763 return conflict == NULL;
1764}
1765
1766int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1767{
1768 struct resource *res = &b->busn_res;
1769 struct resource old_res = *res;
1770 resource_size_t size;
1771 int ret;
1772
1773 if (res->start > bus_max)
1774 return -EINVAL;
1775
1776 size = bus_max - res->start + 1;
1777 ret = adjust_resource(res, res->start, size);
1778 dev_printk(KERN_DEBUG, &b->dev,
1779 "busn_res: %pR end %s updated to %02x\n",
1780 &old_res, ret ? "can not be" : "is", bus_max);
1781
1782 if (!ret && !res->parent)
1783 pci_bus_insert_busn_res(b, res->start, res->end);
1784
1785 return ret;
1786}
1787
1788void pci_bus_release_busn_res(struct pci_bus *b)
1789{
1790 struct resource *res = &b->busn_res;
1791 int ret;
1792
1793 if (!res->flags || !res->parent)
1794 return;
1795
1796 ret = release_resource(res);
1797 dev_printk(KERN_DEBUG, &b->dev,
1798 "busn_res: %pR %s released\n",
1799 res, ret ? "can not be" : "is");
1800}
1801
a2ebb827
BH
1802struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1803 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1804{
4d99f524
YL
1805 struct pci_host_bridge_window *window;
1806 bool found = false;
a2ebb827 1807 struct pci_bus *b;
4d99f524
YL
1808 int max;
1809
1810 list_for_each_entry(window, resources, list)
1811 if (window->res->flags & IORESOURCE_BUS) {
1812 found = true;
1813 break;
1814 }
a2ebb827
BH
1815
1816 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1817 if (!b)
1818 return NULL;
1819
4d99f524
YL
1820 if (!found) {
1821 dev_info(&b->dev,
1822 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1823 bus);
1824 pci_bus_insert_busn_res(b, bus, 255);
1825 }
1826
1827 max = pci_scan_child_bus(b);
1828
1829 if (!found)
1830 pci_bus_update_busn_res_end(b, max);
1831
a2ebb827
BH
1832 pci_bus_add_devices(b);
1833 return b;
1834}
1835EXPORT_SYMBOL(pci_scan_root_bus);
1836
7e00fe2e 1837/* Deprecated; use pci_scan_root_bus() instead */
0ab2b57f 1838struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1839 int bus, struct pci_ops *ops, void *sysdata)
1840{
1e39ae9f 1841 LIST_HEAD(resources);
cdb9b9f7
PM
1842 struct pci_bus *b;
1843
1e39ae9f
BH
1844 pci_add_resource(&resources, &ioport_resource);
1845 pci_add_resource(&resources, &iomem_resource);
857c3b66 1846 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1847 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1848 if (b)
857c3b66 1849 pci_scan_child_bus(b);
1e39ae9f
BH
1850 else
1851 pci_free_resource_list(&resources);
cdb9b9f7
PM
1852 return b;
1853}
1da177e4
LT
1854EXPORT_SYMBOL(pci_scan_bus_parented);
1855
de4b2f76
BH
1856struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1857 void *sysdata)
1858{
1859 LIST_HEAD(resources);
1860 struct pci_bus *b;
1861
1862 pci_add_resource(&resources, &ioport_resource);
1863 pci_add_resource(&resources, &iomem_resource);
857c3b66 1864 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1865 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1866 if (b) {
857c3b66 1867 pci_scan_child_bus(b);
de4b2f76
BH
1868 pci_bus_add_devices(b);
1869 } else {
1870 pci_free_resource_list(&resources);
1871 }
1872 return b;
1873}
1874EXPORT_SYMBOL(pci_scan_bus);
1875
1da177e4 1876#ifdef CONFIG_HOTPLUG
2f320521
YL
1877/**
1878 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1879 * @bridge: PCI bridge for the bus to scan
1880 *
1881 * Scan a PCI bus and child buses for new devices, add them,
1882 * and enable them, resizing bridge mmio/io resource if necessary
1883 * and possible. The caller must ensure the child devices are already
1884 * removed for resizing to occur.
1885 *
1886 * Returns the max number of subordinate bus discovered.
1887 */
1888unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1889{
1890 unsigned int max;
1891 struct pci_bus *bus = bridge->subordinate;
1892
1893 max = pci_scan_child_bus(bus);
1894
1895 pci_assign_unassigned_bridge_resources(bridge);
1896
1897 pci_bus_add_devices(bus);
1898
1899 return max;
1900}
1901
1da177e4 1902EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1903EXPORT_SYMBOL(pci_scan_slot);
1904EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1905EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1906#endif
6b4b78fe 1907
99178b03 1908static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1909{
99178b03
GKH
1910 const struct pci_dev *a = to_pci_dev(d_a);
1911 const struct pci_dev *b = to_pci_dev(d_b);
1912
6b4b78fe
MD
1913 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1914 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1915
1916 if (a->bus->number < b->bus->number) return -1;
1917 else if (a->bus->number > b->bus->number) return 1;
1918
1919 if (a->devfn < b->devfn) return -1;
1920 else if (a->devfn > b->devfn) return 1;
1921
1922 return 0;
1923}
1924
5ff580c1 1925void __init pci_sort_breadthfirst(void)
6b4b78fe 1926{
99178b03 1927 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1928}