]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/quirks.c
UBUNTU: [Config] CONFIG_MMC_SDHCI_XENON=m
[mirror_ubuntu-artful-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
1da177e4
LT
12 */
13
1da177e4
LT
14#include <linux/types.h>
15#include <linux/kernel.h>
363c75db 16#include <linux/export.h>
1da177e4
LT
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
25be5e6c 20#include <linux/acpi.h>
9f23ed3b 21#include <linux/kallsyms.h>
75e07fc3 22#include <linux/dmi.h>
649426ef 23#include <linux/pci-aspm.h>
32a9a682 24#include <linux/ioport.h>
3209874a
AV
25#include <linux/sched.h>
26#include <linux/ktime.h>
9fe373f9 27#include <linux/mm.h>
4417ec7a 28#include <linux/vgaarb.h>
93177a74 29#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 30#include "pci.h"
1da177e4 31
253d2e54
JP
32/*
33 * Decoding should be disabled for a PCI device during BAR sizing to avoid
34 * conflict. But doing so may cause problems on host bridge and perhaps other
35 * key system devices. For devices that need to have mmio decoding always-on,
36 * we need to set the dev->mmio_always_on bit.
37 */
15856ad5 38static void quirk_mmio_always_on(struct pci_dev *dev)
253d2e54 39{
52d21b5e 40 dev->mmio_always_on = 1;
253d2e54 41}
52d21b5e
YL
42DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
43 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
253d2e54 44
d7798f64
XY
45/* The BAR0 ~ BAR4 of Marvell 9125 device can't be accessed
46* by IO resource file, and need to skip the files
47*/
48static void quirk_marvell_mask_bar(struct pci_dev *dev)
49{
50 int i;
51
52 for (i = 0; i < 5; i++)
53 if (dev->resource[i].start)
54 dev->resource[i].start =
55 dev->resource[i].end = 0;
56}
57DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
58 quirk_marvell_mask_bar);
59
bd8481e1
DT
60/* The Mellanox Tavor device gives false positive parity errors
61 * Mark this device with a broken_parity_status, to allow
62 * PCI scanning code to "skip" this now blacklisted device.
63 */
15856ad5 64static void quirk_mellanox_tavor(struct pci_dev *dev)
bd8481e1
DT
65{
66 dev->broken_parity_status = 1; /* This device gives false positives */
67}
3c78bc61
RD
68DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
69DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
bd8481e1 70
f7625980 71/* Deal with broken BIOSes that neglect to enable passive release,
1da177e4 72 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 73static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
74{
75 struct pci_dev *d = NULL;
76 unsigned char dlc;
77
78 /* We have to make sure a particular bit is set in the PIIX3
79 ISA bridge, so we have to go out and find it. */
80 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
81 pci_read_config_byte(d, 0x82, &dlc);
82 if (!(dlc & 1<<1)) {
999da9fd 83 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
84 dlc |= 1<<1;
85 pci_write_config_byte(d, 0x82, dlc);
86 }
87 }
88}
652c538e
AM
89DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
90DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
91
92/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
93 but VIA don't answer queries. If you happen to have good contacts at VIA
f7625980
BH
94 ask them for me please -- Alan
95
96 This appears to be BIOS not version dependent. So presumably there is a
1da177e4 97 chipset level fix */
f7625980 98
15856ad5 99static void quirk_isa_dma_hangs(struct pci_dev *dev)
1da177e4
LT
100{
101 if (!isa_dma_bridge_buggy) {
3c78bc61 102 isa_dma_bridge_buggy = 1;
f0fda801 103 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
104 }
105}
106 /*
107 * Its not totally clear which chipsets are the problematic ones
108 * We know 82C586 and 82C596 variants are affected.
109 */
652c538e
AM
110DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
111DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
112DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
f7625980 113DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
652c538e
AM
114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 117
4731fdcf
LB
118/*
119 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
120 * for some HT machines to use C4 w/o hanging.
121 */
15856ad5 122static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
4731fdcf
LB
123{
124 u32 pmbase;
125 u16 pm1a;
126
127 pci_read_config_dword(dev, 0x40, &pmbase);
128 pmbase = pmbase & 0xff80;
129 pm1a = inw(pmbase);
130
131 if (pm1a & 0x10) {
132 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
133 outw(0x10, pmbase);
134 }
135}
136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
137
1da177e4
LT
138/*
139 * Chipsets where PCI->PCI transfers vanish or hang
140 */
15856ad5 141static void quirk_nopcipci(struct pci_dev *dev)
1da177e4 142{
3c78bc61 143 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
f0fda801 144 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
145 pci_pci_problems |= PCIPCI_FAIL;
146 }
147}
652c538e
AM
148DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5 150
15856ad5 151static void quirk_nopciamd(struct pci_dev *dev)
236561e5
AC
152{
153 u8 rev;
154 pci_read_config_byte(dev, 0x08, &rev);
155 if (rev == 0x13) {
156 /* Erratum 24 */
f0fda801 157 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
158 pci_pci_problems |= PCIAGP_FAIL;
159 }
160}
652c538e 161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
162
163/*
164 * Triton requires workarounds to be used by the drivers
165 */
15856ad5 166static void quirk_triton(struct pci_dev *dev)
1da177e4 167{
3c78bc61 168 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
f0fda801 169 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
170 pci_pci_problems |= PCIPCI_TRITON;
171 }
172}
f7625980
BH
173DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
174DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
177
178/*
179 * VIA Apollo KT133 needs PCI latency patch
180 * Made according to a windows driver based patch by George E. Breese
181 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
3c78bc61
RD
182 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
183 * the info on which Mr Breese based his work.
1da177e4
LT
184 *
185 * Updated based on further information from the site and also on
f7625980 186 * information provided by VIA
1da177e4 187 */
1597cacb 188static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
189{
190 struct pci_dev *p;
1da177e4
LT
191 u8 busarb;
192 /* Ok we have a potential problem chipset here. Now see if we have
193 a buggy southbridge */
f7625980 194
1da177e4 195 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
3c78bc61 196 if (p != NULL) {
1da177e4
LT
197 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
198 /* Check for buggy part revisions */
2b1afa87 199 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
200 goto exit;
201 } else {
202 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
3c78bc61 203 if (p == NULL) /* No problem parts */
1da177e4 204 goto exit;
1da177e4 205 /* Check for buggy part revisions */
2b1afa87 206 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
207 goto exit;
208 }
f7625980 209
1da177e4 210 /*
f7625980 211 * Ok we have the problem. Now set the PCI master grant to
1da177e4
LT
212 * occur every master grant. The apparent bug is that under high
213 * PCI load (quite common in Linux of course) you can get data
214 * loss when the CPU is held off the bus for 3 bus master requests
215 * This happens to include the IDE controllers....
216 *
217 * VIA only apply this fix when an SB Live! is present but under
25985edc 218 * both Linux and Windows this isn't enough, and we have seen
1da177e4
LT
219 * corruption without SB Live! but with things like 3 UDMA IDE
220 * controllers. So we ignore that bit of the VIA recommendation..
221 */
222
223 pci_read_config_byte(dev, 0x76, &busarb);
f7625980 224 /* Set bit 4 and bi 5 of byte 76 to 0x01
1da177e4
LT
225 "Master priority rotation on every PCI master grant */
226 busarb &= ~(1<<5);
227 busarb |= (1<<4);
228 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 229 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
230exit:
231 pci_dev_put(p);
232}
652c538e
AM
233DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 236/* Must restore this on a resume from RAM */
652c538e
AM
237DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
238DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
239DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
240
241/*
242 * VIA Apollo VP3 needs ETBF on BT848/878
243 */
15856ad5 244static void quirk_viaetbf(struct pci_dev *dev)
1da177e4 245{
3c78bc61 246 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
f0fda801 247 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
248 pci_pci_problems |= PCIPCI_VIAETBF;
249 }
250}
652c538e 251DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4 252
15856ad5 253static void quirk_vsfx(struct pci_dev *dev)
1da177e4 254{
3c78bc61 255 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
f0fda801 256 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
257 pci_pci_problems |= PCIPCI_VSFX;
258 }
259}
652c538e 260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
261
262/*
263 * Ali Magik requires workarounds to be used by the drivers
264 * that DMA to AGP space. Latency must be set to 0xA and triton
265 * workaround applied too
266 * [Info kindly provided by ALi]
f7625980 267 */
15856ad5 268static void quirk_alimagik(struct pci_dev *dev)
1da177e4 269{
3c78bc61 270 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
f0fda801 271 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
272 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
273 }
274}
f7625980
BH
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
277
278/*
279 * Natoma has some interesting boundary conditions with Zoran stuff
280 * at least
281 */
15856ad5 282static void quirk_natoma(struct pci_dev *dev)
1da177e4 283{
3c78bc61 284 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
f0fda801 285 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
286 pci_pci_problems |= PCIPCI_NATOMA;
287 }
288}
f7625980
BH
289DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
291DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
293DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
295
296/*
297 * This chip can cause PCI parity errors if config register 0xA0 is read
298 * while DMAs are occurring.
299 */
15856ad5 300static void quirk_citrine(struct pci_dev *dev)
1da177e4
LT
301{
302 dev->cfg_size = 0xA0;
303}
652c538e 304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4 305
9f33a2ae
JM
306/*
307 * This chip can cause bus lockups if config addresses above 0x600
308 * are read or written.
309 */
310static void quirk_nfp6000(struct pci_dev *dev)
311{
312 dev->cfg_size = 0x600;
313}
c2e771b0 314DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
9f33a2ae
JM
315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
316DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
317
9fe373f9
DL
318/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
319static void quirk_extend_bar_to_page(struct pci_dev *dev)
320{
321 int i;
322
2f686f1d 323 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
9fe373f9
DL
324 struct resource *r = &dev->resource[i];
325
326 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
327 r->end = PAGE_SIZE - 1;
328 r->start = 0;
329 r->flags |= IORESOURCE_UNSET;
330 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
331 i, r);
332 }
333 }
334}
335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
336
1da177e4
LT
337/*
338 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
339 * If it's needed, re-allocate the region.
340 */
15856ad5 341static void quirk_s3_64M(struct pci_dev *dev)
1da177e4
LT
342{
343 struct resource *r = &dev->resource[0];
344
345 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
bd064f0a 346 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
347 r->start = 0;
348 r->end = 0x3ffffff;
349 }
350}
652c538e
AM
351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 353
06cf35f9
MS
354static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
355 const char *name)
356{
357 u32 region;
358 struct pci_bus_region bus_region;
359 struct resource *res = dev->resource + pos;
360
361 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
362
363 if (!region)
364 return;
365
366 res->name = pci_name(dev);
367 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
368 res->flags |=
369 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
370 region &= ~(size - 1);
371
372 /* Convert from PCI bus to resource space */
373 bus_region.start = region;
374 bus_region.end = region + size - 1;
375 pcibios_bus_to_resource(dev->bus, res, &bus_region);
376
377 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
378 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
379}
380
73d2eaac
AS
381/*
382 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
383 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
384 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
385 * (which conflicts w/ BAR1's memory range).
06cf35f9
MS
386 *
387 * CS553x's ISA PCI BARs may also be read-only (ref:
388 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
73d2eaac 389 */
15856ad5 390static void quirk_cs5536_vsa(struct pci_dev *dev)
73d2eaac 391{
06cf35f9
MS
392 static char *name = "CS5536 ISA bridge";
393
73d2eaac 394 if (pci_resource_len(dev, 0) != 8) {
06cf35f9
MS
395 quirk_io(dev, 0, 8, name); /* SMB */
396 quirk_io(dev, 1, 256, name); /* GPIO */
397 quirk_io(dev, 2, 64, name); /* MFGPT */
398 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
399 name);
73d2eaac
AS
400 }
401}
402DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
403
65195c76
YL
404static void quirk_io_region(struct pci_dev *dev, int port,
405 unsigned size, int nr, const char *name)
406{
407 u16 region;
408 struct pci_bus_region bus_region;
409 struct resource *res = dev->resource + nr;
410
411 pci_read_config_word(dev, port, &region);
412 region &= ~(size - 1);
413
414 if (!region)
415 return;
416
417 res->name = pci_name(dev);
418 res->flags = IORESOURCE_IO;
419
420 /* Convert from PCI bus to resource space */
421 bus_region.start = region;
422 bus_region.end = region + size - 1;
fc279850 423 pcibios_bus_to_resource(dev->bus, res, &bus_region);
65195c76
YL
424
425 if (!pci_claim_resource(dev, nr))
426 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
427}
1da177e4
LT
428
429/*
430 * ATI Northbridge setups MCE the processor if you even
431 * read somewhere between 0x3b0->0x3bb or read 0x3d3
432 */
15856ad5 433static void quirk_ati_exploding_mce(struct pci_dev *dev)
1da177e4 434{
f0fda801 435 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
436 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
437 request_region(0x3b0, 0x0C, "RadeonIGP");
438 request_region(0x3d3, 0x01, "RadeonIGP");
439}
652c538e 440DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4 441
be6646bf
HR
442/*
443 * In the AMD NL platform, this device ([1022:7912]) has a class code of
444 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
445 * claim it.
446 * But the dwc3 driver is a more specific driver for this device, and we'd
447 * prefer to use it instead of xhci. To prevent xhci from claiming the
448 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
449 * defines as "USB device (not host controller)". The dwc3 driver can then
450 * claim it based on its Vendor and Device ID.
451 */
452static void quirk_amd_nl_class(struct pci_dev *pdev)
453{
cd76d10b
BH
454 u32 class = pdev->class;
455
456 /* Use "USB Device (not host controller)" class */
7b78f48a 457 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
cd76d10b
BH
458 dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
459 class, pdev->class);
be6646bf
HR
460}
461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
462 quirk_amd_nl_class);
463
1da177e4
LT
464/*
465 * Let's make the southbridge information explicit instead
466 * of having to worry about people probing the ACPI areas,
467 * for example.. (Yes, it happens, and if you read the wrong
468 * ACPI register it will put the machine to sleep with no
469 * way of waking it up again. Bummer).
470 *
471 * ALI M7101: Two IO regions pointed to by words at
472 * 0xE0 (64 bytes of ACPI registers)
473 * 0xE2 (32 bytes of SMB registers)
474 */
15856ad5 475static void quirk_ali7101_acpi(struct pci_dev *dev)
1da177e4 476{
65195c76
YL
477 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
478 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 479}
652c538e 480DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 481
6693e74a
LT
482static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
483{
484 u32 devres;
485 u32 mask, size, base;
486
487 pci_read_config_dword(dev, port, &devres);
488 if ((devres & enable) != enable)
489 return;
490 mask = (devres >> 16) & 15;
491 base = devres & 0xffff;
492 size = 16;
493 for (;;) {
494 unsigned bit = size >> 1;
495 if ((bit & mask) == bit)
496 break;
497 size = bit;
498 }
499 /*
500 * For now we only print it out. Eventually we'll want to
501 * reserve it (at least if it's in the 0x1000+ range), but
f7625980 502 * let's get enough confirmation reports first.
6693e74a
LT
503 */
504 base &= -size;
227f0647
RD
505 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
506 base + size - 1);
6693e74a
LT
507}
508
509static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
510{
511 u32 devres;
512 u32 mask, size, base;
513
514 pci_read_config_dword(dev, port, &devres);
515 if ((devres & enable) != enable)
516 return;
517 base = devres & 0xffff0000;
518 mask = (devres & 0x3f) << 16;
519 size = 128 << 16;
520 for (;;) {
521 unsigned bit = size >> 1;
522 if ((bit & mask) == bit)
523 break;
524 size = bit;
525 }
526 /*
527 * For now we only print it out. Eventually we'll want to
f7625980 528 * reserve it, but let's get enough confirmation reports first.
6693e74a
LT
529 */
530 base &= -size;
227f0647
RD
531 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
532 base + size - 1);
6693e74a
LT
533}
534
1da177e4
LT
535/*
536 * PIIX4 ACPI: Two IO regions pointed to by longwords at
537 * 0x40 (64 bytes of ACPI registers)
08db2a70 538 * 0x90 (16 bytes of SMB registers)
6693e74a 539 * and a few strange programmable PIIX4 device resources.
1da177e4 540 */
15856ad5 541static void quirk_piix4_acpi(struct pci_dev *dev)
1da177e4 542{
65195c76 543 u32 res_a;
1da177e4 544
65195c76
YL
545 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
546 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
547
548 /* Device resource A has enables for some of the other ones */
549 pci_read_config_dword(dev, 0x5c, &res_a);
550
551 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
552 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
553
554 /* Device resource D is just bitfields for static resources */
555
556 /* Device 12 enabled? */
557 if (res_a & (1 << 29)) {
558 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
559 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
560 }
561 /* Device 13 enabled? */
562 if (res_a & (1 << 30)) {
563 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
564 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
565 }
566 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
567 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 568}
652c538e
AM
569DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4 571
cdb97558
JS
572#define ICH_PMBASE 0x40
573#define ICH_ACPI_CNTL 0x44
574#define ICH4_ACPI_EN 0x10
575#define ICH6_ACPI_EN 0x80
576#define ICH4_GPIOBASE 0x58
577#define ICH4_GPIO_CNTL 0x5c
578#define ICH4_GPIO_EN 0x10
579#define ICH6_GPIOBASE 0x48
580#define ICH6_GPIO_CNTL 0x4c
581#define ICH6_GPIO_EN 0x10
582
1da177e4
LT
583/*
584 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
585 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
586 * 0x58 (64 bytes of GPIO I/O space)
587 */
15856ad5 588static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
1da177e4 589{
cdb97558 590 u8 enable;
1da177e4 591
87e3dc38
JS
592 /*
593 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
594 * with low legacy (and fixed) ports. We don't know the decoding
595 * priority and can't tell whether the legacy device or the one created
596 * here is really at that address. This happens on boards with broken
597 * BIOSes.
598 */
599
cdb97558 600 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
601 if (enable & ICH4_ACPI_EN)
602 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
603 "ICH4 ACPI/GPIO/TCO");
1da177e4 604
cdb97558 605 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
65195c76
YL
606 if (enable & ICH4_GPIO_EN)
607 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
608 "ICH4 GPIO");
1da177e4 609}
652c538e
AM
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 620
15856ad5 621static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f 622{
cdb97558 623 u8 enable;
2cea752f 624
cdb97558 625 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
626 if (enable & ICH6_ACPI_EN)
627 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
628 "ICH6 ACPI/GPIO/TCO");
2cea752f 629
cdb97558 630 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
65195c76
YL
631 if (enable & ICH6_GPIO_EN)
632 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
633 "ICH6 GPIO");
2cea752f 634}
894886e5 635
15856ad5 636static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
894886e5
LT
637{
638 u32 val;
639 u32 size, base;
640
641 pci_read_config_dword(dev, reg, &val);
642
643 /* Enabled? */
644 if (!(val & 1))
645 return;
646 base = val & 0xfffc;
647 if (dynsize) {
648 /*
649 * This is not correct. It is 16, 32 or 64 bytes depending on
650 * register D31:F0:ADh bits 5:4.
651 *
652 * But this gets us at least _part_ of it.
653 */
654 size = 16;
655 } else {
656 size = 128;
657 }
658 base &= ~(size-1);
659
660 /* Just print it out for now. We should reserve it after more debugging */
661 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
662}
663
15856ad5 664static void quirk_ich6_lpc(struct pci_dev *dev)
894886e5
LT
665{
666 /* Shared ACPI/GPIO decode with all ICH6+ */
667 ich6_lpc_acpi_gpio(dev);
668
669 /* ICH6-specific generic IO decode */
670 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
671 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
672}
673DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
674DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
675
15856ad5 676static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
894886e5
LT
677{
678 u32 val;
679 u32 mask, base;
680
681 pci_read_config_dword(dev, reg, &val);
682
683 /* Enabled? */
684 if (!(val & 1))
685 return;
686
687 /*
688 * IO base in bits 15:2, mask in bits 23:18, both
689 * are dword-based
690 */
691 base = val & 0xfffc;
692 mask = (val >> 16) & 0xfc;
693 mask |= 3;
694
695 /* Just print it out for now. We should reserve it after more debugging */
696 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
697}
698
699/* ICH7-10 has the same common LPC generic IO decode registers */
15856ad5 700static void quirk_ich7_lpc(struct pci_dev *dev)
894886e5 701{
5d9c0a79 702 /* We share the common ACPI/GPIO decode with ICH6 */
894886e5
LT
703 ich6_lpc_acpi_gpio(dev);
704
705 /* And have 4 ICH7+ generic decodes */
706 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
707 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
708 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
709 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
710}
711DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
712DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
713DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
714DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
715DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
716DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
717DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
718DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
719DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
720DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
721DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
722DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
723DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 724
1da177e4
LT
725/*
726 * VIA ACPI: One IO region pointed to by longword at
727 * 0x48 or 0x20 (256 bytes of ACPI registers)
728 */
15856ad5 729static void quirk_vt82c586_acpi(struct pci_dev *dev)
1da177e4 730{
65195c76
YL
731 if (dev->revision & 0x10)
732 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
733 "vt82c586 ACPI");
1da177e4 734}
652c538e 735DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
736
737/*
738 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
739 * 0x48 (256 bytes of ACPI registers)
740 * 0x70 (128 bytes of hardware monitoring register)
741 * 0x90 (16 bytes of SMB registers)
742 */
15856ad5 743static void quirk_vt82c686_acpi(struct pci_dev *dev)
1da177e4 744{
1da177e4
LT
745 quirk_vt82c586_acpi(dev);
746
65195c76
YL
747 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
748 "vt82c686 HW-mon");
1da177e4 749
65195c76 750 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
1da177e4 751}
652c538e 752DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 753
6d85f29b
IK
754/*
755 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
756 * 0x88 (128 bytes of power management registers)
757 * 0xd0 (16 bytes of SMB registers)
758 */
15856ad5 759static void quirk_vt8235_acpi(struct pci_dev *dev)
6d85f29b 760{
65195c76
YL
761 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
762 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
6d85f29b
IK
763}
764DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
765
1f56f4a2
GB
766/*
767 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
768 * Disable fast back-to-back on the secondary bus segment
769 */
15856ad5 770static void quirk_xio2000a(struct pci_dev *dev)
1f56f4a2
GB
771{
772 struct pci_dev *pdev;
773 u16 command;
774
227f0647 775 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
1f56f4a2
GB
776 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
777 pci_read_config_word(pdev, PCI_COMMAND, &command);
778 if (command & PCI_COMMAND_FAST_BACK)
779 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
780 }
781}
782DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
783 quirk_xio2000a);
1da177e4 784
f7625980 785#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
786
787#include <asm/io_apic.h>
788
789/*
790 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
791 * devices to the external APIC.
792 *
793 * TODO: When we have device-specific interrupt routers,
794 * this code will go away from quirks.
795 */
1597cacb 796static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
797{
798 u8 tmp;
f7625980 799
1da177e4
LT
800 if (nr_ioapics < 1)
801 tmp = 0; /* nothing routed to external APIC */
802 else
803 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
f7625980 804
f0fda801 805 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
806 tmp == 0 ? "Disa" : "Ena");
807
808 /* Offset 0x58: External APIC IRQ output control */
3c78bc61 809 pci_write_config_byte(dev, 0x58, tmp);
1da177e4 810}
652c538e 811DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 812DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 813
a1740913 814/*
f7625980 815 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
a1740913
KW
816 * This leads to doubled level interrupt rates.
817 * Set this bit to get rid of cycle wastage.
818 * Otherwise uncritical.
819 */
1597cacb 820static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
821{
822 u8 misc_control2;
823#define BYPASS_APIC_DEASSERT 8
824
825 pci_read_config_byte(dev, 0x5B, &misc_control2);
826 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 827 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
828 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
829 }
830}
831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 832DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 833
1da177e4
LT
834/*
835 * The AMD io apic can hang the box when an apic irq is masked.
836 * We check all revs >= B0 (yet not in the pre production!) as the bug
837 * is currently marked NoFix
838 *
839 * We have multiple reports of hangs with this chipset that went away with
236561e5 840 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
841 * of course. However the advice is demonstrably good even if so..
842 */
15856ad5 843static void quirk_amd_ioapic(struct pci_dev *dev)
1da177e4 844{
44c10138 845 if (dev->revision >= 0x02) {
f0fda801 846 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
847 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
848 }
849}
652c538e 850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
851#endif /* CONFIG_X86_IO_APIC */
852
0bec9057 853#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
21b5b8ee
AJ
854
855static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
856{
857 /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
858 if (dev->subsystem_device == 0xa118)
859 dev->sriov->link = dev->devfn;
860}
861DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
862#endif
863
d556ad4b
PO
864/*
865 * Some settings of MMRBC can lead to data corruption so block changes.
866 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
867 */
15856ad5 868static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
d556ad4b 869{
aa288d4d 870 if (dev->subordinate && dev->revision <= 0x12) {
227f0647
RD
871 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
872 dev->revision);
d556ad4b
PO
873 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
874 }
875}
876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 877
1da177e4
LT
878/*
879 * FIXME: it is questionable that quirk_via_acpi
880 * is needed. It shows up as an ISA bridge, and does not
881 * support the PCI_INTERRUPT_LINE register at all. Therefore
882 * it seems like setting the pci_dev's 'irq' to the
883 * value of the ACPI SCI interrupt is only done for convenience.
884 * -jgarzik
885 */
15856ad5 886static void quirk_via_acpi(struct pci_dev *d)
1da177e4
LT
887{
888 /*
889 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
890 */
891 u8 irq;
892 pci_read_config_byte(d, 0x42, &irq);
893 irq &= 0xf;
894 if (irq && (irq != 2))
895 d->irq = irq;
896}
652c538e
AM
897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 899
09d6029f
DD
900
901/*
1597cacb 902 * VIA bridges which have VLink
09d6029f 903 */
1597cacb 904
c06bb5d4
JD
905static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
906
907static void quirk_via_bridge(struct pci_dev *dev)
908{
909 /* See what bridge we have and find the device ranges */
910 switch (dev->device) {
911 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
912 /* The VT82C686 is special, it attaches to PCI and can have
913 any device number. All its subdevices are functions of
914 that single device. */
915 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
916 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
917 break;
918 case PCI_DEVICE_ID_VIA_8237:
919 case PCI_DEVICE_ID_VIA_8237A:
920 via_vlink_dev_lo = 15;
921 break;
922 case PCI_DEVICE_ID_VIA_8235:
923 via_vlink_dev_lo = 16;
924 break;
925 case PCI_DEVICE_ID_VIA_8231:
926 case PCI_DEVICE_ID_VIA_8233_0:
927 case PCI_DEVICE_ID_VIA_8233A:
928 case PCI_DEVICE_ID_VIA_8233C_0:
929 via_vlink_dev_lo = 17;
930 break;
931 }
932}
933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
938DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
939DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
940DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 941
1597cacb
AC
942/**
943 * quirk_via_vlink - VIA VLink IRQ number update
944 * @dev: PCI device
945 *
946 * If the device we are dealing with is on a PIC IRQ we need to
947 * ensure that the IRQ line register which usually is not relevant
948 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
949 * to the right place.
950 * We only do this on systems where a VIA south bridge was detected,
951 * and only for VIA devices on the motherboard (see quirk_via_bridge
952 * above).
1597cacb
AC
953 */
954
955static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
956{
957 u8 irq, new_irq;
958
c06bb5d4
JD
959 /* Check if we have VLink at all */
960 if (via_vlink_dev_lo == -1)
09d6029f
DD
961 return;
962
963 new_irq = dev->irq;
964
965 /* Don't quirk interrupts outside the legacy IRQ range */
966 if (!new_irq || new_irq > 15)
967 return;
968
1597cacb 969 /* Internal device ? */
c06bb5d4
JD
970 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
971 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
972 return;
973
974 /* This is an internal VLink device on a PIC interrupt. The BIOS
975 ought to have set this but may not have, so we redo it */
976
25be5e6c
LB
977 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
978 if (new_irq != irq) {
f0fda801 979 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
980 irq, new_irq);
25be5e6c
LB
981 udelay(15); /* unknown if delay really needed */
982 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
983 }
984}
1597cacb 985DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 986
1da177e4
LT
987/*
988 * VIA VT82C598 has its device ID settable and many BIOSes
989 * set it to the ID of VT82C597 for backward compatibility.
990 * We need to switch it off to be able to recognize the real
991 * type of the chip.
992 */
15856ad5 993static void quirk_vt82c598_id(struct pci_dev *dev)
1da177e4
LT
994{
995 pci_write_config_byte(dev, 0xfc, 0);
996 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
997}
652c538e 998DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
999
1000/*
1001 * CardBus controllers have a legacy base address that enables them
1002 * to respond as i82365 pcmcia controllers. We don't want them to
1003 * do this even if the Linux CardBus driver is not loaded, because
1004 * the Linux i82365 driver does not (and should not) handle CardBus.
1005 */
1597cacb 1006static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4 1007{
1da177e4
LT
1008 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1009}
ae9de56b
YL
1010DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1011 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1012DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1013 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1da177e4
LT
1014
1015/*
1016 * Following the PCI ordering rules is optional on the AMD762. I'm not
1017 * sure what the designers were smoking but let's not inhale...
1018 *
1019 * To be fair to AMD, it follows the spec by default, its BIOS people
1020 * who turn it off!
1021 */
1597cacb 1022static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
1023{
1024 u32 pcic;
1025 pci_read_config_dword(dev, 0x4C, &pcic);
3c78bc61 1026 if ((pcic & 6) != 6) {
1da177e4 1027 pcic |= 6;
f0fda801 1028 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
1029 pci_write_config_dword(dev, 0x4C, pcic);
1030 pci_read_config_dword(dev, 0x84, &pcic);
3c78bc61 1031 pcic |= (1 << 23); /* Required in this mode */
1da177e4
LT
1032 pci_write_config_dword(dev, 0x84, pcic);
1033 }
1034}
652c538e 1035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 1036DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
1037
1038/*
1039 * DreamWorks provided workaround for Dunord I-3000 problem
1040 *
1041 * This card decodes and responds to addresses not apparently
1042 * assigned to it. We force a larger allocation to ensure that
1043 * nothing gets put too close to it.
1044 */
15856ad5 1045static void quirk_dunord(struct pci_dev *dev)
1da177e4 1046{
3c78bc61 1047 struct resource *r = &dev->resource[1];
bd064f0a
BH
1048
1049 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
1050 r->start = 0;
1051 r->end = 0xffffff;
1052}
652c538e 1053DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
1054
1055/*
1056 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1057 * is subtractive decoding (transparent), and does indicate this
1058 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1059 * instead of 0x01.
1060 */
15856ad5 1061static void quirk_transparent_bridge(struct pci_dev *dev)
1da177e4
LT
1062{
1063 dev->transparent = 1;
1064}
652c538e
AM
1065DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1066DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
1067
1068/*
1069 * Common misconfiguration of the MediaGX/Geode PCI master that will
1070 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
631dd1a8 1071 * datasheets found at http://www.national.com/analog for info on what
1da177e4
LT
1072 * these bits do. <christer@weinigel.se>
1073 */
1597cacb 1074static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
1075{
1076 u8 reg;
3c78bc61 1077
1da177e4
LT
1078 pci_read_config_byte(dev, 0x41, &reg);
1079 if (reg & 2) {
1080 reg &= ~2;
227f0647
RD
1081 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1082 reg);
3c78bc61 1083 pci_write_config_byte(dev, 0x41, reg);
1da177e4
LT
1084 }
1085}
652c538e
AM
1086DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1087DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 1088
1da177e4
LT
1089/*
1090 * Ensure C0 rev restreaming is off. This is normally done by
1091 * the BIOS but in the odd case it is not the results are corruption
1092 * hence the presence of a Linux check
1093 */
1597cacb 1094static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
1095{
1096 u16 config;
f7625980 1097
44c10138 1098 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
1099 return;
1100 pci_read_config_word(pdev, 0x40, &config);
1101 if (config & (1<<6)) {
1102 config &= ~(1<<6);
1103 pci_write_config_word(pdev, 0x40, config);
f0fda801 1104 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
1105 }
1106}
652c538e 1107DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1108DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1109
25e742b2 1110static void quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1111{
5deab536 1112 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1113 u8 tmp;
ab17443a 1114
05a7d22b
CC
1115 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1116 if (tmp == 0x01) {
ab17443a
CH
1117 pci_read_config_byte(pdev, 0x40, &tmp);
1118 pci_write_config_byte(pdev, 0x40, tmp|1);
1119 pci_write_config_byte(pdev, 0x9, 1);
1120 pci_write_config_byte(pdev, 0xa, 6);
1121 pci_write_config_byte(pdev, 0x40, tmp);
1122
c9f89475 1123 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1124 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1125 }
1126}
05a7d22b 1127DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1128DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1129DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1130DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1132DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
fafe5c3d
SH
1133DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1134DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
ab17443a 1135
1da177e4
LT
1136/*
1137 * Serverworks CSB5 IDE does not fully support native mode
1138 */
15856ad5 1139static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1da177e4
LT
1140{
1141 u8 prog;
1142 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1143 if (prog & 5) {
1144 prog &= ~5;
1145 pdev->class &= ~5;
1146 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1147 /* PCI layer will sort out resources */
1da177e4
LT
1148 }
1149}
652c538e 1150DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1151
1152/*
1153 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1154 */
15856ad5 1155static void quirk_ide_samemode(struct pci_dev *pdev)
1da177e4
LT
1156{
1157 u8 prog;
1158
1159 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1160
1161 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1162 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1163 prog &= ~5;
1164 pdev->class &= ~5;
1165 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1166 }
1167}
368c73d4 1168DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1169
979b1791
AC
1170/*
1171 * Some ATA devices break if put into D3
1172 */
1173
15856ad5 1174static void quirk_no_ata_d3(struct pci_dev *pdev)
979b1791 1175{
faa738bb 1176 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
979b1791 1177}
faa738bb
YL
1178/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1179DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1180 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1181DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1182 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f 1183/* ALi loses some register settings that we cannot then restore */
faa738bb
YL
1184DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1185 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f
AC
1186/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1187 occur when mode detecting */
faa738bb
YL
1188DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1189 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
979b1791 1190
1da177e4
LT
1191/* This was originally an Alpha specific thing, but it really fits here.
1192 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1193 */
15856ad5 1194static void quirk_eisa_bridge(struct pci_dev *dev)
1da177e4
LT
1195{
1196 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1197}
652c538e 1198DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1199
7daa0c4f 1200
1da177e4
LT
1201/*
1202 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1203 * is not activated. The myth is that Asus said that they do not want the
1204 * users to be irritated by just another PCI Device in the Win98 device
f7625980 1205 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1da177e4
LT
1206 * package 2.7.0 for details)
1207 *
f7625980
BH
1208 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1209 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1210 * becomes necessary to do this tweak in two steps -- the chosen trigger
1211 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1212 *
1213 * Note that we used to unhide the SMBus that way on Toshiba laptops
1214 * (Satellite A40 and Tecra M2) but then found that the thermal management
1215 * was done by SMM code, which could cause unsynchronized concurrent
1216 * accesses to the SMBus registers, with potentially bad effects. Thus you
1217 * should be very careful when adding new entries: if SMM is accessing the
1218 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1219 *
1220 * Likewise, many recent laptops use ACPI for thermal management. If the
1221 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1222 * natively, and keeping the SMBus hidden is the right thing to do. If you
1223 * are about to add an entry in the table below, please first disassemble
1224 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1225 */
9d24a81e 1226static int asus_hides_smbus;
1da177e4 1227
15856ad5 1228static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1da177e4
LT
1229{
1230 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1231 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
3c78bc61 1232 switch (dev->subsystem_device) {
a00db371 1233 case 0x8025: /* P4B-LX */
1da177e4
LT
1234 case 0x8070: /* P4B */
1235 case 0x8088: /* P4B533 */
1236 case 0x1626: /* L3C notebook */
1237 asus_hides_smbus = 1;
1238 }
2f2d39d2 1239 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
3c78bc61 1240 switch (dev->subsystem_device) {
1da177e4
LT
1241 case 0x80b1: /* P4GE-V */
1242 case 0x80b2: /* P4PE */
1243 case 0x8093: /* P4B533-V */
1244 asus_hides_smbus = 1;
1245 }
2f2d39d2 1246 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
3c78bc61 1247 switch (dev->subsystem_device) {
1da177e4
LT
1248 case 0x8030: /* P4T533 */
1249 asus_hides_smbus = 1;
1250 }
2f2d39d2 1251 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1252 switch (dev->subsystem_device) {
1253 case 0x8070: /* P4G8X Deluxe */
1254 asus_hides_smbus = 1;
1255 }
2f2d39d2 1256 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1257 switch (dev->subsystem_device) {
1258 case 0x80c9: /* PU-DLS */
1259 asus_hides_smbus = 1;
1260 }
2f2d39d2 1261 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1262 switch (dev->subsystem_device) {
1263 case 0x1751: /* M2N notebook */
1264 case 0x1821: /* M5N notebook */
4096ed0f 1265 case 0x1897: /* A6L notebook */
1da177e4
LT
1266 asus_hides_smbus = 1;
1267 }
2f2d39d2 1268 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1269 switch (dev->subsystem_device) {
1270 case 0x184b: /* W1N notebook */
1271 case 0x186a: /* M6Ne notebook */
1272 asus_hides_smbus = 1;
1273 }
2f2d39d2 1274 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1275 switch (dev->subsystem_device) {
1276 case 0x80f2: /* P4P800-X */
1277 asus_hides_smbus = 1;
1278 }
2f2d39d2 1279 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1280 switch (dev->subsystem_device) {
1281 case 0x1882: /* M6V notebook */
2d1e1c75 1282 case 0x1977: /* A6VA notebook */
acc06632
RM
1283 asus_hides_smbus = 1;
1284 }
1da177e4
LT
1285 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1286 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1287 switch (dev->subsystem_device) {
1da177e4
LT
1288 case 0x088C: /* HP Compaq nc8000 */
1289 case 0x0890: /* HP Compaq nc6000 */
1290 asus_hides_smbus = 1;
1291 }
2f2d39d2 1292 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1293 switch (dev->subsystem_device) {
1294 case 0x12bc: /* HP D330L */
e3b1bd57 1295 case 0x12bd: /* HP D530 */
74c57428 1296 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1297 asus_hides_smbus = 1;
1298 }
677cc644
JD
1299 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1300 switch (dev->subsystem_device) {
1301 case 0x12bf: /* HP xw4100 */
1302 asus_hides_smbus = 1;
1303 }
3c78bc61
RD
1304 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1305 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1306 switch (dev->subsystem_device) {
1307 case 0xC00C: /* Samsung P35 notebook */
1308 asus_hides_smbus = 1;
1309 }
c87f883e
RIZ
1310 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1311 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1312 switch (dev->subsystem_device) {
c87f883e
RIZ
1313 case 0x0058: /* Compaq Evo N620c */
1314 asus_hides_smbus = 1;
1315 }
d7698edc 1316 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
3c78bc61 1317 switch (dev->subsystem_device) {
d7698edc 1318 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1319 /* Motherboard doesn't have Host bridge
1320 * subvendor/subdevice IDs, therefore checking
1321 * its on-board VGA controller */
1322 asus_hides_smbus = 1;
1323 }
8293b0f6 1324 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
3c78bc61 1325 switch (dev->subsystem_device) {
10260d9a
JD
1326 case 0x00b8: /* Compaq Evo D510 CMT */
1327 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1328 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1329 /* Motherboard doesn't have Host bridge
1330 * subvendor/subdevice IDs and on-board VGA
1331 * controller is disabled if an AGP card is
1332 * inserted, therefore checking USB UHCI
1333 * Controller #1 */
10260d9a
JD
1334 asus_hides_smbus = 1;
1335 }
27e46859
KH
1336 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1337 switch (dev->subsystem_device) {
1338 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1339 /* Motherboard doesn't have host bridge
1340 * subvendor/subdevice IDs, therefore checking
1341 * its on-board VGA controller */
1342 asus_hides_smbus = 1;
1343 }
1da177e4
LT
1344 }
1345}
652c538e
AM
1346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1348DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1355DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1356
1357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1358DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1359DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1360
1597cacb 1361static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1362{
1363 u16 val;
f7625980 1364
1da177e4
LT
1365 if (likely(!asus_hides_smbus))
1366 return;
1367
1368 pci_read_config_word(dev, 0xF2, &val);
1369 if (val & 0x8) {
1370 pci_write_config_word(dev, 0xF2, val & (~0x8));
1371 pci_read_config_word(dev, 0xF2, &val);
1372 if (val & 0x8)
227f0647
RD
1373 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1374 val);
1da177e4 1375 else
f0fda801 1376 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1377 }
1378}
652c538e
AM
1379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1382DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1383DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1384DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1386DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1387DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1388DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1389DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1390DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1391DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1392DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1393
e1a2a51e
RW
1394/* It appears we just have one such device. If not, we have a warning */
1395static void __iomem *asus_rcba_base;
1396static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1397{
e1a2a51e 1398 u32 rcba;
acc06632
RM
1399
1400 if (likely(!asus_hides_smbus))
1401 return;
e1a2a51e
RW
1402 WARN_ON(asus_rcba_base);
1403
acc06632 1404 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1405 /* use bits 31:14, 16 kB aligned */
1406 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1407 if (asus_rcba_base == NULL)
1408 return;
1409}
1410
1411static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1412{
1413 u32 val;
1414
1415 if (likely(!asus_hides_smbus || !asus_rcba_base))
1416 return;
1417 /* read the Function Disable register, dword mode only */
1418 val = readl(asus_rcba_base + 0x3418);
1419 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1420}
1421
1422static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1423{
1424 if (likely(!asus_hides_smbus || !asus_rcba_base))
1425 return;
1426 iounmap(asus_rcba_base);
1427 asus_rcba_base = NULL;
f0fda801 1428 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1429}
e1a2a51e
RW
1430
1431static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1432{
1433 asus_hides_smbus_lpc_ich6_suspend(dev);
1434 asus_hides_smbus_lpc_ich6_resume_early(dev);
1435 asus_hides_smbus_lpc_ich6_resume(dev);
1436}
652c538e 1437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1438DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1439DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1440DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1441
1da177e4
LT
1442/*
1443 * SiS 96x south bridge: BIOS typically hides SMBus device...
1444 */
1597cacb 1445static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1446{
1447 u8 val = 0;
1da177e4 1448 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1449 if (val & 0x10) {
f0fda801 1450 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1451 pci_write_config_byte(dev, 0x77, val & ~0x10);
1452 }
1da177e4 1453}
652c538e
AM
1454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1458DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1459DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1460DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1461DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1462
1da177e4
LT
1463/*
1464 * ... This is further complicated by the fact that some SiS96x south
1465 * bridges pretend to be 85C503/5513 instead. In that case see if we
1466 * spotted a compatible north bridge to make sure.
1467 * (pci_find_device doesn't work yet)
1468 *
1469 * We can also enable the sis96x bit in the discovery register..
1470 */
1da177e4
LT
1471#define SIS_DETECT_REGISTER 0x40
1472
1597cacb 1473static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1474{
1475 u8 reg;
1476 u16 devid;
1477
1478 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1479 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1480 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1481 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1482 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1483 return;
1484 }
1485
1da177e4 1486 /*
2f5c33b3
MH
1487 * Ok, it now shows up as a 96x.. run the 96x quirk by
1488 * hand in case it has already been processed.
1489 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1490 */
1491 dev->device = devid;
2f5c33b3 1492 quirk_sis_96x_smbus(dev);
1da177e4 1493}
652c538e 1494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1495DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1496
1da177e4 1497
e5548e96
BJD
1498/*
1499 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1500 * and MC97 modem controller are disabled when a second PCI soundcard is
1501 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1502 * -- bjd
1503 */
1597cacb 1504static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1505{
1506 u8 val;
1507 int asus_hides_ac97 = 0;
1508
1509 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1510 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1511 asus_hides_ac97 = 1;
1512 }
1513
1514 if (!asus_hides_ac97)
1515 return;
1516
1517 pci_read_config_byte(dev, 0x50, &val);
1518 if (val & 0xc0) {
1519 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1520 pci_read_config_byte(dev, 0x50, &val);
1521 if (val & 0xc0)
227f0647
RD
1522 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1523 val);
e5548e96 1524 else
f0fda801 1525 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1526 }
1527}
652c538e 1528DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1529DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1530
77967052 1531#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1532
1533/*
1534 * If we are using libata we can drive this chip properly but must
1535 * do this early on to make the additional device appear during
1536 * the PCI scanning.
1537 */
5ee2ae7f 1538static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1539{
e34bb370 1540 u32 conf1, conf5, class;
15e0c694
AC
1541 u8 hdr;
1542
1543 /* Only poke fn 0 */
1544 if (PCI_FUNC(pdev->devfn))
1545 return;
1546
5ee2ae7f
TH
1547 pci_read_config_dword(pdev, 0x40, &conf1);
1548 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1549
5ee2ae7f
TH
1550 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1551 conf5 &= ~(1 << 24); /* Clear bit 24 */
1552
1553 switch (pdev->device) {
4daedcfe
TH
1554 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1555 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
5b6ae5ba 1556 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
5ee2ae7f
TH
1557 /* The controller should be in single function ahci mode */
1558 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1559 break;
1560
1561 case PCI_DEVICE_ID_JMICRON_JMB365:
1562 case PCI_DEVICE_ID_JMICRON_JMB366:
1563 /* Redirect IDE second PATA port to the right spot */
1564 conf5 |= (1 << 24);
1565 /* Fall through */
1566 case PCI_DEVICE_ID_JMICRON_JMB361:
1567 case PCI_DEVICE_ID_JMICRON_JMB363:
5b6ae5ba 1568 case PCI_DEVICE_ID_JMICRON_JMB369:
5ee2ae7f
TH
1569 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1570 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1571 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1572 break;
1573
1574 case PCI_DEVICE_ID_JMICRON_JMB368:
1575 /* The controller should be in single function IDE mode */
1576 conf1 |= 0x00C00000; /* Set 22, 23 */
1577 break;
15e0c694 1578 }
5ee2ae7f
TH
1579
1580 pci_write_config_dword(pdev, 0x40, conf1);
1581 pci_write_config_dword(pdev, 0x80, conf5);
1582
1583 /* Update pdev accordingly */
1584 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1585 pdev->hdr_type = hdr & 0x7f;
1586 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1587
1588 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1589 pdev->class = class >> 8;
15e0c694 1590}
5ee2ae7f
TH
1591DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1592DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1593DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
5ee2ae7f 1594DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1595DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
5ee2ae7f
TH
1596DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1597DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1598DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1599DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
e1a2a51e
RW
1600DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1601DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1602DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
e1a2a51e 1603DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1604DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
e1a2a51e
RW
1605DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1606DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1607DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1608DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
15e0c694
AC
1609
1610#endif
1611
91f15fb3
ZR
1612static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1613{
1614 if (dev->multifunction) {
1615 device_disable_async_suspend(&dev->dev);
1616 dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1617 }
1618}
1619DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1620DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1622DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1623
1da177e4 1624#ifdef CONFIG_X86_IO_APIC
15856ad5 1625static void quirk_alder_ioapic(struct pci_dev *pdev)
1da177e4
LT
1626{
1627 int i;
1628
1629 if ((pdev->class >> 8) != 0xff00)
1630 return;
1631
1632 /* the first BAR is the location of the IO APIC...we must
1633 * not touch this (and it's already covered by the fixmap), so
1634 * forcibly insert it into the resource tree */
1635 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1636 insert_resource(&iomem_resource, &pdev->resource[0]);
1637
1638 /* The next five BARs all seem to be rubbish, so just clean
1639 * them out */
3c78bc61 1640 for (i = 1; i < 6; i++)
1da177e4 1641 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1da177e4 1642}
652c538e 1643DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1644#endif
1645
15856ad5 1646static void quirk_pcie_mch(struct pci_dev *pdev)
1da177e4 1647{
0ba379ec 1648 pdev->no_msi = 1;
1da177e4 1649}
652c538e
AM
1650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
72f2ff0d 1653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, quirk_pcie_mch);
1da177e4 1654
4602b88d
KA
1655
1656/*
1657 * It's possible for the MSI to get corrupted if shpc and acpi
1658 * are used together on certain PXH-based systems.
1659 */
15856ad5 1660static void quirk_pcie_pxh(struct pci_dev *dev)
4602b88d 1661{
4602b88d 1662 dev->no_msi = 1;
f0fda801 1663 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1664}
1665DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1666DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1667DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1668DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1669DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1670
ffadcc2f
KCA
1671/*
1672 * Some Intel PCI Express chipsets have trouble with downstream
1673 * device power management.
1674 */
3c78bc61 1675static void quirk_intel_pcie_pm(struct pci_dev *dev)
ffadcc2f
KCA
1676{
1677 pci_pm_d3_delay = 120;
1678 dev->no_d1d2 = 1;
1679}
1680
1681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1686DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1687DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1688DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1689DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1690DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1691DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1692DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1701DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1702
5938628c
BH
1703static void quirk_radeon_pm(struct pci_dev *dev)
1704{
1705 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1706 dev->subsystem_device == 0x00e2) {
1707 if (dev->d3_delay < 20) {
1708 dev->d3_delay = 20;
1709 dev_info(&dev->dev, "extending delay after power-on from D3 to %d msec\n",
1710 dev->d3_delay);
1711 }
1712 }
1713}
1714DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1715
426b3b8d 1716#ifdef CONFIG_X86_IO_APIC
c4e649b0
SA
1717static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1718{
1719 noioapicreroute = 1;
1720 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1721
1722 return 0;
1723}
1724
1725static struct dmi_system_id boot_interrupt_dmi_table[] = {
1726 /*
1727 * Systems to exclude from boot interrupt reroute quirks
1728 */
1729 {
1730 .callback = dmi_disable_ioapicreroute,
1731 .ident = "ASUSTek Computer INC. M2N-LR",
1732 .matches = {
1733 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1734 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1735 },
1736 },
1737 {}
1738};
1739
e1d3a908
SA
1740/*
1741 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1742 * remap the original interrupt in the linux kernel to the boot interrupt, so
1743 * that a PCI device's interrupt handler is installed on the boot interrupt
1744 * line instead.
1745 */
1746static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1747{
c4e649b0 1748 dmi_check_system(boot_interrupt_dmi_table);
41b9eb26 1749 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1750 return;
1751
1752 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
fdcdaf6c
BH
1753 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1754 dev->vendor, dev->device);
e1d3a908 1755}
88d1dce3
OD
1756DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1757DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1758DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1760DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1761DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1762DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1763DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1764DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1765DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1766DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1767DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1768DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1769DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1770DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1771DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1772
426b3b8d
SA
1773/*
1774 * On some chipsets we can disable the generation of legacy INTx boot
1775 * interrupts.
1776 */
1777
1778/*
1779 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1780 * 300641-004US, section 5.7.3.
1781 */
1782#define INTEL_6300_IOAPIC_ABAR 0x40
1783#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1784
1785static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1786{
1787 u16 pci_config_word;
1788
1789 if (noioapicquirk)
1790 return;
1791
1792 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1793 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1794 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1795
fdcdaf6c
BH
1796 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1797 dev->vendor, dev->device);
426b3b8d 1798}
f7625980
BH
1799DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1800DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1801
1802/*
1803 * disable boot interrupts on HT-1000
1804 */
1805#define BC_HT1000_FEATURE_REG 0x64
1806#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1807#define BC_HT1000_MAP_IDX 0xC00
1808#define BC_HT1000_MAP_DATA 0xC01
1809
1810static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1811{
1812 u32 pci_config_dword;
1813 u8 irq;
1814
1815 if (noioapicquirk)
1816 return;
1817
1818 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1819 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1820 BC_HT1000_PIC_REGS_ENABLE);
1821
1822 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1823 outb(irq, BC_HT1000_MAP_IDX);
1824 outb(0x00, BC_HT1000_MAP_DATA);
1825 }
1826
1827 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1828
fdcdaf6c
BH
1829 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1830 dev->vendor, dev->device);
77251188 1831}
f7625980
BH
1832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1833DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1834
1835/*
1836 * disable boot interrupts on AMD and ATI chipsets
1837 */
1838/*
1839 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1840 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1841 * (due to an erratum).
1842 */
1843#define AMD_813X_MISC 0x40
1844#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 1845#define AMD_813X_REV_B1 0x12
bbe19443 1846#define AMD_813X_REV_B2 0x13
542622da
OD
1847
1848static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1849{
1850 u32 pci_config_dword;
1851
1852 if (noioapicquirk)
1853 return;
4fd8bdc5
SA
1854 if ((dev->revision == AMD_813X_REV_B1) ||
1855 (dev->revision == AMD_813X_REV_B2))
bbe19443 1856 return;
542622da
OD
1857
1858 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1859 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1860 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1861
fdcdaf6c
BH
1862 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1863 dev->vendor, dev->device);
542622da 1864}
4fd8bdc5
SA
1865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1866DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1868DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1869
1870#define AMD_8111_PCI_IRQ_ROUTING 0x56
1871
1872static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1873{
1874 u16 pci_config_word;
1875
1876 if (noioapicquirk)
1877 return;
1878
1879 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1880 if (!pci_config_word) {
227f0647
RD
1881 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1882 dev->vendor, dev->device);
542622da
OD
1883 return;
1884 }
1885 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
fdcdaf6c
BH
1886 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1887 dev->vendor, dev->device);
542622da 1888}
f7625980
BH
1889DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1890DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1891#endif /* CONFIG_X86_IO_APIC */
1892
33dced2e
SS
1893/*
1894 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1895 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1896 * Re-allocate the region if needed...
1897 */
15856ad5 1898static void quirk_tc86c001_ide(struct pci_dev *dev)
33dced2e
SS
1899{
1900 struct resource *r = &dev->resource[0];
1901
1902 if (r->start & 0x8) {
bd064f0a 1903 r->flags |= IORESOURCE_UNSET;
33dced2e
SS
1904 r->start = 0;
1905 r->end = 0xf;
1906 }
1907}
1908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1909 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1910 quirk_tc86c001_ide);
1911
21c5fd97
IA
1912/*
1913 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1914 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1915 * being read correctly if bit 7 of the base address is set.
1916 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1917 * Re-allocate the regions to a 256-byte boundary if necessary.
1918 */
193c0d68 1919static void quirk_plx_pci9050(struct pci_dev *dev)
21c5fd97
IA
1920{
1921 unsigned int bar;
1922
1923 /* Fixed in revision 2 (PCI 9052). */
1924 if (dev->revision >= 2)
1925 return;
1926 for (bar = 0; bar <= 1; bar++)
1927 if (pci_resource_len(dev, bar) == 0x80 &&
1928 (pci_resource_start(dev, bar) & 0x80)) {
1929 struct resource *r = &dev->resource[bar];
227f0647 1930 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
21c5fd97 1931 bar);
bd064f0a 1932 r->flags |= IORESOURCE_UNSET;
21c5fd97
IA
1933 r->start = 0;
1934 r->end = 0xff;
1935 }
1936}
1937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1938 quirk_plx_pci9050);
2794bb28
IA
1939/*
1940 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1941 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1942 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1943 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1944 *
1945 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1946 * driver.
1947 */
1948DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1949DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
21c5fd97 1950
15856ad5 1951static void quirk_netmos(struct pci_dev *dev)
1da177e4
LT
1952{
1953 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1954 unsigned int num_serial = dev->subsystem_device & 0xf;
1955
1956 /*
1957 * These Netmos parts are multiport serial devices with optional
1958 * parallel ports. Even when parallel ports are present, they
1959 * are identified as class SERIAL, which means the serial driver
1960 * will claim them. To prevent this, mark them as class OTHER.
1961 * These combo devices should be claimed by parport_serial.
1962 *
1963 * The subdevice ID is of the form 0x00PS, where <P> is the number
1964 * of parallel ports and <S> is the number of serial ports.
1965 */
1966 switch (dev->device) {
4c9c1686
JS
1967 case PCI_DEVICE_ID_NETMOS_9835:
1968 /* Well, this rule doesn't hold for the following 9835 device */
1969 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1970 dev->subsystem_device == 0x0299)
1971 return;
1da177e4
LT
1972 case PCI_DEVICE_ID_NETMOS_9735:
1973 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1974 case PCI_DEVICE_ID_NETMOS_9845:
1975 case PCI_DEVICE_ID_NETMOS_9855:
08803efe 1976 if (num_parallel) {
227f0647 1977 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1da177e4
LT
1978 dev->device, num_parallel, num_serial);
1979 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1980 (dev->class & 0xff);
1981 }
1982 }
1983}
08803efe
YL
1984DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1985 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1da177e4 1986
da2d03ea
AW
1987/*
1988 * Quirk non-zero PCI functions to route VPD access through function 0 for
1989 * devices that share VPD resources between functions. The functions are
1990 * expected to be identical devices.
1991 */
7aa6ca4d
MR
1992static void quirk_f0_vpd_link(struct pci_dev *dev)
1993{
da2d03ea
AW
1994 struct pci_dev *f0;
1995
1996 if (!PCI_FUNC(dev->devfn))
7aa6ca4d 1997 return;
da2d03ea
AW
1998
1999 f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
2000 if (!f0)
2001 return;
2002
2003 if (f0->vpd && dev->class == f0->class &&
2004 dev->vendor == f0->vendor && dev->device == f0->device)
2005 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
2006
2007 pci_dev_put(f0);
7aa6ca4d
MR
2008}
2009DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2010 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
2011
15856ad5 2012static void quirk_e100_interrupt(struct pci_dev *dev)
16a74744 2013{
e64aeccb 2014 u16 command, pmcsr;
16a74744
BH
2015 u8 __iomem *csr;
2016 u8 cmd_hi;
2017
2018 switch (dev->device) {
2019 /* PCI IDs taken from drivers/net/e100.c */
2020 case 0x1029:
2021 case 0x1030 ... 0x1034:
2022 case 0x1038 ... 0x103E:
2023 case 0x1050 ... 0x1057:
2024 case 0x1059:
2025 case 0x1064 ... 0x106B:
2026 case 0x1091 ... 0x1095:
2027 case 0x1209:
2028 case 0x1229:
2029 case 0x2449:
2030 case 0x2459:
2031 case 0x245D:
2032 case 0x27DC:
2033 break;
2034 default:
2035 return;
2036 }
2037
2038 /*
2039 * Some firmware hands off the e100 with interrupts enabled,
2040 * which can cause a flood of interrupts if packets are
2041 * received before the driver attaches to the device. So
2042 * disable all e100 interrupts here. The driver will
2043 * re-enable them when it's ready.
2044 */
2045 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 2046
1bef7dc0 2047 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
2048 return;
2049
e64aeccb
IK
2050 /*
2051 * Check that the device is in the D0 power state. If it's not,
2052 * there is no point to look any further.
2053 */
728cdb75
YW
2054 if (dev->pm_cap) {
2055 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
e64aeccb
IK
2056 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2057 return;
2058 }
2059
1bef7dc0
BH
2060 /* Convert from PCI bus to resource space. */
2061 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 2062 if (!csr) {
f0fda801 2063 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
2064 return;
2065 }
2066
2067 cmd_hi = readb(csr + 3);
2068 if (cmd_hi == 0) {
227f0647 2069 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
16a74744
BH
2070 writeb(1, csr + 3);
2071 }
2072
2073 iounmap(csr);
2074}
4c5b28e2
YL
2075DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2076 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
a5312e28 2077
649426ef
AD
2078/*
2079 * The 82575 and 82598 may experience data corruption issues when transitioning
2080 * out of L0S. To prevent this we need to disable L0S on the pci-e link
2081 */
15856ad5 2082static void quirk_disable_aspm_l0s(struct pci_dev *dev)
649426ef
AD
2083{
2084 dev_info(&dev->dev, "Disabling L0s\n");
2085 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2086}
2087DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2088DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2089DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2090DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2093DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2095DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2099DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2101
15856ad5 2102static void fixup_rev1_53c810(struct pci_dev *dev)
a5312e28 2103{
e6323e3c
BH
2104 u32 class = dev->class;
2105
2106 /*
2107 * rev 1 ncr53c810 chips don't set the class at all which means
a5312e28
IK
2108 * they don't get their resources remapped. Fix that here.
2109 */
e6323e3c
BH
2110 if (class)
2111 return;
a5312e28 2112
e6323e3c
BH
2113 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2114 dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2115 class, dev->class);
a5312e28
IK
2116}
2117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2118
9d265124 2119/* Enable 1k I/O space granularity on the Intel P64H2 */
15856ad5 2120static void quirk_p64h2_1k_io(struct pci_dev *dev)
9d265124
DY
2121{
2122 u16 en1k;
9d265124
DY
2123
2124 pci_read_config_word(dev, 0x40, &en1k);
2125
2126 if (en1k & 0x200) {
f0fda801 2127 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2b28ae19 2128 dev->io_window_1k = 1;
9d265124
DY
2129 }
2130}
2131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2132
cf34a8e0
BG
2133/* Under some circumstances, AER is not linked with extended capabilities.
2134 * Force it to be linked by setting the corresponding control bit in the
2135 * config space.
2136 */
1597cacb 2137static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
2138{
2139 uint8_t b;
2140 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2141 if (!(b & 0x20)) {
2142 pci_write_config_byte(dev, 0xf41, b | 0x20);
227f0647 2143 dev_info(&dev->dev, "Linking AER extended capability\n");
cf34a8e0
BG
2144 }
2145 }
2146}
2147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2148 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 2149DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 2150 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 2151
15856ad5 2152static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
53a9bf42
TY
2153{
2154 /*
2155 * Disable PCI Bus Parking and PCI Master read caching on CX700
2156 * which causes unspecified timing errors with a VT6212L on the PCI
ca846392
TY
2157 * bus leading to USB2.0 packet loss.
2158 *
2159 * This quirk is only enabled if a second (on the external PCI bus)
2160 * VT6212L is found -- the CX700 core itself also contains a USB
2161 * host controller with the same PCI ID as the VT6212L.
53a9bf42
TY
2162 */
2163
ca846392
TY
2164 /* Count VT6212L instances */
2165 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2166 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
53a9bf42 2167 uint8_t b;
ca846392
TY
2168
2169 /* p should contain the first (internal) VT6212L -- see if we have
2170 an external one by searching again */
2171 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2172 if (!p)
2173 return;
2174 pci_dev_put(p);
2175
53a9bf42
TY
2176 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2177 if (b & 0x40) {
2178 /* Turn off PCI Bus Parking */
2179 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2180
227f0647 2181 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
bc043274
TY
2182 }
2183 }
2184
2185 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2186 if (b != 0) {
53a9bf42
TY
2187 /* Turn off PCI Master read caching */
2188 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
2189
2190 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 2191 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
2192
2193 /* Disable "Read FIFO Timer" */
53a9bf42
TY
2194 pci_write_config_byte(dev, 0x77, 0x0);
2195
227f0647 2196 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
2197 }
2198 }
2199}
ca846392 2200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
53a9bf42 2201
7c20078a
BM
2202/*
2203 * If a device follows the VPD format spec, the PCI core will not read or
2204 * write past the VPD End Tag. But some vendors do not follow the VPD
2205 * format spec, so we can't tell how much data is safe to access. Devices
2206 * may behave unpredictably if we access too much. Blacklist these devices
2207 * so we don't touch VPD at all.
2208 */
2209static void quirk_blacklist_vpd(struct pci_dev *dev)
2210{
2211 if (dev->vpd) {
2212 dev->vpd->len = 0;
044bc425 2213 dev_warn(&dev->dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
7c20078a
BM
2214 }
2215}
2216
2217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
2218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
2219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
2220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
2221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
2222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
2223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
2224DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
2225DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
2226DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
2227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
2228DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
2229 quirk_blacklist_vpd);
0d5370d1 2230DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_QLOGIC, 0x2261, quirk_blacklist_vpd);
7c20078a 2231
99cb233d
BL
2232/*
2233 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2234 * VPD end tag will hang the device. This problem was initially
2235 * observed when a vpd entry was created in sysfs
2236 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2237 * will dump 32k of data. Reading a full 32k will cause an access
2238 * beyond the VPD end tag causing the device to hang. Once the device
2239 * is hung, the bnx2 driver will not be able to reset the device.
2240 * We believe that it is legal to read beyond the end tag and
2241 * therefore the solution is to limit the read/write length.
2242 */
15856ad5 2243static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
99cb233d 2244{
9d82d8ea 2245 /*
35405f25
DH
2246 * Only disable the VPD capability for 5706, 5706S, 5708,
2247 * 5708S and 5709 rev. A
9d82d8ea 2248 */
99cb233d 2249 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 2250 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 2251 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 2252 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2253 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2254 (dev->revision & 0xf0) == 0x0)) {
2255 if (dev->vpd)
2256 dev->vpd->len = 0x80;
2257 }
2258}
2259
bffadffd
YZ
2260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2261 PCI_DEVICE_ID_NX2_5706,
2262 quirk_brcm_570x_limit_vpd);
2263DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2264 PCI_DEVICE_ID_NX2_5706S,
2265 quirk_brcm_570x_limit_vpd);
2266DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2267 PCI_DEVICE_ID_NX2_5708,
2268 quirk_brcm_570x_limit_vpd);
2269DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2270 PCI_DEVICE_ID_NX2_5708S,
2271 quirk_brcm_570x_limit_vpd);
2272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2273 PCI_DEVICE_ID_NX2_5709,
2274 quirk_brcm_570x_limit_vpd);
2275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2276 PCI_DEVICE_ID_NX2_5709S,
2277 quirk_brcm_570x_limit_vpd);
99cb233d 2278
25e742b2 2279static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
0b471506
MC
2280{
2281 u32 rev;
2282
2283 pci_read_config_dword(dev, 0xf4, &rev);
2284
2285 /* Only CAP the MRRS if the device is a 5719 A0 */
2286 if (rev == 0x05719000) {
2287 int readrq = pcie_get_readrq(dev);
2288 if (readrq > 2048)
2289 pcie_set_readrq(dev, 2048);
2290 }
2291}
2292
2293DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2294 PCI_DEVICE_ID_TIGON3_5719,
2295 quirk_brcm_5719_limit_mrrs);
2296
ce709f86
JM
2297#ifdef CONFIG_PCIE_IPROC_PLATFORM
2298static void quirk_paxc_bridge(struct pci_dev *pdev)
2299{
2300 /* The PCI config space is shared with the PAXC root port and the first
2301 * Ethernet device. So, we need to workaround this by telling the PCI
2302 * code that the bridge is not an Ethernet device.
2303 */
2304 if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2305 pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2306
2307 /* MPSS is not being set properly (as it is currently 0). This is
2308 * because that area of the PCI config space is hard coded to zero, and
2309 * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
2310 * so that the MPS can be set to the real max value.
2311 */
2312 pdev->pcie_mpss = 2;
2313}
2314DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2315DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2316#endif
2317
26c56dc0
MM
2318/* Originally in EDAC sources for i82875P:
2319 * Intel tells BIOS developers to hide device 6 which
2320 * configures the overflow device access containing
2321 * the DRBs - this is where we expose device 6.
2322 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2323 */
15856ad5 2324static void quirk_unhide_mch_dev6(struct pci_dev *dev)
26c56dc0
MM
2325{
2326 u8 reg;
2327
2328 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2329 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2330 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2331 }
2332}
2333
2334DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2335 quirk_unhide_mch_dev6);
2336DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2337 quirk_unhide_mch_dev6);
2338
12962267 2339#ifdef CONFIG_TILEPRO
f02cbbe6 2340/*
12962267 2341 * The Tilera TILEmpower tilepro platform needs to set the link speed
f02cbbe6
CM
2342 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2343 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2344 * capability register of the PEX8624 PCIe switch. The switch
2345 * supports link speed auto negotiation, but falsely sets
2346 * the link speed to 5GT/s.
2347 */
15856ad5 2348static void quirk_tile_plx_gen1(struct pci_dev *dev)
f02cbbe6
CM
2349{
2350 if (tile_plx_gen1) {
2351 pci_write_config_dword(dev, 0x98, 0x1);
2352 mdelay(50);
2353 }
2354}
2355DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
12962267 2356#endif /* CONFIG_TILEPRO */
26c56dc0 2357
3f79e107 2358#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2359/* Some chipsets do not support MSI. We cannot easily rely on setting
2360 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
f7625980
BH
2361 * some other buses controlled by the chipset even if Linux is not
2362 * aware of it. Instead of setting the flag on all buses in the
ebdf7d39 2363 * machine, simply disable MSI globally.
3f79e107 2364 */
15856ad5 2365static void quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2366{
88187dfa 2367 pci_no_msi();
f0fda801 2368 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2369}
ebdf7d39
TH
2370DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2371DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2372DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2373DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2374DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
549e1561 2376DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
10b4ad1a 2377DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
3f79e107
BG
2378
2379/* Disable MSI on chipsets that are known to not support it */
15856ad5 2380static void quirk_disable_msi(struct pci_dev *dev)
3f79e107
BG
2381{
2382 if (dev->subordinate) {
227f0647 2383 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
3f79e107
BG
2384 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2385 }
2386}
2387DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
134b3450 2388DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
9313ff45 2389DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
6397c75c 2390
aff61369
CL
2391/*
2392 * The APC bridge device in AMD 780 family northbridges has some random
2393 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2394 * we use the possible vendor/device IDs of the host bridge for the
2395 * declared quirk, and search for the APC bridge by slot number.
2396 */
15856ad5 2397static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
aff61369
CL
2398{
2399 struct pci_dev *apc_bridge;
2400
2401 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2402 if (apc_bridge) {
2403 if (apc_bridge->device == 0x9602)
2404 quirk_disable_msi(apc_bridge);
2405 pci_dev_put(apc_bridge);
2406 }
2407}
2408DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2410
6397c75c
BG
2411/* Go through the list of Hypertransport capabilities and
2412 * return 1 if a HT MSI capability is found and enabled */
25e742b2 2413static int msi_ht_cap_enabled(struct pci_dev *dev)
6397c75c 2414{
fff905f3 2415 int pos, ttl = PCI_FIND_CAP_TTL;
7a380507
ME
2416
2417 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2418 while (pos && ttl--) {
2419 u8 flags;
2420
2421 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
3c78bc61 2422 &flags) == 0) {
f0fda801 2423 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2424 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2425 "enabled" : "disabled");
7a380507 2426 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2427 }
7a380507
ME
2428
2429 pos = pci_find_next_ht_capability(dev, pos,
2430 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2431 }
2432 return 0;
2433}
2434
2435/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
25e742b2 2436static void quirk_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2437{
2438 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
227f0647 2439 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2440 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2441 }
2442}
2443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2444 quirk_msi_ht_cap);
6bae1d96 2445
6397c75c
BG
2446/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2447 * MSI are supported if the MSI capability set in any of these mappings.
2448 */
25e742b2 2449static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2450{
2451 struct pci_dev *pdev;
2452
2453 if (!dev->subordinate)
2454 return;
2455
2456 /* check HT MSI cap on this chipset and the root one.
2457 * a single one having MSI is enough to be sure that MSI are supported.
2458 */
11f242f0 2459 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2460 if (!pdev)
2461 return;
0c875c28 2462 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
227f0647 2463 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2464 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2465 }
11f242f0 2466 pci_dev_put(pdev);
6397c75c
BG
2467}
2468DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2469 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2470
415b6d0e 2471/* Force enable MSI mapping capability on HT bridges */
25e742b2 2472static void ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7 2473{
fff905f3 2474 int pos, ttl = PCI_FIND_CAP_TTL;
9dc625e7
PC
2475
2476 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2477 while (pos && ttl--) {
2478 u8 flags;
2479
2480 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2481 &flags) == 0) {
2482 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2483
2484 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2485 flags | HT_MSI_FLAGS_ENABLE);
2486 }
2487 pos = pci_find_next_ht_capability(dev, pos,
2488 HT_CAPTYPE_MSI_MAPPING);
2489 }
2490}
415b6d0e
BH
2491DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2492 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2493 ht_enable_msi_mapping);
9dc625e7 2494
e0ae4f55
YL
2495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2496 ht_enable_msi_mapping);
2497
e4146bb9 2498/* The P5N32-SLI motherboards from Asus have a problem with msi
75e07fc3
AP
2499 * for the MCP55 NIC. It is not yet determined whether the msi problem
2500 * also affects other devices. As for now, turn off msi for this device.
2501 */
15856ad5 2502static void nvenet_msi_disable(struct pci_dev *dev)
75e07fc3 2503{
9251bac9
JD
2504 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2505
2506 if (board_name &&
2507 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2508 strstr(board_name, "P5N32-E SLI"))) {
227f0647 2509 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
75e07fc3
AP
2510 dev->no_msi = 1;
2511 }
2512}
2513DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2514 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2515 nvenet_msi_disable);
2516
66db60ea 2517/*
f7625980
BH
2518 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2519 * config register. This register controls the routing of legacy
2520 * interrupts from devices that route through the MCP55. If this register
2521 * is misprogrammed, interrupts are only sent to the BSP, unlike
2522 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2523 * having this register set properly prevents kdump from booting up
2524 * properly, so let's make sure that we have it set correctly.
2525 * Note that this is an undocumented register.
66db60ea 2526 */
15856ad5 2527static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
66db60ea
NH
2528{
2529 u32 cfg;
2530
49c2fa08
NH
2531 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2532 return;
2533
66db60ea
NH
2534 pci_read_config_dword(dev, 0x74, &cfg);
2535
2536 if (cfg & ((1 << 2) | (1 << 15))) {
2537 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2538 cfg &= ~((1 << 2) | (1 << 15));
2539 pci_write_config_dword(dev, 0x74, cfg);
2540 }
2541}
2542
2543DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2544 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2545 nvbridge_check_legacy_irq_routing);
2546
2547DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2548 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2549 nvbridge_check_legacy_irq_routing);
2550
25e742b2 2551static int ht_check_msi_mapping(struct pci_dev *dev)
de745306 2552{
fff905f3 2553 int pos, ttl = PCI_FIND_CAP_TTL;
de745306
YL
2554 int found = 0;
2555
2556 /* check if there is HT MSI cap or enabled on this device */
2557 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2558 while (pos && ttl--) {
2559 u8 flags;
2560
2561 if (found < 1)
2562 found = 1;
2563 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2564 &flags) == 0) {
2565 if (flags & HT_MSI_FLAGS_ENABLE) {
2566 if (found < 2) {
2567 found = 2;
2568 break;
2569 }
2570 }
2571 }
2572 pos = pci_find_next_ht_capability(dev, pos,
2573 HT_CAPTYPE_MSI_MAPPING);
2574 }
2575
2576 return found;
2577}
2578
25e742b2 2579static int host_bridge_with_leaf(struct pci_dev *host_bridge)
de745306
YL
2580{
2581 struct pci_dev *dev;
2582 int pos;
2583 int i, dev_no;
2584 int found = 0;
2585
2586 dev_no = host_bridge->devfn >> 3;
2587 for (i = dev_no + 1; i < 0x20; i++) {
2588 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2589 if (!dev)
2590 continue;
2591
2592 /* found next host bridge ?*/
2593 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2594 if (pos != 0) {
2595 pci_dev_put(dev);
2596 break;
2597 }
2598
2599 if (ht_check_msi_mapping(dev)) {
2600 found = 1;
2601 pci_dev_put(dev);
2602 break;
2603 }
2604 pci_dev_put(dev);
2605 }
2606
2607 return found;
2608}
2609
eeafda70
YL
2610#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2611#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2612
25e742b2 2613static int is_end_of_ht_chain(struct pci_dev *dev)
eeafda70
YL
2614{
2615 int pos, ctrl_off;
2616 int end = 0;
2617 u16 flags, ctrl;
2618
2619 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2620
2621 if (!pos)
2622 goto out;
2623
2624 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2625
2626 ctrl_off = ((flags >> 10) & 1) ?
2627 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2628 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2629
2630 if (ctrl & (1 << 6))
2631 end = 1;
2632
2633out:
2634 return end;
2635}
2636
25e742b2 2637static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2638{
2639 struct pci_dev *host_bridge;
1dec6b05
YL
2640 int pos;
2641 int i, dev_no;
2642 int found = 0;
2643
2644 dev_no = dev->devfn >> 3;
2645 for (i = dev_no; i >= 0; i--) {
2646 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2647 if (!host_bridge)
2648 continue;
2649
2650 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2651 if (pos != 0) {
2652 found = 1;
2653 break;
2654 }
2655 pci_dev_put(host_bridge);
2656 }
2657
2658 if (!found)
2659 return;
2660
eeafda70
YL
2661 /* don't enable end_device/host_bridge with leaf directly here */
2662 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2663 host_bridge_with_leaf(host_bridge))
de745306
YL
2664 goto out;
2665
1dec6b05
YL
2666 /* root did that ! */
2667 if (msi_ht_cap_enabled(host_bridge))
2668 goto out;
2669
2670 ht_enable_msi_mapping(dev);
2671
2672out:
2673 pci_dev_put(host_bridge);
2674}
2675
25e742b2 2676static void ht_disable_msi_mapping(struct pci_dev *dev)
1dec6b05 2677{
fff905f3 2678 int pos, ttl = PCI_FIND_CAP_TTL;
1dec6b05
YL
2679
2680 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2681 while (pos && ttl--) {
2682 u8 flags;
2683
2684 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2685 &flags) == 0) {
6a958d5b 2686 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2687
2688 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2689 flags & ~HT_MSI_FLAGS_ENABLE);
2690 }
2691 pos = pci_find_next_ht_capability(dev, pos,
2692 HT_CAPTYPE_MSI_MAPPING);
2693 }
2694}
2695
25e742b2 2696static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2697{
2698 struct pci_dev *host_bridge;
2699 int pos;
2700 int found;
2701
3d2a5318
RW
2702 if (!pci_msi_enabled())
2703 return;
2704
1dec6b05
YL
2705 /* check if there is HT MSI cap or enabled on this device */
2706 found = ht_check_msi_mapping(dev);
2707
2708 /* no HT MSI CAP */
2709 if (found == 0)
2710 return;
9dc625e7
PC
2711
2712 /*
2713 * HT MSI mapping should be disabled on devices that are below
2714 * a non-Hypertransport host bridge. Locate the host bridge...
2715 */
2716 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2717 if (host_bridge == NULL) {
227f0647 2718 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
9dc625e7
PC
2719 return;
2720 }
2721
2722 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2723 if (pos != 0) {
2724 /* Host bridge is to HT */
1dec6b05
YL
2725 if (found == 1) {
2726 /* it is not enabled, try to enable it */
de745306
YL
2727 if (all)
2728 ht_enable_msi_mapping(dev);
2729 else
2730 nv_ht_enable_msi_mapping(dev);
1dec6b05 2731 }
dff3aef7 2732 goto out;
9dc625e7
PC
2733 }
2734
1dec6b05
YL
2735 /* HT MSI is not enabled */
2736 if (found == 1)
dff3aef7 2737 goto out;
9dc625e7 2738
1dec6b05
YL
2739 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2740 ht_disable_msi_mapping(dev);
dff3aef7
MS
2741
2742out:
2743 pci_dev_put(host_bridge);
9dc625e7 2744}
de745306 2745
25e742b2 2746static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
de745306
YL
2747{
2748 return __nv_msi_ht_cap_quirk(dev, 1);
2749}
2750
25e742b2 2751static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
de745306
YL
2752{
2753 return __nv_msi_ht_cap_quirk(dev, 0);
2754}
2755
2756DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2757DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2758
2759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2760DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2761
15856ad5 2762static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
ba698ad4
DM
2763{
2764 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2765}
15856ad5 2766static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
4600c9d7
SH
2767{
2768 struct pci_dev *p;
2769
2770 /* SB700 MSI issue will be fixed at HW level from revision A21,
2771 * we need check PCI REVISION ID of SMBus controller to get SB700
2772 * revision.
2773 */
2774 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2775 NULL);
2776 if (!p)
2777 return;
2778
2779 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2780 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2781 pci_dev_put(p);
2782}
70588818
XH
2783static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2784{
2785 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2786 if (dev->revision < 0x18) {
2787 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2788 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2789 }
2790}
ba698ad4
DM
2791DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2792 PCI_DEVICE_ID_TIGON3_5780,
2793 quirk_msi_intx_disable_bug);
2794DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2795 PCI_DEVICE_ID_TIGON3_5780S,
2796 quirk_msi_intx_disable_bug);
2797DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2798 PCI_DEVICE_ID_TIGON3_5714,
2799 quirk_msi_intx_disable_bug);
2800DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2801 PCI_DEVICE_ID_TIGON3_5714S,
2802 quirk_msi_intx_disable_bug);
2803DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2804 PCI_DEVICE_ID_TIGON3_5715,
2805 quirk_msi_intx_disable_bug);
2806DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2807 PCI_DEVICE_ID_TIGON3_5715S,
2808 quirk_msi_intx_disable_bug);
2809
bc38b411 2810DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2811 quirk_msi_intx_disable_ati_bug);
bc38b411 2812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2813 quirk_msi_intx_disable_ati_bug);
bc38b411 2814DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2815 quirk_msi_intx_disable_ati_bug);
bc38b411 2816DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2817 quirk_msi_intx_disable_ati_bug);
bc38b411 2818DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2819 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2820
2821DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2822 quirk_msi_intx_disable_bug);
2823DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2824 quirk_msi_intx_disable_bug);
2825DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2826 quirk_msi_intx_disable_bug);
2827
7cb6a291
HX
2828DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2829 quirk_msi_intx_disable_bug);
2830DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2831 quirk_msi_intx_disable_bug);
2832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2833 quirk_msi_intx_disable_bug);
2834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2835 quirk_msi_intx_disable_bug);
2836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2837 quirk_msi_intx_disable_bug);
2838DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2839 quirk_msi_intx_disable_bug);
70588818
XH
2840DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2841 quirk_msi_intx_disable_qca_bug);
2842DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2843 quirk_msi_intx_disable_qca_bug);
2844DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2845 quirk_msi_intx_disable_qca_bug);
2846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2847 quirk_msi_intx_disable_qca_bug);
2848DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2849 quirk_msi_intx_disable_qca_bug);
3f79e107 2850#endif /* CONFIG_PCI_MSI */
3d137310 2851
3322340a
FR
2852/* Allow manual resource allocation for PCI hotplug bridges
2853 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2854 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
f7625980 2855 * kernel fails to allocate resources when hotplug device is
3322340a
FR
2856 * inserted and PCI bus is rescanned.
2857 */
15856ad5 2858static void quirk_hotplug_bridge(struct pci_dev *dev)
3322340a
FR
2859{
2860 dev->is_hotplug_bridge = 1;
2861}
2862
2863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2864
03cd8f7e
ML
2865/*
2866 * This is a quirk for the Ricoh MMC controller found as a part of
2867 * some mulifunction chips.
2868
25985edc 2869 * This is very similar and based on the ricoh_mmc driver written by
03cd8f7e
ML
2870 * Philip Langdale. Thank you for these magic sequences.
2871 *
2872 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2873 * and one or both of cardbus or firewire.
2874 *
2875 * It happens that they implement SD and MMC
2876 * support as separate controllers (and PCI functions). The linux SDHCI
2877 * driver supports MMC cards but the chip detects MMC cards in hardware
2878 * and directs them to the MMC controller - so the SDHCI driver never sees
2879 * them.
2880 *
2881 * To get around this, we must disable the useless MMC controller.
2882 * At that point, the SDHCI controller will start seeing them
2883 * It seems to be the case that the relevant PCI registers to deactivate the
2884 * MMC controller live on PCI function 0, which might be the cardbus controller
2885 * or the firewire controller, depending on the particular chip in question
2886 *
2887 * This has to be done early, because as soon as we disable the MMC controller
2888 * other pci functions shift up one level, e.g. function #2 becomes function
2889 * #1, and this will confuse the pci core.
2890 */
2891
2892#ifdef CONFIG_MMC_RICOH_MMC
2893static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2894{
2895 /* disable via cardbus interface */
2896 u8 write_enable;
2897 u8 write_target;
2898 u8 disable;
2899
2900 /* disable must be done via function #0 */
2901 if (PCI_FUNC(dev->devfn))
2902 return;
2903
2904 pci_read_config_byte(dev, 0xB7, &disable);
2905 if (disable & 0x02)
2906 return;
2907
2908 pci_read_config_byte(dev, 0x8E, &write_enable);
2909 pci_write_config_byte(dev, 0x8E, 0xAA);
2910 pci_read_config_byte(dev, 0x8D, &write_target);
2911 pci_write_config_byte(dev, 0x8D, 0xB7);
2912 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2913 pci_write_config_byte(dev, 0x8E, write_enable);
2914 pci_write_config_byte(dev, 0x8D, write_target);
2915
2916 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2917 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2918}
2919DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2920DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2921
2922static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2923{
2924 /* disable via firewire interface */
2925 u8 write_enable;
2926 u8 disable;
2927
2928 /* disable must be done via function #0 */
2929 if (PCI_FUNC(dev->devfn))
2930 return;
15bed0f2 2931 /*
812089e0 2932 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
15bed0f2
MI
2933 * certain types of SD/MMC cards. Lowering the SD base
2934 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2935 *
2936 * 0x150 - SD2.0 mode enable for changing base clock
2937 * frequency to 50Mhz
2938 * 0xe1 - Base clock frequency
2939 * 0x32 - 50Mhz new clock frequency
2940 * 0xf9 - Key register for 0x150
2941 * 0xfc - key register for 0xe1
2942 */
812089e0
AL
2943 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2944 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
15bed0f2
MI
2945 pci_write_config_byte(dev, 0xf9, 0xfc);
2946 pci_write_config_byte(dev, 0x150, 0x10);
2947 pci_write_config_byte(dev, 0xf9, 0x00);
2948 pci_write_config_byte(dev, 0xfc, 0x01);
2949 pci_write_config_byte(dev, 0xe1, 0x32);
2950 pci_write_config_byte(dev, 0xfc, 0x00);
2951
2952 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2953 }
3e309cdf
JB
2954
2955 pci_read_config_byte(dev, 0xCB, &disable);
2956
2957 if (disable & 0x02)
2958 return;
2959
2960 pci_read_config_byte(dev, 0xCA, &write_enable);
2961 pci_write_config_byte(dev, 0xCA, 0x57);
2962 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2963 pci_write_config_byte(dev, 0xCA, write_enable);
2964
2965 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2966 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2967
03cd8f7e
ML
2968}
2969DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2970DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
812089e0
AL
2971DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2972DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
be98ca65
MI
2973DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2974DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
03cd8f7e
ML
2975#endif /*CONFIG_MMC_RICOH_MMC*/
2976
d3f13810 2977#ifdef CONFIG_DMAR_TABLE
254e4200
SS
2978#define VTUNCERRMSK_REG 0x1ac
2979#define VTD_MSK_SPEC_ERRORS (1 << 31)
2980/*
2981 * This is a quirk for masking vt-d spec defined errors to platform error
2982 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2983 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2984 * on the RAS config settings of the platform) when a vt-d fault happens.
2985 * The resulting SMI caused the system to hang.
2986 *
2987 * VT-d spec related errors are already handled by the VT-d OS code, so no
2988 * need to report the same error through other channels.
2989 */
2990static void vtd_mask_spec_errors(struct pci_dev *dev)
2991{
2992 u32 word;
2993
2994 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2995 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2996}
2997DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2998DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2999#endif
03cd8f7e 3000
15856ad5 3001static void fixup_ti816x_class(struct pci_dev *dev)
63c44080 3002{
d1541dc9
BH
3003 u32 class = dev->class;
3004
63c44080 3005 /* TI 816x devices do not have class code set when in PCIe boot mode */
d1541dc9
BH
3006 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3007 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
3008 class, dev->class);
63c44080 3009}
40c96236 3010DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2b4aed1d 3011 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
63c44080 3012
a94d072b
BH
3013/* Some PCIe devices do not work reliably with the claimed maximum
3014 * payload size supported.
3015 */
15856ad5 3016static void fixup_mpss_256(struct pci_dev *dev)
a94d072b
BH
3017{
3018 dev->pcie_mpss = 1; /* 256 bytes */
3019}
3020DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3021 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3022DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3023 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3024DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3025 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3026
d387a8d6
JM
3027/* Intel 5000 and 5100 Memory controllers have an errata with read completion
3028 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3029 * Since there is no way of knowing what the PCIE MPS on each fabric will be
3030 * until all of the devices are discovered and buses walked, read completion
3031 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3032 * it is possible to hotplug a device with MPS of 256B.
3033 */
15856ad5 3034static void quirk_intel_mc_errata(struct pci_dev *dev)
d387a8d6
JM
3035{
3036 int err;
3037 u16 rcc;
3038
27d868b5
KB
3039 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3040 pcie_bus_config == PCIE_BUS_DEFAULT)
d387a8d6
JM
3041 return;
3042
3043 /* Intel errata specifies bits to change but does not say what they are.
3044 * Keeping them magical until such time as the registers and values can
3045 * be explained.
3046 */
3047 err = pci_read_config_word(dev, 0x48, &rcc);
3048 if (err) {
227f0647 3049 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
d387a8d6
JM
3050 return;
3051 }
3052
3053 if (!(rcc & (1 << 10)))
3054 return;
3055
3056 rcc &= ~(1 << 10);
3057
3058 err = pci_write_config_word(dev, 0x48, rcc);
3059 if (err) {
227f0647 3060 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
d387a8d6
JM
3061 return;
3062 }
3063
227f0647 3064 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
d387a8d6
JM
3065}
3066/* Intel 5000 series memory controllers and ports 2-7 */
3067DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3068DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3069DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3070DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3071DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3072DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3073DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3074DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3075DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3077DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3078DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3079DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3080DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3081/* Intel 5100 series memory controllers and ports 2-7 */
3082DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3083DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3084DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3085DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3086DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3087DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3088DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3093
3209874a 3094
12b03188
JM
3095/*
3096 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
3097 * work around this, query the size it should be configured to by the device and
3098 * modify the resource end to correspond to this new size.
3099 */
3100static void quirk_intel_ntb(struct pci_dev *dev)
3101{
3102 int rc;
3103 u8 val;
3104
3105 rc = pci_read_config_byte(dev, 0x00D0, &val);
3106 if (rc)
3107 return;
3108
3109 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3110
3111 rc = pci_read_config_byte(dev, 0x00D1, &val);
3112 if (rc)
3113 return;
3114
3115 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3116}
3117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3119
2729d5b1
MS
3120static ktime_t fixup_debug_start(struct pci_dev *dev,
3121 void (*fn)(struct pci_dev *dev))
3209874a 3122{
8b0e1953 3123 ktime_t calltime = 0;
2729d5b1
MS
3124
3125 dev_dbg(&dev->dev, "calling %pF\n", fn);
3126 if (initcall_debug) {
3127 pr_debug("calling %pF @ %i for %s\n",
3128 fn, task_pid_nr(current), dev_name(&dev->dev));
3129 calltime = ktime_get();
3130 }
3131
3132 return calltime;
3133}
3134
3135static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3136 void (*fn)(struct pci_dev *dev))
3209874a 3137{
2729d5b1 3138 ktime_t delta, rettime;
3209874a
AV
3139 unsigned long long duration;
3140
2729d5b1
MS
3141 if (initcall_debug) {
3142 rettime = ktime_get();
3143 delta = ktime_sub(rettime, calltime);
3144 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3145 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3146 fn, duration, dev_name(&dev->dev));
3147 }
3209874a
AV
3148}
3149
f67fd55f
TJ
3150/*
3151 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3152 * even though no one is handling them (f.e. i915 driver is never loaded).
3153 * Additionally the interrupt destination is not set up properly
3154 * and the interrupt ends up -somewhere-.
3155 *
3156 * These spurious interrupts are "sticky" and the kernel disables
3157 * the (shared) interrupt line after 100.000+ generated interrupts.
3158 *
3159 * Fix it by disabling the still enabled interrupts.
3160 * This resolves crashes often seen on monitor unplug.
3161 */
3162#define I915_DEIER_REG 0x4400c
15856ad5 3163static void disable_igfx_irq(struct pci_dev *dev)
f67fd55f
TJ
3164{
3165 void __iomem *regs = pci_iomap(dev, 0, 0);
3166 if (regs == NULL) {
3167 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3168 return;
3169 }
3170
3171 /* Check if any interrupt line is still enabled */
3172 if (readl(regs + I915_DEIER_REG) != 0) {
227f0647 3173 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
f67fd55f
TJ
3174
3175 writel(0, regs + I915_DEIER_REG);
3176 }
3177
3178 pci_iounmap(dev, regs);
3179}
3180DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3181DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
7c82126a 3182DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
f67fd55f 3183
b8cac70a
TB
3184/*
3185 * PCI devices which are on Intel chips can skip the 10ms delay
3186 * before entering D3 mode.
3187 */
3188static void quirk_remove_d3_delay(struct pci_dev *dev)
3189{
3190 dev->d3_delay = 0;
3191}
cd3e2eb8 3192/* C600 Series devices do not need 10ms d3_delay */
b8cac70a 3193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
cd3e2eb8 3194DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
b8cac70a 3195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
cd3e2eb8
AS
3196/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3197DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
b8cac70a
TB
3198DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3199DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
cd3e2eb8
AS
3200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
b8cac70a 3202DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
cd3e2eb8
AS
3203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3204DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3205DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3206DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
b8cac70a 3207DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
4a118753
SK
3208/* Intel Cherrytrail devices do not need 10ms d3_delay */
3209DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
cd3e2eb8
AS
3210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
4a118753 3212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
cd3e2eb8
AS
3213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3214DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
4a118753
SK
3215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
d76d2fe0 3218
fbebb9fd 3219/*
d76d2fe0 3220 * Some devices may pass our check in pci_intx_mask_supported() if
fbebb9fd
BH
3221 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3222 * support this feature.
3223 */
15856ad5 3224static void quirk_broken_intx_masking(struct pci_dev *dev)
fbebb9fd
BH
3225{
3226 dev->broken_intx_masking = 1;
3227}
b88214ce
NO
3228DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3229 quirk_broken_intx_masking);
3230DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3231 quirk_broken_intx_masking);
d76d2fe0 3232
3cb30b73
AW
3233/*
3234 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3235 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3236 *
3237 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3238 */
b88214ce
NO
3239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3240 quirk_broken_intx_masking);
fbebb9fd 3241
8bcf4525
AW
3242/*
3243 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3244 * DisINTx can be set but the interrupt status bit is non-functional.
3245 */
b88214ce
NO
3246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
3247 quirk_broken_intx_masking);
3248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
3249 quirk_broken_intx_masking);
3250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
3251 quirk_broken_intx_masking);
3252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
3253 quirk_broken_intx_masking);
3254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
3255 quirk_broken_intx_masking);
3256DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
3257 quirk_broken_intx_masking);
3258DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
3259 quirk_broken_intx_masking);
3260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
3261 quirk_broken_intx_masking);
3262DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
3263 quirk_broken_intx_masking);
3264DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
3265 quirk_broken_intx_masking);
3266DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
3267 quirk_broken_intx_masking);
d40b7fd2
AW
3268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
3269 quirk_broken_intx_masking);
3270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
3271 quirk_broken_intx_masking);
b88214ce
NO
3272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
3273 quirk_broken_intx_masking);
3274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
3275 quirk_broken_intx_masking);
3276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
3277 quirk_broken_intx_masking);
8bcf4525 3278
d76d2fe0
NO
3279static u16 mellanox_broken_intx_devs[] = {
3280 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3281 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3282 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3283 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3284 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3285 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3286 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3287 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3288 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3289 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3290 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3291 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3292 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3293 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
d76d2fe0
NO
3294};
3295
1600f625
NO
3296#define CONNECTX_4_CURR_MAX_MINOR 99
3297#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3298
3299/*
3300 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3301 * If so, don't mark it as broken.
3302 * FW minor > 99 means older FW version format and no INTx masking support.
3303 * FW minor < 14 means new FW version format and no INTx masking support.
3304 */
d76d2fe0
NO
3305static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3306{
1600f625
NO
3307 __be32 __iomem *fw_ver;
3308 u16 fw_major;
3309 u16 fw_minor;
3310 u16 fw_subminor;
3311 u32 fw_maj_min;
3312 u32 fw_sub_min;
d76d2fe0
NO
3313 int i;
3314
3315 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3316 if (pdev->device == mellanox_broken_intx_devs[i]) {
3317 pdev->broken_intx_masking = 1;
3318 return;
3319 }
3320 }
1600f625
NO
3321
3322 /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
3323 * support so shouldn't be checked further
3324 */
3325 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3326 return;
3327
3328 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3329 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3330 return;
3331
3332 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3333 if (pci_enable_device_mem(pdev)) {
3334 dev_warn(&pdev->dev, "Can't enable device memory\n");
3335 return;
3336 }
3337
3338 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3339 if (!fw_ver) {
3340 dev_warn(&pdev->dev, "Can't map ConnectX-4 initialization segment\n");
3341 goto out;
3342 }
3343
3344 /* Reading from resource space should be 32b aligned */
3345 fw_maj_min = ioread32be(fw_ver);
3346 fw_sub_min = ioread32be(fw_ver + 1);
3347 fw_major = fw_maj_min & 0xffff;
3348 fw_minor = fw_maj_min >> 16;
3349 fw_subminor = fw_sub_min & 0xffff;
3350 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3351 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3352 dev_warn(&pdev->dev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3353 fw_major, fw_minor, fw_subminor, pdev->device ==
3354 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3355 pdev->broken_intx_masking = 1;
3356 }
3357
3358 iounmap(fw_ver);
3359
3360out:
3361 pci_disable_device(pdev);
d76d2fe0
NO
3362}
3363DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3364 mellanox_check_broken_intx_masking);
8bcf4525 3365
c3e59ee4
AW
3366static void quirk_no_bus_reset(struct pci_dev *dev)
3367{
3368 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3369}
3370
3371/*
9ac0108c
CB
3372 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3373 * The device will throw a Link Down error on AER-capable systems and
3374 * regardless of AER, config space of the device is never accessible again
3375 * and typically causes the system to hang or reset when access is attempted.
c3e59ee4
AW
3376 * http://www.spinics.net/lists/linux-pci/msg34797.html
3377 */
3378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
9ac0108c
CB
3379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
8e2e0317 3381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
c3e59ee4 3382
d84f3174
AW
3383static void quirk_no_pm_reset(struct pci_dev *dev)
3384{
3385 /*
3386 * We can't do a bus reset on root bus devices, but an ineffective
3387 * PM reset may be better than nothing.
3388 */
3389 if (!pci_is_root_bus(dev->bus))
3390 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3391}
3392
3393/*
3394 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3395 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3396 * to have no effect on the device: it retains the framebuffer contents and
3397 * monitor sync. Advertising this support makes other layers, like VFIO,
3398 * assume pci_reset_function() is viable for this device. Mark it as
3399 * unavailable to skip it when testing reset methods.
3400 */
3401DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3402 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3403
19bf4d4f
LW
3404/*
3405 * Thunderbolt controllers with broken MSI hotplug signaling:
3406 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3407 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3408 */
3409static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3410{
3411 if (pdev->is_hotplug_bridge &&
3412 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3413 pdev->revision <= 1))
3414 pdev->no_msi = 1;
3415}
3416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3417 quirk_thunderbolt_hotplug_msi);
3418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3419 quirk_thunderbolt_hotplug_msi);
3420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3421 quirk_thunderbolt_hotplug_msi);
3422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3423 quirk_thunderbolt_hotplug_msi);
3424DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3425 quirk_thunderbolt_hotplug_msi);
3426
1c7de2b4
AK
3427static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
3428{
3429 pci_set_vpd_size(dev, 8192);
3430}
3431
3432DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x20, quirk_chelsio_extend_vpd);
3433DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x21, quirk_chelsio_extend_vpd);
3434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x22, quirk_chelsio_extend_vpd);
3435DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x23, quirk_chelsio_extend_vpd);
3436DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x24, quirk_chelsio_extend_vpd);
3437DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x25, quirk_chelsio_extend_vpd);
3438DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x26, quirk_chelsio_extend_vpd);
3439DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x30, quirk_chelsio_extend_vpd);
3440DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x31, quirk_chelsio_extend_vpd);
3441DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x32, quirk_chelsio_extend_vpd);
3442DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x35, quirk_chelsio_extend_vpd);
3443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x36, quirk_chelsio_extend_vpd);
3444DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x37, quirk_chelsio_extend_vpd);
3445
1df5172c
AN
3446#ifdef CONFIG_ACPI
3447/*
3448 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3449 *
3450 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3451 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3452 * be present after resume if a device was plugged in before suspend.
3453 *
3454 * The thunderbolt controller consists of a pcie switch with downstream
3455 * bridges leading to the NHI and to the tunnel pci bridges.
3456 *
3457 * This quirk cuts power to the whole chip. Therefore we have to apply it
3458 * during suspend_noirq of the upstream bridge.
3459 *
3460 * Power is automagically restored before resume. No action is needed.
3461 */
3462static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3463{
3464 acpi_handle bridge, SXIO, SXFP, SXLV;
3465
3466 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3467 return;
3468 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3469 return;
3470 bridge = ACPI_HANDLE(&dev->dev);
3471 if (!bridge)
3472 return;
3473 /*
3474 * SXIO and SXLV are present only on machines requiring this quirk.
3475 * TB bridges in external devices might have the same device id as those
3476 * on the host, but they will not have the associated ACPI methods. This
3477 * implicitly checks that we are at the right bridge.
3478 */
3479 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3480 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3481 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3482 return;
3483 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3484
3485 /* magic sequence */
3486 acpi_execute_simple_method(SXIO, NULL, 1);
3487 acpi_execute_simple_method(SXFP, NULL, 0);
3488 msleep(300);
3489 acpi_execute_simple_method(SXLV, NULL, 0);
3490 acpi_execute_simple_method(SXIO, NULL, 0);
3491 acpi_execute_simple_method(SXLV, NULL, 0);
3492}
1d111406
LW
3493DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3494 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
1df5172c
AN
3495 quirk_apple_poweroff_thunderbolt);
3496
3497/*
3498 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3499 *
3500 * During suspend the thunderbolt controller is reset and all pci
3501 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3502 * during resume. We have to manually wait for the NHI since there is
3503 * no parent child relationship between the NHI and the tunneled
3504 * bridges.
3505 */
3506static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3507{
3508 struct pci_dev *sibling = NULL;
3509 struct pci_dev *nhi = NULL;
3510
3511 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3512 return;
3513 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3514 return;
3515 /*
3516 * Find the NHI and confirm that we are a bridge on the tb host
3517 * controller and not on a tb endpoint.
3518 */
3519 sibling = pci_get_slot(dev->bus, 0x0);
3520 if (sibling == dev)
3521 goto out; /* we are the downstream bridge to the NHI */
3522 if (!sibling || !sibling->subordinate)
3523 goto out;
3524 nhi = pci_get_slot(sibling->subordinate, 0x0);
3525 if (!nhi)
3526 goto out;
3527 if (nhi->vendor != PCI_VENDOR_ID_INTEL
19bf4d4f
LW
3528 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3529 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
82a6a81c 3530 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
1d111406 3531 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
25eb7e5c 3532 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
1df5172c 3533 goto out;
c89ac443 3534 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
1df5172c
AN
3535 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3536out:
3537 pci_dev_put(nhi);
3538 pci_dev_put(sibling);
3539}
19bf4d4f
LW
3540DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3541 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
1df5172c 3542 quirk_apple_wait_for_thunderbolt);
1d111406
LW
3543DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3544 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
1df5172c 3545 quirk_apple_wait_for_thunderbolt);
82a6a81c
XG
3546DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3547 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3548 quirk_apple_wait_for_thunderbolt);
1d111406
LW
3549DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3550 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
1df5172c
AN
3551 quirk_apple_wait_for_thunderbolt);
3552#endif
3553
bfb0f330
JB
3554static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3555 struct pci_fixup *end)
3d137310 3556{
2729d5b1
MS
3557 ktime_t calltime;
3558
f4ca5c6a
YL
3559 for (; f < end; f++)
3560 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3561 f->class == (u32) PCI_ANY_ID) &&
3562 (f->vendor == dev->vendor ||
3563 f->vendor == (u16) PCI_ANY_ID) &&
3564 (f->device == dev->device ||
3565 f->device == (u16) PCI_ANY_ID)) {
2729d5b1
MS
3566 calltime = fixup_debug_start(dev, f->hook);
3567 f->hook(dev);
3568 fixup_debug_report(dev, calltime, f->hook);
3d137310 3569 }
3d137310
TP
3570}
3571
3572extern struct pci_fixup __start_pci_fixups_early[];
3573extern struct pci_fixup __end_pci_fixups_early[];
3574extern struct pci_fixup __start_pci_fixups_header[];
3575extern struct pci_fixup __end_pci_fixups_header[];
3576extern struct pci_fixup __start_pci_fixups_final[];
3577extern struct pci_fixup __end_pci_fixups_final[];
3578extern struct pci_fixup __start_pci_fixups_enable[];
3579extern struct pci_fixup __end_pci_fixups_enable[];
3580extern struct pci_fixup __start_pci_fixups_resume[];
3581extern struct pci_fixup __end_pci_fixups_resume[];
3582extern struct pci_fixup __start_pci_fixups_resume_early[];
3583extern struct pci_fixup __end_pci_fixups_resume_early[];
3584extern struct pci_fixup __start_pci_fixups_suspend[];
3585extern struct pci_fixup __end_pci_fixups_suspend[];
7d2a01b8
AN
3586extern struct pci_fixup __start_pci_fixups_suspend_late[];
3587extern struct pci_fixup __end_pci_fixups_suspend_late[];
3d137310 3588
95df8b87 3589static bool pci_apply_fixup_final_quirks;
3d137310
TP
3590
3591void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3592{
3593 struct pci_fixup *start, *end;
3594
3c78bc61 3595 switch (pass) {
3d137310
TP
3596 case pci_fixup_early:
3597 start = __start_pci_fixups_early;
3598 end = __end_pci_fixups_early;
3599 break;
3600
3601 case pci_fixup_header:
3602 start = __start_pci_fixups_header;
3603 end = __end_pci_fixups_header;
3604 break;
3605
3606 case pci_fixup_final:
95df8b87
MS
3607 if (!pci_apply_fixup_final_quirks)
3608 return;
3d137310
TP
3609 start = __start_pci_fixups_final;
3610 end = __end_pci_fixups_final;
3611 break;
3612
3613 case pci_fixup_enable:
3614 start = __start_pci_fixups_enable;
3615 end = __end_pci_fixups_enable;
3616 break;
3617
3618 case pci_fixup_resume:
3619 start = __start_pci_fixups_resume;
3620 end = __end_pci_fixups_resume;
3621 break;
3622
3623 case pci_fixup_resume_early:
3624 start = __start_pci_fixups_resume_early;
3625 end = __end_pci_fixups_resume_early;
3626 break;
3627
3628 case pci_fixup_suspend:
3629 start = __start_pci_fixups_suspend;
3630 end = __end_pci_fixups_suspend;
3631 break;
3632
7d2a01b8
AN
3633 case pci_fixup_suspend_late:
3634 start = __start_pci_fixups_suspend_late;
3635 end = __end_pci_fixups_suspend_late;
3636 break;
3637
3d137310
TP
3638 default:
3639 /* stupid compiler warning, you would think with an enum... */
3640 return;
3641 }
3642 pci_do_fixups(dev, start, end);
3643}
93177a74 3644EXPORT_SYMBOL(pci_fixup_device);
8d86fb2c 3645
735bff10 3646
00010268 3647static int __init pci_apply_final_quirks(void)
8d86fb2c
DW
3648{
3649 struct pci_dev *dev = NULL;
ac1aa47b
JB
3650 u8 cls = 0;
3651 u8 tmp;
3652
3653 if (pci_cache_line_size)
3654 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3655 pci_cache_line_size << 2);
8d86fb2c 3656
95df8b87 3657 pci_apply_fixup_final_quirks = true;
4e344b1c 3658 for_each_pci_dev(dev) {
8d86fb2c 3659 pci_fixup_device(pci_fixup_final, dev);
ac1aa47b
JB
3660 /*
3661 * If arch hasn't set it explicitly yet, use the CLS
3662 * value shared by all PCI devices. If there's a
3663 * mismatch, fall back to the default value.
3664 */
3665 if (!pci_cache_line_size) {
3666 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3667 if (!cls)
3668 cls = tmp;
3669 if (!tmp || cls == tmp)
3670 continue;
3671
227f0647
RD
3672 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3673 cls << 2, tmp << 2,
ac1aa47b
JB
3674 pci_dfl_cache_line_size << 2);
3675 pci_cache_line_size = pci_dfl_cache_line_size;
3676 }
3677 }
735bff10 3678
ac1aa47b
JB
3679 if (!pci_cache_line_size) {
3680 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3681 cls << 2, pci_dfl_cache_line_size << 2);
2820f333 3682 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
8d86fb2c
DW
3683 }
3684
3685 return 0;
3686}
3687
cf6f3bf7 3688fs_initcall_sync(pci_apply_final_quirks);
b9c3b266
DC
3689
3690/*
4091fb95 3691 * Following are device-specific reset methods which can be used to
b9c3b266
DC
3692 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3693 * not available.
3694 */
c763e7b5
DC
3695static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3696{
76b57c67
BH
3697 /*
3698 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3699 *
3700 * The 82599 supports FLR on VFs, but FLR support is reported only
3701 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
c8d8096a
CH
3702 * Thus we must call pcie_flr() directly without first checking if it is
3703 * supported.
76b57c67 3704 */
c8d8096a
CH
3705 if (!probe)
3706 pcie_flr(dev);
c763e7b5
DC
3707 return 0;
3708}
3709
aba72ddc
VS
3710#define SOUTH_CHICKEN2 0xc2004
3711#define PCH_PP_STATUS 0xc7200
3712#define PCH_PP_CONTROL 0xc7204
df558de1
XH
3713#define MSG_CTL 0x45010
3714#define NSDE_PWR_STATE 0xd0100
3715#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3716
3717static int reset_ivb_igd(struct pci_dev *dev, int probe)
3718{
3719 void __iomem *mmio_base;
3720 unsigned long timeout;
3721 u32 val;
3722
3723 if (probe)
3724 return 0;
3725
3726 mmio_base = pci_iomap(dev, 0, 0);
3727 if (!mmio_base)
3728 return -ENOMEM;
3729
3730 iowrite32(0x00000002, mmio_base + MSG_CTL);
3731
3732 /*
3733 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3734 * driver loaded sets the right bits. However, this's a reset and
3735 * the bits have been set by i915 previously, so we clobber
3736 * SOUTH_CHICKEN2 register directly here.
3737 */
3738 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3739
3740 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3741 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3742
3743 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3744 do {
3745 val = ioread32(mmio_base + PCH_PP_STATUS);
3746 if ((val & 0xb0000000) == 0)
3747 goto reset_complete;
3748 msleep(10);
3749 } while (time_before(jiffies, timeout));
3750 dev_warn(&dev->dev, "timeout during reset\n");
3751
3752reset_complete:
3753 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3754
3755 pci_iounmap(dev, mmio_base);
3756 return 0;
3757}
3758
2c6217e0
CL
3759/*
3760 * Device-specific reset method for Chelsio T4-based adapters.
3761 */
3762static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3763{
3764 u16 old_command;
3765 u16 msix_flags;
3766
3767 /*
3768 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3769 * that we have no device-specific reset method.
3770 */
3771 if ((dev->device & 0xf000) != 0x4000)
3772 return -ENOTTY;
3773
3774 /*
3775 * If this is the "probe" phase, return 0 indicating that we can
3776 * reset this device.
3777 */
3778 if (probe)
3779 return 0;
3780
3781 /*
3782 * T4 can wedge if there are DMAs in flight within the chip and Bus
3783 * Master has been disabled. We need to have it on till the Function
3784 * Level Reset completes. (BUS_MASTER is disabled in
3785 * pci_reset_function()).
3786 */
3787 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3788 pci_write_config_word(dev, PCI_COMMAND,
3789 old_command | PCI_COMMAND_MASTER);
3790
3791 /*
3792 * Perform the actual device function reset, saving and restoring
3793 * configuration information around the reset.
3794 */
3795 pci_save_state(dev);
3796
3797 /*
3798 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3799 * are disabled when an MSI-X interrupt message needs to be delivered.
3800 * So we briefly re-enable MSI-X interrupts for the duration of the
3801 * FLR. The pci_restore_state() below will restore the original
3802 * MSI-X state.
3803 */
3804 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3805 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3806 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3807 msix_flags |
3808 PCI_MSIX_FLAGS_ENABLE |
3809 PCI_MSIX_FLAGS_MASKALL);
3810
48f52d1a 3811 pcie_flr(dev);
2c6217e0
CL
3812
3813 /*
3814 * Restore the configuration information (BAR values, etc.) including
3815 * the original PCI Configuration Space Command word, and return
3816 * success.
3817 */
3818 pci_restore_state(dev);
3819 pci_write_config_word(dev, PCI_COMMAND, old_command);
3820 return 0;
3821}
3822
c763e7b5 3823#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
df558de1
XH
3824#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3825#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
c763e7b5 3826
5b889bf2 3827static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
3828 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3829 reset_intel_82599_sfp_virtfn },
df558de1
XH
3830 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3831 reset_ivb_igd },
3832 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3833 reset_ivb_igd },
2c6217e0
CL
3834 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3835 reset_chelsio_generic_dev },
b9c3b266
DC
3836 { 0 }
3837};
5b889bf2 3838
df558de1
XH
3839/*
3840 * These device-specific reset methods are here rather than in a driver
3841 * because when a host assigns a device to a guest VM, the host may need
3842 * to reset the device but probably doesn't have a driver for it.
3843 */
5b889bf2
RW
3844int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3845{
df9d1e8a 3846 const struct pci_dev_reset_methods *i;
5b889bf2
RW
3847
3848 for (i = pci_dev_reset_methods; i->reset; i++) {
3849 if ((i->vendor == dev->vendor ||
3850 i->vendor == (u16)PCI_ANY_ID) &&
3851 (i->device == dev->device ||
3852 i->device == (u16)PCI_ANY_ID))
3853 return i->reset(dev, probe);
3854 }
3855
3856 return -ENOTTY;
3857}
12ea6cad 3858
ec637fb2
AW
3859static void quirk_dma_func0_alias(struct pci_dev *dev)
3860{
f0af9593
BH
3861 if (PCI_FUNC(dev->devfn) != 0)
3862 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
ec637fb2
AW
3863}
3864
3865/*
3866 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3867 *
3868 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3869 */
3870DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3871DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3872
cc346a47
AW
3873static void quirk_dma_func1_alias(struct pci_dev *dev)
3874{
f0af9593
BH
3875 if (PCI_FUNC(dev->devfn) != 1)
3876 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
cc346a47
AW
3877}
3878
3879/*
3880 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3881 * SKUs function 1 is present and is a legacy IDE controller, in other
3882 * SKUs this function is not present, making this a ghost requester.
3883 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3884 */
247de694
SA
3885DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3886 quirk_dma_func1_alias);
cc346a47
AW
3887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3888 quirk_dma_func1_alias);
3889/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3891 quirk_dma_func1_alias);
3892/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3894 quirk_dma_func1_alias);
3895/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3897 quirk_dma_func1_alias);
00456b35
AS
3898/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3900 quirk_dma_func1_alias);
cc346a47
AW
3901/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3903 quirk_dma_func1_alias);
3904/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3906 quirk_dma_func1_alias);
c2e0fb96
JC
3907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3908 quirk_dma_func1_alias);
cc346a47
AW
3909/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3911 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3912 quirk_dma_func1_alias);
8b9b963e
TS
3913/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3914DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3915 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3916 quirk_dma_func1_alias);
cc346a47 3917
d3d2ab43
AW
3918/*
3919 * Some devices DMA with the wrong devfn, not just the wrong function.
3920 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3921 * the alias is "fixed" and independent of the device devfn.
3922 *
3923 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3924 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3925 * single device on the secondary bus. In reality, the single exposed
3926 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3927 * that provides a bridge to the internal bus of the I/O processor. The
3928 * controller supports private devices, which can be hidden from PCI config
3929 * space. In the case of the Adaptec 3405, a private device at 01.0
3930 * appears to be the DMA engine, which therefore needs to become a DMA
3931 * alias for the device.
3932 */
3933static const struct pci_device_id fixed_dma_alias_tbl[] = {
3934 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3935 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3936 .driver_data = PCI_DEVFN(1, 0) },
db83f87b
AW
3937 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3938 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3939 .driver_data = PCI_DEVFN(1, 0) },
d3d2ab43
AW
3940 { 0 }
3941};
3942
3943static void quirk_fixed_dma_alias(struct pci_dev *dev)
3944{
3945 const struct pci_device_id *id;
3946
3947 id = pci_match_id(fixed_dma_alias_tbl, dev);
48c83080 3948 if (id)
f0af9593 3949 pci_add_dma_alias(dev, id->driver_data);
d3d2ab43
AW
3950}
3951
3952DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3953
ebdb51eb
AW
3954/*
3955 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3956 * using the wrong DMA alias for the device. Some of these devices can be
3957 * used as either forward or reverse bridges, so we need to test whether the
3958 * device is operating in the correct mode. We could probably apply this
3959 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3960 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3961 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3962 */
3963static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3964{
3965 if (!pci_is_root_bus(pdev->bus) &&
3966 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3967 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3968 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3969 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3970}
3971/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3972DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3973 quirk_use_pcie_bridge_dma_alias);
3974/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3975DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
98ca50db
AW
3976/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3977DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
fce5d57e
JW
3978/* ITE 8893 has the same problem as the 8892 */
3979DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
8ab4abbe
AW
3980/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3981DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
ebdb51eb 3982
b1a928cd
JL
3983/*
3984 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
3985 * be added as aliases to the DMA device in order to allow buffer access
3986 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
3987 * programmed in the EEPROM.
3988 */
3989static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
3990{
3991 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
3992 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
3993 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
3994}
3995DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
3996DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
3997
45a23293
J
3998/*
3999 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4000 * associated not at the root bus, but at a bridge below. This quirk avoids
4001 * generating invalid DMA aliases.
4002 */
4003static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4004{
4005 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4006}
4007DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4008 quirk_bridge_cavm_thrx2_pcie_root);
4009DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4010 quirk_bridge_cavm_thrx2_pcie_root);
4011
7e77058c
AKS
4012/*
4013 * PCI BAR 5 is not setup correctly for the on-board AHCI controller
4014 * on Broadcom's Vulcan processor. Added a quirk to fix BAR 5 by
4015 * using BAR 4's resources which are populated correctly and NOT
4016 * actually used by the AHCI controller.
4017 */
4018static void quirk_fix_vulcan_ahci_bars(struct pci_dev *dev)
4019{
4020 struct resource *r = &dev->resource[4];
4021
4022 if (!(r->flags & IORESOURCE_MEM) || (r->start == 0))
4023 return;
4024
4025 /* Set BAR5 resource to BAR4 */
4026 dev->resource[5] = *r;
4027
4028 /* Update BAR5 in pci config space */
4029 pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, r->start);
4030
4031 /* Clear BAR4's resource */
4032 memset(r, 0, sizeof(*r));
4033}
4034DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9027, quirk_fix_vulcan_ahci_bars);
4035
3657cebd
KHC
4036/*
4037 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4038 * class code. Fix it.
4039 */
4040static void quirk_tw686x_class(struct pci_dev *pdev)
4041{
4042 u32 class = pdev->class;
4043
4044 /* Use "Multimedia controller" class */
4045 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4046 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4047 class, pdev->class);
4048}
2b4aed1d 4049DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4050 quirk_tw686x_class);
2b4aed1d 4051DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4052 quirk_tw686x_class);
2b4aed1d 4053DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4054 quirk_tw686x_class);
2b4aed1d 4055DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3657cebd
KHC
4056 quirk_tw686x_class);
4057
a99b646a 4058/*
4059 * Some devices have problems with Transaction Layer Packets with the Relaxed
4060 * Ordering Attribute set. Such devices should mark themselves and other
4061 * Device Drivers should check before sending TLPs with RO set.
4062 */
4063static void quirk_relaxedordering_disable(struct pci_dev *dev)
4064{
4065 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4066 dev_info(&dev->dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4067}
4068
87e09cde 4069/*
4070 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4071 * Complex has a Flow Control Credit issue which can cause performance
4072 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4073 */
4074DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4075 quirk_relaxedordering_disable);
4076DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4077 quirk_relaxedordering_disable);
4078DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4079 quirk_relaxedordering_disable);
4080DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4081 quirk_relaxedordering_disable);
4082DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4083 quirk_relaxedordering_disable);
4084DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4085 quirk_relaxedordering_disable);
4086DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4087 quirk_relaxedordering_disable);
4088DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4089 quirk_relaxedordering_disable);
4090DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4091 quirk_relaxedordering_disable);
4092DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4093 quirk_relaxedordering_disable);
4094DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4095 quirk_relaxedordering_disable);
4096DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4097 quirk_relaxedordering_disable);
4098DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4099 quirk_relaxedordering_disable);
4100DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4101 quirk_relaxedordering_disable);
4102DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4103 quirk_relaxedordering_disable);
4104DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4105 quirk_relaxedordering_disable);
4106DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4107 quirk_relaxedordering_disable);
4108DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4109 quirk_relaxedordering_disable);
4110DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4111 quirk_relaxedordering_disable);
4112DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4113 quirk_relaxedordering_disable);
4114DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4115 quirk_relaxedordering_disable);
4116DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4117 quirk_relaxedordering_disable);
4118DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4119 quirk_relaxedordering_disable);
4120DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4121 quirk_relaxedordering_disable);
4122DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4123 quirk_relaxedordering_disable);
4124DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4125 quirk_relaxedordering_disable);
4126DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4127 quirk_relaxedordering_disable);
4128DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4129 quirk_relaxedordering_disable);
4130
077fa19c 4131/*
4132 * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
4133 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4134 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4135 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4136 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4137 * November 10, 2010). As a result, on this platform we can't use Relaxed
4138 * Ordering for Upstream TLPs.
4139 */
4140DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4141 quirk_relaxedordering_disable);
4142DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4143 quirk_relaxedordering_disable);
4144DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4145 quirk_relaxedordering_disable);
4146
c56d4450
HS
4147/*
4148 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4149 * values for the Attribute as were supplied in the header of the
4150 * corresponding Request, except as explicitly allowed when IDO is used."
4151 *
4152 * If a non-compliant device generates a completion with a different
4153 * attribute than the request, the receiver may accept it (which itself
4154 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4155 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4156 * device access timeout.
4157 *
4158 * If the non-compliant device generates completions with zero attributes
4159 * (instead of copying the attributes from the request), we can work around
4160 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4161 * upstream devices so they always generate requests with zero attributes.
4162 *
4163 * This affects other devices under the same Root Port, but since these
4164 * attributes are performance hints, there should be no functional problem.
4165 *
4166 * Note that Configuration Space accesses are never supposed to have TLP
4167 * Attributes, so we're safe waiting till after any Configuration Space
4168 * accesses to do the Root Port fixup.
4169 */
4170static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4171{
4172 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4173
4174 if (!root_port) {
4175 dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
4176 return;
4177 }
4178
4179 dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4180 dev_name(&pdev->dev));
4181 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4182 PCI_EXP_DEVCTL_RELAX_EN |
4183 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4184}
4185
4186/*
4187 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4188 * Completion it generates.
4189 */
4190static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4191{
4192 /*
4193 * This mask/compare operation selects for Physical Function 4 on a
4194 * T5. We only need to fix up the Root Port once for any of the
4195 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4196 * 0x54xx so we use that one,
4197 */
4198 if ((pdev->device & 0xff00) == 0x5400)
4199 quirk_disable_root_port_attributes(pdev);
4200}
4201DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4202 quirk_chelsio_T5_disable_root_port_attributes);
4203
15b100df
AW
4204/*
4205 * AMD has indicated that the devices below do not support peer-to-peer
4206 * in any system where they are found in the southbridge with an AMD
4207 * IOMMU in the system. Multifunction devices that do not support
4208 * peer-to-peer between functions can claim to support a subset of ACS.
4209 * Such devices effectively enable request redirect (RR) and completion
4210 * redirect (CR) since all transactions are redirected to the upstream
4211 * root complex.
4212 *
4213 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4214 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4215 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4216 *
4217 * 1002:4385 SBx00 SMBus Controller
4218 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4219 * 1002:4383 SBx00 Azalia (Intel HDA)
4220 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4221 * 1002:4384 SBx00 PCI to PCI Bridge
4222 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3587e625
MR
4223 *
4224 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4225 *
4226 * 1022:780f [AMD] FCH PCI Bridge
4227 * 1022:7809 [AMD] FCH USB OHCI Controller
15b100df
AW
4228 */
4229static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4230{
4231#ifdef CONFIG_ACPI
4232 struct acpi_table_header *header = NULL;
4233 acpi_status status;
4234
4235 /* Targeting multifunction devices on the SB (appears on root bus) */
4236 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4237 return -ENODEV;
4238
4239 /* The IVRS table describes the AMD IOMMU */
4240 status = acpi_get_table("IVRS", 0, &header);
4241 if (ACPI_FAILURE(status))
4242 return -ENODEV;
4243
4244 /* Filter out flags not applicable to multifunction */
4245 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4246
4247 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4248#else
4249 return -ENODEV;
4250#endif
4251}
4252
9d1e47c1
VL
4253static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4254{
4255 /*
4256 * Effectively selects all downstream ports for whole ThunderX 1
4257 * family by 0xf800 mask (which represents 8 SoCs), while the lower
4258 * bits of device ID are used to indicate which subdevice is used
4259 * within the SoC.
4260 */
4261 return (pci_is_pcie(dev) &&
4262 (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
4263 ((dev->device & 0xf800) == 0xa000));
4264}
4265
b404bcfb
MJ
4266static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4267{
4268 /*
5456a0f7
VL
4269 * Cavium root ports don't advertise an ACS capability. However,
4270 * the RTL internally implements similar protection as if ACS had
4271 * Request Redirection, Completion Redirection, Source Validation,
4272 * and Upstream Forwarding features enabled. Assert that the
4273 * hardware implements and enables equivalent ACS functionality for
4274 * these flags.
b404bcfb 4275 */
5456a0f7 4276 acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
b404bcfb 4277
9d1e47c1 4278 if (!pci_quirk_cavium_acs_match(dev))
b77d537d
MJ
4279 return -ENOTTY;
4280
b404bcfb
MJ
4281 return acs_flags ? 0 : 1;
4282}
4283
d99321b6
AW
4284/*
4285 * Many Intel PCH root ports do provide ACS-like features to disable peer
4286 * transactions and validate bus numbers in requests, but do not provide an
4287 * actual PCIe ACS capability. This is the list of device IDs known to fall
4288 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4289 */
4290static const u16 pci_quirk_intel_pch_acs_ids[] = {
4291 /* Ibexpeak PCH */
4292 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4293 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4294 /* Cougarpoint PCH */
4295 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4296 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4297 /* Pantherpoint PCH */
4298 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4299 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4300 /* Lynxpoint-H PCH */
4301 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4302 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4303 /* Lynxpoint-LP PCH */
4304 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4305 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4306 /* Wildcat PCH */
4307 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4308 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
1a30fd0d
AW
4309 /* Patsburg (X79) PCH */
4310 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
78e88358
AW
4311 /* Wellsburg (X99) PCH */
4312 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4313 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
dca230d1
AW
4314 /* Lynx Point (9 series) PCH */
4315 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
d99321b6
AW
4316};
4317
4318static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4319{
4320 int i;
4321
4322 /* Filter out a few obvious non-matches first */
4323 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4324 return false;
4325
4326 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4327 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4328 return true;
4329
4330 return false;
4331}
4332
4333#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4334
4335static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4336{
4337 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4338 INTEL_PCH_ACS_FLAGS : 0;
4339
4340 if (!pci_quirk_intel_pch_acs_match(dev))
4341 return -ENOTTY;
4342
4343 return acs_flags & ~flags ? 0 : 1;
4344}
4345
33be632b
SK
4346/*
4347 * These QCOM root ports do provide ACS-like features to disable peer
4348 * transactions and validate bus numbers in requests, but do not provide an
4349 * actual PCIe ACS capability. Hardware supports source validation but it
4350 * will report the issue as Completer Abort instead of ACS Violation.
4351 * Hardware doesn't support peer-to-peer and each root port is a root
4352 * complex with unique segment numbers. It is not possible for one root
4353 * port to pass traffic to another root port. All PCIe transactions are
4354 * terminated inside the root port.
4355 */
4356static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4357{
4358 u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4359 int ret = acs_flags & ~flags ? 0 : 1;
4360
4361 dev_info(&dev->dev, "Using QCOM ACS Quirk (%d)\n", ret);
4362
4363 return ret;
4364}
4365
1bf2bf22
AW
4366/*
4367 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4368 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4369 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4370 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4371 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4372 * control register is at offset 8 instead of 6 and we should probably use
4373 * dword accesses to them. This applies to the following PCI Device IDs, as
4374 * found in volume 1 of the datasheet[2]:
4375 *
4376 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4377 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4378 *
4379 * N.B. This doesn't fix what lspci shows.
4380 *
7184f5b4
AW
4381 * The 100 series chipset specification update includes this as errata #23[3].
4382 *
4383 * The 200 series chipset (Union Point) has the same bug according to the
4384 * specification update (Intel 200 Series Chipset Family Platform Controller
4385 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4386 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4387 * chipset include:
4388 *
4389 * 0xa290-0xa29f PCI Express Root port #{0-16}
4390 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4391 *
1bf2bf22
AW
4392 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4393 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
7184f5b4
AW
4394 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4395 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4396 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
1bf2bf22
AW
4397 */
4398static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4399{
7184f5b4
AW
4400 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4401 return false;
4402
4403 switch (dev->device) {
4404 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4405 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4406 return true;
4407 }
4408
4409 return false;
1bf2bf22
AW
4410}
4411
4412#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4413
4414static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4415{
4416 int pos;
4417 u32 cap, ctrl;
4418
4419 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4420 return -ENOTTY;
4421
4422 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4423 if (!pos)
4424 return -ENOTTY;
4425
4426 /* see pci_acs_flags_enabled() */
4427 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4428 acs_flags &= (cap | PCI_ACS_EC);
4429
4430 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4431
4432 return acs_flags & ~ctrl ? 0 : 1;
4433}
4434
100ebb2c 4435static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
89b51cb5
AW
4436{
4437 /*
4438 * SV, TB, and UF are not relevant to multifunction endpoints.
4439 *
100ebb2c
AW
4440 * Multifunction devices are only required to implement RR, CR, and DT
4441 * in their ACS capability if they support peer-to-peer transactions.
4442 * Devices matching this quirk have been verified by the vendor to not
4443 * perform peer-to-peer with other functions, allowing us to mask out
4444 * these bits as if they were unimplemented in the ACS capability.
89b51cb5
AW
4445 */
4446 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4447 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4448
4449 return acs_flags ? 0 : 1;
4450}
4451
ad805758
AW
4452static const struct pci_dev_acs_enabled {
4453 u16 vendor;
4454 u16 device;
4455 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4456} pci_dev_acs_enabled[] = {
15b100df
AW
4457 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4458 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4459 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4460 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4461 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4462 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
3587e625
MR
4463 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4464 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
100ebb2c
AW
4465 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4466 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
9fad4012 4467 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
100ebb2c
AW
4468 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4469 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4470 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4471 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4472 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4473 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4474 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4475 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4476 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4477 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4478 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4479 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4480 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4481 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4482 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4483 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4484 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4485 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4486 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4487 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
d748804f
AW
4488 /* 82580 */
4489 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4490 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4491 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4492 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4493 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4494 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4495 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4496 /* 82576 */
4497 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4498 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4499 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4500 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4501 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4502 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4503 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4504 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4505 /* 82575 */
4506 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4507 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4508 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4509 /* I350 */
4510 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4511 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4512 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4513 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4514 /* 82571 (Quads omitted due to non-ACS switch) */
4515 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4516 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4517 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4518 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
95e16587
AW
4519 /* I219 */
4520 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4521 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
33be632b
SK
4522 /* QCOM QDF2xxx root ports */
4523 { 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
4524 { 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
d748804f 4525 /* Intel PCH root ports */
d99321b6 4526 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
1bf2bf22 4527 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
6a3763d1
VV
4528 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4529 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
b404bcfb
MJ
4530 /* Cavium ThunderX */
4531 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
ad805758
AW
4532 { 0 }
4533};
4534
4535int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4536{
4537 const struct pci_dev_acs_enabled *i;
4538 int ret;
4539
4540 /*
4541 * Allow devices that do not expose standard PCIe ACS capabilities
4542 * or control to indicate their support here. Multi-function express
4543 * devices which do not allow internal peer-to-peer between functions,
4544 * but do not implement PCIe ACS may wish to return true here.
4545 */
4546 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4547 if ((i->vendor == dev->vendor ||
4548 i->vendor == (u16)PCI_ANY_ID) &&
4549 (i->device == dev->device ||
4550 i->device == (u16)PCI_ANY_ID)) {
4551 ret = i->acs_enabled(dev, acs_flags);
4552 if (ret >= 0)
4553 return ret;
4554 }
4555 }
4556
4557 return -ENOTTY;
4558}
2c744244 4559
d99321b6
AW
4560/* Config space offset of Root Complex Base Address register */
4561#define INTEL_LPC_RCBA_REG 0xf0
4562/* 31:14 RCBA address */
4563#define INTEL_LPC_RCBA_MASK 0xffffc000
4564/* RCBA Enable */
4565#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4566
4567/* Backbone Scratch Pad Register */
4568#define INTEL_BSPR_REG 0x1104
4569/* Backbone Peer Non-Posted Disable */
4570#define INTEL_BSPR_REG_BPNPD (1 << 8)
4571/* Backbone Peer Posted Disable */
4572#define INTEL_BSPR_REG_BPPD (1 << 9)
4573
4574/* Upstream Peer Decode Configuration Register */
4575#define INTEL_UPDCR_REG 0x1114
4576/* 5:0 Peer Decode Enable bits */
4577#define INTEL_UPDCR_REG_MASK 0x3f
4578
4579static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4580{
4581 u32 rcba, bspr, updcr;
4582 void __iomem *rcba_mem;
4583
4584 /*
4585 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4586 * are D28:F* and therefore get probed before LPC, thus we can't
4587 * use pci_get_slot/pci_read_config_dword here.
4588 */
4589 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4590 INTEL_LPC_RCBA_REG, &rcba);
4591 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4592 return -EINVAL;
4593
4594 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4595 PAGE_ALIGN(INTEL_UPDCR_REG));
4596 if (!rcba_mem)
4597 return -ENOMEM;
4598
4599 /*
4600 * The BSPR can disallow peer cycles, but it's set by soft strap and
4601 * therefore read-only. If both posted and non-posted peer cycles are
4602 * disallowed, we're ok. If either are allowed, then we need to use
4603 * the UPDCR to disable peer decodes for each port. This provides the
4604 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4605 */
4606 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4607 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4608 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4609 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4610 if (updcr & INTEL_UPDCR_REG_MASK) {
4611 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
4612 updcr &= ~INTEL_UPDCR_REG_MASK;
4613 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4614 }
4615 }
4616
4617 iounmap(rcba_mem);
4618 return 0;
4619}
4620
4621/* Miscellaneous Port Configuration register */
4622#define INTEL_MPC_REG 0xd8
4623/* MPC: Invalid Receive Bus Number Check Enable */
4624#define INTEL_MPC_REG_IRBNCE (1 << 26)
4625
4626static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4627{
4628 u32 mpc;
4629
4630 /*
4631 * When enabled, the IRBNCE bit of the MPC register enables the
4632 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4633 * ensures that requester IDs fall within the bus number range
4634 * of the bridge. Enable if not already.
4635 */
4636 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4637 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4638 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4639 mpc |= INTEL_MPC_REG_IRBNCE;
4640 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4641 }
4642}
4643
4644static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4645{
4646 if (!pci_quirk_intel_pch_acs_match(dev))
4647 return -ENOTTY;
4648
4649 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4650 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4651 return 0;
4652 }
4653
4654 pci_quirk_enable_intel_rp_mpc_acs(dev);
4655
4656 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4657
4658 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4659
4660 return 0;
4661}
4662
1bf2bf22
AW
4663static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4664{
4665 int pos;
4666 u32 cap, ctrl;
4667
4668 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4669 return -ENOTTY;
4670
4671 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4672 if (!pos)
4673 return -ENOTTY;
4674
4675 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4676 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4677
4678 ctrl |= (cap & PCI_ACS_SV);
4679 ctrl |= (cap & PCI_ACS_RR);
4680 ctrl |= (cap & PCI_ACS_CR);
4681 ctrl |= (cap & PCI_ACS_UF);
4682
4683 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4684
4685 dev_info(&dev->dev, "Intel SPT PCH root port ACS workaround enabled\n");
4686
4687 return 0;
4688}
4689
2c744244
AW
4690static const struct pci_dev_enable_acs {
4691 u16 vendor;
4692 u16 device;
4693 int (*enable_acs)(struct pci_dev *dev);
4694} pci_dev_enable_acs[] = {
d99321b6 4695 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
1bf2bf22 4696 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
2c744244
AW
4697 { 0 }
4698};
4699
c1d61c9b 4700int pci_dev_specific_enable_acs(struct pci_dev *dev)
2c744244
AW
4701{
4702 const struct pci_dev_enable_acs *i;
4703 int ret;
4704
4705 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4706 if ((i->vendor == dev->vendor ||
4707 i->vendor == (u16)PCI_ANY_ID) &&
4708 (i->device == dev->device ||
4709 i->device == (u16)PCI_ANY_ID)) {
4710 ret = i->enable_acs(dev);
4711 if (ret >= 0)
c1d61c9b 4712 return ret;
2c744244
AW
4713 }
4714 }
c1d61c9b
AW
4715
4716 return -ENOTTY;
2c744244 4717}
3388a614
TS
4718
4719/*
4720 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4721 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4722 * Next Capability pointer in the MSI Capability Structure should point to
4723 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4724 * the list.
4725 */
4726static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4727{
4728 int pos, i = 0;
4729 u8 next_cap;
4730 u16 reg16, *cap;
4731 struct pci_cap_saved_state *state;
4732
4733 /* Bail if the hardware bug is fixed */
4734 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4735 return;
4736
4737 /* Bail if MSI Capability Structure is not found for some reason */
4738 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4739 if (!pos)
4740 return;
4741
4742 /*
4743 * Bail if Next Capability pointer in the MSI Capability Structure
4744 * is not the expected incorrect 0x00.
4745 */
4746 pci_read_config_byte(pdev, pos + 1, &next_cap);
4747 if (next_cap)
4748 return;
4749
4750 /*
4751 * PCIe Capability Structure is expected to be at 0x50 and should
4752 * terminate the list (Next Capability pointer is 0x00). Verify
4753 * Capability Id and Next Capability pointer is as expected.
4754 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4755 * to correctly set kernel data structures which have already been
4756 * set incorrectly due to the hardware bug.
4757 */
4758 pos = 0x50;
4759 pci_read_config_word(pdev, pos, &reg16);
4760 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4761 u32 status;
4762#ifndef PCI_EXP_SAVE_REGS
4763#define PCI_EXP_SAVE_REGS 7
4764#endif
4765 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4766
4767 pdev->pcie_cap = pos;
4768 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4769 pdev->pcie_flags_reg = reg16;
4770 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4771 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4772
4773 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4774 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4775 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4776 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4777
4778 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4779 return;
4780
4781 /*
4782 * Save PCIE cap
4783 */
4784 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4785 if (!state)
4786 return;
4787
4788 state->cap.cap_nr = PCI_CAP_ID_EXP;
4789 state->cap.cap_extended = 0;
4790 state->cap.size = size;
4791 cap = (u16 *)&state->cap.data[0];
4792 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4793 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4794 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4795 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4796 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4797 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4798 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4799 hlist_add_head(&state->next, &pdev->saved_cap_space);
4800 }
4801}
4802DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
443b40ba
JD
4803
4804/*
4805 * VMD-enabled root ports will change the source ID for all messages
4806 * to the VMD device. Rather than doing device matching with the source
4807 * ID, the AER driver should traverse the child device tree, reading
4808 * AER registers to find the faulting device.
4809 */
4810static void quirk_no_aersid(struct pci_dev *pdev)
4811{
4812 /* VMD Domain */
4813 if (pdev->bus->sysdata && pci_domain_nr(pdev->bus) >= 0x10000)
4814 pdev->bus->bus_flags |= PCI_BUS_FLAGS_NO_AERSID;
4815}
4816DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2030, quirk_no_aersid);
4817DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2031, quirk_no_aersid);
4818DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2032, quirk_no_aersid);
4819DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2033, quirk_no_aersid);
f65fd1aa
SN
4820
4821/* FLR may cause some 82579 devices to hang. */
4822static void quirk_intel_no_flr(struct pci_dev *dev)
4823{
4824 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
4825}
4826DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
4827DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
4417ec7a 4828
22076c4d
AS
4829static void quirk_intel_th_rtit_bar(struct pci_dev *dev)
4830{
4831 struct resource *r = &dev->resource[4];
4832
4833 /*
4834 * Hello, Denverton!
4835 * Denverton reports 2k of RTIT_BAR (resource 4), which can't be
4836 * right given the 16 threads. When Intel TH gets enabled, the
4837 * actual resource overlaps the XHCI MMIO space and causes it
4838 * to die.
4839 * We're not really using RTIT_BAR at all at the moment, so it's
4840 * a safe choice to disable this resource.
4841 */
4842 if (r->end == r->start + 0x7ff) {
4843 r->flags = 0;
4844 r->start = 0;
4845 r->end = 0;
4846 }
4847}
4848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x19e1, quirk_intel_th_rtit_bar);
4849
4417ec7a
DA
4850/*
4851 * The hibmc card on a HiSilicon D05 board sits behind a non-compliant
4852 * bridge. The bridge has the PCI_BRIDGE_CTL_VGA config bit fixed at 0
4853 * in hardware. This prevents the vgaarb from marking a card behind it
4854 * as boot VGA device.
4855 *
4856 * However, the hibmc card is known to still work, so if we have that
4857 * card behind that particular bridge (19e5:1610), mark it as the
4858 * default device if none has been detected.
4859 */
4860static void hibmc_fixup_vgaarb(struct pci_dev *pdev)
4861{
4862 struct pci_dev *bridge;
4863 struct pci_bus *bus;
4864 u16 config;
4865
4866 bus = pdev->bus;
4867 bridge = bus->self;
4868 if (!bridge)
4869 return;
4870
4871 if (!pci_is_bridge(bridge))
4872 return;
4873
4874 if (bridge->vendor != PCI_VENDOR_ID_HUAWEI ||
4875 bridge->device != 0x1610)
4876 return;
4877
4878 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4879 &config);
4880 if (config & PCI_BRIDGE_CTL_VGA) {
4881 /*
4882 * Weirdly, this bridge *is* spec compliant, so bail
4883 * and let vgaarb do its job
4884 */
4885 return;
4886 }
4887
4888 if (vga_default_device())
4889 return;
4890
4891 vga_set_default_device(pdev);
4892}
4893DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1711, hibmc_fixup_vgaarb);