]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/quirks.c
PCI: Add DMA alias quirk for Intel VCA NTB
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / quirks.c
CommitLineData
b2441318 1// SPDX-License-Identifier: GPL-2.0
1da177e4
LT
2/*
3 * This file contains work-arounds for many known PCI hardware
4 * bugs. Devices present only on certain architectures (host
5 * bridges et cetera) should be handled in arch-specific code.
6 *
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 *
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 *
7586269c
DB
11 * Init/reset quirks for USB host controllers should be in the
12 * USB quirks file, where their drivers can access reuse it.
1da177e4
LT
13 */
14
1da177e4
LT
15#include <linux/types.h>
16#include <linux/kernel.h>
363c75db 17#include <linux/export.h>
1da177e4
LT
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
25be5e6c 21#include <linux/acpi.h>
9f23ed3b 22#include <linux/kallsyms.h>
75e07fc3 23#include <linux/dmi.h>
649426ef 24#include <linux/pci-aspm.h>
32a9a682 25#include <linux/ioport.h>
3209874a
AV
26#include <linux/sched.h>
27#include <linux/ktime.h>
9fe373f9 28#include <linux/mm.h>
630b3aff 29#include <linux/platform_data/x86/apple.h>
93177a74 30#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 31#include "pci.h"
1da177e4 32
253d2e54
JP
33/*
34 * Decoding should be disabled for a PCI device during BAR sizing to avoid
35 * conflict. But doing so may cause problems on host bridge and perhaps other
36 * key system devices. For devices that need to have mmio decoding always-on,
37 * we need to set the dev->mmio_always_on bit.
38 */
15856ad5 39static void quirk_mmio_always_on(struct pci_dev *dev)
253d2e54 40{
52d21b5e 41 dev->mmio_always_on = 1;
253d2e54 42}
52d21b5e
YL
43DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
44 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
253d2e54 45
b8e53421
XY
46/* The BAR0 ~ BAR4 of Marvell 9125 device can't be accessed
47* by IO resource file, and need to skip the files
48*/
49static void quirk_marvell_mask_bar(struct pci_dev *dev)
50{
51 int i;
52
53 for (i = 0; i < 5; i++)
54 if (dev->resource[i].start)
55 dev->resource[i].start =
56 dev->resource[i].end = 0;
57}
58DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
59 quirk_marvell_mask_bar);
60
bd8481e1
DT
61/* The Mellanox Tavor device gives false positive parity errors
62 * Mark this device with a broken_parity_status, to allow
63 * PCI scanning code to "skip" this now blacklisted device.
64 */
15856ad5 65static void quirk_mellanox_tavor(struct pci_dev *dev)
bd8481e1
DT
66{
67 dev->broken_parity_status = 1; /* This device gives false positives */
68}
3c78bc61
RD
69DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
70DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
bd8481e1 71
f7625980 72/* Deal with broken BIOSes that neglect to enable passive release,
1da177e4 73 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 74static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
75{
76 struct pci_dev *d = NULL;
77 unsigned char dlc;
78
79 /* We have to make sure a particular bit is set in the PIIX3
80 ISA bridge, so we have to go out and find it. */
81 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
82 pci_read_config_byte(d, 0x82, &dlc);
83 if (!(dlc & 1<<1)) {
999da9fd 84 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
85 dlc |= 1<<1;
86 pci_write_config_byte(d, 0x82, dlc);
87 }
88 }
89}
652c538e
AM
90DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
91DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
92
93/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
94 but VIA don't answer queries. If you happen to have good contacts at VIA
f7625980
BH
95 ask them for me please -- Alan
96
97 This appears to be BIOS not version dependent. So presumably there is a
1da177e4 98 chipset level fix */
f7625980 99
15856ad5 100static void quirk_isa_dma_hangs(struct pci_dev *dev)
1da177e4
LT
101{
102 if (!isa_dma_bridge_buggy) {
3c78bc61 103 isa_dma_bridge_buggy = 1;
f0fda801 104 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
105 }
106}
107 /*
108 * Its not totally clear which chipsets are the problematic ones
109 * We know 82C586 and 82C596 variants are affected.
110 */
652c538e
AM
111DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
112DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
113DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
f7625980 114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
652c538e
AM
115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
117DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 118
4731fdcf
LB
119/*
120 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
121 * for some HT machines to use C4 w/o hanging.
122 */
15856ad5 123static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
4731fdcf
LB
124{
125 u32 pmbase;
126 u16 pm1a;
127
128 pci_read_config_dword(dev, 0x40, &pmbase);
129 pmbase = pmbase & 0xff80;
130 pm1a = inw(pmbase);
131
132 if (pm1a & 0x10) {
133 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
134 outw(0x10, pmbase);
135 }
136}
137DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
138
1da177e4
LT
139/*
140 * Chipsets where PCI->PCI transfers vanish or hang
141 */
15856ad5 142static void quirk_nopcipci(struct pci_dev *dev)
1da177e4 143{
3c78bc61 144 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
f0fda801 145 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
146 pci_pci_problems |= PCIPCI_FAIL;
147 }
148}
652c538e
AM
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5 151
15856ad5 152static void quirk_nopciamd(struct pci_dev *dev)
236561e5
AC
153{
154 u8 rev;
155 pci_read_config_byte(dev, 0x08, &rev);
156 if (rev == 0x13) {
157 /* Erratum 24 */
f0fda801 158 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
159 pci_pci_problems |= PCIAGP_FAIL;
160 }
161}
652c538e 162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
163
164/*
165 * Triton requires workarounds to be used by the drivers
166 */
15856ad5 167static void quirk_triton(struct pci_dev *dev)
1da177e4 168{
3c78bc61 169 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
f0fda801 170 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
171 pci_pci_problems |= PCIPCI_TRITON;
172 }
173}
f7625980
BH
174DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
177DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
178
179/*
180 * VIA Apollo KT133 needs PCI latency patch
181 * Made according to a windows driver based patch by George E. Breese
182 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
3c78bc61
RD
183 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
184 * the info on which Mr Breese based his work.
1da177e4
LT
185 *
186 * Updated based on further information from the site and also on
f7625980 187 * information provided by VIA
1da177e4 188 */
1597cacb 189static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
190{
191 struct pci_dev *p;
1da177e4
LT
192 u8 busarb;
193 /* Ok we have a potential problem chipset here. Now see if we have
194 a buggy southbridge */
f7625980 195
1da177e4 196 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
3c78bc61 197 if (p != NULL) {
1da177e4
LT
198 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
199 /* Check for buggy part revisions */
2b1afa87 200 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
201 goto exit;
202 } else {
203 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
3c78bc61 204 if (p == NULL) /* No problem parts */
1da177e4 205 goto exit;
1da177e4 206 /* Check for buggy part revisions */
2b1afa87 207 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
208 goto exit;
209 }
f7625980 210
1da177e4 211 /*
f7625980 212 * Ok we have the problem. Now set the PCI master grant to
1da177e4
LT
213 * occur every master grant. The apparent bug is that under high
214 * PCI load (quite common in Linux of course) you can get data
215 * loss when the CPU is held off the bus for 3 bus master requests
216 * This happens to include the IDE controllers....
217 *
218 * VIA only apply this fix when an SB Live! is present but under
25985edc 219 * both Linux and Windows this isn't enough, and we have seen
1da177e4
LT
220 * corruption without SB Live! but with things like 3 UDMA IDE
221 * controllers. So we ignore that bit of the VIA recommendation..
222 */
223
224 pci_read_config_byte(dev, 0x76, &busarb);
f7625980 225 /* Set bit 4 and bi 5 of byte 76 to 0x01
1da177e4
LT
226 "Master priority rotation on every PCI master grant */
227 busarb &= ~(1<<5);
228 busarb |= (1<<4);
229 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 230 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
231exit:
232 pci_dev_put(p);
233}
652c538e
AM
234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 237/* Must restore this on a resume from RAM */
652c538e
AM
238DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
239DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
240DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
241
242/*
243 * VIA Apollo VP3 needs ETBF on BT848/878
244 */
15856ad5 245static void quirk_viaetbf(struct pci_dev *dev)
1da177e4 246{
3c78bc61 247 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
f0fda801 248 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
249 pci_pci_problems |= PCIPCI_VIAETBF;
250 }
251}
652c538e 252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4 253
15856ad5 254static void quirk_vsfx(struct pci_dev *dev)
1da177e4 255{
3c78bc61 256 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
f0fda801 257 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
258 pci_pci_problems |= PCIPCI_VSFX;
259 }
260}
652c538e 261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
262
263/*
264 * Ali Magik requires workarounds to be used by the drivers
265 * that DMA to AGP space. Latency must be set to 0xA and triton
266 * workaround applied too
267 * [Info kindly provided by ALi]
f7625980 268 */
15856ad5 269static void quirk_alimagik(struct pci_dev *dev)
1da177e4 270{
3c78bc61 271 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
f0fda801 272 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
273 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
274 }
275}
f7625980
BH
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
278
279/*
280 * Natoma has some interesting boundary conditions with Zoran stuff
281 * at least
282 */
15856ad5 283static void quirk_natoma(struct pci_dev *dev)
1da177e4 284{
3c78bc61 285 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
f0fda801 286 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
287 pci_pci_problems |= PCIPCI_NATOMA;
288 }
289}
f7625980
BH
290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
291DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
293DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
295DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
296
297/*
298 * This chip can cause PCI parity errors if config register 0xA0 is read
299 * while DMAs are occurring.
300 */
15856ad5 301static void quirk_citrine(struct pci_dev *dev)
1da177e4
LT
302{
303 dev->cfg_size = 0xA0;
304}
652c538e 305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4 306
9f33a2ae
JM
307/*
308 * This chip can cause bus lockups if config addresses above 0x600
309 * are read or written.
310 */
311static void quirk_nfp6000(struct pci_dev *dev)
312{
313 dev->cfg_size = 0x600;
314}
c2e771b0 315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
9f33a2ae
JM
316DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
318
9fe373f9
DL
319/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
320static void quirk_extend_bar_to_page(struct pci_dev *dev)
321{
322 int i;
323
2f686f1d 324 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
9fe373f9
DL
325 struct resource *r = &dev->resource[i];
326
327 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
328 r->end = PAGE_SIZE - 1;
329 r->start = 0;
330 r->flags |= IORESOURCE_UNSET;
331 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
332 i, r);
333 }
334 }
335}
336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
337
1da177e4
LT
338/*
339 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
340 * If it's needed, re-allocate the region.
341 */
15856ad5 342static void quirk_s3_64M(struct pci_dev *dev)
1da177e4
LT
343{
344 struct resource *r = &dev->resource[0];
345
346 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
bd064f0a 347 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
348 r->start = 0;
349 r->end = 0x3ffffff;
350 }
351}
652c538e
AM
352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 354
06cf35f9
MS
355static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
356 const char *name)
357{
358 u32 region;
359 struct pci_bus_region bus_region;
360 struct resource *res = dev->resource + pos;
361
362 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
363
364 if (!region)
365 return;
366
367 res->name = pci_name(dev);
368 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
369 res->flags |=
370 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
371 region &= ~(size - 1);
372
373 /* Convert from PCI bus to resource space */
374 bus_region.start = region;
375 bus_region.end = region + size - 1;
376 pcibios_bus_to_resource(dev->bus, res, &bus_region);
377
378 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
379 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
380}
381
73d2eaac
AS
382/*
383 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
384 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
385 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
386 * (which conflicts w/ BAR1's memory range).
06cf35f9
MS
387 *
388 * CS553x's ISA PCI BARs may also be read-only (ref:
389 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
73d2eaac 390 */
15856ad5 391static void quirk_cs5536_vsa(struct pci_dev *dev)
73d2eaac 392{
06cf35f9
MS
393 static char *name = "CS5536 ISA bridge";
394
73d2eaac 395 if (pci_resource_len(dev, 0) != 8) {
06cf35f9
MS
396 quirk_io(dev, 0, 8, name); /* SMB */
397 quirk_io(dev, 1, 256, name); /* GPIO */
398 quirk_io(dev, 2, 64, name); /* MFGPT */
399 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
400 name);
73d2eaac
AS
401 }
402}
403DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
404
65195c76
YL
405static void quirk_io_region(struct pci_dev *dev, int port,
406 unsigned size, int nr, const char *name)
407{
408 u16 region;
409 struct pci_bus_region bus_region;
410 struct resource *res = dev->resource + nr;
411
412 pci_read_config_word(dev, port, &region);
413 region &= ~(size - 1);
414
415 if (!region)
416 return;
417
418 res->name = pci_name(dev);
419 res->flags = IORESOURCE_IO;
420
421 /* Convert from PCI bus to resource space */
422 bus_region.start = region;
423 bus_region.end = region + size - 1;
fc279850 424 pcibios_bus_to_resource(dev->bus, res, &bus_region);
65195c76
YL
425
426 if (!pci_claim_resource(dev, nr))
427 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
428}
1da177e4
LT
429
430/*
431 * ATI Northbridge setups MCE the processor if you even
432 * read somewhere between 0x3b0->0x3bb or read 0x3d3
433 */
15856ad5 434static void quirk_ati_exploding_mce(struct pci_dev *dev)
1da177e4 435{
f0fda801 436 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
437 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
438 request_region(0x3b0, 0x0C, "RadeonIGP");
439 request_region(0x3d3, 0x01, "RadeonIGP");
440}
652c538e 441DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4 442
be6646bf
HR
443/*
444 * In the AMD NL platform, this device ([1022:7912]) has a class code of
445 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
446 * claim it.
447 * But the dwc3 driver is a more specific driver for this device, and we'd
448 * prefer to use it instead of xhci. To prevent xhci from claiming the
449 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
450 * defines as "USB device (not host controller)". The dwc3 driver can then
451 * claim it based on its Vendor and Device ID.
452 */
453static void quirk_amd_nl_class(struct pci_dev *pdev)
454{
cd76d10b
BH
455 u32 class = pdev->class;
456
457 /* Use "USB Device (not host controller)" class */
7b78f48a 458 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
cd76d10b
BH
459 dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
460 class, pdev->class);
be6646bf
HR
461}
462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
463 quirk_amd_nl_class);
464
1da177e4
LT
465/*
466 * Let's make the southbridge information explicit instead
467 * of having to worry about people probing the ACPI areas,
468 * for example.. (Yes, it happens, and if you read the wrong
469 * ACPI register it will put the machine to sleep with no
470 * way of waking it up again. Bummer).
471 *
472 * ALI M7101: Two IO regions pointed to by words at
473 * 0xE0 (64 bytes of ACPI registers)
474 * 0xE2 (32 bytes of SMB registers)
475 */
15856ad5 476static void quirk_ali7101_acpi(struct pci_dev *dev)
1da177e4 477{
65195c76
YL
478 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
479 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 480}
652c538e 481DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 482
6693e74a
LT
483static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
484{
485 u32 devres;
486 u32 mask, size, base;
487
488 pci_read_config_dword(dev, port, &devres);
489 if ((devres & enable) != enable)
490 return;
491 mask = (devres >> 16) & 15;
492 base = devres & 0xffff;
493 size = 16;
494 for (;;) {
495 unsigned bit = size >> 1;
496 if ((bit & mask) == bit)
497 break;
498 size = bit;
499 }
500 /*
501 * For now we only print it out. Eventually we'll want to
502 * reserve it (at least if it's in the 0x1000+ range), but
f7625980 503 * let's get enough confirmation reports first.
6693e74a
LT
504 */
505 base &= -size;
227f0647
RD
506 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
507 base + size - 1);
6693e74a
LT
508}
509
510static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
511{
512 u32 devres;
513 u32 mask, size, base;
514
515 pci_read_config_dword(dev, port, &devres);
516 if ((devres & enable) != enable)
517 return;
518 base = devres & 0xffff0000;
519 mask = (devres & 0x3f) << 16;
520 size = 128 << 16;
521 for (;;) {
522 unsigned bit = size >> 1;
523 if ((bit & mask) == bit)
524 break;
525 size = bit;
526 }
527 /*
528 * For now we only print it out. Eventually we'll want to
f7625980 529 * reserve it, but let's get enough confirmation reports first.
6693e74a
LT
530 */
531 base &= -size;
227f0647
RD
532 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
533 base + size - 1);
6693e74a
LT
534}
535
1da177e4
LT
536/*
537 * PIIX4 ACPI: Two IO regions pointed to by longwords at
538 * 0x40 (64 bytes of ACPI registers)
08db2a70 539 * 0x90 (16 bytes of SMB registers)
6693e74a 540 * and a few strange programmable PIIX4 device resources.
1da177e4 541 */
15856ad5 542static void quirk_piix4_acpi(struct pci_dev *dev)
1da177e4 543{
65195c76 544 u32 res_a;
1da177e4 545
65195c76
YL
546 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
547 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
548
549 /* Device resource A has enables for some of the other ones */
550 pci_read_config_dword(dev, 0x5c, &res_a);
551
552 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
553 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
554
555 /* Device resource D is just bitfields for static resources */
556
557 /* Device 12 enabled? */
558 if (res_a & (1 << 29)) {
559 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
560 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
561 }
562 /* Device 13 enabled? */
563 if (res_a & (1 << 30)) {
564 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
565 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
566 }
567 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
568 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 569}
652c538e
AM
570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
571DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4 572
cdb97558
JS
573#define ICH_PMBASE 0x40
574#define ICH_ACPI_CNTL 0x44
575#define ICH4_ACPI_EN 0x10
576#define ICH6_ACPI_EN 0x80
577#define ICH4_GPIOBASE 0x58
578#define ICH4_GPIO_CNTL 0x5c
579#define ICH4_GPIO_EN 0x10
580#define ICH6_GPIOBASE 0x48
581#define ICH6_GPIO_CNTL 0x4c
582#define ICH6_GPIO_EN 0x10
583
1da177e4
LT
584/*
585 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
586 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
587 * 0x58 (64 bytes of GPIO I/O space)
588 */
15856ad5 589static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
1da177e4 590{
cdb97558 591 u8 enable;
1da177e4 592
87e3dc38
JS
593 /*
594 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
595 * with low legacy (and fixed) ports. We don't know the decoding
596 * priority and can't tell whether the legacy device or the one created
597 * here is really at that address. This happens on boards with broken
598 * BIOSes.
599 */
600
cdb97558 601 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
602 if (enable & ICH4_ACPI_EN)
603 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
604 "ICH4 ACPI/GPIO/TCO");
1da177e4 605
cdb97558 606 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
65195c76
YL
607 if (enable & ICH4_GPIO_EN)
608 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
609 "ICH4 GPIO");
1da177e4 610}
652c538e
AM
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
620DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 621
15856ad5 622static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f 623{
cdb97558 624 u8 enable;
2cea752f 625
cdb97558 626 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
627 if (enable & ICH6_ACPI_EN)
628 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
629 "ICH6 ACPI/GPIO/TCO");
2cea752f 630
cdb97558 631 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
65195c76
YL
632 if (enable & ICH6_GPIO_EN)
633 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
634 "ICH6 GPIO");
2cea752f 635}
894886e5 636
15856ad5 637static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
894886e5
LT
638{
639 u32 val;
640 u32 size, base;
641
642 pci_read_config_dword(dev, reg, &val);
643
644 /* Enabled? */
645 if (!(val & 1))
646 return;
647 base = val & 0xfffc;
648 if (dynsize) {
649 /*
650 * This is not correct. It is 16, 32 or 64 bytes depending on
651 * register D31:F0:ADh bits 5:4.
652 *
653 * But this gets us at least _part_ of it.
654 */
655 size = 16;
656 } else {
657 size = 128;
658 }
659 base &= ~(size-1);
660
661 /* Just print it out for now. We should reserve it after more debugging */
662 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
663}
664
15856ad5 665static void quirk_ich6_lpc(struct pci_dev *dev)
894886e5
LT
666{
667 /* Shared ACPI/GPIO decode with all ICH6+ */
668 ich6_lpc_acpi_gpio(dev);
669
670 /* ICH6-specific generic IO decode */
671 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
672 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
673}
674DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
675DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
676
15856ad5 677static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
894886e5
LT
678{
679 u32 val;
680 u32 mask, base;
681
682 pci_read_config_dword(dev, reg, &val);
683
684 /* Enabled? */
685 if (!(val & 1))
686 return;
687
688 /*
689 * IO base in bits 15:2, mask in bits 23:18, both
690 * are dword-based
691 */
692 base = val & 0xfffc;
693 mask = (val >> 16) & 0xfc;
694 mask |= 3;
695
696 /* Just print it out for now. We should reserve it after more debugging */
697 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
698}
699
700/* ICH7-10 has the same common LPC generic IO decode registers */
15856ad5 701static void quirk_ich7_lpc(struct pci_dev *dev)
894886e5 702{
5d9c0a79 703 /* We share the common ACPI/GPIO decode with ICH6 */
894886e5
LT
704 ich6_lpc_acpi_gpio(dev);
705
706 /* And have 4 ICH7+ generic decodes */
707 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
708 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
709 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
710 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
711}
712DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
713DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
714DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
715DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
716DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
717DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
718DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
719DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
720DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
721DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
722DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
723DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
724DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 725
1da177e4
LT
726/*
727 * VIA ACPI: One IO region pointed to by longword at
728 * 0x48 or 0x20 (256 bytes of ACPI registers)
729 */
15856ad5 730static void quirk_vt82c586_acpi(struct pci_dev *dev)
1da177e4 731{
65195c76
YL
732 if (dev->revision & 0x10)
733 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
734 "vt82c586 ACPI");
1da177e4 735}
652c538e 736DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
737
738/*
739 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
740 * 0x48 (256 bytes of ACPI registers)
741 * 0x70 (128 bytes of hardware monitoring register)
742 * 0x90 (16 bytes of SMB registers)
743 */
15856ad5 744static void quirk_vt82c686_acpi(struct pci_dev *dev)
1da177e4 745{
1da177e4
LT
746 quirk_vt82c586_acpi(dev);
747
65195c76
YL
748 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
749 "vt82c686 HW-mon");
1da177e4 750
65195c76 751 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
1da177e4 752}
652c538e 753DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 754
6d85f29b
IK
755/*
756 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
757 * 0x88 (128 bytes of power management registers)
758 * 0xd0 (16 bytes of SMB registers)
759 */
15856ad5 760static void quirk_vt8235_acpi(struct pci_dev *dev)
6d85f29b 761{
65195c76
YL
762 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
763 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
6d85f29b
IK
764}
765DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
766
1f56f4a2
GB
767/*
768 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
769 * Disable fast back-to-back on the secondary bus segment
770 */
15856ad5 771static void quirk_xio2000a(struct pci_dev *dev)
1f56f4a2
GB
772{
773 struct pci_dev *pdev;
774 u16 command;
775
227f0647 776 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
1f56f4a2
GB
777 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
778 pci_read_config_word(pdev, PCI_COMMAND, &command);
779 if (command & PCI_COMMAND_FAST_BACK)
780 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
781 }
782}
783DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
784 quirk_xio2000a);
1da177e4 785
f7625980 786#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
787
788#include <asm/io_apic.h>
789
790/*
791 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
792 * devices to the external APIC.
793 *
794 * TODO: When we have device-specific interrupt routers,
795 * this code will go away from quirks.
796 */
1597cacb 797static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
798{
799 u8 tmp;
f7625980 800
1da177e4
LT
801 if (nr_ioapics < 1)
802 tmp = 0; /* nothing routed to external APIC */
803 else
804 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
f7625980 805
f0fda801 806 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
807 tmp == 0 ? "Disa" : "Ena");
808
809 /* Offset 0x58: External APIC IRQ output control */
3c78bc61 810 pci_write_config_byte(dev, 0x58, tmp);
1da177e4 811}
652c538e 812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 813DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 814
a1740913 815/*
f7625980 816 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
a1740913
KW
817 * This leads to doubled level interrupt rates.
818 * Set this bit to get rid of cycle wastage.
819 * Otherwise uncritical.
820 */
1597cacb 821static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
822{
823 u8 misc_control2;
824#define BYPASS_APIC_DEASSERT 8
825
826 pci_read_config_byte(dev, 0x5B, &misc_control2);
827 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 828 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
829 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
830 }
831}
832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 833DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 834
1da177e4
LT
835/*
836 * The AMD io apic can hang the box when an apic irq is masked.
837 * We check all revs >= B0 (yet not in the pre production!) as the bug
838 * is currently marked NoFix
839 *
840 * We have multiple reports of hangs with this chipset that went away with
236561e5 841 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
842 * of course. However the advice is demonstrably good even if so..
843 */
15856ad5 844static void quirk_amd_ioapic(struct pci_dev *dev)
1da177e4 845{
44c10138 846 if (dev->revision >= 0x02) {
f0fda801 847 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
848 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
849 }
850}
652c538e 851DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
852#endif /* CONFIG_X86_IO_APIC */
853
0bec9057 854#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
21b5b8ee
AJ
855
856static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
857{
858 /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
859 if (dev->subsystem_device == 0xa118)
860 dev->sriov->link = dev->devfn;
861}
862DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
863#endif
864
d556ad4b
PO
865/*
866 * Some settings of MMRBC can lead to data corruption so block changes.
867 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
868 */
15856ad5 869static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
d556ad4b 870{
aa288d4d 871 if (dev->subordinate && dev->revision <= 0x12) {
227f0647
RD
872 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
873 dev->revision);
d556ad4b
PO
874 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
875 }
876}
877DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 878
1da177e4
LT
879/*
880 * FIXME: it is questionable that quirk_via_acpi
881 * is needed. It shows up as an ISA bridge, and does not
882 * support the PCI_INTERRUPT_LINE register at all. Therefore
883 * it seems like setting the pci_dev's 'irq' to the
884 * value of the ACPI SCI interrupt is only done for convenience.
885 * -jgarzik
886 */
15856ad5 887static void quirk_via_acpi(struct pci_dev *d)
1da177e4
LT
888{
889 /*
890 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
891 */
892 u8 irq;
893 pci_read_config_byte(d, 0x42, &irq);
894 irq &= 0xf;
895 if (irq && (irq != 2))
896 d->irq = irq;
897}
652c538e
AM
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 900
09d6029f
DD
901
902/*
1597cacb 903 * VIA bridges which have VLink
09d6029f 904 */
1597cacb 905
c06bb5d4
JD
906static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
907
908static void quirk_via_bridge(struct pci_dev *dev)
909{
910 /* See what bridge we have and find the device ranges */
911 switch (dev->device) {
912 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
913 /* The VT82C686 is special, it attaches to PCI and can have
914 any device number. All its subdevices are functions of
915 that single device. */
916 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
917 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
918 break;
919 case PCI_DEVICE_ID_VIA_8237:
920 case PCI_DEVICE_ID_VIA_8237A:
921 via_vlink_dev_lo = 15;
922 break;
923 case PCI_DEVICE_ID_VIA_8235:
924 via_vlink_dev_lo = 16;
925 break;
926 case PCI_DEVICE_ID_VIA_8231:
927 case PCI_DEVICE_ID_VIA_8233_0:
928 case PCI_DEVICE_ID_VIA_8233A:
929 case PCI_DEVICE_ID_VIA_8233C_0:
930 via_vlink_dev_lo = 17;
931 break;
932 }
933}
934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
938DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
939DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
940DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
941DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 942
1597cacb
AC
943/**
944 * quirk_via_vlink - VIA VLink IRQ number update
945 * @dev: PCI device
946 *
947 * If the device we are dealing with is on a PIC IRQ we need to
948 * ensure that the IRQ line register which usually is not relevant
949 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
950 * to the right place.
951 * We only do this on systems where a VIA south bridge was detected,
952 * and only for VIA devices on the motherboard (see quirk_via_bridge
953 * above).
1597cacb
AC
954 */
955
956static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
957{
958 u8 irq, new_irq;
959
c06bb5d4
JD
960 /* Check if we have VLink at all */
961 if (via_vlink_dev_lo == -1)
09d6029f
DD
962 return;
963
964 new_irq = dev->irq;
965
966 /* Don't quirk interrupts outside the legacy IRQ range */
967 if (!new_irq || new_irq > 15)
968 return;
969
1597cacb 970 /* Internal device ? */
c06bb5d4
JD
971 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
972 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
973 return;
974
975 /* This is an internal VLink device on a PIC interrupt. The BIOS
976 ought to have set this but may not have, so we redo it */
977
25be5e6c
LB
978 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
979 if (new_irq != irq) {
f0fda801 980 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
981 irq, new_irq);
25be5e6c
LB
982 udelay(15); /* unknown if delay really needed */
983 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
984 }
985}
1597cacb 986DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 987
1da177e4
LT
988/*
989 * VIA VT82C598 has its device ID settable and many BIOSes
990 * set it to the ID of VT82C597 for backward compatibility.
991 * We need to switch it off to be able to recognize the real
992 * type of the chip.
993 */
15856ad5 994static void quirk_vt82c598_id(struct pci_dev *dev)
1da177e4
LT
995{
996 pci_write_config_byte(dev, 0xfc, 0);
997 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
998}
652c538e 999DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
1000
1001/*
1002 * CardBus controllers have a legacy base address that enables them
1003 * to respond as i82365 pcmcia controllers. We don't want them to
1004 * do this even if the Linux CardBus driver is not loaded, because
1005 * the Linux i82365 driver does not (and should not) handle CardBus.
1006 */
1597cacb 1007static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4 1008{
1da177e4
LT
1009 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1010}
ae9de56b
YL
1011DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1012 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1013DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1014 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1da177e4
LT
1015
1016/*
1017 * Following the PCI ordering rules is optional on the AMD762. I'm not
1018 * sure what the designers were smoking but let's not inhale...
1019 *
1020 * To be fair to AMD, it follows the spec by default, its BIOS people
1021 * who turn it off!
1022 */
1597cacb 1023static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
1024{
1025 u32 pcic;
1026 pci_read_config_dword(dev, 0x4C, &pcic);
3c78bc61 1027 if ((pcic & 6) != 6) {
1da177e4 1028 pcic |= 6;
f0fda801 1029 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
1030 pci_write_config_dword(dev, 0x4C, pcic);
1031 pci_read_config_dword(dev, 0x84, &pcic);
3c78bc61 1032 pcic |= (1 << 23); /* Required in this mode */
1da177e4
LT
1033 pci_write_config_dword(dev, 0x84, pcic);
1034 }
1035}
652c538e 1036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 1037DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
1038
1039/*
1040 * DreamWorks provided workaround for Dunord I-3000 problem
1041 *
1042 * This card decodes and responds to addresses not apparently
1043 * assigned to it. We force a larger allocation to ensure that
1044 * nothing gets put too close to it.
1045 */
15856ad5 1046static void quirk_dunord(struct pci_dev *dev)
1da177e4 1047{
3c78bc61 1048 struct resource *r = &dev->resource[1];
bd064f0a
BH
1049
1050 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
1051 r->start = 0;
1052 r->end = 0xffffff;
1053}
652c538e 1054DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
1055
1056/*
1057 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1058 * is subtractive decoding (transparent), and does indicate this
1059 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1060 * instead of 0x01.
1061 */
15856ad5 1062static void quirk_transparent_bridge(struct pci_dev *dev)
1da177e4
LT
1063{
1064 dev->transparent = 1;
1065}
652c538e
AM
1066DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1067DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
1068
1069/*
1070 * Common misconfiguration of the MediaGX/Geode PCI master that will
1071 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
631dd1a8 1072 * datasheets found at http://www.national.com/analog for info on what
1da177e4
LT
1073 * these bits do. <christer@weinigel.se>
1074 */
1597cacb 1075static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
1076{
1077 u8 reg;
3c78bc61 1078
1da177e4
LT
1079 pci_read_config_byte(dev, 0x41, &reg);
1080 if (reg & 2) {
1081 reg &= ~2;
227f0647
RD
1082 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1083 reg);
3c78bc61 1084 pci_write_config_byte(dev, 0x41, reg);
1da177e4
LT
1085 }
1086}
652c538e
AM
1087DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1088DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 1089
1da177e4
LT
1090/*
1091 * Ensure C0 rev restreaming is off. This is normally done by
1092 * the BIOS but in the odd case it is not the results are corruption
1093 * hence the presence of a Linux check
1094 */
1597cacb 1095static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
1096{
1097 u16 config;
f7625980 1098
44c10138 1099 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
1100 return;
1101 pci_read_config_word(pdev, 0x40, &config);
1102 if (config & (1<<6)) {
1103 config &= ~(1<<6);
1104 pci_write_config_word(pdev, 0x40, config);
f0fda801 1105 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
1106 }
1107}
652c538e 1108DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1109DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1110
25e742b2 1111static void quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1112{
5deab536 1113 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1114 u8 tmp;
ab17443a 1115
05a7d22b
CC
1116 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1117 if (tmp == 0x01) {
ab17443a
CH
1118 pci_read_config_byte(pdev, 0x40, &tmp);
1119 pci_write_config_byte(pdev, 0x40, tmp|1);
1120 pci_write_config_byte(pdev, 0x9, 1);
1121 pci_write_config_byte(pdev, 0xa, 6);
1122 pci_write_config_byte(pdev, 0x40, tmp);
1123
c9f89475 1124 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1125 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1126 }
1127}
05a7d22b 1128DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1129DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1130DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1131DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1132DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1133DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
fafe5c3d
SH
1134DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1135DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
ab17443a 1136
1da177e4
LT
1137/*
1138 * Serverworks CSB5 IDE does not fully support native mode
1139 */
15856ad5 1140static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1da177e4
LT
1141{
1142 u8 prog;
1143 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1144 if (prog & 5) {
1145 prog &= ~5;
1146 pdev->class &= ~5;
1147 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1148 /* PCI layer will sort out resources */
1da177e4
LT
1149 }
1150}
652c538e 1151DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1152
1153/*
1154 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1155 */
15856ad5 1156static void quirk_ide_samemode(struct pci_dev *pdev)
1da177e4
LT
1157{
1158 u8 prog;
1159
1160 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1161
1162 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1163 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1164 prog &= ~5;
1165 pdev->class &= ~5;
1166 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1167 }
1168}
368c73d4 1169DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1170
979b1791
AC
1171/*
1172 * Some ATA devices break if put into D3
1173 */
1174
15856ad5 1175static void quirk_no_ata_d3(struct pci_dev *pdev)
979b1791 1176{
faa738bb 1177 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
979b1791 1178}
faa738bb
YL
1179/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1180DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1181 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1182DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1183 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f 1184/* ALi loses some register settings that we cannot then restore */
faa738bb
YL
1185DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1186 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f
AC
1187/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1188 occur when mode detecting */
faa738bb
YL
1189DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1190 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
979b1791 1191
1da177e4
LT
1192/* This was originally an Alpha specific thing, but it really fits here.
1193 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1194 */
15856ad5 1195static void quirk_eisa_bridge(struct pci_dev *dev)
1da177e4
LT
1196{
1197 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1198}
652c538e 1199DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1200
7daa0c4f 1201
1da177e4
LT
1202/*
1203 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1204 * is not activated. The myth is that Asus said that they do not want the
1205 * users to be irritated by just another PCI Device in the Win98 device
f7625980 1206 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1da177e4
LT
1207 * package 2.7.0 for details)
1208 *
f7625980
BH
1209 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1210 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1211 * becomes necessary to do this tweak in two steps -- the chosen trigger
1212 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1213 *
1214 * Note that we used to unhide the SMBus that way on Toshiba laptops
1215 * (Satellite A40 and Tecra M2) but then found that the thermal management
1216 * was done by SMM code, which could cause unsynchronized concurrent
1217 * accesses to the SMBus registers, with potentially bad effects. Thus you
1218 * should be very careful when adding new entries: if SMM is accessing the
1219 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1220 *
1221 * Likewise, many recent laptops use ACPI for thermal management. If the
1222 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1223 * natively, and keeping the SMBus hidden is the right thing to do. If you
1224 * are about to add an entry in the table below, please first disassemble
1225 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1226 */
9d24a81e 1227static int asus_hides_smbus;
1da177e4 1228
15856ad5 1229static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1da177e4
LT
1230{
1231 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1232 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
3c78bc61 1233 switch (dev->subsystem_device) {
a00db371 1234 case 0x8025: /* P4B-LX */
1da177e4
LT
1235 case 0x8070: /* P4B */
1236 case 0x8088: /* P4B533 */
1237 case 0x1626: /* L3C notebook */
1238 asus_hides_smbus = 1;
1239 }
2f2d39d2 1240 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
3c78bc61 1241 switch (dev->subsystem_device) {
1da177e4
LT
1242 case 0x80b1: /* P4GE-V */
1243 case 0x80b2: /* P4PE */
1244 case 0x8093: /* P4B533-V */
1245 asus_hides_smbus = 1;
1246 }
2f2d39d2 1247 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
3c78bc61 1248 switch (dev->subsystem_device) {
1da177e4
LT
1249 case 0x8030: /* P4T533 */
1250 asus_hides_smbus = 1;
1251 }
2f2d39d2 1252 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1253 switch (dev->subsystem_device) {
1254 case 0x8070: /* P4G8X Deluxe */
1255 asus_hides_smbus = 1;
1256 }
2f2d39d2 1257 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1258 switch (dev->subsystem_device) {
1259 case 0x80c9: /* PU-DLS */
1260 asus_hides_smbus = 1;
1261 }
2f2d39d2 1262 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1263 switch (dev->subsystem_device) {
1264 case 0x1751: /* M2N notebook */
1265 case 0x1821: /* M5N notebook */
4096ed0f 1266 case 0x1897: /* A6L notebook */
1da177e4
LT
1267 asus_hides_smbus = 1;
1268 }
2f2d39d2 1269 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1270 switch (dev->subsystem_device) {
1271 case 0x184b: /* W1N notebook */
1272 case 0x186a: /* M6Ne notebook */
1273 asus_hides_smbus = 1;
1274 }
2f2d39d2 1275 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1276 switch (dev->subsystem_device) {
1277 case 0x80f2: /* P4P800-X */
1278 asus_hides_smbus = 1;
1279 }
2f2d39d2 1280 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1281 switch (dev->subsystem_device) {
1282 case 0x1882: /* M6V notebook */
2d1e1c75 1283 case 0x1977: /* A6VA notebook */
acc06632
RM
1284 asus_hides_smbus = 1;
1285 }
1da177e4
LT
1286 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1287 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1288 switch (dev->subsystem_device) {
1da177e4
LT
1289 case 0x088C: /* HP Compaq nc8000 */
1290 case 0x0890: /* HP Compaq nc6000 */
1291 asus_hides_smbus = 1;
1292 }
2f2d39d2 1293 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1294 switch (dev->subsystem_device) {
1295 case 0x12bc: /* HP D330L */
e3b1bd57 1296 case 0x12bd: /* HP D530 */
74c57428 1297 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1298 asus_hides_smbus = 1;
1299 }
677cc644
JD
1300 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1301 switch (dev->subsystem_device) {
1302 case 0x12bf: /* HP xw4100 */
1303 asus_hides_smbus = 1;
1304 }
3c78bc61
RD
1305 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1306 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1307 switch (dev->subsystem_device) {
1308 case 0xC00C: /* Samsung P35 notebook */
1309 asus_hides_smbus = 1;
1310 }
c87f883e
RIZ
1311 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1312 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1313 switch (dev->subsystem_device) {
c87f883e
RIZ
1314 case 0x0058: /* Compaq Evo N620c */
1315 asus_hides_smbus = 1;
1316 }
d7698edc 1317 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
3c78bc61 1318 switch (dev->subsystem_device) {
d7698edc 1319 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1320 /* Motherboard doesn't have Host bridge
1321 * subvendor/subdevice IDs, therefore checking
1322 * its on-board VGA controller */
1323 asus_hides_smbus = 1;
1324 }
8293b0f6 1325 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
3c78bc61 1326 switch (dev->subsystem_device) {
10260d9a
JD
1327 case 0x00b8: /* Compaq Evo D510 CMT */
1328 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1329 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1330 /* Motherboard doesn't have Host bridge
1331 * subvendor/subdevice IDs and on-board VGA
1332 * controller is disabled if an AGP card is
1333 * inserted, therefore checking USB UHCI
1334 * Controller #1 */
10260d9a
JD
1335 asus_hides_smbus = 1;
1336 }
27e46859
KH
1337 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1338 switch (dev->subsystem_device) {
1339 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1340 /* Motherboard doesn't have host bridge
1341 * subvendor/subdevice IDs, therefore checking
1342 * its on-board VGA controller */
1343 asus_hides_smbus = 1;
1344 }
1da177e4
LT
1345 }
1346}
652c538e
AM
1347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1348DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1355DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1356DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1357
1358DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1359DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1360DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1361
1597cacb 1362static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1363{
1364 u16 val;
f7625980 1365
1da177e4
LT
1366 if (likely(!asus_hides_smbus))
1367 return;
1368
1369 pci_read_config_word(dev, 0xF2, &val);
1370 if (val & 0x8) {
1371 pci_write_config_word(dev, 0xF2, val & (~0x8));
1372 pci_read_config_word(dev, 0xF2, &val);
1373 if (val & 0x8)
227f0647
RD
1374 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1375 val);
1da177e4 1376 else
f0fda801 1377 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1378 }
1379}
652c538e
AM
1380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1381DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1382DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1383DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1384DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1386DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1387DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1388DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1389DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1390DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1391DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1392DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1393DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1394
e1a2a51e
RW
1395/* It appears we just have one such device. If not, we have a warning */
1396static void __iomem *asus_rcba_base;
1397static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1398{
e1a2a51e 1399 u32 rcba;
acc06632
RM
1400
1401 if (likely(!asus_hides_smbus))
1402 return;
e1a2a51e
RW
1403 WARN_ON(asus_rcba_base);
1404
acc06632 1405 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1406 /* use bits 31:14, 16 kB aligned */
1407 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1408 if (asus_rcba_base == NULL)
1409 return;
1410}
1411
1412static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1413{
1414 u32 val;
1415
1416 if (likely(!asus_hides_smbus || !asus_rcba_base))
1417 return;
1418 /* read the Function Disable register, dword mode only */
1419 val = readl(asus_rcba_base + 0x3418);
1420 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1421}
1422
1423static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1424{
1425 if (likely(!asus_hides_smbus || !asus_rcba_base))
1426 return;
1427 iounmap(asus_rcba_base);
1428 asus_rcba_base = NULL;
f0fda801 1429 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1430}
e1a2a51e
RW
1431
1432static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1433{
1434 asus_hides_smbus_lpc_ich6_suspend(dev);
1435 asus_hides_smbus_lpc_ich6_resume_early(dev);
1436 asus_hides_smbus_lpc_ich6_resume(dev);
1437}
652c538e 1438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1439DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1440DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1441DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1442
1da177e4
LT
1443/*
1444 * SiS 96x south bridge: BIOS typically hides SMBus device...
1445 */
1597cacb 1446static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1447{
1448 u8 val = 0;
1da177e4 1449 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1450 if (val & 0x10) {
f0fda801 1451 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1452 pci_write_config_byte(dev, 0x77, val & ~0x10);
1453 }
1da177e4 1454}
652c538e
AM
1455DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1456DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1459DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1460DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1461DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1462DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1463
1da177e4
LT
1464/*
1465 * ... This is further complicated by the fact that some SiS96x south
1466 * bridges pretend to be 85C503/5513 instead. In that case see if we
1467 * spotted a compatible north bridge to make sure.
1468 * (pci_find_device doesn't work yet)
1469 *
1470 * We can also enable the sis96x bit in the discovery register..
1471 */
1da177e4
LT
1472#define SIS_DETECT_REGISTER 0x40
1473
1597cacb 1474static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1475{
1476 u8 reg;
1477 u16 devid;
1478
1479 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1480 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1481 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1482 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1483 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1484 return;
1485 }
1486
1da177e4 1487 /*
2f5c33b3
MH
1488 * Ok, it now shows up as a 96x.. run the 96x quirk by
1489 * hand in case it has already been processed.
1490 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1491 */
1492 dev->device = devid;
2f5c33b3 1493 quirk_sis_96x_smbus(dev);
1da177e4 1494}
652c538e 1495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1496DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1497
1da177e4 1498
e5548e96
BJD
1499/*
1500 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1501 * and MC97 modem controller are disabled when a second PCI soundcard is
1502 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1503 * -- bjd
1504 */
1597cacb 1505static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1506{
1507 u8 val;
1508 int asus_hides_ac97 = 0;
1509
1510 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1511 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1512 asus_hides_ac97 = 1;
1513 }
1514
1515 if (!asus_hides_ac97)
1516 return;
1517
1518 pci_read_config_byte(dev, 0x50, &val);
1519 if (val & 0xc0) {
1520 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1521 pci_read_config_byte(dev, 0x50, &val);
1522 if (val & 0xc0)
227f0647
RD
1523 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1524 val);
e5548e96 1525 else
f0fda801 1526 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1527 }
1528}
652c538e 1529DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1530DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1531
77967052 1532#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1533
1534/*
1535 * If we are using libata we can drive this chip properly but must
1536 * do this early on to make the additional device appear during
1537 * the PCI scanning.
1538 */
5ee2ae7f 1539static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1540{
e34bb370 1541 u32 conf1, conf5, class;
15e0c694
AC
1542 u8 hdr;
1543
1544 /* Only poke fn 0 */
1545 if (PCI_FUNC(pdev->devfn))
1546 return;
1547
5ee2ae7f
TH
1548 pci_read_config_dword(pdev, 0x40, &conf1);
1549 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1550
5ee2ae7f
TH
1551 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1552 conf5 &= ~(1 << 24); /* Clear bit 24 */
1553
1554 switch (pdev->device) {
4daedcfe
TH
1555 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1556 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
5b6ae5ba 1557 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
5ee2ae7f
TH
1558 /* The controller should be in single function ahci mode */
1559 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1560 break;
1561
1562 case PCI_DEVICE_ID_JMICRON_JMB365:
1563 case PCI_DEVICE_ID_JMICRON_JMB366:
1564 /* Redirect IDE second PATA port to the right spot */
1565 conf5 |= (1 << 24);
1566 /* Fall through */
1567 case PCI_DEVICE_ID_JMICRON_JMB361:
1568 case PCI_DEVICE_ID_JMICRON_JMB363:
5b6ae5ba 1569 case PCI_DEVICE_ID_JMICRON_JMB369:
5ee2ae7f
TH
1570 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1571 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1572 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1573 break;
1574
1575 case PCI_DEVICE_ID_JMICRON_JMB368:
1576 /* The controller should be in single function IDE mode */
1577 conf1 |= 0x00C00000; /* Set 22, 23 */
1578 break;
15e0c694 1579 }
5ee2ae7f
TH
1580
1581 pci_write_config_dword(pdev, 0x40, conf1);
1582 pci_write_config_dword(pdev, 0x80, conf5);
1583
1584 /* Update pdev accordingly */
1585 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1586 pdev->hdr_type = hdr & 0x7f;
1587 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1588
1589 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1590 pdev->class = class >> 8;
15e0c694 1591}
5ee2ae7f
TH
1592DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1593DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1594DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
5ee2ae7f 1595DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1596DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
5ee2ae7f
TH
1597DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1598DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1599DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1600DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
e1a2a51e
RW
1601DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1602DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1603DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
e1a2a51e 1604DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1605DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
e1a2a51e
RW
1606DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1607DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1608DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1609DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
15e0c694
AC
1610
1611#endif
1612
91f15fb3
ZR
1613static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1614{
1615 if (dev->multifunction) {
1616 device_disable_async_suspend(&dev->dev);
1617 dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1618 }
1619}
1620DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1621DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1622DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1624
1da177e4 1625#ifdef CONFIG_X86_IO_APIC
15856ad5 1626static void quirk_alder_ioapic(struct pci_dev *pdev)
1da177e4
LT
1627{
1628 int i;
1629
1630 if ((pdev->class >> 8) != 0xff00)
1631 return;
1632
1633 /* the first BAR is the location of the IO APIC...we must
1634 * not touch this (and it's already covered by the fixmap), so
1635 * forcibly insert it into the resource tree */
1636 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1637 insert_resource(&iomem_resource, &pdev->resource[0]);
1638
1639 /* The next five BARs all seem to be rubbish, so just clean
1640 * them out */
3c78bc61 1641 for (i = 1; i < 6; i++)
1da177e4 1642 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1da177e4 1643}
652c538e 1644DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1645#endif
1646
15856ad5 1647static void quirk_pcie_mch(struct pci_dev *pdev)
1da177e4 1648{
0ba379ec 1649 pdev->no_msi = 1;
1da177e4 1650}
652c538e
AM
1651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1654
6524723e 1655DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
4602b88d
KA
1656
1657/*
1658 * It's possible for the MSI to get corrupted if shpc and acpi
1659 * are used together on certain PXH-based systems.
1660 */
15856ad5 1661static void quirk_pcie_pxh(struct pci_dev *dev)
4602b88d 1662{
4602b88d 1663 dev->no_msi = 1;
f0fda801 1664 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1665}
1666DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1667DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1668DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1669DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1670DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1671
ffadcc2f
KCA
1672/*
1673 * Some Intel PCI Express chipsets have trouble with downstream
1674 * device power management.
1675 */
3c78bc61 1676static void quirk_intel_pcie_pm(struct pci_dev *dev)
ffadcc2f
KCA
1677{
1678 pci_pm_d3_delay = 120;
1679 dev->no_d1d2 = 1;
1680}
1681
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1686DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1687DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1688DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1689DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1690DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1691DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1692DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1693DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1697DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1701DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1702DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1703
5938628c
BH
1704static void quirk_radeon_pm(struct pci_dev *dev)
1705{
1706 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1707 dev->subsystem_device == 0x00e2) {
1708 if (dev->d3_delay < 20) {
1709 dev->d3_delay = 20;
1710 dev_info(&dev->dev, "extending delay after power-on from D3 to %d msec\n",
1711 dev->d3_delay);
1712 }
1713 }
1714}
1715DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1716
426b3b8d 1717#ifdef CONFIG_X86_IO_APIC
c4e649b0
SA
1718static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1719{
1720 noioapicreroute = 1;
1721 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1722
1723 return 0;
1724}
1725
6faadbbb 1726static const struct dmi_system_id boot_interrupt_dmi_table[] = {
c4e649b0
SA
1727 /*
1728 * Systems to exclude from boot interrupt reroute quirks
1729 */
1730 {
1731 .callback = dmi_disable_ioapicreroute,
1732 .ident = "ASUSTek Computer INC. M2N-LR",
1733 .matches = {
1734 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1735 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1736 },
1737 },
1738 {}
1739};
1740
e1d3a908
SA
1741/*
1742 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1743 * remap the original interrupt in the linux kernel to the boot interrupt, so
1744 * that a PCI device's interrupt handler is installed on the boot interrupt
1745 * line instead.
1746 */
1747static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1748{
c4e649b0 1749 dmi_check_system(boot_interrupt_dmi_table);
41b9eb26 1750 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1751 return;
1752
1753 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
fdcdaf6c
BH
1754 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1755 dev->vendor, dev->device);
e1d3a908 1756}
88d1dce3
OD
1757DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1758DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1759DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1760DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1761DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1762DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1763DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1764DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1765DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1766DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1767DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1768DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1769DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1770DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1771DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1772DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1773
426b3b8d
SA
1774/*
1775 * On some chipsets we can disable the generation of legacy INTx boot
1776 * interrupts.
1777 */
1778
1779/*
1780 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1781 * 300641-004US, section 5.7.3.
1782 */
1783#define INTEL_6300_IOAPIC_ABAR 0x40
1784#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1785
1786static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1787{
1788 u16 pci_config_word;
1789
1790 if (noioapicquirk)
1791 return;
1792
1793 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1794 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1795 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1796
fdcdaf6c
BH
1797 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1798 dev->vendor, dev->device);
426b3b8d 1799}
f7625980
BH
1800DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1801DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1802
1803/*
1804 * disable boot interrupts on HT-1000
1805 */
1806#define BC_HT1000_FEATURE_REG 0x64
1807#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1808#define BC_HT1000_MAP_IDX 0xC00
1809#define BC_HT1000_MAP_DATA 0xC01
1810
1811static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1812{
1813 u32 pci_config_dword;
1814 u8 irq;
1815
1816 if (noioapicquirk)
1817 return;
1818
1819 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1820 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1821 BC_HT1000_PIC_REGS_ENABLE);
1822
1823 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1824 outb(irq, BC_HT1000_MAP_IDX);
1825 outb(0x00, BC_HT1000_MAP_DATA);
1826 }
1827
1828 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1829
fdcdaf6c
BH
1830 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1831 dev->vendor, dev->device);
77251188 1832}
f7625980
BH
1833DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1834DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1835
1836/*
1837 * disable boot interrupts on AMD and ATI chipsets
1838 */
1839/*
1840 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1841 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1842 * (due to an erratum).
1843 */
1844#define AMD_813X_MISC 0x40
1845#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 1846#define AMD_813X_REV_B1 0x12
bbe19443 1847#define AMD_813X_REV_B2 0x13
542622da
OD
1848
1849static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1850{
1851 u32 pci_config_dword;
1852
1853 if (noioapicquirk)
1854 return;
4fd8bdc5
SA
1855 if ((dev->revision == AMD_813X_REV_B1) ||
1856 (dev->revision == AMD_813X_REV_B2))
bbe19443 1857 return;
542622da
OD
1858
1859 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1860 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1861 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1862
fdcdaf6c
BH
1863 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1864 dev->vendor, dev->device);
542622da 1865}
4fd8bdc5
SA
1866DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1867DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1868DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1869DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1870
1871#define AMD_8111_PCI_IRQ_ROUTING 0x56
1872
1873static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1874{
1875 u16 pci_config_word;
1876
1877 if (noioapicquirk)
1878 return;
1879
1880 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1881 if (!pci_config_word) {
227f0647
RD
1882 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1883 dev->vendor, dev->device);
542622da
OD
1884 return;
1885 }
1886 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
fdcdaf6c
BH
1887 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1888 dev->vendor, dev->device);
542622da 1889}
f7625980
BH
1890DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1891DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1892#endif /* CONFIG_X86_IO_APIC */
1893
33dced2e
SS
1894/*
1895 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1896 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1897 * Re-allocate the region if needed...
1898 */
15856ad5 1899static void quirk_tc86c001_ide(struct pci_dev *dev)
33dced2e
SS
1900{
1901 struct resource *r = &dev->resource[0];
1902
1903 if (r->start & 0x8) {
bd064f0a 1904 r->flags |= IORESOURCE_UNSET;
33dced2e
SS
1905 r->start = 0;
1906 r->end = 0xf;
1907 }
1908}
1909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1910 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1911 quirk_tc86c001_ide);
1912
21c5fd97
IA
1913/*
1914 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1915 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1916 * being read correctly if bit 7 of the base address is set.
1917 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1918 * Re-allocate the regions to a 256-byte boundary if necessary.
1919 */
193c0d68 1920static void quirk_plx_pci9050(struct pci_dev *dev)
21c5fd97
IA
1921{
1922 unsigned int bar;
1923
1924 /* Fixed in revision 2 (PCI 9052). */
1925 if (dev->revision >= 2)
1926 return;
1927 for (bar = 0; bar <= 1; bar++)
1928 if (pci_resource_len(dev, bar) == 0x80 &&
1929 (pci_resource_start(dev, bar) & 0x80)) {
1930 struct resource *r = &dev->resource[bar];
227f0647 1931 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
21c5fd97 1932 bar);
bd064f0a 1933 r->flags |= IORESOURCE_UNSET;
21c5fd97
IA
1934 r->start = 0;
1935 r->end = 0xff;
1936 }
1937}
1938DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1939 quirk_plx_pci9050);
2794bb28
IA
1940/*
1941 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1942 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1943 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1944 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1945 *
1946 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1947 * driver.
1948 */
1949DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1950DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
21c5fd97 1951
15856ad5 1952static void quirk_netmos(struct pci_dev *dev)
1da177e4
LT
1953{
1954 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1955 unsigned int num_serial = dev->subsystem_device & 0xf;
1956
1957 /*
1958 * These Netmos parts are multiport serial devices with optional
1959 * parallel ports. Even when parallel ports are present, they
1960 * are identified as class SERIAL, which means the serial driver
1961 * will claim them. To prevent this, mark them as class OTHER.
1962 * These combo devices should be claimed by parport_serial.
1963 *
1964 * The subdevice ID is of the form 0x00PS, where <P> is the number
1965 * of parallel ports and <S> is the number of serial ports.
1966 */
1967 switch (dev->device) {
4c9c1686
JS
1968 case PCI_DEVICE_ID_NETMOS_9835:
1969 /* Well, this rule doesn't hold for the following 9835 device */
1970 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1971 dev->subsystem_device == 0x0299)
1972 return;
1da177e4
LT
1973 case PCI_DEVICE_ID_NETMOS_9735:
1974 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1975 case PCI_DEVICE_ID_NETMOS_9845:
1976 case PCI_DEVICE_ID_NETMOS_9855:
08803efe 1977 if (num_parallel) {
227f0647 1978 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1da177e4
LT
1979 dev->device, num_parallel, num_serial);
1980 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1981 (dev->class & 0xff);
1982 }
1983 }
1984}
08803efe
YL
1985DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1986 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1da177e4 1987
da2d03ea
AW
1988/*
1989 * Quirk non-zero PCI functions to route VPD access through function 0 for
1990 * devices that share VPD resources between functions. The functions are
1991 * expected to be identical devices.
1992 */
7aa6ca4d
MR
1993static void quirk_f0_vpd_link(struct pci_dev *dev)
1994{
da2d03ea
AW
1995 struct pci_dev *f0;
1996
1997 if (!PCI_FUNC(dev->devfn))
7aa6ca4d 1998 return;
da2d03ea
AW
1999
2000 f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
2001 if (!f0)
2002 return;
2003
2004 if (f0->vpd && dev->class == f0->class &&
2005 dev->vendor == f0->vendor && dev->device == f0->device)
2006 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
2007
2008 pci_dev_put(f0);
7aa6ca4d
MR
2009}
2010DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2011 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
2012
15856ad5 2013static void quirk_e100_interrupt(struct pci_dev *dev)
16a74744 2014{
e64aeccb 2015 u16 command, pmcsr;
16a74744
BH
2016 u8 __iomem *csr;
2017 u8 cmd_hi;
2018
2019 switch (dev->device) {
2020 /* PCI IDs taken from drivers/net/e100.c */
2021 case 0x1029:
2022 case 0x1030 ... 0x1034:
2023 case 0x1038 ... 0x103E:
2024 case 0x1050 ... 0x1057:
2025 case 0x1059:
2026 case 0x1064 ... 0x106B:
2027 case 0x1091 ... 0x1095:
2028 case 0x1209:
2029 case 0x1229:
2030 case 0x2449:
2031 case 0x2459:
2032 case 0x245D:
2033 case 0x27DC:
2034 break;
2035 default:
2036 return;
2037 }
2038
2039 /*
2040 * Some firmware hands off the e100 with interrupts enabled,
2041 * which can cause a flood of interrupts if packets are
2042 * received before the driver attaches to the device. So
2043 * disable all e100 interrupts here. The driver will
2044 * re-enable them when it's ready.
2045 */
2046 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 2047
1bef7dc0 2048 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
2049 return;
2050
e64aeccb
IK
2051 /*
2052 * Check that the device is in the D0 power state. If it's not,
2053 * there is no point to look any further.
2054 */
728cdb75
YW
2055 if (dev->pm_cap) {
2056 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
e64aeccb
IK
2057 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2058 return;
2059 }
2060
1bef7dc0
BH
2061 /* Convert from PCI bus to resource space. */
2062 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 2063 if (!csr) {
f0fda801 2064 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
2065 return;
2066 }
2067
2068 cmd_hi = readb(csr + 3);
2069 if (cmd_hi == 0) {
227f0647 2070 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
16a74744
BH
2071 writeb(1, csr + 3);
2072 }
2073
2074 iounmap(csr);
2075}
4c5b28e2
YL
2076DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2077 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
a5312e28 2078
649426ef
AD
2079/*
2080 * The 82575 and 82598 may experience data corruption issues when transitioning
96291d56 2081 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
649426ef 2082 */
15856ad5 2083static void quirk_disable_aspm_l0s(struct pci_dev *dev)
649426ef
AD
2084{
2085 dev_info(&dev->dev, "Disabling L0s\n");
2086 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2087}
2088DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2089DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2090DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2092DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2093DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2095DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2099DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2101DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2102
fff6fea4
SM
2103/*
2104 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2105 * Link bit cleared after starting the link retrain process to allow this
2106 * process to finish.
2107 *
2108 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2109 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2110 */
2111static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2112{
2113 dev->clear_retrain_link = 1;
2114 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2115}
2116DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2117DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2118DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2119
15856ad5 2120static void fixup_rev1_53c810(struct pci_dev *dev)
a5312e28 2121{
e6323e3c
BH
2122 u32 class = dev->class;
2123
2124 /*
2125 * rev 1 ncr53c810 chips don't set the class at all which means
a5312e28
IK
2126 * they don't get their resources remapped. Fix that here.
2127 */
e6323e3c
BH
2128 if (class)
2129 return;
a5312e28 2130
e6323e3c
BH
2131 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2132 dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2133 class, dev->class);
a5312e28
IK
2134}
2135DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2136
9d265124 2137/* Enable 1k I/O space granularity on the Intel P64H2 */
15856ad5 2138static void quirk_p64h2_1k_io(struct pci_dev *dev)
9d265124
DY
2139{
2140 u16 en1k;
9d265124
DY
2141
2142 pci_read_config_word(dev, 0x40, &en1k);
2143
2144 if (en1k & 0x200) {
f0fda801 2145 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2b28ae19 2146 dev->io_window_1k = 1;
9d265124
DY
2147 }
2148}
2149DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2150
cf34a8e0
BG
2151/* Under some circumstances, AER is not linked with extended capabilities.
2152 * Force it to be linked by setting the corresponding control bit in the
2153 * config space.
2154 */
1597cacb 2155static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
2156{
2157 uint8_t b;
2158 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2159 if (!(b & 0x20)) {
2160 pci_write_config_byte(dev, 0xf41, b | 0x20);
227f0647 2161 dev_info(&dev->dev, "Linking AER extended capability\n");
cf34a8e0
BG
2162 }
2163 }
2164}
2165DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2166 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 2167DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 2168 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 2169
15856ad5 2170static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
53a9bf42
TY
2171{
2172 /*
2173 * Disable PCI Bus Parking and PCI Master read caching on CX700
2174 * which causes unspecified timing errors with a VT6212L on the PCI
ca846392
TY
2175 * bus leading to USB2.0 packet loss.
2176 *
2177 * This quirk is only enabled if a second (on the external PCI bus)
2178 * VT6212L is found -- the CX700 core itself also contains a USB
2179 * host controller with the same PCI ID as the VT6212L.
53a9bf42
TY
2180 */
2181
ca846392
TY
2182 /* Count VT6212L instances */
2183 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2184 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
53a9bf42 2185 uint8_t b;
ca846392
TY
2186
2187 /* p should contain the first (internal) VT6212L -- see if we have
2188 an external one by searching again */
2189 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2190 if (!p)
2191 return;
2192 pci_dev_put(p);
2193
53a9bf42
TY
2194 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2195 if (b & 0x40) {
2196 /* Turn off PCI Bus Parking */
2197 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2198
227f0647 2199 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
bc043274
TY
2200 }
2201 }
2202
2203 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2204 if (b != 0) {
53a9bf42
TY
2205 /* Turn off PCI Master read caching */
2206 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
2207
2208 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 2209 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
2210
2211 /* Disable "Read FIFO Timer" */
53a9bf42
TY
2212 pci_write_config_byte(dev, 0x77, 0x0);
2213
227f0647 2214 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
2215 }
2216 }
2217}
ca846392 2218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
53a9bf42 2219
7c20078a
BM
2220/*
2221 * If a device follows the VPD format spec, the PCI core will not read or
2222 * write past the VPD End Tag. But some vendors do not follow the VPD
2223 * format spec, so we can't tell how much data is safe to access. Devices
2224 * may behave unpredictably if we access too much. Blacklist these devices
2225 * so we don't touch VPD at all.
2226 */
2227static void quirk_blacklist_vpd(struct pci_dev *dev)
2228{
2229 if (dev->vpd) {
2230 dev->vpd->len = 0;
044bc425 2231 dev_warn(&dev->dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
7c20078a
BM
2232 }
2233}
2234
2235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
2236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
2237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
2238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
2239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
2240DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
2241DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
2242DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
2243DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
2244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
2245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
2246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
2247 quirk_blacklist_vpd);
0d5370d1 2248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_QLOGIC, 0x2261, quirk_blacklist_vpd);
7c20078a 2249
99cb233d
BL
2250/*
2251 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2252 * VPD end tag will hang the device. This problem was initially
2253 * observed when a vpd entry was created in sysfs
2254 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2255 * will dump 32k of data. Reading a full 32k will cause an access
2256 * beyond the VPD end tag causing the device to hang. Once the device
2257 * is hung, the bnx2 driver will not be able to reset the device.
2258 * We believe that it is legal to read beyond the end tag and
2259 * therefore the solution is to limit the read/write length.
2260 */
15856ad5 2261static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
99cb233d 2262{
9d82d8ea 2263 /*
35405f25
DH
2264 * Only disable the VPD capability for 5706, 5706S, 5708,
2265 * 5708S and 5709 rev. A
9d82d8ea 2266 */
99cb233d 2267 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 2268 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 2269 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 2270 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2271 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2272 (dev->revision & 0xf0) == 0x0)) {
2273 if (dev->vpd)
2274 dev->vpd->len = 0x80;
2275 }
2276}
2277
bffadffd
YZ
2278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2279 PCI_DEVICE_ID_NX2_5706,
2280 quirk_brcm_570x_limit_vpd);
2281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2282 PCI_DEVICE_ID_NX2_5706S,
2283 quirk_brcm_570x_limit_vpd);
2284DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2285 PCI_DEVICE_ID_NX2_5708,
2286 quirk_brcm_570x_limit_vpd);
2287DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2288 PCI_DEVICE_ID_NX2_5708S,
2289 quirk_brcm_570x_limit_vpd);
2290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2291 PCI_DEVICE_ID_NX2_5709,
2292 quirk_brcm_570x_limit_vpd);
2293DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2294 PCI_DEVICE_ID_NX2_5709S,
2295 quirk_brcm_570x_limit_vpd);
99cb233d 2296
25e742b2 2297static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
0b471506
MC
2298{
2299 u32 rev;
2300
2301 pci_read_config_dword(dev, 0xf4, &rev);
2302
2303 /* Only CAP the MRRS if the device is a 5719 A0 */
2304 if (rev == 0x05719000) {
2305 int readrq = pcie_get_readrq(dev);
2306 if (readrq > 2048)
2307 pcie_set_readrq(dev, 2048);
2308 }
2309}
2310
2311DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2312 PCI_DEVICE_ID_TIGON3_5719,
2313 quirk_brcm_5719_limit_mrrs);
2314
ce709f86
JM
2315#ifdef CONFIG_PCIE_IPROC_PLATFORM
2316static void quirk_paxc_bridge(struct pci_dev *pdev)
2317{
2318 /* The PCI config space is shared with the PAXC root port and the first
2319 * Ethernet device. So, we need to workaround this by telling the PCI
2320 * code that the bridge is not an Ethernet device.
2321 */
2322 if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2323 pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2324
2325 /* MPSS is not being set properly (as it is currently 0). This is
2326 * because that area of the PCI config space is hard coded to zero, and
2327 * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
2328 * so that the MPS can be set to the real max value.
2329 */
2330 pdev->pcie_mpss = 2;
2331}
2332DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2333DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2334#endif
2335
26c56dc0
MM
2336/* Originally in EDAC sources for i82875P:
2337 * Intel tells BIOS developers to hide device 6 which
2338 * configures the overflow device access containing
2339 * the DRBs - this is where we expose device 6.
2340 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2341 */
15856ad5 2342static void quirk_unhide_mch_dev6(struct pci_dev *dev)
26c56dc0
MM
2343{
2344 u8 reg;
2345
2346 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2347 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2348 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2349 }
2350}
2351
2352DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2353 quirk_unhide_mch_dev6);
2354DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2355 quirk_unhide_mch_dev6);
2356
12962267 2357#ifdef CONFIG_TILEPRO
f02cbbe6 2358/*
12962267 2359 * The Tilera TILEmpower tilepro platform needs to set the link speed
f02cbbe6
CM
2360 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2361 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2362 * capability register of the PEX8624 PCIe switch. The switch
2363 * supports link speed auto negotiation, but falsely sets
2364 * the link speed to 5GT/s.
2365 */
15856ad5 2366static void quirk_tile_plx_gen1(struct pci_dev *dev)
f02cbbe6
CM
2367{
2368 if (tile_plx_gen1) {
2369 pci_write_config_dword(dev, 0x98, 0x1);
2370 mdelay(50);
2371 }
2372}
2373DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
12962267 2374#endif /* CONFIG_TILEPRO */
26c56dc0 2375
3f79e107 2376#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2377/* Some chipsets do not support MSI. We cannot easily rely on setting
2378 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
f7625980
BH
2379 * some other buses controlled by the chipset even if Linux is not
2380 * aware of it. Instead of setting the flag on all buses in the
ebdf7d39 2381 * machine, simply disable MSI globally.
3f79e107 2382 */
15856ad5 2383static void quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2384{
88187dfa 2385 pci_no_msi();
f0fda801 2386 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2387}
ebdf7d39
TH
2388DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2389DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2390DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2391DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2392DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2393DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
549e1561 2394DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
10b4ad1a 2395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
3f79e107
BG
2396
2397/* Disable MSI on chipsets that are known to not support it */
15856ad5 2398static void quirk_disable_msi(struct pci_dev *dev)
3f79e107
BG
2399{
2400 if (dev->subordinate) {
227f0647 2401 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
3f79e107
BG
2402 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2403 }
2404}
2405DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
134b3450 2406DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
9313ff45 2407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
6397c75c 2408
aff61369
CL
2409/*
2410 * The APC bridge device in AMD 780 family northbridges has some random
2411 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2412 * we use the possible vendor/device IDs of the host bridge for the
2413 * declared quirk, and search for the APC bridge by slot number.
2414 */
15856ad5 2415static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
aff61369
CL
2416{
2417 struct pci_dev *apc_bridge;
2418
2419 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2420 if (apc_bridge) {
2421 if (apc_bridge->device == 0x9602)
2422 quirk_disable_msi(apc_bridge);
2423 pci_dev_put(apc_bridge);
2424 }
2425}
2426DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2427DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2428
6397c75c
BG
2429/* Go through the list of Hypertransport capabilities and
2430 * return 1 if a HT MSI capability is found and enabled */
25e742b2 2431static int msi_ht_cap_enabled(struct pci_dev *dev)
6397c75c 2432{
fff905f3 2433 int pos, ttl = PCI_FIND_CAP_TTL;
7a380507
ME
2434
2435 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2436 while (pos && ttl--) {
2437 u8 flags;
2438
2439 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
3c78bc61 2440 &flags) == 0) {
f0fda801 2441 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2442 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2443 "enabled" : "disabled");
7a380507 2444 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2445 }
7a380507
ME
2446
2447 pos = pci_find_next_ht_capability(dev, pos,
2448 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2449 }
2450 return 0;
2451}
2452
2453/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
25e742b2 2454static void quirk_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2455{
2456 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
227f0647 2457 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2458 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2459 }
2460}
2461DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2462 quirk_msi_ht_cap);
6bae1d96 2463
6397c75c
BG
2464/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2465 * MSI are supported if the MSI capability set in any of these mappings.
2466 */
25e742b2 2467static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2468{
2469 struct pci_dev *pdev;
2470
2471 if (!dev->subordinate)
2472 return;
2473
2474 /* check HT MSI cap on this chipset and the root one.
2475 * a single one having MSI is enough to be sure that MSI are supported.
2476 */
11f242f0 2477 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2478 if (!pdev)
2479 return;
0c875c28 2480 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
227f0647 2481 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2482 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2483 }
11f242f0 2484 pci_dev_put(pdev);
6397c75c
BG
2485}
2486DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2487 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2488
415b6d0e 2489/* Force enable MSI mapping capability on HT bridges */
25e742b2 2490static void ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7 2491{
fff905f3 2492 int pos, ttl = PCI_FIND_CAP_TTL;
9dc625e7
PC
2493
2494 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2495 while (pos && ttl--) {
2496 u8 flags;
2497
2498 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2499 &flags) == 0) {
2500 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2501
2502 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2503 flags | HT_MSI_FLAGS_ENABLE);
2504 }
2505 pos = pci_find_next_ht_capability(dev, pos,
2506 HT_CAPTYPE_MSI_MAPPING);
2507 }
2508}
415b6d0e
BH
2509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2510 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2511 ht_enable_msi_mapping);
9dc625e7 2512
e0ae4f55
YL
2513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2514 ht_enable_msi_mapping);
2515
e4146bb9 2516/* The P5N32-SLI motherboards from Asus have a problem with msi
75e07fc3
AP
2517 * for the MCP55 NIC. It is not yet determined whether the msi problem
2518 * also affects other devices. As for now, turn off msi for this device.
2519 */
15856ad5 2520static void nvenet_msi_disable(struct pci_dev *dev)
75e07fc3 2521{
9251bac9
JD
2522 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2523
2524 if (board_name &&
2525 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2526 strstr(board_name, "P5N32-E SLI"))) {
227f0647 2527 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
75e07fc3
AP
2528 dev->no_msi = 1;
2529 }
2530}
2531DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2532 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2533 nvenet_msi_disable);
2534
66db60ea 2535/*
f7625980
BH
2536 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2537 * config register. This register controls the routing of legacy
2538 * interrupts from devices that route through the MCP55. If this register
2539 * is misprogrammed, interrupts are only sent to the BSP, unlike
2540 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2541 * having this register set properly prevents kdump from booting up
2542 * properly, so let's make sure that we have it set correctly.
2543 * Note that this is an undocumented register.
66db60ea 2544 */
15856ad5 2545static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
66db60ea
NH
2546{
2547 u32 cfg;
2548
49c2fa08
NH
2549 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2550 return;
2551
66db60ea
NH
2552 pci_read_config_dword(dev, 0x74, &cfg);
2553
2554 if (cfg & ((1 << 2) | (1 << 15))) {
2555 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2556 cfg &= ~((1 << 2) | (1 << 15));
2557 pci_write_config_dword(dev, 0x74, cfg);
2558 }
2559}
2560
2561DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2562 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2563 nvbridge_check_legacy_irq_routing);
2564
2565DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2566 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2567 nvbridge_check_legacy_irq_routing);
2568
25e742b2 2569static int ht_check_msi_mapping(struct pci_dev *dev)
de745306 2570{
fff905f3 2571 int pos, ttl = PCI_FIND_CAP_TTL;
de745306
YL
2572 int found = 0;
2573
2574 /* check if there is HT MSI cap or enabled on this device */
2575 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2576 while (pos && ttl--) {
2577 u8 flags;
2578
2579 if (found < 1)
2580 found = 1;
2581 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2582 &flags) == 0) {
2583 if (flags & HT_MSI_FLAGS_ENABLE) {
2584 if (found < 2) {
2585 found = 2;
2586 break;
2587 }
2588 }
2589 }
2590 pos = pci_find_next_ht_capability(dev, pos,
2591 HT_CAPTYPE_MSI_MAPPING);
2592 }
2593
2594 return found;
2595}
2596
25e742b2 2597static int host_bridge_with_leaf(struct pci_dev *host_bridge)
de745306
YL
2598{
2599 struct pci_dev *dev;
2600 int pos;
2601 int i, dev_no;
2602 int found = 0;
2603
2604 dev_no = host_bridge->devfn >> 3;
2605 for (i = dev_no + 1; i < 0x20; i++) {
2606 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2607 if (!dev)
2608 continue;
2609
2610 /* found next host bridge ?*/
2611 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2612 if (pos != 0) {
2613 pci_dev_put(dev);
2614 break;
2615 }
2616
2617 if (ht_check_msi_mapping(dev)) {
2618 found = 1;
2619 pci_dev_put(dev);
2620 break;
2621 }
2622 pci_dev_put(dev);
2623 }
2624
2625 return found;
2626}
2627
eeafda70
YL
2628#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2629#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2630
25e742b2 2631static int is_end_of_ht_chain(struct pci_dev *dev)
eeafda70
YL
2632{
2633 int pos, ctrl_off;
2634 int end = 0;
2635 u16 flags, ctrl;
2636
2637 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2638
2639 if (!pos)
2640 goto out;
2641
2642 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2643
2644 ctrl_off = ((flags >> 10) & 1) ?
2645 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2646 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2647
2648 if (ctrl & (1 << 6))
2649 end = 1;
2650
2651out:
2652 return end;
2653}
2654
25e742b2 2655static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2656{
2657 struct pci_dev *host_bridge;
1dec6b05
YL
2658 int pos;
2659 int i, dev_no;
2660 int found = 0;
2661
2662 dev_no = dev->devfn >> 3;
2663 for (i = dev_no; i >= 0; i--) {
2664 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2665 if (!host_bridge)
2666 continue;
2667
2668 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2669 if (pos != 0) {
2670 found = 1;
2671 break;
2672 }
2673 pci_dev_put(host_bridge);
2674 }
2675
2676 if (!found)
2677 return;
2678
eeafda70
YL
2679 /* don't enable end_device/host_bridge with leaf directly here */
2680 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2681 host_bridge_with_leaf(host_bridge))
de745306
YL
2682 goto out;
2683
1dec6b05
YL
2684 /* root did that ! */
2685 if (msi_ht_cap_enabled(host_bridge))
2686 goto out;
2687
2688 ht_enable_msi_mapping(dev);
2689
2690out:
2691 pci_dev_put(host_bridge);
2692}
2693
25e742b2 2694static void ht_disable_msi_mapping(struct pci_dev *dev)
1dec6b05 2695{
fff905f3 2696 int pos, ttl = PCI_FIND_CAP_TTL;
1dec6b05
YL
2697
2698 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2699 while (pos && ttl--) {
2700 u8 flags;
2701
2702 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2703 &flags) == 0) {
6a958d5b 2704 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2705
2706 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2707 flags & ~HT_MSI_FLAGS_ENABLE);
2708 }
2709 pos = pci_find_next_ht_capability(dev, pos,
2710 HT_CAPTYPE_MSI_MAPPING);
2711 }
2712}
2713
25e742b2 2714static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2715{
2716 struct pci_dev *host_bridge;
2717 int pos;
2718 int found;
2719
3d2a5318
RW
2720 if (!pci_msi_enabled())
2721 return;
2722
1dec6b05
YL
2723 /* check if there is HT MSI cap or enabled on this device */
2724 found = ht_check_msi_mapping(dev);
2725
2726 /* no HT MSI CAP */
2727 if (found == 0)
2728 return;
9dc625e7
PC
2729
2730 /*
2731 * HT MSI mapping should be disabled on devices that are below
2732 * a non-Hypertransport host bridge. Locate the host bridge...
2733 */
2734 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2735 if (host_bridge == NULL) {
227f0647 2736 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
9dc625e7
PC
2737 return;
2738 }
2739
2740 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2741 if (pos != 0) {
2742 /* Host bridge is to HT */
1dec6b05
YL
2743 if (found == 1) {
2744 /* it is not enabled, try to enable it */
de745306
YL
2745 if (all)
2746 ht_enable_msi_mapping(dev);
2747 else
2748 nv_ht_enable_msi_mapping(dev);
1dec6b05 2749 }
dff3aef7 2750 goto out;
9dc625e7
PC
2751 }
2752
1dec6b05
YL
2753 /* HT MSI is not enabled */
2754 if (found == 1)
dff3aef7 2755 goto out;
9dc625e7 2756
1dec6b05
YL
2757 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2758 ht_disable_msi_mapping(dev);
dff3aef7
MS
2759
2760out:
2761 pci_dev_put(host_bridge);
9dc625e7 2762}
de745306 2763
25e742b2 2764static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
de745306
YL
2765{
2766 return __nv_msi_ht_cap_quirk(dev, 1);
2767}
2768
25e742b2 2769static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
de745306
YL
2770{
2771 return __nv_msi_ht_cap_quirk(dev, 0);
2772}
2773
2774DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2775DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2776
2777DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2778DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2779
15856ad5 2780static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
ba698ad4
DM
2781{
2782 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2783}
15856ad5 2784static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
4600c9d7
SH
2785{
2786 struct pci_dev *p;
2787
2788 /* SB700 MSI issue will be fixed at HW level from revision A21,
2789 * we need check PCI REVISION ID of SMBus controller to get SB700
2790 * revision.
2791 */
2792 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2793 NULL);
2794 if (!p)
2795 return;
2796
2797 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2798 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2799 pci_dev_put(p);
2800}
70588818
XH
2801static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2802{
2803 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2804 if (dev->revision < 0x18) {
2805 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2806 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2807 }
2808}
ba698ad4
DM
2809DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2810 PCI_DEVICE_ID_TIGON3_5780,
2811 quirk_msi_intx_disable_bug);
2812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2813 PCI_DEVICE_ID_TIGON3_5780S,
2814 quirk_msi_intx_disable_bug);
2815DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2816 PCI_DEVICE_ID_TIGON3_5714,
2817 quirk_msi_intx_disable_bug);
2818DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2819 PCI_DEVICE_ID_TIGON3_5714S,
2820 quirk_msi_intx_disable_bug);
2821DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2822 PCI_DEVICE_ID_TIGON3_5715,
2823 quirk_msi_intx_disable_bug);
2824DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2825 PCI_DEVICE_ID_TIGON3_5715S,
2826 quirk_msi_intx_disable_bug);
2827
bc38b411 2828DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2829 quirk_msi_intx_disable_ati_bug);
bc38b411 2830DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2831 quirk_msi_intx_disable_ati_bug);
bc38b411 2832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2833 quirk_msi_intx_disable_ati_bug);
bc38b411 2834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2835 quirk_msi_intx_disable_ati_bug);
bc38b411 2836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2837 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2838
2839DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2840 quirk_msi_intx_disable_bug);
2841DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2842 quirk_msi_intx_disable_bug);
2843DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2844 quirk_msi_intx_disable_bug);
2845
7cb6a291
HX
2846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2847 quirk_msi_intx_disable_bug);
2848DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2849 quirk_msi_intx_disable_bug);
2850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2851 quirk_msi_intx_disable_bug);
2852DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2853 quirk_msi_intx_disable_bug);
2854DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2855 quirk_msi_intx_disable_bug);
2856DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2857 quirk_msi_intx_disable_bug);
70588818
XH
2858DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2859 quirk_msi_intx_disable_qca_bug);
2860DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2861 quirk_msi_intx_disable_qca_bug);
2862DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2863 quirk_msi_intx_disable_qca_bug);
2864DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2865 quirk_msi_intx_disable_qca_bug);
2866DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2867 quirk_msi_intx_disable_qca_bug);
3f79e107 2868#endif /* CONFIG_PCI_MSI */
3d137310 2869
3322340a
FR
2870/* Allow manual resource allocation for PCI hotplug bridges
2871 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2872 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
f7625980 2873 * kernel fails to allocate resources when hotplug device is
3322340a
FR
2874 * inserted and PCI bus is rescanned.
2875 */
15856ad5 2876static void quirk_hotplug_bridge(struct pci_dev *dev)
3322340a
FR
2877{
2878 dev->is_hotplug_bridge = 1;
2879}
2880
2881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2882
03cd8f7e
ML
2883/*
2884 * This is a quirk for the Ricoh MMC controller found as a part of
2885 * some mulifunction chips.
2886
25985edc 2887 * This is very similar and based on the ricoh_mmc driver written by
03cd8f7e
ML
2888 * Philip Langdale. Thank you for these magic sequences.
2889 *
2890 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2891 * and one or both of cardbus or firewire.
2892 *
2893 * It happens that they implement SD and MMC
2894 * support as separate controllers (and PCI functions). The linux SDHCI
2895 * driver supports MMC cards but the chip detects MMC cards in hardware
2896 * and directs them to the MMC controller - so the SDHCI driver never sees
2897 * them.
2898 *
2899 * To get around this, we must disable the useless MMC controller.
2900 * At that point, the SDHCI controller will start seeing them
2901 * It seems to be the case that the relevant PCI registers to deactivate the
2902 * MMC controller live on PCI function 0, which might be the cardbus controller
2903 * or the firewire controller, depending on the particular chip in question
2904 *
2905 * This has to be done early, because as soon as we disable the MMC controller
2906 * other pci functions shift up one level, e.g. function #2 becomes function
2907 * #1, and this will confuse the pci core.
2908 */
2909
2910#ifdef CONFIG_MMC_RICOH_MMC
2911static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2912{
2913 /* disable via cardbus interface */
2914 u8 write_enable;
2915 u8 write_target;
2916 u8 disable;
2917
2918 /* disable must be done via function #0 */
2919 if (PCI_FUNC(dev->devfn))
2920 return;
2921
2922 pci_read_config_byte(dev, 0xB7, &disable);
2923 if (disable & 0x02)
2924 return;
2925
2926 pci_read_config_byte(dev, 0x8E, &write_enable);
2927 pci_write_config_byte(dev, 0x8E, 0xAA);
2928 pci_read_config_byte(dev, 0x8D, &write_target);
2929 pci_write_config_byte(dev, 0x8D, 0xB7);
2930 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2931 pci_write_config_byte(dev, 0x8E, write_enable);
2932 pci_write_config_byte(dev, 0x8D, write_target);
2933
2934 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2935 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2936}
2937DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2938DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2939
2940static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2941{
2942 /* disable via firewire interface */
2943 u8 write_enable;
2944 u8 disable;
2945
2946 /* disable must be done via function #0 */
2947 if (PCI_FUNC(dev->devfn))
2948 return;
15bed0f2 2949 /*
812089e0 2950 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
15bed0f2
MI
2951 * certain types of SD/MMC cards. Lowering the SD base
2952 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2953 *
2954 * 0x150 - SD2.0 mode enable for changing base clock
2955 * frequency to 50Mhz
2956 * 0xe1 - Base clock frequency
2957 * 0x32 - 50Mhz new clock frequency
2958 * 0xf9 - Key register for 0x150
2959 * 0xfc - key register for 0xe1
2960 */
812089e0
AL
2961 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2962 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
15bed0f2
MI
2963 pci_write_config_byte(dev, 0xf9, 0xfc);
2964 pci_write_config_byte(dev, 0x150, 0x10);
2965 pci_write_config_byte(dev, 0xf9, 0x00);
2966 pci_write_config_byte(dev, 0xfc, 0x01);
2967 pci_write_config_byte(dev, 0xe1, 0x32);
2968 pci_write_config_byte(dev, 0xfc, 0x00);
2969
2970 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2971 }
3e309cdf
JB
2972
2973 pci_read_config_byte(dev, 0xCB, &disable);
2974
2975 if (disable & 0x02)
2976 return;
2977
2978 pci_read_config_byte(dev, 0xCA, &write_enable);
2979 pci_write_config_byte(dev, 0xCA, 0x57);
2980 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2981 pci_write_config_byte(dev, 0xCA, write_enable);
2982
2983 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2984 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2985
03cd8f7e
ML
2986}
2987DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2988DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
812089e0
AL
2989DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2990DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
be98ca65
MI
2991DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2992DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
03cd8f7e
ML
2993#endif /*CONFIG_MMC_RICOH_MMC*/
2994
d3f13810 2995#ifdef CONFIG_DMAR_TABLE
254e4200
SS
2996#define VTUNCERRMSK_REG 0x1ac
2997#define VTD_MSK_SPEC_ERRORS (1 << 31)
2998/*
2999 * This is a quirk for masking vt-d spec defined errors to platform error
3000 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
3001 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3002 * on the RAS config settings of the platform) when a vt-d fault happens.
3003 * The resulting SMI caused the system to hang.
3004 *
3005 * VT-d spec related errors are already handled by the VT-d OS code, so no
3006 * need to report the same error through other channels.
3007 */
3008static void vtd_mask_spec_errors(struct pci_dev *dev)
3009{
3010 u32 word;
3011
3012 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3013 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3014}
3015DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3016DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3017#endif
03cd8f7e 3018
15856ad5 3019static void fixup_ti816x_class(struct pci_dev *dev)
63c44080 3020{
d1541dc9
BH
3021 u32 class = dev->class;
3022
63c44080 3023 /* TI 816x devices do not have class code set when in PCIe boot mode */
d1541dc9
BH
3024 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3025 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
3026 class, dev->class);
63c44080 3027}
40c96236 3028DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2b4aed1d 3029 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
63c44080 3030
a94d072b
BH
3031/* Some PCIe devices do not work reliably with the claimed maximum
3032 * payload size supported.
3033 */
15856ad5 3034static void fixup_mpss_256(struct pci_dev *dev)
a94d072b
BH
3035{
3036 dev->pcie_mpss = 1; /* 256 bytes */
3037}
3038DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3039 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3040DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3041 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3042DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3043 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3044
d387a8d6
JM
3045/* Intel 5000 and 5100 Memory controllers have an errata with read completion
3046 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3047 * Since there is no way of knowing what the PCIE MPS on each fabric will be
3048 * until all of the devices are discovered and buses walked, read completion
3049 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3050 * it is possible to hotplug a device with MPS of 256B.
3051 */
15856ad5 3052static void quirk_intel_mc_errata(struct pci_dev *dev)
d387a8d6
JM
3053{
3054 int err;
3055 u16 rcc;
3056
27d868b5
KB
3057 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3058 pcie_bus_config == PCIE_BUS_DEFAULT)
d387a8d6
JM
3059 return;
3060
3061 /* Intel errata specifies bits to change but does not say what they are.
3062 * Keeping them magical until such time as the registers and values can
3063 * be explained.
3064 */
3065 err = pci_read_config_word(dev, 0x48, &rcc);
3066 if (err) {
227f0647 3067 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
d387a8d6
JM
3068 return;
3069 }
3070
3071 if (!(rcc & (1 << 10)))
3072 return;
3073
3074 rcc &= ~(1 << 10);
3075
3076 err = pci_write_config_word(dev, 0x48, rcc);
3077 if (err) {
227f0647 3078 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
d387a8d6
JM
3079 return;
3080 }
3081
227f0647 3082 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
d387a8d6
JM
3083}
3084/* Intel 5000 series memory controllers and ports 2-7 */
3085DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3086DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3087DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3088DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3094DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3095DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3096DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3097DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3098DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3099/* Intel 5100 series memory controllers and ports 2-7 */
3100DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3101DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3102DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3103DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3104DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3105DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3106DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3107DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3108DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3109DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3110DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3111
3209874a 3112
12b03188
JM
3113/*
3114 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
3115 * work around this, query the size it should be configured to by the device and
3116 * modify the resource end to correspond to this new size.
3117 */
3118static void quirk_intel_ntb(struct pci_dev *dev)
3119{
3120 int rc;
3121 u8 val;
3122
3123 rc = pci_read_config_byte(dev, 0x00D0, &val);
3124 if (rc)
3125 return;
3126
3127 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3128
3129 rc = pci_read_config_byte(dev, 0x00D1, &val);
3130 if (rc)
3131 return;
3132
3133 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3134}
3135DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3137
2729d5b1
MS
3138static ktime_t fixup_debug_start(struct pci_dev *dev,
3139 void (*fn)(struct pci_dev *dev))
3209874a 3140{
8b0e1953 3141 ktime_t calltime = 0;
2729d5b1
MS
3142
3143 dev_dbg(&dev->dev, "calling %pF\n", fn);
3144 if (initcall_debug) {
3145 pr_debug("calling %pF @ %i for %s\n",
3146 fn, task_pid_nr(current), dev_name(&dev->dev));
3147 calltime = ktime_get();
3148 }
3149
3150 return calltime;
3151}
3152
3153static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3154 void (*fn)(struct pci_dev *dev))
3209874a 3155{
2729d5b1 3156 ktime_t delta, rettime;
3209874a
AV
3157 unsigned long long duration;
3158
2729d5b1
MS
3159 if (initcall_debug) {
3160 rettime = ktime_get();
3161 delta = ktime_sub(rettime, calltime);
3162 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3163 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3164 fn, duration, dev_name(&dev->dev));
3165 }
3209874a
AV
3166}
3167
f67fd55f
TJ
3168/*
3169 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3170 * even though no one is handling them (f.e. i915 driver is never loaded).
3171 * Additionally the interrupt destination is not set up properly
3172 * and the interrupt ends up -somewhere-.
3173 *
3174 * These spurious interrupts are "sticky" and the kernel disables
3175 * the (shared) interrupt line after 100.000+ generated interrupts.
3176 *
3177 * Fix it by disabling the still enabled interrupts.
3178 * This resolves crashes often seen on monitor unplug.
3179 */
3180#define I915_DEIER_REG 0x4400c
15856ad5 3181static void disable_igfx_irq(struct pci_dev *dev)
f67fd55f
TJ
3182{
3183 void __iomem *regs = pci_iomap(dev, 0, 0);
3184 if (regs == NULL) {
3185 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3186 return;
3187 }
3188
3189 /* Check if any interrupt line is still enabled */
3190 if (readl(regs + I915_DEIER_REG) != 0) {
227f0647 3191 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
f67fd55f
TJ
3192
3193 writel(0, regs + I915_DEIER_REG);
3194 }
3195
3196 pci_iounmap(dev, regs);
3197}
1c1d4bd8
BM
3198DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3199DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
f67fd55f 3201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
1c1d4bd8 3202DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
f67fd55f 3203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
7c82126a 3204DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
f67fd55f 3205
b8cac70a
TB
3206/*
3207 * PCI devices which are on Intel chips can skip the 10ms delay
3208 * before entering D3 mode.
3209 */
3210static void quirk_remove_d3_delay(struct pci_dev *dev)
3211{
3212 dev->d3_delay = 0;
3213}
cd3e2eb8 3214/* C600 Series devices do not need 10ms d3_delay */
b8cac70a 3215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
cd3e2eb8 3216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
b8cac70a 3217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
cd3e2eb8
AS
3218/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
b8cac70a
TB
3220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
cd3e2eb8
AS
3222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
b8cac70a 3224DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
cd3e2eb8
AS
3225DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3226DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3228DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
b8cac70a 3229DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
4a118753
SK
3230/* Intel Cherrytrail devices do not need 10ms d3_delay */
3231DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
cd3e2eb8
AS
3232DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3233DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
4a118753 3234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
cd3e2eb8
AS
3235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
4a118753
SK
3237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
d76d2fe0 3240
fbebb9fd 3241/*
d76d2fe0 3242 * Some devices may pass our check in pci_intx_mask_supported() if
fbebb9fd
BH
3243 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3244 * support this feature.
3245 */
15856ad5 3246static void quirk_broken_intx_masking(struct pci_dev *dev)
fbebb9fd
BH
3247{
3248 dev->broken_intx_masking = 1;
3249}
b88214ce
NO
3250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3251 quirk_broken_intx_masking);
3252DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3253 quirk_broken_intx_masking);
d76d2fe0 3254
3cb30b73
AW
3255/*
3256 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3257 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3258 *
3259 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3260 */
b88214ce
NO
3261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3262 quirk_broken_intx_masking);
fbebb9fd 3263
8bcf4525
AW
3264/*
3265 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3266 * DisINTx can be set but the interrupt status bit is non-functional.
3267 */
b88214ce
NO
3268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
3269 quirk_broken_intx_masking);
3270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
3271 quirk_broken_intx_masking);
3272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
3273 quirk_broken_intx_masking);
3274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
3275 quirk_broken_intx_masking);
3276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
3277 quirk_broken_intx_masking);
3278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
3279 quirk_broken_intx_masking);
3280DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
3281 quirk_broken_intx_masking);
3282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
3283 quirk_broken_intx_masking);
3284DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
3285 quirk_broken_intx_masking);
3286DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
3287 quirk_broken_intx_masking);
3288DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
3289 quirk_broken_intx_masking);
d40b7fd2
AW
3290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
3291 quirk_broken_intx_masking);
3292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
3293 quirk_broken_intx_masking);
b88214ce
NO
3294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
3295 quirk_broken_intx_masking);
3296DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
3297 quirk_broken_intx_masking);
3298DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
3299 quirk_broken_intx_masking);
8bcf4525 3300
d76d2fe0
NO
3301static u16 mellanox_broken_intx_devs[] = {
3302 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3303 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3304 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3305 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3306 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3307 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3308 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3309 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3310 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3311 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3312 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3313 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3314 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3315 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
d76d2fe0
NO
3316};
3317
1600f625
NO
3318#define CONNECTX_4_CURR_MAX_MINOR 99
3319#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3320
3321/*
3322 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3323 * If so, don't mark it as broken.
3324 * FW minor > 99 means older FW version format and no INTx masking support.
3325 * FW minor < 14 means new FW version format and no INTx masking support.
3326 */
d76d2fe0
NO
3327static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3328{
1600f625
NO
3329 __be32 __iomem *fw_ver;
3330 u16 fw_major;
3331 u16 fw_minor;
3332 u16 fw_subminor;
3333 u32 fw_maj_min;
3334 u32 fw_sub_min;
d76d2fe0
NO
3335 int i;
3336
3337 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3338 if (pdev->device == mellanox_broken_intx_devs[i]) {
3339 pdev->broken_intx_masking = 1;
3340 return;
3341 }
3342 }
1600f625
NO
3343
3344 /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
3345 * support so shouldn't be checked further
3346 */
3347 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3348 return;
3349
3350 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3351 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3352 return;
3353
3354 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3355 if (pci_enable_device_mem(pdev)) {
3356 dev_warn(&pdev->dev, "Can't enable device memory\n");
3357 return;
3358 }
3359
3360 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3361 if (!fw_ver) {
3362 dev_warn(&pdev->dev, "Can't map ConnectX-4 initialization segment\n");
3363 goto out;
3364 }
3365
3366 /* Reading from resource space should be 32b aligned */
3367 fw_maj_min = ioread32be(fw_ver);
3368 fw_sub_min = ioread32be(fw_ver + 1);
3369 fw_major = fw_maj_min & 0xffff;
3370 fw_minor = fw_maj_min >> 16;
3371 fw_subminor = fw_sub_min & 0xffff;
3372 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3373 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3374 dev_warn(&pdev->dev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3375 fw_major, fw_minor, fw_subminor, pdev->device ==
3376 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3377 pdev->broken_intx_masking = 1;
3378 }
3379
3380 iounmap(fw_ver);
3381
3382out:
3383 pci_disable_device(pdev);
d76d2fe0
NO
3384}
3385DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3386 mellanox_check_broken_intx_masking);
8bcf4525 3387
c3e59ee4
AW
3388static void quirk_no_bus_reset(struct pci_dev *dev)
3389{
3390 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3391}
3392
3393/*
9ac0108c
CB
3394 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3395 * The device will throw a Link Down error on AER-capable systems and
3396 * regardless of AER, config space of the device is never accessible again
3397 * and typically causes the system to hang or reset when access is attempted.
c3e59ee4
AW
3398 * http://www.spinics.net/lists/linux-pci/msg34797.html
3399 */
3400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
9ac0108c
CB
3401DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3402DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
8e2e0317 3403DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
e16d66d3 3404DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
c3e59ee4 3405
82215510
DD
3406/*
3407 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3408 * reset when used with certain child devices. After the reset, config
3409 * accesses to the child may fail.
3410 */
3411DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3412
d84f3174
AW
3413static void quirk_no_pm_reset(struct pci_dev *dev)
3414{
3415 /*
3416 * We can't do a bus reset on root bus devices, but an ineffective
3417 * PM reset may be better than nothing.
3418 */
3419 if (!pci_is_root_bus(dev->bus))
3420 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3421}
3422
3423/*
3424 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3425 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3426 * to have no effect on the device: it retains the framebuffer contents and
3427 * monitor sync. Advertising this support makes other layers, like VFIO,
3428 * assume pci_reset_function() is viable for this device. Mark it as
3429 * unavailable to skip it when testing reset methods.
3430 */
3431DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3432 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3433
19bf4d4f
LW
3434/*
3435 * Thunderbolt controllers with broken MSI hotplug signaling:
3436 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3437 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3438 */
3439static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3440{
3441 if (pdev->is_hotplug_bridge &&
3442 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3443 pdev->revision <= 1))
3444 pdev->no_msi = 1;
3445}
3446DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3447 quirk_thunderbolt_hotplug_msi);
3448DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3449 quirk_thunderbolt_hotplug_msi);
3450DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3451 quirk_thunderbolt_hotplug_msi);
3452DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3453 quirk_thunderbolt_hotplug_msi);
3454DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3455 quirk_thunderbolt_hotplug_msi);
3456
1c7de2b4
AK
3457static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
3458{
ac4ae55a
CL
3459 int chip = (dev->device & 0xf000) >> 12;
3460 int func = (dev->device & 0x0f00) >> 8;
3461 int prod = (dev->device & 0x00ff) >> 0;
3462
3463 /*
3464 * If this is a T3-based adapter, there's a 1KB VPD area at offset
3465 * 0xc00 which contains the preferred VPD values. If this is a T4 or
3466 * later based adapter, the special VPD is at offset 0x400 for the
3467 * Physical Functions (the SR-IOV Virtual Functions have no VPD
3468 * Capabilities). The PCI VPD Access core routines will normally
3469 * compute the size of the VPD by parsing the VPD Data Structure at
3470 * offset 0x000. This will result in silent failures when attempting
3471 * to accesses these other VPD areas which are beyond those computed
3472 * limits.
3473 */
3474 if (chip == 0x0 && prod >= 0x20)
3475 pci_set_vpd_size(dev, 8192);
3476 else if (chip >= 0x4 && func < 0x8)
3477 pci_set_vpd_size(dev, 2048);
3478}
3479
3480DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3481 quirk_chelsio_extend_vpd);
1c7de2b4 3482
1df5172c
AN
3483#ifdef CONFIG_ACPI
3484/*
3485 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3486 *
3487 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3488 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3489 * be present after resume if a device was plugged in before suspend.
3490 *
3491 * The thunderbolt controller consists of a pcie switch with downstream
3492 * bridges leading to the NHI and to the tunnel pci bridges.
3493 *
3494 * This quirk cuts power to the whole chip. Therefore we have to apply it
3495 * during suspend_noirq of the upstream bridge.
3496 *
3497 * Power is automagically restored before resume. No action is needed.
3498 */
3499static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3500{
3501 acpi_handle bridge, SXIO, SXFP, SXLV;
3502
630b3aff 3503 if (!x86_apple_machine)
1df5172c
AN
3504 return;
3505 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3506 return;
3507 bridge = ACPI_HANDLE(&dev->dev);
3508 if (!bridge)
3509 return;
3510 /*
3511 * SXIO and SXLV are present only on machines requiring this quirk.
3512 * TB bridges in external devices might have the same device id as those
3513 * on the host, but they will not have the associated ACPI methods. This
3514 * implicitly checks that we are at the right bridge.
3515 */
3516 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3517 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3518 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3519 return;
3520 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3521
3522 /* magic sequence */
3523 acpi_execute_simple_method(SXIO, NULL, 1);
3524 acpi_execute_simple_method(SXFP, NULL, 0);
3525 msleep(300);
3526 acpi_execute_simple_method(SXLV, NULL, 0);
3527 acpi_execute_simple_method(SXIO, NULL, 0);
3528 acpi_execute_simple_method(SXLV, NULL, 0);
3529}
1d111406
LW
3530DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3531 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
1df5172c
AN
3532 quirk_apple_poweroff_thunderbolt);
3533
3534/*
3535 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3536 *
3537 * During suspend the thunderbolt controller is reset and all pci
3538 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3539 * during resume. We have to manually wait for the NHI since there is
3540 * no parent child relationship between the NHI and the tunneled
3541 * bridges.
3542 */
3543static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3544{
3545 struct pci_dev *sibling = NULL;
3546 struct pci_dev *nhi = NULL;
3547
630b3aff 3548 if (!x86_apple_machine)
1df5172c
AN
3549 return;
3550 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3551 return;
3552 /*
3553 * Find the NHI and confirm that we are a bridge on the tb host
3554 * controller and not on a tb endpoint.
3555 */
3556 sibling = pci_get_slot(dev->bus, 0x0);
3557 if (sibling == dev)
3558 goto out; /* we are the downstream bridge to the NHI */
3559 if (!sibling || !sibling->subordinate)
3560 goto out;
3561 nhi = pci_get_slot(sibling->subordinate, 0x0);
3562 if (!nhi)
3563 goto out;
3564 if (nhi->vendor != PCI_VENDOR_ID_INTEL
19bf4d4f
LW
3565 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3566 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
82a6a81c 3567 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
1d111406 3568 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
25eb7e5c 3569 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
1df5172c 3570 goto out;
c89ac443 3571 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
1df5172c
AN
3572 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3573out:
3574 pci_dev_put(nhi);
3575 pci_dev_put(sibling);
3576}
19bf4d4f
LW
3577DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3578 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
1df5172c 3579 quirk_apple_wait_for_thunderbolt);
1d111406
LW
3580DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3581 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
1df5172c 3582 quirk_apple_wait_for_thunderbolt);
82a6a81c
XG
3583DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3584 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3585 quirk_apple_wait_for_thunderbolt);
1d111406
LW
3586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3587 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
1df5172c
AN
3588 quirk_apple_wait_for_thunderbolt);
3589#endif
3590
bfb0f330
JB
3591static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3592 struct pci_fixup *end)
3d137310 3593{
2729d5b1
MS
3594 ktime_t calltime;
3595
f4ca5c6a
YL
3596 for (; f < end; f++)
3597 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3598 f->class == (u32) PCI_ANY_ID) &&
3599 (f->vendor == dev->vendor ||
3600 f->vendor == (u16) PCI_ANY_ID) &&
3601 (f->device == dev->device ||
3602 f->device == (u16) PCI_ANY_ID)) {
2729d5b1
MS
3603 calltime = fixup_debug_start(dev, f->hook);
3604 f->hook(dev);
3605 fixup_debug_report(dev, calltime, f->hook);
3d137310 3606 }
3d137310
TP
3607}
3608
3609extern struct pci_fixup __start_pci_fixups_early[];
3610extern struct pci_fixup __end_pci_fixups_early[];
3611extern struct pci_fixup __start_pci_fixups_header[];
3612extern struct pci_fixup __end_pci_fixups_header[];
3613extern struct pci_fixup __start_pci_fixups_final[];
3614extern struct pci_fixup __end_pci_fixups_final[];
3615extern struct pci_fixup __start_pci_fixups_enable[];
3616extern struct pci_fixup __end_pci_fixups_enable[];
3617extern struct pci_fixup __start_pci_fixups_resume[];
3618extern struct pci_fixup __end_pci_fixups_resume[];
3619extern struct pci_fixup __start_pci_fixups_resume_early[];
3620extern struct pci_fixup __end_pci_fixups_resume_early[];
3621extern struct pci_fixup __start_pci_fixups_suspend[];
3622extern struct pci_fixup __end_pci_fixups_suspend[];
7d2a01b8
AN
3623extern struct pci_fixup __start_pci_fixups_suspend_late[];
3624extern struct pci_fixup __end_pci_fixups_suspend_late[];
3d137310 3625
95df8b87 3626static bool pci_apply_fixup_final_quirks;
3d137310
TP
3627
3628void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3629{
3630 struct pci_fixup *start, *end;
3631
3c78bc61 3632 switch (pass) {
3d137310
TP
3633 case pci_fixup_early:
3634 start = __start_pci_fixups_early;
3635 end = __end_pci_fixups_early;
3636 break;
3637
3638 case pci_fixup_header:
3639 start = __start_pci_fixups_header;
3640 end = __end_pci_fixups_header;
3641 break;
3642
3643 case pci_fixup_final:
95df8b87
MS
3644 if (!pci_apply_fixup_final_quirks)
3645 return;
3d137310
TP
3646 start = __start_pci_fixups_final;
3647 end = __end_pci_fixups_final;
3648 break;
3649
3650 case pci_fixup_enable:
3651 start = __start_pci_fixups_enable;
3652 end = __end_pci_fixups_enable;
3653 break;
3654
3655 case pci_fixup_resume:
3656 start = __start_pci_fixups_resume;
3657 end = __end_pci_fixups_resume;
3658 break;
3659
3660 case pci_fixup_resume_early:
3661 start = __start_pci_fixups_resume_early;
3662 end = __end_pci_fixups_resume_early;
3663 break;
3664
3665 case pci_fixup_suspend:
3666 start = __start_pci_fixups_suspend;
3667 end = __end_pci_fixups_suspend;
3668 break;
3669
7d2a01b8
AN
3670 case pci_fixup_suspend_late:
3671 start = __start_pci_fixups_suspend_late;
3672 end = __end_pci_fixups_suspend_late;
3673 break;
3674
3d137310
TP
3675 default:
3676 /* stupid compiler warning, you would think with an enum... */
3677 return;
3678 }
3679 pci_do_fixups(dev, start, end);
3680}
93177a74 3681EXPORT_SYMBOL(pci_fixup_device);
8d86fb2c 3682
735bff10 3683
00010268 3684static int __init pci_apply_final_quirks(void)
8d86fb2c
DW
3685{
3686 struct pci_dev *dev = NULL;
ac1aa47b
JB
3687 u8 cls = 0;
3688 u8 tmp;
3689
3690 if (pci_cache_line_size)
3691 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3692 pci_cache_line_size << 2);
8d86fb2c 3693
95df8b87 3694 pci_apply_fixup_final_quirks = true;
4e344b1c 3695 for_each_pci_dev(dev) {
8d86fb2c 3696 pci_fixup_device(pci_fixup_final, dev);
ac1aa47b
JB
3697 /*
3698 * If arch hasn't set it explicitly yet, use the CLS
3699 * value shared by all PCI devices. If there's a
3700 * mismatch, fall back to the default value.
3701 */
3702 if (!pci_cache_line_size) {
3703 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3704 if (!cls)
3705 cls = tmp;
3706 if (!tmp || cls == tmp)
3707 continue;
3708
227f0647
RD
3709 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3710 cls << 2, tmp << 2,
ac1aa47b
JB
3711 pci_dfl_cache_line_size << 2);
3712 pci_cache_line_size = pci_dfl_cache_line_size;
3713 }
3714 }
735bff10 3715
ac1aa47b
JB
3716 if (!pci_cache_line_size) {
3717 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3718 cls << 2, pci_dfl_cache_line_size << 2);
2820f333 3719 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
8d86fb2c
DW
3720 }
3721
3722 return 0;
3723}
3724
cf6f3bf7 3725fs_initcall_sync(pci_apply_final_quirks);
b9c3b266
DC
3726
3727/*
4091fb95 3728 * Following are device-specific reset methods which can be used to
b9c3b266
DC
3729 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3730 * not available.
3731 */
c763e7b5
DC
3732static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3733{
76b57c67
BH
3734 /*
3735 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3736 *
3737 * The 82599 supports FLR on VFs, but FLR support is reported only
3738 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
c8d8096a
CH
3739 * Thus we must call pcie_flr() directly without first checking if it is
3740 * supported.
76b57c67 3741 */
c8d8096a
CH
3742 if (!probe)
3743 pcie_flr(dev);
c763e7b5
DC
3744 return 0;
3745}
3746
aba72ddc
VS
3747#define SOUTH_CHICKEN2 0xc2004
3748#define PCH_PP_STATUS 0xc7200
3749#define PCH_PP_CONTROL 0xc7204
df558de1
XH
3750#define MSG_CTL 0x45010
3751#define NSDE_PWR_STATE 0xd0100
3752#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3753
3754static int reset_ivb_igd(struct pci_dev *dev, int probe)
3755{
3756 void __iomem *mmio_base;
3757 unsigned long timeout;
3758 u32 val;
3759
3760 if (probe)
3761 return 0;
3762
3763 mmio_base = pci_iomap(dev, 0, 0);
3764 if (!mmio_base)
3765 return -ENOMEM;
3766
3767 iowrite32(0x00000002, mmio_base + MSG_CTL);
3768
3769 /*
3770 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3771 * driver loaded sets the right bits. However, this's a reset and
3772 * the bits have been set by i915 previously, so we clobber
3773 * SOUTH_CHICKEN2 register directly here.
3774 */
3775 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3776
3777 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3778 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3779
3780 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3781 do {
3782 val = ioread32(mmio_base + PCH_PP_STATUS);
3783 if ((val & 0xb0000000) == 0)
3784 goto reset_complete;
3785 msleep(10);
3786 } while (time_before(jiffies, timeout));
3787 dev_warn(&dev->dev, "timeout during reset\n");
3788
3789reset_complete:
3790 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3791
3792 pci_iounmap(dev, mmio_base);
3793 return 0;
3794}
3795
2c6217e0
CL
3796/*
3797 * Device-specific reset method for Chelsio T4-based adapters.
3798 */
3799static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3800{
3801 u16 old_command;
3802 u16 msix_flags;
3803
3804 /*
3805 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3806 * that we have no device-specific reset method.
3807 */
3808 if ((dev->device & 0xf000) != 0x4000)
3809 return -ENOTTY;
3810
3811 /*
3812 * If this is the "probe" phase, return 0 indicating that we can
3813 * reset this device.
3814 */
3815 if (probe)
3816 return 0;
3817
3818 /*
3819 * T4 can wedge if there are DMAs in flight within the chip and Bus
3820 * Master has been disabled. We need to have it on till the Function
3821 * Level Reset completes. (BUS_MASTER is disabled in
3822 * pci_reset_function()).
3823 */
3824 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3825 pci_write_config_word(dev, PCI_COMMAND,
3826 old_command | PCI_COMMAND_MASTER);
3827
3828 /*
3829 * Perform the actual device function reset, saving and restoring
3830 * configuration information around the reset.
3831 */
3832 pci_save_state(dev);
3833
3834 /*
3835 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3836 * are disabled when an MSI-X interrupt message needs to be delivered.
3837 * So we briefly re-enable MSI-X interrupts for the duration of the
3838 * FLR. The pci_restore_state() below will restore the original
3839 * MSI-X state.
3840 */
3841 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3842 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3843 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3844 msix_flags |
3845 PCI_MSIX_FLAGS_ENABLE |
3846 PCI_MSIX_FLAGS_MASKALL);
3847
48f52d1a 3848 pcie_flr(dev);
2c6217e0
CL
3849
3850 /*
3851 * Restore the configuration information (BAR values, etc.) including
3852 * the original PCI Configuration Space Command word, and return
3853 * success.
3854 */
3855 pci_restore_state(dev);
3856 pci_write_config_word(dev, PCI_COMMAND, old_command);
3857 return 0;
3858}
3859
c763e7b5 3860#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
df558de1
XH
3861#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3862#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
c763e7b5 3863
5b889bf2 3864static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
3865 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3866 reset_intel_82599_sfp_virtfn },
df558de1
XH
3867 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3868 reset_ivb_igd },
3869 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3870 reset_ivb_igd },
2c6217e0
CL
3871 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3872 reset_chelsio_generic_dev },
b9c3b266
DC
3873 { 0 }
3874};
5b889bf2 3875
df558de1
XH
3876/*
3877 * These device-specific reset methods are here rather than in a driver
3878 * because when a host assigns a device to a guest VM, the host may need
3879 * to reset the device but probably doesn't have a driver for it.
3880 */
5b889bf2
RW
3881int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3882{
df9d1e8a 3883 const struct pci_dev_reset_methods *i;
5b889bf2
RW
3884
3885 for (i = pci_dev_reset_methods; i->reset; i++) {
3886 if ((i->vendor == dev->vendor ||
3887 i->vendor == (u16)PCI_ANY_ID) &&
3888 (i->device == dev->device ||
3889 i->device == (u16)PCI_ANY_ID))
3890 return i->reset(dev, probe);
3891 }
3892
3893 return -ENOTTY;
3894}
12ea6cad 3895
ec637fb2
AW
3896static void quirk_dma_func0_alias(struct pci_dev *dev)
3897{
f0af9593
BH
3898 if (PCI_FUNC(dev->devfn) != 0)
3899 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
ec637fb2
AW
3900}
3901
3902/*
3903 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3904 *
3905 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3906 */
3907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3909
cc346a47
AW
3910static void quirk_dma_func1_alias(struct pci_dev *dev)
3911{
f0af9593
BH
3912 if (PCI_FUNC(dev->devfn) != 1)
3913 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
cc346a47
AW
3914}
3915
3916/*
3917 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3918 * SKUs function 1 is present and is a legacy IDE controller, in other
3919 * SKUs this function is not present, making this a ghost requester.
3920 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3921 */
247de694
SA
3922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3923 quirk_dma_func1_alias);
cc346a47
AW
3924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3925 quirk_dma_func1_alias);
76aedc42
AW
3926DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
3927 quirk_dma_func1_alias);
cc346a47
AW
3928/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3929DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3930 quirk_dma_func1_alias);
2ee9908d
AP
3931DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
3932 quirk_dma_func1_alias);
cc346a47
AW
3933/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3935 quirk_dma_func1_alias);
3936/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3938 quirk_dma_func1_alias);
00456b35
AS
3939/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3940DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3941 quirk_dma_func1_alias);
cc346a47
AW
3942/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3943DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3944 quirk_dma_func1_alias);
c1ce08b7
TVC
3945/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
3946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
3947 quirk_dma_func1_alias);
cc346a47
AW
3948/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3950 quirk_dma_func1_alias);
c2e0fb96
JC
3951DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3952 quirk_dma_func1_alias);
c5afa2a9
HG
3953DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
3954 quirk_dma_func1_alias);
cc346a47
AW
3955/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3956DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3957 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3958 quirk_dma_func1_alias);
8b9b963e
TS
3959/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3960DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3961 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3962 quirk_dma_func1_alias);
cc346a47 3963
d3d2ab43
AW
3964/*
3965 * Some devices DMA with the wrong devfn, not just the wrong function.
3966 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3967 * the alias is "fixed" and independent of the device devfn.
3968 *
3969 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3970 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3971 * single device on the secondary bus. In reality, the single exposed
3972 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3973 * that provides a bridge to the internal bus of the I/O processor. The
3974 * controller supports private devices, which can be hidden from PCI config
3975 * space. In the case of the Adaptec 3405, a private device at 01.0
3976 * appears to be the DMA engine, which therefore needs to become a DMA
3977 * alias for the device.
3978 */
3979static const struct pci_device_id fixed_dma_alias_tbl[] = {
3980 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3981 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3982 .driver_data = PCI_DEVFN(1, 0) },
db83f87b
AW
3983 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3984 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3985 .driver_data = PCI_DEVFN(1, 0) },
d3d2ab43
AW
3986 { 0 }
3987};
3988
3989static void quirk_fixed_dma_alias(struct pci_dev *dev)
3990{
3991 const struct pci_device_id *id;
3992
3993 id = pci_match_id(fixed_dma_alias_tbl, dev);
48c83080 3994 if (id)
f0af9593 3995 pci_add_dma_alias(dev, id->driver_data);
d3d2ab43
AW
3996}
3997
3998DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3999
ebdb51eb
AW
4000/*
4001 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4002 * using the wrong DMA alias for the device. Some of these devices can be
4003 * used as either forward or reverse bridges, so we need to test whether the
4004 * device is operating in the correct mode. We could probably apply this
4005 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4006 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4007 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4008 */
4009static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4010{
4011 if (!pci_is_root_bus(pdev->bus) &&
4012 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4013 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4014 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4015 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4016}
4017/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4018DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4019 quirk_use_pcie_bridge_dma_alias);
4020/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4021DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
98ca50db
AW
4022/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4023DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
fce5d57e
JW
4024/* ITE 8893 has the same problem as the 8892 */
4025DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
8ab4abbe
AW
4026/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4027DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
ebdb51eb 4028
b1a928cd
JL
4029/*
4030 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4031 * be added as aliases to the DMA device in order to allow buffer access
4032 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4033 * programmed in the EEPROM.
4034 */
4035static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4036{
4037 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
4038 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
4039 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
4040}
4041DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4042DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4043
1422ab85
SP
4044/*
4045 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4046 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4047 *
4048 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4049 * when IOMMU is enabled. These aliases allow computational unit access to
4050 * host memory. These aliases mark the whole VCA device as one IOMMU
4051 * group.
4052 *
4053 * All possible slot numbers (0x20) are used, since we are unable to tell
4054 * what slot is used on other side. This quirk is intended for both host
4055 * and computational unit sides. The VCA devices have up to five functions
4056 * (four for DMA channels and one additional).
4057 */
4058static void quirk_pex_vca_alias(struct pci_dev *pdev)
4059{
4060 const unsigned int num_pci_slots = 0x20;
4061 unsigned int slot;
4062
4063 for (slot = 0; slot < num_pci_slots; slot++) {
4064 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0));
4065 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x1));
4066 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x2));
4067 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x3));
4068 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x4));
4069 }
4070}
4071DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4072DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4073DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4074DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4075DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4077
45a23293
J
4078/*
4079 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4080 * associated not at the root bus, but at a bridge below. This quirk avoids
4081 * generating invalid DMA aliases.
4082 */
4083static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4084{
4085 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4086}
4087DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4088 quirk_bridge_cavm_thrx2_pcie_root);
4089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4090 quirk_bridge_cavm_thrx2_pcie_root);
4091
3657cebd
KHC
4092/*
4093 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4094 * class code. Fix it.
4095 */
4096static void quirk_tw686x_class(struct pci_dev *pdev)
4097{
4098 u32 class = pdev->class;
4099
4100 /* Use "Multimedia controller" class */
4101 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4102 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4103 class, pdev->class);
4104}
2b4aed1d 4105DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4106 quirk_tw686x_class);
2b4aed1d 4107DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4108 quirk_tw686x_class);
2b4aed1d 4109DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4110 quirk_tw686x_class);
2b4aed1d 4111DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3657cebd
KHC
4112 quirk_tw686x_class);
4113
a99b646a 4114/*
4115 * Some devices have problems with Transaction Layer Packets with the Relaxed
4116 * Ordering Attribute set. Such devices should mark themselves and other
4117 * Device Drivers should check before sending TLPs with RO set.
4118 */
4119static void quirk_relaxedordering_disable(struct pci_dev *dev)
4120{
4121 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4122 dev_info(&dev->dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4123}
4124
87e09cde 4125/*
4126 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4127 * Complex has a Flow Control Credit issue which can cause performance
4128 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4129 */
4130DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4131 quirk_relaxedordering_disable);
4132DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4133 quirk_relaxedordering_disable);
4134DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4135 quirk_relaxedordering_disable);
4136DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4137 quirk_relaxedordering_disable);
4138DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4139 quirk_relaxedordering_disable);
4140DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4141 quirk_relaxedordering_disable);
4142DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4143 quirk_relaxedordering_disable);
4144DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4145 quirk_relaxedordering_disable);
4146DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4147 quirk_relaxedordering_disable);
4148DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4149 quirk_relaxedordering_disable);
4150DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4151 quirk_relaxedordering_disable);
4152DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4153 quirk_relaxedordering_disable);
4154DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4155 quirk_relaxedordering_disable);
4156DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4157 quirk_relaxedordering_disable);
4158DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4159 quirk_relaxedordering_disable);
4160DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4161 quirk_relaxedordering_disable);
4162DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4163 quirk_relaxedordering_disable);
4164DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4165 quirk_relaxedordering_disable);
4166DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4167 quirk_relaxedordering_disable);
4168DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4169 quirk_relaxedordering_disable);
4170DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4171 quirk_relaxedordering_disable);
4172DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4173 quirk_relaxedordering_disable);
4174DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4175 quirk_relaxedordering_disable);
4176DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4177 quirk_relaxedordering_disable);
4178DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4179 quirk_relaxedordering_disable);
4180DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4181 quirk_relaxedordering_disable);
4182DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4183 quirk_relaxedordering_disable);
4184DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4185 quirk_relaxedordering_disable);
4186
077fa19c 4187/*
4188 * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
4189 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4190 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4191 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4192 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4193 * November 10, 2010). As a result, on this platform we can't use Relaxed
4194 * Ordering for Upstream TLPs.
4195 */
4196DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4197 quirk_relaxedordering_disable);
4198DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4199 quirk_relaxedordering_disable);
4200DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4201 quirk_relaxedordering_disable);
4202
c56d4450
HS
4203/*
4204 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4205 * values for the Attribute as were supplied in the header of the
4206 * corresponding Request, except as explicitly allowed when IDO is used."
4207 *
4208 * If a non-compliant device generates a completion with a different
4209 * attribute than the request, the receiver may accept it (which itself
4210 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4211 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4212 * device access timeout.
4213 *
4214 * If the non-compliant device generates completions with zero attributes
4215 * (instead of copying the attributes from the request), we can work around
4216 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4217 * upstream devices so they always generate requests with zero attributes.
4218 *
4219 * This affects other devices under the same Root Port, but since these
4220 * attributes are performance hints, there should be no functional problem.
4221 *
4222 * Note that Configuration Space accesses are never supposed to have TLP
4223 * Attributes, so we're safe waiting till after any Configuration Space
4224 * accesses to do the Root Port fixup.
4225 */
4226static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4227{
4228 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4229
4230 if (!root_port) {
4231 dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
4232 return;
4233 }
4234
4235 dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4236 dev_name(&pdev->dev));
4237 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4238 PCI_EXP_DEVCTL_RELAX_EN |
4239 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4240}
4241
4242/*
4243 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4244 * Completion it generates.
4245 */
4246static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4247{
4248 /*
4249 * This mask/compare operation selects for Physical Function 4 on a
4250 * T5. We only need to fix up the Root Port once for any of the
4251 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4252 * 0x54xx so we use that one,
4253 */
4254 if ((pdev->device & 0xff00) == 0x5400)
4255 quirk_disable_root_port_attributes(pdev);
4256}
4257DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4258 quirk_chelsio_T5_disable_root_port_attributes);
4259
15b100df
AW
4260/*
4261 * AMD has indicated that the devices below do not support peer-to-peer
4262 * in any system where they are found in the southbridge with an AMD
4263 * IOMMU in the system. Multifunction devices that do not support
4264 * peer-to-peer between functions can claim to support a subset of ACS.
4265 * Such devices effectively enable request redirect (RR) and completion
4266 * redirect (CR) since all transactions are redirected to the upstream
4267 * root complex.
4268 *
4269 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4270 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4271 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4272 *
4273 * 1002:4385 SBx00 SMBus Controller
4274 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4275 * 1002:4383 SBx00 Azalia (Intel HDA)
4276 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4277 * 1002:4384 SBx00 PCI to PCI Bridge
4278 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3587e625
MR
4279 *
4280 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4281 *
4282 * 1022:780f [AMD] FCH PCI Bridge
4283 * 1022:7809 [AMD] FCH USB OHCI Controller
15b100df
AW
4284 */
4285static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4286{
4287#ifdef CONFIG_ACPI
4288 struct acpi_table_header *header = NULL;
4289 acpi_status status;
4290
4291 /* Targeting multifunction devices on the SB (appears on root bus) */
4292 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4293 return -ENODEV;
4294
4295 /* The IVRS table describes the AMD IOMMU */
4296 status = acpi_get_table("IVRS", 0, &header);
4297 if (ACPI_FAILURE(status))
4298 return -ENODEV;
4299
4300 /* Filter out flags not applicable to multifunction */
4301 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4302
4303 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4304#else
4305 return -ENODEV;
4306#endif
4307}
4308
f2ddaf8d
VL
4309static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4310{
ffa58986
GC
4311 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4312 return false;
4313
4314 switch (dev->device) {
f2ddaf8d 4315 /*
ffa58986
GC
4316 * Effectively selects all downstream ports for whole ThunderX1
4317 * (which represents 8 SoCs).
f2ddaf8d 4318 */
ffa58986
GC
4319 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4320 case 0xaf84: /* ThunderX2 */
4321 case 0xb884: /* ThunderX3 */
4322 return true;
4323 default:
4324 return false;
4325 }
f2ddaf8d
VL
4326}
4327
b404bcfb
MJ
4328static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4329{
4330 /*
7f342678
VL
4331 * Cavium root ports don't advertise an ACS capability. However,
4332 * the RTL internally implements similar protection as if ACS had
4333 * Request Redirection, Completion Redirection, Source Validation,
4334 * and Upstream Forwarding features enabled. Assert that the
4335 * hardware implements and enables equivalent ACS functionality for
4336 * these flags.
b404bcfb 4337 */
7f342678 4338 acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
b404bcfb 4339
f2ddaf8d 4340 if (!pci_quirk_cavium_acs_match(dev))
b77d537d
MJ
4341 return -ENOTTY;
4342
b404bcfb
MJ
4343 return acs_flags ? 0 : 1;
4344}
4345
a0418aa2
FK
4346static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4347{
4348 /*
4349 * X-Gene root matching this quirk do not allow peer-to-peer
4350 * transactions with others, allowing masking out these bits as if they
4351 * were unimplemented in the ACS capability.
4352 */
4353 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4354
4355 return acs_flags ? 0 : 1;
4356}
4357
d99321b6
AW
4358/*
4359 * Many Intel PCH root ports do provide ACS-like features to disable peer
4360 * transactions and validate bus numbers in requests, but do not provide an
4361 * actual PCIe ACS capability. This is the list of device IDs known to fall
4362 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4363 */
4364static const u16 pci_quirk_intel_pch_acs_ids[] = {
4365 /* Ibexpeak PCH */
4366 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4367 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4368 /* Cougarpoint PCH */
4369 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4370 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4371 /* Pantherpoint PCH */
4372 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4373 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4374 /* Lynxpoint-H PCH */
4375 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4376 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4377 /* Lynxpoint-LP PCH */
4378 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4379 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4380 /* Wildcat PCH */
4381 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4382 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
1a30fd0d
AW
4383 /* Patsburg (X79) PCH */
4384 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
78e88358
AW
4385 /* Wellsburg (X99) PCH */
4386 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4387 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
dca230d1
AW
4388 /* Lynx Point (9 series) PCH */
4389 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
d99321b6
AW
4390};
4391
4392static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4393{
4394 int i;
4395
4396 /* Filter out a few obvious non-matches first */
4397 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4398 return false;
4399
4400 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4401 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4402 return true;
4403
4404 return false;
4405}
4406
4407#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4408
4409static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4410{
4411 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4412 INTEL_PCH_ACS_FLAGS : 0;
4413
4414 if (!pci_quirk_intel_pch_acs_match(dev))
4415 return -ENOTTY;
4416
4417 return acs_flags & ~flags ? 0 : 1;
4418}
4419
33be632b
SK
4420/*
4421 * These QCOM root ports do provide ACS-like features to disable peer
4422 * transactions and validate bus numbers in requests, but do not provide an
4423 * actual PCIe ACS capability. Hardware supports source validation but it
4424 * will report the issue as Completer Abort instead of ACS Violation.
4425 * Hardware doesn't support peer-to-peer and each root port is a root
4426 * complex with unique segment numbers. It is not possible for one root
4427 * port to pass traffic to another root port. All PCIe transactions are
4428 * terminated inside the root port.
4429 */
4430static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4431{
4432 u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4433 int ret = acs_flags & ~flags ? 0 : 1;
4434
4435 dev_info(&dev->dev, "Using QCOM ACS Quirk (%d)\n", ret);
4436
4437 return ret;
4438}
4439
1bf2bf22
AW
4440/*
4441 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4442 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4443 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4444 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4445 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4446 * control register is at offset 8 instead of 6 and we should probably use
4447 * dword accesses to them. This applies to the following PCI Device IDs, as
4448 * found in volume 1 of the datasheet[2]:
4449 *
4450 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4451 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4452 *
4453 * N.B. This doesn't fix what lspci shows.
4454 *
7184f5b4
AW
4455 * The 100 series chipset specification update includes this as errata #23[3].
4456 *
4457 * The 200 series chipset (Union Point) has the same bug according to the
4458 * specification update (Intel 200 Series Chipset Family Platform Controller
4459 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4460 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4461 * chipset include:
4462 *
4463 * 0xa290-0xa29f PCI Express Root port #{0-16}
4464 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4465 *
10c22f77
AW
4466 * Mobile chipsets are also affected, 7th & 8th Generation
4467 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4468 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4469 * Processor Family I/O for U Quad Core Platforms Specification Update,
4470 * August 2017, Revision 002, Document#: 334660-002)[6]
4471 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4472 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4473 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4474 *
4475 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4476 *
1bf2bf22
AW
4477 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4478 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
7184f5b4
AW
4479 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4480 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4481 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
10c22f77
AW
4482 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4483 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
1bf2bf22
AW
4484 */
4485static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4486{
7184f5b4
AW
4487 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4488 return false;
4489
4490 switch (dev->device) {
4491 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4492 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
10c22f77 4493 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
7184f5b4
AW
4494 return true;
4495 }
4496
4497 return false;
1bf2bf22
AW
4498}
4499
4500#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4501
4502static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4503{
4504 int pos;
4505 u32 cap, ctrl;
4506
4507 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4508 return -ENOTTY;
4509
4510 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4511 if (!pos)
4512 return -ENOTTY;
4513
4514 /* see pci_acs_flags_enabled() */
4515 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4516 acs_flags &= (cap | PCI_ACS_EC);
4517
4518 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4519
4520 return acs_flags & ~ctrl ? 0 : 1;
4521}
4522
100ebb2c 4523static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
89b51cb5
AW
4524{
4525 /*
4526 * SV, TB, and UF are not relevant to multifunction endpoints.
4527 *
100ebb2c
AW
4528 * Multifunction devices are only required to implement RR, CR, and DT
4529 * in their ACS capability if they support peer-to-peer transactions.
4530 * Devices matching this quirk have been verified by the vendor to not
4531 * perform peer-to-peer with other functions, allowing us to mask out
4532 * these bits as if they were unimplemented in the ACS capability.
89b51cb5
AW
4533 */
4534 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4535 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4536
4537 return acs_flags ? 0 : 1;
4538}
4539
ad805758
AW
4540static const struct pci_dev_acs_enabled {
4541 u16 vendor;
4542 u16 device;
4543 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4544} pci_dev_acs_enabled[] = {
15b100df
AW
4545 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4546 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4547 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4548 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4549 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4550 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
3587e625
MR
4551 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4552 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
100ebb2c
AW
4553 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4554 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
9fad4012 4555 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
100ebb2c
AW
4556 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4557 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4558 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4559 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4560 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4561 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4562 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4563 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4564 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4565 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4566 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4567 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4568 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4569 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4570 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4571 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4572 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4573 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4574 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4575 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
d748804f
AW
4576 /* 82580 */
4577 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4578 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4579 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4580 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4581 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4582 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4583 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4584 /* 82576 */
4585 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4586 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4587 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4588 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4589 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4590 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4591 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4592 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4593 /* 82575 */
4594 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4595 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4596 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4597 /* I350 */
4598 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4599 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4600 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4601 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4602 /* 82571 (Quads omitted due to non-ACS switch) */
4603 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4604 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4605 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4606 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
95e16587
AW
4607 /* I219 */
4608 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4609 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
33be632b
SK
4610 /* QCOM QDF2xxx root ports */
4611 { 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
4612 { 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
d748804f 4613 /* Intel PCH root ports */
d99321b6 4614 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
1bf2bf22 4615 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
6a3763d1
VV
4616 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4617 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
b404bcfb
MJ
4618 /* Cavium ThunderX */
4619 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
a0418aa2
FK
4620 /* APM X-Gene */
4621 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
ad805758
AW
4622 { 0 }
4623};
4624
4625int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4626{
4627 const struct pci_dev_acs_enabled *i;
4628 int ret;
4629
4630 /*
4631 * Allow devices that do not expose standard PCIe ACS capabilities
4632 * or control to indicate their support here. Multi-function express
4633 * devices which do not allow internal peer-to-peer between functions,
4634 * but do not implement PCIe ACS may wish to return true here.
4635 */
4636 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4637 if ((i->vendor == dev->vendor ||
4638 i->vendor == (u16)PCI_ANY_ID) &&
4639 (i->device == dev->device ||
4640 i->device == (u16)PCI_ANY_ID)) {
4641 ret = i->acs_enabled(dev, acs_flags);
4642 if (ret >= 0)
4643 return ret;
4644 }
4645 }
4646
4647 return -ENOTTY;
4648}
2c744244 4649
d99321b6
AW
4650/* Config space offset of Root Complex Base Address register */
4651#define INTEL_LPC_RCBA_REG 0xf0
4652/* 31:14 RCBA address */
4653#define INTEL_LPC_RCBA_MASK 0xffffc000
4654/* RCBA Enable */
4655#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4656
4657/* Backbone Scratch Pad Register */
4658#define INTEL_BSPR_REG 0x1104
4659/* Backbone Peer Non-Posted Disable */
4660#define INTEL_BSPR_REG_BPNPD (1 << 8)
4661/* Backbone Peer Posted Disable */
4662#define INTEL_BSPR_REG_BPPD (1 << 9)
4663
4664/* Upstream Peer Decode Configuration Register */
af1df46d 4665#define INTEL_UPDCR_REG 0x1014
d99321b6
AW
4666/* 5:0 Peer Decode Enable bits */
4667#define INTEL_UPDCR_REG_MASK 0x3f
4668
4669static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4670{
4671 u32 rcba, bspr, updcr;
4672 void __iomem *rcba_mem;
4673
4674 /*
4675 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4676 * are D28:F* and therefore get probed before LPC, thus we can't
4677 * use pci_get_slot/pci_read_config_dword here.
4678 */
4679 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4680 INTEL_LPC_RCBA_REG, &rcba);
4681 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4682 return -EINVAL;
4683
4684 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4685 PAGE_ALIGN(INTEL_UPDCR_REG));
4686 if (!rcba_mem)
4687 return -ENOMEM;
4688
4689 /*
4690 * The BSPR can disallow peer cycles, but it's set by soft strap and
4691 * therefore read-only. If both posted and non-posted peer cycles are
4692 * disallowed, we're ok. If either are allowed, then we need to use
4693 * the UPDCR to disable peer decodes for each port. This provides the
4694 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4695 */
4696 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4697 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4698 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4699 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4700 if (updcr & INTEL_UPDCR_REG_MASK) {
4701 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
4702 updcr &= ~INTEL_UPDCR_REG_MASK;
4703 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4704 }
4705 }
4706
4707 iounmap(rcba_mem);
4708 return 0;
4709}
4710
4711/* Miscellaneous Port Configuration register */
4712#define INTEL_MPC_REG 0xd8
4713/* MPC: Invalid Receive Bus Number Check Enable */
4714#define INTEL_MPC_REG_IRBNCE (1 << 26)
4715
4716static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4717{
4718 u32 mpc;
4719
4720 /*
4721 * When enabled, the IRBNCE bit of the MPC register enables the
4722 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4723 * ensures that requester IDs fall within the bus number range
4724 * of the bridge. Enable if not already.
4725 */
4726 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4727 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4728 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4729 mpc |= INTEL_MPC_REG_IRBNCE;
4730 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4731 }
4732}
4733
4734static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4735{
4736 if (!pci_quirk_intel_pch_acs_match(dev))
4737 return -ENOTTY;
4738
4739 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4740 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4741 return 0;
4742 }
4743
4744 pci_quirk_enable_intel_rp_mpc_acs(dev);
4745
4746 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4747
4748 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4749
4750 return 0;
4751}
4752
1bf2bf22
AW
4753static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4754{
4755 int pos;
4756 u32 cap, ctrl;
4757
4758 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4759 return -ENOTTY;
4760
4761 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4762 if (!pos)
4763 return -ENOTTY;
4764
4765 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4766 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4767
4768 ctrl |= (cap & PCI_ACS_SV);
4769 ctrl |= (cap & PCI_ACS_RR);
4770 ctrl |= (cap & PCI_ACS_CR);
4771 ctrl |= (cap & PCI_ACS_UF);
4772
4773 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4774
4775 dev_info(&dev->dev, "Intel SPT PCH root port ACS workaround enabled\n");
4776
4777 return 0;
4778}
4779
2c744244
AW
4780static const struct pci_dev_enable_acs {
4781 u16 vendor;
4782 u16 device;
4783 int (*enable_acs)(struct pci_dev *dev);
4784} pci_dev_enable_acs[] = {
d99321b6 4785 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
1bf2bf22 4786 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
2c744244
AW
4787 { 0 }
4788};
4789
c1d61c9b 4790int pci_dev_specific_enable_acs(struct pci_dev *dev)
2c744244
AW
4791{
4792 const struct pci_dev_enable_acs *i;
4793 int ret;
4794
4795 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4796 if ((i->vendor == dev->vendor ||
4797 i->vendor == (u16)PCI_ANY_ID) &&
4798 (i->device == dev->device ||
4799 i->device == (u16)PCI_ANY_ID)) {
4800 ret = i->enable_acs(dev);
4801 if (ret >= 0)
c1d61c9b 4802 return ret;
2c744244
AW
4803 }
4804 }
c1d61c9b
AW
4805
4806 return -ENOTTY;
2c744244 4807}
3388a614
TS
4808
4809/*
4810 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4811 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4812 * Next Capability pointer in the MSI Capability Structure should point to
4813 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4814 * the list.
4815 */
4816static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4817{
4818 int pos, i = 0;
4819 u8 next_cap;
4820 u16 reg16, *cap;
4821 struct pci_cap_saved_state *state;
4822
4823 /* Bail if the hardware bug is fixed */
4824 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4825 return;
4826
4827 /* Bail if MSI Capability Structure is not found for some reason */
4828 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4829 if (!pos)
4830 return;
4831
4832 /*
4833 * Bail if Next Capability pointer in the MSI Capability Structure
4834 * is not the expected incorrect 0x00.
4835 */
4836 pci_read_config_byte(pdev, pos + 1, &next_cap);
4837 if (next_cap)
4838 return;
4839
4840 /*
4841 * PCIe Capability Structure is expected to be at 0x50 and should
4842 * terminate the list (Next Capability pointer is 0x00). Verify
4843 * Capability Id and Next Capability pointer is as expected.
4844 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4845 * to correctly set kernel data structures which have already been
4846 * set incorrectly due to the hardware bug.
4847 */
4848 pos = 0x50;
4849 pci_read_config_word(pdev, pos, &reg16);
4850 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4851 u32 status;
4852#ifndef PCI_EXP_SAVE_REGS
4853#define PCI_EXP_SAVE_REGS 7
4854#endif
4855 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4856
4857 pdev->pcie_cap = pos;
4858 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4859 pdev->pcie_flags_reg = reg16;
4860 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4861 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4862
4863 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4864 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4865 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4866 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4867
4868 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4869 return;
4870
4871 /*
4872 * Save PCIE cap
4873 */
4874 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4875 if (!state)
4876 return;
4877
4878 state->cap.cap_nr = PCI_CAP_ID_EXP;
4879 state->cap.cap_extended = 0;
4880 state->cap.size = size;
4881 cap = (u16 *)&state->cap.data[0];
4882 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4883 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4884 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4885 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4886 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4887 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4888 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4889 hlist_add_head(&state->next, &pdev->saved_cap_space);
4890 }
4891}
4892DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
443b40ba 4893
f65fd1aa
SN
4894/* FLR may cause some 82579 devices to hang. */
4895static void quirk_intel_no_flr(struct pci_dev *dev)
4896{
4897 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
4898}
4899DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
4900DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
62ce94a7 4901
bce24d90
AS
4902static void quirk_intel_th_rtit_bar(struct pci_dev *dev)
4903{
4904 struct resource *r = &dev->resource[4];
4905
4906 /*
4907 * Hello, Denverton!
4908 * Denverton reports 2k of RTIT_BAR (resource 4), which can't be
4909 * right given the 16 threads. When Intel TH gets enabled, the
4910 * actual resource overlaps the XHCI MMIO space and causes it
4911 * to die.
4912 * We're not really using RTIT_BAR at all at the moment, so it's
4913 * a safe choice to disable this resource.
4914 */
4915 if (r->end == r->start + 0x7ff) {
4916 r->flags = 0;
4917 r->start = 0;
4918 r->end = 0;
4919 }
4920}
4921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x19e1, quirk_intel_th_rtit_bar);
4922
62ce94a7
SK
4923static void quirk_no_ext_tags(struct pci_dev *pdev)
4924{
4925 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
4926
4927 if (!bridge)
4928 return;
4929
4930 bridge->no_ext_tags = 1;
4931 dev_info(&pdev->dev, "disabling Extended Tags (this device can't handle them)\n");
4932
4933 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
4934}
1dd1e309 4935DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
62ce94a7 4936DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
1dd1e309 4937DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
62ce94a7
SK
4938DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
4939DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
1dd1e309
SK
4940DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
4941DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
cf2d8041 4942
9b44b0b0
JR
4943#ifdef CONFIG_PCI_ATS
4944/*
6d047b84
AD
4945 * Some devices require additional driver setup to enable ATS. Don't use
4946 * ATS for those devices as ATS will be enabled before the driver has had a
4947 * chance to load and configure the device.
9b44b0b0 4948 */
6d047b84 4949static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
9b44b0b0 4950{
6d047b84
AD
4951 if (pdev->device == 0x7340 && pdev->revision != 0xc5)
4952 return;
4953
4954 dev_info(&pdev->dev, "disabling ATS\n");
9b44b0b0
JR
4955 pdev->ats_cap = 0;
4956}
4957
4958/* AMD Stoney platform GPU */
6d047b84
AD
4959DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
4960/* AMD Iceland dGPU */
4961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
4962/* AMD Navi14 dGPU */
4963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
9b44b0b0 4964#endif /* CONFIG_PCI_ATS */
06dc4ee5
HZ
4965
4966/* Freescale PCIe doesn't support MSI in RC mode */
4967static void quirk_fsl_no_msi(struct pci_dev *pdev)
4968{
4969 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
4970 pdev->no_msi = 1;
4971}
4972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
9f5ce33e
LW
4973
4974/*
4975 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
4976 * disabled. https://devtalk.nvidia.com/default/topic/1024022
4977 */
4978static void quirk_nvidia_hda(struct pci_dev *gpu)
4979{
4980 u8 hdr_type;
4981 u32 val;
4982
4983 /* There was no integrated HDA controller before MCP89 */
4984 if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
4985 return;
4986
4987 /* Bit 25 at offset 0x488 enables the HDA controller */
4988 pci_read_config_dword(gpu, 0x488, &val);
4989 if (val & BIT(25))
4990 return;
4991
4992 pci_info(gpu, "Enabling HDA controller\n");
4993 pci_write_config_dword(gpu, 0x488, val | BIT(25));
4994
4995 /* The GPU becomes a multi-function device when the HDA is enabled */
4996 pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
4997 gpu->multifunction = !!(hdr_type & 0x80);
4998}
4999DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5000 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5001DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5002 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
d1596523
KHF
5003
5004/*
5005 * Device [1b21:2142]
5006 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5007 */
5008static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5009{
5010 pci_info(dev, "PME# does not work under D0, disabling it\n");
5011 dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5012}
5013DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);