]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/quirks.c
x86/PCI: use for_each_pci_dev()
[mirror_ubuntu-artful-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
1da177e4
LT
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
1da177e4
LT
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
25be5e6c 23#include <linux/acpi.h>
9f23ed3b 24#include <linux/kallsyms.h>
75e07fc3 25#include <linux/dmi.h>
649426ef 26#include <linux/pci-aspm.h>
32a9a682 27#include <linux/ioport.h>
93177a74 28#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 29#include "pci.h"
1da177e4 30
32a9a682 31/*
0cdbe30f
YS
32 * This quirk function disables memory decoding and releases memory resources
33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
32a9a682
YS
34 * It also rounds up size to specified alignment.
35 * Later on, the kernel will assign page-aligned memory resource back
0cdbe30f 36 * to the device.
32a9a682
YS
37 */
38static void __devinit quirk_resource_alignment(struct pci_dev *dev)
39{
40 int i;
41 struct resource *r;
42 resource_size_t align, size;
0cdbe30f 43 u16 command;
32a9a682
YS
44
45 if (!pci_is_reassigndev(dev))
46 return;
47
48 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
49 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
50 dev_warn(&dev->dev,
51 "Can't reassign resources to host bridge.\n");
52 return;
53 }
54
0cdbe30f
YS
55 dev_info(&dev->dev,
56 "Disabling memory decoding and releasing memory resources.\n");
57 pci_read_config_word(dev, PCI_COMMAND, &command);
58 command &= ~PCI_COMMAND_MEMORY;
59 pci_write_config_word(dev, PCI_COMMAND, command);
32a9a682
YS
60
61 align = pci_specified_resource_alignment(dev);
62 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
63 r = &dev->resource[i];
64 if (!(r->flags & IORESOURCE_MEM))
65 continue;
66 size = resource_size(r);
67 if (size < align) {
68 size = align;
69 dev_info(&dev->dev,
70 "Rounding up size of resource #%d to %#llx.\n",
71 i, (unsigned long long)size);
72 }
73 r->end = size - 1;
74 r->start = 0;
75 }
76 /* Need to disable bridge's resource window,
77 * to enable the kernel to reassign new resource
78 * window later on.
79 */
80 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
81 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
82 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
83 r = &dev->resource[i];
84 if (!(r->flags & IORESOURCE_MEM))
85 continue;
86 r->end = resource_size(r) - 1;
87 r->start = 0;
88 }
89 pci_disable_bridge_window(dev);
90 }
91}
92DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
93
253d2e54
JP
94/*
95 * Decoding should be disabled for a PCI device during BAR sizing to avoid
96 * conflict. But doing so may cause problems on host bridge and perhaps other
97 * key system devices. For devices that need to have mmio decoding always-on,
98 * we need to set the dev->mmio_always_on bit.
99 */
100static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
101{
102 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
103 dev->mmio_always_on = 1;
104}
105DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
106
bd8481e1
DT
107/* The Mellanox Tavor device gives false positive parity errors
108 * Mark this device with a broken_parity_status, to allow
109 * PCI scanning code to "skip" this now blacklisted device.
110 */
111static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
112{
113 dev->broken_parity_status = 1; /* This device gives false positives */
114}
115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
117
1da177e4
LT
118/* Deal with broken BIOS'es that neglect to enable passive release,
119 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 120static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
121{
122 struct pci_dev *d = NULL;
123 unsigned char dlc;
124
125 /* We have to make sure a particular bit is set in the PIIX3
126 ISA bridge, so we have to go out and find it. */
127 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
128 pci_read_config_byte(d, 0x82, &dlc);
129 if (!(dlc & 1<<1)) {
999da9fd 130 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
131 dlc |= 1<<1;
132 pci_write_config_byte(d, 0x82, dlc);
133 }
134 }
135}
652c538e
AM
136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
137DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
138
139/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
140 but VIA don't answer queries. If you happen to have good contacts at VIA
141 ask them for me please -- Alan
142
143 This appears to be BIOS not version dependent. So presumably there is a
144 chipset level fix */
1da177e4
LT
145
146static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
147{
148 if (!isa_dma_bridge_buggy) {
149 isa_dma_bridge_buggy=1;
f0fda801 150 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
151 }
152}
153 /*
154 * Its not totally clear which chipsets are the problematic ones
155 * We know 82C586 and 82C596 variants are affected.
156 */
652c538e
AM
157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 164
1da177e4
LT
165/*
166 * Chipsets where PCI->PCI transfers vanish or hang
167 */
168static void __devinit quirk_nopcipci(struct pci_dev *dev)
169{
170 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
f0fda801 171 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
172 pci_pci_problems |= PCIPCI_FAIL;
173 }
174}
652c538e
AM
175DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5
AC
177
178static void __devinit quirk_nopciamd(struct pci_dev *dev)
179{
180 u8 rev;
181 pci_read_config_byte(dev, 0x08, &rev);
182 if (rev == 0x13) {
183 /* Erratum 24 */
f0fda801 184 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
185 pci_pci_problems |= PCIAGP_FAIL;
186 }
187}
652c538e 188DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
189
190/*
191 * Triton requires workarounds to be used by the drivers
192 */
193static void __devinit quirk_triton(struct pci_dev *dev)
194{
195 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
f0fda801 196 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
197 pci_pci_problems |= PCIPCI_TRITON;
198 }
199}
652c538e
AM
200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
202DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
204
205/*
206 * VIA Apollo KT133 needs PCI latency patch
207 * Made according to a windows driver based patch by George E. Breese
208 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
209 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
210 * the info on which Mr Breese based his work.
211 *
212 * Updated based on further information from the site and also on
213 * information provided by VIA
214 */
1597cacb 215static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
216{
217 struct pci_dev *p;
1da177e4
LT
218 u8 busarb;
219 /* Ok we have a potential problem chipset here. Now see if we have
220 a buggy southbridge */
221
222 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
223 if (p!=NULL) {
1da177e4
LT
224 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
225 /* Check for buggy part revisions */
2b1afa87 226 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
227 goto exit;
228 } else {
229 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
230 if (p==NULL) /* No problem parts */
231 goto exit;
1da177e4 232 /* Check for buggy part revisions */
2b1afa87 233 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
234 goto exit;
235 }
236
237 /*
238 * Ok we have the problem. Now set the PCI master grant to
239 * occur every master grant. The apparent bug is that under high
240 * PCI load (quite common in Linux of course) you can get data
241 * loss when the CPU is held off the bus for 3 bus master requests
242 * This happens to include the IDE controllers....
243 *
244 * VIA only apply this fix when an SB Live! is present but under
245 * both Linux and Windows this isnt enough, and we have seen
246 * corruption without SB Live! but with things like 3 UDMA IDE
247 * controllers. So we ignore that bit of the VIA recommendation..
248 */
249
250 pci_read_config_byte(dev, 0x76, &busarb);
251 /* Set bit 4 and bi 5 of byte 76 to 0x01
252 "Master priority rotation on every PCI master grant */
253 busarb &= ~(1<<5);
254 busarb |= (1<<4);
255 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 256 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
257exit:
258 pci_dev_put(p);
259}
652c538e
AM
260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
262DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 263/* Must restore this on a resume from RAM */
652c538e
AM
264DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
265DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
266DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
267
268/*
269 * VIA Apollo VP3 needs ETBF on BT848/878
270 */
271static void __devinit quirk_viaetbf(struct pci_dev *dev)
272{
273 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
f0fda801 274 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
275 pci_pci_problems |= PCIPCI_VIAETBF;
276 }
277}
652c538e 278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4
LT
279
280static void __devinit quirk_vsfx(struct pci_dev *dev)
281{
282 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
f0fda801 283 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
284 pci_pci_problems |= PCIPCI_VSFX;
285 }
286}
652c538e 287DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
288
289/*
290 * Ali Magik requires workarounds to be used by the drivers
291 * that DMA to AGP space. Latency must be set to 0xA and triton
292 * workaround applied too
293 * [Info kindly provided by ALi]
294 */
295static void __init quirk_alimagik(struct pci_dev *dev)
296{
297 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
f0fda801 298 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
299 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
300 }
301}
652c538e
AM
302DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
303DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
304
305/*
306 * Natoma has some interesting boundary conditions with Zoran stuff
307 * at least
308 */
309static void __devinit quirk_natoma(struct pci_dev *dev)
310{
311 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
f0fda801 312 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
313 pci_pci_problems |= PCIPCI_NATOMA;
314 }
315}
652c538e
AM
316DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
317DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
318DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
319DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
320DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
321DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
322
323/*
324 * This chip can cause PCI parity errors if config register 0xA0 is read
325 * while DMAs are occurring.
326 */
327static void __devinit quirk_citrine(struct pci_dev *dev)
328{
329 dev->cfg_size = 0xA0;
330}
652c538e 331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
332
333/*
334 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
335 * If it's needed, re-allocate the region.
336 */
337static void __devinit quirk_s3_64M(struct pci_dev *dev)
338{
339 struct resource *r = &dev->resource[0];
340
341 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
342 r->start = 0;
343 r->end = 0x3ffffff;
344 }
345}
652c538e
AM
346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 348
73d2eaac
AS
349/*
350 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
351 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
352 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
353 * (which conflicts w/ BAR1's memory range).
354 */
355static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
356{
357 if (pci_resource_len(dev, 0) != 8) {
358 struct resource *res = &dev->resource[0];
359 res->end = res->start + 8 - 1;
360 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
361 "(incorrect header); workaround applied.\n");
362 }
363}
364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
365
6693e74a
LT
366static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
367 unsigned size, int nr, const char *name)
1da177e4
LT
368{
369 region &= ~(size-1);
370 if (region) {
085ae41f 371 struct pci_bus_region bus_region;
1da177e4
LT
372 struct resource *res = dev->resource + nr;
373
374 res->name = pci_name(dev);
375 res->start = region;
376 res->end = region + size - 1;
377 res->flags = IORESOURCE_IO;
085ae41f
DM
378
379 /* Convert from PCI bus to resource space. */
380 bus_region.start = res->start;
381 bus_region.end = res->end;
382 pcibios_bus_to_resource(dev, res, &bus_region);
383
f967a443
BH
384 if (pci_claim_resource(dev, nr) == 0)
385 dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
386 res, name);
1da177e4
LT
387 }
388}
389
390/*
391 * ATI Northbridge setups MCE the processor if you even
392 * read somewhere between 0x3b0->0x3bb or read 0x3d3
393 */
394static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
395{
f0fda801 396 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
397 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
398 request_region(0x3b0, 0x0C, "RadeonIGP");
399 request_region(0x3d3, 0x01, "RadeonIGP");
400}
652c538e 401DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
402
403/*
404 * Let's make the southbridge information explicit instead
405 * of having to worry about people probing the ACPI areas,
406 * for example.. (Yes, it happens, and if you read the wrong
407 * ACPI register it will put the machine to sleep with no
408 * way of waking it up again. Bummer).
409 *
410 * ALI M7101: Two IO regions pointed to by words at
411 * 0xE0 (64 bytes of ACPI registers)
412 * 0xE2 (32 bytes of SMB registers)
413 */
414static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
415{
416 u16 region;
417
418 pci_read_config_word(dev, 0xE0, &region);
6693e74a 419 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
1da177e4 420 pci_read_config_word(dev, 0xE2, &region);
6693e74a 421 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 422}
652c538e 423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 424
6693e74a
LT
425static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
426{
427 u32 devres;
428 u32 mask, size, base;
429
430 pci_read_config_dword(dev, port, &devres);
431 if ((devres & enable) != enable)
432 return;
433 mask = (devres >> 16) & 15;
434 base = devres & 0xffff;
435 size = 16;
436 for (;;) {
437 unsigned bit = size >> 1;
438 if ((bit & mask) == bit)
439 break;
440 size = bit;
441 }
442 /*
443 * For now we only print it out. Eventually we'll want to
444 * reserve it (at least if it's in the 0x1000+ range), but
445 * let's get enough confirmation reports first.
446 */
447 base &= -size;
f0fda801 448 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
449}
450
451static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
452{
453 u32 devres;
454 u32 mask, size, base;
455
456 pci_read_config_dword(dev, port, &devres);
457 if ((devres & enable) != enable)
458 return;
459 base = devres & 0xffff0000;
460 mask = (devres & 0x3f) << 16;
461 size = 128 << 16;
462 for (;;) {
463 unsigned bit = size >> 1;
464 if ((bit & mask) == bit)
465 break;
466 size = bit;
467 }
468 /*
469 * For now we only print it out. Eventually we'll want to
470 * reserve it, but let's get enough confirmation reports first.
471 */
472 base &= -size;
f0fda801 473 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
474}
475
1da177e4
LT
476/*
477 * PIIX4 ACPI: Two IO regions pointed to by longwords at
478 * 0x40 (64 bytes of ACPI registers)
08db2a70 479 * 0x90 (16 bytes of SMB registers)
6693e74a 480 * and a few strange programmable PIIX4 device resources.
1da177e4
LT
481 */
482static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
483{
6693e74a 484 u32 region, res_a;
1da177e4
LT
485
486 pci_read_config_dword(dev, 0x40, &region);
6693e74a 487 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
1da177e4 488 pci_read_config_dword(dev, 0x90, &region);
08db2a70 489 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
490
491 /* Device resource A has enables for some of the other ones */
492 pci_read_config_dword(dev, 0x5c, &res_a);
493
494 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
495 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
496
497 /* Device resource D is just bitfields for static resources */
498
499 /* Device 12 enabled? */
500 if (res_a & (1 << 29)) {
501 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
502 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
503 }
504 /* Device 13 enabled? */
505 if (res_a & (1 << 30)) {
506 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
507 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
508 }
509 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
510 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 511}
652c538e
AM
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4
LT
514
515/*
516 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
517 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
518 * 0x58 (64 bytes of GPIO I/O space)
519 */
520static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
521{
522 u32 region;
523
524 pci_read_config_dword(dev, 0x40, &region);
6693e74a 525 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
1da177e4
LT
526
527 pci_read_config_dword(dev, 0x58, &region);
6693e74a 528 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
1da177e4 529}
652c538e
AM
530DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
531DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
532DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
535DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
536DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
537DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
538DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
539DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 540
894886e5 541static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f
RM
542{
543 u32 region;
544
545 pci_read_config_dword(dev, 0x40, &region);
546 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
547
548 pci_read_config_dword(dev, 0x48, &region);
549 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
550}
894886e5
LT
551
552static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
553{
554 u32 val;
555 u32 size, base;
556
557 pci_read_config_dword(dev, reg, &val);
558
559 /* Enabled? */
560 if (!(val & 1))
561 return;
562 base = val & 0xfffc;
563 if (dynsize) {
564 /*
565 * This is not correct. It is 16, 32 or 64 bytes depending on
566 * register D31:F0:ADh bits 5:4.
567 *
568 * But this gets us at least _part_ of it.
569 */
570 size = 16;
571 } else {
572 size = 128;
573 }
574 base &= ~(size-1);
575
576 /* Just print it out for now. We should reserve it after more debugging */
577 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
578}
579
580static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
581{
582 /* Shared ACPI/GPIO decode with all ICH6+ */
583 ich6_lpc_acpi_gpio(dev);
584
585 /* ICH6-specific generic IO decode */
586 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
587 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
588}
589DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
590DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
591
592static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
593{
594 u32 val;
595 u32 mask, base;
596
597 pci_read_config_dword(dev, reg, &val);
598
599 /* Enabled? */
600 if (!(val & 1))
601 return;
602
603 /*
604 * IO base in bits 15:2, mask in bits 23:18, both
605 * are dword-based
606 */
607 base = val & 0xfffc;
608 mask = (val >> 16) & 0xfc;
609 mask |= 3;
610
611 /* Just print it out for now. We should reserve it after more debugging */
612 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
613}
614
615/* ICH7-10 has the same common LPC generic IO decode registers */
616static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
617{
618 /* We share the common ACPI/DPIO decode with ICH6 */
619 ich6_lpc_acpi_gpio(dev);
620
621 /* And have 4 ICH7+ generic decodes */
622 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
623 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
624 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
625 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
626}
627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
628DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
629DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
630DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
631DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
632DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
633DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
634DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
635DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
636DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
638DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
639DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 640
1da177e4
LT
641/*
642 * VIA ACPI: One IO region pointed to by longword at
643 * 0x48 or 0x20 (256 bytes of ACPI registers)
644 */
645static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
646{
1da177e4
LT
647 u32 region;
648
651472fb 649 if (dev->revision & 0x10) {
1da177e4
LT
650 pci_read_config_dword(dev, 0x48, &region);
651 region &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 652 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
1da177e4
LT
653 }
654}
652c538e 655DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
656
657/*
658 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
659 * 0x48 (256 bytes of ACPI registers)
660 * 0x70 (128 bytes of hardware monitoring register)
661 * 0x90 (16 bytes of SMB registers)
662 */
663static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
664{
665 u16 hm;
666 u32 smb;
667
668 quirk_vt82c586_acpi(dev);
669
670 pci_read_config_word(dev, 0x70, &hm);
671 hm &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 672 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
1da177e4
LT
673
674 pci_read_config_dword(dev, 0x90, &smb);
675 smb &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 676 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
1da177e4 677}
652c538e 678DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 679
6d85f29b
IK
680/*
681 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
682 * 0x88 (128 bytes of power management registers)
683 * 0xd0 (16 bytes of SMB registers)
684 */
685static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
686{
687 u16 pm, smb;
688
689 pci_read_config_word(dev, 0x88, &pm);
690 pm &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 691 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
6d85f29b
IK
692
693 pci_read_config_word(dev, 0xd0, &smb);
694 smb &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 695 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
6d85f29b
IK
696}
697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
698
1f56f4a2
GB
699/*
700 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
701 * Disable fast back-to-back on the secondary bus segment
702 */
703static void __devinit quirk_xio2000a(struct pci_dev *dev)
704{
705 struct pci_dev *pdev;
706 u16 command;
707
708 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
709 "secondary bus fast back-to-back transfers disabled\n");
710 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
711 pci_read_config_word(pdev, PCI_COMMAND, &command);
712 if (command & PCI_COMMAND_FAST_BACK)
713 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
714 }
715}
716DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
717 quirk_xio2000a);
1da177e4
LT
718
719#ifdef CONFIG_X86_IO_APIC
720
721#include <asm/io_apic.h>
722
723/*
724 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
725 * devices to the external APIC.
726 *
727 * TODO: When we have device-specific interrupt routers,
728 * this code will go away from quirks.
729 */
1597cacb 730static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
731{
732 u8 tmp;
733
734 if (nr_ioapics < 1)
735 tmp = 0; /* nothing routed to external APIC */
736 else
737 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
738
f0fda801 739 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
740 tmp == 0 ? "Disa" : "Ena");
741
742 /* Offset 0x58: External APIC IRQ output control */
743 pci_write_config_byte (dev, 0x58, tmp);
744}
652c538e 745DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 746DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 747
a1740913
KW
748/*
749 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
750 * This leads to doubled level interrupt rates.
751 * Set this bit to get rid of cycle wastage.
752 * Otherwise uncritical.
753 */
1597cacb 754static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
755{
756 u8 misc_control2;
757#define BYPASS_APIC_DEASSERT 8
758
759 pci_read_config_byte(dev, 0x5B, &misc_control2);
760 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 761 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
762 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
763 }
764}
765DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 766DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 767
1da177e4
LT
768/*
769 * The AMD io apic can hang the box when an apic irq is masked.
770 * We check all revs >= B0 (yet not in the pre production!) as the bug
771 * is currently marked NoFix
772 *
773 * We have multiple reports of hangs with this chipset that went away with
236561e5 774 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
775 * of course. However the advice is demonstrably good even if so..
776 */
777static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
778{
44c10138 779 if (dev->revision >= 0x02) {
f0fda801 780 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
781 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
782 }
783}
652c538e 784DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
785
786static void __init quirk_ioapic_rmw(struct pci_dev *dev)
787{
788 if (dev->devfn == 0 && dev->bus->number == 0)
789 sis_apic_bug = 1;
790}
652c538e 791DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4
LT
792#endif /* CONFIG_X86_IO_APIC */
793
d556ad4b
PO
794/*
795 * Some settings of MMRBC can lead to data corruption so block changes.
796 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
797 */
798static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
799{
aa288d4d 800 if (dev->subordinate && dev->revision <= 0x12) {
f0fda801 801 dev_info(&dev->dev, "AMD8131 rev %x detected; "
802 "disabling PCI-X MMRBC\n", dev->revision);
d556ad4b
PO
803 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
804 }
805}
806DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 807
1da177e4
LT
808/*
809 * FIXME: it is questionable that quirk_via_acpi
810 * is needed. It shows up as an ISA bridge, and does not
811 * support the PCI_INTERRUPT_LINE register at all. Therefore
812 * it seems like setting the pci_dev's 'irq' to the
813 * value of the ACPI SCI interrupt is only done for convenience.
814 * -jgarzik
815 */
816static void __devinit quirk_via_acpi(struct pci_dev *d)
817{
818 /*
819 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
820 */
821 u8 irq;
822 pci_read_config_byte(d, 0x42, &irq);
823 irq &= 0xf;
824 if (irq && (irq != 2))
825 d->irq = irq;
826}
652c538e
AM
827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 829
09d6029f
DD
830
831/*
1597cacb 832 * VIA bridges which have VLink
09d6029f 833 */
1597cacb 834
c06bb5d4
JD
835static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
836
837static void quirk_via_bridge(struct pci_dev *dev)
838{
839 /* See what bridge we have and find the device ranges */
840 switch (dev->device) {
841 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
842 /* The VT82C686 is special, it attaches to PCI and can have
843 any device number. All its subdevices are functions of
844 that single device. */
845 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
846 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
847 break;
848 case PCI_DEVICE_ID_VIA_8237:
849 case PCI_DEVICE_ID_VIA_8237A:
850 via_vlink_dev_lo = 15;
851 break;
852 case PCI_DEVICE_ID_VIA_8235:
853 via_vlink_dev_lo = 16;
854 break;
855 case PCI_DEVICE_ID_VIA_8231:
856 case PCI_DEVICE_ID_VIA_8233_0:
857 case PCI_DEVICE_ID_VIA_8233A:
858 case PCI_DEVICE_ID_VIA_8233C_0:
859 via_vlink_dev_lo = 17;
860 break;
861 }
862}
863DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
864DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
865DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
866DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
867DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
868DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
869DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
870DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 871
1597cacb
AC
872/**
873 * quirk_via_vlink - VIA VLink IRQ number update
874 * @dev: PCI device
875 *
876 * If the device we are dealing with is on a PIC IRQ we need to
877 * ensure that the IRQ line register which usually is not relevant
878 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
879 * to the right place.
880 * We only do this on systems where a VIA south bridge was detected,
881 * and only for VIA devices on the motherboard (see quirk_via_bridge
882 * above).
1597cacb
AC
883 */
884
885static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
886{
887 u8 irq, new_irq;
888
c06bb5d4
JD
889 /* Check if we have VLink at all */
890 if (via_vlink_dev_lo == -1)
09d6029f
DD
891 return;
892
893 new_irq = dev->irq;
894
895 /* Don't quirk interrupts outside the legacy IRQ range */
896 if (!new_irq || new_irq > 15)
897 return;
898
1597cacb 899 /* Internal device ? */
c06bb5d4
JD
900 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
901 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
902 return;
903
904 /* This is an internal VLink device on a PIC interrupt. The BIOS
905 ought to have set this but may not have, so we redo it */
906
25be5e6c
LB
907 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
908 if (new_irq != irq) {
f0fda801 909 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
910 irq, new_irq);
25be5e6c
LB
911 udelay(15); /* unknown if delay really needed */
912 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
913 }
914}
1597cacb 915DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 916
1da177e4
LT
917/*
918 * VIA VT82C598 has its device ID settable and many BIOSes
919 * set it to the ID of VT82C597 for backward compatibility.
920 * We need to switch it off to be able to recognize the real
921 * type of the chip.
922 */
923static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
924{
925 pci_write_config_byte(dev, 0xfc, 0);
926 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
927}
652c538e 928DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
929
930/*
931 * CardBus controllers have a legacy base address that enables them
932 * to respond as i82365 pcmcia controllers. We don't want them to
933 * do this even if the Linux CardBus driver is not loaded, because
934 * the Linux i82365 driver does not (and should not) handle CardBus.
935 */
1597cacb 936static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4
LT
937{
938 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
939 return;
940 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
941}
942DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
e1a2a51e 943DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1da177e4
LT
944
945/*
946 * Following the PCI ordering rules is optional on the AMD762. I'm not
947 * sure what the designers were smoking but let's not inhale...
948 *
949 * To be fair to AMD, it follows the spec by default, its BIOS people
950 * who turn it off!
951 */
1597cacb 952static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
953{
954 u32 pcic;
955 pci_read_config_dword(dev, 0x4C, &pcic);
956 if ((pcic&6)!=6) {
957 pcic |= 6;
f0fda801 958 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
959 pci_write_config_dword(dev, 0x4C, pcic);
960 pci_read_config_dword(dev, 0x84, &pcic);
961 pcic |= (1<<23); /* Required in this mode */
962 pci_write_config_dword(dev, 0x84, pcic);
963 }
964}
652c538e 965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 966DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
967
968/*
969 * DreamWorks provided workaround for Dunord I-3000 problem
970 *
971 * This card decodes and responds to addresses not apparently
972 * assigned to it. We force a larger allocation to ensure that
973 * nothing gets put too close to it.
974 */
975static void __devinit quirk_dunord ( struct pci_dev * dev )
976{
977 struct resource *r = &dev->resource [1];
978 r->start = 0;
979 r->end = 0xffffff;
980}
652c538e 981DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
982
983/*
984 * i82380FB mobile docking controller: its PCI-to-PCI bridge
985 * is subtractive decoding (transparent), and does indicate this
986 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
987 * instead of 0x01.
988 */
989static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
990{
991 dev->transparent = 1;
992}
652c538e
AM
993DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
994DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
995
996/*
997 * Common misconfiguration of the MediaGX/Geode PCI master that will
998 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
999 * datasheets found at http://www.national.com/ds/GX for info on what
1000 * these bits do. <christer@weinigel.se>
1001 */
1597cacb 1002static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
1003{
1004 u8 reg;
1005 pci_read_config_byte(dev, 0x41, &reg);
1006 if (reg & 2) {
1007 reg &= ~2;
f0fda801 1008 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1da177e4
LT
1009 pci_write_config_byte(dev, 0x41, reg);
1010 }
1011}
652c538e
AM
1012DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1013DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 1014
1da177e4
LT
1015/*
1016 * Ensure C0 rev restreaming is off. This is normally done by
1017 * the BIOS but in the odd case it is not the results are corruption
1018 * hence the presence of a Linux check
1019 */
1597cacb 1020static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
1021{
1022 u16 config;
1da177e4 1023
44c10138 1024 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
1025 return;
1026 pci_read_config_word(pdev, 0x40, &config);
1027 if (config & (1<<6)) {
1028 config &= ~(1<<6);
1029 pci_write_config_word(pdev, 0x40, config);
f0fda801 1030 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
1031 }
1032}
652c538e 1033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1034DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1035
05a7d22b 1036static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1037{
5deab536 1038 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1039 u8 tmp;
ab17443a 1040
05a7d22b
CC
1041 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1042 if (tmp == 0x01) {
ab17443a
CH
1043 pci_read_config_byte(pdev, 0x40, &tmp);
1044 pci_write_config_byte(pdev, 0x40, tmp|1);
1045 pci_write_config_byte(pdev, 0x9, 1);
1046 pci_write_config_byte(pdev, 0xa, 6);
1047 pci_write_config_byte(pdev, 0x40, tmp);
1048
c9f89475 1049 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1050 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1051 }
1052}
05a7d22b 1053DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1054DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1055DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1056DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1057DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1058DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
ab17443a 1059
1da177e4
LT
1060/*
1061 * Serverworks CSB5 IDE does not fully support native mode
1062 */
1063static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1064{
1065 u8 prog;
1066 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1067 if (prog & 5) {
1068 prog &= ~5;
1069 pdev->class &= ~5;
1070 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1071 /* PCI layer will sort out resources */
1da177e4
LT
1072 }
1073}
652c538e 1074DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1075
1076/*
1077 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1078 */
1079static void __init quirk_ide_samemode(struct pci_dev *pdev)
1080{
1081 u8 prog;
1082
1083 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1084
1085 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1086 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1087 prog &= ~5;
1088 pdev->class &= ~5;
1089 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1090 }
1091}
368c73d4 1092DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1093
979b1791
AC
1094/*
1095 * Some ATA devices break if put into D3
1096 */
1097
1098static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1099{
1100 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1101 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1102 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1103}
1104DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1105DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
7a661c6f
AC
1106/* ALi loses some register settings that we cannot then restore */
1107DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1108/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1109 occur when mode detecting */
1110DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
979b1791 1111
1da177e4
LT
1112/* This was originally an Alpha specific thing, but it really fits here.
1113 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1114 */
1115static void __init quirk_eisa_bridge(struct pci_dev *dev)
1116{
1117 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1118}
652c538e 1119DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1120
7daa0c4f 1121
1da177e4
LT
1122/*
1123 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1124 * is not activated. The myth is that Asus said that they do not want the
1125 * users to be irritated by just another PCI Device in the Win98 device
1126 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1127 * package 2.7.0 for details)
1128 *
1129 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1130 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1131 * becomes necessary to do this tweak in two steps -- the chosen trigger
1132 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1133 *
1134 * Note that we used to unhide the SMBus that way on Toshiba laptops
1135 * (Satellite A40 and Tecra M2) but then found that the thermal management
1136 * was done by SMM code, which could cause unsynchronized concurrent
1137 * accesses to the SMBus registers, with potentially bad effects. Thus you
1138 * should be very careful when adding new entries: if SMM is accessing the
1139 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1140 *
1141 * Likewise, many recent laptops use ACPI for thermal management. If the
1142 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1143 * natively, and keeping the SMBus hidden is the right thing to do. If you
1144 * are about to add an entry in the table below, please first disassemble
1145 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1146 */
9d24a81e 1147static int asus_hides_smbus;
1da177e4
LT
1148
1149static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1150{
1151 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1152 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1153 switch(dev->subsystem_device) {
a00db371 1154 case 0x8025: /* P4B-LX */
1da177e4
LT
1155 case 0x8070: /* P4B */
1156 case 0x8088: /* P4B533 */
1157 case 0x1626: /* L3C notebook */
1158 asus_hides_smbus = 1;
1159 }
2f2d39d2 1160 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1da177e4
LT
1161 switch(dev->subsystem_device) {
1162 case 0x80b1: /* P4GE-V */
1163 case 0x80b2: /* P4PE */
1164 case 0x8093: /* P4B533-V */
1165 asus_hides_smbus = 1;
1166 }
2f2d39d2 1167 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1da177e4
LT
1168 switch(dev->subsystem_device) {
1169 case 0x8030: /* P4T533 */
1170 asus_hides_smbus = 1;
1171 }
2f2d39d2 1172 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1173 switch (dev->subsystem_device) {
1174 case 0x8070: /* P4G8X Deluxe */
1175 asus_hides_smbus = 1;
1176 }
2f2d39d2 1177 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1178 switch (dev->subsystem_device) {
1179 case 0x80c9: /* PU-DLS */
1180 asus_hides_smbus = 1;
1181 }
2f2d39d2 1182 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1183 switch (dev->subsystem_device) {
1184 case 0x1751: /* M2N notebook */
1185 case 0x1821: /* M5N notebook */
4096ed0f 1186 case 0x1897: /* A6L notebook */
1da177e4
LT
1187 asus_hides_smbus = 1;
1188 }
2f2d39d2 1189 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1190 switch (dev->subsystem_device) {
1191 case 0x184b: /* W1N notebook */
1192 case 0x186a: /* M6Ne notebook */
1193 asus_hides_smbus = 1;
1194 }
2f2d39d2 1195 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1196 switch (dev->subsystem_device) {
1197 case 0x80f2: /* P4P800-X */
1198 asus_hides_smbus = 1;
1199 }
2f2d39d2 1200 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1201 switch (dev->subsystem_device) {
1202 case 0x1882: /* M6V notebook */
2d1e1c75 1203 case 0x1977: /* A6VA notebook */
acc06632
RM
1204 asus_hides_smbus = 1;
1205 }
1da177e4
LT
1206 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1207 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1208 switch(dev->subsystem_device) {
1209 case 0x088C: /* HP Compaq nc8000 */
1210 case 0x0890: /* HP Compaq nc6000 */
1211 asus_hides_smbus = 1;
1212 }
2f2d39d2 1213 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1214 switch (dev->subsystem_device) {
1215 case 0x12bc: /* HP D330L */
e3b1bd57 1216 case 0x12bd: /* HP D530 */
74c57428 1217 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1218 asus_hides_smbus = 1;
1219 }
677cc644
JD
1220 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1221 switch (dev->subsystem_device) {
1222 case 0x12bf: /* HP xw4100 */
1223 asus_hides_smbus = 1;
1224 }
1da177e4
LT
1225 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1226 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1227 switch(dev->subsystem_device) {
1228 case 0xC00C: /* Samsung P35 notebook */
1229 asus_hides_smbus = 1;
1230 }
c87f883e
RIZ
1231 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1232 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1233 switch(dev->subsystem_device) {
1234 case 0x0058: /* Compaq Evo N620c */
1235 asus_hides_smbus = 1;
1236 }
d7698edc 1237 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1238 switch(dev->subsystem_device) {
1239 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1240 /* Motherboard doesn't have Host bridge
1241 * subvendor/subdevice IDs, therefore checking
1242 * its on-board VGA controller */
1243 asus_hides_smbus = 1;
1244 }
8293b0f6 1245 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
10260d9a
JD
1246 switch(dev->subsystem_device) {
1247 case 0x00b8: /* Compaq Evo D510 CMT */
1248 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1249 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1250 /* Motherboard doesn't have Host bridge
1251 * subvendor/subdevice IDs and on-board VGA
1252 * controller is disabled if an AGP card is
1253 * inserted, therefore checking USB UHCI
1254 * Controller #1 */
10260d9a
JD
1255 asus_hides_smbus = 1;
1256 }
27e46859
KH
1257 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1258 switch (dev->subsystem_device) {
1259 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1260 /* Motherboard doesn't have host bridge
1261 * subvendor/subdevice IDs, therefore checking
1262 * its on-board VGA controller */
1263 asus_hides_smbus = 1;
1264 }
1da177e4
LT
1265 }
1266}
652c538e
AM
1267DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1273DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1277
1278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1279DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1281
1597cacb 1282static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1283{
1284 u16 val;
1285
1286 if (likely(!asus_hides_smbus))
1287 return;
1288
1289 pci_read_config_word(dev, 0xF2, &val);
1290 if (val & 0x8) {
1291 pci_write_config_word(dev, 0xF2, val & (~0x8));
1292 pci_read_config_word(dev, 0xF2, &val);
1293 if (val & 0x8)
f0fda801 1294 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1da177e4 1295 else
f0fda801 1296 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1297 }
1298}
652c538e
AM
1299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1303DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1306DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1307DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1308DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1309DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1310DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1311DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1312DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1313
e1a2a51e
RW
1314/* It appears we just have one such device. If not, we have a warning */
1315static void __iomem *asus_rcba_base;
1316static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1317{
e1a2a51e 1318 u32 rcba;
acc06632
RM
1319
1320 if (likely(!asus_hides_smbus))
1321 return;
e1a2a51e
RW
1322 WARN_ON(asus_rcba_base);
1323
acc06632 1324 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1325 /* use bits 31:14, 16 kB aligned */
1326 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1327 if (asus_rcba_base == NULL)
1328 return;
1329}
1330
1331static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1332{
1333 u32 val;
1334
1335 if (likely(!asus_hides_smbus || !asus_rcba_base))
1336 return;
1337 /* read the Function Disable register, dword mode only */
1338 val = readl(asus_rcba_base + 0x3418);
1339 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1340}
1341
1342static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1343{
1344 if (likely(!asus_hides_smbus || !asus_rcba_base))
1345 return;
1346 iounmap(asus_rcba_base);
1347 asus_rcba_base = NULL;
f0fda801 1348 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1349}
e1a2a51e
RW
1350
1351static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1352{
1353 asus_hides_smbus_lpc_ich6_suspend(dev);
1354 asus_hides_smbus_lpc_ich6_resume_early(dev);
1355 asus_hides_smbus_lpc_ich6_resume(dev);
1356}
652c538e 1357DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1358DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1359DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1360DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1361
1da177e4
LT
1362/*
1363 * SiS 96x south bridge: BIOS typically hides SMBus device...
1364 */
1597cacb 1365static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1366{
1367 u8 val = 0;
1da177e4 1368 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1369 if (val & 0x10) {
f0fda801 1370 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1371 pci_write_config_byte(dev, 0x77, val & ~0x10);
1372 }
1da177e4 1373}
652c538e
AM
1374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1378DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1379DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1380DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1381DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1382
1da177e4
LT
1383/*
1384 * ... This is further complicated by the fact that some SiS96x south
1385 * bridges pretend to be 85C503/5513 instead. In that case see if we
1386 * spotted a compatible north bridge to make sure.
1387 * (pci_find_device doesn't work yet)
1388 *
1389 * We can also enable the sis96x bit in the discovery register..
1390 */
1da177e4
LT
1391#define SIS_DETECT_REGISTER 0x40
1392
1597cacb 1393static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1394{
1395 u8 reg;
1396 u16 devid;
1397
1398 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1399 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1400 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1401 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1402 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1403 return;
1404 }
1405
1da177e4 1406 /*
2f5c33b3
MH
1407 * Ok, it now shows up as a 96x.. run the 96x quirk by
1408 * hand in case it has already been processed.
1409 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1410 */
1411 dev->device = devid;
2f5c33b3 1412 quirk_sis_96x_smbus(dev);
1da177e4 1413}
652c538e 1414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1415DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1416
1da177e4 1417
e5548e96
BJD
1418/*
1419 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1420 * and MC97 modem controller are disabled when a second PCI soundcard is
1421 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1422 * -- bjd
1423 */
1597cacb 1424static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1425{
1426 u8 val;
1427 int asus_hides_ac97 = 0;
1428
1429 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1430 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1431 asus_hides_ac97 = 1;
1432 }
1433
1434 if (!asus_hides_ac97)
1435 return;
1436
1437 pci_read_config_byte(dev, 0x50, &val);
1438 if (val & 0xc0) {
1439 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1440 pci_read_config_byte(dev, 0x50, &val);
1441 if (val & 0xc0)
f0fda801 1442 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
e5548e96 1443 else
f0fda801 1444 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1445 }
1446}
652c538e 1447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1448DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1449
77967052 1450#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1451
1452/*
1453 * If we are using libata we can drive this chip properly but must
1454 * do this early on to make the additional device appear during
1455 * the PCI scanning.
1456 */
5ee2ae7f 1457static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1458{
e34bb370 1459 u32 conf1, conf5, class;
15e0c694
AC
1460 u8 hdr;
1461
1462 /* Only poke fn 0 */
1463 if (PCI_FUNC(pdev->devfn))
1464 return;
1465
5ee2ae7f
TH
1466 pci_read_config_dword(pdev, 0x40, &conf1);
1467 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1468
5ee2ae7f
TH
1469 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1470 conf5 &= ~(1 << 24); /* Clear bit 24 */
1471
1472 switch (pdev->device) {
4daedcfe
TH
1473 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1474 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
5ee2ae7f
TH
1475 /* The controller should be in single function ahci mode */
1476 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1477 break;
1478
1479 case PCI_DEVICE_ID_JMICRON_JMB365:
1480 case PCI_DEVICE_ID_JMICRON_JMB366:
1481 /* Redirect IDE second PATA port to the right spot */
1482 conf5 |= (1 << 24);
1483 /* Fall through */
1484 case PCI_DEVICE_ID_JMICRON_JMB361:
1485 case PCI_DEVICE_ID_JMICRON_JMB363:
1486 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1487 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1488 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1489 break;
1490
1491 case PCI_DEVICE_ID_JMICRON_JMB368:
1492 /* The controller should be in single function IDE mode */
1493 conf1 |= 0x00C00000; /* Set 22, 23 */
1494 break;
15e0c694 1495 }
5ee2ae7f
TH
1496
1497 pci_write_config_dword(pdev, 0x40, conf1);
1498 pci_write_config_dword(pdev, 0x80, conf5);
1499
1500 /* Update pdev accordingly */
1501 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1502 pdev->hdr_type = hdr & 0x7f;
1503 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1504
1505 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1506 pdev->class = class >> 8;
15e0c694 1507}
5ee2ae7f
TH
1508DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1509DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1510DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
5ee2ae7f
TH
1511DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1512DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1513DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1514DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
e1a2a51e
RW
1515DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1516DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1517DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
e1a2a51e
RW
1518DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1519DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1520DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1521DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
15e0c694
AC
1522
1523#endif
1524
1da177e4
LT
1525#ifdef CONFIG_X86_IO_APIC
1526static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1527{
1528 int i;
1529
1530 if ((pdev->class >> 8) != 0xff00)
1531 return;
1532
1533 /* the first BAR is the location of the IO APIC...we must
1534 * not touch this (and it's already covered by the fixmap), so
1535 * forcibly insert it into the resource tree */
1536 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1537 insert_resource(&iomem_resource, &pdev->resource[0]);
1538
1539 /* The next five BARs all seem to be rubbish, so just clean
1540 * them out */
1541 for (i=1; i < 6; i++) {
1542 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1543 }
1544
1545}
652c538e 1546DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1547#endif
1548
1da177e4
LT
1549static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1550{
0ba379ec
EB
1551 pci_msi_off(pdev);
1552 pdev->no_msi = 1;
1da177e4 1553}
652c538e
AM
1554DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1555DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1556DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1557
4602b88d
KA
1558
1559/*
1560 * It's possible for the MSI to get corrupted if shpc and acpi
1561 * are used together on certain PXH-based systems.
1562 */
1563static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1564{
f5f2b131 1565 pci_msi_off(dev);
4602b88d 1566 dev->no_msi = 1;
f0fda801 1567 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1568}
1569DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1570DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1571DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1572DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1573DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1574
ffadcc2f
KCA
1575/*
1576 * Some Intel PCI Express chipsets have trouble with downstream
1577 * device power management.
1578 */
1579static void quirk_intel_pcie_pm(struct pci_dev * dev)
1580{
1581 pci_pm_d3_delay = 120;
1582 dev->no_d1d2 = 1;
1583}
1584
1585DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1586DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1589DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1590DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1591DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1592DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1594DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1595DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1596DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1597DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1601DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1606
426b3b8d 1607#ifdef CONFIG_X86_IO_APIC
e1d3a908
SA
1608/*
1609 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1610 * remap the original interrupt in the linux kernel to the boot interrupt, so
1611 * that a PCI device's interrupt handler is installed on the boot interrupt
1612 * line instead.
1613 */
1614static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1615{
41b9eb26 1616 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1617 return;
1618
1619 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
fdcdaf6c
BH
1620 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1621 dev->vendor, dev->device);
e1d3a908 1622}
88d1dce3
OD
1623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1625DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1631DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1632DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1633DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1634DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1635DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1636DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1637DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1638DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1639
426b3b8d
SA
1640/*
1641 * On some chipsets we can disable the generation of legacy INTx boot
1642 * interrupts.
1643 */
1644
1645/*
1646 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1647 * 300641-004US, section 5.7.3.
1648 */
1649#define INTEL_6300_IOAPIC_ABAR 0x40
1650#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1651
1652static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1653{
1654 u16 pci_config_word;
1655
1656 if (noioapicquirk)
1657 return;
1658
1659 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1660 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1661 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1662
fdcdaf6c
BH
1663 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1664 dev->vendor, dev->device);
426b3b8d 1665}
88d1dce3
OD
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1667DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1668
1669/*
1670 * disable boot interrupts on HT-1000
1671 */
1672#define BC_HT1000_FEATURE_REG 0x64
1673#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1674#define BC_HT1000_MAP_IDX 0xC00
1675#define BC_HT1000_MAP_DATA 0xC01
1676
1677static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1678{
1679 u32 pci_config_dword;
1680 u8 irq;
1681
1682 if (noioapicquirk)
1683 return;
1684
1685 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1686 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1687 BC_HT1000_PIC_REGS_ENABLE);
1688
1689 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1690 outb(irq, BC_HT1000_MAP_IDX);
1691 outb(0x00, BC_HT1000_MAP_DATA);
1692 }
1693
1694 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1695
fdcdaf6c
BH
1696 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1697 dev->vendor, dev->device);
77251188 1698}
88d1dce3
OD
1699DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1700DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1701
1702/*
1703 * disable boot interrupts on AMD and ATI chipsets
1704 */
1705/*
1706 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1707 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1708 * (due to an erratum).
1709 */
1710#define AMD_813X_MISC 0x40
1711#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 1712#define AMD_813X_REV_B1 0x12
bbe19443 1713#define AMD_813X_REV_B2 0x13
542622da
OD
1714
1715static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1716{
1717 u32 pci_config_dword;
1718
1719 if (noioapicquirk)
1720 return;
4fd8bdc5
SA
1721 if ((dev->revision == AMD_813X_REV_B1) ||
1722 (dev->revision == AMD_813X_REV_B2))
bbe19443 1723 return;
542622da
OD
1724
1725 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1726 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1727 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1728
fdcdaf6c
BH
1729 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1730 dev->vendor, dev->device);
542622da 1731}
4fd8bdc5
SA
1732DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1733DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1734DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1735DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1736
1737#define AMD_8111_PCI_IRQ_ROUTING 0x56
1738
1739static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1740{
1741 u16 pci_config_word;
1742
1743 if (noioapicquirk)
1744 return;
1745
1746 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1747 if (!pci_config_word) {
fdcdaf6c
BH
1748 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1749 "already disabled\n", dev->vendor, dev->device);
542622da
OD
1750 return;
1751 }
1752 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
fdcdaf6c
BH
1753 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1754 dev->vendor, dev->device);
542622da 1755}
88d1dce3
OD
1756DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1757DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1758#endif /* CONFIG_X86_IO_APIC */
1759
33dced2e
SS
1760/*
1761 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1762 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1763 * Re-allocate the region if needed...
1764 */
1765static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1766{
1767 struct resource *r = &dev->resource[0];
1768
1769 if (r->start & 0x8) {
1770 r->start = 0;
1771 r->end = 0xf;
1772 }
1773}
1774DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1775 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1776 quirk_tc86c001_ide);
1777
1da177e4
LT
1778static void __devinit quirk_netmos(struct pci_dev *dev)
1779{
1780 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1781 unsigned int num_serial = dev->subsystem_device & 0xf;
1782
1783 /*
1784 * These Netmos parts are multiport serial devices with optional
1785 * parallel ports. Even when parallel ports are present, they
1786 * are identified as class SERIAL, which means the serial driver
1787 * will claim them. To prevent this, mark them as class OTHER.
1788 * These combo devices should be claimed by parport_serial.
1789 *
1790 * The subdevice ID is of the form 0x00PS, where <P> is the number
1791 * of parallel ports and <S> is the number of serial ports.
1792 */
1793 switch (dev->device) {
4c9c1686
JS
1794 case PCI_DEVICE_ID_NETMOS_9835:
1795 /* Well, this rule doesn't hold for the following 9835 device */
1796 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1797 dev->subsystem_device == 0x0299)
1798 return;
1da177e4
LT
1799 case PCI_DEVICE_ID_NETMOS_9735:
1800 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1801 case PCI_DEVICE_ID_NETMOS_9845:
1802 case PCI_DEVICE_ID_NETMOS_9855:
1803 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1804 num_parallel) {
f0fda801 1805 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1da177e4
LT
1806 "%u serial); changing class SERIAL to OTHER "
1807 "(use parport_serial)\n",
1808 dev->device, num_parallel, num_serial);
1809 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1810 (dev->class & 0xff);
1811 }
1812 }
1813}
1814DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1815
16a74744
BH
1816static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1817{
e64aeccb 1818 u16 command, pmcsr;
16a74744
BH
1819 u8 __iomem *csr;
1820 u8 cmd_hi;
e64aeccb 1821 int pm;
16a74744
BH
1822
1823 switch (dev->device) {
1824 /* PCI IDs taken from drivers/net/e100.c */
1825 case 0x1029:
1826 case 0x1030 ... 0x1034:
1827 case 0x1038 ... 0x103E:
1828 case 0x1050 ... 0x1057:
1829 case 0x1059:
1830 case 0x1064 ... 0x106B:
1831 case 0x1091 ... 0x1095:
1832 case 0x1209:
1833 case 0x1229:
1834 case 0x2449:
1835 case 0x2459:
1836 case 0x245D:
1837 case 0x27DC:
1838 break;
1839 default:
1840 return;
1841 }
1842
1843 /*
1844 * Some firmware hands off the e100 with interrupts enabled,
1845 * which can cause a flood of interrupts if packets are
1846 * received before the driver attaches to the device. So
1847 * disable all e100 interrupts here. The driver will
1848 * re-enable them when it's ready.
1849 */
1850 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1851
1bef7dc0 1852 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1853 return;
1854
e64aeccb
IK
1855 /*
1856 * Check that the device is in the D0 power state. If it's not,
1857 * there is no point to look any further.
1858 */
1859 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1860 if (pm) {
1861 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1862 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1863 return;
1864 }
1865
1bef7dc0
BH
1866 /* Convert from PCI bus to resource space. */
1867 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1868 if (!csr) {
f0fda801 1869 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1870 return;
1871 }
1872
1873 cmd_hi = readb(csr + 3);
1874 if (cmd_hi == 0) {
f0fda801 1875 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1876 "disabling\n");
16a74744
BH
1877 writeb(1, csr + 3);
1878 }
1879
1880 iounmap(csr);
1881}
4e68fc97 1882DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
a5312e28 1883
649426ef
AD
1884/*
1885 * The 82575 and 82598 may experience data corruption issues when transitioning
1886 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1887 */
1888static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1889{
1890 dev_info(&dev->dev, "Disabling L0s\n");
1891 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1892}
1893DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1894DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1895DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1896DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1897DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1898DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1899DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1900DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1901DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1902DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1903DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1904DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1906DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1907
a5312e28
IK
1908static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1909{
1910 /* rev 1 ncr53c810 chips don't set the class at all which means
1911 * they don't get their resources remapped. Fix that here.
1912 */
1913
1914 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1915 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1916 dev->class = PCI_CLASS_STORAGE_SCSI;
1917 }
1918}
1919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1920
9d265124
DY
1921/* Enable 1k I/O space granularity on the Intel P64H2 */
1922static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1923{
1924 u16 en1k;
1925 u8 io_base_lo, io_limit_lo;
1926 unsigned long base, limit;
1927 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1928
1929 pci_read_config_word(dev, 0x40, &en1k);
1930
1931 if (en1k & 0x200) {
f0fda801 1932 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
9d265124
DY
1933
1934 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1935 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1936 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1937 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1938
1939 if (base <= limit) {
1940 res->start = base;
1941 res->end = limit + 0x3ff;
1942 }
1943 }
1944}
1945DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1946
15a260d5
DY
1947/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1948 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1949 * in drivers/pci/setup-bus.c
1950 */
1951static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1952{
1953 u16 en1k, iobl_adr, iobl_adr_1k;
1954 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1955
1956 pci_read_config_word(dev, 0x40, &en1k);
1957
1958 if (en1k & 0x200) {
1959 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1960
1961 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1962
1963 if (iobl_adr != iobl_adr_1k) {
f0fda801 1964 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
15a260d5
DY
1965 iobl_adr,iobl_adr_1k);
1966 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1967 }
1968 }
1969}
1970DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1971
cf34a8e0
BG
1972/* Under some circumstances, AER is not linked with extended capabilities.
1973 * Force it to be linked by setting the corresponding control bit in the
1974 * config space.
1975 */
1597cacb 1976static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1977{
1978 uint8_t b;
1979 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1980 if (!(b & 0x20)) {
1981 pci_write_config_byte(dev, 0xf41, b | 0x20);
f0fda801 1982 dev_info(&dev->dev,
1983 "Linking AER extended capability\n");
cf34a8e0
BG
1984 }
1985 }
1986}
1987DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1988 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 1989DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 1990 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1991
53a9bf42
TY
1992static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1993{
1994 /*
1995 * Disable PCI Bus Parking and PCI Master read caching on CX700
1996 * which causes unspecified timing errors with a VT6212L on the PCI
ca846392
TY
1997 * bus leading to USB2.0 packet loss.
1998 *
1999 * This quirk is only enabled if a second (on the external PCI bus)
2000 * VT6212L is found -- the CX700 core itself also contains a USB
2001 * host controller with the same PCI ID as the VT6212L.
53a9bf42
TY
2002 */
2003
ca846392
TY
2004 /* Count VT6212L instances */
2005 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2006 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
53a9bf42 2007 uint8_t b;
ca846392
TY
2008
2009 /* p should contain the first (internal) VT6212L -- see if we have
2010 an external one by searching again */
2011 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2012 if (!p)
2013 return;
2014 pci_dev_put(p);
2015
53a9bf42
TY
2016 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2017 if (b & 0x40) {
2018 /* Turn off PCI Bus Parking */
2019 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2020
bc043274
TY
2021 dev_info(&dev->dev,
2022 "Disabling VIA CX700 PCI parking\n");
2023 }
2024 }
2025
2026 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2027 if (b != 0) {
53a9bf42
TY
2028 /* Turn off PCI Master read caching */
2029 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
2030
2031 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 2032 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
2033
2034 /* Disable "Read FIFO Timer" */
53a9bf42
TY
2035 pci_write_config_byte(dev, 0x77, 0x0);
2036
d6505a52 2037 dev_info(&dev->dev,
bc043274 2038 "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
2039 }
2040 }
2041}
ca846392 2042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
53a9bf42 2043
99cb233d
BL
2044/*
2045 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2046 * VPD end tag will hang the device. This problem was initially
2047 * observed when a vpd entry was created in sysfs
2048 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2049 * will dump 32k of data. Reading a full 32k will cause an access
2050 * beyond the VPD end tag causing the device to hang. Once the device
2051 * is hung, the bnx2 driver will not be able to reset the device.
2052 * We believe that it is legal to read beyond the end tag and
2053 * therefore the solution is to limit the read/write length.
2054 */
2055static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2056{
9d82d8ea 2057 /*
35405f25
DH
2058 * Only disable the VPD capability for 5706, 5706S, 5708,
2059 * 5708S and 5709 rev. A
9d82d8ea 2060 */
99cb233d 2061 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 2062 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 2063 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 2064 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2065 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2066 (dev->revision & 0xf0) == 0x0)) {
2067 if (dev->vpd)
2068 dev->vpd->len = 0x80;
2069 }
2070}
2071
bffadffd
YZ
2072DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2073 PCI_DEVICE_ID_NX2_5706,
2074 quirk_brcm_570x_limit_vpd);
2075DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2076 PCI_DEVICE_ID_NX2_5706S,
2077 quirk_brcm_570x_limit_vpd);
2078DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2079 PCI_DEVICE_ID_NX2_5708,
2080 quirk_brcm_570x_limit_vpd);
2081DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2082 PCI_DEVICE_ID_NX2_5708S,
2083 quirk_brcm_570x_limit_vpd);
2084DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2085 PCI_DEVICE_ID_NX2_5709,
2086 quirk_brcm_570x_limit_vpd);
2087DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2088 PCI_DEVICE_ID_NX2_5709S,
2089 quirk_brcm_570x_limit_vpd);
99cb233d 2090
26c56dc0
MM
2091/* Originally in EDAC sources for i82875P:
2092 * Intel tells BIOS developers to hide device 6 which
2093 * configures the overflow device access containing
2094 * the DRBs - this is where we expose device 6.
2095 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2096 */
2097static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2098{
2099 u8 reg;
2100
2101 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2102 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2103 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2104 }
2105}
2106
2107DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2108 quirk_unhide_mch_dev6);
2109DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2110 quirk_unhide_mch_dev6);
2111
2112
3f79e107 2113#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2114/* Some chipsets do not support MSI. We cannot easily rely on setting
2115 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2116 * some other busses controlled by the chipset even if Linux is not
2117 * aware of it. Instead of setting the flag on all busses in the
2118 * machine, simply disable MSI globally.
3f79e107 2119 */
ebdf7d39 2120static void __init quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2121{
88187dfa 2122 pci_no_msi();
f0fda801 2123 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2124}
ebdf7d39
TH
2125DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2126DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2127DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2129DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
549e1561 2131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
3f79e107
BG
2132
2133/* Disable MSI on chipsets that are known to not support it */
2134static void __devinit quirk_disable_msi(struct pci_dev *dev)
2135{
2136 if (dev->subordinate) {
f0fda801 2137 dev_warn(&dev->dev, "MSI quirk detected; "
2138 "subordinate MSI disabled\n");
3f79e107
BG
2139 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2140 }
2141}
2142DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
134b3450 2143DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
9313ff45 2144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
6397c75c 2145
aff61369
CL
2146/*
2147 * The APC bridge device in AMD 780 family northbridges has some random
2148 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2149 * we use the possible vendor/device IDs of the host bridge for the
2150 * declared quirk, and search for the APC bridge by slot number.
2151 */
2152static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2153{
2154 struct pci_dev *apc_bridge;
2155
2156 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2157 if (apc_bridge) {
2158 if (apc_bridge->device == 0x9602)
2159 quirk_disable_msi(apc_bridge);
2160 pci_dev_put(apc_bridge);
2161 }
2162}
2163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2164DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2165
6397c75c
BG
2166/* Go through the list of Hypertransport capabilities and
2167 * return 1 if a HT MSI capability is found and enabled */
2168static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2169{
7a380507
ME
2170 int pos, ttl = 48;
2171
2172 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2173 while (pos && ttl--) {
2174 u8 flags;
2175
2176 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2177 &flags) == 0)
2178 {
f0fda801 2179 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2180 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2181 "enabled" : "disabled");
7a380507 2182 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2183 }
7a380507
ME
2184
2185 pos = pci_find_next_ht_capability(dev, pos,
2186 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2187 }
2188 return 0;
2189}
2190
2191/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2192static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2193{
2194 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
f0fda801 2195 dev_warn(&dev->dev, "MSI quirk detected; "
2196 "subordinate MSI disabled\n");
6397c75c
BG
2197 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2198 }
2199}
2200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2201 quirk_msi_ht_cap);
6bae1d96 2202
6397c75c
BG
2203/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2204 * MSI are supported if the MSI capability set in any of these mappings.
2205 */
2206static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2207{
2208 struct pci_dev *pdev;
2209
2210 if (!dev->subordinate)
2211 return;
2212
2213 /* check HT MSI cap on this chipset and the root one.
2214 * a single one having MSI is enough to be sure that MSI are supported.
2215 */
11f242f0 2216 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2217 if (!pdev)
2218 return;
0c875c28 2219 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
f0fda801 2220 dev_warn(&dev->dev, "MSI quirk detected; "
2221 "subordinate MSI disabled\n");
6397c75c
BG
2222 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2223 }
11f242f0 2224 pci_dev_put(pdev);
6397c75c
BG
2225}
2226DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2227 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2228
415b6d0e
BH
2229/* Force enable MSI mapping capability on HT bridges */
2230static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2231{
2232 int pos, ttl = 48;
2233
2234 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2235 while (pos && ttl--) {
2236 u8 flags;
2237
2238 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2239 &flags) == 0) {
2240 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2241
2242 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2243 flags | HT_MSI_FLAGS_ENABLE);
2244 }
2245 pos = pci_find_next_ht_capability(dev, pos,
2246 HT_CAPTYPE_MSI_MAPPING);
2247 }
2248}
415b6d0e
BH
2249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2250 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2251 ht_enable_msi_mapping);
9dc625e7 2252
e0ae4f55
YL
2253DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2254 ht_enable_msi_mapping);
2255
e4146bb9 2256/* The P5N32-SLI motherboards from Asus have a problem with msi
75e07fc3
AP
2257 * for the MCP55 NIC. It is not yet determined whether the msi problem
2258 * also affects other devices. As for now, turn off msi for this device.
2259 */
2260static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2261{
e4146bb9
BH
2262 if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
2263 dmi_name_in_vendors("P5N32-E SLI")) {
75e07fc3 2264 dev_info(&dev->dev,
e4146bb9 2265 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
75e07fc3
AP
2266 dev->no_msi = 1;
2267 }
2268}
2269DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2270 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2271 nvenet_msi_disable);
2272
de745306
YL
2273static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2274{
2275 int pos, ttl = 48;
2276 int found = 0;
2277
2278 /* check if there is HT MSI cap or enabled on this device */
2279 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2280 while (pos && ttl--) {
2281 u8 flags;
2282
2283 if (found < 1)
2284 found = 1;
2285 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2286 &flags) == 0) {
2287 if (flags & HT_MSI_FLAGS_ENABLE) {
2288 if (found < 2) {
2289 found = 2;
2290 break;
2291 }
2292 }
2293 }
2294 pos = pci_find_next_ht_capability(dev, pos,
2295 HT_CAPTYPE_MSI_MAPPING);
2296 }
2297
2298 return found;
2299}
2300
2301static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2302{
2303 struct pci_dev *dev;
2304 int pos;
2305 int i, dev_no;
2306 int found = 0;
2307
2308 dev_no = host_bridge->devfn >> 3;
2309 for (i = dev_no + 1; i < 0x20; i++) {
2310 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2311 if (!dev)
2312 continue;
2313
2314 /* found next host bridge ?*/
2315 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2316 if (pos != 0) {
2317 pci_dev_put(dev);
2318 break;
2319 }
2320
2321 if (ht_check_msi_mapping(dev)) {
2322 found = 1;
2323 pci_dev_put(dev);
2324 break;
2325 }
2326 pci_dev_put(dev);
2327 }
2328
2329 return found;
2330}
2331
eeafda70
YL
2332#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2333#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2334
2335static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2336{
2337 int pos, ctrl_off;
2338 int end = 0;
2339 u16 flags, ctrl;
2340
2341 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2342
2343 if (!pos)
2344 goto out;
2345
2346 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2347
2348 ctrl_off = ((flags >> 10) & 1) ?
2349 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2350 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2351
2352 if (ctrl & (1 << 6))
2353 end = 1;
2354
2355out:
2356 return end;
2357}
2358
1dec6b05 2359static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2360{
2361 struct pci_dev *host_bridge;
1dec6b05
YL
2362 int pos;
2363 int i, dev_no;
2364 int found = 0;
2365
2366 dev_no = dev->devfn >> 3;
2367 for (i = dev_no; i >= 0; i--) {
2368 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2369 if (!host_bridge)
2370 continue;
2371
2372 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2373 if (pos != 0) {
2374 found = 1;
2375 break;
2376 }
2377 pci_dev_put(host_bridge);
2378 }
2379
2380 if (!found)
2381 return;
2382
eeafda70
YL
2383 /* don't enable end_device/host_bridge with leaf directly here */
2384 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2385 host_bridge_with_leaf(host_bridge))
de745306
YL
2386 goto out;
2387
1dec6b05
YL
2388 /* root did that ! */
2389 if (msi_ht_cap_enabled(host_bridge))
2390 goto out;
2391
2392 ht_enable_msi_mapping(dev);
2393
2394out:
2395 pci_dev_put(host_bridge);
2396}
2397
2398static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2399{
2400 int pos, ttl = 48;
2401
2402 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2403 while (pos && ttl--) {
2404 u8 flags;
2405
2406 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2407 &flags) == 0) {
6a958d5b 2408 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2409
2410 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2411 flags & ~HT_MSI_FLAGS_ENABLE);
2412 }
2413 pos = pci_find_next_ht_capability(dev, pos,
2414 HT_CAPTYPE_MSI_MAPPING);
2415 }
2416}
2417
de745306 2418static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2419{
2420 struct pci_dev *host_bridge;
2421 int pos;
2422 int found;
2423
2424 /* check if there is HT MSI cap or enabled on this device */
2425 found = ht_check_msi_mapping(dev);
2426
2427 /* no HT MSI CAP */
2428 if (found == 0)
2429 return;
9dc625e7
PC
2430
2431 /*
2432 * HT MSI mapping should be disabled on devices that are below
2433 * a non-Hypertransport host bridge. Locate the host bridge...
2434 */
2435 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2436 if (host_bridge == NULL) {
2437 dev_warn(&dev->dev,
2438 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2439 return;
2440 }
2441
2442 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2443 if (pos != 0) {
2444 /* Host bridge is to HT */
1dec6b05
YL
2445 if (found == 1) {
2446 /* it is not enabled, try to enable it */
de745306
YL
2447 if (all)
2448 ht_enable_msi_mapping(dev);
2449 else
2450 nv_ht_enable_msi_mapping(dev);
1dec6b05 2451 }
9dc625e7
PC
2452 return;
2453 }
2454
1dec6b05
YL
2455 /* HT MSI is not enabled */
2456 if (found == 1)
2457 return;
9dc625e7 2458
1dec6b05
YL
2459 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2460 ht_disable_msi_mapping(dev);
9dc625e7 2461}
de745306
YL
2462
2463static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2464{
2465 return __nv_msi_ht_cap_quirk(dev, 1);
2466}
2467
2468static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2469{
2470 return __nv_msi_ht_cap_quirk(dev, 0);
2471}
2472
2473DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2474DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2475
2476DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2477DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2478
ba698ad4
DM
2479static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2480{
2481 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2482}
4600c9d7
SH
2483static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2484{
2485 struct pci_dev *p;
2486
2487 /* SB700 MSI issue will be fixed at HW level from revision A21,
2488 * we need check PCI REVISION ID of SMBus controller to get SB700
2489 * revision.
2490 */
2491 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2492 NULL);
2493 if (!p)
2494 return;
2495
2496 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2497 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2498 pci_dev_put(p);
2499}
ba698ad4
DM
2500DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2501 PCI_DEVICE_ID_TIGON3_5780,
2502 quirk_msi_intx_disable_bug);
2503DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2504 PCI_DEVICE_ID_TIGON3_5780S,
2505 quirk_msi_intx_disable_bug);
2506DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2507 PCI_DEVICE_ID_TIGON3_5714,
2508 quirk_msi_intx_disable_bug);
2509DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2510 PCI_DEVICE_ID_TIGON3_5714S,
2511 quirk_msi_intx_disable_bug);
2512DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2513 PCI_DEVICE_ID_TIGON3_5715,
2514 quirk_msi_intx_disable_bug);
2515DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2516 PCI_DEVICE_ID_TIGON3_5715S,
2517 quirk_msi_intx_disable_bug);
2518
bc38b411 2519DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2520 quirk_msi_intx_disable_ati_bug);
bc38b411 2521DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2522 quirk_msi_intx_disable_ati_bug);
bc38b411 2523DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2524 quirk_msi_intx_disable_ati_bug);
bc38b411 2525DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2526 quirk_msi_intx_disable_ati_bug);
bc38b411 2527DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2528 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2529
2530DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2531 quirk_msi_intx_disable_bug);
2532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2533 quirk_msi_intx_disable_bug);
2534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2535 quirk_msi_intx_disable_bug);
2536
3f79e107 2537#endif /* CONFIG_PCI_MSI */
3d137310 2538
7eb93b17
YZ
2539#ifdef CONFIG_PCI_IOV
2540
2541/*
2542 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2543 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2544 * old Flash Memory Space.
2545 */
2546static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
2547{
2548 int pos, flags;
2549 u32 bar, start, size;
2550
2551 if (PAGE_SIZE > 0x10000)
2552 return;
2553
2554 flags = pci_resource_flags(dev, 0);
2555 if ((flags & PCI_BASE_ADDRESS_SPACE) !=
2556 PCI_BASE_ADDRESS_SPACE_MEMORY ||
2557 (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
2558 PCI_BASE_ADDRESS_MEM_TYPE_32)
2559 return;
2560
2561 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
2562 if (!pos)
2563 return;
2564
2565 pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
2566 if (bar & PCI_BASE_ADDRESS_MEM_MASK)
2567 return;
2568
2569 start = pci_resource_start(dev, 1);
2570 size = pci_resource_len(dev, 1);
2571 if (!start || size != 0x400000 || start & (size - 1))
2572 return;
2573
2574 pci_resource_flags(dev, 1) = 0;
2575 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
2576 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
2577 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
2578
2579 dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
2580}
2581DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
2582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
2583DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
dcb4ea2e
AD
2584DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
2585DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
6f1186be 2586DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
7a0deb6b 2587DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
7eb93b17
YZ
2588
2589#endif /* CONFIG_PCI_IOV */
2590
3322340a
FR
2591/* Allow manual resource allocation for PCI hotplug bridges
2592 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2593 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2594 * kernel fails to allocate resources when hotplug device is
2595 * inserted and PCI bus is rescanned.
2596 */
2597static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2598{
2599 dev->is_hotplug_bridge = 1;
2600}
2601
2602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2603
03cd8f7e
ML
2604/*
2605 * This is a quirk for the Ricoh MMC controller found as a part of
2606 * some mulifunction chips.
2607
2608 * This is very similiar and based on the ricoh_mmc driver written by
2609 * Philip Langdale. Thank you for these magic sequences.
2610 *
2611 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2612 * and one or both of cardbus or firewire.
2613 *
2614 * It happens that they implement SD and MMC
2615 * support as separate controllers (and PCI functions). The linux SDHCI
2616 * driver supports MMC cards but the chip detects MMC cards in hardware
2617 * and directs them to the MMC controller - so the SDHCI driver never sees
2618 * them.
2619 *
2620 * To get around this, we must disable the useless MMC controller.
2621 * At that point, the SDHCI controller will start seeing them
2622 * It seems to be the case that the relevant PCI registers to deactivate the
2623 * MMC controller live on PCI function 0, which might be the cardbus controller
2624 * or the firewire controller, depending on the particular chip in question
2625 *
2626 * This has to be done early, because as soon as we disable the MMC controller
2627 * other pci functions shift up one level, e.g. function #2 becomes function
2628 * #1, and this will confuse the pci core.
2629 */
2630
2631#ifdef CONFIG_MMC_RICOH_MMC
2632static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2633{
2634 /* disable via cardbus interface */
2635 u8 write_enable;
2636 u8 write_target;
2637 u8 disable;
2638
2639 /* disable must be done via function #0 */
2640 if (PCI_FUNC(dev->devfn))
2641 return;
2642
2643 pci_read_config_byte(dev, 0xB7, &disable);
2644 if (disable & 0x02)
2645 return;
2646
2647 pci_read_config_byte(dev, 0x8E, &write_enable);
2648 pci_write_config_byte(dev, 0x8E, 0xAA);
2649 pci_read_config_byte(dev, 0x8D, &write_target);
2650 pci_write_config_byte(dev, 0x8D, 0xB7);
2651 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2652 pci_write_config_byte(dev, 0x8E, write_enable);
2653 pci_write_config_byte(dev, 0x8D, write_target);
2654
2655 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2656 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2657}
2658DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2659DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2660
2661static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2662{
2663 /* disable via firewire interface */
2664 u8 write_enable;
2665 u8 disable;
2666
2667 /* disable must be done via function #0 */
2668 if (PCI_FUNC(dev->devfn))
2669 return;
2670
2671 pci_read_config_byte(dev, 0xCB, &disable);
2672
2673 if (disable & 0x02)
2674 return;
2675
2676 pci_read_config_byte(dev, 0xCA, &write_enable);
2677 pci_write_config_byte(dev, 0xCA, 0x57);
2678 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2679 pci_write_config_byte(dev, 0xCA, write_enable);
2680
2681 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2682 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2683}
2684DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2685DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2686#endif /*CONFIG_MMC_RICOH_MMC*/
2687
2688
bfb0f330
JB
2689static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2690 struct pci_fixup *end)
3d137310
TP
2691{
2692 while (f < end) {
2693 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
bfb0f330 2694 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
c9bbb4ab 2695 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
3d137310
TP
2696 f->hook(dev);
2697 }
2698 f++;
2699 }
2700}
2701
2702extern struct pci_fixup __start_pci_fixups_early[];
2703extern struct pci_fixup __end_pci_fixups_early[];
2704extern struct pci_fixup __start_pci_fixups_header[];
2705extern struct pci_fixup __end_pci_fixups_header[];
2706extern struct pci_fixup __start_pci_fixups_final[];
2707extern struct pci_fixup __end_pci_fixups_final[];
2708extern struct pci_fixup __start_pci_fixups_enable[];
2709extern struct pci_fixup __end_pci_fixups_enable[];
2710extern struct pci_fixup __start_pci_fixups_resume[];
2711extern struct pci_fixup __end_pci_fixups_resume[];
2712extern struct pci_fixup __start_pci_fixups_resume_early[];
2713extern struct pci_fixup __end_pci_fixups_resume_early[];
2714extern struct pci_fixup __start_pci_fixups_suspend[];
2715extern struct pci_fixup __end_pci_fixups_suspend[];
2716
2717
2718void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2719{
2720 struct pci_fixup *start, *end;
2721
2722 switch(pass) {
2723 case pci_fixup_early:
2724 start = __start_pci_fixups_early;
2725 end = __end_pci_fixups_early;
2726 break;
2727
2728 case pci_fixup_header:
2729 start = __start_pci_fixups_header;
2730 end = __end_pci_fixups_header;
2731 break;
2732
2733 case pci_fixup_final:
2734 start = __start_pci_fixups_final;
2735 end = __end_pci_fixups_final;
2736 break;
2737
2738 case pci_fixup_enable:
2739 start = __start_pci_fixups_enable;
2740 end = __end_pci_fixups_enable;
2741 break;
2742
2743 case pci_fixup_resume:
2744 start = __start_pci_fixups_resume;
2745 end = __end_pci_fixups_resume;
2746 break;
2747
2748 case pci_fixup_resume_early:
2749 start = __start_pci_fixups_resume_early;
2750 end = __end_pci_fixups_resume_early;
2751 break;
2752
2753 case pci_fixup_suspend:
2754 start = __start_pci_fixups_suspend;
2755 end = __end_pci_fixups_suspend;
2756 break;
2757
2758 default:
2759 /* stupid compiler warning, you would think with an enum... */
2760 return;
2761 }
2762 pci_do_fixups(dev, start, end);
2763}
93177a74 2764EXPORT_SYMBOL(pci_fixup_device);
8d86fb2c 2765
00010268 2766static int __init pci_apply_final_quirks(void)
8d86fb2c
DW
2767{
2768 struct pci_dev *dev = NULL;
ac1aa47b
JB
2769 u8 cls = 0;
2770 u8 tmp;
2771
2772 if (pci_cache_line_size)
2773 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2774 pci_cache_line_size << 2);
8d86fb2c 2775
4e344b1c 2776 for_each_pci_dev(dev) {
8d86fb2c 2777 pci_fixup_device(pci_fixup_final, dev);
ac1aa47b
JB
2778 /*
2779 * If arch hasn't set it explicitly yet, use the CLS
2780 * value shared by all PCI devices. If there's a
2781 * mismatch, fall back to the default value.
2782 */
2783 if (!pci_cache_line_size) {
2784 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2785 if (!cls)
2786 cls = tmp;
2787 if (!tmp || cls == tmp)
2788 continue;
2789
2790 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2791 "using %u bytes\n", cls << 2, tmp << 2,
2792 pci_dfl_cache_line_size << 2);
2793 pci_cache_line_size = pci_dfl_cache_line_size;
2794 }
2795 }
2796 if (!pci_cache_line_size) {
2797 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2798 cls << 2, pci_dfl_cache_line_size << 2);
2820f333 2799 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
8d86fb2c
DW
2800 }
2801
2802 return 0;
2803}
2804
cf6f3bf7 2805fs_initcall_sync(pci_apply_final_quirks);
b9c3b266
DC
2806
2807/*
2808 * Followings are device-specific reset methods which can be used to
2809 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2810 * not available.
2811 */
aeb30016
DC
2812static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2813{
2814 int pos;
2815
2816 /* only implement PCI_CLASS_SERIAL_USB at present */
2817 if (dev->class == PCI_CLASS_SERIAL_USB) {
2818 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2819 if (!pos)
2820 return -ENOTTY;
2821
2822 if (probe)
2823 return 0;
2824
2825 pci_write_config_byte(dev, pos + 0x4, 1);
2826 msleep(100);
2827
2828 return 0;
2829 } else {
2830 return -ENOTTY;
2831 }
2832}
2833
c763e7b5
DC
2834static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
2835{
2836 int pos;
2837
2838 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2839 if (!pos)
2840 return -ENOTTY;
2841
2842 if (probe)
2843 return 0;
2844
2845 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2846 PCI_EXP_DEVCTL_BCR_FLR);
2847 msleep(100);
2848
2849 return 0;
2850}
2851
2852#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2853
5b889bf2 2854static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
2855 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2856 reset_intel_82599_sfp_virtfn },
aeb30016
DC
2857 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2858 reset_intel_generic_dev },
b9c3b266
DC
2859 { 0 }
2860};
5b889bf2
RW
2861
2862int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2863{
df9d1e8a 2864 const struct pci_dev_reset_methods *i;
5b889bf2
RW
2865
2866 for (i = pci_dev_reset_methods; i->reset; i++) {
2867 if ((i->vendor == dev->vendor ||
2868 i->vendor == (u16)PCI_ANY_ID) &&
2869 (i->device == dev->device ||
2870 i->device == (u16)PCI_ANY_ID))
2871 return i->reset(dev, probe);
2872 }
2873
2874 return -ENOTTY;
2875}