]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/quirks.c
Linux 3.17-rc2
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
1da177e4
LT
12 */
13
1da177e4
LT
14#include <linux/types.h>
15#include <linux/kernel.h>
363c75db 16#include <linux/export.h>
1da177e4
LT
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
25be5e6c 20#include <linux/acpi.h>
9f23ed3b 21#include <linux/kallsyms.h>
75e07fc3 22#include <linux/dmi.h>
649426ef 23#include <linux/pci-aspm.h>
32a9a682 24#include <linux/ioport.h>
3209874a
AV
25#include <linux/sched.h>
26#include <linux/ktime.h>
93177a74 27#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 28#include "pci.h"
1da177e4 29
253d2e54
JP
30/*
31 * Decoding should be disabled for a PCI device during BAR sizing to avoid
32 * conflict. But doing so may cause problems on host bridge and perhaps other
33 * key system devices. For devices that need to have mmio decoding always-on,
34 * we need to set the dev->mmio_always_on bit.
35 */
15856ad5 36static void quirk_mmio_always_on(struct pci_dev *dev)
253d2e54 37{
52d21b5e 38 dev->mmio_always_on = 1;
253d2e54 39}
52d21b5e
YL
40DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
41 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
253d2e54 42
bd8481e1
DT
43/* The Mellanox Tavor device gives false positive parity errors
44 * Mark this device with a broken_parity_status, to allow
45 * PCI scanning code to "skip" this now blacklisted device.
46 */
15856ad5 47static void quirk_mellanox_tavor(struct pci_dev *dev)
bd8481e1
DT
48{
49 dev->broken_parity_status = 1; /* This device gives false positives */
50}
3c78bc61
RD
51DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
52DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
bd8481e1 53
f7625980 54/* Deal with broken BIOSes that neglect to enable passive release,
1da177e4 55 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 56static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
57{
58 struct pci_dev *d = NULL;
59 unsigned char dlc;
60
61 /* We have to make sure a particular bit is set in the PIIX3
62 ISA bridge, so we have to go out and find it. */
63 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
64 pci_read_config_byte(d, 0x82, &dlc);
65 if (!(dlc & 1<<1)) {
999da9fd 66 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
67 dlc |= 1<<1;
68 pci_write_config_byte(d, 0x82, dlc);
69 }
70 }
71}
652c538e
AM
72DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
73DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
74
75/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
76 but VIA don't answer queries. If you happen to have good contacts at VIA
f7625980
BH
77 ask them for me please -- Alan
78
79 This appears to be BIOS not version dependent. So presumably there is a
1da177e4 80 chipset level fix */
f7625980 81
15856ad5 82static void quirk_isa_dma_hangs(struct pci_dev *dev)
1da177e4
LT
83{
84 if (!isa_dma_bridge_buggy) {
3c78bc61 85 isa_dma_bridge_buggy = 1;
f0fda801 86 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
87 }
88}
89 /*
90 * Its not totally clear which chipsets are the problematic ones
91 * We know 82C586 and 82C596 variants are affected.
92 */
652c538e
AM
93DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
94DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
f7625980 96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
652c538e
AM
97DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 100
4731fdcf
LB
101/*
102 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
103 * for some HT machines to use C4 w/o hanging.
104 */
15856ad5 105static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
4731fdcf
LB
106{
107 u32 pmbase;
108 u16 pm1a;
109
110 pci_read_config_dword(dev, 0x40, &pmbase);
111 pmbase = pmbase & 0xff80;
112 pm1a = inw(pmbase);
113
114 if (pm1a & 0x10) {
115 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
116 outw(0x10, pmbase);
117 }
118}
119DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
120
1da177e4
LT
121/*
122 * Chipsets where PCI->PCI transfers vanish or hang
123 */
15856ad5 124static void quirk_nopcipci(struct pci_dev *dev)
1da177e4 125{
3c78bc61 126 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
f0fda801 127 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
128 pci_pci_problems |= PCIPCI_FAIL;
129 }
130}
652c538e
AM
131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5 133
15856ad5 134static void quirk_nopciamd(struct pci_dev *dev)
236561e5
AC
135{
136 u8 rev;
137 pci_read_config_byte(dev, 0x08, &rev);
138 if (rev == 0x13) {
139 /* Erratum 24 */
f0fda801 140 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
141 pci_pci_problems |= PCIAGP_FAIL;
142 }
143}
652c538e 144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
145
146/*
147 * Triton requires workarounds to be used by the drivers
148 */
15856ad5 149static void quirk_triton(struct pci_dev *dev)
1da177e4 150{
3c78bc61 151 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
f0fda801 152 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
153 pci_pci_problems |= PCIPCI_TRITON;
154 }
155}
f7625980
BH
156DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
160
161/*
162 * VIA Apollo KT133 needs PCI latency patch
163 * Made according to a windows driver based patch by George E. Breese
164 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
631dd1a8 165 * and http://www.georgebreese.com/net/software/#PCI
3c78bc61
RD
166 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
167 * the info on which Mr Breese based his work.
1da177e4
LT
168 *
169 * Updated based on further information from the site and also on
f7625980 170 * information provided by VIA
1da177e4 171 */
1597cacb 172static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
173{
174 struct pci_dev *p;
1da177e4
LT
175 u8 busarb;
176 /* Ok we have a potential problem chipset here. Now see if we have
177 a buggy southbridge */
f7625980 178
1da177e4 179 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
3c78bc61 180 if (p != NULL) {
1da177e4
LT
181 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
182 /* Check for buggy part revisions */
2b1afa87 183 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
184 goto exit;
185 } else {
186 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
3c78bc61 187 if (p == NULL) /* No problem parts */
1da177e4 188 goto exit;
1da177e4 189 /* Check for buggy part revisions */
2b1afa87 190 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
191 goto exit;
192 }
f7625980 193
1da177e4 194 /*
f7625980 195 * Ok we have the problem. Now set the PCI master grant to
1da177e4
LT
196 * occur every master grant. The apparent bug is that under high
197 * PCI load (quite common in Linux of course) you can get data
198 * loss when the CPU is held off the bus for 3 bus master requests
199 * This happens to include the IDE controllers....
200 *
201 * VIA only apply this fix when an SB Live! is present but under
25985edc 202 * both Linux and Windows this isn't enough, and we have seen
1da177e4
LT
203 * corruption without SB Live! but with things like 3 UDMA IDE
204 * controllers. So we ignore that bit of the VIA recommendation..
205 */
206
207 pci_read_config_byte(dev, 0x76, &busarb);
f7625980 208 /* Set bit 4 and bi 5 of byte 76 to 0x01
1da177e4
LT
209 "Master priority rotation on every PCI master grant */
210 busarb &= ~(1<<5);
211 busarb |= (1<<4);
212 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 213 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
214exit:
215 pci_dev_put(p);
216}
652c538e
AM
217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 220/* Must restore this on a resume from RAM */
652c538e
AM
221DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
224
225/*
226 * VIA Apollo VP3 needs ETBF on BT848/878
227 */
15856ad5 228static void quirk_viaetbf(struct pci_dev *dev)
1da177e4 229{
3c78bc61 230 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
f0fda801 231 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
232 pci_pci_problems |= PCIPCI_VIAETBF;
233 }
234}
652c538e 235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4 236
15856ad5 237static void quirk_vsfx(struct pci_dev *dev)
1da177e4 238{
3c78bc61 239 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
f0fda801 240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
241 pci_pci_problems |= PCIPCI_VSFX;
242 }
243}
652c538e 244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
245
246/*
247 * Ali Magik requires workarounds to be used by the drivers
248 * that DMA to AGP space. Latency must be set to 0xA and triton
249 * workaround applied too
250 * [Info kindly provided by ALi]
f7625980 251 */
15856ad5 252static void quirk_alimagik(struct pci_dev *dev)
1da177e4 253{
3c78bc61 254 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
f0fda801 255 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
256 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
257 }
258}
f7625980
BH
259DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
261
262/*
263 * Natoma has some interesting boundary conditions with Zoran stuff
264 * at least
265 */
15856ad5 266static void quirk_natoma(struct pci_dev *dev)
1da177e4 267{
3c78bc61 268 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
f0fda801 269 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
270 pci_pci_problems |= PCIPCI_NATOMA;
271 }
272}
f7625980
BH
273DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
279
280/*
281 * This chip can cause PCI parity errors if config register 0xA0 is read
282 * while DMAs are occurring.
283 */
15856ad5 284static void quirk_citrine(struct pci_dev *dev)
1da177e4
LT
285{
286 dev->cfg_size = 0xA0;
287}
652c538e 288DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
289
290/*
291 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
292 * If it's needed, re-allocate the region.
293 */
15856ad5 294static void quirk_s3_64M(struct pci_dev *dev)
1da177e4
LT
295{
296 struct resource *r = &dev->resource[0];
297
298 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
bd064f0a 299 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
300 r->start = 0;
301 r->end = 0x3ffffff;
302 }
303}
652c538e
AM
304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 306
73d2eaac
AS
307/*
308 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
309 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
310 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
311 * (which conflicts w/ BAR1's memory range).
312 */
15856ad5 313static void quirk_cs5536_vsa(struct pci_dev *dev)
73d2eaac
AS
314{
315 if (pci_resource_len(dev, 0) != 8) {
316 struct resource *res = &dev->resource[0];
317 res->end = res->start + 8 - 1;
227f0647 318 dev_info(&dev->dev, "CS5536 ISA bridge bug detected (incorrect header); workaround applied\n");
73d2eaac
AS
319 }
320}
321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
322
65195c76
YL
323static void quirk_io_region(struct pci_dev *dev, int port,
324 unsigned size, int nr, const char *name)
325{
326 u16 region;
327 struct pci_bus_region bus_region;
328 struct resource *res = dev->resource + nr;
329
330 pci_read_config_word(dev, port, &region);
331 region &= ~(size - 1);
332
333 if (!region)
334 return;
335
336 res->name = pci_name(dev);
337 res->flags = IORESOURCE_IO;
338
339 /* Convert from PCI bus to resource space */
340 bus_region.start = region;
341 bus_region.end = region + size - 1;
fc279850 342 pcibios_bus_to_resource(dev->bus, res, &bus_region);
65195c76
YL
343
344 if (!pci_claim_resource(dev, nr))
345 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
346}
1da177e4
LT
347
348/*
349 * ATI Northbridge setups MCE the processor if you even
350 * read somewhere between 0x3b0->0x3bb or read 0x3d3
351 */
15856ad5 352static void quirk_ati_exploding_mce(struct pci_dev *dev)
1da177e4 353{
f0fda801 354 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
355 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
356 request_region(0x3b0, 0x0C, "RadeonIGP");
357 request_region(0x3d3, 0x01, "RadeonIGP");
358}
652c538e 359DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
360
361/*
362 * Let's make the southbridge information explicit instead
363 * of having to worry about people probing the ACPI areas,
364 * for example.. (Yes, it happens, and if you read the wrong
365 * ACPI register it will put the machine to sleep with no
366 * way of waking it up again. Bummer).
367 *
368 * ALI M7101: Two IO regions pointed to by words at
369 * 0xE0 (64 bytes of ACPI registers)
370 * 0xE2 (32 bytes of SMB registers)
371 */
15856ad5 372static void quirk_ali7101_acpi(struct pci_dev *dev)
1da177e4 373{
65195c76
YL
374 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
375 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 376}
652c538e 377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 378
6693e74a
LT
379static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
380{
381 u32 devres;
382 u32 mask, size, base;
383
384 pci_read_config_dword(dev, port, &devres);
385 if ((devres & enable) != enable)
386 return;
387 mask = (devres >> 16) & 15;
388 base = devres & 0xffff;
389 size = 16;
390 for (;;) {
391 unsigned bit = size >> 1;
392 if ((bit & mask) == bit)
393 break;
394 size = bit;
395 }
396 /*
397 * For now we only print it out. Eventually we'll want to
398 * reserve it (at least if it's in the 0x1000+ range), but
f7625980 399 * let's get enough confirmation reports first.
6693e74a
LT
400 */
401 base &= -size;
227f0647
RD
402 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
403 base + size - 1);
6693e74a
LT
404}
405
406static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
407{
408 u32 devres;
409 u32 mask, size, base;
410
411 pci_read_config_dword(dev, port, &devres);
412 if ((devres & enable) != enable)
413 return;
414 base = devres & 0xffff0000;
415 mask = (devres & 0x3f) << 16;
416 size = 128 << 16;
417 for (;;) {
418 unsigned bit = size >> 1;
419 if ((bit & mask) == bit)
420 break;
421 size = bit;
422 }
423 /*
424 * For now we only print it out. Eventually we'll want to
f7625980 425 * reserve it, but let's get enough confirmation reports first.
6693e74a
LT
426 */
427 base &= -size;
227f0647
RD
428 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
429 base + size - 1);
6693e74a
LT
430}
431
1da177e4
LT
432/*
433 * PIIX4 ACPI: Two IO regions pointed to by longwords at
434 * 0x40 (64 bytes of ACPI registers)
08db2a70 435 * 0x90 (16 bytes of SMB registers)
6693e74a 436 * and a few strange programmable PIIX4 device resources.
1da177e4 437 */
15856ad5 438static void quirk_piix4_acpi(struct pci_dev *dev)
1da177e4 439{
65195c76 440 u32 res_a;
1da177e4 441
65195c76
YL
442 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
443 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
444
445 /* Device resource A has enables for some of the other ones */
446 pci_read_config_dword(dev, 0x5c, &res_a);
447
448 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
449 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
450
451 /* Device resource D is just bitfields for static resources */
452
453 /* Device 12 enabled? */
454 if (res_a & (1 << 29)) {
455 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
456 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
457 }
458 /* Device 13 enabled? */
459 if (res_a & (1 << 30)) {
460 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
461 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
462 }
463 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
464 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 465}
652c538e
AM
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4 468
cdb97558
JS
469#define ICH_PMBASE 0x40
470#define ICH_ACPI_CNTL 0x44
471#define ICH4_ACPI_EN 0x10
472#define ICH6_ACPI_EN 0x80
473#define ICH4_GPIOBASE 0x58
474#define ICH4_GPIO_CNTL 0x5c
475#define ICH4_GPIO_EN 0x10
476#define ICH6_GPIOBASE 0x48
477#define ICH6_GPIO_CNTL 0x4c
478#define ICH6_GPIO_EN 0x10
479
1da177e4
LT
480/*
481 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
482 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
483 * 0x58 (64 bytes of GPIO I/O space)
484 */
15856ad5 485static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
1da177e4 486{
cdb97558 487 u8 enable;
1da177e4 488
87e3dc38
JS
489 /*
490 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
491 * with low legacy (and fixed) ports. We don't know the decoding
492 * priority and can't tell whether the legacy device or the one created
493 * here is really at that address. This happens on boards with broken
494 * BIOSes.
495 */
496
cdb97558 497 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
498 if (enable & ICH4_ACPI_EN)
499 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
500 "ICH4 ACPI/GPIO/TCO");
1da177e4 501
cdb97558 502 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
65195c76
YL
503 if (enable & ICH4_GPIO_EN)
504 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
505 "ICH4 GPIO");
1da177e4 506}
652c538e
AM
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 517
15856ad5 518static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f 519{
cdb97558 520 u8 enable;
2cea752f 521
cdb97558 522 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
523 if (enable & ICH6_ACPI_EN)
524 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
525 "ICH6 ACPI/GPIO/TCO");
2cea752f 526
cdb97558 527 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
65195c76
YL
528 if (enable & ICH6_GPIO_EN)
529 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
530 "ICH6 GPIO");
2cea752f 531}
894886e5 532
15856ad5 533static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
894886e5
LT
534{
535 u32 val;
536 u32 size, base;
537
538 pci_read_config_dword(dev, reg, &val);
539
540 /* Enabled? */
541 if (!(val & 1))
542 return;
543 base = val & 0xfffc;
544 if (dynsize) {
545 /*
546 * This is not correct. It is 16, 32 or 64 bytes depending on
547 * register D31:F0:ADh bits 5:4.
548 *
549 * But this gets us at least _part_ of it.
550 */
551 size = 16;
552 } else {
553 size = 128;
554 }
555 base &= ~(size-1);
556
557 /* Just print it out for now. We should reserve it after more debugging */
558 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
559}
560
15856ad5 561static void quirk_ich6_lpc(struct pci_dev *dev)
894886e5
LT
562{
563 /* Shared ACPI/GPIO decode with all ICH6+ */
564 ich6_lpc_acpi_gpio(dev);
565
566 /* ICH6-specific generic IO decode */
567 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
568 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
569}
570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
571DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
572
15856ad5 573static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
894886e5
LT
574{
575 u32 val;
576 u32 mask, base;
577
578 pci_read_config_dword(dev, reg, &val);
579
580 /* Enabled? */
581 if (!(val & 1))
582 return;
583
584 /*
585 * IO base in bits 15:2, mask in bits 23:18, both
586 * are dword-based
587 */
588 base = val & 0xfffc;
589 mask = (val >> 16) & 0xfc;
590 mask |= 3;
591
592 /* Just print it out for now. We should reserve it after more debugging */
593 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
594}
595
596/* ICH7-10 has the same common LPC generic IO decode registers */
15856ad5 597static void quirk_ich7_lpc(struct pci_dev *dev)
894886e5 598{
5d9c0a79 599 /* We share the common ACPI/GPIO decode with ICH6 */
894886e5
LT
600 ich6_lpc_acpi_gpio(dev);
601
602 /* And have 4 ICH7+ generic decodes */
603 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
604 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
605 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
606 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
607}
608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
614DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
615DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
617DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
618DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
620DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 621
1da177e4
LT
622/*
623 * VIA ACPI: One IO region pointed to by longword at
624 * 0x48 or 0x20 (256 bytes of ACPI registers)
625 */
15856ad5 626static void quirk_vt82c586_acpi(struct pci_dev *dev)
1da177e4 627{
65195c76
YL
628 if (dev->revision & 0x10)
629 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
630 "vt82c586 ACPI");
1da177e4 631}
652c538e 632DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
633
634/*
635 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
636 * 0x48 (256 bytes of ACPI registers)
637 * 0x70 (128 bytes of hardware monitoring register)
638 * 0x90 (16 bytes of SMB registers)
639 */
15856ad5 640static void quirk_vt82c686_acpi(struct pci_dev *dev)
1da177e4 641{
1da177e4
LT
642 quirk_vt82c586_acpi(dev);
643
65195c76
YL
644 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
645 "vt82c686 HW-mon");
1da177e4 646
65195c76 647 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
1da177e4 648}
652c538e 649DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 650
6d85f29b
IK
651/*
652 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
653 * 0x88 (128 bytes of power management registers)
654 * 0xd0 (16 bytes of SMB registers)
655 */
15856ad5 656static void quirk_vt8235_acpi(struct pci_dev *dev)
6d85f29b 657{
65195c76
YL
658 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
659 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
6d85f29b
IK
660}
661DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
662
1f56f4a2
GB
663/*
664 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
665 * Disable fast back-to-back on the secondary bus segment
666 */
15856ad5 667static void quirk_xio2000a(struct pci_dev *dev)
1f56f4a2
GB
668{
669 struct pci_dev *pdev;
670 u16 command;
671
227f0647 672 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
1f56f4a2
GB
673 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
674 pci_read_config_word(pdev, PCI_COMMAND, &command);
675 if (command & PCI_COMMAND_FAST_BACK)
676 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
677 }
678}
679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
680 quirk_xio2000a);
1da177e4 681
f7625980 682#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
683
684#include <asm/io_apic.h>
685
686/*
687 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
688 * devices to the external APIC.
689 *
690 * TODO: When we have device-specific interrupt routers,
691 * this code will go away from quirks.
692 */
1597cacb 693static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
694{
695 u8 tmp;
f7625980 696
1da177e4
LT
697 if (nr_ioapics < 1)
698 tmp = 0; /* nothing routed to external APIC */
699 else
700 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
f7625980 701
f0fda801 702 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
703 tmp == 0 ? "Disa" : "Ena");
704
705 /* Offset 0x58: External APIC IRQ output control */
3c78bc61 706 pci_write_config_byte(dev, 0x58, tmp);
1da177e4 707}
652c538e 708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 709DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 710
a1740913 711/*
f7625980 712 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
a1740913
KW
713 * This leads to doubled level interrupt rates.
714 * Set this bit to get rid of cycle wastage.
715 * Otherwise uncritical.
716 */
1597cacb 717static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
718{
719 u8 misc_control2;
720#define BYPASS_APIC_DEASSERT 8
721
722 pci_read_config_byte(dev, 0x5B, &misc_control2);
723 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 724 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
725 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
726 }
727}
728DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 729DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 730
1da177e4
LT
731/*
732 * The AMD io apic can hang the box when an apic irq is masked.
733 * We check all revs >= B0 (yet not in the pre production!) as the bug
734 * is currently marked NoFix
735 *
736 * We have multiple reports of hangs with this chipset that went away with
236561e5 737 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
738 * of course. However the advice is demonstrably good even if so..
739 */
15856ad5 740static void quirk_amd_ioapic(struct pci_dev *dev)
1da177e4 741{
44c10138 742 if (dev->revision >= 0x02) {
f0fda801 743 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
744 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
745 }
746}
652c538e 747DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4 748
15856ad5 749static void quirk_ioapic_rmw(struct pci_dev *dev)
1da177e4
LT
750{
751 if (dev->devfn == 0 && dev->bus->number == 0)
752 sis_apic_bug = 1;
753}
652c538e 754DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4
LT
755#endif /* CONFIG_X86_IO_APIC */
756
d556ad4b
PO
757/*
758 * Some settings of MMRBC can lead to data corruption so block changes.
759 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
760 */
15856ad5 761static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
d556ad4b 762{
aa288d4d 763 if (dev->subordinate && dev->revision <= 0x12) {
227f0647
RD
764 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
765 dev->revision);
d556ad4b
PO
766 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
767 }
768}
769DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 770
1da177e4
LT
771/*
772 * FIXME: it is questionable that quirk_via_acpi
773 * is needed. It shows up as an ISA bridge, and does not
774 * support the PCI_INTERRUPT_LINE register at all. Therefore
775 * it seems like setting the pci_dev's 'irq' to the
776 * value of the ACPI SCI interrupt is only done for convenience.
777 * -jgarzik
778 */
15856ad5 779static void quirk_via_acpi(struct pci_dev *d)
1da177e4
LT
780{
781 /*
782 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
783 */
784 u8 irq;
785 pci_read_config_byte(d, 0x42, &irq);
786 irq &= 0xf;
787 if (irq && (irq != 2))
788 d->irq = irq;
789}
652c538e
AM
790DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
791DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 792
09d6029f
DD
793
794/*
1597cacb 795 * VIA bridges which have VLink
09d6029f 796 */
1597cacb 797
c06bb5d4
JD
798static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
799
800static void quirk_via_bridge(struct pci_dev *dev)
801{
802 /* See what bridge we have and find the device ranges */
803 switch (dev->device) {
804 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
805 /* The VT82C686 is special, it attaches to PCI and can have
806 any device number. All its subdevices are functions of
807 that single device. */
808 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
809 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
810 break;
811 case PCI_DEVICE_ID_VIA_8237:
812 case PCI_DEVICE_ID_VIA_8237A:
813 via_vlink_dev_lo = 15;
814 break;
815 case PCI_DEVICE_ID_VIA_8235:
816 via_vlink_dev_lo = 16;
817 break;
818 case PCI_DEVICE_ID_VIA_8231:
819 case PCI_DEVICE_ID_VIA_8233_0:
820 case PCI_DEVICE_ID_VIA_8233A:
821 case PCI_DEVICE_ID_VIA_8233C_0:
822 via_vlink_dev_lo = 17;
823 break;
824 }
825}
826DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
829DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
832DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
833DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 834
1597cacb
AC
835/**
836 * quirk_via_vlink - VIA VLink IRQ number update
837 * @dev: PCI device
838 *
839 * If the device we are dealing with is on a PIC IRQ we need to
840 * ensure that the IRQ line register which usually is not relevant
841 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
842 * to the right place.
843 * We only do this on systems where a VIA south bridge was detected,
844 * and only for VIA devices on the motherboard (see quirk_via_bridge
845 * above).
1597cacb
AC
846 */
847
848static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
849{
850 u8 irq, new_irq;
851
c06bb5d4
JD
852 /* Check if we have VLink at all */
853 if (via_vlink_dev_lo == -1)
09d6029f
DD
854 return;
855
856 new_irq = dev->irq;
857
858 /* Don't quirk interrupts outside the legacy IRQ range */
859 if (!new_irq || new_irq > 15)
860 return;
861
1597cacb 862 /* Internal device ? */
c06bb5d4
JD
863 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
864 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
865 return;
866
867 /* This is an internal VLink device on a PIC interrupt. The BIOS
868 ought to have set this but may not have, so we redo it */
869
25be5e6c
LB
870 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
871 if (new_irq != irq) {
f0fda801 872 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
873 irq, new_irq);
25be5e6c
LB
874 udelay(15); /* unknown if delay really needed */
875 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
876 }
877}
1597cacb 878DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 879
1da177e4
LT
880/*
881 * VIA VT82C598 has its device ID settable and many BIOSes
882 * set it to the ID of VT82C597 for backward compatibility.
883 * We need to switch it off to be able to recognize the real
884 * type of the chip.
885 */
15856ad5 886static void quirk_vt82c598_id(struct pci_dev *dev)
1da177e4
LT
887{
888 pci_write_config_byte(dev, 0xfc, 0);
889 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
890}
652c538e 891DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
892
893/*
894 * CardBus controllers have a legacy base address that enables them
895 * to respond as i82365 pcmcia controllers. We don't want them to
896 * do this even if the Linux CardBus driver is not loaded, because
897 * the Linux i82365 driver does not (and should not) handle CardBus.
898 */
1597cacb 899static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4 900{
1da177e4
LT
901 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
902}
ae9de56b
YL
903DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
904 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
905DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
906 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1da177e4
LT
907
908/*
909 * Following the PCI ordering rules is optional on the AMD762. I'm not
910 * sure what the designers were smoking but let's not inhale...
911 *
912 * To be fair to AMD, it follows the spec by default, its BIOS people
913 * who turn it off!
914 */
1597cacb 915static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
916{
917 u32 pcic;
918 pci_read_config_dword(dev, 0x4C, &pcic);
3c78bc61 919 if ((pcic & 6) != 6) {
1da177e4 920 pcic |= 6;
f0fda801 921 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
922 pci_write_config_dword(dev, 0x4C, pcic);
923 pci_read_config_dword(dev, 0x84, &pcic);
3c78bc61 924 pcic |= (1 << 23); /* Required in this mode */
1da177e4
LT
925 pci_write_config_dword(dev, 0x84, pcic);
926 }
927}
652c538e 928DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 929DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
930
931/*
932 * DreamWorks provided workaround for Dunord I-3000 problem
933 *
934 * This card decodes and responds to addresses not apparently
935 * assigned to it. We force a larger allocation to ensure that
936 * nothing gets put too close to it.
937 */
15856ad5 938static void quirk_dunord(struct pci_dev *dev)
1da177e4 939{
3c78bc61 940 struct resource *r = &dev->resource[1];
bd064f0a
BH
941
942 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
943 r->start = 0;
944 r->end = 0xffffff;
945}
652c538e 946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
947
948/*
949 * i82380FB mobile docking controller: its PCI-to-PCI bridge
950 * is subtractive decoding (transparent), and does indicate this
951 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
952 * instead of 0x01.
953 */
15856ad5 954static void quirk_transparent_bridge(struct pci_dev *dev)
1da177e4
LT
955{
956 dev->transparent = 1;
957}
652c538e
AM
958DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
959DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
960
961/*
962 * Common misconfiguration of the MediaGX/Geode PCI master that will
963 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
631dd1a8 964 * datasheets found at http://www.national.com/analog for info on what
1da177e4
LT
965 * these bits do. <christer@weinigel.se>
966 */
1597cacb 967static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
968{
969 u8 reg;
3c78bc61 970
1da177e4
LT
971 pci_read_config_byte(dev, 0x41, &reg);
972 if (reg & 2) {
973 reg &= ~2;
227f0647
RD
974 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
975 reg);
3c78bc61 976 pci_write_config_byte(dev, 0x41, reg);
1da177e4
LT
977 }
978}
652c538e
AM
979DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
980DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 981
1da177e4
LT
982/*
983 * Ensure C0 rev restreaming is off. This is normally done by
984 * the BIOS but in the odd case it is not the results are corruption
985 * hence the presence of a Linux check
986 */
1597cacb 987static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
988{
989 u16 config;
f7625980 990
44c10138 991 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
992 return;
993 pci_read_config_word(pdev, 0x40, &config);
994 if (config & (1<<6)) {
995 config &= ~(1<<6);
996 pci_write_config_word(pdev, 0x40, config);
f0fda801 997 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
998 }
999}
652c538e 1000DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1001DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1002
25e742b2 1003static void quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1004{
5deab536 1005 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1006 u8 tmp;
ab17443a 1007
05a7d22b
CC
1008 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1009 if (tmp == 0x01) {
ab17443a
CH
1010 pci_read_config_byte(pdev, 0x40, &tmp);
1011 pci_write_config_byte(pdev, 0x40, tmp|1);
1012 pci_write_config_byte(pdev, 0x9, 1);
1013 pci_write_config_byte(pdev, 0xa, 6);
1014 pci_write_config_byte(pdev, 0x40, tmp);
1015
c9f89475 1016 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1017 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1018 }
1019}
05a7d22b 1020DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1021DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1022DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1023DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1024DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1025DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
fafe5c3d
SH
1026DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1027DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
ab17443a 1028
1da177e4
LT
1029/*
1030 * Serverworks CSB5 IDE does not fully support native mode
1031 */
15856ad5 1032static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1da177e4
LT
1033{
1034 u8 prog;
1035 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1036 if (prog & 5) {
1037 prog &= ~5;
1038 pdev->class &= ~5;
1039 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1040 /* PCI layer will sort out resources */
1da177e4
LT
1041 }
1042}
652c538e 1043DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1044
1045/*
1046 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1047 */
15856ad5 1048static void quirk_ide_samemode(struct pci_dev *pdev)
1da177e4
LT
1049{
1050 u8 prog;
1051
1052 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1053
1054 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1055 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1056 prog &= ~5;
1057 pdev->class &= ~5;
1058 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1059 }
1060}
368c73d4 1061DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1062
979b1791
AC
1063/*
1064 * Some ATA devices break if put into D3
1065 */
1066
15856ad5 1067static void quirk_no_ata_d3(struct pci_dev *pdev)
979b1791 1068{
faa738bb 1069 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
979b1791 1070}
faa738bb
YL
1071/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1072DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1073 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1074DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1075 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f 1076/* ALi loses some register settings that we cannot then restore */
faa738bb
YL
1077DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1078 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f
AC
1079/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1080 occur when mode detecting */
faa738bb
YL
1081DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1082 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
979b1791 1083
1da177e4
LT
1084/* This was originally an Alpha specific thing, but it really fits here.
1085 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1086 */
15856ad5 1087static void quirk_eisa_bridge(struct pci_dev *dev)
1da177e4
LT
1088{
1089 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1090}
652c538e 1091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1092
7daa0c4f 1093
1da177e4
LT
1094/*
1095 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1096 * is not activated. The myth is that Asus said that they do not want the
1097 * users to be irritated by just another PCI Device in the Win98 device
f7625980 1098 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1da177e4
LT
1099 * package 2.7.0 for details)
1100 *
f7625980
BH
1101 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1102 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1103 * becomes necessary to do this tweak in two steps -- the chosen trigger
1104 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1105 *
1106 * Note that we used to unhide the SMBus that way on Toshiba laptops
1107 * (Satellite A40 and Tecra M2) but then found that the thermal management
1108 * was done by SMM code, which could cause unsynchronized concurrent
1109 * accesses to the SMBus registers, with potentially bad effects. Thus you
1110 * should be very careful when adding new entries: if SMM is accessing the
1111 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1112 *
1113 * Likewise, many recent laptops use ACPI for thermal management. If the
1114 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1115 * natively, and keeping the SMBus hidden is the right thing to do. If you
1116 * are about to add an entry in the table below, please first disassemble
1117 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1118 */
9d24a81e 1119static int asus_hides_smbus;
1da177e4 1120
15856ad5 1121static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1da177e4
LT
1122{
1123 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1124 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
3c78bc61 1125 switch (dev->subsystem_device) {
a00db371 1126 case 0x8025: /* P4B-LX */
1da177e4
LT
1127 case 0x8070: /* P4B */
1128 case 0x8088: /* P4B533 */
1129 case 0x1626: /* L3C notebook */
1130 asus_hides_smbus = 1;
1131 }
2f2d39d2 1132 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
3c78bc61 1133 switch (dev->subsystem_device) {
1da177e4
LT
1134 case 0x80b1: /* P4GE-V */
1135 case 0x80b2: /* P4PE */
1136 case 0x8093: /* P4B533-V */
1137 asus_hides_smbus = 1;
1138 }
2f2d39d2 1139 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
3c78bc61 1140 switch (dev->subsystem_device) {
1da177e4
LT
1141 case 0x8030: /* P4T533 */
1142 asus_hides_smbus = 1;
1143 }
2f2d39d2 1144 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1145 switch (dev->subsystem_device) {
1146 case 0x8070: /* P4G8X Deluxe */
1147 asus_hides_smbus = 1;
1148 }
2f2d39d2 1149 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1150 switch (dev->subsystem_device) {
1151 case 0x80c9: /* PU-DLS */
1152 asus_hides_smbus = 1;
1153 }
2f2d39d2 1154 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1155 switch (dev->subsystem_device) {
1156 case 0x1751: /* M2N notebook */
1157 case 0x1821: /* M5N notebook */
4096ed0f 1158 case 0x1897: /* A6L notebook */
1da177e4
LT
1159 asus_hides_smbus = 1;
1160 }
2f2d39d2 1161 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1162 switch (dev->subsystem_device) {
1163 case 0x184b: /* W1N notebook */
1164 case 0x186a: /* M6Ne notebook */
1165 asus_hides_smbus = 1;
1166 }
2f2d39d2 1167 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1168 switch (dev->subsystem_device) {
1169 case 0x80f2: /* P4P800-X */
1170 asus_hides_smbus = 1;
1171 }
2f2d39d2 1172 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1173 switch (dev->subsystem_device) {
1174 case 0x1882: /* M6V notebook */
2d1e1c75 1175 case 0x1977: /* A6VA notebook */
acc06632
RM
1176 asus_hides_smbus = 1;
1177 }
1da177e4
LT
1178 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1179 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1180 switch (dev->subsystem_device) {
1da177e4
LT
1181 case 0x088C: /* HP Compaq nc8000 */
1182 case 0x0890: /* HP Compaq nc6000 */
1183 asus_hides_smbus = 1;
1184 }
2f2d39d2 1185 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1186 switch (dev->subsystem_device) {
1187 case 0x12bc: /* HP D330L */
e3b1bd57 1188 case 0x12bd: /* HP D530 */
74c57428 1189 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1190 asus_hides_smbus = 1;
1191 }
677cc644
JD
1192 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1193 switch (dev->subsystem_device) {
1194 case 0x12bf: /* HP xw4100 */
1195 asus_hides_smbus = 1;
1196 }
3c78bc61
RD
1197 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1198 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1199 switch (dev->subsystem_device) {
1200 case 0xC00C: /* Samsung P35 notebook */
1201 asus_hides_smbus = 1;
1202 }
c87f883e
RIZ
1203 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1204 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1205 switch (dev->subsystem_device) {
c87f883e
RIZ
1206 case 0x0058: /* Compaq Evo N620c */
1207 asus_hides_smbus = 1;
1208 }
d7698edc 1209 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
3c78bc61 1210 switch (dev->subsystem_device) {
d7698edc 1211 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1212 /* Motherboard doesn't have Host bridge
1213 * subvendor/subdevice IDs, therefore checking
1214 * its on-board VGA controller */
1215 asus_hides_smbus = 1;
1216 }
8293b0f6 1217 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
3c78bc61 1218 switch (dev->subsystem_device) {
10260d9a
JD
1219 case 0x00b8: /* Compaq Evo D510 CMT */
1220 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1221 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1222 /* Motherboard doesn't have Host bridge
1223 * subvendor/subdevice IDs and on-board VGA
1224 * controller is disabled if an AGP card is
1225 * inserted, therefore checking USB UHCI
1226 * Controller #1 */
10260d9a
JD
1227 asus_hides_smbus = 1;
1228 }
27e46859
KH
1229 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1230 switch (dev->subsystem_device) {
1231 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1232 /* Motherboard doesn't have host bridge
1233 * subvendor/subdevice IDs, therefore checking
1234 * its on-board VGA controller */
1235 asus_hides_smbus = 1;
1236 }
1da177e4
LT
1237 }
1238}
652c538e
AM
1239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1249
1250DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1251DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1252DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1253
1597cacb 1254static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1255{
1256 u16 val;
f7625980 1257
1da177e4
LT
1258 if (likely(!asus_hides_smbus))
1259 return;
1260
1261 pci_read_config_word(dev, 0xF2, &val);
1262 if (val & 0x8) {
1263 pci_write_config_word(dev, 0xF2, val & (~0x8));
1264 pci_read_config_word(dev, 0xF2, &val);
1265 if (val & 0x8)
227f0647
RD
1266 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1267 val);
1da177e4 1268 else
f0fda801 1269 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1270 }
1271}
652c538e
AM
1272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1273DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1277DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1279DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1280DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1281DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1282DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1283DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1284DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1285DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1286
e1a2a51e
RW
1287/* It appears we just have one such device. If not, we have a warning */
1288static void __iomem *asus_rcba_base;
1289static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1290{
e1a2a51e 1291 u32 rcba;
acc06632
RM
1292
1293 if (likely(!asus_hides_smbus))
1294 return;
e1a2a51e
RW
1295 WARN_ON(asus_rcba_base);
1296
acc06632 1297 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1298 /* use bits 31:14, 16 kB aligned */
1299 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1300 if (asus_rcba_base == NULL)
1301 return;
1302}
1303
1304static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1305{
1306 u32 val;
1307
1308 if (likely(!asus_hides_smbus || !asus_rcba_base))
1309 return;
1310 /* read the Function Disable register, dword mode only */
1311 val = readl(asus_rcba_base + 0x3418);
1312 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1313}
1314
1315static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1316{
1317 if (likely(!asus_hides_smbus || !asus_rcba_base))
1318 return;
1319 iounmap(asus_rcba_base);
1320 asus_rcba_base = NULL;
f0fda801 1321 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1322}
e1a2a51e
RW
1323
1324static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1325{
1326 asus_hides_smbus_lpc_ich6_suspend(dev);
1327 asus_hides_smbus_lpc_ich6_resume_early(dev);
1328 asus_hides_smbus_lpc_ich6_resume(dev);
1329}
652c538e 1330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1331DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1332DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1333DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1334
1da177e4
LT
1335/*
1336 * SiS 96x south bridge: BIOS typically hides SMBus device...
1337 */
1597cacb 1338static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1339{
1340 u8 val = 0;
1da177e4 1341 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1342 if (val & 0x10) {
f0fda801 1343 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1344 pci_write_config_byte(dev, 0x77, val & ~0x10);
1345 }
1da177e4 1346}
652c538e
AM
1347DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1348DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1351DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1352DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1353DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1354DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1355
1da177e4
LT
1356/*
1357 * ... This is further complicated by the fact that some SiS96x south
1358 * bridges pretend to be 85C503/5513 instead. In that case see if we
1359 * spotted a compatible north bridge to make sure.
1360 * (pci_find_device doesn't work yet)
1361 *
1362 * We can also enable the sis96x bit in the discovery register..
1363 */
1da177e4
LT
1364#define SIS_DETECT_REGISTER 0x40
1365
1597cacb 1366static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1367{
1368 u8 reg;
1369 u16 devid;
1370
1371 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1372 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1373 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1374 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1375 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1376 return;
1377 }
1378
1da177e4 1379 /*
2f5c33b3
MH
1380 * Ok, it now shows up as a 96x.. run the 96x quirk by
1381 * hand in case it has already been processed.
1382 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1383 */
1384 dev->device = devid;
2f5c33b3 1385 quirk_sis_96x_smbus(dev);
1da177e4 1386}
652c538e 1387DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1388DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1389
1da177e4 1390
e5548e96
BJD
1391/*
1392 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1393 * and MC97 modem controller are disabled when a second PCI soundcard is
1394 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1395 * -- bjd
1396 */
1597cacb 1397static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1398{
1399 u8 val;
1400 int asus_hides_ac97 = 0;
1401
1402 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1403 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1404 asus_hides_ac97 = 1;
1405 }
1406
1407 if (!asus_hides_ac97)
1408 return;
1409
1410 pci_read_config_byte(dev, 0x50, &val);
1411 if (val & 0xc0) {
1412 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1413 pci_read_config_byte(dev, 0x50, &val);
1414 if (val & 0xc0)
227f0647
RD
1415 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1416 val);
e5548e96 1417 else
f0fda801 1418 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1419 }
1420}
652c538e 1421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1422DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1423
77967052 1424#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1425
1426/*
1427 * If we are using libata we can drive this chip properly but must
1428 * do this early on to make the additional device appear during
1429 * the PCI scanning.
1430 */
5ee2ae7f 1431static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1432{
e34bb370 1433 u32 conf1, conf5, class;
15e0c694
AC
1434 u8 hdr;
1435
1436 /* Only poke fn 0 */
1437 if (PCI_FUNC(pdev->devfn))
1438 return;
1439
5ee2ae7f
TH
1440 pci_read_config_dword(pdev, 0x40, &conf1);
1441 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1442
5ee2ae7f
TH
1443 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1444 conf5 &= ~(1 << 24); /* Clear bit 24 */
1445
1446 switch (pdev->device) {
4daedcfe
TH
1447 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1448 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
5b6ae5ba 1449 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
5ee2ae7f
TH
1450 /* The controller should be in single function ahci mode */
1451 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1452 break;
1453
1454 case PCI_DEVICE_ID_JMICRON_JMB365:
1455 case PCI_DEVICE_ID_JMICRON_JMB366:
1456 /* Redirect IDE second PATA port to the right spot */
1457 conf5 |= (1 << 24);
1458 /* Fall through */
1459 case PCI_DEVICE_ID_JMICRON_JMB361:
1460 case PCI_DEVICE_ID_JMICRON_JMB363:
5b6ae5ba 1461 case PCI_DEVICE_ID_JMICRON_JMB369:
5ee2ae7f
TH
1462 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1463 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1464 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1465 break;
1466
1467 case PCI_DEVICE_ID_JMICRON_JMB368:
1468 /* The controller should be in single function IDE mode */
1469 conf1 |= 0x00C00000; /* Set 22, 23 */
1470 break;
15e0c694 1471 }
5ee2ae7f
TH
1472
1473 pci_write_config_dword(pdev, 0x40, conf1);
1474 pci_write_config_dword(pdev, 0x80, conf5);
1475
1476 /* Update pdev accordingly */
1477 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1478 pdev->hdr_type = hdr & 0x7f;
1479 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1480
1481 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1482 pdev->class = class >> 8;
15e0c694 1483}
5ee2ae7f
TH
1484DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1485DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1486DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
5ee2ae7f 1487DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1488DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
5ee2ae7f
TH
1489DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1490DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1491DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1492DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
e1a2a51e
RW
1493DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1494DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1495DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
e1a2a51e 1496DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1497DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
e1a2a51e
RW
1498DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1499DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1500DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1501DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
15e0c694
AC
1502
1503#endif
1504
1da177e4 1505#ifdef CONFIG_X86_IO_APIC
15856ad5 1506static void quirk_alder_ioapic(struct pci_dev *pdev)
1da177e4
LT
1507{
1508 int i;
1509
1510 if ((pdev->class >> 8) != 0xff00)
1511 return;
1512
1513 /* the first BAR is the location of the IO APIC...we must
1514 * not touch this (and it's already covered by the fixmap), so
1515 * forcibly insert it into the resource tree */
1516 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1517 insert_resource(&iomem_resource, &pdev->resource[0]);
1518
1519 /* The next five BARs all seem to be rubbish, so just clean
1520 * them out */
3c78bc61 1521 for (i = 1; i < 6; i++)
1da177e4 1522 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1da177e4 1523}
652c538e 1524DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1525#endif
1526
15856ad5 1527static void quirk_pcie_mch(struct pci_dev *pdev)
1da177e4 1528{
0ba379ec
EB
1529 pci_msi_off(pdev);
1530 pdev->no_msi = 1;
1da177e4 1531}
652c538e
AM
1532DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1533DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1535
4602b88d
KA
1536
1537/*
1538 * It's possible for the MSI to get corrupted if shpc and acpi
1539 * are used together on certain PXH-based systems.
1540 */
15856ad5 1541static void quirk_pcie_pxh(struct pci_dev *dev)
4602b88d 1542{
f5f2b131 1543 pci_msi_off(dev);
4602b88d 1544 dev->no_msi = 1;
f0fda801 1545 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1546}
1547DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1548DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1549DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1550DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1551DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1552
ffadcc2f
KCA
1553/*
1554 * Some Intel PCI Express chipsets have trouble with downstream
1555 * device power management.
1556 */
3c78bc61 1557static void quirk_intel_pcie_pm(struct pci_dev *dev)
ffadcc2f
KCA
1558{
1559 pci_pm_d3_delay = 120;
1560 dev->no_d1d2 = 1;
1561}
1562
1563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1565DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1577DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1579DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1583DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1584
426b3b8d 1585#ifdef CONFIG_X86_IO_APIC
e1d3a908
SA
1586/*
1587 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1588 * remap the original interrupt in the linux kernel to the boot interrupt, so
1589 * that a PCI device's interrupt handler is installed on the boot interrupt
1590 * line instead.
1591 */
1592static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1593{
41b9eb26 1594 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1595 return;
1596
1597 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
fdcdaf6c
BH
1598 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1599 dev->vendor, dev->device);
e1d3a908 1600}
88d1dce3
OD
1601DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1603DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1608DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1609DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1610DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1611DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1612DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1613DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1614DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1615DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1616DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1617
426b3b8d
SA
1618/*
1619 * On some chipsets we can disable the generation of legacy INTx boot
1620 * interrupts.
1621 */
1622
1623/*
1624 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1625 * 300641-004US, section 5.7.3.
1626 */
1627#define INTEL_6300_IOAPIC_ABAR 0x40
1628#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1629
1630static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1631{
1632 u16 pci_config_word;
1633
1634 if (noioapicquirk)
1635 return;
1636
1637 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1638 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1639 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1640
fdcdaf6c
BH
1641 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1642 dev->vendor, dev->device);
426b3b8d 1643}
f7625980
BH
1644DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1645DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1646
1647/*
1648 * disable boot interrupts on HT-1000
1649 */
1650#define BC_HT1000_FEATURE_REG 0x64
1651#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1652#define BC_HT1000_MAP_IDX 0xC00
1653#define BC_HT1000_MAP_DATA 0xC01
1654
1655static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1656{
1657 u32 pci_config_dword;
1658 u8 irq;
1659
1660 if (noioapicquirk)
1661 return;
1662
1663 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1664 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1665 BC_HT1000_PIC_REGS_ENABLE);
1666
1667 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1668 outb(irq, BC_HT1000_MAP_IDX);
1669 outb(0x00, BC_HT1000_MAP_DATA);
1670 }
1671
1672 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1673
fdcdaf6c
BH
1674 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1675 dev->vendor, dev->device);
77251188 1676}
f7625980
BH
1677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1678DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1679
1680/*
1681 * disable boot interrupts on AMD and ATI chipsets
1682 */
1683/*
1684 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1685 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1686 * (due to an erratum).
1687 */
1688#define AMD_813X_MISC 0x40
1689#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 1690#define AMD_813X_REV_B1 0x12
bbe19443 1691#define AMD_813X_REV_B2 0x13
542622da
OD
1692
1693static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1694{
1695 u32 pci_config_dword;
1696
1697 if (noioapicquirk)
1698 return;
4fd8bdc5
SA
1699 if ((dev->revision == AMD_813X_REV_B1) ||
1700 (dev->revision == AMD_813X_REV_B2))
bbe19443 1701 return;
542622da
OD
1702
1703 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1704 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1705 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1706
fdcdaf6c
BH
1707 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1708 dev->vendor, dev->device);
542622da 1709}
4fd8bdc5
SA
1710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1711DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1712DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1713DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1714
1715#define AMD_8111_PCI_IRQ_ROUTING 0x56
1716
1717static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1718{
1719 u16 pci_config_word;
1720
1721 if (noioapicquirk)
1722 return;
1723
1724 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1725 if (!pci_config_word) {
227f0647
RD
1726 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1727 dev->vendor, dev->device);
542622da
OD
1728 return;
1729 }
1730 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
fdcdaf6c
BH
1731 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1732 dev->vendor, dev->device);
542622da 1733}
f7625980
BH
1734DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1735DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1736#endif /* CONFIG_X86_IO_APIC */
1737
33dced2e
SS
1738/*
1739 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1740 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1741 * Re-allocate the region if needed...
1742 */
15856ad5 1743static void quirk_tc86c001_ide(struct pci_dev *dev)
33dced2e
SS
1744{
1745 struct resource *r = &dev->resource[0];
1746
1747 if (r->start & 0x8) {
bd064f0a 1748 r->flags |= IORESOURCE_UNSET;
33dced2e
SS
1749 r->start = 0;
1750 r->end = 0xf;
1751 }
1752}
1753DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1754 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1755 quirk_tc86c001_ide);
1756
21c5fd97
IA
1757/*
1758 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1759 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1760 * being read correctly if bit 7 of the base address is set.
1761 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1762 * Re-allocate the regions to a 256-byte boundary if necessary.
1763 */
193c0d68 1764static void quirk_plx_pci9050(struct pci_dev *dev)
21c5fd97
IA
1765{
1766 unsigned int bar;
1767
1768 /* Fixed in revision 2 (PCI 9052). */
1769 if (dev->revision >= 2)
1770 return;
1771 for (bar = 0; bar <= 1; bar++)
1772 if (pci_resource_len(dev, bar) == 0x80 &&
1773 (pci_resource_start(dev, bar) & 0x80)) {
1774 struct resource *r = &dev->resource[bar];
227f0647 1775 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
21c5fd97 1776 bar);
bd064f0a 1777 r->flags |= IORESOURCE_UNSET;
21c5fd97
IA
1778 r->start = 0;
1779 r->end = 0xff;
1780 }
1781}
1782DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1783 quirk_plx_pci9050);
2794bb28
IA
1784/*
1785 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1786 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1787 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1788 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1789 *
1790 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1791 * driver.
1792 */
1793DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1794DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
21c5fd97 1795
15856ad5 1796static void quirk_netmos(struct pci_dev *dev)
1da177e4
LT
1797{
1798 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1799 unsigned int num_serial = dev->subsystem_device & 0xf;
1800
1801 /*
1802 * These Netmos parts are multiport serial devices with optional
1803 * parallel ports. Even when parallel ports are present, they
1804 * are identified as class SERIAL, which means the serial driver
1805 * will claim them. To prevent this, mark them as class OTHER.
1806 * These combo devices should be claimed by parport_serial.
1807 *
1808 * The subdevice ID is of the form 0x00PS, where <P> is the number
1809 * of parallel ports and <S> is the number of serial ports.
1810 */
1811 switch (dev->device) {
4c9c1686
JS
1812 case PCI_DEVICE_ID_NETMOS_9835:
1813 /* Well, this rule doesn't hold for the following 9835 device */
1814 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1815 dev->subsystem_device == 0x0299)
1816 return;
1da177e4
LT
1817 case PCI_DEVICE_ID_NETMOS_9735:
1818 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1819 case PCI_DEVICE_ID_NETMOS_9845:
1820 case PCI_DEVICE_ID_NETMOS_9855:
08803efe 1821 if (num_parallel) {
227f0647 1822 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1da177e4
LT
1823 dev->device, num_parallel, num_serial);
1824 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1825 (dev->class & 0xff);
1826 }
1827 }
1828}
08803efe
YL
1829DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1830 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1da177e4 1831
15856ad5 1832static void quirk_e100_interrupt(struct pci_dev *dev)
16a74744 1833{
e64aeccb 1834 u16 command, pmcsr;
16a74744
BH
1835 u8 __iomem *csr;
1836 u8 cmd_hi;
1837
1838 switch (dev->device) {
1839 /* PCI IDs taken from drivers/net/e100.c */
1840 case 0x1029:
1841 case 0x1030 ... 0x1034:
1842 case 0x1038 ... 0x103E:
1843 case 0x1050 ... 0x1057:
1844 case 0x1059:
1845 case 0x1064 ... 0x106B:
1846 case 0x1091 ... 0x1095:
1847 case 0x1209:
1848 case 0x1229:
1849 case 0x2449:
1850 case 0x2459:
1851 case 0x245D:
1852 case 0x27DC:
1853 break;
1854 default:
1855 return;
1856 }
1857
1858 /*
1859 * Some firmware hands off the e100 with interrupts enabled,
1860 * which can cause a flood of interrupts if packets are
1861 * received before the driver attaches to the device. So
1862 * disable all e100 interrupts here. The driver will
1863 * re-enable them when it's ready.
1864 */
1865 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1866
1bef7dc0 1867 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1868 return;
1869
e64aeccb
IK
1870 /*
1871 * Check that the device is in the D0 power state. If it's not,
1872 * there is no point to look any further.
1873 */
728cdb75
YW
1874 if (dev->pm_cap) {
1875 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
e64aeccb
IK
1876 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1877 return;
1878 }
1879
1bef7dc0
BH
1880 /* Convert from PCI bus to resource space. */
1881 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1882 if (!csr) {
f0fda801 1883 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1884 return;
1885 }
1886
1887 cmd_hi = readb(csr + 3);
1888 if (cmd_hi == 0) {
227f0647 1889 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
16a74744
BH
1890 writeb(1, csr + 3);
1891 }
1892
1893 iounmap(csr);
1894}
4c5b28e2
YL
1895DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1896 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
a5312e28 1897
649426ef
AD
1898/*
1899 * The 82575 and 82598 may experience data corruption issues when transitioning
1900 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1901 */
15856ad5 1902static void quirk_disable_aspm_l0s(struct pci_dev *dev)
649426ef
AD
1903{
1904 dev_info(&dev->dev, "Disabling L0s\n");
1905 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1906}
1907DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1910DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1913DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1915DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1917DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1919DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1921
15856ad5 1922static void fixup_rev1_53c810(struct pci_dev *dev)
a5312e28
IK
1923{
1924 /* rev 1 ncr53c810 chips don't set the class at all which means
1925 * they don't get their resources remapped. Fix that here.
1926 */
1927
1928 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1929 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1930 dev->class = PCI_CLASS_STORAGE_SCSI;
1931 }
1932}
1933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1934
9d265124 1935/* Enable 1k I/O space granularity on the Intel P64H2 */
15856ad5 1936static void quirk_p64h2_1k_io(struct pci_dev *dev)
9d265124
DY
1937{
1938 u16 en1k;
9d265124
DY
1939
1940 pci_read_config_word(dev, 0x40, &en1k);
1941
1942 if (en1k & 0x200) {
f0fda801 1943 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2b28ae19 1944 dev->io_window_1k = 1;
9d265124
DY
1945 }
1946}
1947DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1948
cf34a8e0
BG
1949/* Under some circumstances, AER is not linked with extended capabilities.
1950 * Force it to be linked by setting the corresponding control bit in the
1951 * config space.
1952 */
1597cacb 1953static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1954{
1955 uint8_t b;
1956 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1957 if (!(b & 0x20)) {
1958 pci_write_config_byte(dev, 0xf41, b | 0x20);
227f0647 1959 dev_info(&dev->dev, "Linking AER extended capability\n");
cf34a8e0
BG
1960 }
1961 }
1962}
1963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1964 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 1965DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 1966 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1967
15856ad5 1968static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
53a9bf42
TY
1969{
1970 /*
1971 * Disable PCI Bus Parking and PCI Master read caching on CX700
1972 * which causes unspecified timing errors with a VT6212L on the PCI
ca846392
TY
1973 * bus leading to USB2.0 packet loss.
1974 *
1975 * This quirk is only enabled if a second (on the external PCI bus)
1976 * VT6212L is found -- the CX700 core itself also contains a USB
1977 * host controller with the same PCI ID as the VT6212L.
53a9bf42
TY
1978 */
1979
ca846392
TY
1980 /* Count VT6212L instances */
1981 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
1982 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
53a9bf42 1983 uint8_t b;
ca846392
TY
1984
1985 /* p should contain the first (internal) VT6212L -- see if we have
1986 an external one by searching again */
1987 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
1988 if (!p)
1989 return;
1990 pci_dev_put(p);
1991
53a9bf42
TY
1992 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1993 if (b & 0x40) {
1994 /* Turn off PCI Bus Parking */
1995 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1996
227f0647 1997 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
bc043274
TY
1998 }
1999 }
2000
2001 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2002 if (b != 0) {
53a9bf42
TY
2003 /* Turn off PCI Master read caching */
2004 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
2005
2006 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 2007 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
2008
2009 /* Disable "Read FIFO Timer" */
53a9bf42
TY
2010 pci_write_config_byte(dev, 0x77, 0x0);
2011
227f0647 2012 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
2013 }
2014 }
2015}
ca846392 2016DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
53a9bf42 2017
99cb233d
BL
2018/*
2019 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2020 * VPD end tag will hang the device. This problem was initially
2021 * observed when a vpd entry was created in sysfs
2022 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2023 * will dump 32k of data. Reading a full 32k will cause an access
2024 * beyond the VPD end tag causing the device to hang. Once the device
2025 * is hung, the bnx2 driver will not be able to reset the device.
2026 * We believe that it is legal to read beyond the end tag and
2027 * therefore the solution is to limit the read/write length.
2028 */
15856ad5 2029static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
99cb233d 2030{
9d82d8ea 2031 /*
35405f25
DH
2032 * Only disable the VPD capability for 5706, 5706S, 5708,
2033 * 5708S and 5709 rev. A
9d82d8ea 2034 */
99cb233d 2035 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 2036 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 2037 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 2038 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2039 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2040 (dev->revision & 0xf0) == 0x0)) {
2041 if (dev->vpd)
2042 dev->vpd->len = 0x80;
2043 }
2044}
2045
bffadffd
YZ
2046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2047 PCI_DEVICE_ID_NX2_5706,
2048 quirk_brcm_570x_limit_vpd);
2049DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2050 PCI_DEVICE_ID_NX2_5706S,
2051 quirk_brcm_570x_limit_vpd);
2052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2053 PCI_DEVICE_ID_NX2_5708,
2054 quirk_brcm_570x_limit_vpd);
2055DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2056 PCI_DEVICE_ID_NX2_5708S,
2057 quirk_brcm_570x_limit_vpd);
2058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2059 PCI_DEVICE_ID_NX2_5709,
2060 quirk_brcm_570x_limit_vpd);
2061DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2062 PCI_DEVICE_ID_NX2_5709S,
2063 quirk_brcm_570x_limit_vpd);
99cb233d 2064
25e742b2 2065static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
0b471506
MC
2066{
2067 u32 rev;
2068
2069 pci_read_config_dword(dev, 0xf4, &rev);
2070
2071 /* Only CAP the MRRS if the device is a 5719 A0 */
2072 if (rev == 0x05719000) {
2073 int readrq = pcie_get_readrq(dev);
2074 if (readrq > 2048)
2075 pcie_set_readrq(dev, 2048);
2076 }
2077}
2078
2079DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2080 PCI_DEVICE_ID_TIGON3_5719,
2081 quirk_brcm_5719_limit_mrrs);
2082
26c56dc0
MM
2083/* Originally in EDAC sources for i82875P:
2084 * Intel tells BIOS developers to hide device 6 which
2085 * configures the overflow device access containing
2086 * the DRBs - this is where we expose device 6.
2087 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2088 */
15856ad5 2089static void quirk_unhide_mch_dev6(struct pci_dev *dev)
26c56dc0
MM
2090{
2091 u8 reg;
2092
2093 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2094 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2095 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2096 }
2097}
2098
2099DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2100 quirk_unhide_mch_dev6);
2101DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2102 quirk_unhide_mch_dev6);
2103
12962267 2104#ifdef CONFIG_TILEPRO
f02cbbe6 2105/*
12962267 2106 * The Tilera TILEmpower tilepro platform needs to set the link speed
f02cbbe6
CM
2107 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2108 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2109 * capability register of the PEX8624 PCIe switch. The switch
2110 * supports link speed auto negotiation, but falsely sets
2111 * the link speed to 5GT/s.
2112 */
15856ad5 2113static void quirk_tile_plx_gen1(struct pci_dev *dev)
f02cbbe6
CM
2114{
2115 if (tile_plx_gen1) {
2116 pci_write_config_dword(dev, 0x98, 0x1);
2117 mdelay(50);
2118 }
2119}
2120DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
12962267 2121#endif /* CONFIG_TILEPRO */
26c56dc0 2122
3f79e107 2123#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2124/* Some chipsets do not support MSI. We cannot easily rely on setting
2125 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
f7625980
BH
2126 * some other buses controlled by the chipset even if Linux is not
2127 * aware of it. Instead of setting the flag on all buses in the
ebdf7d39 2128 * machine, simply disable MSI globally.
3f79e107 2129 */
15856ad5 2130static void quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2131{
88187dfa 2132 pci_no_msi();
f0fda801 2133 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2134}
ebdf7d39
TH
2135DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2137DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2138DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2139DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2140DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
549e1561 2141DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
3f79e107
BG
2142
2143/* Disable MSI on chipsets that are known to not support it */
15856ad5 2144static void quirk_disable_msi(struct pci_dev *dev)
3f79e107
BG
2145{
2146 if (dev->subordinate) {
227f0647 2147 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
3f79e107
BG
2148 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2149 }
2150}
2151DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
134b3450 2152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
9313ff45 2153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
6397c75c 2154
aff61369
CL
2155/*
2156 * The APC bridge device in AMD 780 family northbridges has some random
2157 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2158 * we use the possible vendor/device IDs of the host bridge for the
2159 * declared quirk, and search for the APC bridge by slot number.
2160 */
15856ad5 2161static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
aff61369
CL
2162{
2163 struct pci_dev *apc_bridge;
2164
2165 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2166 if (apc_bridge) {
2167 if (apc_bridge->device == 0x9602)
2168 quirk_disable_msi(apc_bridge);
2169 pci_dev_put(apc_bridge);
2170 }
2171}
2172DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2173DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2174
6397c75c
BG
2175/* Go through the list of Hypertransport capabilities and
2176 * return 1 if a HT MSI capability is found and enabled */
25e742b2 2177static int msi_ht_cap_enabled(struct pci_dev *dev)
6397c75c 2178{
7a380507
ME
2179 int pos, ttl = 48;
2180
2181 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2182 while (pos && ttl--) {
2183 u8 flags;
2184
2185 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
3c78bc61 2186 &flags) == 0) {
f0fda801 2187 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2188 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2189 "enabled" : "disabled");
7a380507 2190 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2191 }
7a380507
ME
2192
2193 pos = pci_find_next_ht_capability(dev, pos,
2194 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2195 }
2196 return 0;
2197}
2198
2199/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
25e742b2 2200static void quirk_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2201{
2202 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
227f0647 2203 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2204 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2205 }
2206}
2207DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2208 quirk_msi_ht_cap);
6bae1d96 2209
6397c75c
BG
2210/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2211 * MSI are supported if the MSI capability set in any of these mappings.
2212 */
25e742b2 2213static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2214{
2215 struct pci_dev *pdev;
2216
2217 if (!dev->subordinate)
2218 return;
2219
2220 /* check HT MSI cap on this chipset and the root one.
2221 * a single one having MSI is enough to be sure that MSI are supported.
2222 */
11f242f0 2223 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2224 if (!pdev)
2225 return;
0c875c28 2226 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
227f0647 2227 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2228 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2229 }
11f242f0 2230 pci_dev_put(pdev);
6397c75c
BG
2231}
2232DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2233 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2234
415b6d0e 2235/* Force enable MSI mapping capability on HT bridges */
25e742b2 2236static void ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2237{
2238 int pos, ttl = 48;
2239
2240 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2241 while (pos && ttl--) {
2242 u8 flags;
2243
2244 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2245 &flags) == 0) {
2246 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2247
2248 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2249 flags | HT_MSI_FLAGS_ENABLE);
2250 }
2251 pos = pci_find_next_ht_capability(dev, pos,
2252 HT_CAPTYPE_MSI_MAPPING);
2253 }
2254}
415b6d0e
BH
2255DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2256 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2257 ht_enable_msi_mapping);
9dc625e7 2258
e0ae4f55
YL
2259DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2260 ht_enable_msi_mapping);
2261
e4146bb9 2262/* The P5N32-SLI motherboards from Asus have a problem with msi
75e07fc3
AP
2263 * for the MCP55 NIC. It is not yet determined whether the msi problem
2264 * also affects other devices. As for now, turn off msi for this device.
2265 */
15856ad5 2266static void nvenet_msi_disable(struct pci_dev *dev)
75e07fc3 2267{
9251bac9
JD
2268 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2269
2270 if (board_name &&
2271 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2272 strstr(board_name, "P5N32-E SLI"))) {
227f0647 2273 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
75e07fc3
AP
2274 dev->no_msi = 1;
2275 }
2276}
2277DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2278 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2279 nvenet_msi_disable);
2280
66db60ea 2281/*
f7625980
BH
2282 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2283 * config register. This register controls the routing of legacy
2284 * interrupts from devices that route through the MCP55. If this register
2285 * is misprogrammed, interrupts are only sent to the BSP, unlike
2286 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2287 * having this register set properly prevents kdump from booting up
2288 * properly, so let's make sure that we have it set correctly.
2289 * Note that this is an undocumented register.
66db60ea 2290 */
15856ad5 2291static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
66db60ea
NH
2292{
2293 u32 cfg;
2294
49c2fa08
NH
2295 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2296 return;
2297
66db60ea
NH
2298 pci_read_config_dword(dev, 0x74, &cfg);
2299
2300 if (cfg & ((1 << 2) | (1 << 15))) {
2301 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2302 cfg &= ~((1 << 2) | (1 << 15));
2303 pci_write_config_dword(dev, 0x74, cfg);
2304 }
2305}
2306
2307DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2308 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2309 nvbridge_check_legacy_irq_routing);
2310
2311DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2312 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2313 nvbridge_check_legacy_irq_routing);
2314
25e742b2 2315static int ht_check_msi_mapping(struct pci_dev *dev)
de745306
YL
2316{
2317 int pos, ttl = 48;
2318 int found = 0;
2319
2320 /* check if there is HT MSI cap or enabled on this device */
2321 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2322 while (pos && ttl--) {
2323 u8 flags;
2324
2325 if (found < 1)
2326 found = 1;
2327 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2328 &flags) == 0) {
2329 if (flags & HT_MSI_FLAGS_ENABLE) {
2330 if (found < 2) {
2331 found = 2;
2332 break;
2333 }
2334 }
2335 }
2336 pos = pci_find_next_ht_capability(dev, pos,
2337 HT_CAPTYPE_MSI_MAPPING);
2338 }
2339
2340 return found;
2341}
2342
25e742b2 2343static int host_bridge_with_leaf(struct pci_dev *host_bridge)
de745306
YL
2344{
2345 struct pci_dev *dev;
2346 int pos;
2347 int i, dev_no;
2348 int found = 0;
2349
2350 dev_no = host_bridge->devfn >> 3;
2351 for (i = dev_no + 1; i < 0x20; i++) {
2352 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2353 if (!dev)
2354 continue;
2355
2356 /* found next host bridge ?*/
2357 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2358 if (pos != 0) {
2359 pci_dev_put(dev);
2360 break;
2361 }
2362
2363 if (ht_check_msi_mapping(dev)) {
2364 found = 1;
2365 pci_dev_put(dev);
2366 break;
2367 }
2368 pci_dev_put(dev);
2369 }
2370
2371 return found;
2372}
2373
eeafda70
YL
2374#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2375#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2376
25e742b2 2377static int is_end_of_ht_chain(struct pci_dev *dev)
eeafda70
YL
2378{
2379 int pos, ctrl_off;
2380 int end = 0;
2381 u16 flags, ctrl;
2382
2383 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2384
2385 if (!pos)
2386 goto out;
2387
2388 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2389
2390 ctrl_off = ((flags >> 10) & 1) ?
2391 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2392 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2393
2394 if (ctrl & (1 << 6))
2395 end = 1;
2396
2397out:
2398 return end;
2399}
2400
25e742b2 2401static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2402{
2403 struct pci_dev *host_bridge;
1dec6b05
YL
2404 int pos;
2405 int i, dev_no;
2406 int found = 0;
2407
2408 dev_no = dev->devfn >> 3;
2409 for (i = dev_no; i >= 0; i--) {
2410 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2411 if (!host_bridge)
2412 continue;
2413
2414 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2415 if (pos != 0) {
2416 found = 1;
2417 break;
2418 }
2419 pci_dev_put(host_bridge);
2420 }
2421
2422 if (!found)
2423 return;
2424
eeafda70
YL
2425 /* don't enable end_device/host_bridge with leaf directly here */
2426 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2427 host_bridge_with_leaf(host_bridge))
de745306
YL
2428 goto out;
2429
1dec6b05
YL
2430 /* root did that ! */
2431 if (msi_ht_cap_enabled(host_bridge))
2432 goto out;
2433
2434 ht_enable_msi_mapping(dev);
2435
2436out:
2437 pci_dev_put(host_bridge);
2438}
2439
25e742b2 2440static void ht_disable_msi_mapping(struct pci_dev *dev)
1dec6b05
YL
2441{
2442 int pos, ttl = 48;
2443
2444 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2445 while (pos && ttl--) {
2446 u8 flags;
2447
2448 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2449 &flags) == 0) {
6a958d5b 2450 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2451
2452 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2453 flags & ~HT_MSI_FLAGS_ENABLE);
2454 }
2455 pos = pci_find_next_ht_capability(dev, pos,
2456 HT_CAPTYPE_MSI_MAPPING);
2457 }
2458}
2459
25e742b2 2460static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2461{
2462 struct pci_dev *host_bridge;
2463 int pos;
2464 int found;
2465
3d2a5318
RW
2466 if (!pci_msi_enabled())
2467 return;
2468
1dec6b05
YL
2469 /* check if there is HT MSI cap or enabled on this device */
2470 found = ht_check_msi_mapping(dev);
2471
2472 /* no HT MSI CAP */
2473 if (found == 0)
2474 return;
9dc625e7
PC
2475
2476 /*
2477 * HT MSI mapping should be disabled on devices that are below
2478 * a non-Hypertransport host bridge. Locate the host bridge...
2479 */
2480 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2481 if (host_bridge == NULL) {
227f0647 2482 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
9dc625e7
PC
2483 return;
2484 }
2485
2486 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2487 if (pos != 0) {
2488 /* Host bridge is to HT */
1dec6b05
YL
2489 if (found == 1) {
2490 /* it is not enabled, try to enable it */
de745306
YL
2491 if (all)
2492 ht_enable_msi_mapping(dev);
2493 else
2494 nv_ht_enable_msi_mapping(dev);
1dec6b05 2495 }
dff3aef7 2496 goto out;
9dc625e7
PC
2497 }
2498
1dec6b05
YL
2499 /* HT MSI is not enabled */
2500 if (found == 1)
dff3aef7 2501 goto out;
9dc625e7 2502
1dec6b05
YL
2503 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2504 ht_disable_msi_mapping(dev);
dff3aef7
MS
2505
2506out:
2507 pci_dev_put(host_bridge);
9dc625e7 2508}
de745306 2509
25e742b2 2510static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
de745306
YL
2511{
2512 return __nv_msi_ht_cap_quirk(dev, 1);
2513}
2514
25e742b2 2515static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
de745306
YL
2516{
2517 return __nv_msi_ht_cap_quirk(dev, 0);
2518}
2519
2520DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2521DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2522
2523DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2524DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2525
15856ad5 2526static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
ba698ad4
DM
2527{
2528 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2529}
15856ad5 2530static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
4600c9d7
SH
2531{
2532 struct pci_dev *p;
2533
2534 /* SB700 MSI issue will be fixed at HW level from revision A21,
2535 * we need check PCI REVISION ID of SMBus controller to get SB700
2536 * revision.
2537 */
2538 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2539 NULL);
2540 if (!p)
2541 return;
2542
2543 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2544 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2545 pci_dev_put(p);
2546}
70588818
XH
2547static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2548{
2549 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2550 if (dev->revision < 0x18) {
2551 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2552 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2553 }
2554}
ba698ad4
DM
2555DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2556 PCI_DEVICE_ID_TIGON3_5780,
2557 quirk_msi_intx_disable_bug);
2558DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2559 PCI_DEVICE_ID_TIGON3_5780S,
2560 quirk_msi_intx_disable_bug);
2561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2562 PCI_DEVICE_ID_TIGON3_5714,
2563 quirk_msi_intx_disable_bug);
2564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2565 PCI_DEVICE_ID_TIGON3_5714S,
2566 quirk_msi_intx_disable_bug);
2567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2568 PCI_DEVICE_ID_TIGON3_5715,
2569 quirk_msi_intx_disable_bug);
2570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2571 PCI_DEVICE_ID_TIGON3_5715S,
2572 quirk_msi_intx_disable_bug);
2573
bc38b411 2574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2575 quirk_msi_intx_disable_ati_bug);
bc38b411 2576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2577 quirk_msi_intx_disable_ati_bug);
bc38b411 2578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2579 quirk_msi_intx_disable_ati_bug);
bc38b411 2580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2581 quirk_msi_intx_disable_ati_bug);
bc38b411 2582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2583 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2584
2585DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2586 quirk_msi_intx_disable_bug);
2587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2588 quirk_msi_intx_disable_bug);
2589DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2590 quirk_msi_intx_disable_bug);
2591
7cb6a291
HX
2592DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2593 quirk_msi_intx_disable_bug);
2594DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2595 quirk_msi_intx_disable_bug);
2596DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2597 quirk_msi_intx_disable_bug);
2598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2599 quirk_msi_intx_disable_bug);
2600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2601 quirk_msi_intx_disable_bug);
2602DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2603 quirk_msi_intx_disable_bug);
70588818
XH
2604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2605 quirk_msi_intx_disable_qca_bug);
2606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2607 quirk_msi_intx_disable_qca_bug);
2608DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2609 quirk_msi_intx_disable_qca_bug);
2610DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2611 quirk_msi_intx_disable_qca_bug);
2612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2613 quirk_msi_intx_disable_qca_bug);
3f79e107 2614#endif /* CONFIG_PCI_MSI */
3d137310 2615
3322340a
FR
2616/* Allow manual resource allocation for PCI hotplug bridges
2617 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2618 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
f7625980 2619 * kernel fails to allocate resources when hotplug device is
3322340a
FR
2620 * inserted and PCI bus is rescanned.
2621 */
15856ad5 2622static void quirk_hotplug_bridge(struct pci_dev *dev)
3322340a
FR
2623{
2624 dev->is_hotplug_bridge = 1;
2625}
2626
2627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2628
03cd8f7e
ML
2629/*
2630 * This is a quirk for the Ricoh MMC controller found as a part of
2631 * some mulifunction chips.
2632
25985edc 2633 * This is very similar and based on the ricoh_mmc driver written by
03cd8f7e
ML
2634 * Philip Langdale. Thank you for these magic sequences.
2635 *
2636 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2637 * and one or both of cardbus or firewire.
2638 *
2639 * It happens that they implement SD and MMC
2640 * support as separate controllers (and PCI functions). The linux SDHCI
2641 * driver supports MMC cards but the chip detects MMC cards in hardware
2642 * and directs them to the MMC controller - so the SDHCI driver never sees
2643 * them.
2644 *
2645 * To get around this, we must disable the useless MMC controller.
2646 * At that point, the SDHCI controller will start seeing them
2647 * It seems to be the case that the relevant PCI registers to deactivate the
2648 * MMC controller live on PCI function 0, which might be the cardbus controller
2649 * or the firewire controller, depending on the particular chip in question
2650 *
2651 * This has to be done early, because as soon as we disable the MMC controller
2652 * other pci functions shift up one level, e.g. function #2 becomes function
2653 * #1, and this will confuse the pci core.
2654 */
2655
2656#ifdef CONFIG_MMC_RICOH_MMC
2657static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2658{
2659 /* disable via cardbus interface */
2660 u8 write_enable;
2661 u8 write_target;
2662 u8 disable;
2663
2664 /* disable must be done via function #0 */
2665 if (PCI_FUNC(dev->devfn))
2666 return;
2667
2668 pci_read_config_byte(dev, 0xB7, &disable);
2669 if (disable & 0x02)
2670 return;
2671
2672 pci_read_config_byte(dev, 0x8E, &write_enable);
2673 pci_write_config_byte(dev, 0x8E, 0xAA);
2674 pci_read_config_byte(dev, 0x8D, &write_target);
2675 pci_write_config_byte(dev, 0x8D, 0xB7);
2676 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2677 pci_write_config_byte(dev, 0x8E, write_enable);
2678 pci_write_config_byte(dev, 0x8D, write_target);
2679
2680 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2681 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2682}
2683DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2684DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2685
2686static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2687{
2688 /* disable via firewire interface */
2689 u8 write_enable;
2690 u8 disable;
2691
2692 /* disable must be done via function #0 */
2693 if (PCI_FUNC(dev->devfn))
2694 return;
15bed0f2 2695 /*
812089e0 2696 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
15bed0f2
MI
2697 * certain types of SD/MMC cards. Lowering the SD base
2698 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2699 *
2700 * 0x150 - SD2.0 mode enable for changing base clock
2701 * frequency to 50Mhz
2702 * 0xe1 - Base clock frequency
2703 * 0x32 - 50Mhz new clock frequency
2704 * 0xf9 - Key register for 0x150
2705 * 0xfc - key register for 0xe1
2706 */
812089e0
AL
2707 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2708 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
15bed0f2
MI
2709 pci_write_config_byte(dev, 0xf9, 0xfc);
2710 pci_write_config_byte(dev, 0x150, 0x10);
2711 pci_write_config_byte(dev, 0xf9, 0x00);
2712 pci_write_config_byte(dev, 0xfc, 0x01);
2713 pci_write_config_byte(dev, 0xe1, 0x32);
2714 pci_write_config_byte(dev, 0xfc, 0x00);
2715
2716 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2717 }
3e309cdf
JB
2718
2719 pci_read_config_byte(dev, 0xCB, &disable);
2720
2721 if (disable & 0x02)
2722 return;
2723
2724 pci_read_config_byte(dev, 0xCA, &write_enable);
2725 pci_write_config_byte(dev, 0xCA, 0x57);
2726 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2727 pci_write_config_byte(dev, 0xCA, write_enable);
2728
2729 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2730 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2731
03cd8f7e
ML
2732}
2733DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2734DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
812089e0
AL
2735DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2736DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
be98ca65
MI
2737DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2738DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
03cd8f7e
ML
2739#endif /*CONFIG_MMC_RICOH_MMC*/
2740
d3f13810 2741#ifdef CONFIG_DMAR_TABLE
254e4200
SS
2742#define VTUNCERRMSK_REG 0x1ac
2743#define VTD_MSK_SPEC_ERRORS (1 << 31)
2744/*
2745 * This is a quirk for masking vt-d spec defined errors to platform error
2746 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2747 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2748 * on the RAS config settings of the platform) when a vt-d fault happens.
2749 * The resulting SMI caused the system to hang.
2750 *
2751 * VT-d spec related errors are already handled by the VT-d OS code, so no
2752 * need to report the same error through other channels.
2753 */
2754static void vtd_mask_spec_errors(struct pci_dev *dev)
2755{
2756 u32 word;
2757
2758 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2759 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2760}
2761DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2762DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2763#endif
03cd8f7e 2764
15856ad5 2765static void fixup_ti816x_class(struct pci_dev *dev)
63c44080
HP
2766{
2767 /* TI 816x devices do not have class code set when in PCIe boot mode */
40c96236
YL
2768 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2769 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
63c44080 2770}
40c96236
YL
2771DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2772 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
63c44080 2773
a94d072b
BH
2774/* Some PCIe devices do not work reliably with the claimed maximum
2775 * payload size supported.
2776 */
15856ad5 2777static void fixup_mpss_256(struct pci_dev *dev)
a94d072b
BH
2778{
2779 dev->pcie_mpss = 1; /* 256 bytes */
2780}
2781DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2782 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2783DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2784 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2785DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2786 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2787
d387a8d6
JM
2788/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2789 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2790 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2791 * until all of the devices are discovered and buses walked, read completion
2792 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2793 * it is possible to hotplug a device with MPS of 256B.
2794 */
15856ad5 2795static void quirk_intel_mc_errata(struct pci_dev *dev)
d387a8d6
JM
2796{
2797 int err;
2798 u16 rcc;
2799
2800 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2801 return;
2802
2803 /* Intel errata specifies bits to change but does not say what they are.
2804 * Keeping them magical until such time as the registers and values can
2805 * be explained.
2806 */
2807 err = pci_read_config_word(dev, 0x48, &rcc);
2808 if (err) {
227f0647 2809 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
d387a8d6
JM
2810 return;
2811 }
2812
2813 if (!(rcc & (1 << 10)))
2814 return;
2815
2816 rcc &= ~(1 << 10);
2817
2818 err = pci_write_config_word(dev, 0x48, rcc);
2819 if (err) {
227f0647 2820 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
d387a8d6
JM
2821 return;
2822 }
2823
227f0647 2824 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
d387a8d6
JM
2825}
2826/* Intel 5000 series memory controllers and ports 2-7 */
2827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2829DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2832DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2833DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2834DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2835DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2836DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2837DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2838DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2839DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2840DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2841/* Intel 5100 series memory controllers and ports 2-7 */
2842DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2843DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2845DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2846DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2847DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2850DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2851DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2852DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2853
3209874a 2854
12b03188
JM
2855/*
2856 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2857 * work around this, query the size it should be configured to by the device and
2858 * modify the resource end to correspond to this new size.
2859 */
2860static void quirk_intel_ntb(struct pci_dev *dev)
2861{
2862 int rc;
2863 u8 val;
2864
2865 rc = pci_read_config_byte(dev, 0x00D0, &val);
2866 if (rc)
2867 return;
2868
2869 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2870
2871 rc = pci_read_config_byte(dev, 0x00D1, &val);
2872 if (rc)
2873 return;
2874
2875 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2876}
2877DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2878DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2879
2729d5b1
MS
2880static ktime_t fixup_debug_start(struct pci_dev *dev,
2881 void (*fn)(struct pci_dev *dev))
3209874a 2882{
2729d5b1
MS
2883 ktime_t calltime = ktime_set(0, 0);
2884
2885 dev_dbg(&dev->dev, "calling %pF\n", fn);
2886 if (initcall_debug) {
2887 pr_debug("calling %pF @ %i for %s\n",
2888 fn, task_pid_nr(current), dev_name(&dev->dev));
2889 calltime = ktime_get();
2890 }
2891
2892 return calltime;
2893}
2894
2895static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2896 void (*fn)(struct pci_dev *dev))
3209874a 2897{
2729d5b1 2898 ktime_t delta, rettime;
3209874a
AV
2899 unsigned long long duration;
2900
2729d5b1
MS
2901 if (initcall_debug) {
2902 rettime = ktime_get();
2903 delta = ktime_sub(rettime, calltime);
2904 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2905 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2906 fn, duration, dev_name(&dev->dev));
2907 }
3209874a
AV
2908}
2909
f67fd55f
TJ
2910/*
2911 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2912 * even though no one is handling them (f.e. i915 driver is never loaded).
2913 * Additionally the interrupt destination is not set up properly
2914 * and the interrupt ends up -somewhere-.
2915 *
2916 * These spurious interrupts are "sticky" and the kernel disables
2917 * the (shared) interrupt line after 100.000+ generated interrupts.
2918 *
2919 * Fix it by disabling the still enabled interrupts.
2920 * This resolves crashes often seen on monitor unplug.
2921 */
2922#define I915_DEIER_REG 0x4400c
15856ad5 2923static void disable_igfx_irq(struct pci_dev *dev)
f67fd55f
TJ
2924{
2925 void __iomem *regs = pci_iomap(dev, 0, 0);
2926 if (regs == NULL) {
2927 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2928 return;
2929 }
2930
2931 /* Check if any interrupt line is still enabled */
2932 if (readl(regs + I915_DEIER_REG) != 0) {
227f0647 2933 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
f67fd55f
TJ
2934
2935 writel(0, regs + I915_DEIER_REG);
2936 }
2937
2938 pci_iounmap(dev, regs);
2939}
2940DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
2941DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
7c82126a 2942DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
f67fd55f 2943
b8cac70a
TB
2944/*
2945 * PCI devices which are on Intel chips can skip the 10ms delay
2946 * before entering D3 mode.
2947 */
2948static void quirk_remove_d3_delay(struct pci_dev *dev)
2949{
2950 dev->d3_delay = 0;
2951}
2952DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
2953DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
2954DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
2955DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
2956DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
2957DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
2958DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
2959DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
2960DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
2961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
2962DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
2963DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
2964DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
2965DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
2966
fbebb9fd
BH
2967/*
2968 * Some devices may pass our check in pci_intx_mask_supported if
2969 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
2970 * support this feature.
2971 */
15856ad5 2972static void quirk_broken_intx_masking(struct pci_dev *dev)
fbebb9fd
BH
2973{
2974 dev->broken_intx_masking = 1;
2975}
de509f9f
JK
2976DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
2977 quirk_broken_intx_masking);
0bdb3b21
AW
2978DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
2979 quirk_broken_intx_masking);
3cb30b73
AW
2980/*
2981 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
2982 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
2983 *
2984 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
2985 */
2986DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
2987 quirk_broken_intx_masking);
fbebb9fd 2988
1df5172c
AN
2989#ifdef CONFIG_ACPI
2990/*
2991 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
2992 *
2993 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
2994 * shutdown before suspend. Otherwise the native host interface (NHI) will not
2995 * be present after resume if a device was plugged in before suspend.
2996 *
2997 * The thunderbolt controller consists of a pcie switch with downstream
2998 * bridges leading to the NHI and to the tunnel pci bridges.
2999 *
3000 * This quirk cuts power to the whole chip. Therefore we have to apply it
3001 * during suspend_noirq of the upstream bridge.
3002 *
3003 * Power is automagically restored before resume. No action is needed.
3004 */
3005static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3006{
3007 acpi_handle bridge, SXIO, SXFP, SXLV;
3008
3009 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3010 return;
3011 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3012 return;
3013 bridge = ACPI_HANDLE(&dev->dev);
3014 if (!bridge)
3015 return;
3016 /*
3017 * SXIO and SXLV are present only on machines requiring this quirk.
3018 * TB bridges in external devices might have the same device id as those
3019 * on the host, but they will not have the associated ACPI methods. This
3020 * implicitly checks that we are at the right bridge.
3021 */
3022 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3023 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3024 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3025 return;
3026 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3027
3028 /* magic sequence */
3029 acpi_execute_simple_method(SXIO, NULL, 1);
3030 acpi_execute_simple_method(SXFP, NULL, 0);
3031 msleep(300);
3032 acpi_execute_simple_method(SXLV, NULL, 0);
3033 acpi_execute_simple_method(SXIO, NULL, 0);
3034 acpi_execute_simple_method(SXLV, NULL, 0);
3035}
3036DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3037 quirk_apple_poweroff_thunderbolt);
3038
3039/*
3040 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3041 *
3042 * During suspend the thunderbolt controller is reset and all pci
3043 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3044 * during resume. We have to manually wait for the NHI since there is
3045 * no parent child relationship between the NHI and the tunneled
3046 * bridges.
3047 */
3048static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3049{
3050 struct pci_dev *sibling = NULL;
3051 struct pci_dev *nhi = NULL;
3052
3053 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3054 return;
3055 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3056 return;
3057 /*
3058 * Find the NHI and confirm that we are a bridge on the tb host
3059 * controller and not on a tb endpoint.
3060 */
3061 sibling = pci_get_slot(dev->bus, 0x0);
3062 if (sibling == dev)
3063 goto out; /* we are the downstream bridge to the NHI */
3064 if (!sibling || !sibling->subordinate)
3065 goto out;
3066 nhi = pci_get_slot(sibling->subordinate, 0x0);
3067 if (!nhi)
3068 goto out;
3069 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3070 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3071 || nhi->subsystem_vendor != 0x2222
3072 || nhi->subsystem_device != 0x1111)
3073 goto out;
3074 dev_info(&dev->dev, "quirk: wating for thunderbolt to reestablish pci tunnels...\n");
3075 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3076out:
3077 pci_dev_put(nhi);
3078 pci_dev_put(sibling);
3079}
3080DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3081 quirk_apple_wait_for_thunderbolt);
3082DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3083 quirk_apple_wait_for_thunderbolt);
3084#endif
3085
bfb0f330
JB
3086static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3087 struct pci_fixup *end)
3d137310 3088{
2729d5b1
MS
3089 ktime_t calltime;
3090
f4ca5c6a
YL
3091 for (; f < end; f++)
3092 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3093 f->class == (u32) PCI_ANY_ID) &&
3094 (f->vendor == dev->vendor ||
3095 f->vendor == (u16) PCI_ANY_ID) &&
3096 (f->device == dev->device ||
3097 f->device == (u16) PCI_ANY_ID)) {
2729d5b1
MS
3098 calltime = fixup_debug_start(dev, f->hook);
3099 f->hook(dev);
3100 fixup_debug_report(dev, calltime, f->hook);
3d137310 3101 }
3d137310
TP
3102}
3103
3104extern struct pci_fixup __start_pci_fixups_early[];
3105extern struct pci_fixup __end_pci_fixups_early[];
3106extern struct pci_fixup __start_pci_fixups_header[];
3107extern struct pci_fixup __end_pci_fixups_header[];
3108extern struct pci_fixup __start_pci_fixups_final[];
3109extern struct pci_fixup __end_pci_fixups_final[];
3110extern struct pci_fixup __start_pci_fixups_enable[];
3111extern struct pci_fixup __end_pci_fixups_enable[];
3112extern struct pci_fixup __start_pci_fixups_resume[];
3113extern struct pci_fixup __end_pci_fixups_resume[];
3114extern struct pci_fixup __start_pci_fixups_resume_early[];
3115extern struct pci_fixup __end_pci_fixups_resume_early[];
3116extern struct pci_fixup __start_pci_fixups_suspend[];
3117extern struct pci_fixup __end_pci_fixups_suspend[];
7d2a01b8
AN
3118extern struct pci_fixup __start_pci_fixups_suspend_late[];
3119extern struct pci_fixup __end_pci_fixups_suspend_late[];
3d137310 3120
95df8b87 3121static bool pci_apply_fixup_final_quirks;
3d137310
TP
3122
3123void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3124{
3125 struct pci_fixup *start, *end;
3126
3c78bc61 3127 switch (pass) {
3d137310
TP
3128 case pci_fixup_early:
3129 start = __start_pci_fixups_early;
3130 end = __end_pci_fixups_early;
3131 break;
3132
3133 case pci_fixup_header:
3134 start = __start_pci_fixups_header;
3135 end = __end_pci_fixups_header;
3136 break;
3137
3138 case pci_fixup_final:
95df8b87
MS
3139 if (!pci_apply_fixup_final_quirks)
3140 return;
3d137310
TP
3141 start = __start_pci_fixups_final;
3142 end = __end_pci_fixups_final;
3143 break;
3144
3145 case pci_fixup_enable:
3146 start = __start_pci_fixups_enable;
3147 end = __end_pci_fixups_enable;
3148 break;
3149
3150 case pci_fixup_resume:
3151 start = __start_pci_fixups_resume;
3152 end = __end_pci_fixups_resume;
3153 break;
3154
3155 case pci_fixup_resume_early:
3156 start = __start_pci_fixups_resume_early;
3157 end = __end_pci_fixups_resume_early;
3158 break;
3159
3160 case pci_fixup_suspend:
3161 start = __start_pci_fixups_suspend;
3162 end = __end_pci_fixups_suspend;
3163 break;
3164
7d2a01b8
AN
3165 case pci_fixup_suspend_late:
3166 start = __start_pci_fixups_suspend_late;
3167 end = __end_pci_fixups_suspend_late;
3168 break;
3169
3d137310
TP
3170 default:
3171 /* stupid compiler warning, you would think with an enum... */
3172 return;
3173 }
3174 pci_do_fixups(dev, start, end);
3175}
93177a74 3176EXPORT_SYMBOL(pci_fixup_device);
8d86fb2c 3177
735bff10 3178
00010268 3179static int __init pci_apply_final_quirks(void)
8d86fb2c
DW
3180{
3181 struct pci_dev *dev = NULL;
ac1aa47b
JB
3182 u8 cls = 0;
3183 u8 tmp;
3184
3185 if (pci_cache_line_size)
3186 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3187 pci_cache_line_size << 2);
8d86fb2c 3188
95df8b87 3189 pci_apply_fixup_final_quirks = true;
4e344b1c 3190 for_each_pci_dev(dev) {
8d86fb2c 3191 pci_fixup_device(pci_fixup_final, dev);
ac1aa47b
JB
3192 /*
3193 * If arch hasn't set it explicitly yet, use the CLS
3194 * value shared by all PCI devices. If there's a
3195 * mismatch, fall back to the default value.
3196 */
3197 if (!pci_cache_line_size) {
3198 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3199 if (!cls)
3200 cls = tmp;
3201 if (!tmp || cls == tmp)
3202 continue;
3203
227f0647
RD
3204 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3205 cls << 2, tmp << 2,
ac1aa47b
JB
3206 pci_dfl_cache_line_size << 2);
3207 pci_cache_line_size = pci_dfl_cache_line_size;
3208 }
3209 }
735bff10 3210
ac1aa47b
JB
3211 if (!pci_cache_line_size) {
3212 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3213 cls << 2, pci_dfl_cache_line_size << 2);
2820f333 3214 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
8d86fb2c
DW
3215 }
3216
3217 return 0;
3218}
3219
cf6f3bf7 3220fs_initcall_sync(pci_apply_final_quirks);
b9c3b266
DC
3221
3222/*
3223 * Followings are device-specific reset methods which can be used to
3224 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3225 * not available.
3226 */
aeb30016
DC
3227static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3228{
3229 int pos;
3230
3231 /* only implement PCI_CLASS_SERIAL_USB at present */
3232 if (dev->class == PCI_CLASS_SERIAL_USB) {
3233 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3234 if (!pos)
3235 return -ENOTTY;
3236
3237 if (probe)
3238 return 0;
3239
3240 pci_write_config_byte(dev, pos + 0x4, 1);
3241 msleep(100);
3242
3243 return 0;
3244 } else {
3245 return -ENOTTY;
3246 }
3247}
3248
c763e7b5
DC
3249static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3250{
76b57c67
BH
3251 /*
3252 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3253 *
3254 * The 82599 supports FLR on VFs, but FLR support is reported only
3255 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3256 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3257 */
3258
c763e7b5
DC
3259 if (probe)
3260 return 0;
3261
4d708ab0
CL
3262 if (!pci_wait_for_pending_transaction(dev))
3263 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
76b57c67 3264
76b57c67
BH
3265 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3266
c763e7b5
DC
3267 msleep(100);
3268
3269 return 0;
3270}
3271
df558de1
XH
3272#include "../gpu/drm/i915/i915_reg.h"
3273#define MSG_CTL 0x45010
3274#define NSDE_PWR_STATE 0xd0100
3275#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3276
3277static int reset_ivb_igd(struct pci_dev *dev, int probe)
3278{
3279 void __iomem *mmio_base;
3280 unsigned long timeout;
3281 u32 val;
3282
3283 if (probe)
3284 return 0;
3285
3286 mmio_base = pci_iomap(dev, 0, 0);
3287 if (!mmio_base)
3288 return -ENOMEM;
3289
3290 iowrite32(0x00000002, mmio_base + MSG_CTL);
3291
3292 /*
3293 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3294 * driver loaded sets the right bits. However, this's a reset and
3295 * the bits have been set by i915 previously, so we clobber
3296 * SOUTH_CHICKEN2 register directly here.
3297 */
3298 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3299
3300 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3301 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3302
3303 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3304 do {
3305 val = ioread32(mmio_base + PCH_PP_STATUS);
3306 if ((val & 0xb0000000) == 0)
3307 goto reset_complete;
3308 msleep(10);
3309 } while (time_before(jiffies, timeout));
3310 dev_warn(&dev->dev, "timeout during reset\n");
3311
3312reset_complete:
3313 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3314
3315 pci_iounmap(dev, mmio_base);
3316 return 0;
3317}
3318
2c6217e0
CL
3319/*
3320 * Device-specific reset method for Chelsio T4-based adapters.
3321 */
3322static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3323{
3324 u16 old_command;
3325 u16 msix_flags;
3326
3327 /*
3328 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3329 * that we have no device-specific reset method.
3330 */
3331 if ((dev->device & 0xf000) != 0x4000)
3332 return -ENOTTY;
3333
3334 /*
3335 * If this is the "probe" phase, return 0 indicating that we can
3336 * reset this device.
3337 */
3338 if (probe)
3339 return 0;
3340
3341 /*
3342 * T4 can wedge if there are DMAs in flight within the chip and Bus
3343 * Master has been disabled. We need to have it on till the Function
3344 * Level Reset completes. (BUS_MASTER is disabled in
3345 * pci_reset_function()).
3346 */
3347 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3348 pci_write_config_word(dev, PCI_COMMAND,
3349 old_command | PCI_COMMAND_MASTER);
3350
3351 /*
3352 * Perform the actual device function reset, saving and restoring
3353 * configuration information around the reset.
3354 */
3355 pci_save_state(dev);
3356
3357 /*
3358 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3359 * are disabled when an MSI-X interrupt message needs to be delivered.
3360 * So we briefly re-enable MSI-X interrupts for the duration of the
3361 * FLR. The pci_restore_state() below will restore the original
3362 * MSI-X state.
3363 */
3364 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3365 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3366 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3367 msix_flags |
3368 PCI_MSIX_FLAGS_ENABLE |
3369 PCI_MSIX_FLAGS_MASKALL);
3370
3371 /*
3372 * Start of pcie_flr() code sequence. This reset code is a copy of
3373 * the guts of pcie_flr() because that's not an exported function.
3374 */
3375
3376 if (!pci_wait_for_pending_transaction(dev))
3377 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3378
3379 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3380 msleep(100);
3381
3382 /*
3383 * End of pcie_flr() code sequence.
3384 */
3385
3386 /*
3387 * Restore the configuration information (BAR values, etc.) including
3388 * the original PCI Configuration Space Command word, and return
3389 * success.
3390 */
3391 pci_restore_state(dev);
3392 pci_write_config_word(dev, PCI_COMMAND, old_command);
3393 return 0;
3394}
3395
c763e7b5 3396#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
df558de1
XH
3397#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3398#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
c763e7b5 3399
5b889bf2 3400static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
3401 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3402 reset_intel_82599_sfp_virtfn },
df558de1
XH
3403 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3404 reset_ivb_igd },
3405 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3406 reset_ivb_igd },
aeb30016
DC
3407 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3408 reset_intel_generic_dev },
2c6217e0
CL
3409 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3410 reset_chelsio_generic_dev },
b9c3b266
DC
3411 { 0 }
3412};
5b889bf2 3413
df558de1
XH
3414/*
3415 * These device-specific reset methods are here rather than in a driver
3416 * because when a host assigns a device to a guest VM, the host may need
3417 * to reset the device but probably doesn't have a driver for it.
3418 */
5b889bf2
RW
3419int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3420{
df9d1e8a 3421 const struct pci_dev_reset_methods *i;
5b889bf2
RW
3422
3423 for (i = pci_dev_reset_methods; i->reset; i++) {
3424 if ((i->vendor == dev->vendor ||
3425 i->vendor == (u16)PCI_ANY_ID) &&
3426 (i->device == dev->device ||
3427 i->device == (u16)PCI_ANY_ID))
3428 return i->reset(dev, probe);
3429 }
3430
3431 return -ENOTTY;
3432}
12ea6cad 3433
ec637fb2
AW
3434static void quirk_dma_func0_alias(struct pci_dev *dev)
3435{
3436 if (PCI_FUNC(dev->devfn) != 0) {
3437 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3438 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3439 }
3440}
3441
3442/*
3443 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3444 *
3445 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3446 */
3447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3449
cc346a47
AW
3450static void quirk_dma_func1_alias(struct pci_dev *dev)
3451{
3452 if (PCI_FUNC(dev->devfn) != 1) {
3453 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3454 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3455 }
3456}
3457
3458/*
3459 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3460 * SKUs function 1 is present and is a legacy IDE controller, in other
3461 * SKUs this function is not present, making this a ghost requester.
3462 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3463 */
3464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3465 quirk_dma_func1_alias);
3466/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3468 quirk_dma_func1_alias);
3469/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3471 quirk_dma_func1_alias);
3472/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3474 quirk_dma_func1_alias);
3475/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3476DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3477 quirk_dma_func1_alias);
3478/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3479DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3480 quirk_dma_func1_alias);
c2e0fb96
JC
3481DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3482 quirk_dma_func1_alias);
cc346a47
AW
3483/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3484DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3485 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3486 quirk_dma_func1_alias);
3487
ebdb51eb
AW
3488/*
3489 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3490 * using the wrong DMA alias for the device. Some of these devices can be
3491 * used as either forward or reverse bridges, so we need to test whether the
3492 * device is operating in the correct mode. We could probably apply this
3493 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3494 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3495 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3496 */
3497static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3498{
3499 if (!pci_is_root_bus(pdev->bus) &&
3500 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3501 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3502 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3503 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3504}
3505/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3507 quirk_use_pcie_bridge_dma_alias);
3508/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3509DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
98ca50db
AW
3510/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3511DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
8ab4abbe
AW
3512/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3513DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
ebdb51eb 3514
12ea6cad
AW
3515static struct pci_dev *pci_func_0_dma_source(struct pci_dev *dev)
3516{
3517 if (!PCI_FUNC(dev->devfn))
3518 return pci_dev_get(dev);
3519
3520 return pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3521}
3522
3523static const struct pci_dev_dma_source {
3524 u16 vendor;
3525 u16 device;
3526 struct pci_dev *(*dma_source)(struct pci_dev *dev);
3527} pci_dev_dma_source[] = {
3528 /*
3529 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3530 *
3531 * Some Ricoh devices use the function 0 source ID for DMA on
3532 * other functions of a multifunction device. The DMA devices
3533 * is therefore function 0, which will have implications of the
3534 * iommu grouping of these devices.
3535 */
3536 { PCI_VENDOR_ID_RICOH, 0xe822, pci_func_0_dma_source },
3537 { PCI_VENDOR_ID_RICOH, 0xe230, pci_func_0_dma_source },
3538 { PCI_VENDOR_ID_RICOH, 0xe832, pci_func_0_dma_source },
3539 { PCI_VENDOR_ID_RICOH, 0xe476, pci_func_0_dma_source },
3540 { 0 }
3541};
3542
3543/*
3544 * IOMMUs with isolation capabilities need to be programmed with the
3545 * correct source ID of a device. In most cases, the source ID matches
3546 * the device doing the DMA, but sometimes hardware is broken and will
3547 * tag the DMA as being sourced from a different device. This function
3548 * allows that translation. Note that the reference count of the
3549 * returned device is incremented on all paths.
3550 */
3551struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
3552{
3553 const struct pci_dev_dma_source *i;
3554
3555 for (i = pci_dev_dma_source; i->dma_source; i++) {
3556 if ((i->vendor == dev->vendor ||
3557 i->vendor == (u16)PCI_ANY_ID) &&
3558 (i->device == dev->device ||
3559 i->device == (u16)PCI_ANY_ID))
3560 return i->dma_source(dev);
3561 }
3562
3563 return pci_dev_get(dev);
3564}
ad805758 3565
15b100df
AW
3566/*
3567 * AMD has indicated that the devices below do not support peer-to-peer
3568 * in any system where they are found in the southbridge with an AMD
3569 * IOMMU in the system. Multifunction devices that do not support
3570 * peer-to-peer between functions can claim to support a subset of ACS.
3571 * Such devices effectively enable request redirect (RR) and completion
3572 * redirect (CR) since all transactions are redirected to the upstream
3573 * root complex.
3574 *
3575 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3576 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3577 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3578 *
3579 * 1002:4385 SBx00 SMBus Controller
3580 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3581 * 1002:4383 SBx00 Azalia (Intel HDA)
3582 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3583 * 1002:4384 SBx00 PCI to PCI Bridge
3584 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3585 */
3586static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3587{
3588#ifdef CONFIG_ACPI
3589 struct acpi_table_header *header = NULL;
3590 acpi_status status;
3591
3592 /* Targeting multifunction devices on the SB (appears on root bus) */
3593 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3594 return -ENODEV;
3595
3596 /* The IVRS table describes the AMD IOMMU */
3597 status = acpi_get_table("IVRS", 0, &header);
3598 if (ACPI_FAILURE(status))
3599 return -ENODEV;
3600
3601 /* Filter out flags not applicable to multifunction */
3602 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3603
3604 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3605#else
3606 return -ENODEV;
3607#endif
3608}
3609
d99321b6
AW
3610/*
3611 * Many Intel PCH root ports do provide ACS-like features to disable peer
3612 * transactions and validate bus numbers in requests, but do not provide an
3613 * actual PCIe ACS capability. This is the list of device IDs known to fall
3614 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3615 */
3616static const u16 pci_quirk_intel_pch_acs_ids[] = {
3617 /* Ibexpeak PCH */
3618 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3619 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3620 /* Cougarpoint PCH */
3621 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3622 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3623 /* Pantherpoint PCH */
3624 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3625 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3626 /* Lynxpoint-H PCH */
3627 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3628 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3629 /* Lynxpoint-LP PCH */
3630 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3631 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3632 /* Wildcat PCH */
3633 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3634 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
1a30fd0d
AW
3635 /* Patsburg (X79) PCH */
3636 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
d99321b6
AW
3637};
3638
3639static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3640{
3641 int i;
3642
3643 /* Filter out a few obvious non-matches first */
3644 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3645 return false;
3646
3647 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3648 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3649 return true;
3650
3651 return false;
3652}
3653
3654#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3655
3656static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3657{
3658 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3659 INTEL_PCH_ACS_FLAGS : 0;
3660
3661 if (!pci_quirk_intel_pch_acs_match(dev))
3662 return -ENOTTY;
3663
3664 return acs_flags & ~flags ? 0 : 1;
3665}
3666
ad805758
AW
3667static const struct pci_dev_acs_enabled {
3668 u16 vendor;
3669 u16 device;
3670 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3671} pci_dev_acs_enabled[] = {
15b100df
AW
3672 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3673 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3674 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3675 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3676 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3677 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
d99321b6 3678 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
ad805758
AW
3679 { 0 }
3680};
3681
3682int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3683{
3684 const struct pci_dev_acs_enabled *i;
3685 int ret;
3686
3687 /*
3688 * Allow devices that do not expose standard PCIe ACS capabilities
3689 * or control to indicate their support here. Multi-function express
3690 * devices which do not allow internal peer-to-peer between functions,
3691 * but do not implement PCIe ACS may wish to return true here.
3692 */
3693 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3694 if ((i->vendor == dev->vendor ||
3695 i->vendor == (u16)PCI_ANY_ID) &&
3696 (i->device == dev->device ||
3697 i->device == (u16)PCI_ANY_ID)) {
3698 ret = i->acs_enabled(dev, acs_flags);
3699 if (ret >= 0)
3700 return ret;
3701 }
3702 }
3703
3704 return -ENOTTY;
3705}
2c744244 3706
d99321b6
AW
3707/* Config space offset of Root Complex Base Address register */
3708#define INTEL_LPC_RCBA_REG 0xf0
3709/* 31:14 RCBA address */
3710#define INTEL_LPC_RCBA_MASK 0xffffc000
3711/* RCBA Enable */
3712#define INTEL_LPC_RCBA_ENABLE (1 << 0)
3713
3714/* Backbone Scratch Pad Register */
3715#define INTEL_BSPR_REG 0x1104
3716/* Backbone Peer Non-Posted Disable */
3717#define INTEL_BSPR_REG_BPNPD (1 << 8)
3718/* Backbone Peer Posted Disable */
3719#define INTEL_BSPR_REG_BPPD (1 << 9)
3720
3721/* Upstream Peer Decode Configuration Register */
3722#define INTEL_UPDCR_REG 0x1114
3723/* 5:0 Peer Decode Enable bits */
3724#define INTEL_UPDCR_REG_MASK 0x3f
3725
3726static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3727{
3728 u32 rcba, bspr, updcr;
3729 void __iomem *rcba_mem;
3730
3731 /*
3732 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3733 * are D28:F* and therefore get probed before LPC, thus we can't
3734 * use pci_get_slot/pci_read_config_dword here.
3735 */
3736 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3737 INTEL_LPC_RCBA_REG, &rcba);
3738 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3739 return -EINVAL;
3740
3741 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3742 PAGE_ALIGN(INTEL_UPDCR_REG));
3743 if (!rcba_mem)
3744 return -ENOMEM;
3745
3746 /*
3747 * The BSPR can disallow peer cycles, but it's set by soft strap and
3748 * therefore read-only. If both posted and non-posted peer cycles are
3749 * disallowed, we're ok. If either are allowed, then we need to use
3750 * the UPDCR to disable peer decodes for each port. This provides the
3751 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3752 */
3753 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3754 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3755 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3756 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3757 if (updcr & INTEL_UPDCR_REG_MASK) {
3758 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3759 updcr &= ~INTEL_UPDCR_REG_MASK;
3760 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
3761 }
3762 }
3763
3764 iounmap(rcba_mem);
3765 return 0;
3766}
3767
3768/* Miscellaneous Port Configuration register */
3769#define INTEL_MPC_REG 0xd8
3770/* MPC: Invalid Receive Bus Number Check Enable */
3771#define INTEL_MPC_REG_IRBNCE (1 << 26)
3772
3773static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
3774{
3775 u32 mpc;
3776
3777 /*
3778 * When enabled, the IRBNCE bit of the MPC register enables the
3779 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
3780 * ensures that requester IDs fall within the bus number range
3781 * of the bridge. Enable if not already.
3782 */
3783 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
3784 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
3785 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
3786 mpc |= INTEL_MPC_REG_IRBNCE;
3787 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
3788 }
3789}
3790
3791static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
3792{
3793 if (!pci_quirk_intel_pch_acs_match(dev))
3794 return -ENOTTY;
3795
3796 if (pci_quirk_enable_intel_lpc_acs(dev)) {
3797 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
3798 return 0;
3799 }
3800
3801 pci_quirk_enable_intel_rp_mpc_acs(dev);
3802
3803 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
3804
3805 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
3806
3807 return 0;
3808}
3809
2c744244
AW
3810static const struct pci_dev_enable_acs {
3811 u16 vendor;
3812 u16 device;
3813 int (*enable_acs)(struct pci_dev *dev);
3814} pci_dev_enable_acs[] = {
d99321b6 3815 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
2c744244
AW
3816 { 0 }
3817};
3818
3819void pci_dev_specific_enable_acs(struct pci_dev *dev)
3820{
3821 const struct pci_dev_enable_acs *i;
3822 int ret;
3823
3824 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
3825 if ((i->vendor == dev->vendor ||
3826 i->vendor == (u16)PCI_ANY_ID) &&
3827 (i->device == dev->device ||
3828 i->device == (u16)PCI_ANY_ID)) {
3829 ret = i->enable_acs(dev);
3830 if (ret >= 0)
3831 return;
3832 }
3833 }
3834}