]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/quirks.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/sfrench/cifs-2.6
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
1da177e4
LT
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
1da177e4
LT
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
25be5e6c 23#include <linux/acpi.h>
9f23ed3b 24#include <linux/kallsyms.h>
75e07fc3 25#include <linux/dmi.h>
649426ef 26#include <linux/pci-aspm.h>
32a9a682 27#include <linux/ioport.h>
bc56b9e0 28#include "pci.h"
1da177e4 29
3d137310
TP
30int isa_dma_bridge_buggy;
31EXPORT_SYMBOL(isa_dma_bridge_buggy);
32int pci_pci_problems;
33EXPORT_SYMBOL(pci_pci_problems);
3d137310
TP
34
35#ifdef CONFIG_PCI_QUIRKS
32a9a682 36/*
0cdbe30f
YS
37 * This quirk function disables memory decoding and releases memory resources
38 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
32a9a682
YS
39 * It also rounds up size to specified alignment.
40 * Later on, the kernel will assign page-aligned memory resource back
0cdbe30f 41 * to the device.
32a9a682
YS
42 */
43static void __devinit quirk_resource_alignment(struct pci_dev *dev)
44{
45 int i;
46 struct resource *r;
47 resource_size_t align, size;
0cdbe30f 48 u16 command;
32a9a682
YS
49
50 if (!pci_is_reassigndev(dev))
51 return;
52
53 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
54 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
55 dev_warn(&dev->dev,
56 "Can't reassign resources to host bridge.\n");
57 return;
58 }
59
0cdbe30f
YS
60 dev_info(&dev->dev,
61 "Disabling memory decoding and releasing memory resources.\n");
62 pci_read_config_word(dev, PCI_COMMAND, &command);
63 command &= ~PCI_COMMAND_MEMORY;
64 pci_write_config_word(dev, PCI_COMMAND, command);
32a9a682
YS
65
66 align = pci_specified_resource_alignment(dev);
67 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
68 r = &dev->resource[i];
69 if (!(r->flags & IORESOURCE_MEM))
70 continue;
71 size = resource_size(r);
72 if (size < align) {
73 size = align;
74 dev_info(&dev->dev,
75 "Rounding up size of resource #%d to %#llx.\n",
76 i, (unsigned long long)size);
77 }
78 r->end = size - 1;
79 r->start = 0;
80 }
81 /* Need to disable bridge's resource window,
82 * to enable the kernel to reassign new resource
83 * window later on.
84 */
85 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
86 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
87 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
88 r = &dev->resource[i];
89 if (!(r->flags & IORESOURCE_MEM))
90 continue;
91 r->end = resource_size(r) - 1;
92 r->start = 0;
93 }
94 pci_disable_bridge_window(dev);
95 }
96}
97DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
98
bd8481e1
DT
99/* The Mellanox Tavor device gives false positive parity errors
100 * Mark this device with a broken_parity_status, to allow
101 * PCI scanning code to "skip" this now blacklisted device.
102 */
103static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
104{
105 dev->broken_parity_status = 1; /* This device gives false positives */
106}
107DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
108DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
109
1da177e4
LT
110/* Deal with broken BIOS'es that neglect to enable passive release,
111 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 112static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
113{
114 struct pci_dev *d = NULL;
115 unsigned char dlc;
116
117 /* We have to make sure a particular bit is set in the PIIX3
118 ISA bridge, so we have to go out and find it. */
119 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
120 pci_read_config_byte(d, 0x82, &dlc);
121 if (!(dlc & 1<<1)) {
999da9fd 122 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
123 dlc |= 1<<1;
124 pci_write_config_byte(d, 0x82, dlc);
125 }
126 }
127}
652c538e
AM
128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
129DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
130
131/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
132 but VIA don't answer queries. If you happen to have good contacts at VIA
133 ask them for me please -- Alan
134
135 This appears to be BIOS not version dependent. So presumably there is a
136 chipset level fix */
1da177e4
LT
137
138static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
139{
140 if (!isa_dma_bridge_buggy) {
141 isa_dma_bridge_buggy=1;
f0fda801 142 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
143 }
144}
145 /*
146 * Its not totally clear which chipsets are the problematic ones
147 * We know 82C586 and 82C596 variants are affected.
148 */
652c538e
AM
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
151DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
154DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
155DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 156
1da177e4
LT
157/*
158 * Chipsets where PCI->PCI transfers vanish or hang
159 */
160static void __devinit quirk_nopcipci(struct pci_dev *dev)
161{
162 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
f0fda801 163 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
164 pci_pci_problems |= PCIPCI_FAIL;
165 }
166}
652c538e
AM
167DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
168DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5
AC
169
170static void __devinit quirk_nopciamd(struct pci_dev *dev)
171{
172 u8 rev;
173 pci_read_config_byte(dev, 0x08, &rev);
174 if (rev == 0x13) {
175 /* Erratum 24 */
f0fda801 176 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
177 pci_pci_problems |= PCIAGP_FAIL;
178 }
179}
652c538e 180DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
181
182/*
183 * Triton requires workarounds to be used by the drivers
184 */
185static void __devinit quirk_triton(struct pci_dev *dev)
186{
187 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
f0fda801 188 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
189 pci_pci_problems |= PCIPCI_TRITON;
190 }
191}
652c538e
AM
192DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
194DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
196
197/*
198 * VIA Apollo KT133 needs PCI latency patch
199 * Made according to a windows driver based patch by George E. Breese
200 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
201 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
202 * the info on which Mr Breese based his work.
203 *
204 * Updated based on further information from the site and also on
205 * information provided by VIA
206 */
1597cacb 207static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
208{
209 struct pci_dev *p;
1da177e4
LT
210 u8 busarb;
211 /* Ok we have a potential problem chipset here. Now see if we have
212 a buggy southbridge */
213
214 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
215 if (p!=NULL) {
1da177e4
LT
216 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
217 /* Check for buggy part revisions */
2b1afa87 218 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
219 goto exit;
220 } else {
221 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
222 if (p==NULL) /* No problem parts */
223 goto exit;
1da177e4 224 /* Check for buggy part revisions */
2b1afa87 225 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
226 goto exit;
227 }
228
229 /*
230 * Ok we have the problem. Now set the PCI master grant to
231 * occur every master grant. The apparent bug is that under high
232 * PCI load (quite common in Linux of course) you can get data
233 * loss when the CPU is held off the bus for 3 bus master requests
234 * This happens to include the IDE controllers....
235 *
236 * VIA only apply this fix when an SB Live! is present but under
237 * both Linux and Windows this isnt enough, and we have seen
238 * corruption without SB Live! but with things like 3 UDMA IDE
239 * controllers. So we ignore that bit of the VIA recommendation..
240 */
241
242 pci_read_config_byte(dev, 0x76, &busarb);
243 /* Set bit 4 and bi 5 of byte 76 to 0x01
244 "Master priority rotation on every PCI master grant */
245 busarb &= ~(1<<5);
246 busarb |= (1<<4);
247 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 248 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
249exit:
250 pci_dev_put(p);
251}
652c538e
AM
252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 255/* Must restore this on a resume from RAM */
652c538e
AM
256DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
257DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
258DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
259
260/*
261 * VIA Apollo VP3 needs ETBF on BT848/878
262 */
263static void __devinit quirk_viaetbf(struct pci_dev *dev)
264{
265 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
f0fda801 266 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
267 pci_pci_problems |= PCIPCI_VIAETBF;
268 }
269}
652c538e 270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4
LT
271
272static void __devinit quirk_vsfx(struct pci_dev *dev)
273{
274 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
f0fda801 275 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
276 pci_pci_problems |= PCIPCI_VSFX;
277 }
278}
652c538e 279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
280
281/*
282 * Ali Magik requires workarounds to be used by the drivers
283 * that DMA to AGP space. Latency must be set to 0xA and triton
284 * workaround applied too
285 * [Info kindly provided by ALi]
286 */
287static void __init quirk_alimagik(struct pci_dev *dev)
288{
289 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
f0fda801 290 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
291 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
292 }
293}
652c538e
AM
294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
295DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
296
297/*
298 * Natoma has some interesting boundary conditions with Zoran stuff
299 * at least
300 */
301static void __devinit quirk_natoma(struct pci_dev *dev)
302{
303 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
f0fda801 304 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
305 pci_pci_problems |= PCIPCI_NATOMA;
306 }
307}
652c538e
AM
308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
309DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
310DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
311DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
312DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
313DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
314
315/*
316 * This chip can cause PCI parity errors if config register 0xA0 is read
317 * while DMAs are occurring.
318 */
319static void __devinit quirk_citrine(struct pci_dev *dev)
320{
321 dev->cfg_size = 0xA0;
322}
652c538e 323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
324
325/*
326 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
327 * If it's needed, re-allocate the region.
328 */
329static void __devinit quirk_s3_64M(struct pci_dev *dev)
330{
331 struct resource *r = &dev->resource[0];
332
333 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
334 r->start = 0;
335 r->end = 0x3ffffff;
336 }
337}
652c538e
AM
338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 340
6693e74a
LT
341static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
342 unsigned size, int nr, const char *name)
1da177e4
LT
343{
344 region &= ~(size-1);
345 if (region) {
085ae41f 346 struct pci_bus_region bus_region;
1da177e4
LT
347 struct resource *res = dev->resource + nr;
348
349 res->name = pci_name(dev);
350 res->start = region;
351 res->end = region + size - 1;
352 res->flags = IORESOURCE_IO;
085ae41f
DM
353
354 /* Convert from PCI bus to resource space. */
355 bus_region.start = res->start;
356 bus_region.end = res->end;
357 pcibios_bus_to_resource(dev, res, &bus_region);
358
1da177e4 359 pci_claim_resource(dev, nr);
c7dabef8 360 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
1da177e4
LT
361 }
362}
363
364/*
365 * ATI Northbridge setups MCE the processor if you even
366 * read somewhere between 0x3b0->0x3bb or read 0x3d3
367 */
368static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
369{
f0fda801 370 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
371 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
372 request_region(0x3b0, 0x0C, "RadeonIGP");
373 request_region(0x3d3, 0x01, "RadeonIGP");
374}
652c538e 375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
376
377/*
378 * Let's make the southbridge information explicit instead
379 * of having to worry about people probing the ACPI areas,
380 * for example.. (Yes, it happens, and if you read the wrong
381 * ACPI register it will put the machine to sleep with no
382 * way of waking it up again. Bummer).
383 *
384 * ALI M7101: Two IO regions pointed to by words at
385 * 0xE0 (64 bytes of ACPI registers)
386 * 0xE2 (32 bytes of SMB registers)
387 */
388static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
389{
390 u16 region;
391
392 pci_read_config_word(dev, 0xE0, &region);
6693e74a 393 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
1da177e4 394 pci_read_config_word(dev, 0xE2, &region);
6693e74a 395 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 396}
652c538e 397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 398
6693e74a
LT
399static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
400{
401 u32 devres;
402 u32 mask, size, base;
403
404 pci_read_config_dword(dev, port, &devres);
405 if ((devres & enable) != enable)
406 return;
407 mask = (devres >> 16) & 15;
408 base = devres & 0xffff;
409 size = 16;
410 for (;;) {
411 unsigned bit = size >> 1;
412 if ((bit & mask) == bit)
413 break;
414 size = bit;
415 }
416 /*
417 * For now we only print it out. Eventually we'll want to
418 * reserve it (at least if it's in the 0x1000+ range), but
419 * let's get enough confirmation reports first.
420 */
421 base &= -size;
f0fda801 422 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
423}
424
425static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
426{
427 u32 devres;
428 u32 mask, size, base;
429
430 pci_read_config_dword(dev, port, &devres);
431 if ((devres & enable) != enable)
432 return;
433 base = devres & 0xffff0000;
434 mask = (devres & 0x3f) << 16;
435 size = 128 << 16;
436 for (;;) {
437 unsigned bit = size >> 1;
438 if ((bit & mask) == bit)
439 break;
440 size = bit;
441 }
442 /*
443 * For now we only print it out. Eventually we'll want to
444 * reserve it, but let's get enough confirmation reports first.
445 */
446 base &= -size;
f0fda801 447 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
448}
449
1da177e4
LT
450/*
451 * PIIX4 ACPI: Two IO regions pointed to by longwords at
452 * 0x40 (64 bytes of ACPI registers)
08db2a70 453 * 0x90 (16 bytes of SMB registers)
6693e74a 454 * and a few strange programmable PIIX4 device resources.
1da177e4
LT
455 */
456static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
457{
6693e74a 458 u32 region, res_a;
1da177e4
LT
459
460 pci_read_config_dword(dev, 0x40, &region);
6693e74a 461 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
1da177e4 462 pci_read_config_dword(dev, 0x90, &region);
08db2a70 463 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
464
465 /* Device resource A has enables for some of the other ones */
466 pci_read_config_dword(dev, 0x5c, &res_a);
467
468 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
469 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
470
471 /* Device resource D is just bitfields for static resources */
472
473 /* Device 12 enabled? */
474 if (res_a & (1 << 29)) {
475 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
476 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
477 }
478 /* Device 13 enabled? */
479 if (res_a & (1 << 30)) {
480 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
481 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
482 }
483 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
484 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 485}
652c538e
AM
486DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4
LT
488
489/*
490 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
491 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
492 * 0x58 (64 bytes of GPIO I/O space)
493 */
494static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
495{
496 u32 region;
497
498 pci_read_config_dword(dev, 0x40, &region);
6693e74a 499 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
1da177e4
LT
500
501 pci_read_config_dword(dev, 0x58, &region);
6693e74a 502 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
1da177e4 503}
652c538e
AM
504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 514
894886e5 515static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f
RM
516{
517 u32 region;
518
519 pci_read_config_dword(dev, 0x40, &region);
520 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
521
522 pci_read_config_dword(dev, 0x48, &region);
523 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
524}
894886e5
LT
525
526static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
527{
528 u32 val;
529 u32 size, base;
530
531 pci_read_config_dword(dev, reg, &val);
532
533 /* Enabled? */
534 if (!(val & 1))
535 return;
536 base = val & 0xfffc;
537 if (dynsize) {
538 /*
539 * This is not correct. It is 16, 32 or 64 bytes depending on
540 * register D31:F0:ADh bits 5:4.
541 *
542 * But this gets us at least _part_ of it.
543 */
544 size = 16;
545 } else {
546 size = 128;
547 }
548 base &= ~(size-1);
549
550 /* Just print it out for now. We should reserve it after more debugging */
551 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
552}
553
554static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
555{
556 /* Shared ACPI/GPIO decode with all ICH6+ */
557 ich6_lpc_acpi_gpio(dev);
558
559 /* ICH6-specific generic IO decode */
560 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
561 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
562}
563DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
564DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
565
566static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
567{
568 u32 val;
569 u32 mask, base;
570
571 pci_read_config_dword(dev, reg, &val);
572
573 /* Enabled? */
574 if (!(val & 1))
575 return;
576
577 /*
578 * IO base in bits 15:2, mask in bits 23:18, both
579 * are dword-based
580 */
581 base = val & 0xfffc;
582 mask = (val >> 16) & 0xfc;
583 mask |= 3;
584
585 /* Just print it out for now. We should reserve it after more debugging */
586 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
587}
588
589/* ICH7-10 has the same common LPC generic IO decode registers */
590static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
591{
592 /* We share the common ACPI/DPIO decode with ICH6 */
593 ich6_lpc_acpi_gpio(dev);
594
595 /* And have 4 ICH7+ generic decodes */
596 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
597 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
598 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
599 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
600}
601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
604DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
605DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
606DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
607DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 614
1da177e4
LT
615/*
616 * VIA ACPI: One IO region pointed to by longword at
617 * 0x48 or 0x20 (256 bytes of ACPI registers)
618 */
619static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
620{
1da177e4
LT
621 u32 region;
622
651472fb 623 if (dev->revision & 0x10) {
1da177e4
LT
624 pci_read_config_dword(dev, 0x48, &region);
625 region &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 626 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
1da177e4
LT
627 }
628}
652c538e 629DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
630
631/*
632 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
633 * 0x48 (256 bytes of ACPI registers)
634 * 0x70 (128 bytes of hardware monitoring register)
635 * 0x90 (16 bytes of SMB registers)
636 */
637static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
638{
639 u16 hm;
640 u32 smb;
641
642 quirk_vt82c586_acpi(dev);
643
644 pci_read_config_word(dev, 0x70, &hm);
645 hm &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 646 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
1da177e4
LT
647
648 pci_read_config_dword(dev, 0x90, &smb);
649 smb &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 650 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
1da177e4 651}
652c538e 652DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 653
6d85f29b
IK
654/*
655 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
656 * 0x88 (128 bytes of power management registers)
657 * 0xd0 (16 bytes of SMB registers)
658 */
659static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
660{
661 u16 pm, smb;
662
663 pci_read_config_word(dev, 0x88, &pm);
664 pm &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 665 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
6d85f29b
IK
666
667 pci_read_config_word(dev, 0xd0, &smb);
668 smb &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 669 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
6d85f29b
IK
670}
671DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
672
1f56f4a2
GB
673/*
674 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
675 * Disable fast back-to-back on the secondary bus segment
676 */
677static void __devinit quirk_xio2000a(struct pci_dev *dev)
678{
679 struct pci_dev *pdev;
680 u16 command;
681
682 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
683 "secondary bus fast back-to-back transfers disabled\n");
684 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
685 pci_read_config_word(pdev, PCI_COMMAND, &command);
686 if (command & PCI_COMMAND_FAST_BACK)
687 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
688 }
689}
690DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
691 quirk_xio2000a);
1da177e4
LT
692
693#ifdef CONFIG_X86_IO_APIC
694
695#include <asm/io_apic.h>
696
697/*
698 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
699 * devices to the external APIC.
700 *
701 * TODO: When we have device-specific interrupt routers,
702 * this code will go away from quirks.
703 */
1597cacb 704static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
705{
706 u8 tmp;
707
708 if (nr_ioapics < 1)
709 tmp = 0; /* nothing routed to external APIC */
710 else
711 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
712
f0fda801 713 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
714 tmp == 0 ? "Disa" : "Ena");
715
716 /* Offset 0x58: External APIC IRQ output control */
717 pci_write_config_byte (dev, 0x58, tmp);
718}
652c538e 719DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 720DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 721
a1740913
KW
722/*
723 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
724 * This leads to doubled level interrupt rates.
725 * Set this bit to get rid of cycle wastage.
726 * Otherwise uncritical.
727 */
1597cacb 728static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
729{
730 u8 misc_control2;
731#define BYPASS_APIC_DEASSERT 8
732
733 pci_read_config_byte(dev, 0x5B, &misc_control2);
734 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 735 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
736 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
737 }
738}
739DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 740DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 741
1da177e4
LT
742/*
743 * The AMD io apic can hang the box when an apic irq is masked.
744 * We check all revs >= B0 (yet not in the pre production!) as the bug
745 * is currently marked NoFix
746 *
747 * We have multiple reports of hangs with this chipset that went away with
236561e5 748 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
749 * of course. However the advice is demonstrably good even if so..
750 */
751static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
752{
44c10138 753 if (dev->revision >= 0x02) {
f0fda801 754 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
755 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
756 }
757}
652c538e 758DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
759
760static void __init quirk_ioapic_rmw(struct pci_dev *dev)
761{
762 if (dev->devfn == 0 && dev->bus->number == 0)
763 sis_apic_bug = 1;
764}
652c538e 765DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4
LT
766#endif /* CONFIG_X86_IO_APIC */
767
d556ad4b
PO
768/*
769 * Some settings of MMRBC can lead to data corruption so block changes.
770 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
771 */
772static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
773{
aa288d4d 774 if (dev->subordinate && dev->revision <= 0x12) {
f0fda801 775 dev_info(&dev->dev, "AMD8131 rev %x detected; "
776 "disabling PCI-X MMRBC\n", dev->revision);
d556ad4b
PO
777 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
778 }
779}
780DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 781
1da177e4
LT
782/*
783 * FIXME: it is questionable that quirk_via_acpi
784 * is needed. It shows up as an ISA bridge, and does not
785 * support the PCI_INTERRUPT_LINE register at all. Therefore
786 * it seems like setting the pci_dev's 'irq' to the
787 * value of the ACPI SCI interrupt is only done for convenience.
788 * -jgarzik
789 */
790static void __devinit quirk_via_acpi(struct pci_dev *d)
791{
792 /*
793 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
794 */
795 u8 irq;
796 pci_read_config_byte(d, 0x42, &irq);
797 irq &= 0xf;
798 if (irq && (irq != 2))
799 d->irq = irq;
800}
652c538e
AM
801DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
802DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 803
09d6029f
DD
804
805/*
1597cacb 806 * VIA bridges which have VLink
09d6029f 807 */
1597cacb 808
c06bb5d4
JD
809static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
810
811static void quirk_via_bridge(struct pci_dev *dev)
812{
813 /* See what bridge we have and find the device ranges */
814 switch (dev->device) {
815 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
816 /* The VT82C686 is special, it attaches to PCI and can have
817 any device number. All its subdevices are functions of
818 that single device. */
819 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
820 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
821 break;
822 case PCI_DEVICE_ID_VIA_8237:
823 case PCI_DEVICE_ID_VIA_8237A:
824 via_vlink_dev_lo = 15;
825 break;
826 case PCI_DEVICE_ID_VIA_8235:
827 via_vlink_dev_lo = 16;
828 break;
829 case PCI_DEVICE_ID_VIA_8231:
830 case PCI_DEVICE_ID_VIA_8233_0:
831 case PCI_DEVICE_ID_VIA_8233A:
832 case PCI_DEVICE_ID_VIA_8233C_0:
833 via_vlink_dev_lo = 17;
834 break;
835 }
836}
837DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
838DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
839DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
840DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
841DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
842DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
843DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
844DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 845
1597cacb
AC
846/**
847 * quirk_via_vlink - VIA VLink IRQ number update
848 * @dev: PCI device
849 *
850 * If the device we are dealing with is on a PIC IRQ we need to
851 * ensure that the IRQ line register which usually is not relevant
852 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
853 * to the right place.
854 * We only do this on systems where a VIA south bridge was detected,
855 * and only for VIA devices on the motherboard (see quirk_via_bridge
856 * above).
1597cacb
AC
857 */
858
859static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
860{
861 u8 irq, new_irq;
862
c06bb5d4
JD
863 /* Check if we have VLink at all */
864 if (via_vlink_dev_lo == -1)
09d6029f
DD
865 return;
866
867 new_irq = dev->irq;
868
869 /* Don't quirk interrupts outside the legacy IRQ range */
870 if (!new_irq || new_irq > 15)
871 return;
872
1597cacb 873 /* Internal device ? */
c06bb5d4
JD
874 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
875 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
876 return;
877
878 /* This is an internal VLink device on a PIC interrupt. The BIOS
879 ought to have set this but may not have, so we redo it */
880
25be5e6c
LB
881 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
882 if (new_irq != irq) {
f0fda801 883 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
884 irq, new_irq);
25be5e6c
LB
885 udelay(15); /* unknown if delay really needed */
886 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
887 }
888}
1597cacb 889DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 890
1da177e4
LT
891/*
892 * VIA VT82C598 has its device ID settable and many BIOSes
893 * set it to the ID of VT82C597 for backward compatibility.
894 * We need to switch it off to be able to recognize the real
895 * type of the chip.
896 */
897static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
898{
899 pci_write_config_byte(dev, 0xfc, 0);
900 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
901}
652c538e 902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
903
904/*
905 * CardBus controllers have a legacy base address that enables them
906 * to respond as i82365 pcmcia controllers. We don't want them to
907 * do this even if the Linux CardBus driver is not loaded, because
908 * the Linux i82365 driver does not (and should not) handle CardBus.
909 */
1597cacb 910static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4
LT
911{
912 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
913 return;
914 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
915}
916DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
e1a2a51e 917DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1da177e4
LT
918
919/*
920 * Following the PCI ordering rules is optional on the AMD762. I'm not
921 * sure what the designers were smoking but let's not inhale...
922 *
923 * To be fair to AMD, it follows the spec by default, its BIOS people
924 * who turn it off!
925 */
1597cacb 926static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
927{
928 u32 pcic;
929 pci_read_config_dword(dev, 0x4C, &pcic);
930 if ((pcic&6)!=6) {
931 pcic |= 6;
f0fda801 932 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
933 pci_write_config_dword(dev, 0x4C, pcic);
934 pci_read_config_dword(dev, 0x84, &pcic);
935 pcic |= (1<<23); /* Required in this mode */
936 pci_write_config_dword(dev, 0x84, pcic);
937 }
938}
652c538e 939DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 940DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
941
942/*
943 * DreamWorks provided workaround for Dunord I-3000 problem
944 *
945 * This card decodes and responds to addresses not apparently
946 * assigned to it. We force a larger allocation to ensure that
947 * nothing gets put too close to it.
948 */
949static void __devinit quirk_dunord ( struct pci_dev * dev )
950{
951 struct resource *r = &dev->resource [1];
952 r->start = 0;
953 r->end = 0xffffff;
954}
652c538e 955DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
956
957/*
958 * i82380FB mobile docking controller: its PCI-to-PCI bridge
959 * is subtractive decoding (transparent), and does indicate this
960 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
961 * instead of 0x01.
962 */
963static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
964{
965 dev->transparent = 1;
966}
652c538e
AM
967DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
968DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
969
970/*
971 * Common misconfiguration of the MediaGX/Geode PCI master that will
972 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
973 * datasheets found at http://www.national.com/ds/GX for info on what
974 * these bits do. <christer@weinigel.se>
975 */
1597cacb 976static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
977{
978 u8 reg;
979 pci_read_config_byte(dev, 0x41, &reg);
980 if (reg & 2) {
981 reg &= ~2;
f0fda801 982 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1da177e4
LT
983 pci_write_config_byte(dev, 0x41, reg);
984 }
985}
652c538e
AM
986DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
987DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 988
1da177e4
LT
989/*
990 * Ensure C0 rev restreaming is off. This is normally done by
991 * the BIOS but in the odd case it is not the results are corruption
992 * hence the presence of a Linux check
993 */
1597cacb 994static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
995{
996 u16 config;
1da177e4 997
44c10138 998 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
999 return;
1000 pci_read_config_word(pdev, 0x40, &config);
1001 if (config & (1<<6)) {
1002 config &= ~(1<<6);
1003 pci_write_config_word(pdev, 0x40, config);
f0fda801 1004 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
1005 }
1006}
652c538e 1007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1008DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1009
05a7d22b 1010static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1011{
5deab536 1012 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1013 u8 tmp;
ab17443a 1014
05a7d22b
CC
1015 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1016 if (tmp == 0x01) {
ab17443a
CH
1017 pci_read_config_byte(pdev, 0x40, &tmp);
1018 pci_write_config_byte(pdev, 0x40, tmp|1);
1019 pci_write_config_byte(pdev, 0x9, 1);
1020 pci_write_config_byte(pdev, 0xa, 6);
1021 pci_write_config_byte(pdev, 0x40, tmp);
1022
c9f89475 1023 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1024 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1025 }
1026}
05a7d22b 1027DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1028DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1029DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1030DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1031DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1032DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
ab17443a 1033
1da177e4
LT
1034/*
1035 * Serverworks CSB5 IDE does not fully support native mode
1036 */
1037static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1038{
1039 u8 prog;
1040 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1041 if (prog & 5) {
1042 prog &= ~5;
1043 pdev->class &= ~5;
1044 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1045 /* PCI layer will sort out resources */
1da177e4
LT
1046 }
1047}
652c538e 1048DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1049
1050/*
1051 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1052 */
1053static void __init quirk_ide_samemode(struct pci_dev *pdev)
1054{
1055 u8 prog;
1056
1057 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1058
1059 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1060 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1061 prog &= ~5;
1062 pdev->class &= ~5;
1063 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1064 }
1065}
368c73d4 1066DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1067
979b1791
AC
1068/*
1069 * Some ATA devices break if put into D3
1070 */
1071
1072static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1073{
1074 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1075 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1076 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1077}
1078DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1079DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
7a661c6f
AC
1080/* ALi loses some register settings that we cannot then restore */
1081DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1082/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1083 occur when mode detecting */
1084DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
979b1791 1085
1da177e4
LT
1086/* This was originally an Alpha specific thing, but it really fits here.
1087 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1088 */
1089static void __init quirk_eisa_bridge(struct pci_dev *dev)
1090{
1091 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1092}
652c538e 1093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1094
7daa0c4f 1095
1da177e4
LT
1096/*
1097 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1098 * is not activated. The myth is that Asus said that they do not want the
1099 * users to be irritated by just another PCI Device in the Win98 device
1100 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1101 * package 2.7.0 for details)
1102 *
1103 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1104 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1105 * becomes necessary to do this tweak in two steps -- the chosen trigger
1106 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1107 *
1108 * Note that we used to unhide the SMBus that way on Toshiba laptops
1109 * (Satellite A40 and Tecra M2) but then found that the thermal management
1110 * was done by SMM code, which could cause unsynchronized concurrent
1111 * accesses to the SMBus registers, with potentially bad effects. Thus you
1112 * should be very careful when adding new entries: if SMM is accessing the
1113 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1114 *
1115 * Likewise, many recent laptops use ACPI for thermal management. If the
1116 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1117 * natively, and keeping the SMBus hidden is the right thing to do. If you
1118 * are about to add an entry in the table below, please first disassemble
1119 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1120 */
9d24a81e 1121static int asus_hides_smbus;
1da177e4
LT
1122
1123static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1124{
1125 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1126 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1127 switch(dev->subsystem_device) {
a00db371 1128 case 0x8025: /* P4B-LX */
1da177e4
LT
1129 case 0x8070: /* P4B */
1130 case 0x8088: /* P4B533 */
1131 case 0x1626: /* L3C notebook */
1132 asus_hides_smbus = 1;
1133 }
2f2d39d2 1134 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1da177e4
LT
1135 switch(dev->subsystem_device) {
1136 case 0x80b1: /* P4GE-V */
1137 case 0x80b2: /* P4PE */
1138 case 0x8093: /* P4B533-V */
1139 asus_hides_smbus = 1;
1140 }
2f2d39d2 1141 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1da177e4
LT
1142 switch(dev->subsystem_device) {
1143 case 0x8030: /* P4T533 */
1144 asus_hides_smbus = 1;
1145 }
2f2d39d2 1146 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1147 switch (dev->subsystem_device) {
1148 case 0x8070: /* P4G8X Deluxe */
1149 asus_hides_smbus = 1;
1150 }
2f2d39d2 1151 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1152 switch (dev->subsystem_device) {
1153 case 0x80c9: /* PU-DLS */
1154 asus_hides_smbus = 1;
1155 }
2f2d39d2 1156 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1157 switch (dev->subsystem_device) {
1158 case 0x1751: /* M2N notebook */
1159 case 0x1821: /* M5N notebook */
4096ed0f 1160 case 0x1897: /* A6L notebook */
1da177e4
LT
1161 asus_hides_smbus = 1;
1162 }
2f2d39d2 1163 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1164 switch (dev->subsystem_device) {
1165 case 0x184b: /* W1N notebook */
1166 case 0x186a: /* M6Ne notebook */
1167 asus_hides_smbus = 1;
1168 }
2f2d39d2 1169 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1170 switch (dev->subsystem_device) {
1171 case 0x80f2: /* P4P800-X */
1172 asus_hides_smbus = 1;
1173 }
2f2d39d2 1174 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1175 switch (dev->subsystem_device) {
1176 case 0x1882: /* M6V notebook */
2d1e1c75 1177 case 0x1977: /* A6VA notebook */
acc06632
RM
1178 asus_hides_smbus = 1;
1179 }
1da177e4
LT
1180 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1181 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1182 switch(dev->subsystem_device) {
1183 case 0x088C: /* HP Compaq nc8000 */
1184 case 0x0890: /* HP Compaq nc6000 */
1185 asus_hides_smbus = 1;
1186 }
2f2d39d2 1187 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1188 switch (dev->subsystem_device) {
1189 case 0x12bc: /* HP D330L */
e3b1bd57 1190 case 0x12bd: /* HP D530 */
74c57428 1191 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1192 asus_hides_smbus = 1;
1193 }
677cc644
JD
1194 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1195 switch (dev->subsystem_device) {
1196 case 0x12bf: /* HP xw4100 */
1197 asus_hides_smbus = 1;
1198 }
1da177e4
LT
1199 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1200 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1201 switch(dev->subsystem_device) {
1202 case 0xC00C: /* Samsung P35 notebook */
1203 asus_hides_smbus = 1;
1204 }
c87f883e
RIZ
1205 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1206 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1207 switch(dev->subsystem_device) {
1208 case 0x0058: /* Compaq Evo N620c */
1209 asus_hides_smbus = 1;
1210 }
d7698edc 1211 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1212 switch(dev->subsystem_device) {
1213 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1214 /* Motherboard doesn't have Host bridge
1215 * subvendor/subdevice IDs, therefore checking
1216 * its on-board VGA controller */
1217 asus_hides_smbus = 1;
1218 }
8293b0f6 1219 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
10260d9a
JD
1220 switch(dev->subsystem_device) {
1221 case 0x00b8: /* Compaq Evo D510 CMT */
1222 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1223 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1224 /* Motherboard doesn't have Host bridge
1225 * subvendor/subdevice IDs and on-board VGA
1226 * controller is disabled if an AGP card is
1227 * inserted, therefore checking USB UHCI
1228 * Controller #1 */
10260d9a
JD
1229 asus_hides_smbus = 1;
1230 }
27e46859
KH
1231 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1232 switch (dev->subsystem_device) {
1233 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1234 /* Motherboard doesn't have host bridge
1235 * subvendor/subdevice IDs, therefore checking
1236 * its on-board VGA controller */
1237 asus_hides_smbus = 1;
1238 }
1da177e4
LT
1239 }
1240}
652c538e
AM
1241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1242DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1243DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1244DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1245DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1248DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1250DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1251
1252DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1253DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1254DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1255
1597cacb 1256static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1257{
1258 u16 val;
1259
1260 if (likely(!asus_hides_smbus))
1261 return;
1262
1263 pci_read_config_word(dev, 0xF2, &val);
1264 if (val & 0x8) {
1265 pci_write_config_word(dev, 0xF2, val & (~0x8));
1266 pci_read_config_word(dev, 0xF2, &val);
1267 if (val & 0x8)
f0fda801 1268 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1da177e4 1269 else
f0fda801 1270 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1271 }
1272}
652c538e
AM
1273DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1276DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1277DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1278DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1279DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1280DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1281DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1282DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1283DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1284DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1285DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1286DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1287
e1a2a51e
RW
1288/* It appears we just have one such device. If not, we have a warning */
1289static void __iomem *asus_rcba_base;
1290static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1291{
e1a2a51e 1292 u32 rcba;
acc06632
RM
1293
1294 if (likely(!asus_hides_smbus))
1295 return;
e1a2a51e
RW
1296 WARN_ON(asus_rcba_base);
1297
acc06632 1298 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1299 /* use bits 31:14, 16 kB aligned */
1300 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1301 if (asus_rcba_base == NULL)
1302 return;
1303}
1304
1305static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1306{
1307 u32 val;
1308
1309 if (likely(!asus_hides_smbus || !asus_rcba_base))
1310 return;
1311 /* read the Function Disable register, dword mode only */
1312 val = readl(asus_rcba_base + 0x3418);
1313 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1314}
1315
1316static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1317{
1318 if (likely(!asus_hides_smbus || !asus_rcba_base))
1319 return;
1320 iounmap(asus_rcba_base);
1321 asus_rcba_base = NULL;
f0fda801 1322 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1323}
e1a2a51e
RW
1324
1325static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1326{
1327 asus_hides_smbus_lpc_ich6_suspend(dev);
1328 asus_hides_smbus_lpc_ich6_resume_early(dev);
1329 asus_hides_smbus_lpc_ich6_resume(dev);
1330}
652c538e 1331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1332DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1333DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1334DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1335
1da177e4
LT
1336/*
1337 * SiS 96x south bridge: BIOS typically hides SMBus device...
1338 */
1597cacb 1339static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1340{
1341 u8 val = 0;
1da177e4 1342 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1343 if (val & 0x10) {
f0fda801 1344 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1345 pci_write_config_byte(dev, 0x77, val & ~0x10);
1346 }
1da177e4 1347}
652c538e
AM
1348DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1352DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1353DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1354DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1355DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1356
1da177e4
LT
1357/*
1358 * ... This is further complicated by the fact that some SiS96x south
1359 * bridges pretend to be 85C503/5513 instead. In that case see if we
1360 * spotted a compatible north bridge to make sure.
1361 * (pci_find_device doesn't work yet)
1362 *
1363 * We can also enable the sis96x bit in the discovery register..
1364 */
1da177e4
LT
1365#define SIS_DETECT_REGISTER 0x40
1366
1597cacb 1367static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1368{
1369 u8 reg;
1370 u16 devid;
1371
1372 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1373 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1374 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1375 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1376 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1377 return;
1378 }
1379
1da177e4 1380 /*
2f5c33b3
MH
1381 * Ok, it now shows up as a 96x.. run the 96x quirk by
1382 * hand in case it has already been processed.
1383 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1384 */
1385 dev->device = devid;
2f5c33b3 1386 quirk_sis_96x_smbus(dev);
1da177e4 1387}
652c538e 1388DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1389DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1390
1da177e4 1391
e5548e96
BJD
1392/*
1393 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1394 * and MC97 modem controller are disabled when a second PCI soundcard is
1395 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1396 * -- bjd
1397 */
1597cacb 1398static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1399{
1400 u8 val;
1401 int asus_hides_ac97 = 0;
1402
1403 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1404 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1405 asus_hides_ac97 = 1;
1406 }
1407
1408 if (!asus_hides_ac97)
1409 return;
1410
1411 pci_read_config_byte(dev, 0x50, &val);
1412 if (val & 0xc0) {
1413 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1414 pci_read_config_byte(dev, 0x50, &val);
1415 if (val & 0xc0)
f0fda801 1416 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
e5548e96 1417 else
f0fda801 1418 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1419 }
1420}
652c538e 1421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1422DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1423
77967052 1424#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1425
1426/*
1427 * If we are using libata we can drive this chip properly but must
1428 * do this early on to make the additional device appear during
1429 * the PCI scanning.
1430 */
5ee2ae7f 1431static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1432{
e34bb370 1433 u32 conf1, conf5, class;
15e0c694
AC
1434 u8 hdr;
1435
1436 /* Only poke fn 0 */
1437 if (PCI_FUNC(pdev->devfn))
1438 return;
1439
5ee2ae7f
TH
1440 pci_read_config_dword(pdev, 0x40, &conf1);
1441 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1442
5ee2ae7f
TH
1443 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1444 conf5 &= ~(1 << 24); /* Clear bit 24 */
1445
1446 switch (pdev->device) {
1447 case PCI_DEVICE_ID_JMICRON_JMB360:
1448 /* The controller should be in single function ahci mode */
1449 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1450 break;
1451
1452 case PCI_DEVICE_ID_JMICRON_JMB365:
1453 case PCI_DEVICE_ID_JMICRON_JMB366:
1454 /* Redirect IDE second PATA port to the right spot */
1455 conf5 |= (1 << 24);
1456 /* Fall through */
1457 case PCI_DEVICE_ID_JMICRON_JMB361:
1458 case PCI_DEVICE_ID_JMICRON_JMB363:
1459 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1460 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1461 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1462 break;
1463
1464 case PCI_DEVICE_ID_JMICRON_JMB368:
1465 /* The controller should be in single function IDE mode */
1466 conf1 |= 0x00C00000; /* Set 22, 23 */
1467 break;
15e0c694 1468 }
5ee2ae7f
TH
1469
1470 pci_write_config_dword(pdev, 0x40, conf1);
1471 pci_write_config_dword(pdev, 0x80, conf5);
1472
1473 /* Update pdev accordingly */
1474 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1475 pdev->hdr_type = hdr & 0x7f;
1476 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1477
1478 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1479 pdev->class = class >> 8;
15e0c694 1480}
5ee2ae7f
TH
1481DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1482DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1483DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1484DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1485DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1486DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
e1a2a51e
RW
1487DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1488DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1489DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1490DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1491DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1492DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
15e0c694
AC
1493
1494#endif
1495
1da177e4
LT
1496#ifdef CONFIG_X86_IO_APIC
1497static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1498{
1499 int i;
1500
1501 if ((pdev->class >> 8) != 0xff00)
1502 return;
1503
1504 /* the first BAR is the location of the IO APIC...we must
1505 * not touch this (and it's already covered by the fixmap), so
1506 * forcibly insert it into the resource tree */
1507 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1508 insert_resource(&iomem_resource, &pdev->resource[0]);
1509
1510 /* The next five BARs all seem to be rubbish, so just clean
1511 * them out */
1512 for (i=1; i < 6; i++) {
1513 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1514 }
1515
1516}
652c538e 1517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1518#endif
1519
1da177e4
LT
1520static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1521{
0ba379ec
EB
1522 pci_msi_off(pdev);
1523 pdev->no_msi = 1;
1da177e4 1524}
652c538e
AM
1525DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1526DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1527DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1528
4602b88d
KA
1529
1530/*
1531 * It's possible for the MSI to get corrupted if shpc and acpi
1532 * are used together on certain PXH-based systems.
1533 */
1534static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1535{
f5f2b131 1536 pci_msi_off(dev);
4602b88d 1537 dev->no_msi = 1;
f0fda801 1538 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1539}
1540DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1541DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1542DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1543DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1544DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1545
ffadcc2f
KCA
1546/*
1547 * Some Intel PCI Express chipsets have trouble with downstream
1548 * device power management.
1549 */
1550static void quirk_intel_pcie_pm(struct pci_dev * dev)
1551{
1552 pci_pm_d3_delay = 120;
1553 dev->no_d1d2 = 1;
1554}
1555
1556DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1557DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1558DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1559DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1560DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1562DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1563DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1564DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1565DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1566DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1568DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1569DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1570DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1571DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1572DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1573DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1574DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1577
426b3b8d 1578#ifdef CONFIG_X86_IO_APIC
e1d3a908
SA
1579/*
1580 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1581 * remap the original interrupt in the linux kernel to the boot interrupt, so
1582 * that a PCI device's interrupt handler is installed on the boot interrupt
1583 * line instead.
1584 */
1585static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1586{
41b9eb26 1587 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1588 return;
1589
1590 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
fdcdaf6c
BH
1591 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1592 dev->vendor, dev->device);
e1d3a908 1593}
88d1dce3
OD
1594DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1595DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1596DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1597DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1601DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1602DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1603DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1604DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1605DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1606DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1607DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1608DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1609DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1610
426b3b8d
SA
1611/*
1612 * On some chipsets we can disable the generation of legacy INTx boot
1613 * interrupts.
1614 */
1615
1616/*
1617 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1618 * 300641-004US, section 5.7.3.
1619 */
1620#define INTEL_6300_IOAPIC_ABAR 0x40
1621#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1622
1623static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1624{
1625 u16 pci_config_word;
1626
1627 if (noioapicquirk)
1628 return;
1629
1630 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1631 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1632 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1633
fdcdaf6c
BH
1634 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1635 dev->vendor, dev->device);
426b3b8d 1636}
88d1dce3
OD
1637DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1638DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1639
1640/*
1641 * disable boot interrupts on HT-1000
1642 */
1643#define BC_HT1000_FEATURE_REG 0x64
1644#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1645#define BC_HT1000_MAP_IDX 0xC00
1646#define BC_HT1000_MAP_DATA 0xC01
1647
1648static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1649{
1650 u32 pci_config_dword;
1651 u8 irq;
1652
1653 if (noioapicquirk)
1654 return;
1655
1656 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1657 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1658 BC_HT1000_PIC_REGS_ENABLE);
1659
1660 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1661 outb(irq, BC_HT1000_MAP_IDX);
1662 outb(0x00, BC_HT1000_MAP_DATA);
1663 }
1664
1665 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1666
fdcdaf6c
BH
1667 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1668 dev->vendor, dev->device);
77251188 1669}
88d1dce3
OD
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1671DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1672
1673/*
1674 * disable boot interrupts on AMD and ATI chipsets
1675 */
1676/*
1677 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1678 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1679 * (due to an erratum).
1680 */
1681#define AMD_813X_MISC 0x40
1682#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 1683#define AMD_813X_REV_B1 0x12
bbe19443 1684#define AMD_813X_REV_B2 0x13
542622da
OD
1685
1686static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1687{
1688 u32 pci_config_dword;
1689
1690 if (noioapicquirk)
1691 return;
4fd8bdc5
SA
1692 if ((dev->revision == AMD_813X_REV_B1) ||
1693 (dev->revision == AMD_813X_REV_B2))
bbe19443 1694 return;
542622da
OD
1695
1696 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1697 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1698 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1699
fdcdaf6c
BH
1700 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1701 dev->vendor, dev->device);
542622da 1702}
4fd8bdc5
SA
1703DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1704DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1705DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1706DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1707
1708#define AMD_8111_PCI_IRQ_ROUTING 0x56
1709
1710static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1711{
1712 u16 pci_config_word;
1713
1714 if (noioapicquirk)
1715 return;
1716
1717 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1718 if (!pci_config_word) {
fdcdaf6c
BH
1719 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1720 "already disabled\n", dev->vendor, dev->device);
542622da
OD
1721 return;
1722 }
1723 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
fdcdaf6c
BH
1724 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1725 dev->vendor, dev->device);
542622da 1726}
88d1dce3
OD
1727DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1728DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1729#endif /* CONFIG_X86_IO_APIC */
1730
33dced2e
SS
1731/*
1732 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1733 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1734 * Re-allocate the region if needed...
1735 */
1736static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1737{
1738 struct resource *r = &dev->resource[0];
1739
1740 if (r->start & 0x8) {
1741 r->start = 0;
1742 r->end = 0xf;
1743 }
1744}
1745DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1746 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1747 quirk_tc86c001_ide);
1748
1da177e4
LT
1749static void __devinit quirk_netmos(struct pci_dev *dev)
1750{
1751 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1752 unsigned int num_serial = dev->subsystem_device & 0xf;
1753
1754 /*
1755 * These Netmos parts are multiport serial devices with optional
1756 * parallel ports. Even when parallel ports are present, they
1757 * are identified as class SERIAL, which means the serial driver
1758 * will claim them. To prevent this, mark them as class OTHER.
1759 * These combo devices should be claimed by parport_serial.
1760 *
1761 * The subdevice ID is of the form 0x00PS, where <P> is the number
1762 * of parallel ports and <S> is the number of serial ports.
1763 */
1764 switch (dev->device) {
4c9c1686
JS
1765 case PCI_DEVICE_ID_NETMOS_9835:
1766 /* Well, this rule doesn't hold for the following 9835 device */
1767 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1768 dev->subsystem_device == 0x0299)
1769 return;
1da177e4
LT
1770 case PCI_DEVICE_ID_NETMOS_9735:
1771 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1772 case PCI_DEVICE_ID_NETMOS_9845:
1773 case PCI_DEVICE_ID_NETMOS_9855:
1774 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1775 num_parallel) {
f0fda801 1776 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1da177e4
LT
1777 "%u serial); changing class SERIAL to OTHER "
1778 "(use parport_serial)\n",
1779 dev->device, num_parallel, num_serial);
1780 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1781 (dev->class & 0xff);
1782 }
1783 }
1784}
1785DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1786
16a74744
BH
1787static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1788{
e64aeccb 1789 u16 command, pmcsr;
16a74744
BH
1790 u8 __iomem *csr;
1791 u8 cmd_hi;
e64aeccb 1792 int pm;
16a74744
BH
1793
1794 switch (dev->device) {
1795 /* PCI IDs taken from drivers/net/e100.c */
1796 case 0x1029:
1797 case 0x1030 ... 0x1034:
1798 case 0x1038 ... 0x103E:
1799 case 0x1050 ... 0x1057:
1800 case 0x1059:
1801 case 0x1064 ... 0x106B:
1802 case 0x1091 ... 0x1095:
1803 case 0x1209:
1804 case 0x1229:
1805 case 0x2449:
1806 case 0x2459:
1807 case 0x245D:
1808 case 0x27DC:
1809 break;
1810 default:
1811 return;
1812 }
1813
1814 /*
1815 * Some firmware hands off the e100 with interrupts enabled,
1816 * which can cause a flood of interrupts if packets are
1817 * received before the driver attaches to the device. So
1818 * disable all e100 interrupts here. The driver will
1819 * re-enable them when it's ready.
1820 */
1821 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1822
1bef7dc0 1823 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1824 return;
1825
e64aeccb
IK
1826 /*
1827 * Check that the device is in the D0 power state. If it's not,
1828 * there is no point to look any further.
1829 */
1830 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1831 if (pm) {
1832 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1833 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1834 return;
1835 }
1836
1bef7dc0
BH
1837 /* Convert from PCI bus to resource space. */
1838 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1839 if (!csr) {
f0fda801 1840 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1841 return;
1842 }
1843
1844 cmd_hi = readb(csr + 3);
1845 if (cmd_hi == 0) {
f0fda801 1846 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1847 "disabling\n");
16a74744
BH
1848 writeb(1, csr + 3);
1849 }
1850
1851 iounmap(csr);
1852}
4e68fc97 1853DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
a5312e28 1854
649426ef
AD
1855/*
1856 * The 82575 and 82598 may experience data corruption issues when transitioning
1857 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1858 */
1859static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1860{
1861 dev_info(&dev->dev, "Disabling L0s\n");
1862 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1863}
1864DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1866DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1868DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1871DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1872DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1874DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1875DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1877DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1878
a5312e28
IK
1879static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1880{
1881 /* rev 1 ncr53c810 chips don't set the class at all which means
1882 * they don't get their resources remapped. Fix that here.
1883 */
1884
1885 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1886 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1887 dev->class = PCI_CLASS_STORAGE_SCSI;
1888 }
1889}
1890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1891
9d265124
DY
1892/* Enable 1k I/O space granularity on the Intel P64H2 */
1893static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1894{
1895 u16 en1k;
1896 u8 io_base_lo, io_limit_lo;
1897 unsigned long base, limit;
1898 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1899
1900 pci_read_config_word(dev, 0x40, &en1k);
1901
1902 if (en1k & 0x200) {
f0fda801 1903 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
9d265124
DY
1904
1905 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1906 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1907 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1908 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1909
1910 if (base <= limit) {
1911 res->start = base;
1912 res->end = limit + 0x3ff;
1913 }
1914 }
1915}
1916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1917
15a260d5
DY
1918/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1919 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1920 * in drivers/pci/setup-bus.c
1921 */
1922static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1923{
1924 u16 en1k, iobl_adr, iobl_adr_1k;
1925 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1926
1927 pci_read_config_word(dev, 0x40, &en1k);
1928
1929 if (en1k & 0x200) {
1930 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1931
1932 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1933
1934 if (iobl_adr != iobl_adr_1k) {
f0fda801 1935 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
15a260d5
DY
1936 iobl_adr,iobl_adr_1k);
1937 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1938 }
1939 }
1940}
1941DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1942
cf34a8e0
BG
1943/* Under some circumstances, AER is not linked with extended capabilities.
1944 * Force it to be linked by setting the corresponding control bit in the
1945 * config space.
1946 */
1597cacb 1947static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1948{
1949 uint8_t b;
1950 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1951 if (!(b & 0x20)) {
1952 pci_write_config_byte(dev, 0xf41, b | 0x20);
f0fda801 1953 dev_info(&dev->dev,
1954 "Linking AER extended capability\n");
cf34a8e0
BG
1955 }
1956 }
1957}
1958DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1959 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 1960DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 1961 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1962
53a9bf42
TY
1963static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1964{
1965 /*
1966 * Disable PCI Bus Parking and PCI Master read caching on CX700
1967 * which causes unspecified timing errors with a VT6212L on the PCI
1968 * bus leading to USB2.0 packet loss. The defaults are that these
1969 * features are turned off but some BIOSes turn them on.
1970 */
1971
1972 uint8_t b;
1973 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1974 if (b & 0x40) {
1975 /* Turn off PCI Bus Parking */
1976 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1977
bc043274
TY
1978 dev_info(&dev->dev,
1979 "Disabling VIA CX700 PCI parking\n");
1980 }
1981 }
1982
1983 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1984 if (b != 0) {
53a9bf42
TY
1985 /* Turn off PCI Master read caching */
1986 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
1987
1988 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 1989 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
1990
1991 /* Disable "Read FIFO Timer" */
53a9bf42
TY
1992 pci_write_config_byte(dev, 0x77, 0x0);
1993
d6505a52 1994 dev_info(&dev->dev,
bc043274 1995 "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
1996 }
1997 }
1998}
1999DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2000
99cb233d
BL
2001/*
2002 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2003 * VPD end tag will hang the device. This problem was initially
2004 * observed when a vpd entry was created in sysfs
2005 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2006 * will dump 32k of data. Reading a full 32k will cause an access
2007 * beyond the VPD end tag causing the device to hang. Once the device
2008 * is hung, the bnx2 driver will not be able to reset the device.
2009 * We believe that it is legal to read beyond the end tag and
2010 * therefore the solution is to limit the read/write length.
2011 */
2012static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2013{
9d82d8ea 2014 /*
35405f25
DH
2015 * Only disable the VPD capability for 5706, 5706S, 5708,
2016 * 5708S and 5709 rev. A
9d82d8ea 2017 */
99cb233d 2018 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 2019 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 2020 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 2021 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2022 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2023 (dev->revision & 0xf0) == 0x0)) {
2024 if (dev->vpd)
2025 dev->vpd->len = 0x80;
2026 }
2027}
2028
bffadffd
YZ
2029DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2030 PCI_DEVICE_ID_NX2_5706,
2031 quirk_brcm_570x_limit_vpd);
2032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2033 PCI_DEVICE_ID_NX2_5706S,
2034 quirk_brcm_570x_limit_vpd);
2035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2036 PCI_DEVICE_ID_NX2_5708,
2037 quirk_brcm_570x_limit_vpd);
2038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2039 PCI_DEVICE_ID_NX2_5708S,
2040 quirk_brcm_570x_limit_vpd);
2041DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2042 PCI_DEVICE_ID_NX2_5709,
2043 quirk_brcm_570x_limit_vpd);
2044DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2045 PCI_DEVICE_ID_NX2_5709S,
2046 quirk_brcm_570x_limit_vpd);
99cb233d 2047
26c56dc0
MM
2048/* Originally in EDAC sources for i82875P:
2049 * Intel tells BIOS developers to hide device 6 which
2050 * configures the overflow device access containing
2051 * the DRBs - this is where we expose device 6.
2052 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2053 */
2054static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2055{
2056 u8 reg;
2057
2058 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2059 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2060 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2061 }
2062}
2063
2064DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2065 quirk_unhide_mch_dev6);
2066DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2067 quirk_unhide_mch_dev6);
2068
2069
3f79e107 2070#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2071/* Some chipsets do not support MSI. We cannot easily rely on setting
2072 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2073 * some other busses controlled by the chipset even if Linux is not
2074 * aware of it. Instead of setting the flag on all busses in the
2075 * machine, simply disable MSI globally.
3f79e107 2076 */
ebdf7d39 2077static void __init quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2078{
88187dfa 2079 pci_no_msi();
f0fda801 2080 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2081}
ebdf7d39
TH
2082DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2083DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2084DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2085DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2086DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2087DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
3f79e107
BG
2088
2089/* Disable MSI on chipsets that are known to not support it */
2090static void __devinit quirk_disable_msi(struct pci_dev *dev)
2091{
2092 if (dev->subordinate) {
f0fda801 2093 dev_warn(&dev->dev, "MSI quirk detected; "
2094 "subordinate MSI disabled\n");
3f79e107
BG
2095 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2096 }
2097}
2098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
6397c75c
BG
2099
2100/* Go through the list of Hypertransport capabilities and
2101 * return 1 if a HT MSI capability is found and enabled */
2102static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2103{
7a380507
ME
2104 int pos, ttl = 48;
2105
2106 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2107 while (pos && ttl--) {
2108 u8 flags;
2109
2110 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2111 &flags) == 0)
2112 {
f0fda801 2113 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2114 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2115 "enabled" : "disabled");
7a380507 2116 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2117 }
7a380507
ME
2118
2119 pos = pci_find_next_ht_capability(dev, pos,
2120 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2121 }
2122 return 0;
2123}
2124
2125/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2126static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2127{
2128 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
f0fda801 2129 dev_warn(&dev->dev, "MSI quirk detected; "
2130 "subordinate MSI disabled\n");
6397c75c
BG
2131 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2132 }
2133}
2134DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2135 quirk_msi_ht_cap);
6bae1d96 2136
6397c75c
BG
2137/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2138 * MSI are supported if the MSI capability set in any of these mappings.
2139 */
2140static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2141{
2142 struct pci_dev *pdev;
2143
2144 if (!dev->subordinate)
2145 return;
2146
2147 /* check HT MSI cap on this chipset and the root one.
2148 * a single one having MSI is enough to be sure that MSI are supported.
2149 */
11f242f0 2150 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2151 if (!pdev)
2152 return;
0c875c28 2153 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
f0fda801 2154 dev_warn(&dev->dev, "MSI quirk detected; "
2155 "subordinate MSI disabled\n");
6397c75c
BG
2156 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2157 }
11f242f0 2158 pci_dev_put(pdev);
6397c75c
BG
2159}
2160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2161 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2162
415b6d0e
BH
2163/* Force enable MSI mapping capability on HT bridges */
2164static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2165{
2166 int pos, ttl = 48;
2167
2168 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2169 while (pos && ttl--) {
2170 u8 flags;
2171
2172 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2173 &flags) == 0) {
2174 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2175
2176 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2177 flags | HT_MSI_FLAGS_ENABLE);
2178 }
2179 pos = pci_find_next_ht_capability(dev, pos,
2180 HT_CAPTYPE_MSI_MAPPING);
2181 }
2182}
415b6d0e
BH
2183DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2184 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2185 ht_enable_msi_mapping);
9dc625e7 2186
e0ae4f55
YL
2187DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2188 ht_enable_msi_mapping);
2189
75e07fc3
AP
2190/* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2191 * for the MCP55 NIC. It is not yet determined whether the msi problem
2192 * also affects other devices. As for now, turn off msi for this device.
2193 */
2194static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2195{
2196 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2197 dev_info(&dev->dev,
2198 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2199 dev->no_msi = 1;
2200 }
2201}
2202DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2203 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2204 nvenet_msi_disable);
2205
de745306
YL
2206static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2207{
2208 int pos, ttl = 48;
2209 int found = 0;
2210
2211 /* check if there is HT MSI cap or enabled on this device */
2212 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2213 while (pos && ttl--) {
2214 u8 flags;
2215
2216 if (found < 1)
2217 found = 1;
2218 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2219 &flags) == 0) {
2220 if (flags & HT_MSI_FLAGS_ENABLE) {
2221 if (found < 2) {
2222 found = 2;
2223 break;
2224 }
2225 }
2226 }
2227 pos = pci_find_next_ht_capability(dev, pos,
2228 HT_CAPTYPE_MSI_MAPPING);
2229 }
2230
2231 return found;
2232}
2233
2234static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2235{
2236 struct pci_dev *dev;
2237 int pos;
2238 int i, dev_no;
2239 int found = 0;
2240
2241 dev_no = host_bridge->devfn >> 3;
2242 for (i = dev_no + 1; i < 0x20; i++) {
2243 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2244 if (!dev)
2245 continue;
2246
2247 /* found next host bridge ?*/
2248 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2249 if (pos != 0) {
2250 pci_dev_put(dev);
2251 break;
2252 }
2253
2254 if (ht_check_msi_mapping(dev)) {
2255 found = 1;
2256 pci_dev_put(dev);
2257 break;
2258 }
2259 pci_dev_put(dev);
2260 }
2261
2262 return found;
2263}
2264
eeafda70
YL
2265#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2266#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2267
2268static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2269{
2270 int pos, ctrl_off;
2271 int end = 0;
2272 u16 flags, ctrl;
2273
2274 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2275
2276 if (!pos)
2277 goto out;
2278
2279 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2280
2281 ctrl_off = ((flags >> 10) & 1) ?
2282 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2283 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2284
2285 if (ctrl & (1 << 6))
2286 end = 1;
2287
2288out:
2289 return end;
2290}
2291
1dec6b05 2292static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2293{
2294 struct pci_dev *host_bridge;
1dec6b05
YL
2295 int pos;
2296 int i, dev_no;
2297 int found = 0;
2298
2299 dev_no = dev->devfn >> 3;
2300 for (i = dev_no; i >= 0; i--) {
2301 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2302 if (!host_bridge)
2303 continue;
2304
2305 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2306 if (pos != 0) {
2307 found = 1;
2308 break;
2309 }
2310 pci_dev_put(host_bridge);
2311 }
2312
2313 if (!found)
2314 return;
2315
eeafda70
YL
2316 /* don't enable end_device/host_bridge with leaf directly here */
2317 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2318 host_bridge_with_leaf(host_bridge))
de745306
YL
2319 goto out;
2320
1dec6b05
YL
2321 /* root did that ! */
2322 if (msi_ht_cap_enabled(host_bridge))
2323 goto out;
2324
2325 ht_enable_msi_mapping(dev);
2326
2327out:
2328 pci_dev_put(host_bridge);
2329}
2330
2331static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2332{
2333 int pos, ttl = 48;
2334
2335 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2336 while (pos && ttl--) {
2337 u8 flags;
2338
2339 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2340 &flags) == 0) {
6a958d5b 2341 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2342
2343 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2344 flags & ~HT_MSI_FLAGS_ENABLE);
2345 }
2346 pos = pci_find_next_ht_capability(dev, pos,
2347 HT_CAPTYPE_MSI_MAPPING);
2348 }
2349}
2350
de745306 2351static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2352{
2353 struct pci_dev *host_bridge;
2354 int pos;
2355 int found;
2356
2357 /* check if there is HT MSI cap or enabled on this device */
2358 found = ht_check_msi_mapping(dev);
2359
2360 /* no HT MSI CAP */
2361 if (found == 0)
2362 return;
9dc625e7
PC
2363
2364 /*
2365 * HT MSI mapping should be disabled on devices that are below
2366 * a non-Hypertransport host bridge. Locate the host bridge...
2367 */
2368 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2369 if (host_bridge == NULL) {
2370 dev_warn(&dev->dev,
2371 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2372 return;
2373 }
2374
2375 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2376 if (pos != 0) {
2377 /* Host bridge is to HT */
1dec6b05
YL
2378 if (found == 1) {
2379 /* it is not enabled, try to enable it */
de745306
YL
2380 if (all)
2381 ht_enable_msi_mapping(dev);
2382 else
2383 nv_ht_enable_msi_mapping(dev);
1dec6b05 2384 }
9dc625e7
PC
2385 return;
2386 }
2387
1dec6b05
YL
2388 /* HT MSI is not enabled */
2389 if (found == 1)
2390 return;
9dc625e7 2391
1dec6b05
YL
2392 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2393 ht_disable_msi_mapping(dev);
9dc625e7 2394}
de745306
YL
2395
2396static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2397{
2398 return __nv_msi_ht_cap_quirk(dev, 1);
2399}
2400
2401static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2402{
2403 return __nv_msi_ht_cap_quirk(dev, 0);
2404}
2405
2406DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2407DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2408
2409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2410DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2411
ba698ad4
DM
2412static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2413{
2414 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2415}
4600c9d7
SH
2416static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2417{
2418 struct pci_dev *p;
2419
2420 /* SB700 MSI issue will be fixed at HW level from revision A21,
2421 * we need check PCI REVISION ID of SMBus controller to get SB700
2422 * revision.
2423 */
2424 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2425 NULL);
2426 if (!p)
2427 return;
2428
2429 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2430 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2431 pci_dev_put(p);
2432}
ba698ad4
DM
2433DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2434 PCI_DEVICE_ID_TIGON3_5780,
2435 quirk_msi_intx_disable_bug);
2436DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2437 PCI_DEVICE_ID_TIGON3_5780S,
2438 quirk_msi_intx_disable_bug);
2439DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2440 PCI_DEVICE_ID_TIGON3_5714,
2441 quirk_msi_intx_disable_bug);
2442DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2443 PCI_DEVICE_ID_TIGON3_5714S,
2444 quirk_msi_intx_disable_bug);
2445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2446 PCI_DEVICE_ID_TIGON3_5715,
2447 quirk_msi_intx_disable_bug);
2448DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2449 PCI_DEVICE_ID_TIGON3_5715S,
2450 quirk_msi_intx_disable_bug);
2451
bc38b411 2452DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2453 quirk_msi_intx_disable_ati_bug);
bc38b411 2454DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2455 quirk_msi_intx_disable_ati_bug);
bc38b411 2456DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2457 quirk_msi_intx_disable_ati_bug);
bc38b411 2458DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2459 quirk_msi_intx_disable_ati_bug);
bc38b411 2460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2461 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2462
2463DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2464 quirk_msi_intx_disable_bug);
2465DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2466 quirk_msi_intx_disable_bug);
2467DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2468 quirk_msi_intx_disable_bug);
2469
3f79e107 2470#endif /* CONFIG_PCI_MSI */
3d137310 2471
7eb93b17
YZ
2472#ifdef CONFIG_PCI_IOV
2473
2474/*
2475 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2476 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2477 * old Flash Memory Space.
2478 */
2479static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
2480{
2481 int pos, flags;
2482 u32 bar, start, size;
2483
2484 if (PAGE_SIZE > 0x10000)
2485 return;
2486
2487 flags = pci_resource_flags(dev, 0);
2488 if ((flags & PCI_BASE_ADDRESS_SPACE) !=
2489 PCI_BASE_ADDRESS_SPACE_MEMORY ||
2490 (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
2491 PCI_BASE_ADDRESS_MEM_TYPE_32)
2492 return;
2493
2494 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
2495 if (!pos)
2496 return;
2497
2498 pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
2499 if (bar & PCI_BASE_ADDRESS_MEM_MASK)
2500 return;
2501
2502 start = pci_resource_start(dev, 1);
2503 size = pci_resource_len(dev, 1);
2504 if (!start || size != 0x400000 || start & (size - 1))
2505 return;
2506
2507 pci_resource_flags(dev, 1) = 0;
2508 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
2509 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
2510 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
2511
2512 dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
2513}
2514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
2515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
2516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
dcb4ea2e
AD
2517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
2518DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
6f1186be 2519DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
7eb93b17
YZ
2520
2521#endif /* CONFIG_PCI_IOV */
2522
bfb0f330
JB
2523static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2524 struct pci_fixup *end)
3d137310
TP
2525{
2526 while (f < end) {
2527 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
bfb0f330 2528 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
c9bbb4ab 2529 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
3d137310
TP
2530 f->hook(dev);
2531 }
2532 f++;
2533 }
2534}
2535
2536extern struct pci_fixup __start_pci_fixups_early[];
2537extern struct pci_fixup __end_pci_fixups_early[];
2538extern struct pci_fixup __start_pci_fixups_header[];
2539extern struct pci_fixup __end_pci_fixups_header[];
2540extern struct pci_fixup __start_pci_fixups_final[];
2541extern struct pci_fixup __end_pci_fixups_final[];
2542extern struct pci_fixup __start_pci_fixups_enable[];
2543extern struct pci_fixup __end_pci_fixups_enable[];
2544extern struct pci_fixup __start_pci_fixups_resume[];
2545extern struct pci_fixup __end_pci_fixups_resume[];
2546extern struct pci_fixup __start_pci_fixups_resume_early[];
2547extern struct pci_fixup __end_pci_fixups_resume_early[];
2548extern struct pci_fixup __start_pci_fixups_suspend[];
2549extern struct pci_fixup __end_pci_fixups_suspend[];
2550
2551
2552void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2553{
2554 struct pci_fixup *start, *end;
2555
2556 switch(pass) {
2557 case pci_fixup_early:
2558 start = __start_pci_fixups_early;
2559 end = __end_pci_fixups_early;
2560 break;
2561
2562 case pci_fixup_header:
2563 start = __start_pci_fixups_header;
2564 end = __end_pci_fixups_header;
2565 break;
2566
2567 case pci_fixup_final:
2568 start = __start_pci_fixups_final;
2569 end = __end_pci_fixups_final;
2570 break;
2571
2572 case pci_fixup_enable:
2573 start = __start_pci_fixups_enable;
2574 end = __end_pci_fixups_enable;
2575 break;
2576
2577 case pci_fixup_resume:
2578 start = __start_pci_fixups_resume;
2579 end = __end_pci_fixups_resume;
2580 break;
2581
2582 case pci_fixup_resume_early:
2583 start = __start_pci_fixups_resume_early;
2584 end = __end_pci_fixups_resume_early;
2585 break;
2586
2587 case pci_fixup_suspend:
2588 start = __start_pci_fixups_suspend;
2589 end = __end_pci_fixups_suspend;
2590 break;
2591
2592 default:
2593 /* stupid compiler warning, you would think with an enum... */
2594 return;
2595 }
2596 pci_do_fixups(dev, start, end);
2597}
8d86fb2c 2598
00010268 2599static int __init pci_apply_final_quirks(void)
8d86fb2c
DW
2600{
2601 struct pci_dev *dev = NULL;
ac1aa47b
JB
2602 u8 cls = 0;
2603 u8 tmp;
2604
2605 if (pci_cache_line_size)
2606 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2607 pci_cache_line_size << 2);
8d86fb2c
DW
2608
2609 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2610 pci_fixup_device(pci_fixup_final, dev);
ac1aa47b
JB
2611 /*
2612 * If arch hasn't set it explicitly yet, use the CLS
2613 * value shared by all PCI devices. If there's a
2614 * mismatch, fall back to the default value.
2615 */
2616 if (!pci_cache_line_size) {
2617 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2618 if (!cls)
2619 cls = tmp;
2620 if (!tmp || cls == tmp)
2621 continue;
2622
2623 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2624 "using %u bytes\n", cls << 2, tmp << 2,
2625 pci_dfl_cache_line_size << 2);
2626 pci_cache_line_size = pci_dfl_cache_line_size;
2627 }
2628 }
2629 if (!pci_cache_line_size) {
2630 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2631 cls << 2, pci_dfl_cache_line_size << 2);
2820f333 2632 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
8d86fb2c
DW
2633 }
2634
2635 return 0;
2636}
2637
cf6f3bf7 2638fs_initcall_sync(pci_apply_final_quirks);
b9c3b266
DC
2639
2640/*
2641 * Followings are device-specific reset methods which can be used to
2642 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2643 * not available.
2644 */
aeb30016
DC
2645static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2646{
2647 int pos;
2648
2649 /* only implement PCI_CLASS_SERIAL_USB at present */
2650 if (dev->class == PCI_CLASS_SERIAL_USB) {
2651 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2652 if (!pos)
2653 return -ENOTTY;
2654
2655 if (probe)
2656 return 0;
2657
2658 pci_write_config_byte(dev, pos + 0x4, 1);
2659 msleep(100);
2660
2661 return 0;
2662 } else {
2663 return -ENOTTY;
2664 }
2665}
2666
c763e7b5
DC
2667static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
2668{
2669 int pos;
2670
2671 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2672 if (!pos)
2673 return -ENOTTY;
2674
2675 if (probe)
2676 return 0;
2677
2678 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2679 PCI_EXP_DEVCTL_BCR_FLR);
2680 msleep(100);
2681
2682 return 0;
2683}
2684
2685#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2686
5b889bf2 2687static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
2688 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2689 reset_intel_82599_sfp_virtfn },
aeb30016
DC
2690 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2691 reset_intel_generic_dev },
b9c3b266
DC
2692 { 0 }
2693};
5b889bf2
RW
2694
2695int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2696{
2697 struct pci_dev_reset_methods *i;
2698
2699 for (i = pci_dev_reset_methods; i->reset; i++) {
2700 if ((i->vendor == dev->vendor ||
2701 i->vendor == (u16)PCI_ANY_ID) &&
2702 (i->device == dev->device ||
2703 i->device == (u16)PCI_ANY_ID))
2704 return i->reset(dev, probe);
2705 }
2706
2707 return -ENOTTY;
2708}
2709
3d137310
TP
2710#else
2711void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
5b889bf2 2712int pci_dev_specific_reset(struct pci_dev *dev, int probe) { return -ENOTTY; }
3d137310
TP
2713#endif
2714EXPORT_SYMBOL(pci_fixup_device);