]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/quirks.c
PCI / PCIe portdrv: Fix pcie_portdrv_slot_reset()
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
1da177e4
LT
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
1da177e4
LT
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
25be5e6c 23#include <linux/acpi.h>
9f23ed3b 24#include <linux/kallsyms.h>
75e07fc3 25#include <linux/dmi.h>
649426ef 26#include <linux/pci-aspm.h>
32a9a682 27#include <linux/ioport.h>
bc56b9e0 28#include "pci.h"
1da177e4 29
3d137310
TP
30int isa_dma_bridge_buggy;
31EXPORT_SYMBOL(isa_dma_bridge_buggy);
32int pci_pci_problems;
33EXPORT_SYMBOL(pci_pci_problems);
3d137310
TP
34
35#ifdef CONFIG_PCI_QUIRKS
32a9a682 36/*
0cdbe30f
YS
37 * This quirk function disables memory decoding and releases memory resources
38 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
32a9a682
YS
39 * It also rounds up size to specified alignment.
40 * Later on, the kernel will assign page-aligned memory resource back
0cdbe30f 41 * to the device.
32a9a682
YS
42 */
43static void __devinit quirk_resource_alignment(struct pci_dev *dev)
44{
45 int i;
46 struct resource *r;
47 resource_size_t align, size;
0cdbe30f 48 u16 command;
32a9a682
YS
49
50 if (!pci_is_reassigndev(dev))
51 return;
52
53 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
54 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
55 dev_warn(&dev->dev,
56 "Can't reassign resources to host bridge.\n");
57 return;
58 }
59
0cdbe30f
YS
60 dev_info(&dev->dev,
61 "Disabling memory decoding and releasing memory resources.\n");
62 pci_read_config_word(dev, PCI_COMMAND, &command);
63 command &= ~PCI_COMMAND_MEMORY;
64 pci_write_config_word(dev, PCI_COMMAND, command);
32a9a682
YS
65
66 align = pci_specified_resource_alignment(dev);
67 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
68 r = &dev->resource[i];
69 if (!(r->flags & IORESOURCE_MEM))
70 continue;
71 size = resource_size(r);
72 if (size < align) {
73 size = align;
74 dev_info(&dev->dev,
75 "Rounding up size of resource #%d to %#llx.\n",
76 i, (unsigned long long)size);
77 }
78 r->end = size - 1;
79 r->start = 0;
80 }
81 /* Need to disable bridge's resource window,
82 * to enable the kernel to reassign new resource
83 * window later on.
84 */
85 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
86 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
87 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
88 r = &dev->resource[i];
89 if (!(r->flags & IORESOURCE_MEM))
90 continue;
91 r->end = resource_size(r) - 1;
92 r->start = 0;
93 }
94 pci_disable_bridge_window(dev);
95 }
96}
97DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
98
bd8481e1
DT
99/* The Mellanox Tavor device gives false positive parity errors
100 * Mark this device with a broken_parity_status, to allow
101 * PCI scanning code to "skip" this now blacklisted device.
102 */
103static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
104{
105 dev->broken_parity_status = 1; /* This device gives false positives */
106}
107DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
108DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
109
1da177e4
LT
110/* Deal with broken BIOS'es that neglect to enable passive release,
111 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 112static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
113{
114 struct pci_dev *d = NULL;
115 unsigned char dlc;
116
117 /* We have to make sure a particular bit is set in the PIIX3
118 ISA bridge, so we have to go out and find it. */
119 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
120 pci_read_config_byte(d, 0x82, &dlc);
121 if (!(dlc & 1<<1)) {
999da9fd 122 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
123 dlc |= 1<<1;
124 pci_write_config_byte(d, 0x82, dlc);
125 }
126 }
127}
652c538e
AM
128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
129DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
130
131/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
132 but VIA don't answer queries. If you happen to have good contacts at VIA
133 ask them for me please -- Alan
134
135 This appears to be BIOS not version dependent. So presumably there is a
136 chipset level fix */
1da177e4
LT
137
138static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
139{
140 if (!isa_dma_bridge_buggy) {
141 isa_dma_bridge_buggy=1;
f0fda801 142 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
143 }
144}
145 /*
146 * Its not totally clear which chipsets are the problematic ones
147 * We know 82C586 and 82C596 variants are affected.
148 */
652c538e
AM
149DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
150DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
151DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
152DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
153DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
154DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
155DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 156
1da177e4
LT
157/*
158 * Chipsets where PCI->PCI transfers vanish or hang
159 */
160static void __devinit quirk_nopcipci(struct pci_dev *dev)
161{
162 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
f0fda801 163 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
164 pci_pci_problems |= PCIPCI_FAIL;
165 }
166}
652c538e
AM
167DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
168DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5
AC
169
170static void __devinit quirk_nopciamd(struct pci_dev *dev)
171{
172 u8 rev;
173 pci_read_config_byte(dev, 0x08, &rev);
174 if (rev == 0x13) {
175 /* Erratum 24 */
f0fda801 176 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
177 pci_pci_problems |= PCIAGP_FAIL;
178 }
179}
652c538e 180DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
181
182/*
183 * Triton requires workarounds to be used by the drivers
184 */
185static void __devinit quirk_triton(struct pci_dev *dev)
186{
187 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
f0fda801 188 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
189 pci_pci_problems |= PCIPCI_TRITON;
190 }
191}
652c538e
AM
192DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
193DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
194DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
196
197/*
198 * VIA Apollo KT133 needs PCI latency patch
199 * Made according to a windows driver based patch by George E. Breese
200 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
201 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
202 * the info on which Mr Breese based his work.
203 *
204 * Updated based on further information from the site and also on
205 * information provided by VIA
206 */
1597cacb 207static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
208{
209 struct pci_dev *p;
1da177e4
LT
210 u8 busarb;
211 /* Ok we have a potential problem chipset here. Now see if we have
212 a buggy southbridge */
213
214 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
215 if (p!=NULL) {
1da177e4
LT
216 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
217 /* Check for buggy part revisions */
2b1afa87 218 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
219 goto exit;
220 } else {
221 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
222 if (p==NULL) /* No problem parts */
223 goto exit;
1da177e4 224 /* Check for buggy part revisions */
2b1afa87 225 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
226 goto exit;
227 }
228
229 /*
230 * Ok we have the problem. Now set the PCI master grant to
231 * occur every master grant. The apparent bug is that under high
232 * PCI load (quite common in Linux of course) you can get data
233 * loss when the CPU is held off the bus for 3 bus master requests
234 * This happens to include the IDE controllers....
235 *
236 * VIA only apply this fix when an SB Live! is present but under
237 * both Linux and Windows this isnt enough, and we have seen
238 * corruption without SB Live! but with things like 3 UDMA IDE
239 * controllers. So we ignore that bit of the VIA recommendation..
240 */
241
242 pci_read_config_byte(dev, 0x76, &busarb);
243 /* Set bit 4 and bi 5 of byte 76 to 0x01
244 "Master priority rotation on every PCI master grant */
245 busarb &= ~(1<<5);
246 busarb |= (1<<4);
247 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 248 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
249exit:
250 pci_dev_put(p);
251}
652c538e
AM
252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 255/* Must restore this on a resume from RAM */
652c538e
AM
256DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
257DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
258DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
259
260/*
261 * VIA Apollo VP3 needs ETBF on BT848/878
262 */
263static void __devinit quirk_viaetbf(struct pci_dev *dev)
264{
265 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
f0fda801 266 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
267 pci_pci_problems |= PCIPCI_VIAETBF;
268 }
269}
652c538e 270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4
LT
271
272static void __devinit quirk_vsfx(struct pci_dev *dev)
273{
274 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
f0fda801 275 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
276 pci_pci_problems |= PCIPCI_VSFX;
277 }
278}
652c538e 279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
280
281/*
282 * Ali Magik requires workarounds to be used by the drivers
283 * that DMA to AGP space. Latency must be set to 0xA and triton
284 * workaround applied too
285 * [Info kindly provided by ALi]
286 */
287static void __init quirk_alimagik(struct pci_dev *dev)
288{
289 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
f0fda801 290 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
291 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
292 }
293}
652c538e
AM
294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
295DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
296
297/*
298 * Natoma has some interesting boundary conditions with Zoran stuff
299 * at least
300 */
301static void __devinit quirk_natoma(struct pci_dev *dev)
302{
303 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
f0fda801 304 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
305 pci_pci_problems |= PCIPCI_NATOMA;
306 }
307}
652c538e
AM
308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
309DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
310DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
311DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
312DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
313DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
314
315/*
316 * This chip can cause PCI parity errors if config register 0xA0 is read
317 * while DMAs are occurring.
318 */
319static void __devinit quirk_citrine(struct pci_dev *dev)
320{
321 dev->cfg_size = 0xA0;
322}
652c538e 323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
324
325/*
326 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
327 * If it's needed, re-allocate the region.
328 */
329static void __devinit quirk_s3_64M(struct pci_dev *dev)
330{
331 struct resource *r = &dev->resource[0];
332
333 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
334 r->start = 0;
335 r->end = 0x3ffffff;
336 }
337}
652c538e
AM
338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 340
6693e74a
LT
341static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
342 unsigned size, int nr, const char *name)
1da177e4
LT
343{
344 region &= ~(size-1);
345 if (region) {
085ae41f 346 struct pci_bus_region bus_region;
1da177e4
LT
347 struct resource *res = dev->resource + nr;
348
349 res->name = pci_name(dev);
350 res->start = region;
351 res->end = region + size - 1;
352 res->flags = IORESOURCE_IO;
085ae41f
DM
353
354 /* Convert from PCI bus to resource space. */
355 bus_region.start = res->start;
356 bus_region.end = res->end;
357 pcibios_bus_to_resource(dev, res, &bus_region);
358
1da177e4 359 pci_claim_resource(dev, nr);
f0fda801 360 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
1da177e4
LT
361 }
362}
363
364/*
365 * ATI Northbridge setups MCE the processor if you even
366 * read somewhere between 0x3b0->0x3bb or read 0x3d3
367 */
368static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
369{
f0fda801 370 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
371 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
372 request_region(0x3b0, 0x0C, "RadeonIGP");
373 request_region(0x3d3, 0x01, "RadeonIGP");
374}
652c538e 375DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
376
377/*
378 * Let's make the southbridge information explicit instead
379 * of having to worry about people probing the ACPI areas,
380 * for example.. (Yes, it happens, and if you read the wrong
381 * ACPI register it will put the machine to sleep with no
382 * way of waking it up again. Bummer).
383 *
384 * ALI M7101: Two IO regions pointed to by words at
385 * 0xE0 (64 bytes of ACPI registers)
386 * 0xE2 (32 bytes of SMB registers)
387 */
388static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
389{
390 u16 region;
391
392 pci_read_config_word(dev, 0xE0, &region);
6693e74a 393 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
1da177e4 394 pci_read_config_word(dev, 0xE2, &region);
6693e74a 395 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 396}
652c538e 397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 398
6693e74a
LT
399static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
400{
401 u32 devres;
402 u32 mask, size, base;
403
404 pci_read_config_dword(dev, port, &devres);
405 if ((devres & enable) != enable)
406 return;
407 mask = (devres >> 16) & 15;
408 base = devres & 0xffff;
409 size = 16;
410 for (;;) {
411 unsigned bit = size >> 1;
412 if ((bit & mask) == bit)
413 break;
414 size = bit;
415 }
416 /*
417 * For now we only print it out. Eventually we'll want to
418 * reserve it (at least if it's in the 0x1000+ range), but
419 * let's get enough confirmation reports first.
420 */
421 base &= -size;
f0fda801 422 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
423}
424
425static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
426{
427 u32 devres;
428 u32 mask, size, base;
429
430 pci_read_config_dword(dev, port, &devres);
431 if ((devres & enable) != enable)
432 return;
433 base = devres & 0xffff0000;
434 mask = (devres & 0x3f) << 16;
435 size = 128 << 16;
436 for (;;) {
437 unsigned bit = size >> 1;
438 if ((bit & mask) == bit)
439 break;
440 size = bit;
441 }
442 /*
443 * For now we only print it out. Eventually we'll want to
444 * reserve it, but let's get enough confirmation reports first.
445 */
446 base &= -size;
f0fda801 447 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
448}
449
1da177e4
LT
450/*
451 * PIIX4 ACPI: Two IO regions pointed to by longwords at
452 * 0x40 (64 bytes of ACPI registers)
08db2a70 453 * 0x90 (16 bytes of SMB registers)
6693e74a 454 * and a few strange programmable PIIX4 device resources.
1da177e4
LT
455 */
456static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
457{
6693e74a 458 u32 region, res_a;
1da177e4
LT
459
460 pci_read_config_dword(dev, 0x40, &region);
6693e74a 461 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
1da177e4 462 pci_read_config_dword(dev, 0x90, &region);
08db2a70 463 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
464
465 /* Device resource A has enables for some of the other ones */
466 pci_read_config_dword(dev, 0x5c, &res_a);
467
468 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
469 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
470
471 /* Device resource D is just bitfields for static resources */
472
473 /* Device 12 enabled? */
474 if (res_a & (1 << 29)) {
475 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
476 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
477 }
478 /* Device 13 enabled? */
479 if (res_a & (1 << 30)) {
480 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
481 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
482 }
483 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
484 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 485}
652c538e
AM
486DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4
LT
488
489/*
490 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
491 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
492 * 0x58 (64 bytes of GPIO I/O space)
493 */
494static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
495{
496 u32 region;
497
498 pci_read_config_dword(dev, 0x40, &region);
6693e74a 499 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
1da177e4
LT
500
501 pci_read_config_dword(dev, 0x58, &region);
6693e74a 502 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
1da177e4 503}
652c538e
AM
504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
507DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
511DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 514
894886e5 515static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f
RM
516{
517 u32 region;
518
519 pci_read_config_dword(dev, 0x40, &region);
520 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
521
522 pci_read_config_dword(dev, 0x48, &region);
523 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
524}
894886e5
LT
525
526static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
527{
528 u32 val;
529 u32 size, base;
530
531 pci_read_config_dword(dev, reg, &val);
532
533 /* Enabled? */
534 if (!(val & 1))
535 return;
536 base = val & 0xfffc;
537 if (dynsize) {
538 /*
539 * This is not correct. It is 16, 32 or 64 bytes depending on
540 * register D31:F0:ADh bits 5:4.
541 *
542 * But this gets us at least _part_ of it.
543 */
544 size = 16;
545 } else {
546 size = 128;
547 }
548 base &= ~(size-1);
549
550 /* Just print it out for now. We should reserve it after more debugging */
551 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
552}
553
554static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
555{
556 /* Shared ACPI/GPIO decode with all ICH6+ */
557 ich6_lpc_acpi_gpio(dev);
558
559 /* ICH6-specific generic IO decode */
560 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
561 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
562}
563DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
564DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
565
566static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
567{
568 u32 val;
569 u32 mask, base;
570
571 pci_read_config_dword(dev, reg, &val);
572
573 /* Enabled? */
574 if (!(val & 1))
575 return;
576
577 /*
578 * IO base in bits 15:2, mask in bits 23:18, both
579 * are dword-based
580 */
581 base = val & 0xfffc;
582 mask = (val >> 16) & 0xfc;
583 mask |= 3;
584
585 /* Just print it out for now. We should reserve it after more debugging */
586 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
587}
588
589/* ICH7-10 has the same common LPC generic IO decode registers */
590static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
591{
592 /* We share the common ACPI/DPIO decode with ICH6 */
593 ich6_lpc_acpi_gpio(dev);
594
595 /* And have 4 ICH7+ generic decodes */
596 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
597 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
598 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
599 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
600}
601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
604DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
605DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
606DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
607DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
608DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
610DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
611DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
612DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
613DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 614
1da177e4
LT
615/*
616 * VIA ACPI: One IO region pointed to by longword at
617 * 0x48 or 0x20 (256 bytes of ACPI registers)
618 */
619static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
620{
1da177e4
LT
621 u32 region;
622
651472fb 623 if (dev->revision & 0x10) {
1da177e4
LT
624 pci_read_config_dword(dev, 0x48, &region);
625 region &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 626 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
1da177e4
LT
627 }
628}
652c538e 629DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
630
631/*
632 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
633 * 0x48 (256 bytes of ACPI registers)
634 * 0x70 (128 bytes of hardware monitoring register)
635 * 0x90 (16 bytes of SMB registers)
636 */
637static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
638{
639 u16 hm;
640 u32 smb;
641
642 quirk_vt82c586_acpi(dev);
643
644 pci_read_config_word(dev, 0x70, &hm);
645 hm &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 646 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
1da177e4
LT
647
648 pci_read_config_dword(dev, 0x90, &smb);
649 smb &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 650 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
1da177e4 651}
652c538e 652DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 653
6d85f29b
IK
654/*
655 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
656 * 0x88 (128 bytes of power management registers)
657 * 0xd0 (16 bytes of SMB registers)
658 */
659static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
660{
661 u16 pm, smb;
662
663 pci_read_config_word(dev, 0x88, &pm);
664 pm &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 665 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
6d85f29b
IK
666
667 pci_read_config_word(dev, 0xd0, &smb);
668 smb &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 669 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
6d85f29b
IK
670}
671DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
672
1da177e4
LT
673
674#ifdef CONFIG_X86_IO_APIC
675
676#include <asm/io_apic.h>
677
678/*
679 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
680 * devices to the external APIC.
681 *
682 * TODO: When we have device-specific interrupt routers,
683 * this code will go away from quirks.
684 */
1597cacb 685static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
686{
687 u8 tmp;
688
689 if (nr_ioapics < 1)
690 tmp = 0; /* nothing routed to external APIC */
691 else
692 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
693
f0fda801 694 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
695 tmp == 0 ? "Disa" : "Ena");
696
697 /* Offset 0x58: External APIC IRQ output control */
698 pci_write_config_byte (dev, 0x58, tmp);
699}
652c538e 700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 701DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 702
a1740913
KW
703/*
704 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
705 * This leads to doubled level interrupt rates.
706 * Set this bit to get rid of cycle wastage.
707 * Otherwise uncritical.
708 */
1597cacb 709static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
710{
711 u8 misc_control2;
712#define BYPASS_APIC_DEASSERT 8
713
714 pci_read_config_byte(dev, 0x5B, &misc_control2);
715 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 716 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
717 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
718 }
719}
720DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 721DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 722
1da177e4
LT
723/*
724 * The AMD io apic can hang the box when an apic irq is masked.
725 * We check all revs >= B0 (yet not in the pre production!) as the bug
726 * is currently marked NoFix
727 *
728 * We have multiple reports of hangs with this chipset that went away with
236561e5 729 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
730 * of course. However the advice is demonstrably good even if so..
731 */
732static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
733{
44c10138 734 if (dev->revision >= 0x02) {
f0fda801 735 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
736 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
737 }
738}
652c538e 739DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
740
741static void __init quirk_ioapic_rmw(struct pci_dev *dev)
742{
743 if (dev->devfn == 0 && dev->bus->number == 0)
744 sis_apic_bug = 1;
745}
652c538e 746DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4
LT
747#endif /* CONFIG_X86_IO_APIC */
748
d556ad4b
PO
749/*
750 * Some settings of MMRBC can lead to data corruption so block changes.
751 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
752 */
753static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
754{
aa288d4d 755 if (dev->subordinate && dev->revision <= 0x12) {
f0fda801 756 dev_info(&dev->dev, "AMD8131 rev %x detected; "
757 "disabling PCI-X MMRBC\n", dev->revision);
d556ad4b
PO
758 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
759 }
760}
761DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 762
1da177e4
LT
763/*
764 * FIXME: it is questionable that quirk_via_acpi
765 * is needed. It shows up as an ISA bridge, and does not
766 * support the PCI_INTERRUPT_LINE register at all. Therefore
767 * it seems like setting the pci_dev's 'irq' to the
768 * value of the ACPI SCI interrupt is only done for convenience.
769 * -jgarzik
770 */
771static void __devinit quirk_via_acpi(struct pci_dev *d)
772{
773 /*
774 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
775 */
776 u8 irq;
777 pci_read_config_byte(d, 0x42, &irq);
778 irq &= 0xf;
779 if (irq && (irq != 2))
780 d->irq = irq;
781}
652c538e
AM
782DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
783DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 784
09d6029f
DD
785
786/*
1597cacb 787 * VIA bridges which have VLink
09d6029f 788 */
1597cacb 789
c06bb5d4
JD
790static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
791
792static void quirk_via_bridge(struct pci_dev *dev)
793{
794 /* See what bridge we have and find the device ranges */
795 switch (dev->device) {
796 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
797 /* The VT82C686 is special, it attaches to PCI and can have
798 any device number. All its subdevices are functions of
799 that single device. */
800 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
801 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
802 break;
803 case PCI_DEVICE_ID_VIA_8237:
804 case PCI_DEVICE_ID_VIA_8237A:
805 via_vlink_dev_lo = 15;
806 break;
807 case PCI_DEVICE_ID_VIA_8235:
808 via_vlink_dev_lo = 16;
809 break;
810 case PCI_DEVICE_ID_VIA_8231:
811 case PCI_DEVICE_ID_VIA_8233_0:
812 case PCI_DEVICE_ID_VIA_8233A:
813 case PCI_DEVICE_ID_VIA_8233C_0:
814 via_vlink_dev_lo = 17;
815 break;
816 }
817}
818DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
819DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
820DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
821DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
822DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
823DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
824DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
825DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 826
1597cacb
AC
827/**
828 * quirk_via_vlink - VIA VLink IRQ number update
829 * @dev: PCI device
830 *
831 * If the device we are dealing with is on a PIC IRQ we need to
832 * ensure that the IRQ line register which usually is not relevant
833 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
834 * to the right place.
835 * We only do this on systems where a VIA south bridge was detected,
836 * and only for VIA devices on the motherboard (see quirk_via_bridge
837 * above).
1597cacb
AC
838 */
839
840static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
841{
842 u8 irq, new_irq;
843
c06bb5d4
JD
844 /* Check if we have VLink at all */
845 if (via_vlink_dev_lo == -1)
09d6029f
DD
846 return;
847
848 new_irq = dev->irq;
849
850 /* Don't quirk interrupts outside the legacy IRQ range */
851 if (!new_irq || new_irq > 15)
852 return;
853
1597cacb 854 /* Internal device ? */
c06bb5d4
JD
855 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
856 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
857 return;
858
859 /* This is an internal VLink device on a PIC interrupt. The BIOS
860 ought to have set this but may not have, so we redo it */
861
25be5e6c
LB
862 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
863 if (new_irq != irq) {
f0fda801 864 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
865 irq, new_irq);
25be5e6c
LB
866 udelay(15); /* unknown if delay really needed */
867 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
868 }
869}
1597cacb 870DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 871
1da177e4
LT
872/*
873 * VIA VT82C598 has its device ID settable and many BIOSes
874 * set it to the ID of VT82C597 for backward compatibility.
875 * We need to switch it off to be able to recognize the real
876 * type of the chip.
877 */
878static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
879{
880 pci_write_config_byte(dev, 0xfc, 0);
881 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
882}
652c538e 883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
884
885/*
886 * CardBus controllers have a legacy base address that enables them
887 * to respond as i82365 pcmcia controllers. We don't want them to
888 * do this even if the Linux CardBus driver is not loaded, because
889 * the Linux i82365 driver does not (and should not) handle CardBus.
890 */
1597cacb 891static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4
LT
892{
893 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
894 return;
895 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
896}
897DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
e1a2a51e 898DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1da177e4
LT
899
900/*
901 * Following the PCI ordering rules is optional on the AMD762. I'm not
902 * sure what the designers were smoking but let's not inhale...
903 *
904 * To be fair to AMD, it follows the spec by default, its BIOS people
905 * who turn it off!
906 */
1597cacb 907static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
908{
909 u32 pcic;
910 pci_read_config_dword(dev, 0x4C, &pcic);
911 if ((pcic&6)!=6) {
912 pcic |= 6;
f0fda801 913 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
914 pci_write_config_dword(dev, 0x4C, pcic);
915 pci_read_config_dword(dev, 0x84, &pcic);
916 pcic |= (1<<23); /* Required in this mode */
917 pci_write_config_dword(dev, 0x84, pcic);
918 }
919}
652c538e 920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 921DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
922
923/*
924 * DreamWorks provided workaround for Dunord I-3000 problem
925 *
926 * This card decodes and responds to addresses not apparently
927 * assigned to it. We force a larger allocation to ensure that
928 * nothing gets put too close to it.
929 */
930static void __devinit quirk_dunord ( struct pci_dev * dev )
931{
932 struct resource *r = &dev->resource [1];
933 r->start = 0;
934 r->end = 0xffffff;
935}
652c538e 936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
937
938/*
939 * i82380FB mobile docking controller: its PCI-to-PCI bridge
940 * is subtractive decoding (transparent), and does indicate this
941 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
942 * instead of 0x01.
943 */
944static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
945{
946 dev->transparent = 1;
947}
652c538e
AM
948DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
950
951/*
952 * Common misconfiguration of the MediaGX/Geode PCI master that will
953 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
954 * datasheets found at http://www.national.com/ds/GX for info on what
955 * these bits do. <christer@weinigel.se>
956 */
1597cacb 957static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
958{
959 u8 reg;
960 pci_read_config_byte(dev, 0x41, &reg);
961 if (reg & 2) {
962 reg &= ~2;
f0fda801 963 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1da177e4
LT
964 pci_write_config_byte(dev, 0x41, reg);
965 }
966}
652c538e
AM
967DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
968DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 969
1da177e4
LT
970/*
971 * Ensure C0 rev restreaming is off. This is normally done by
972 * the BIOS but in the odd case it is not the results are corruption
973 * hence the presence of a Linux check
974 */
1597cacb 975static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
976{
977 u16 config;
1da177e4 978
44c10138 979 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
980 return;
981 pci_read_config_word(pdev, 0x40, &config);
982 if (config & (1<<6)) {
983 config &= ~(1<<6);
984 pci_write_config_word(pdev, 0x40, config);
f0fda801 985 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
986 }
987}
652c538e 988DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 989DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 990
05a7d22b 991static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 992{
05a7d22b
CC
993 /* set sb600/sb700/sb800 sata to ahci mode */
994 u8 tmp;
ab17443a 995
05a7d22b
CC
996 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
997 if (tmp == 0x01) {
ab17443a
CH
998 pci_read_config_byte(pdev, 0x40, &tmp);
999 pci_write_config_byte(pdev, 0x40, tmp|1);
1000 pci_write_config_byte(pdev, 0x9, 1);
1001 pci_write_config_byte(pdev, 0xa, 6);
1002 pci_write_config_byte(pdev, 0x40, tmp);
1003
c9f89475 1004 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 1005 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
1006 }
1007}
05a7d22b 1008DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1009DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1010DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1011DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
ab17443a 1012
1da177e4
LT
1013/*
1014 * Serverworks CSB5 IDE does not fully support native mode
1015 */
1016static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1017{
1018 u8 prog;
1019 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1020 if (prog & 5) {
1021 prog &= ~5;
1022 pdev->class &= ~5;
1023 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1024 /* PCI layer will sort out resources */
1da177e4
LT
1025 }
1026}
652c538e 1027DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
1028
1029/*
1030 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1031 */
1032static void __init quirk_ide_samemode(struct pci_dev *pdev)
1033{
1034 u8 prog;
1035
1036 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1037
1038 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 1039 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1040 prog &= ~5;
1041 pdev->class &= ~5;
1042 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1043 }
1044}
368c73d4 1045DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1046
979b1791
AC
1047/*
1048 * Some ATA devices break if put into D3
1049 */
1050
1051static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1052{
1053 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1054 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1055 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1056}
1057DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1058DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
7a661c6f
AC
1059/* ALi loses some register settings that we cannot then restore */
1060DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1061/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1062 occur when mode detecting */
1063DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
979b1791 1064
1da177e4
LT
1065/* This was originally an Alpha specific thing, but it really fits here.
1066 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1067 */
1068static void __init quirk_eisa_bridge(struct pci_dev *dev)
1069{
1070 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1071}
652c538e 1072DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 1073
7daa0c4f 1074
1da177e4
LT
1075/*
1076 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1077 * is not activated. The myth is that Asus said that they do not want the
1078 * users to be irritated by just another PCI Device in the Win98 device
1079 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1080 * package 2.7.0 for details)
1081 *
1082 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1083 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1084 * becomes necessary to do this tweak in two steps -- the chosen trigger
1085 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1086 *
1087 * Note that we used to unhide the SMBus that way on Toshiba laptops
1088 * (Satellite A40 and Tecra M2) but then found that the thermal management
1089 * was done by SMM code, which could cause unsynchronized concurrent
1090 * accesses to the SMBus registers, with potentially bad effects. Thus you
1091 * should be very careful when adding new entries: if SMM is accessing the
1092 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1093 *
1094 * Likewise, many recent laptops use ACPI for thermal management. If the
1095 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1096 * natively, and keeping the SMBus hidden is the right thing to do. If you
1097 * are about to add an entry in the table below, please first disassemble
1098 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1099 */
9d24a81e 1100static int asus_hides_smbus;
1da177e4
LT
1101
1102static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1103{
1104 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1105 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1106 switch(dev->subsystem_device) {
a00db371 1107 case 0x8025: /* P4B-LX */
1da177e4
LT
1108 case 0x8070: /* P4B */
1109 case 0x8088: /* P4B533 */
1110 case 0x1626: /* L3C notebook */
1111 asus_hides_smbus = 1;
1112 }
2f2d39d2 1113 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1da177e4
LT
1114 switch(dev->subsystem_device) {
1115 case 0x80b1: /* P4GE-V */
1116 case 0x80b2: /* P4PE */
1117 case 0x8093: /* P4B533-V */
1118 asus_hides_smbus = 1;
1119 }
2f2d39d2 1120 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1da177e4
LT
1121 switch(dev->subsystem_device) {
1122 case 0x8030: /* P4T533 */
1123 asus_hides_smbus = 1;
1124 }
2f2d39d2 1125 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1126 switch (dev->subsystem_device) {
1127 case 0x8070: /* P4G8X Deluxe */
1128 asus_hides_smbus = 1;
1129 }
2f2d39d2 1130 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1131 switch (dev->subsystem_device) {
1132 case 0x80c9: /* PU-DLS */
1133 asus_hides_smbus = 1;
1134 }
2f2d39d2 1135 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1136 switch (dev->subsystem_device) {
1137 case 0x1751: /* M2N notebook */
1138 case 0x1821: /* M5N notebook */
4096ed0f 1139 case 0x1897: /* A6L notebook */
1da177e4
LT
1140 asus_hides_smbus = 1;
1141 }
2f2d39d2 1142 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1143 switch (dev->subsystem_device) {
1144 case 0x184b: /* W1N notebook */
1145 case 0x186a: /* M6Ne notebook */
1146 asus_hides_smbus = 1;
1147 }
2f2d39d2 1148 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1149 switch (dev->subsystem_device) {
1150 case 0x80f2: /* P4P800-X */
1151 asus_hides_smbus = 1;
1152 }
2f2d39d2 1153 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1154 switch (dev->subsystem_device) {
1155 case 0x1882: /* M6V notebook */
2d1e1c75 1156 case 0x1977: /* A6VA notebook */
acc06632
RM
1157 asus_hides_smbus = 1;
1158 }
1da177e4
LT
1159 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1160 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1161 switch(dev->subsystem_device) {
1162 case 0x088C: /* HP Compaq nc8000 */
1163 case 0x0890: /* HP Compaq nc6000 */
1164 asus_hides_smbus = 1;
1165 }
2f2d39d2 1166 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1167 switch (dev->subsystem_device) {
1168 case 0x12bc: /* HP D330L */
e3b1bd57 1169 case 0x12bd: /* HP D530 */
74c57428 1170 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1171 asus_hides_smbus = 1;
1172 }
677cc644
JD
1173 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1174 switch (dev->subsystem_device) {
1175 case 0x12bf: /* HP xw4100 */
1176 asus_hides_smbus = 1;
1177 }
1da177e4
LT
1178 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1179 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1180 switch(dev->subsystem_device) {
1181 case 0xC00C: /* Samsung P35 notebook */
1182 asus_hides_smbus = 1;
1183 }
c87f883e
RIZ
1184 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1185 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1186 switch(dev->subsystem_device) {
1187 case 0x0058: /* Compaq Evo N620c */
1188 asus_hides_smbus = 1;
1189 }
d7698edc 1190 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1191 switch(dev->subsystem_device) {
1192 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1193 /* Motherboard doesn't have Host bridge
1194 * subvendor/subdevice IDs, therefore checking
1195 * its on-board VGA controller */
1196 asus_hides_smbus = 1;
1197 }
8293b0f6 1198 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
10260d9a
JD
1199 switch(dev->subsystem_device) {
1200 case 0x00b8: /* Compaq Evo D510 CMT */
1201 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1202 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1203 /* Motherboard doesn't have Host bridge
1204 * subvendor/subdevice IDs and on-board VGA
1205 * controller is disabled if an AGP card is
1206 * inserted, therefore checking USB UHCI
1207 * Controller #1 */
10260d9a
JD
1208 asus_hides_smbus = 1;
1209 }
27e46859
KH
1210 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1211 switch (dev->subsystem_device) {
1212 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1213 /* Motherboard doesn't have host bridge
1214 * subvendor/subdevice IDs, therefore checking
1215 * its on-board VGA controller */
1216 asus_hides_smbus = 1;
1217 }
1da177e4
LT
1218 }
1219}
652c538e
AM
1220DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1221DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1222DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1223DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1224DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1225DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1226DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1227DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1228DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1229DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1230
1231DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1232DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1233DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1234
1597cacb 1235static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1236{
1237 u16 val;
1238
1239 if (likely(!asus_hides_smbus))
1240 return;
1241
1242 pci_read_config_word(dev, 0xF2, &val);
1243 if (val & 0x8) {
1244 pci_write_config_word(dev, 0xF2, val & (~0x8));
1245 pci_read_config_word(dev, 0xF2, &val);
1246 if (val & 0x8)
f0fda801 1247 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1da177e4 1248 else
f0fda801 1249 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1250 }
1251}
652c538e
AM
1252DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1253DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1254DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1255DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1256DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1257DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1258DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1259DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1260DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1261DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1262DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1263DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1264DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1265DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1266
e1a2a51e
RW
1267/* It appears we just have one such device. If not, we have a warning */
1268static void __iomem *asus_rcba_base;
1269static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1270{
e1a2a51e 1271 u32 rcba;
acc06632
RM
1272
1273 if (likely(!asus_hides_smbus))
1274 return;
e1a2a51e
RW
1275 WARN_ON(asus_rcba_base);
1276
acc06632 1277 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1278 /* use bits 31:14, 16 kB aligned */
1279 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1280 if (asus_rcba_base == NULL)
1281 return;
1282}
1283
1284static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1285{
1286 u32 val;
1287
1288 if (likely(!asus_hides_smbus || !asus_rcba_base))
1289 return;
1290 /* read the Function Disable register, dword mode only */
1291 val = readl(asus_rcba_base + 0x3418);
1292 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1293}
1294
1295static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1296{
1297 if (likely(!asus_hides_smbus || !asus_rcba_base))
1298 return;
1299 iounmap(asus_rcba_base);
1300 asus_rcba_base = NULL;
f0fda801 1301 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1302}
e1a2a51e
RW
1303
1304static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1305{
1306 asus_hides_smbus_lpc_ich6_suspend(dev);
1307 asus_hides_smbus_lpc_ich6_resume_early(dev);
1308 asus_hides_smbus_lpc_ich6_resume(dev);
1309}
652c538e 1310DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1311DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1312DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1313DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1314
1da177e4
LT
1315/*
1316 * SiS 96x south bridge: BIOS typically hides SMBus device...
1317 */
1597cacb 1318static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1319{
1320 u8 val = 0;
1da177e4 1321 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1322 if (val & 0x10) {
f0fda801 1323 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1324 pci_write_config_byte(dev, 0x77, val & ~0x10);
1325 }
1da177e4 1326}
652c538e
AM
1327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1331DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1332DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1333DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1334DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1335
1da177e4
LT
1336/*
1337 * ... This is further complicated by the fact that some SiS96x south
1338 * bridges pretend to be 85C503/5513 instead. In that case see if we
1339 * spotted a compatible north bridge to make sure.
1340 * (pci_find_device doesn't work yet)
1341 *
1342 * We can also enable the sis96x bit in the discovery register..
1343 */
1da177e4
LT
1344#define SIS_DETECT_REGISTER 0x40
1345
1597cacb 1346static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1347{
1348 u8 reg;
1349 u16 devid;
1350
1351 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1352 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1353 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1354 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1355 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1356 return;
1357 }
1358
1da177e4 1359 /*
2f5c33b3
MH
1360 * Ok, it now shows up as a 96x.. run the 96x quirk by
1361 * hand in case it has already been processed.
1362 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1363 */
1364 dev->device = devid;
2f5c33b3 1365 quirk_sis_96x_smbus(dev);
1da177e4 1366}
652c538e 1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1368DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1369
1da177e4 1370
e5548e96
BJD
1371/*
1372 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1373 * and MC97 modem controller are disabled when a second PCI soundcard is
1374 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1375 * -- bjd
1376 */
1597cacb 1377static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1378{
1379 u8 val;
1380 int asus_hides_ac97 = 0;
1381
1382 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1383 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1384 asus_hides_ac97 = 1;
1385 }
1386
1387 if (!asus_hides_ac97)
1388 return;
1389
1390 pci_read_config_byte(dev, 0x50, &val);
1391 if (val & 0xc0) {
1392 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1393 pci_read_config_byte(dev, 0x50, &val);
1394 if (val & 0xc0)
f0fda801 1395 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
e5548e96 1396 else
f0fda801 1397 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1398 }
1399}
652c538e 1400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1401DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1402
77967052 1403#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1404
1405/*
1406 * If we are using libata we can drive this chip properly but must
1407 * do this early on to make the additional device appear during
1408 * the PCI scanning.
1409 */
5ee2ae7f 1410static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1411{
e34bb370 1412 u32 conf1, conf5, class;
15e0c694
AC
1413 u8 hdr;
1414
1415 /* Only poke fn 0 */
1416 if (PCI_FUNC(pdev->devfn))
1417 return;
1418
5ee2ae7f
TH
1419 pci_read_config_dword(pdev, 0x40, &conf1);
1420 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1421
5ee2ae7f
TH
1422 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1423 conf5 &= ~(1 << 24); /* Clear bit 24 */
1424
1425 switch (pdev->device) {
1426 case PCI_DEVICE_ID_JMICRON_JMB360:
1427 /* The controller should be in single function ahci mode */
1428 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1429 break;
1430
1431 case PCI_DEVICE_ID_JMICRON_JMB365:
1432 case PCI_DEVICE_ID_JMICRON_JMB366:
1433 /* Redirect IDE second PATA port to the right spot */
1434 conf5 |= (1 << 24);
1435 /* Fall through */
1436 case PCI_DEVICE_ID_JMICRON_JMB361:
1437 case PCI_DEVICE_ID_JMICRON_JMB363:
1438 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1439 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1440 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1441 break;
1442
1443 case PCI_DEVICE_ID_JMICRON_JMB368:
1444 /* The controller should be in single function IDE mode */
1445 conf1 |= 0x00C00000; /* Set 22, 23 */
1446 break;
15e0c694 1447 }
5ee2ae7f
TH
1448
1449 pci_write_config_dword(pdev, 0x40, conf1);
1450 pci_write_config_dword(pdev, 0x80, conf5);
1451
1452 /* Update pdev accordingly */
1453 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1454 pdev->hdr_type = hdr & 0x7f;
1455 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1456
1457 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1458 pdev->class = class >> 8;
15e0c694 1459}
5ee2ae7f
TH
1460DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1461DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1462DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1463DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1464DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1465DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
e1a2a51e
RW
1466DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1467DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1468DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1469DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1470DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1471DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
15e0c694
AC
1472
1473#endif
1474
1da177e4
LT
1475#ifdef CONFIG_X86_IO_APIC
1476static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1477{
1478 int i;
1479
1480 if ((pdev->class >> 8) != 0xff00)
1481 return;
1482
1483 /* the first BAR is the location of the IO APIC...we must
1484 * not touch this (and it's already covered by the fixmap), so
1485 * forcibly insert it into the resource tree */
1486 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1487 insert_resource(&iomem_resource, &pdev->resource[0]);
1488
1489 /* The next five BARs all seem to be rubbish, so just clean
1490 * them out */
1491 for (i=1; i < 6; i++) {
1492 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1493 }
1494
1495}
652c538e 1496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1497#endif
1498
1da177e4
LT
1499static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1500{
0ba379ec
EB
1501 pci_msi_off(pdev);
1502 pdev->no_msi = 1;
1da177e4 1503}
652c538e
AM
1504DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1505DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1506DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1507
4602b88d
KA
1508
1509/*
1510 * It's possible for the MSI to get corrupted if shpc and acpi
1511 * are used together on certain PXH-based systems.
1512 */
1513static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1514{
f5f2b131 1515 pci_msi_off(dev);
4602b88d 1516 dev->no_msi = 1;
f0fda801 1517 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1518}
1519DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1520DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1521DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1522DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1523DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1524
ffadcc2f
KCA
1525/*
1526 * Some Intel PCI Express chipsets have trouble with downstream
1527 * device power management.
1528 */
1529static void quirk_intel_pcie_pm(struct pci_dev * dev)
1530{
1531 pci_pm_d3_delay = 120;
1532 dev->no_d1d2 = 1;
1533}
1534
1535DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1536DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1537DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1538DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1539DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1540DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1541DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1542DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1543DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1544DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1545DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1546DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1547DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1548DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1549DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1550DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1551DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1552DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1553DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1554DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1555DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1556
426b3b8d 1557#ifdef CONFIG_X86_IO_APIC
e1d3a908
SA
1558/*
1559 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1560 * remap the original interrupt in the linux kernel to the boot interrupt, so
1561 * that a PCI device's interrupt handler is installed on the boot interrupt
1562 * line instead.
1563 */
1564static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1565{
41b9eb26 1566 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1567 return;
1568
1569 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1570
1571 printk(KERN_INFO "PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
1572 dev->vendor, dev->device);
1573 return;
1574}
88d1dce3
OD
1575DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1576DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1577DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1579DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1582DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1583DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1584DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1585DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1586DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1587DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1588DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1589DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1590DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1591
426b3b8d
SA
1592/*
1593 * On some chipsets we can disable the generation of legacy INTx boot
1594 * interrupts.
1595 */
1596
1597/*
1598 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1599 * 300641-004US, section 5.7.3.
1600 */
1601#define INTEL_6300_IOAPIC_ABAR 0x40
1602#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1603
1604static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1605{
1606 u16 pci_config_word;
1607
1608 if (noioapicquirk)
1609 return;
1610
1611 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1612 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1613 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1614
1615 printk(KERN_INFO "disabled boot interrupt on device 0x%04x:0x%04x\n",
1616 dev->vendor, dev->device);
1617}
88d1dce3
OD
1618DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1619DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
77251188
OD
1620
1621/*
1622 * disable boot interrupts on HT-1000
1623 */
1624#define BC_HT1000_FEATURE_REG 0x64
1625#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1626#define BC_HT1000_MAP_IDX 0xC00
1627#define BC_HT1000_MAP_DATA 0xC01
1628
1629static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1630{
1631 u32 pci_config_dword;
1632 u8 irq;
1633
1634 if (noioapicquirk)
1635 return;
1636
1637 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1638 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1639 BC_HT1000_PIC_REGS_ENABLE);
1640
1641 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1642 outb(irq, BC_HT1000_MAP_IDX);
1643 outb(0x00, BC_HT1000_MAP_DATA);
1644 }
1645
1646 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1647
1648 printk(KERN_INFO "disabled boot interrupts on PCI device"
1649 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1650}
88d1dce3
OD
1651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1652DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da
OD
1653
1654/*
1655 * disable boot interrupts on AMD and ATI chipsets
1656 */
1657/*
1658 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1659 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1660 * (due to an erratum).
1661 */
1662#define AMD_813X_MISC 0x40
1663#define AMD_813X_NOIOAMODE (1<<0)
bbe19443 1664#define AMD_813X_REV_B2 0x13
542622da
OD
1665
1666static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1667{
1668 u32 pci_config_dword;
1669
1670 if (noioapicquirk)
1671 return;
bbe19443
SA
1672 if (dev->revision == AMD_813X_REV_B2)
1673 return;
542622da
OD
1674
1675 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1676 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1677 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1678
1679 printk(KERN_INFO "disabled boot interrupts on PCI device "
1680 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1681}
88d1dce3
OD
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1683DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
1684
1685#define AMD_8111_PCI_IRQ_ROUTING 0x56
1686
1687static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1688{
1689 u16 pci_config_word;
1690
1691 if (noioapicquirk)
1692 return;
1693
1694 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1695 if (!pci_config_word) {
1696 printk(KERN_INFO "boot interrupts on PCI device 0x%04x:0x%04x "
1697 "already disabled\n",
1698 dev->vendor, dev->device);
1699 return;
1700 }
1701 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1702 printk(KERN_INFO "disabled boot interrupts on PCI device "
1703 "0x%04x:0x%04x\n", dev->vendor, dev->device);
1704}
88d1dce3
OD
1705DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1706DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
1707#endif /* CONFIG_X86_IO_APIC */
1708
33dced2e
SS
1709/*
1710 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1711 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1712 * Re-allocate the region if needed...
1713 */
1714static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1715{
1716 struct resource *r = &dev->resource[0];
1717
1718 if (r->start & 0x8) {
1719 r->start = 0;
1720 r->end = 0xf;
1721 }
1722}
1723DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1724 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1725 quirk_tc86c001_ide);
1726
1da177e4
LT
1727static void __devinit quirk_netmos(struct pci_dev *dev)
1728{
1729 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1730 unsigned int num_serial = dev->subsystem_device & 0xf;
1731
1732 /*
1733 * These Netmos parts are multiport serial devices with optional
1734 * parallel ports. Even when parallel ports are present, they
1735 * are identified as class SERIAL, which means the serial driver
1736 * will claim them. To prevent this, mark them as class OTHER.
1737 * These combo devices should be claimed by parport_serial.
1738 *
1739 * The subdevice ID is of the form 0x00PS, where <P> is the number
1740 * of parallel ports and <S> is the number of serial ports.
1741 */
1742 switch (dev->device) {
4c9c1686
JS
1743 case PCI_DEVICE_ID_NETMOS_9835:
1744 /* Well, this rule doesn't hold for the following 9835 device */
1745 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1746 dev->subsystem_device == 0x0299)
1747 return;
1da177e4
LT
1748 case PCI_DEVICE_ID_NETMOS_9735:
1749 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
1750 case PCI_DEVICE_ID_NETMOS_9845:
1751 case PCI_DEVICE_ID_NETMOS_9855:
1752 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1753 num_parallel) {
f0fda801 1754 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1da177e4
LT
1755 "%u serial); changing class SERIAL to OTHER "
1756 "(use parport_serial)\n",
1757 dev->device, num_parallel, num_serial);
1758 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1759 (dev->class & 0xff);
1760 }
1761 }
1762}
1763DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1764
16a74744
BH
1765static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1766{
e64aeccb 1767 u16 command, pmcsr;
16a74744
BH
1768 u8 __iomem *csr;
1769 u8 cmd_hi;
e64aeccb 1770 int pm;
16a74744
BH
1771
1772 switch (dev->device) {
1773 /* PCI IDs taken from drivers/net/e100.c */
1774 case 0x1029:
1775 case 0x1030 ... 0x1034:
1776 case 0x1038 ... 0x103E:
1777 case 0x1050 ... 0x1057:
1778 case 0x1059:
1779 case 0x1064 ... 0x106B:
1780 case 0x1091 ... 0x1095:
1781 case 0x1209:
1782 case 0x1229:
1783 case 0x2449:
1784 case 0x2459:
1785 case 0x245D:
1786 case 0x27DC:
1787 break;
1788 default:
1789 return;
1790 }
1791
1792 /*
1793 * Some firmware hands off the e100 with interrupts enabled,
1794 * which can cause a flood of interrupts if packets are
1795 * received before the driver attaches to the device. So
1796 * disable all e100 interrupts here. The driver will
1797 * re-enable them when it's ready.
1798 */
1799 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1800
1bef7dc0 1801 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1802 return;
1803
e64aeccb
IK
1804 /*
1805 * Check that the device is in the D0 power state. If it's not,
1806 * there is no point to look any further.
1807 */
1808 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1809 if (pm) {
1810 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1811 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1812 return;
1813 }
1814
1bef7dc0
BH
1815 /* Convert from PCI bus to resource space. */
1816 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1817 if (!csr) {
f0fda801 1818 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1819 return;
1820 }
1821
1822 cmd_hi = readb(csr + 3);
1823 if (cmd_hi == 0) {
f0fda801 1824 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1825 "disabling\n");
16a74744
BH
1826 writeb(1, csr + 3);
1827 }
1828
1829 iounmap(csr);
1830}
4e68fc97 1831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
a5312e28 1832
649426ef
AD
1833/*
1834 * The 82575 and 82598 may experience data corruption issues when transitioning
1835 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1836 */
1837static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1838{
1839 dev_info(&dev->dev, "Disabling L0s\n");
1840 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1841}
1842DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1843DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1844DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1845DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1847DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1848DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1851DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1852DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1853DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1854DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1855DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1856
a5312e28
IK
1857static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1858{
1859 /* rev 1 ncr53c810 chips don't set the class at all which means
1860 * they don't get their resources remapped. Fix that here.
1861 */
1862
1863 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1864 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1865 dev->class = PCI_CLASS_STORAGE_SCSI;
1866 }
1867}
1868DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1869
9d265124
DY
1870/* Enable 1k I/O space granularity on the Intel P64H2 */
1871static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1872{
1873 u16 en1k;
1874 u8 io_base_lo, io_limit_lo;
1875 unsigned long base, limit;
1876 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1877
1878 pci_read_config_word(dev, 0x40, &en1k);
1879
1880 if (en1k & 0x200) {
f0fda801 1881 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
9d265124
DY
1882
1883 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1884 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1885 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1886 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1887
1888 if (base <= limit) {
1889 res->start = base;
1890 res->end = limit + 0x3ff;
1891 }
1892 }
1893}
1894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1895
15a260d5
DY
1896/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1897 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1898 * in drivers/pci/setup-bus.c
1899 */
1900static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1901{
1902 u16 en1k, iobl_adr, iobl_adr_1k;
1903 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1904
1905 pci_read_config_word(dev, 0x40, &en1k);
1906
1907 if (en1k & 0x200) {
1908 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1909
1910 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1911
1912 if (iobl_adr != iobl_adr_1k) {
f0fda801 1913 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
15a260d5
DY
1914 iobl_adr,iobl_adr_1k);
1915 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1916 }
1917 }
1918}
1919DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1920
cf34a8e0
BG
1921/* Under some circumstances, AER is not linked with extended capabilities.
1922 * Force it to be linked by setting the corresponding control bit in the
1923 * config space.
1924 */
1597cacb 1925static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1926{
1927 uint8_t b;
1928 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1929 if (!(b & 0x20)) {
1930 pci_write_config_byte(dev, 0xf41, b | 0x20);
f0fda801 1931 dev_info(&dev->dev,
1932 "Linking AER extended capability\n");
cf34a8e0
BG
1933 }
1934 }
1935}
1936DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1937 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 1938DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 1939 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1940
53a9bf42
TY
1941static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1942{
1943 /*
1944 * Disable PCI Bus Parking and PCI Master read caching on CX700
1945 * which causes unspecified timing errors with a VT6212L on the PCI
1946 * bus leading to USB2.0 packet loss. The defaults are that these
1947 * features are turned off but some BIOSes turn them on.
1948 */
1949
1950 uint8_t b;
1951 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1952 if (b & 0x40) {
1953 /* Turn off PCI Bus Parking */
1954 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1955
bc043274
TY
1956 dev_info(&dev->dev,
1957 "Disabling VIA CX700 PCI parking\n");
1958 }
1959 }
1960
1961 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1962 if (b != 0) {
53a9bf42
TY
1963 /* Turn off PCI Master read caching */
1964 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
1965
1966 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 1967 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
1968
1969 /* Disable "Read FIFO Timer" */
53a9bf42
TY
1970 pci_write_config_byte(dev, 0x77, 0x0);
1971
d6505a52 1972 dev_info(&dev->dev,
bc043274 1973 "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
1974 }
1975 }
1976}
1977DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1978
99cb233d
BL
1979/*
1980 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1981 * VPD end tag will hang the device. This problem was initially
1982 * observed when a vpd entry was created in sysfs
1983 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1984 * will dump 32k of data. Reading a full 32k will cause an access
1985 * beyond the VPD end tag causing the device to hang. Once the device
1986 * is hung, the bnx2 driver will not be able to reset the device.
1987 * We believe that it is legal to read beyond the end tag and
1988 * therefore the solution is to limit the read/write length.
1989 */
1990static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
1991{
9d82d8ea 1992 /*
35405f25
DH
1993 * Only disable the VPD capability for 5706, 5706S, 5708,
1994 * 5708S and 5709 rev. A
9d82d8ea 1995 */
99cb233d 1996 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 1997 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 1998 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 1999 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
2000 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2001 (dev->revision & 0xf0) == 0x0)) {
2002 if (dev->vpd)
2003 dev->vpd->len = 0x80;
2004 }
2005}
2006
bffadffd
YZ
2007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2008 PCI_DEVICE_ID_NX2_5706,
2009 quirk_brcm_570x_limit_vpd);
2010DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2011 PCI_DEVICE_ID_NX2_5706S,
2012 quirk_brcm_570x_limit_vpd);
2013DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2014 PCI_DEVICE_ID_NX2_5708,
2015 quirk_brcm_570x_limit_vpd);
2016DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2017 PCI_DEVICE_ID_NX2_5708S,
2018 quirk_brcm_570x_limit_vpd);
2019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2020 PCI_DEVICE_ID_NX2_5709,
2021 quirk_brcm_570x_limit_vpd);
2022DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2023 PCI_DEVICE_ID_NX2_5709S,
2024 quirk_brcm_570x_limit_vpd);
99cb233d 2025
26c56dc0
MM
2026/* Originally in EDAC sources for i82875P:
2027 * Intel tells BIOS developers to hide device 6 which
2028 * configures the overflow device access containing
2029 * the DRBs - this is where we expose device 6.
2030 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2031 */
2032static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2033{
2034 u8 reg;
2035
2036 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2037 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2038 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2039 }
2040}
2041
2042DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2043 quirk_unhide_mch_dev6);
2044DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2045 quirk_unhide_mch_dev6);
2046
2047
3f79e107 2048#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
2049/* Some chipsets do not support MSI. We cannot easily rely on setting
2050 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2051 * some other busses controlled by the chipset even if Linux is not
2052 * aware of it. Instead of setting the flag on all busses in the
2053 * machine, simply disable MSI globally.
3f79e107 2054 */
ebdf7d39 2055static void __init quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2056{
88187dfa 2057 pci_no_msi();
f0fda801 2058 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2059}
ebdf7d39
TH
2060DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2061DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2062DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2063DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2064DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2065DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
3f79e107
BG
2066
2067/* Disable MSI on chipsets that are known to not support it */
2068static void __devinit quirk_disable_msi(struct pci_dev *dev)
2069{
2070 if (dev->subordinate) {
f0fda801 2071 dev_warn(&dev->dev, "MSI quirk detected; "
2072 "subordinate MSI disabled\n");
3f79e107
BG
2073 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2074 }
2075}
2076DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
6397c75c
BG
2077
2078/* Go through the list of Hypertransport capabilities and
2079 * return 1 if a HT MSI capability is found and enabled */
2080static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2081{
7a380507
ME
2082 int pos, ttl = 48;
2083
2084 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2085 while (pos && ttl--) {
2086 u8 flags;
2087
2088 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2089 &flags) == 0)
2090 {
f0fda801 2091 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 2092 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2093 "enabled" : "disabled");
7a380507 2094 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2095 }
7a380507
ME
2096
2097 pos = pci_find_next_ht_capability(dev, pos,
2098 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2099 }
2100 return 0;
2101}
2102
2103/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2104static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2105{
2106 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
f0fda801 2107 dev_warn(&dev->dev, "MSI quirk detected; "
2108 "subordinate MSI disabled\n");
6397c75c
BG
2109 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2110 }
2111}
2112DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2113 quirk_msi_ht_cap);
6bae1d96 2114
6397c75c
BG
2115/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2116 * MSI are supported if the MSI capability set in any of these mappings.
2117 */
2118static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2119{
2120 struct pci_dev *pdev;
2121
2122 if (!dev->subordinate)
2123 return;
2124
2125 /* check HT MSI cap on this chipset and the root one.
2126 * a single one having MSI is enough to be sure that MSI are supported.
2127 */
11f242f0 2128 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2129 if (!pdev)
2130 return;
0c875c28 2131 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
f0fda801 2132 dev_warn(&dev->dev, "MSI quirk detected; "
2133 "subordinate MSI disabled\n");
6397c75c
BG
2134 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2135 }
11f242f0 2136 pci_dev_put(pdev);
6397c75c
BG
2137}
2138DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2139 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2140
415b6d0e
BH
2141/* Force enable MSI mapping capability on HT bridges */
2142static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2143{
2144 int pos, ttl = 48;
2145
2146 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2147 while (pos && ttl--) {
2148 u8 flags;
2149
2150 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2151 &flags) == 0) {
2152 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2153
2154 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2155 flags | HT_MSI_FLAGS_ENABLE);
2156 }
2157 pos = pci_find_next_ht_capability(dev, pos,
2158 HT_CAPTYPE_MSI_MAPPING);
2159 }
2160}
415b6d0e
BH
2161DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2162 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2163 ht_enable_msi_mapping);
9dc625e7 2164
e0ae4f55
YL
2165DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2166 ht_enable_msi_mapping);
2167
75e07fc3
AP
2168/* The P5N32-SLI Premium motherboard from Asus has a problem with msi
2169 * for the MCP55 NIC. It is not yet determined whether the msi problem
2170 * also affects other devices. As for now, turn off msi for this device.
2171 */
2172static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2173{
2174 if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
2175 dev_info(&dev->dev,
2176 "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
2177 dev->no_msi = 1;
2178 }
2179}
2180DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2181 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2182 nvenet_msi_disable);
2183
de745306
YL
2184static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2185{
2186 int pos, ttl = 48;
2187 int found = 0;
2188
2189 /* check if there is HT MSI cap or enabled on this device */
2190 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2191 while (pos && ttl--) {
2192 u8 flags;
2193
2194 if (found < 1)
2195 found = 1;
2196 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2197 &flags) == 0) {
2198 if (flags & HT_MSI_FLAGS_ENABLE) {
2199 if (found < 2) {
2200 found = 2;
2201 break;
2202 }
2203 }
2204 }
2205 pos = pci_find_next_ht_capability(dev, pos,
2206 HT_CAPTYPE_MSI_MAPPING);
2207 }
2208
2209 return found;
2210}
2211
2212static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2213{
2214 struct pci_dev *dev;
2215 int pos;
2216 int i, dev_no;
2217 int found = 0;
2218
2219 dev_no = host_bridge->devfn >> 3;
2220 for (i = dev_no + 1; i < 0x20; i++) {
2221 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2222 if (!dev)
2223 continue;
2224
2225 /* found next host bridge ?*/
2226 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2227 if (pos != 0) {
2228 pci_dev_put(dev);
2229 break;
2230 }
2231
2232 if (ht_check_msi_mapping(dev)) {
2233 found = 1;
2234 pci_dev_put(dev);
2235 break;
2236 }
2237 pci_dev_put(dev);
2238 }
2239
2240 return found;
2241}
2242
eeafda70
YL
2243#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2244#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2245
2246static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2247{
2248 int pos, ctrl_off;
2249 int end = 0;
2250 u16 flags, ctrl;
2251
2252 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2253
2254 if (!pos)
2255 goto out;
2256
2257 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2258
2259 ctrl_off = ((flags >> 10) & 1) ?
2260 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2261 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2262
2263 if (ctrl & (1 << 6))
2264 end = 1;
2265
2266out:
2267 return end;
2268}
2269
1dec6b05 2270static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2271{
2272 struct pci_dev *host_bridge;
1dec6b05
YL
2273 int pos;
2274 int i, dev_no;
2275 int found = 0;
2276
2277 dev_no = dev->devfn >> 3;
2278 for (i = dev_no; i >= 0; i--) {
2279 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2280 if (!host_bridge)
2281 continue;
2282
2283 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2284 if (pos != 0) {
2285 found = 1;
2286 break;
2287 }
2288 pci_dev_put(host_bridge);
2289 }
2290
2291 if (!found)
2292 return;
2293
eeafda70
YL
2294 /* don't enable end_device/host_bridge with leaf directly here */
2295 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2296 host_bridge_with_leaf(host_bridge))
de745306
YL
2297 goto out;
2298
1dec6b05
YL
2299 /* root did that ! */
2300 if (msi_ht_cap_enabled(host_bridge))
2301 goto out;
2302
2303 ht_enable_msi_mapping(dev);
2304
2305out:
2306 pci_dev_put(host_bridge);
2307}
2308
2309static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2310{
2311 int pos, ttl = 48;
2312
2313 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2314 while (pos && ttl--) {
2315 u8 flags;
2316
2317 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2318 &flags) == 0) {
6a958d5b 2319 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2320
2321 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2322 flags & ~HT_MSI_FLAGS_ENABLE);
2323 }
2324 pos = pci_find_next_ht_capability(dev, pos,
2325 HT_CAPTYPE_MSI_MAPPING);
2326 }
2327}
2328
de745306 2329static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2330{
2331 struct pci_dev *host_bridge;
2332 int pos;
2333 int found;
2334
2335 /* check if there is HT MSI cap or enabled on this device */
2336 found = ht_check_msi_mapping(dev);
2337
2338 /* no HT MSI CAP */
2339 if (found == 0)
2340 return;
9dc625e7
PC
2341
2342 /*
2343 * HT MSI mapping should be disabled on devices that are below
2344 * a non-Hypertransport host bridge. Locate the host bridge...
2345 */
2346 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2347 if (host_bridge == NULL) {
2348 dev_warn(&dev->dev,
2349 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2350 return;
2351 }
2352
2353 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2354 if (pos != 0) {
2355 /* Host bridge is to HT */
1dec6b05
YL
2356 if (found == 1) {
2357 /* it is not enabled, try to enable it */
de745306
YL
2358 if (all)
2359 ht_enable_msi_mapping(dev);
2360 else
2361 nv_ht_enable_msi_mapping(dev);
1dec6b05 2362 }
9dc625e7
PC
2363 return;
2364 }
2365
1dec6b05
YL
2366 /* HT MSI is not enabled */
2367 if (found == 1)
2368 return;
9dc625e7 2369
1dec6b05
YL
2370 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2371 ht_disable_msi_mapping(dev);
9dc625e7 2372}
de745306
YL
2373
2374static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2375{
2376 return __nv_msi_ht_cap_quirk(dev, 1);
2377}
2378
2379static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2380{
2381 return __nv_msi_ht_cap_quirk(dev, 0);
2382}
2383
2384DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2385DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306
YL
2386
2387DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
6dab62ee 2388DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
9dc625e7 2389
ba698ad4
DM
2390static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2391{
2392 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2393}
4600c9d7
SH
2394static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2395{
2396 struct pci_dev *p;
2397
2398 /* SB700 MSI issue will be fixed at HW level from revision A21,
2399 * we need check PCI REVISION ID of SMBus controller to get SB700
2400 * revision.
2401 */
2402 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2403 NULL);
2404 if (!p)
2405 return;
2406
2407 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2408 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2409 pci_dev_put(p);
2410}
ba698ad4
DM
2411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2412 PCI_DEVICE_ID_TIGON3_5780,
2413 quirk_msi_intx_disable_bug);
2414DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2415 PCI_DEVICE_ID_TIGON3_5780S,
2416 quirk_msi_intx_disable_bug);
2417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2418 PCI_DEVICE_ID_TIGON3_5714,
2419 quirk_msi_intx_disable_bug);
2420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2421 PCI_DEVICE_ID_TIGON3_5714S,
2422 quirk_msi_intx_disable_bug);
2423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2424 PCI_DEVICE_ID_TIGON3_5715,
2425 quirk_msi_intx_disable_bug);
2426DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2427 PCI_DEVICE_ID_TIGON3_5715S,
2428 quirk_msi_intx_disable_bug);
2429
bc38b411 2430DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 2431 quirk_msi_intx_disable_ati_bug);
bc38b411 2432DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 2433 quirk_msi_intx_disable_ati_bug);
bc38b411 2434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 2435 quirk_msi_intx_disable_ati_bug);
bc38b411 2436DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 2437 quirk_msi_intx_disable_ati_bug);
bc38b411 2438DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 2439 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
2440
2441DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2442 quirk_msi_intx_disable_bug);
2443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2444 quirk_msi_intx_disable_bug);
2445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2446 quirk_msi_intx_disable_bug);
2447
3f79e107 2448#endif /* CONFIG_PCI_MSI */
3d137310 2449
7eb93b17
YZ
2450#ifdef CONFIG_PCI_IOV
2451
2452/*
2453 * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
2454 * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
2455 * old Flash Memory Space.
2456 */
2457static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
2458{
2459 int pos, flags;
2460 u32 bar, start, size;
2461
2462 if (PAGE_SIZE > 0x10000)
2463 return;
2464
2465 flags = pci_resource_flags(dev, 0);
2466 if ((flags & PCI_BASE_ADDRESS_SPACE) !=
2467 PCI_BASE_ADDRESS_SPACE_MEMORY ||
2468 (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
2469 PCI_BASE_ADDRESS_MEM_TYPE_32)
2470 return;
2471
2472 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
2473 if (!pos)
2474 return;
2475
2476 pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
2477 if (bar & PCI_BASE_ADDRESS_MEM_MASK)
2478 return;
2479
2480 start = pci_resource_start(dev, 1);
2481 size = pci_resource_len(dev, 1);
2482 if (!start || size != 0x400000 || start & (size - 1))
2483 return;
2484
2485 pci_resource_flags(dev, 1) = 0;
2486 pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
2487 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
2488 pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
2489
2490 dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
2491}
2492DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
2493DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
2494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
dcb4ea2e
AD
2495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
2496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
6f1186be 2497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
7eb93b17
YZ
2498
2499#endif /* CONFIG_PCI_IOV */
2500
bfb0f330
JB
2501static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2502 struct pci_fixup *end)
3d137310
TP
2503{
2504 while (f < end) {
2505 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
bfb0f330 2506 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
c9bbb4ab 2507 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
3d137310
TP
2508 f->hook(dev);
2509 }
2510 f++;
2511 }
2512}
2513
2514extern struct pci_fixup __start_pci_fixups_early[];
2515extern struct pci_fixup __end_pci_fixups_early[];
2516extern struct pci_fixup __start_pci_fixups_header[];
2517extern struct pci_fixup __end_pci_fixups_header[];
2518extern struct pci_fixup __start_pci_fixups_final[];
2519extern struct pci_fixup __end_pci_fixups_final[];
2520extern struct pci_fixup __start_pci_fixups_enable[];
2521extern struct pci_fixup __end_pci_fixups_enable[];
2522extern struct pci_fixup __start_pci_fixups_resume[];
2523extern struct pci_fixup __end_pci_fixups_resume[];
2524extern struct pci_fixup __start_pci_fixups_resume_early[];
2525extern struct pci_fixup __end_pci_fixups_resume_early[];
2526extern struct pci_fixup __start_pci_fixups_suspend[];
2527extern struct pci_fixup __end_pci_fixups_suspend[];
2528
2529
2530void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2531{
2532 struct pci_fixup *start, *end;
2533
2534 switch(pass) {
2535 case pci_fixup_early:
2536 start = __start_pci_fixups_early;
2537 end = __end_pci_fixups_early;
2538 break;
2539
2540 case pci_fixup_header:
2541 start = __start_pci_fixups_header;
2542 end = __end_pci_fixups_header;
2543 break;
2544
2545 case pci_fixup_final:
2546 start = __start_pci_fixups_final;
2547 end = __end_pci_fixups_final;
2548 break;
2549
2550 case pci_fixup_enable:
2551 start = __start_pci_fixups_enable;
2552 end = __end_pci_fixups_enable;
2553 break;
2554
2555 case pci_fixup_resume:
2556 start = __start_pci_fixups_resume;
2557 end = __end_pci_fixups_resume;
2558 break;
2559
2560 case pci_fixup_resume_early:
2561 start = __start_pci_fixups_resume_early;
2562 end = __end_pci_fixups_resume_early;
2563 break;
2564
2565 case pci_fixup_suspend:
2566 start = __start_pci_fixups_suspend;
2567 end = __end_pci_fixups_suspend;
2568 break;
2569
2570 default:
2571 /* stupid compiler warning, you would think with an enum... */
2572 return;
2573 }
2574 pci_do_fixups(dev, start, end);
2575}
2576#else
2577void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2578#endif
2579EXPORT_SYMBOL(pci_fixup_device);