]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/quirks.c
x86: a P4 is a P6 not an i486
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
1da177e4
LT
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
1da177e4
LT
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
25be5e6c 23#include <linux/acpi.h>
9f23ed3b 24#include <linux/kallsyms.h>
bc56b9e0 25#include "pci.h"
1da177e4 26
bd8481e1
DT
27/* The Mellanox Tavor device gives false positive parity errors
28 * Mark this device with a broken_parity_status, to allow
29 * PCI scanning code to "skip" this now blacklisted device.
30 */
31static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
32{
33 dev->broken_parity_status = 1; /* This device gives false positives */
34}
35DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
36DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
37
1da177e4
LT
38/* Deal with broken BIOS'es that neglect to enable passive release,
39 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 40static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
41{
42 struct pci_dev *d = NULL;
43 unsigned char dlc;
44
45 /* We have to make sure a particular bit is set in the PIIX3
46 ISA bridge, so we have to go out and find it. */
47 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
48 pci_read_config_byte(d, 0x82, &dlc);
49 if (!(dlc & 1<<1)) {
f0fda801 50 dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
51 dlc |= 1<<1;
52 pci_write_config_byte(d, 0x82, dlc);
53 }
54 }
55}
652c538e
AM
56DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
57DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
58
59/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
60 but VIA don't answer queries. If you happen to have good contacts at VIA
61 ask them for me please -- Alan
62
63 This appears to be BIOS not version dependent. So presumably there is a
64 chipset level fix */
c30ca1db
AB
65int isa_dma_bridge_buggy;
66EXPORT_SYMBOL(isa_dma_bridge_buggy);
1da177e4
LT
67
68static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
69{
70 if (!isa_dma_bridge_buggy) {
71 isa_dma_bridge_buggy=1;
f0fda801 72 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
73 }
74}
75 /*
76 * Its not totally clear which chipsets are the problematic ones
77 * We know 82C586 and 82C596 variants are affected.
78 */
652c538e
AM
79DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
80DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
81DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
82DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
83DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
84DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
85DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4
LT
86
87int pci_pci_problems;
c30ca1db 88EXPORT_SYMBOL(pci_pci_problems);
1da177e4
LT
89
90/*
91 * Chipsets where PCI->PCI transfers vanish or hang
92 */
93static void __devinit quirk_nopcipci(struct pci_dev *dev)
94{
95 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
f0fda801 96 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
97 pci_pci_problems |= PCIPCI_FAIL;
98 }
99}
652c538e
AM
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
101DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5
AC
102
103static void __devinit quirk_nopciamd(struct pci_dev *dev)
104{
105 u8 rev;
106 pci_read_config_byte(dev, 0x08, &rev);
107 if (rev == 0x13) {
108 /* Erratum 24 */
f0fda801 109 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
110 pci_pci_problems |= PCIAGP_FAIL;
111 }
112}
652c538e 113DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
114
115/*
116 * Triton requires workarounds to be used by the drivers
117 */
118static void __devinit quirk_triton(struct pci_dev *dev)
119{
120 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
f0fda801 121 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
122 pci_pci_problems |= PCIPCI_TRITON;
123 }
124}
652c538e
AM
125DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
126DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
127DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
129
130/*
131 * VIA Apollo KT133 needs PCI latency patch
132 * Made according to a windows driver based patch by George E. Breese
133 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
134 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
135 * the info on which Mr Breese based his work.
136 *
137 * Updated based on further information from the site and also on
138 * information provided by VIA
139 */
1597cacb 140static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
141{
142 struct pci_dev *p;
1da177e4
LT
143 u8 busarb;
144 /* Ok we have a potential problem chipset here. Now see if we have
145 a buggy southbridge */
146
147 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
148 if (p!=NULL) {
1da177e4
LT
149 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
150 /* Check for buggy part revisions */
2b1afa87 151 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
152 goto exit;
153 } else {
154 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
155 if (p==NULL) /* No problem parts */
156 goto exit;
1da177e4 157 /* Check for buggy part revisions */
2b1afa87 158 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
159 goto exit;
160 }
161
162 /*
163 * Ok we have the problem. Now set the PCI master grant to
164 * occur every master grant. The apparent bug is that under high
165 * PCI load (quite common in Linux of course) you can get data
166 * loss when the CPU is held off the bus for 3 bus master requests
167 * This happens to include the IDE controllers....
168 *
169 * VIA only apply this fix when an SB Live! is present but under
170 * both Linux and Windows this isnt enough, and we have seen
171 * corruption without SB Live! but with things like 3 UDMA IDE
172 * controllers. So we ignore that bit of the VIA recommendation..
173 */
174
175 pci_read_config_byte(dev, 0x76, &busarb);
176 /* Set bit 4 and bi 5 of byte 76 to 0x01
177 "Master priority rotation on every PCI master grant */
178 busarb &= ~(1<<5);
179 busarb |= (1<<4);
180 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 181 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
182exit:
183 pci_dev_put(p);
184}
652c538e
AM
185DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
186DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
187DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 188/* Must restore this on a resume from RAM */
652c538e
AM
189DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
190DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
191DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
192
193/*
194 * VIA Apollo VP3 needs ETBF on BT848/878
195 */
196static void __devinit quirk_viaetbf(struct pci_dev *dev)
197{
198 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
f0fda801 199 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
200 pci_pci_problems |= PCIPCI_VIAETBF;
201 }
202}
652c538e 203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4
LT
204
205static void __devinit quirk_vsfx(struct pci_dev *dev)
206{
207 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
f0fda801 208 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
209 pci_pci_problems |= PCIPCI_VSFX;
210 }
211}
652c538e 212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
213
214/*
215 * Ali Magik requires workarounds to be used by the drivers
216 * that DMA to AGP space. Latency must be set to 0xA and triton
217 * workaround applied too
218 * [Info kindly provided by ALi]
219 */
220static void __init quirk_alimagik(struct pci_dev *dev)
221{
222 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
f0fda801 223 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
224 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
225 }
226}
652c538e
AM
227DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
228DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
229
230/*
231 * Natoma has some interesting boundary conditions with Zoran stuff
232 * at least
233 */
234static void __devinit quirk_natoma(struct pci_dev *dev)
235{
236 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
f0fda801 237 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
238 pci_pci_problems |= PCIPCI_NATOMA;
239 }
240}
652c538e
AM
241DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
242DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
243DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
247
248/*
249 * This chip can cause PCI parity errors if config register 0xA0 is read
250 * while DMAs are occurring.
251 */
252static void __devinit quirk_citrine(struct pci_dev *dev)
253{
254 dev->cfg_size = 0xA0;
255}
652c538e 256DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
257
258/*
259 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
260 * If it's needed, re-allocate the region.
261 */
262static void __devinit quirk_s3_64M(struct pci_dev *dev)
263{
264 struct resource *r = &dev->resource[0];
265
266 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
267 r->start = 0;
268 r->end = 0x3ffffff;
269 }
270}
652c538e
AM
271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
272DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 273
6693e74a
LT
274static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
275 unsigned size, int nr, const char *name)
1da177e4
LT
276{
277 region &= ~(size-1);
278 if (region) {
085ae41f 279 struct pci_bus_region bus_region;
1da177e4
LT
280 struct resource *res = dev->resource + nr;
281
282 res->name = pci_name(dev);
283 res->start = region;
284 res->end = region + size - 1;
285 res->flags = IORESOURCE_IO;
085ae41f
DM
286
287 /* Convert from PCI bus to resource space. */
288 bus_region.start = res->start;
289 bus_region.end = res->end;
290 pcibios_bus_to_resource(dev, res, &bus_region);
291
1da177e4 292 pci_claim_resource(dev, nr);
f0fda801 293 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
1da177e4
LT
294 }
295}
296
297/*
298 * ATI Northbridge setups MCE the processor if you even
299 * read somewhere between 0x3b0->0x3bb or read 0x3d3
300 */
301static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
302{
f0fda801 303 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
304 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
305 request_region(0x3b0, 0x0C, "RadeonIGP");
306 request_region(0x3d3, 0x01, "RadeonIGP");
307}
652c538e 308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
309
310/*
311 * Let's make the southbridge information explicit instead
312 * of having to worry about people probing the ACPI areas,
313 * for example.. (Yes, it happens, and if you read the wrong
314 * ACPI register it will put the machine to sleep with no
315 * way of waking it up again. Bummer).
316 *
317 * ALI M7101: Two IO regions pointed to by words at
318 * 0xE0 (64 bytes of ACPI registers)
319 * 0xE2 (32 bytes of SMB registers)
320 */
321static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
322{
323 u16 region;
324
325 pci_read_config_word(dev, 0xE0, &region);
6693e74a 326 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
1da177e4 327 pci_read_config_word(dev, 0xE2, &region);
6693e74a 328 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 329}
652c538e 330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 331
6693e74a
LT
332static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
333{
334 u32 devres;
335 u32 mask, size, base;
336
337 pci_read_config_dword(dev, port, &devres);
338 if ((devres & enable) != enable)
339 return;
340 mask = (devres >> 16) & 15;
341 base = devres & 0xffff;
342 size = 16;
343 for (;;) {
344 unsigned bit = size >> 1;
345 if ((bit & mask) == bit)
346 break;
347 size = bit;
348 }
349 /*
350 * For now we only print it out. Eventually we'll want to
351 * reserve it (at least if it's in the 0x1000+ range), but
352 * let's get enough confirmation reports first.
353 */
354 base &= -size;
f0fda801 355 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
356}
357
358static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
359{
360 u32 devres;
361 u32 mask, size, base;
362
363 pci_read_config_dword(dev, port, &devres);
364 if ((devres & enable) != enable)
365 return;
366 base = devres & 0xffff0000;
367 mask = (devres & 0x3f) << 16;
368 size = 128 << 16;
369 for (;;) {
370 unsigned bit = size >> 1;
371 if ((bit & mask) == bit)
372 break;
373 size = bit;
374 }
375 /*
376 * For now we only print it out. Eventually we'll want to
377 * reserve it, but let's get enough confirmation reports first.
378 */
379 base &= -size;
f0fda801 380 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
381}
382
1da177e4
LT
383/*
384 * PIIX4 ACPI: Two IO regions pointed to by longwords at
385 * 0x40 (64 bytes of ACPI registers)
08db2a70 386 * 0x90 (16 bytes of SMB registers)
6693e74a 387 * and a few strange programmable PIIX4 device resources.
1da177e4
LT
388 */
389static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
390{
6693e74a 391 u32 region, res_a;
1da177e4
LT
392
393 pci_read_config_dword(dev, 0x40, &region);
6693e74a 394 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
1da177e4 395 pci_read_config_dword(dev, 0x90, &region);
08db2a70 396 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
397
398 /* Device resource A has enables for some of the other ones */
399 pci_read_config_dword(dev, 0x5c, &res_a);
400
401 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
402 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
403
404 /* Device resource D is just bitfields for static resources */
405
406 /* Device 12 enabled? */
407 if (res_a & (1 << 29)) {
408 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
409 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
410 }
411 /* Device 13 enabled? */
412 if (res_a & (1 << 30)) {
413 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
414 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
415 }
416 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
417 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 418}
652c538e
AM
419DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
420DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4
LT
421
422/*
423 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
424 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
425 * 0x58 (64 bytes of GPIO I/O space)
426 */
427static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
428{
429 u32 region;
430
431 pci_read_config_dword(dev, 0x40, &region);
6693e74a 432 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
1da177e4
LT
433
434 pci_read_config_dword(dev, 0x58, &region);
6693e74a 435 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
1da177e4 436}
652c538e
AM
437DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 447
2cea752f
RM
448static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
449{
450 u32 region;
451
452 pci_read_config_dword(dev, 0x40, &region);
453 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
454
455 pci_read_config_dword(dev, 0x48, &region);
456 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
457}
652c538e
AM
458DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
2cea752f 472
1da177e4
LT
473/*
474 * VIA ACPI: One IO region pointed to by longword at
475 * 0x48 or 0x20 (256 bytes of ACPI registers)
476 */
477static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
478{
1da177e4
LT
479 u32 region;
480
651472fb 481 if (dev->revision & 0x10) {
1da177e4
LT
482 pci_read_config_dword(dev, 0x48, &region);
483 region &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 484 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
1da177e4
LT
485 }
486}
652c538e 487DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
488
489/*
490 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
491 * 0x48 (256 bytes of ACPI registers)
492 * 0x70 (128 bytes of hardware monitoring register)
493 * 0x90 (16 bytes of SMB registers)
494 */
495static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
496{
497 u16 hm;
498 u32 smb;
499
500 quirk_vt82c586_acpi(dev);
501
502 pci_read_config_word(dev, 0x70, &hm);
503 hm &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 504 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
1da177e4
LT
505
506 pci_read_config_dword(dev, 0x90, &smb);
507 smb &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 508 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
1da177e4 509}
652c538e 510DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 511
6d85f29b
IK
512/*
513 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
514 * 0x88 (128 bytes of power management registers)
515 * 0xd0 (16 bytes of SMB registers)
516 */
517static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
518{
519 u16 pm, smb;
520
521 pci_read_config_word(dev, 0x88, &pm);
522 pm &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 523 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
6d85f29b
IK
524
525 pci_read_config_word(dev, 0xd0, &smb);
526 smb &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 527 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
6d85f29b
IK
528}
529DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
530
1da177e4
LT
531
532#ifdef CONFIG_X86_IO_APIC
533
534#include <asm/io_apic.h>
535
536/*
537 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
538 * devices to the external APIC.
539 *
540 * TODO: When we have device-specific interrupt routers,
541 * this code will go away from quirks.
542 */
1597cacb 543static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
544{
545 u8 tmp;
546
547 if (nr_ioapics < 1)
548 tmp = 0; /* nothing routed to external APIC */
549 else
550 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
551
f0fda801 552 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
553 tmp == 0 ? "Disa" : "Ena");
554
555 /* Offset 0x58: External APIC IRQ output control */
556 pci_write_config_byte (dev, 0x58, tmp);
557}
652c538e
AM
558DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
559DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 560
a1740913
KW
561/*
562 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
563 * This leads to doubled level interrupt rates.
564 * Set this bit to get rid of cycle wastage.
565 * Otherwise uncritical.
566 */
1597cacb 567static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
568{
569 u8 misc_control2;
570#define BYPASS_APIC_DEASSERT 8
571
572 pci_read_config_byte(dev, 0x5B, &misc_control2);
573 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 574 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
575 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
576 }
577}
578DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1597cacb 579DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 580
1da177e4
LT
581/*
582 * The AMD io apic can hang the box when an apic irq is masked.
583 * We check all revs >= B0 (yet not in the pre production!) as the bug
584 * is currently marked NoFix
585 *
586 * We have multiple reports of hangs with this chipset that went away with
236561e5 587 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
588 * of course. However the advice is demonstrably good even if so..
589 */
590static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
591{
44c10138 592 if (dev->revision >= 0x02) {
f0fda801 593 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
594 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
595 }
596}
652c538e 597DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
598
599static void __init quirk_ioapic_rmw(struct pci_dev *dev)
600{
601 if (dev->devfn == 0 && dev->bus->number == 0)
602 sis_apic_bug = 1;
603}
652c538e 604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4 605
1da177e4
LT
606#define AMD8131_revA0 0x01
607#define AMD8131_revB0 0x11
608#define AMD8131_MISC 0x40
609#define AMD8131_NIOAMODE_BIT 0
1597cacb 610static void quirk_amd_8131_ioapic(struct pci_dev *dev)
1da177e4 611{
44c10138 612 unsigned char tmp;
1da177e4 613
1da177e4
LT
614 if (nr_ioapics == 0)
615 return;
616
44c10138 617 if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
f0fda801 618 dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
1da177e4
LT
619 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
620 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
621 pci_write_config_byte( dev, AMD8131_MISC, tmp);
622 }
623}
5da594b1 624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
1597cacb 625DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
1da177e4
LT
626#endif /* CONFIG_X86_IO_APIC */
627
d556ad4b
PO
628/*
629 * Some settings of MMRBC can lead to data corruption so block changes.
630 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
631 */
632static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
633{
aa288d4d 634 if (dev->subordinate && dev->revision <= 0x12) {
f0fda801 635 dev_info(&dev->dev, "AMD8131 rev %x detected; "
636 "disabling PCI-X MMRBC\n", dev->revision);
d556ad4b
PO
637 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
638 }
639}
640DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 641
1da177e4
LT
642/*
643 * FIXME: it is questionable that quirk_via_acpi
644 * is needed. It shows up as an ISA bridge, and does not
645 * support the PCI_INTERRUPT_LINE register at all. Therefore
646 * it seems like setting the pci_dev's 'irq' to the
647 * value of the ACPI SCI interrupt is only done for convenience.
648 * -jgarzik
649 */
650static void __devinit quirk_via_acpi(struct pci_dev *d)
651{
652 /*
653 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
654 */
655 u8 irq;
656 pci_read_config_byte(d, 0x42, &irq);
657 irq &= 0xf;
658 if (irq && (irq != 2))
659 d->irq = irq;
660}
652c538e
AM
661DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
662DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 663
09d6029f
DD
664
665/*
1597cacb 666 * VIA bridges which have VLink
09d6029f 667 */
1597cacb 668
c06bb5d4
JD
669static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
670
671static void quirk_via_bridge(struct pci_dev *dev)
672{
673 /* See what bridge we have and find the device ranges */
674 switch (dev->device) {
675 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
676 /* The VT82C686 is special, it attaches to PCI and can have
677 any device number. All its subdevices are functions of
678 that single device. */
679 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
680 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
681 break;
682 case PCI_DEVICE_ID_VIA_8237:
683 case PCI_DEVICE_ID_VIA_8237A:
684 via_vlink_dev_lo = 15;
685 break;
686 case PCI_DEVICE_ID_VIA_8235:
687 via_vlink_dev_lo = 16;
688 break;
689 case PCI_DEVICE_ID_VIA_8231:
690 case PCI_DEVICE_ID_VIA_8233_0:
691 case PCI_DEVICE_ID_VIA_8233A:
692 case PCI_DEVICE_ID_VIA_8233C_0:
693 via_vlink_dev_lo = 17;
694 break;
695 }
696}
697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 705
1597cacb
AC
706/**
707 * quirk_via_vlink - VIA VLink IRQ number update
708 * @dev: PCI device
709 *
710 * If the device we are dealing with is on a PIC IRQ we need to
711 * ensure that the IRQ line register which usually is not relevant
712 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
713 * to the right place.
714 * We only do this on systems where a VIA south bridge was detected,
715 * and only for VIA devices on the motherboard (see quirk_via_bridge
716 * above).
1597cacb
AC
717 */
718
719static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
720{
721 u8 irq, new_irq;
722
c06bb5d4
JD
723 /* Check if we have VLink at all */
724 if (via_vlink_dev_lo == -1)
09d6029f
DD
725 return;
726
727 new_irq = dev->irq;
728
729 /* Don't quirk interrupts outside the legacy IRQ range */
730 if (!new_irq || new_irq > 15)
731 return;
732
1597cacb 733 /* Internal device ? */
c06bb5d4
JD
734 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
735 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
736 return;
737
738 /* This is an internal VLink device on a PIC interrupt. The BIOS
739 ought to have set this but may not have, so we redo it */
740
25be5e6c
LB
741 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
742 if (new_irq != irq) {
f0fda801 743 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
744 irq, new_irq);
25be5e6c
LB
745 udelay(15); /* unknown if delay really needed */
746 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
747 }
748}
1597cacb 749DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 750
1da177e4
LT
751/*
752 * VIA VT82C598 has its device ID settable and many BIOSes
753 * set it to the ID of VT82C597 for backward compatibility.
754 * We need to switch it off to be able to recognize the real
755 * type of the chip.
756 */
757static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
758{
759 pci_write_config_byte(dev, 0xfc, 0);
760 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
761}
652c538e 762DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
763
764/*
765 * CardBus controllers have a legacy base address that enables them
766 * to respond as i82365 pcmcia controllers. We don't want them to
767 * do this even if the Linux CardBus driver is not loaded, because
768 * the Linux i82365 driver does not (and should not) handle CardBus.
769 */
1597cacb 770static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4
LT
771{
772 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
773 return;
774 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
775}
776DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1597cacb 777DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1da177e4
LT
778
779/*
780 * Following the PCI ordering rules is optional on the AMD762. I'm not
781 * sure what the designers were smoking but let's not inhale...
782 *
783 * To be fair to AMD, it follows the spec by default, its BIOS people
784 * who turn it off!
785 */
1597cacb 786static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
787{
788 u32 pcic;
789 pci_read_config_dword(dev, 0x4C, &pcic);
790 if ((pcic&6)!=6) {
791 pcic |= 6;
f0fda801 792 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
793 pci_write_config_dword(dev, 0x4C, pcic);
794 pci_read_config_dword(dev, 0x84, &pcic);
795 pcic |= (1<<23); /* Required in this mode */
796 pci_write_config_dword(dev, 0x84, pcic);
797 }
798}
652c538e
AM
799DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
800DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
801
802/*
803 * DreamWorks provided workaround for Dunord I-3000 problem
804 *
805 * This card decodes and responds to addresses not apparently
806 * assigned to it. We force a larger allocation to ensure that
807 * nothing gets put too close to it.
808 */
809static void __devinit quirk_dunord ( struct pci_dev * dev )
810{
811 struct resource *r = &dev->resource [1];
812 r->start = 0;
813 r->end = 0xffffff;
814}
652c538e 815DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
816
817/*
818 * i82380FB mobile docking controller: its PCI-to-PCI bridge
819 * is subtractive decoding (transparent), and does indicate this
820 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
821 * instead of 0x01.
822 */
823static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
824{
825 dev->transparent = 1;
826}
652c538e
AM
827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
828DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
829
830/*
831 * Common misconfiguration of the MediaGX/Geode PCI master that will
832 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
833 * datasheets found at http://www.national.com/ds/GX for info on what
834 * these bits do. <christer@weinigel.se>
835 */
1597cacb 836static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
837{
838 u8 reg;
839 pci_read_config_byte(dev, 0x41, &reg);
840 if (reg & 2) {
841 reg &= ~2;
f0fda801 842 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1da177e4
LT
843 pci_write_config_byte(dev, 0x41, reg);
844 }
845}
652c538e
AM
846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
847DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 848
1da177e4
LT
849/*
850 * Ensure C0 rev restreaming is off. This is normally done by
851 * the BIOS but in the odd case it is not the results are corruption
852 * hence the presence of a Linux check
853 */
1597cacb 854static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
855{
856 u16 config;
1da177e4 857
44c10138 858 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
859 return;
860 pci_read_config_word(pdev, 0x40, &config);
861 if (config & (1<<6)) {
862 config &= ~(1<<6);
863 pci_write_config_word(pdev, 0x40, config);
f0fda801 864 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
865 }
866}
652c538e
AM
867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
868DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 869
05a7d22b 870static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 871{
05a7d22b
CC
872 /* set sb600/sb700/sb800 sata to ahci mode */
873 u8 tmp;
ab17443a 874
05a7d22b
CC
875 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
876 if (tmp == 0x01) {
ab17443a
CH
877 pci_read_config_byte(pdev, 0x40, &tmp);
878 pci_write_config_byte(pdev, 0x40, tmp|1);
879 pci_write_config_byte(pdev, 0x9, 1);
880 pci_write_config_byte(pdev, 0xa, 6);
881 pci_write_config_byte(pdev, 0x40, tmp);
882
c9f89475 883 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 884 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
885 }
886}
05a7d22b
CC
887DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
888DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
890DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
ab17443a 891
1da177e4
LT
892/*
893 * Serverworks CSB5 IDE does not fully support native mode
894 */
895static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
896{
897 u8 prog;
898 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
899 if (prog & 5) {
900 prog &= ~5;
901 pdev->class &= ~5;
902 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 903 /* PCI layer will sort out resources */
1da177e4
LT
904 }
905}
652c538e 906DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
907
908/*
909 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
910 */
911static void __init quirk_ide_samemode(struct pci_dev *pdev)
912{
913 u8 prog;
914
915 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
916
917 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 918 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
919 prog &= ~5;
920 pdev->class &= ~5;
921 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
922 }
923}
368c73d4 924DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4
LT
925
926/* This was originally an Alpha specific thing, but it really fits here.
927 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
928 */
929static void __init quirk_eisa_bridge(struct pci_dev *dev)
930{
931 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
932}
652c538e 933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 934
7daa0c4f 935
1da177e4
LT
936/*
937 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
938 * is not activated. The myth is that Asus said that they do not want the
939 * users to be irritated by just another PCI Device in the Win98 device
940 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
941 * package 2.7.0 for details)
942 *
943 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
944 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 945 * becomes necessary to do this tweak in two steps -- the chosen trigger
946 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
947 *
948 * Note that we used to unhide the SMBus that way on Toshiba laptops
949 * (Satellite A40 and Tecra M2) but then found that the thermal management
950 * was done by SMM code, which could cause unsynchronized concurrent
951 * accesses to the SMBus registers, with potentially bad effects. Thus you
952 * should be very careful when adding new entries: if SMM is accessing the
953 * Intel SMBus, this is a very good reason to leave it hidden.
1da177e4 954 */
9d24a81e 955static int asus_hides_smbus;
1da177e4
LT
956
957static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
958{
959 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
960 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
961 switch(dev->subsystem_device) {
a00db371 962 case 0x8025: /* P4B-LX */
1da177e4
LT
963 case 0x8070: /* P4B */
964 case 0x8088: /* P4B533 */
965 case 0x1626: /* L3C notebook */
966 asus_hides_smbus = 1;
967 }
2f2d39d2 968 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1da177e4
LT
969 switch(dev->subsystem_device) {
970 case 0x80b1: /* P4GE-V */
971 case 0x80b2: /* P4PE */
972 case 0x8093: /* P4B533-V */
973 asus_hides_smbus = 1;
974 }
2f2d39d2 975 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1da177e4
LT
976 switch(dev->subsystem_device) {
977 case 0x8030: /* P4T533 */
978 asus_hides_smbus = 1;
979 }
2f2d39d2 980 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
981 switch (dev->subsystem_device) {
982 case 0x8070: /* P4G8X Deluxe */
983 asus_hides_smbus = 1;
984 }
2f2d39d2 985 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
986 switch (dev->subsystem_device) {
987 case 0x80c9: /* PU-DLS */
988 asus_hides_smbus = 1;
989 }
2f2d39d2 990 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
991 switch (dev->subsystem_device) {
992 case 0x1751: /* M2N notebook */
993 case 0x1821: /* M5N notebook */
994 asus_hides_smbus = 1;
995 }
2f2d39d2 996 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
997 switch (dev->subsystem_device) {
998 case 0x184b: /* W1N notebook */
999 case 0x186a: /* M6Ne notebook */
1000 asus_hides_smbus = 1;
1001 }
2f2d39d2 1002 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1003 switch (dev->subsystem_device) {
1004 case 0x80f2: /* P4P800-X */
1005 asus_hides_smbus = 1;
1006 }
2f2d39d2 1007 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
RM
1008 switch (dev->subsystem_device) {
1009 case 0x1882: /* M6V notebook */
2d1e1c75 1010 case 0x1977: /* A6VA notebook */
acc06632
RM
1011 asus_hides_smbus = 1;
1012 }
1da177e4
LT
1013 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1014 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1015 switch(dev->subsystem_device) {
1016 case 0x088C: /* HP Compaq nc8000 */
1017 case 0x0890: /* HP Compaq nc6000 */
1018 asus_hides_smbus = 1;
1019 }
2f2d39d2 1020 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1021 switch (dev->subsystem_device) {
1022 case 0x12bc: /* HP D330L */
e3b1bd57 1023 case 0x12bd: /* HP D530 */
1da177e4
LT
1024 asus_hides_smbus = 1;
1025 }
677cc644
JD
1026 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1027 switch (dev->subsystem_device) {
1028 case 0x12bf: /* HP xw4100 */
1029 asus_hides_smbus = 1;
1030 }
2f2d39d2 1031 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
3c0a654e 1032 switch (dev->subsystem_device) {
1033 case 0x099c: /* HP Compaq nx6110 */
1034 asus_hides_smbus = 1;
1035 }
1da177e4
LT
1036 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1037 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1038 switch(dev->subsystem_device) {
1039 case 0xC00C: /* Samsung P35 notebook */
1040 asus_hides_smbus = 1;
1041 }
c87f883e
RIZ
1042 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1043 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1044 switch(dev->subsystem_device) {
1045 case 0x0058: /* Compaq Evo N620c */
1046 asus_hides_smbus = 1;
1047 }
d7698edc 1048 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1049 switch(dev->subsystem_device) {
1050 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1051 /* Motherboard doesn't have Host bridge
1052 * subvendor/subdevice IDs, therefore checking
1053 * its on-board VGA controller */
1054 asus_hides_smbus = 1;
1055 }
1da177e4
LT
1056 }
1057}
652c538e
AM
1058DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1059DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1060DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1061DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1062DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1063DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1064DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1065DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1066DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1067DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1068
1069DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
d7698edc 1070
1597cacb 1071static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1072{
1073 u16 val;
1074
1075 if (likely(!asus_hides_smbus))
1076 return;
1077
1078 pci_read_config_word(dev, 0xF2, &val);
1079 if (val & 0x8) {
1080 pci_write_config_word(dev, 0xF2, val & (~0x8));
1081 pci_read_config_word(dev, 0xF2, &val);
1082 if (val & 0x8)
f0fda801 1083 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1da177e4 1084 else
f0fda801 1085 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1086 }
1087}
652c538e
AM
1088DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1094DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1095DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1096DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1097DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1098DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1099DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1100DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1101DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb
AC
1102
1103static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
acc06632
RM
1104{
1105 u32 val, rcba;
1106 void __iomem *base;
1107
1108 if (likely(!asus_hides_smbus))
1109 return;
1110 pci_read_config_dword(dev, 0xF0, &rcba);
1111 base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
1112 if (base == NULL) return;
1113 val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
1114 writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
1115 iounmap(base);
f0fda801 1116 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1117}
652c538e
AM
1118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1119DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
ce007ea5 1120
1da177e4
LT
1121/*
1122 * SiS 96x south bridge: BIOS typically hides SMBus device...
1123 */
1597cacb 1124static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1125{
1126 u8 val = 0;
1da177e4 1127 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1128 if (val & 0x10) {
f0fda801 1129 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1130 pci_write_config_byte(dev, 0x77, val & ~0x10);
1131 }
1da177e4 1132}
652c538e
AM
1133DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1134DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1135DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1137DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1138DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1139DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1140DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1141
1da177e4
LT
1142/*
1143 * ... This is further complicated by the fact that some SiS96x south
1144 * bridges pretend to be 85C503/5513 instead. In that case see if we
1145 * spotted a compatible north bridge to make sure.
1146 * (pci_find_device doesn't work yet)
1147 *
1148 * We can also enable the sis96x bit in the discovery register..
1149 */
1da177e4
LT
1150#define SIS_DETECT_REGISTER 0x40
1151
1597cacb 1152static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1153{
1154 u8 reg;
1155 u16 devid;
1156
1157 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1158 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1159 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1160 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1161 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1162 return;
1163 }
1164
1da177e4 1165 /*
2f5c33b3
MH
1166 * Ok, it now shows up as a 96x.. run the 96x quirk by
1167 * hand in case it has already been processed.
1168 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1169 */
1170 dev->device = devid;
2f5c33b3 1171 quirk_sis_96x_smbus(dev);
1da177e4 1172}
652c538e
AM
1173DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1174DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1175
1da177e4 1176
e5548e96
BJD
1177/*
1178 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1179 * and MC97 modem controller are disabled when a second PCI soundcard is
1180 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1181 * -- bjd
1182 */
1597cacb 1183static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1184{
1185 u8 val;
1186 int asus_hides_ac97 = 0;
1187
1188 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1189 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1190 asus_hides_ac97 = 1;
1191 }
1192
1193 if (!asus_hides_ac97)
1194 return;
1195
1196 pci_read_config_byte(dev, 0x50, &val);
1197 if (val & 0xc0) {
1198 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1199 pci_read_config_byte(dev, 0x50, &val);
1200 if (val & 0xc0)
f0fda801 1201 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
e5548e96 1202 else
f0fda801 1203 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1204 }
1205}
652c538e
AM
1206DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1207DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1208
77967052 1209#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1210
1211/*
1212 * If we are using libata we can drive this chip properly but must
1213 * do this early on to make the additional device appear during
1214 * the PCI scanning.
1215 */
5ee2ae7f 1216static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1217{
e34bb370 1218 u32 conf1, conf5, class;
15e0c694
AC
1219 u8 hdr;
1220
1221 /* Only poke fn 0 */
1222 if (PCI_FUNC(pdev->devfn))
1223 return;
1224
5ee2ae7f
TH
1225 pci_read_config_dword(pdev, 0x40, &conf1);
1226 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1227
5ee2ae7f
TH
1228 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1229 conf5 &= ~(1 << 24); /* Clear bit 24 */
1230
1231 switch (pdev->device) {
1232 case PCI_DEVICE_ID_JMICRON_JMB360:
1233 /* The controller should be in single function ahci mode */
1234 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1235 break;
1236
1237 case PCI_DEVICE_ID_JMICRON_JMB365:
1238 case PCI_DEVICE_ID_JMICRON_JMB366:
1239 /* Redirect IDE second PATA port to the right spot */
1240 conf5 |= (1 << 24);
1241 /* Fall through */
1242 case PCI_DEVICE_ID_JMICRON_JMB361:
1243 case PCI_DEVICE_ID_JMICRON_JMB363:
1244 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1245 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1246 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1247 break;
1248
1249 case PCI_DEVICE_ID_JMICRON_JMB368:
1250 /* The controller should be in single function IDE mode */
1251 conf1 |= 0x00C00000; /* Set 22, 23 */
1252 break;
15e0c694 1253 }
5ee2ae7f
TH
1254
1255 pci_write_config_dword(pdev, 0x40, conf1);
1256 pci_write_config_dword(pdev, 0x80, conf5);
1257
1258 /* Update pdev accordingly */
1259 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1260 pdev->hdr_type = hdr & 0x7f;
1261 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1262
1263 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1264 pdev->class = class >> 8;
15e0c694 1265}
5ee2ae7f
TH
1266DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1267DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1268DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1269DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1270DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1271DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1272DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1273DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1274DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1275DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1276DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1277DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
15e0c694
AC
1278
1279#endif
1280
1da177e4
LT
1281#ifdef CONFIG_X86_IO_APIC
1282static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1283{
1284 int i;
1285
1286 if ((pdev->class >> 8) != 0xff00)
1287 return;
1288
1289 /* the first BAR is the location of the IO APIC...we must
1290 * not touch this (and it's already covered by the fixmap), so
1291 * forcibly insert it into the resource tree */
1292 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1293 insert_resource(&iomem_resource, &pdev->resource[0]);
1294
1295 /* The next five BARs all seem to be rubbish, so just clean
1296 * them out */
1297 for (i=1; i < 6; i++) {
1298 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1299 }
1300
1301}
652c538e 1302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1303#endif
1304
1da177e4 1305int pcie_mch_quirk;
c30ca1db 1306EXPORT_SYMBOL(pcie_mch_quirk);
1da177e4
LT
1307
1308static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1309{
1310 pcie_mch_quirk = 1;
1311}
652c538e
AM
1312DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1313DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1314DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1315
4602b88d
KA
1316
1317/*
1318 * It's possible for the MSI to get corrupted if shpc and acpi
1319 * are used together on certain PXH-based systems.
1320 */
1321static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1322{
f5f2b131 1323 pci_msi_off(dev);
4602b88d 1324 dev->no_msi = 1;
f0fda801 1325 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1326}
1327DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1328DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1329DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1330DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1331DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1332
ffadcc2f
KCA
1333/*
1334 * Some Intel PCI Express chipsets have trouble with downstream
1335 * device power management.
1336 */
1337static void quirk_intel_pcie_pm(struct pci_dev * dev)
1338{
1339 pci_pm_d3_delay = 120;
1340 dev->no_d1d2 = 1;
1341}
1342
1343DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1344DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1345DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1346DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1347DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1348DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1349DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1350DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1351DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1352DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1353DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1354DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1355DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1356DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1357DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1358DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1359DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1360DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1361DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1362DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1363DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1364
33dced2e
SS
1365/*
1366 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1367 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1368 * Re-allocate the region if needed...
1369 */
1370static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1371{
1372 struct resource *r = &dev->resource[0];
1373
1374 if (r->start & 0x8) {
1375 r->start = 0;
1376 r->end = 0xf;
1377 }
1378}
1379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1380 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1381 quirk_tc86c001_ide);
1382
1da177e4
LT
1383static void __devinit quirk_netmos(struct pci_dev *dev)
1384{
1385 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1386 unsigned int num_serial = dev->subsystem_device & 0xf;
1387
1388 /*
1389 * These Netmos parts are multiport serial devices with optional
1390 * parallel ports. Even when parallel ports are present, they
1391 * are identified as class SERIAL, which means the serial driver
1392 * will claim them. To prevent this, mark them as class OTHER.
1393 * These combo devices should be claimed by parport_serial.
1394 *
1395 * The subdevice ID is of the form 0x00PS, where <P> is the number
1396 * of parallel ports and <S> is the number of serial ports.
1397 */
1398 switch (dev->device) {
1399 case PCI_DEVICE_ID_NETMOS_9735:
1400 case PCI_DEVICE_ID_NETMOS_9745:
1401 case PCI_DEVICE_ID_NETMOS_9835:
1402 case PCI_DEVICE_ID_NETMOS_9845:
1403 case PCI_DEVICE_ID_NETMOS_9855:
1404 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1405 num_parallel) {
f0fda801 1406 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1da177e4
LT
1407 "%u serial); changing class SERIAL to OTHER "
1408 "(use parport_serial)\n",
1409 dev->device, num_parallel, num_serial);
1410 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1411 (dev->class & 0xff);
1412 }
1413 }
1414}
1415DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1416
16a74744
BH
1417static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1418{
e64aeccb 1419 u16 command, pmcsr;
16a74744
BH
1420 u8 __iomem *csr;
1421 u8 cmd_hi;
e64aeccb 1422 int pm;
16a74744
BH
1423
1424 switch (dev->device) {
1425 /* PCI IDs taken from drivers/net/e100.c */
1426 case 0x1029:
1427 case 0x1030 ... 0x1034:
1428 case 0x1038 ... 0x103E:
1429 case 0x1050 ... 0x1057:
1430 case 0x1059:
1431 case 0x1064 ... 0x106B:
1432 case 0x1091 ... 0x1095:
1433 case 0x1209:
1434 case 0x1229:
1435 case 0x2449:
1436 case 0x2459:
1437 case 0x245D:
1438 case 0x27DC:
1439 break;
1440 default:
1441 return;
1442 }
1443
1444 /*
1445 * Some firmware hands off the e100 with interrupts enabled,
1446 * which can cause a flood of interrupts if packets are
1447 * received before the driver attaches to the device. So
1448 * disable all e100 interrupts here. The driver will
1449 * re-enable them when it's ready.
1450 */
1451 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1452
1bef7dc0 1453 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1454 return;
1455
e64aeccb
IK
1456 /*
1457 * Check that the device is in the D0 power state. If it's not,
1458 * there is no point to look any further.
1459 */
1460 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1461 if (pm) {
1462 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1463 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1464 return;
1465 }
1466
1bef7dc0
BH
1467 /* Convert from PCI bus to resource space. */
1468 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1469 if (!csr) {
f0fda801 1470 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1471 return;
1472 }
1473
1474 cmd_hi = readb(csr + 3);
1475 if (cmd_hi == 0) {
f0fda801 1476 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1477 "disabling\n");
16a74744
BH
1478 writeb(1, csr + 3);
1479 }
1480
1481 iounmap(csr);
1482}
4e68fc97 1483DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
a5312e28
IK
1484
1485static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1486{
1487 /* rev 1 ncr53c810 chips don't set the class at all which means
1488 * they don't get their resources remapped. Fix that here.
1489 */
1490
1491 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1492 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1493 dev->class = PCI_CLASS_STORAGE_SCSI;
1494 }
1495}
1496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1497
1da177e4
LT
1498static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1499{
1500 while (f < end) {
1501 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1502 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
9f23ed3b 1503#ifdef DEBUG
1504 dev_dbg(&dev->dev, "calling quirk 0x%p", f->hook);
1505 print_fn_descriptor_symbol(": %s()\n",
1506 (unsigned long) f->hook);
1507#endif
1da177e4
LT
1508 f->hook(dev);
1509 }
1510 f++;
1511 }
1512}
1513
1514extern struct pci_fixup __start_pci_fixups_early[];
1515extern struct pci_fixup __end_pci_fixups_early[];
1516extern struct pci_fixup __start_pci_fixups_header[];
1517extern struct pci_fixup __end_pci_fixups_header[];
1518extern struct pci_fixup __start_pci_fixups_final[];
1519extern struct pci_fixup __end_pci_fixups_final[];
1520extern struct pci_fixup __start_pci_fixups_enable[];
1521extern struct pci_fixup __end_pci_fixups_enable[];
1597cacb
AC
1522extern struct pci_fixup __start_pci_fixups_resume[];
1523extern struct pci_fixup __end_pci_fixups_resume[];
1da177e4
LT
1524
1525
1526void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1527{
1528 struct pci_fixup *start, *end;
1529
1530 switch(pass) {
1531 case pci_fixup_early:
1532 start = __start_pci_fixups_early;
1533 end = __end_pci_fixups_early;
1534 break;
1535
1536 case pci_fixup_header:
1537 start = __start_pci_fixups_header;
1538 end = __end_pci_fixups_header;
1539 break;
1540
1541 case pci_fixup_final:
1542 start = __start_pci_fixups_final;
1543 end = __end_pci_fixups_final;
1544 break;
1545
1546 case pci_fixup_enable:
1547 start = __start_pci_fixups_enable;
1548 end = __end_pci_fixups_enable;
1549 break;
1550
1597cacb
AC
1551 case pci_fixup_resume:
1552 start = __start_pci_fixups_resume;
1553 end = __end_pci_fixups_resume;
1554 break;
1555
1da177e4
LT
1556 default:
1557 /* stupid compiler warning, you would think with an enum... */
1558 return;
1559 }
1560 pci_do_fixups(dev, start, end);
1561}
c30ca1db 1562EXPORT_SYMBOL(pci_fixup_device);
1da177e4 1563
9d265124
DY
1564/* Enable 1k I/O space granularity on the Intel P64H2 */
1565static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1566{
1567 u16 en1k;
1568 u8 io_base_lo, io_limit_lo;
1569 unsigned long base, limit;
1570 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1571
1572 pci_read_config_word(dev, 0x40, &en1k);
1573
1574 if (en1k & 0x200) {
f0fda801 1575 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
9d265124
DY
1576
1577 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1578 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1579 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1580 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1581
1582 if (base <= limit) {
1583 res->start = base;
1584 res->end = limit + 0x3ff;
1585 }
1586 }
1587}
1588DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1589
15a260d5
DY
1590/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1591 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1592 * in drivers/pci/setup-bus.c
1593 */
1594static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1595{
1596 u16 en1k, iobl_adr, iobl_adr_1k;
1597 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1598
1599 pci_read_config_word(dev, 0x40, &en1k);
1600
1601 if (en1k & 0x200) {
1602 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1603
1604 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1605
1606 if (iobl_adr != iobl_adr_1k) {
f0fda801 1607 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
15a260d5
DY
1608 iobl_adr,iobl_adr_1k);
1609 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1610 }
1611 }
1612}
1613DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1614
cf34a8e0
BG
1615/* Under some circumstances, AER is not linked with extended capabilities.
1616 * Force it to be linked by setting the corresponding control bit in the
1617 * config space.
1618 */
1597cacb 1619static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1620{
1621 uint8_t b;
1622 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1623 if (!(b & 0x20)) {
1624 pci_write_config_byte(dev, 0xf41, b | 0x20);
f0fda801 1625 dev_info(&dev->dev,
1626 "Linking AER extended capability\n");
cf34a8e0
BG
1627 }
1628 }
1629}
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1631 quirk_nvidia_ck804_pcie_aer_ext_cap);
1597cacb
AC
1632DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1633 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1634
53a9bf42
TY
1635static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1636{
1637 /*
1638 * Disable PCI Bus Parking and PCI Master read caching on CX700
1639 * which causes unspecified timing errors with a VT6212L on the PCI
1640 * bus leading to USB2.0 packet loss. The defaults are that these
1641 * features are turned off but some BIOSes turn them on.
1642 */
1643
1644 uint8_t b;
1645 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1646 if (b & 0x40) {
1647 /* Turn off PCI Bus Parking */
1648 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1649
1650 /* Turn off PCI Master read caching */
1651 pci_write_config_byte(dev, 0x72, 0x0);
1652 pci_write_config_byte(dev, 0x75, 0x1);
1653 pci_write_config_byte(dev, 0x77, 0x0);
1654
1655 printk(KERN_INFO
1656 "PCI: VIA CX700 PCI parking/caching fixup on %s\n",
1657 pci_name(dev));
1658 }
1659 }
1660}
1661DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1662
3f79e107 1663#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
1664/* Some chipsets do not support MSI. We cannot easily rely on setting
1665 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1666 * some other busses controlled by the chipset even if Linux is not
1667 * aware of it. Instead of setting the flag on all busses in the
1668 * machine, simply disable MSI globally.
3f79e107 1669 */
ebdf7d39 1670static void __init quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 1671{
88187dfa 1672 pci_no_msi();
f0fda801 1673 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 1674}
ebdf7d39
TH
1675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
1676DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
1677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
184b812f 1678DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
3f79e107
BG
1679
1680/* Disable MSI on chipsets that are known to not support it */
1681static void __devinit quirk_disable_msi(struct pci_dev *dev)
1682{
1683 if (dev->subordinate) {
f0fda801 1684 dev_warn(&dev->dev, "MSI quirk detected; "
1685 "subordinate MSI disabled\n");
3f79e107
BG
1686 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1687 }
1688}
1689DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
6397c75c
BG
1690
1691/* Go through the list of Hypertransport capabilities and
1692 * return 1 if a HT MSI capability is found and enabled */
1693static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1694{
7a380507
ME
1695 int pos, ttl = 48;
1696
1697 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1698 while (pos && ttl--) {
1699 u8 flags;
1700
1701 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1702 &flags) == 0)
1703 {
f0fda801 1704 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 1705 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 1706 "enabled" : "disabled");
7a380507 1707 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 1708 }
7a380507
ME
1709
1710 pos = pci_find_next_ht_capability(dev, pos,
1711 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
1712 }
1713 return 0;
1714}
1715
1716/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1717static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1718{
1719 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
f0fda801 1720 dev_warn(&dev->dev, "MSI quirk detected; "
1721 "subordinate MSI disabled\n");
6397c75c
BG
1722 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1723 }
1724}
1725DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1726 quirk_msi_ht_cap);
6bae1d96
SD
1727
1728
1729/*
1730 * Force enable MSI mapping capability on HT bridges
1731 */
1732static void __devinit quirk_msi_ht_cap_enable(struct pci_dev *dev)
1733{
1734 int pos, ttl = 48;
1735
1736 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1737 while (pos && ttl--) {
1738 u8 flags;
1739
1740 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, &flags) == 0) {
1741 printk(KERN_INFO "PCI: Enabling HT MSI Mapping on %s\n",
1742 pci_name(dev));
1743
1744 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1745 flags | HT_MSI_FLAGS_ENABLE);
1746 }
1747 pos = pci_find_next_ht_capability(dev, pos,
1748 HT_CAPTYPE_MSI_MAPPING);
1749 }
1750}
1751DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
1752 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
1753 quirk_msi_ht_cap_enable);
6397c75c
BG
1754
1755/* The nVidia CK804 chipset may have 2 HT MSI mappings.
1756 * MSI are supported if the MSI capability set in any of these mappings.
1757 */
1758static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1759{
1760 struct pci_dev *pdev;
1761
1762 if (!dev->subordinate)
1763 return;
1764
1765 /* check HT MSI cap on this chipset and the root one.
1766 * a single one having MSI is enough to be sure that MSI are supported.
1767 */
11f242f0 1768 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
1769 if (!pdev)
1770 return;
0c875c28 1771 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
f0fda801 1772 dev_warn(&dev->dev, "MSI quirk detected; "
1773 "subordinate MSI disabled\n");
6397c75c
BG
1774 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1775 }
11f242f0 1776 pci_dev_put(pdev);
6397c75c
BG
1777}
1778DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1779 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 1780
9dc625e7
PC
1781/*
1782 * Force enable MSI mapping capability on HT bridges */
1783static inline void ht_enable_msi_mapping(struct pci_dev *dev)
1784{
1785 int pos, ttl = 48;
1786
1787 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1788 while (pos && ttl--) {
1789 u8 flags;
1790
1791 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1792 &flags) == 0) {
1793 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
1794
1795 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1796 flags | HT_MSI_FLAGS_ENABLE);
1797 }
1798 pos = pci_find_next_ht_capability(dev, pos,
1799 HT_CAPTYPE_MSI_MAPPING);
1800 }
1801}
1802
1803static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
1804{
1805 struct pci_dev *host_bridge;
1806 int pos, ttl = 48;
1807
1808 /*
1809 * HT MSI mapping should be disabled on devices that are below
1810 * a non-Hypertransport host bridge. Locate the host bridge...
1811 */
1812 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1813 if (host_bridge == NULL) {
1814 dev_warn(&dev->dev,
1815 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
1816 return;
1817 }
1818
1819 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
1820 if (pos != 0) {
1821 /* Host bridge is to HT */
1822 ht_enable_msi_mapping(dev);
1823 return;
1824 }
1825
1826 /* Host bridge is not to HT, disable HT MSI mapping on this device */
1827 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1828 while (pos && ttl--) {
1829 u8 flags;
1830
1831 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1832 &flags) == 0) {
1833 dev_info(&dev->dev, "Quirk disabling HT MSI mapping");
1834 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1835 flags & ~HT_MSI_FLAGS_ENABLE);
1836 }
1837 pos = pci_find_next_ht_capability(dev, pos,
1838 HT_CAPTYPE_MSI_MAPPING);
1839 }
1840}
1841DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
1842
ba698ad4
DM
1843static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
1844{
1845 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1846}
4600c9d7
SH
1847static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
1848{
1849 struct pci_dev *p;
1850
1851 /* SB700 MSI issue will be fixed at HW level from revision A21,
1852 * we need check PCI REVISION ID of SMBus controller to get SB700
1853 * revision.
1854 */
1855 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1856 NULL);
1857 if (!p)
1858 return;
1859
1860 if ((p->revision < 0x3B) && (p->revision >= 0x30))
1861 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1862 pci_dev_put(p);
1863}
ba698ad4
DM
1864DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1865 PCI_DEVICE_ID_TIGON3_5780,
1866 quirk_msi_intx_disable_bug);
1867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1868 PCI_DEVICE_ID_TIGON3_5780S,
1869 quirk_msi_intx_disable_bug);
1870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1871 PCI_DEVICE_ID_TIGON3_5714,
1872 quirk_msi_intx_disable_bug);
1873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1874 PCI_DEVICE_ID_TIGON3_5714S,
1875 quirk_msi_intx_disable_bug);
1876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1877 PCI_DEVICE_ID_TIGON3_5715,
1878 quirk_msi_intx_disable_bug);
1879DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1880 PCI_DEVICE_ID_TIGON3_5715S,
1881 quirk_msi_intx_disable_bug);
1882
bc38b411 1883DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 1884 quirk_msi_intx_disable_ati_bug);
bc38b411 1885DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 1886 quirk_msi_intx_disable_ati_bug);
bc38b411 1887DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 1888 quirk_msi_intx_disable_ati_bug);
bc38b411 1889DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 1890 quirk_msi_intx_disable_ati_bug);
bc38b411 1891DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 1892 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
1893
1894DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
1895 quirk_msi_intx_disable_bug);
1896DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
1897 quirk_msi_intx_disable_bug);
1898DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
1899 quirk_msi_intx_disable_bug);
1900
3f79e107 1901#endif /* CONFIG_PCI_MSI */