]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/perf/arm_pmu.c
Linux 5.2-rc1
[mirror_ubuntu-hirsute-kernel.git] / drivers / perf / arm_pmu.c
CommitLineData
1b8873a0
JI
1#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
43eab878 7 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
796d1295 8 *
1b8873a0 9 * This code is based on the sparc64 perf event code, which is in turn based
d39976f0 10 * on the x86 code.
1b8873a0
JI
11 */
12#define pr_fmt(fmt) "hw perfevents: " fmt
13
74cf0bc7 14#include <linux/bitmap.h>
cc88116d 15#include <linux/cpumask.h>
da4e4f18 16#include <linux/cpu_pm.h>
74cf0bc7 17#include <linux/export.h>
1b8873a0 18#include <linux/kernel.h>
fa8ad788 19#include <linux/perf/arm_pmu.h>
74cf0bc7 20#include <linux/slab.h>
e6017571 21#include <linux/sched/clock.h>
74cf0bc7 22#include <linux/spinlock.h>
bbd64559
SB
23#include <linux/irq.h>
24#include <linux/irqdesc.h>
1b8873a0 25
1b8873a0 26#include <asm/irq_regs.h>
1b8873a0 27
84b4be57
MR
28static DEFINE_PER_CPU(struct arm_pmu *, cpu_armpmu);
29static DEFINE_PER_CPU(int, cpu_irq);
30
e2da97d3 31static inline u64 arm_pmu_event_max_period(struct perf_event *event)
8d3e9942 32{
e2da97d3
SP
33 if (event->hw.flags & ARMPMU_EVT_64BIT)
34 return GENMASK_ULL(63, 0);
35 else
36 return GENMASK_ULL(31, 0);
8d3e9942
SP
37}
38
1b8873a0 39static int
e1f431b5
MR
40armpmu_map_cache_event(const unsigned (*cache_map)
41 [PERF_COUNT_HW_CACHE_MAX]
42 [PERF_COUNT_HW_CACHE_OP_MAX]
43 [PERF_COUNT_HW_CACHE_RESULT_MAX],
44 u64 config)
1b8873a0
JI
45{
46 unsigned int cache_type, cache_op, cache_result, ret;
47
48 cache_type = (config >> 0) & 0xff;
49 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
50 return -EINVAL;
51
52 cache_op = (config >> 8) & 0xff;
53 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
54 return -EINVAL;
55
56 cache_result = (config >> 16) & 0xff;
57 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
58 return -EINVAL;
59
6c833bb9
WD
60 if (!cache_map)
61 return -ENOENT;
62
e1f431b5 63 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
1b8873a0
JI
64
65 if (ret == CACHE_OP_UNSUPPORTED)
66 return -ENOENT;
67
68 return ret;
69}
70
84fee97a 71static int
6dbc0029 72armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
84fee97a 73{
d9f96635
SB
74 int mapping;
75
76 if (config >= PERF_COUNT_HW_MAX)
77 return -EINVAL;
78
6c833bb9
WD
79 if (!event_map)
80 return -ENOENT;
81
d9f96635 82 mapping = (*event_map)[config];
e1f431b5 83 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
84fee97a
WD
84}
85
86static int
e1f431b5 87armpmu_map_raw_event(u32 raw_event_mask, u64 config)
84fee97a 88{
e1f431b5
MR
89 return (int)(config & raw_event_mask);
90}
91
6dbc0029
WD
92int
93armpmu_map_event(struct perf_event *event,
94 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
95 const unsigned (*cache_map)
96 [PERF_COUNT_HW_CACHE_MAX]
97 [PERF_COUNT_HW_CACHE_OP_MAX]
98 [PERF_COUNT_HW_CACHE_RESULT_MAX],
99 u32 raw_event_mask)
e1f431b5
MR
100{
101 u64 config = event->attr.config;
67b4305a 102 int type = event->attr.type;
e1f431b5 103
67b4305a
MR
104 if (type == event->pmu->type)
105 return armpmu_map_raw_event(raw_event_mask, config);
106
107 switch (type) {
e1f431b5 108 case PERF_TYPE_HARDWARE:
6dbc0029 109 return armpmu_map_hw_event(event_map, config);
e1f431b5
MR
110 case PERF_TYPE_HW_CACHE:
111 return armpmu_map_cache_event(cache_map, config);
112 case PERF_TYPE_RAW:
113 return armpmu_map_raw_event(raw_event_mask, config);
114 }
115
116 return -ENOENT;
84fee97a
WD
117}
118
ed6f2a52 119int armpmu_event_set_period(struct perf_event *event)
1b8873a0 120{
8a16b34e 121 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 122 struct hw_perf_event *hwc = &event->hw;
e7850595 123 s64 left = local64_read(&hwc->period_left);
1b8873a0 124 s64 period = hwc->sample_period;
8d3e9942 125 u64 max_period;
1b8873a0
JI
126 int ret = 0;
127
e2da97d3 128 max_period = arm_pmu_event_max_period(event);
1b8873a0
JI
129 if (unlikely(left <= -period)) {
130 left = period;
e7850595 131 local64_set(&hwc->period_left, left);
1b8873a0
JI
132 hwc->last_period = period;
133 ret = 1;
134 }
135
136 if (unlikely(left <= 0)) {
137 left += period;
e7850595 138 local64_set(&hwc->period_left, left);
1b8873a0
JI
139 hwc->last_period = period;
140 ret = 1;
141 }
142
2d9ed740
DT
143 /*
144 * Limit the maximum period to prevent the counter value
145 * from overtaking the one we are about to program. In
146 * effect we are reducing max_period to account for
147 * interrupt latency (and we are being very conservative).
148 */
8d3e9942
SP
149 if (left > (max_period >> 1))
150 left = (max_period >> 1);
1b8873a0 151
e7850595 152 local64_set(&hwc->prev_count, (u64)-left);
1b8873a0 153
e2da97d3 154 armpmu->write_counter(event, (u64)(-left) & max_period);
1b8873a0
JI
155
156 perf_event_update_userpage(event);
157
158 return ret;
159}
160
ed6f2a52 161u64 armpmu_event_update(struct perf_event *event)
1b8873a0 162{
8a16b34e 163 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
ed6f2a52 164 struct hw_perf_event *hwc = &event->hw;
a737823d 165 u64 delta, prev_raw_count, new_raw_count;
e2da97d3 166 u64 max_period = arm_pmu_event_max_period(event);
1b8873a0
JI
167
168again:
e7850595 169 prev_raw_count = local64_read(&hwc->prev_count);
ed6f2a52 170 new_raw_count = armpmu->read_counter(event);
1b8873a0 171
e7850595 172 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
1b8873a0
JI
173 new_raw_count) != prev_raw_count)
174 goto again;
175
8d3e9942 176 delta = (new_raw_count - prev_raw_count) & max_period;
1b8873a0 177
e7850595
PZ
178 local64_add(delta, &event->count);
179 local64_sub(delta, &hwc->period_left);
1b8873a0
JI
180
181 return new_raw_count;
182}
183
184static void
a4eaf7f1 185armpmu_read(struct perf_event *event)
1b8873a0 186{
ed6f2a52 187 armpmu_event_update(event);
1b8873a0
JI
188}
189
190static void
a4eaf7f1 191armpmu_stop(struct perf_event *event, int flags)
1b8873a0 192{
8a16b34e 193 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
194 struct hw_perf_event *hwc = &event->hw;
195
a4eaf7f1
PZ
196 /*
197 * ARM pmu always has to update the counter, so ignore
198 * PERF_EF_UPDATE, see comments in armpmu_start().
199 */
200 if (!(hwc->state & PERF_HES_STOPPED)) {
ed6f2a52
SH
201 armpmu->disable(event);
202 armpmu_event_update(event);
a4eaf7f1
PZ
203 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
204 }
1b8873a0
JI
205}
206
ed6f2a52 207static void armpmu_start(struct perf_event *event, int flags)
1b8873a0 208{
8a16b34e 209 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0
JI
210 struct hw_perf_event *hwc = &event->hw;
211
a4eaf7f1
PZ
212 /*
213 * ARM pmu always has to reprogram the period, so ignore
214 * PERF_EF_RELOAD, see the comment below.
215 */
216 if (flags & PERF_EF_RELOAD)
217 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
218
219 hwc->state = 0;
1b8873a0
JI
220 /*
221 * Set the period again. Some counters can't be stopped, so when we
a4eaf7f1 222 * were stopped we simply disabled the IRQ source and the counter
1b8873a0
JI
223 * may have been left counting. If we don't do this step then we may
224 * get an interrupt too soon or *way* too late if the overflow has
225 * happened since disabling.
226 */
ed6f2a52
SH
227 armpmu_event_set_period(event);
228 armpmu->enable(event);
1b8873a0
JI
229}
230
a4eaf7f1
PZ
231static void
232armpmu_del(struct perf_event *event, int flags)
233{
8a16b34e 234 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
11679250 235 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
a4eaf7f1
PZ
236 struct hw_perf_event *hwc = &event->hw;
237 int idx = hwc->idx;
238
a4eaf7f1 239 armpmu_stop(event, PERF_EF_UPDATE);
8be3f9a2 240 hw_events->events[idx] = NULL;
7dfc8db1 241 armpmu->clear_event_idx(hw_events, event);
a4eaf7f1 242 perf_event_update_userpage(event);
7dfc8db1
SP
243 /* Clear the allocated counter */
244 hwc->idx = -1;
a4eaf7f1
PZ
245}
246
1b8873a0 247static int
a4eaf7f1 248armpmu_add(struct perf_event *event, int flags)
1b8873a0 249{
8a16b34e 250 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
11679250 251 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
1b8873a0
JI
252 struct hw_perf_event *hwc = &event->hw;
253 int idx;
1b8873a0 254
cc88116d
MR
255 /* An event following a process won't be stopped earlier */
256 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
257 return -ENOENT;
258
1b8873a0 259 /* If we don't have a space for the counter then finish early. */
ed6f2a52 260 idx = armpmu->get_event_idx(hw_events, event);
a9e469d1
MR
261 if (idx < 0)
262 return idx;
1b8873a0
JI
263
264 /*
265 * If there is an event in the counter we are going to use then make
266 * sure it is disabled.
267 */
268 event->hw.idx = idx;
ed6f2a52 269 armpmu->disable(event);
8be3f9a2 270 hw_events->events[idx] = event;
1b8873a0 271
a4eaf7f1
PZ
272 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
273 if (flags & PERF_EF_START)
274 armpmu_start(event, PERF_EF_RELOAD);
1b8873a0
JI
275
276 /* Propagate our changes to the userspace mapping. */
277 perf_event_update_userpage(event);
278
a9e469d1 279 return 0;
1b8873a0
JI
280}
281
1b8873a0 282static int
e429817b
SP
283validate_event(struct pmu *pmu, struct pmu_hw_events *hw_events,
284 struct perf_event *event)
1b8873a0 285{
e429817b 286 struct arm_pmu *armpmu;
1b8873a0 287
c95eb318
WD
288 if (is_software_event(event))
289 return 1;
290
e429817b
SP
291 /*
292 * Reject groups spanning multiple HW PMUs (e.g. CPU + CCI). The
293 * core perf code won't check that the pmu->ctx == leader->ctx
294 * until after pmu->event_init(event).
295 */
296 if (event->pmu != pmu)
297 return 0;
298
2dfcb802 299 if (event->state < PERF_EVENT_STATE_OFF)
cb2d8b34
WD
300 return 1;
301
302 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
65b4711f 303 return 1;
1b8873a0 304
e429817b 305 armpmu = to_arm_pmu(event->pmu);
ed6f2a52 306 return armpmu->get_event_idx(hw_events, event) >= 0;
1b8873a0
JI
307}
308
309static int
310validate_group(struct perf_event *event)
311{
312 struct perf_event *sibling, *leader = event->group_leader;
8be3f9a2 313 struct pmu_hw_events fake_pmu;
1b8873a0 314
bce34d14
WD
315 /*
316 * Initialise the fake PMU. We only need to populate the
317 * used_mask for the purposes of validation.
318 */
a4560846 319 memset(&fake_pmu.used_mask, 0, sizeof(fake_pmu.used_mask));
1b8873a0 320
e429817b 321 if (!validate_event(event->pmu, &fake_pmu, leader))
aa2bc1ad 322 return -EINVAL;
1b8873a0 323
edb39592 324 for_each_sibling_event(sibling, leader) {
e429817b 325 if (!validate_event(event->pmu, &fake_pmu, sibling))
aa2bc1ad 326 return -EINVAL;
1b8873a0
JI
327 }
328
e429817b 329 if (!validate_event(event->pmu, &fake_pmu, event))
aa2bc1ad 330 return -EINVAL;
1b8873a0
JI
331
332 return 0;
333}
334
051f1b13 335static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
0e25a5c9 336{
bbd64559 337 struct arm_pmu *armpmu;
5f5092e7
WD
338 int ret;
339 u64 start_clock, finish_clock;
bbd64559 340
5ebd9200
MR
341 /*
342 * we request the IRQ with a (possibly percpu) struct arm_pmu**, but
343 * the handlers expect a struct arm_pmu*. The percpu_irq framework will
344 * do any necessary shifting, we just need to perform the first
345 * dereference.
346 */
347 armpmu = *(void **)dev;
84b4be57
MR
348 if (WARN_ON_ONCE(!armpmu))
349 return IRQ_NONE;
76541370 350
5f5092e7 351 start_clock = sched_clock();
0788f1e9 352 ret = armpmu->handle_irq(armpmu);
5f5092e7
WD
353 finish_clock = sched_clock();
354
355 perf_sample_event_took(finish_clock - start_clock);
356 return ret;
0e25a5c9
RV
357}
358
1b8873a0
JI
359static int
360__hw_perf_event_init(struct perf_event *event)
361{
8a16b34e 362 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 363 struct hw_perf_event *hwc = &event->hw;
9dcbf466 364 int mapping;
1b8873a0 365
e2da97d3 366 hwc->flags = 0;
e1f431b5 367 mapping = armpmu->map_event(event);
1b8873a0
JI
368
369 if (mapping < 0) {
370 pr_debug("event %x:%llx not supported\n", event->attr.type,
371 event->attr.config);
372 return mapping;
373 }
374
05d22fde
WD
375 /*
376 * We don't assign an index until we actually place the event onto
377 * hardware. Use -1 to signify that we haven't decided where to put it
378 * yet. For SMP systems, each core has it's own PMU so we can't do any
379 * clever allocation or constraints checking at this point.
380 */
381 hwc->idx = -1;
382 hwc->config_base = 0;
383 hwc->config = 0;
384 hwc->event_base = 0;
385
1b8873a0
JI
386 /*
387 * Check whether we need to exclude the counter from certain modes.
1b8873a0 388 */
1d899c0e
AM
389 if (armpmu->set_event_filter &&
390 armpmu->set_event_filter(hwc, &event->attr)) {
1b8873a0
JI
391 pr_debug("ARM performance counters do not support "
392 "mode exclusion\n");
fdeb8e35 393 return -EOPNOTSUPP;
1b8873a0
JI
394 }
395
396 /*
05d22fde 397 * Store the event encoding into the config_base field.
1b8873a0 398 */
05d22fde 399 hwc->config_base |= (unsigned long)mapping;
1b8873a0 400
edcb4d3c 401 if (!is_sampling_event(event)) {
57273471
WD
402 /*
403 * For non-sampling runs, limit the sample_period to half
404 * of the counter width. That way, the new counter value
405 * is far less likely to overtake the previous one unless
406 * you have some serious IRQ latency issues.
407 */
e2da97d3 408 hwc->sample_period = arm_pmu_event_max_period(event) >> 1;
1b8873a0 409 hwc->last_period = hwc->sample_period;
e7850595 410 local64_set(&hwc->period_left, hwc->sample_period);
1b8873a0
JI
411 }
412
1b8873a0 413 if (event->group_leader != event) {
e595ede6 414 if (validate_group(event) != 0)
1b8873a0
JI
415 return -EINVAL;
416 }
417
9dcbf466 418 return 0;
1b8873a0
JI
419}
420
b0a873eb 421static int armpmu_event_init(struct perf_event *event)
1b8873a0 422{
8a16b34e 423 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
1b8873a0 424
cc88116d
MR
425 /*
426 * Reject CPU-affine events for CPUs that are of a different class to
427 * that which this PMU handles. Process-following events (where
428 * event->cpu == -1) can be migrated between CPUs, and thus we have to
429 * reject them later (in armpmu_add) if they're scheduled on a
430 * different class of CPU.
431 */
432 if (event->cpu != -1 &&
433 !cpumask_test_cpu(event->cpu, &armpmu->supported_cpus))
434 return -ENOENT;
435
2481c5fa
SE
436 /* does not support taken branch sampling */
437 if (has_branch_stack(event))
438 return -EOPNOTSUPP;
439
e1f431b5 440 if (armpmu->map_event(event) == -ENOENT)
b0a873eb 441 return -ENOENT;
b0a873eb 442
c09adab0 443 return __hw_perf_event_init(event);
1b8873a0
JI
444}
445
a4eaf7f1 446static void armpmu_enable(struct pmu *pmu)
1b8873a0 447{
8be3f9a2 448 struct arm_pmu *armpmu = to_arm_pmu(pmu);
11679250 449 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
7325eaec 450 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
1b8873a0 451
cc88116d
MR
452 /* For task-bound events we may be called on other CPUs */
453 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
454 return;
455
f4f38430 456 if (enabled)
ed6f2a52 457 armpmu->start(armpmu);
1b8873a0
JI
458}
459
a4eaf7f1 460static void armpmu_disable(struct pmu *pmu)
1b8873a0 461{
8a16b34e 462 struct arm_pmu *armpmu = to_arm_pmu(pmu);
cc88116d
MR
463
464 /* For task-bound events we may be called on other CPUs */
465 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
466 return;
467
ed6f2a52 468 armpmu->stop(armpmu);
1b8873a0
JI
469}
470
c904e32a
MR
471/*
472 * In heterogeneous systems, events are specific to a particular
473 * microarchitecture, and aren't suitable for another. Thus, only match CPUs of
474 * the same microarchitecture.
475 */
476static int armpmu_filter_match(struct perf_event *event)
477{
478 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
479 unsigned int cpu = smp_processor_id();
ca2b4972
WD
480 int ret;
481
482 ret = cpumask_test_cpu(cpu, &armpmu->supported_cpus);
483 if (ret && armpmu->filter_match)
484 return armpmu->filter_match(event);
485
486 return ret;
c904e32a
MR
487}
488
48538b58
MR
489static ssize_t armpmu_cpumask_show(struct device *dev,
490 struct device_attribute *attr, char *buf)
491{
492 struct arm_pmu *armpmu = to_arm_pmu(dev_get_drvdata(dev));
493 return cpumap_print_to_pagebuf(true, buf, &armpmu->supported_cpus);
494}
495
496static DEVICE_ATTR(cpus, S_IRUGO, armpmu_cpumask_show, NULL);
497
498static struct attribute *armpmu_common_attrs[] = {
499 &dev_attr_cpus.attr,
500 NULL,
501};
502
503static struct attribute_group armpmu_common_attr_group = {
504 .attrs = armpmu_common_attrs,
505};
506
74cf0bc7
MR
507/* Set at runtime when we know what CPU type we are. */
508static struct arm_pmu *__oprofile_cpu_pmu;
509
510/*
511 * Despite the names, these two functions are CPU-specific and are used
512 * by the OProfile/perf code.
513 */
514const char *perf_pmu_name(void)
515{
516 if (!__oprofile_cpu_pmu)
517 return NULL;
518
519 return __oprofile_cpu_pmu->name;
520}
521EXPORT_SYMBOL_GPL(perf_pmu_name);
522
523int perf_num_counters(void)
524{
525 int max_events = 0;
526
527 if (__oprofile_cpu_pmu != NULL)
528 max_events = __oprofile_cpu_pmu->num_events;
529
530 return max_events;
531}
532EXPORT_SYMBOL_GPL(perf_num_counters);
533
84b4be57 534static int armpmu_count_irq_users(const int irq)
74cf0bc7 535{
84b4be57 536 int cpu, count = 0;
74cf0bc7 537
84b4be57
MR
538 for_each_possible_cpu(cpu) {
539 if (per_cpu(cpu_irq, cpu) == irq)
540 count++;
541 }
542
543 return count;
544}
7ed98e01 545
167e6143 546void armpmu_free_irq(int irq, int cpu)
84b4be57
MR
547{
548 if (per_cpu(cpu_irq, cpu) == 0)
549 return;
550 if (WARN_ON(irq != per_cpu(cpu_irq, cpu)))
0e2663d9 551 return;
7ed98e01 552
84b4be57
MR
553 if (!irq_is_percpu_devid(irq))
554 free_irq(irq, per_cpu_ptr(&cpu_armpmu, cpu));
555 else if (armpmu_count_irq_users(irq) == 1)
556 free_percpu_irq(irq, &cpu_armpmu);
557
558 per_cpu(cpu_irq, cpu) = 0;
0e2663d9 559}
7ed98e01 560
167e6143 561int armpmu_request_irq(int irq, int cpu)
84b4be57
MR
562{
563 int err = 0;
564 const irq_handler_t handler = armpmu_dispatch_irq;
0e2663d9
MR
565 if (!irq)
566 return 0;
74cf0bc7 567
43fc9a2f 568 if (!irq_is_percpu_devid(irq)) {
a3287c41
WD
569 unsigned long irq_flags;
570
571 err = irq_force_affinity(irq, cpumask_of(cpu));
572
573 if (err && num_possible_cpus() > 1) {
574 pr_warn("unable to set irq affinity (irq=%d, cpu=%u)\n",
575 irq, cpu);
576 goto err_out;
577 }
578
c0248c96
MR
579 irq_flags = IRQF_PERCPU |
580 IRQF_NOBALANCING |
581 IRQF_NO_THREAD;
a3287c41 582
6de3f791 583 irq_set_status_flags(irq, IRQ_NOAUTOEN);
a3287c41 584 err = request_irq(irq, handler, irq_flags, "arm-pmu",
84b4be57
MR
585 per_cpu_ptr(&cpu_armpmu, cpu));
586 } else if (armpmu_count_irq_users(irq) == 0) {
43fc9a2f 587 err = request_percpu_irq(irq, handler, "arm-pmu",
84b4be57 588 &cpu_armpmu);
0e2663d9 589 }
7ed98e01 590
a3287c41
WD
591 if (err)
592 goto err_out;
74cf0bc7 593
84b4be57 594 per_cpu(cpu_irq, cpu) = irq;
74cf0bc7 595 return 0;
a3287c41
WD
596
597err_out:
598 pr_err("unable to request IRQ%d for ARM PMU counters\n", irq);
599 return err;
74cf0bc7
MR
600}
601
c09adab0
MR
602static int armpmu_get_cpu_irq(struct arm_pmu *pmu, int cpu)
603{
604 struct pmu_hw_events __percpu *hw_events = pmu->hw_events;
605 return per_cpu(hw_events->irq, cpu);
606}
607
74cf0bc7
MR
608/*
609 * PMU hardware loses all context when a CPU goes offline.
610 * When a CPU is hotplugged back in, since some hardware registers are
611 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
612 * junk values out of them.
613 */
6e103c0c 614static int arm_perf_starting_cpu(unsigned int cpu, struct hlist_node *node)
74cf0bc7 615{
6e103c0c 616 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
c09adab0 617 int irq;
74cf0bc7 618
6e103c0c
SAS
619 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
620 return 0;
621 if (pmu->reset)
622 pmu->reset(pmu);
c09adab0 623
84b4be57
MR
624 per_cpu(cpu_armpmu, cpu) = pmu;
625
c09adab0
MR
626 irq = armpmu_get_cpu_irq(pmu, cpu);
627 if (irq) {
6de3f791 628 if (irq_is_percpu_devid(irq))
c09adab0 629 enable_percpu_irq(irq, IRQ_TYPE_NONE);
6de3f791
MR
630 else
631 enable_irq(irq);
c09adab0
MR
632 }
633
634 return 0;
635}
636
637static int arm_perf_teardown_cpu(unsigned int cpu, struct hlist_node *node)
638{
639 struct arm_pmu *pmu = hlist_entry_safe(node, struct arm_pmu, node);
640 int irq;
641
642 if (!cpumask_test_cpu(cpu, &pmu->supported_cpus))
643 return 0;
644
645 irq = armpmu_get_cpu_irq(pmu, cpu);
6de3f791
MR
646 if (irq) {
647 if (irq_is_percpu_devid(irq))
648 disable_percpu_irq(irq);
649 else
b08e5fd9 650 disable_irq_nosync(irq);
6de3f791 651 }
c09adab0 652
84b4be57
MR
653 per_cpu(cpu_armpmu, cpu) = NULL;
654
7d88eb69 655 return 0;
74cf0bc7
MR
656}
657
da4e4f18
LP
658#ifdef CONFIG_CPU_PM
659static void cpu_pm_pmu_setup(struct arm_pmu *armpmu, unsigned long cmd)
660{
661 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
662 struct perf_event *event;
663 int idx;
664
665 for (idx = 0; idx < armpmu->num_events; idx++) {
da4e4f18 666 event = hw_events->events[idx];
c1320790
SP
667 if (!event)
668 continue;
da4e4f18
LP
669
670 switch (cmd) {
671 case CPU_PM_ENTER:
672 /*
673 * Stop and update the counter
674 */
675 armpmu_stop(event, PERF_EF_UPDATE);
676 break;
677 case CPU_PM_EXIT:
678 case CPU_PM_ENTER_FAILED:
cbcc72e0
LP
679 /*
680 * Restore and enable the counter.
681 * armpmu_start() indirectly calls
682 *
683 * perf_event_update_userpage()
684 *
685 * that requires RCU read locking to be functional,
686 * wrap the call within RCU_NONIDLE to make the
687 * RCU subsystem aware this cpu is not idle from
688 * an RCU perspective for the armpmu_start() call
689 * duration.
690 */
691 RCU_NONIDLE(armpmu_start(event, PERF_EF_RELOAD));
da4e4f18
LP
692 break;
693 default:
694 break;
695 }
696 }
697}
698
699static int cpu_pm_pmu_notify(struct notifier_block *b, unsigned long cmd,
700 void *v)
701{
702 struct arm_pmu *armpmu = container_of(b, struct arm_pmu, cpu_pm_nb);
703 struct pmu_hw_events *hw_events = this_cpu_ptr(armpmu->hw_events);
704 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
705
706 if (!cpumask_test_cpu(smp_processor_id(), &armpmu->supported_cpus))
707 return NOTIFY_DONE;
708
709 /*
710 * Always reset the PMU registers on power-up even if
711 * there are no events running.
712 */
713 if (cmd == CPU_PM_EXIT && armpmu->reset)
714 armpmu->reset(armpmu);
715
716 if (!enabled)
717 return NOTIFY_OK;
718
719 switch (cmd) {
720 case CPU_PM_ENTER:
721 armpmu->stop(armpmu);
722 cpu_pm_pmu_setup(armpmu, cmd);
723 break;
724 case CPU_PM_EXIT:
725 cpu_pm_pmu_setup(armpmu, cmd);
726 case CPU_PM_ENTER_FAILED:
727 armpmu->start(armpmu);
728 break;
729 default:
730 return NOTIFY_DONE;
731 }
732
733 return NOTIFY_OK;
734}
735
736static int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu)
737{
738 cpu_pmu->cpu_pm_nb.notifier_call = cpu_pm_pmu_notify;
739 return cpu_pm_register_notifier(&cpu_pmu->cpu_pm_nb);
740}
741
742static void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu)
743{
744 cpu_pm_unregister_notifier(&cpu_pmu->cpu_pm_nb);
745}
746#else
747static inline int cpu_pm_pmu_register(struct arm_pmu *cpu_pmu) { return 0; }
748static inline void cpu_pm_pmu_unregister(struct arm_pmu *cpu_pmu) { }
749#endif
750
74cf0bc7
MR
751static int cpu_pmu_init(struct arm_pmu *cpu_pmu)
752{
753 int err;
74cf0bc7 754
c09adab0
MR
755 err = cpuhp_state_add_instance(CPUHP_AP_PERF_ARM_STARTING,
756 &cpu_pmu->node);
6e103c0c 757 if (err)
2681f018 758 goto out;
74cf0bc7 759
da4e4f18
LP
760 err = cpu_pm_pmu_register(cpu_pmu);
761 if (err)
762 goto out_unregister;
763
74cf0bc7
MR
764 return 0;
765
da4e4f18 766out_unregister:
6e103c0c
SAS
767 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
768 &cpu_pmu->node);
2681f018 769out:
74cf0bc7
MR
770 return err;
771}
772
773static void cpu_pmu_destroy(struct arm_pmu *cpu_pmu)
774{
da4e4f18 775 cpu_pm_pmu_unregister(cpu_pmu);
6e103c0c
SAS
776 cpuhp_state_remove_instance_nocalls(CPUHP_AP_PERF_ARM_STARTING,
777 &cpu_pmu->node);
74cf0bc7
MR
778}
779
0dc1a185 780static struct arm_pmu *__armpmu_alloc(gfp_t flags)
2681f018
MR
781{
782 struct arm_pmu *pmu;
783 int cpu;
784
0dc1a185 785 pmu = kzalloc(sizeof(*pmu), flags);
2681f018
MR
786 if (!pmu) {
787 pr_info("failed to allocate PMU device!\n");
788 goto out;
789 }
790
0dc1a185 791 pmu->hw_events = alloc_percpu_gfp(struct pmu_hw_events, flags);
2681f018
MR
792 if (!pmu->hw_events) {
793 pr_info("failed to allocate per-cpu PMU data.\n");
794 goto out_free_pmu;
795 }
796
70cd908a
MR
797 pmu->pmu = (struct pmu) {
798 .pmu_enable = armpmu_enable,
799 .pmu_disable = armpmu_disable,
800 .event_init = armpmu_event_init,
801 .add = armpmu_add,
802 .del = armpmu_del,
803 .start = armpmu_start,
804 .stop = armpmu_stop,
805 .read = armpmu_read,
806 .filter_match = armpmu_filter_match,
807 .attr_groups = pmu->attr_groups,
808 /*
809 * This is a CPU PMU potentially in a heterogeneous
810 * configuration (e.g. big.LITTLE). This is not an uncore PMU,
811 * and we have taken ctx sharing into account (e.g. with our
812 * pmu::filter_match callback and pmu::event_init group
813 * validation).
814 */
815 .capabilities = PERF_PMU_CAP_HETEROGENEOUS_CPUS,
816 };
817
818 pmu->attr_groups[ARMPMU_ATTR_GROUP_COMMON] =
819 &armpmu_common_attr_group;
820
2681f018
MR
821 for_each_possible_cpu(cpu) {
822 struct pmu_hw_events *events;
823
824 events = per_cpu_ptr(pmu->hw_events, cpu);
825 raw_spin_lock_init(&events->pmu_lock);
826 events->percpu_pmu = pmu;
827 }
828
829 return pmu;
830
831out_free_pmu:
832 kfree(pmu);
833out:
834 return NULL;
835}
836
0dc1a185
MR
837struct arm_pmu *armpmu_alloc(void)
838{
839 return __armpmu_alloc(GFP_KERNEL);
840}
841
842struct arm_pmu *armpmu_alloc_atomic(void)
843{
844 return __armpmu_alloc(GFP_ATOMIC);
845}
846
847
18bfcfe5 848void armpmu_free(struct arm_pmu *pmu)
2681f018
MR
849{
850 free_percpu(pmu->hw_events);
851 kfree(pmu);
852}
853
74a2b3ea
MR
854int armpmu_register(struct arm_pmu *pmu)
855{
856 int ret;
857
858 ret = cpu_pmu_init(pmu);
859 if (ret)
860 return ret;
861
1d899c0e
AM
862 if (!pmu->set_event_filter)
863 pmu->pmu.capabilities |= PERF_PMU_CAP_NO_EXCLUDE;
864
74a2b3ea
MR
865 ret = perf_pmu_register(&pmu->pmu, pmu->name, -1);
866 if (ret)
867 goto out_destroy;
868
869 if (!__oprofile_cpu_pmu)
870 __oprofile_cpu_pmu = pmu;
871
872 pr_info("enabled with %s PMU driver, %d counters available\n",
873 pmu->name, pmu->num_events);
874
875 return 0;
876
877out_destroy:
878 cpu_pmu_destroy(pmu);
879 return ret;
880}
881
37b502f1
SAS
882static int arm_pmu_hp_init(void)
883{
884 int ret;
885
6e103c0c 886 ret = cpuhp_setup_state_multi(CPUHP_AP_PERF_ARM_STARTING,
73c1b41e 887 "perf/arm/pmu:starting",
c09adab0
MR
888 arm_perf_starting_cpu,
889 arm_perf_teardown_cpu);
37b502f1
SAS
890 if (ret)
891 pr_err("CPU hotplug notifier for ARM PMU could not be registered: %d\n",
892 ret);
893 return ret;
894}
895subsys_initcall(arm_pmu_hp_init);