]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/aspeed/pinctrl-aspeed-g5.c
Merge branches 'for-4.11/upstream-fixes', 'for-4.12/accutouch', 'for-4.12/cp2112...
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / aspeed / pinctrl-aspeed-g5.c
CommitLineData
56e57cb6
AJ
1/*
2 * Copyright (C) 2016 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9#include <linux/bitops.h>
10#include <linux/init.h>
11#include <linux/io.h>
12#include <linux/kernel.h>
7d29ed88 13#include <linux/mfd/syscon.h>
56e57cb6
AJ
14#include <linux/mutex.h>
15#include <linux/of.h>
16#include <linux/platform_device.h>
17#include <linux/pinctrl/pinctrl.h>
18#include <linux/pinctrl/pinmux.h>
19#include <linux/pinctrl/pinconf.h>
20#include <linux/pinctrl/pinconf-generic.h>
21#include <linux/string.h>
22#include <linux/types.h>
23
24#include "../core.h"
25#include "../pinctrl-utils.h"
26#include "pinctrl-aspeed.h"
27
f1337856 28#define ASPEED_G5_NR_PINS 232
56e57cb6 29
7d29ed88
AJ
30#define COND1 { ASPEED_IP_SCU, SCU90, BIT(6), 0, 0 }
31#define COND2 { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
56e57cb6 32
f1337856
AJ
33/* LHCR0 is offset from the end of the H8S/2168-compatible registers */
34#define LHCR0 0x20
35#define GFX064 0x64
36
56e57cb6
AJ
37#define B14 0
38SSSF_PIN_DECL(B14, GPIOA0, MAC1LINK, SIG_DESC_SET(SCU80, 0));
39
f1337856
AJ
40#define D14 1
41SSSF_PIN_DECL(D14, GPIOA1, MAC2LINK, SIG_DESC_SET(SCU80, 1));
42
43#define D13 2
44SIG_EXPR_LIST_DECL_SINGLE(SPI1CS1, SPI1CS1, SIG_DESC_SET(SCU80, 15));
45SIG_EXPR_LIST_DECL_SINGLE(TIMER3, TIMER3, SIG_DESC_SET(SCU80, 2));
46MS_PIN_DECL(D13, GPIOA2, SPI1CS1, TIMER3);
47FUNC_GROUP_DECL(SPI1CS1, D13);
48FUNC_GROUP_DECL(TIMER3, D13);
49
56e57cb6
AJ
50#define E13 3
51SSSF_PIN_DECL(E13, GPIOA3, TIMER4, SIG_DESC_SET(SCU80, 3));
52
53#define I2C9_DESC SIG_DESC_SET(SCU90, 22)
54
55#define C14 4
56SIG_EXPR_LIST_DECL_SINGLE(SCL9, I2C9, I2C9_DESC, COND1);
57SIG_EXPR_LIST_DECL_SINGLE(TIMER5, TIMER5, SIG_DESC_SET(SCU80, 4), COND1);
58MS_PIN_DECL(C14, GPIOA4, SCL9, TIMER5);
59
60FUNC_GROUP_DECL(TIMER5, C14);
61
62#define A13 5
63SIG_EXPR_LIST_DECL_SINGLE(SDA9, I2C9, I2C9_DESC, COND1);
64SIG_EXPR_LIST_DECL_SINGLE(TIMER6, TIMER6, SIG_DESC_SET(SCU80, 5), COND1);
65MS_PIN_DECL(A13, GPIOA5, SDA9, TIMER6);
66
67FUNC_GROUP_DECL(TIMER6, A13);
68
69FUNC_GROUP_DECL(I2C9, C14, A13);
70
71#define MDIO2_DESC SIG_DESC_SET(SCU90, 2)
72
73#define C13 6
74SIG_EXPR_LIST_DECL_SINGLE(MDC2, MDIO2, MDIO2_DESC, COND1);
75SIG_EXPR_LIST_DECL_SINGLE(TIMER7, TIMER7, SIG_DESC_SET(SCU80, 6), COND1);
76MS_PIN_DECL(C13, GPIOA6, MDC2, TIMER7);
77
78FUNC_GROUP_DECL(TIMER7, C13);
79
80#define B13 7
81SIG_EXPR_LIST_DECL_SINGLE(MDIO2, MDIO2, MDIO2_DESC, COND1);
82SIG_EXPR_LIST_DECL_SINGLE(TIMER8, TIMER8, SIG_DESC_SET(SCU80, 7), COND1);
83MS_PIN_DECL(B13, GPIOA7, MDIO2, TIMER8);
84
85FUNC_GROUP_DECL(TIMER8, B13);
86
87FUNC_GROUP_DECL(MDIO2, C13, B13);
88
f1337856
AJ
89#define K19 8
90GPIO_PIN_DECL(K19, GPIOB0);
91
92#define L19 9
93GPIO_PIN_DECL(L19, GPIOB1);
94
95#define L18 10
96GPIO_PIN_DECL(L18, GPIOB2);
97
98#define K18 11
99GPIO_PIN_DECL(K18, GPIOB3);
100
101#define J20 12
102SSSF_PIN_DECL(J20, GPIOB4, USBCKI, SIG_DESC_SET(HW_STRAP1, 23));
103
104#define H21 13
105#define H21_DESC SIG_DESC_SET(SCU80, 13)
106SIG_EXPR_LIST_DECL_SINGLE(LPCPD, LPCPD, H21_DESC);
107SIG_EXPR_LIST_DECL_SINGLE(LPCSMI, LPCSMI, H21_DESC);
108MS_PIN_DECL(H21, GPIOB5, LPCPD, LPCSMI);
109FUNC_GROUP_DECL(LPCPD, H21);
110FUNC_GROUP_DECL(LPCSMI, H21);
111
112#define H22 14
113SSSF_PIN_DECL(H22, GPIOB6, LPCPME, SIG_DESC_SET(SCU80, 14));
114
56e57cb6
AJ
115#define H20 15
116GPIO_PIN_DECL(H20, GPIOB7);
117
118#define SD1_DESC SIG_DESC_SET(SCU90, 0)
119
120#define C12 16
121#define I2C10_DESC SIG_DESC_SET(SCU90, 23)
122SIG_EXPR_LIST_DECL_SINGLE(SD1CLK, SD1, SD1_DESC);
123SIG_EXPR_LIST_DECL_SINGLE(SCL10, I2C10, I2C10_DESC);
124MS_PIN_DECL(C12, GPIOC0, SD1CLK, SCL10);
125
126#define A12 17
127SIG_EXPR_LIST_DECL_SINGLE(SD1CMD, SD1, SD1_DESC);
128SIG_EXPR_LIST_DECL_SINGLE(SDA10, I2C10, I2C10_DESC);
129MS_PIN_DECL(A12, GPIOC1, SD1CMD, SDA10);
130
131FUNC_GROUP_DECL(I2C10, C12, A12);
132
133#define B12 18
134#define I2C11_DESC SIG_DESC_SET(SCU90, 24)
135SIG_EXPR_LIST_DECL_SINGLE(SD1DAT0, SD1, SD1_DESC);
136SIG_EXPR_LIST_DECL_SINGLE(SCL11, I2C11, I2C11_DESC);
137MS_PIN_DECL(B12, GPIOC2, SD1DAT0, SCL11);
138
139#define D9 19
140SIG_EXPR_LIST_DECL_SINGLE(SD1DAT1, SD1, SD1_DESC);
141SIG_EXPR_LIST_DECL_SINGLE(SDA11, I2C11, I2C11_DESC);
142MS_PIN_DECL(D9, GPIOC3, SD1DAT1, SDA11);
143
144FUNC_GROUP_DECL(I2C11, B12, D9);
145
146#define D10 20
147#define I2C12_DESC SIG_DESC_SET(SCU90, 25)
148SIG_EXPR_LIST_DECL_SINGLE(SD1DAT2, SD1, SD1_DESC);
149SIG_EXPR_LIST_DECL_SINGLE(SCL12, I2C12, I2C12_DESC);
150MS_PIN_DECL(D10, GPIOC4, SD1DAT2, SCL12);
151
152#define E12 21
153SIG_EXPR_LIST_DECL_SINGLE(SD1DAT3, SD1, SD1_DESC);
154SIG_EXPR_LIST_DECL_SINGLE(SDA12, I2C12, I2C12_DESC);
155MS_PIN_DECL(E12, GPIOC5, SD1DAT3, SDA12);
156
157FUNC_GROUP_DECL(I2C12, D10, E12);
158
159#define C11 22
160#define I2C13_DESC SIG_DESC_SET(SCU90, 26)
161SIG_EXPR_LIST_DECL_SINGLE(SD1CD, SD1, SD1_DESC);
162SIG_EXPR_LIST_DECL_SINGLE(SCL13, I2C13, I2C13_DESC);
163MS_PIN_DECL(C11, GPIOC6, SD1CD, SCL13);
164
165#define B11 23
166SIG_EXPR_LIST_DECL_SINGLE(SD1WP, SD1, SD1_DESC);
167SIG_EXPR_LIST_DECL_SINGLE(SDA13, I2C13, I2C13_DESC);
168MS_PIN_DECL(B11, GPIOC7, SD1WP, SDA13);
169
170FUNC_GROUP_DECL(I2C13, C11, B11);
171FUNC_GROUP_DECL(SD1, C12, A12, B12, D9, D10, E12, C11, B11);
172
173#define SD2_DESC SIG_DESC_SET(SCU90, 1)
174#define GPID0_DESC SIG_DESC_SET(SCU8C, 8)
175#define GPID_DESC SIG_DESC_SET(HW_STRAP1, 21)
176
177#define F19 24
178SIG_EXPR_LIST_DECL_SINGLE(SD2CLK, SD2, SD2_DESC);
179SIG_EXPR_DECL(GPID0IN, GPID0, GPID0_DESC);
180SIG_EXPR_DECL(GPID0IN, GPID, GPID_DESC);
181SIG_EXPR_LIST_DECL_DUAL(GPID0IN, GPID0, GPID);
182MS_PIN_DECL(F19, GPIOD0, SD2CLK, GPID0IN);
183
184#define E21 25
185SIG_EXPR_LIST_DECL_SINGLE(SD2CMD, SD2, SD2_DESC);
186SIG_EXPR_DECL(GPID0OUT, GPID0, GPID0_DESC);
187SIG_EXPR_DECL(GPID0OUT, GPID, GPID_DESC);
188SIG_EXPR_LIST_DECL_DUAL(GPID0OUT, GPID0, GPID);
189MS_PIN_DECL(E21, GPIOD1, SD2CMD, GPID0OUT);
190
191FUNC_GROUP_DECL(GPID0, F19, E21);
192
193#define GPID2_DESC SIG_DESC_SET(SCU8C, 9)
194
97e8c3f5 195#define F20 26
56e57cb6
AJ
196SIG_EXPR_LIST_DECL_SINGLE(SD2DAT0, SD2, SD2_DESC);
197SIG_EXPR_DECL(GPID2IN, GPID2, GPID2_DESC);
198SIG_EXPR_DECL(GPID2IN, GPID, GPID_DESC);
199SIG_EXPR_LIST_DECL_DUAL(GPID2IN, GPID2, GPID);
97e8c3f5 200MS_PIN_DECL(F20, GPIOD2, SD2DAT0, GPID2IN);
56e57cb6 201
97e8c3f5 202#define D20 27
56e57cb6
AJ
203SIG_EXPR_LIST_DECL_SINGLE(SD2DAT1, SD2, SD2_DESC);
204SIG_EXPR_DECL(GPID2OUT, GPID2, GPID2_DESC);
205SIG_EXPR_DECL(GPID2OUT, GPID, GPID_DESC);
206SIG_EXPR_LIST_DECL_DUAL(GPID2OUT, GPID2, GPID);
97e8c3f5 207MS_PIN_DECL(D20, GPIOD3, SD2DAT1, GPID2OUT);
56e57cb6 208
97e8c3f5 209FUNC_GROUP_DECL(GPID2, F20, D20);
56e57cb6 210
f1337856
AJ
211#define GPID4_DESC SIG_DESC_SET(SCU8C, 10)
212
213#define D21 28
214SIG_EXPR_LIST_DECL_SINGLE(SD2DAT2, SD2, SD2_DESC);
215SIG_EXPR_DECL(GPID4IN, GPID4, GPID4_DESC);
216SIG_EXPR_DECL(GPID4IN, GPID, GPID_DESC);
217SIG_EXPR_LIST_DECL_DUAL(GPID4IN, GPID4, GPID);
218MS_PIN_DECL(D21, GPIOD4, SD2DAT2, GPID4IN);
219
220#define E20 29
221SIG_EXPR_LIST_DECL_SINGLE(SD2DAT3, SD2, SD2_DESC);
222SIG_EXPR_DECL(GPID4OUT, GPID4, GPID4_DESC);
223SIG_EXPR_DECL(GPID4OUT, GPID, GPID_DESC);
224SIG_EXPR_LIST_DECL_DUAL(GPID4OUT, GPID4, GPID);
225MS_PIN_DECL(E20, GPIOD5, SD2DAT3, GPID4OUT);
226
227FUNC_GROUP_DECL(GPID4, D21, E20);
228
229#define GPID6_DESC SIG_DESC_SET(SCU8C, 11)
230
231#define G18 30
232SIG_EXPR_LIST_DECL_SINGLE(SD2CD, SD2, SD2_DESC);
233SIG_EXPR_DECL(GPID6IN, GPID6, GPID6_DESC);
234SIG_EXPR_DECL(GPID6IN, GPID, GPID_DESC);
235SIG_EXPR_LIST_DECL_DUAL(GPID6IN, GPID6, GPID);
236MS_PIN_DECL(G18, GPIOD6, SD2CD, GPID6IN);
237
238#define C21 31
239SIG_EXPR_LIST_DECL_SINGLE(SD2WP, SD2, SD2_DESC);
240SIG_EXPR_DECL(GPID6OUT, GPID6, GPID6_DESC);
241SIG_EXPR_DECL(GPID6OUT, GPID, GPID_DESC);
242SIG_EXPR_LIST_DECL_DUAL(GPID6OUT, GPID6, GPID);
243MS_PIN_DECL(C21, GPIOD7, SD2WP, GPID6OUT);
244
245FUNC_GROUP_DECL(GPID6, G18, C21);
246FUNC_GROUP_DECL(SD2, F19, E21, F20, D20, D21, E20, G18, C21);
247
248#define GPIE_DESC SIG_DESC_SET(HW_STRAP1, 22)
56e57cb6
AJ
249#define GPIE0_DESC SIG_DESC_SET(SCU8C, 12)
250
251#define B20 32
252SIG_EXPR_LIST_DECL_SINGLE(NCTS3, NCTS3, SIG_DESC_SET(SCU80, 16));
253SIG_EXPR_DECL(GPIE0IN, GPIE0, GPIE0_DESC);
254SIG_EXPR_DECL(GPIE0IN, GPIE, GPIE_DESC);
255SIG_EXPR_LIST_DECL_DUAL(GPIE0IN, GPIE0, GPIE);
256MS_PIN_DECL(B20, GPIOE0, NCTS3, GPIE0IN);
f1337856 257FUNC_GROUP_DECL(NCTS3, B20);
56e57cb6
AJ
258
259#define C20 33
260SIG_EXPR_LIST_DECL_SINGLE(NDCD3, NDCD3, SIG_DESC_SET(SCU80, 17));
261SIG_EXPR_DECL(GPIE0OUT, GPIE0, GPIE0_DESC);
262SIG_EXPR_DECL(GPIE0OUT, GPIE, GPIE_DESC);
263SIG_EXPR_LIST_DECL_DUAL(GPIE0OUT, GPIE0, GPIE);
d3dbabe9 264MS_PIN_DECL(C20, GPIOE1, NDCD3, GPIE0OUT);
f1337856 265FUNC_GROUP_DECL(NDCD3, C20);
56e57cb6
AJ
266
267FUNC_GROUP_DECL(GPIE0, B20, C20);
268
f1337856
AJ
269#define GPIE2_DESC SIG_DESC_SET(SCU8C, 13)
270
271#define F18 34
272SIG_EXPR_LIST_DECL_SINGLE(NDSR3, NDSR3, SIG_DESC_SET(SCU80, 18));
273SIG_EXPR_DECL(GPIE2IN, GPIE2, GPIE2_DESC);
274SIG_EXPR_DECL(GPIE2IN, GPIE, GPIE_DESC);
275SIG_EXPR_LIST_DECL_DUAL(GPIE2IN, GPIE2, GPIE);
276MS_PIN_DECL(F18, GPIOE2, NDSR3, GPIE2IN);
277FUNC_GROUP_DECL(NDSR3, F18);
278
279
280#define F17 35
281SIG_EXPR_LIST_DECL_SINGLE(NRI3, NRI3, SIG_DESC_SET(SCU80, 19));
282SIG_EXPR_DECL(GPIE2OUT, GPIE2, GPIE2_DESC);
283SIG_EXPR_DECL(GPIE2OUT, GPIE, GPIE_DESC);
284SIG_EXPR_LIST_DECL_DUAL(GPIE2OUT, GPIE2, GPIE);
285MS_PIN_DECL(F17, GPIOE3, NRI3, GPIE2OUT);
286FUNC_GROUP_DECL(NRI3, F17);
287
288FUNC_GROUP_DECL(GPIE2, F18, F17);
289
290#define GPIE4_DESC SIG_DESC_SET(SCU8C, 14)
291
292#define E18 36
293SIG_EXPR_LIST_DECL_SINGLE(NDTR3, NDTR3, SIG_DESC_SET(SCU80, 20));
294SIG_EXPR_DECL(GPIE4IN, GPIE4, GPIE4_DESC);
295SIG_EXPR_DECL(GPIE4IN, GPIE, GPIE_DESC);
296SIG_EXPR_LIST_DECL_DUAL(GPIE4IN, GPIE4, GPIE);
297MS_PIN_DECL(E18, GPIOE4, NDTR3, GPIE4IN);
298FUNC_GROUP_DECL(NDTR3, E18);
299
300#define D19 37
301SIG_EXPR_LIST_DECL_SINGLE(NRTS3, NRTS3, SIG_DESC_SET(SCU80, 21));
302SIG_EXPR_DECL(GPIE4OUT, GPIE4, GPIE4_DESC);
303SIG_EXPR_DECL(GPIE4OUT, GPIE, GPIE_DESC);
304SIG_EXPR_LIST_DECL_DUAL(GPIE4OUT, GPIE4, GPIE);
305MS_PIN_DECL(D19, GPIOE5, NRTS3, GPIE4OUT);
306FUNC_GROUP_DECL(NRTS3, D19);
307
308FUNC_GROUP_DECL(GPIE4, E18, D19);
309
310#define GPIE6_DESC SIG_DESC_SET(SCU8C, 15)
311
312#define A20 38
313SIG_EXPR_LIST_DECL_SINGLE(TXD3, TXD3, SIG_DESC_SET(SCU80, 22));
314SIG_EXPR_DECL(GPIE6IN, GPIE6, GPIE6_DESC);
315SIG_EXPR_DECL(GPIE6IN, GPIE, GPIE_DESC);
316SIG_EXPR_LIST_DECL_DUAL(GPIE6IN, GPIE6, GPIE);
317MS_PIN_DECL(A20, GPIOE6, TXD3, GPIE6IN);
318FUNC_GROUP_DECL(TXD3, A20);
319
320#define B19 39
321SIG_EXPR_LIST_DECL_SINGLE(RXD3, RXD3, SIG_DESC_SET(SCU80, 23));
322SIG_EXPR_DECL(GPIE6OUT, GPIE6, GPIE6_DESC);
323SIG_EXPR_DECL(GPIE6OUT, GPIE, GPIE_DESC);
324SIG_EXPR_LIST_DECL_DUAL(GPIE6OUT, GPIE6, GPIE);
325MS_PIN_DECL(B19, GPIOE7, RXD3, GPIE6OUT);
326FUNC_GROUP_DECL(RXD3, B19);
327
328FUNC_GROUP_DECL(GPIE6, A20, B19);
329
330#define LPCHC_DESC SIG_DESC_IP_SET(ASPEED_IP_LPC, LHCR0, 0)
331#define LPCPLUS_DESC SIG_DESC_SET(SCU90, 30)
332
333#define J19 40
334SIG_EXPR_DECL(LHAD0, LPCHC, LPCHC_DESC);
335SIG_EXPR_DECL(LHAD0, LPCPLUS, LPCPLUS_DESC);
336SIG_EXPR_LIST_DECL_DUAL(LHAD0, LPCHC, LPCPLUS);
337SIG_EXPR_LIST_DECL_SINGLE(NCTS4, NCTS4, SIG_DESC_SET(SCU80, 24));
338MS_PIN_DECL(J19, GPIOF0, LHAD0, NCTS4);
339FUNC_GROUP_DECL(NCTS4, J19);
340
341#define J18 41
342SIG_EXPR_DECL(LHAD1, LPCHC, LPCHC_DESC);
343SIG_EXPR_DECL(LHAD1, LPCPLUS, LPCPLUS_DESC);
344SIG_EXPR_LIST_DECL_DUAL(LHAD1, LPCHC, LPCPLUS);
345SIG_EXPR_LIST_DECL_SINGLE(NDCD4, NDCD4, SIG_DESC_SET(SCU80, 25));
346MS_PIN_DECL(J18, GPIOF1, LHAD1, NDCD4);
347FUNC_GROUP_DECL(NDCD4, J18);
348
349#define B22 42
350SIG_EXPR_DECL(LHAD2, LPCHC, LPCHC_DESC);
351SIG_EXPR_DECL(LHAD2, LPCPLUS, LPCPLUS_DESC);
352SIG_EXPR_LIST_DECL_DUAL(LHAD2, LPCHC, LPCPLUS);
353SIG_EXPR_LIST_DECL_SINGLE(NDSR4, NDSR4, SIG_DESC_SET(SCU80, 26));
354MS_PIN_DECL(B22, GPIOF2, LHAD2, NDSR4);
355FUNC_GROUP_DECL(NDSR4, B22);
356
357#define B21 43
358SIG_EXPR_DECL(LHAD3, LPCHC, LPCHC_DESC);
359SIG_EXPR_DECL(LHAD3, LPCPLUS, LPCPLUS_DESC);
360SIG_EXPR_LIST_DECL_DUAL(LHAD3, LPCHC, LPCPLUS);
361SIG_EXPR_LIST_DECL_SINGLE(NRI4, NRI4, SIG_DESC_SET(SCU80, 27));
362MS_PIN_DECL(B21, GPIOF3, LHAD3, NRI4);
363FUNC_GROUP_DECL(NRI4, B21);
364
365#define A21 44
366SIG_EXPR_DECL(LHCLK, LPCHC, LPCHC_DESC);
367SIG_EXPR_DECL(LHCLK, LPCPLUS, LPCPLUS_DESC);
368SIG_EXPR_LIST_DECL_DUAL(LHCLK, LPCHC, LPCPLUS);
369SIG_EXPR_LIST_DECL_SINGLE(NDTR4, NDTR4, SIG_DESC_SET(SCU80, 28));
370MS_PIN_DECL(A21, GPIOF4, LHCLK, NDTR4);
371FUNC_GROUP_DECL(NDTR4, A21);
372
373#define H19 45
374SIG_EXPR_DECL(LHFRAME, LPCHC, LPCHC_DESC);
375SIG_EXPR_DECL(LHFRAME, LPCPLUS, LPCPLUS_DESC);
376SIG_EXPR_LIST_DECL_DUAL(LHFRAME, LPCHC, LPCPLUS);
377SIG_EXPR_LIST_DECL_SINGLE(NRTS4, NRTS4, SIG_DESC_SET(SCU80, 29));
378MS_PIN_DECL(H19, GPIOF5, LHFRAME, NRTS4);
379FUNC_GROUP_DECL(NRTS4, H19);
380
381#define G17 46
382SIG_EXPR_LIST_DECL_SINGLE(LHSIRQ, LPCHC, LPCHC_DESC);
383SIG_EXPR_LIST_DECL_SINGLE(TXD4, TXD4, SIG_DESC_SET(SCU80, 30));
384MS_PIN_DECL(G17, GPIOF6, LHSIRQ, TXD4);
385FUNC_GROUP_DECL(TXD4, G17);
386
387#define H18 47
388SIG_EXPR_DECL(LHRST, LPCHC, LPCHC_DESC);
389SIG_EXPR_DECL(LHRST, LPCPLUS, LPCPLUS_DESC);
390SIG_EXPR_LIST_DECL_DUAL(LHRST, LPCHC, LPCPLUS);
391SIG_EXPR_LIST_DECL_SINGLE(RXD4, RXD4, SIG_DESC_SET(SCU80, 31));
392MS_PIN_DECL(H18, GPIOF7, LHRST, RXD4);
393FUNC_GROUP_DECL(RXD4, H18);
394
395FUNC_GROUP_DECL(LPCHC, J19, J18, B22, B21, A21, H19, G17, H18);
396FUNC_GROUP_DECL(LPCPLUS, J19, J18, B22, B21, A21, H19, H18);
397
398#define A19 48
399SIG_EXPR_LIST_DECL_SINGLE(SGPS1CK, SGPS1, COND1, SIG_DESC_SET(SCU84, 0));
400SS_PIN_DECL(A19, GPIOG0, SGPS1CK);
401
402#define E19 49
403SIG_EXPR_LIST_DECL_SINGLE(SGPS1LD, SGPS1, COND1, SIG_DESC_SET(SCU84, 1));
404SS_PIN_DECL(E19, GPIOG1, SGPS1LD);
405
406#define C19 50
407SIG_EXPR_LIST_DECL_SINGLE(SGPS1I0, SGPS1, COND1, SIG_DESC_SET(SCU84, 2));
408SS_PIN_DECL(C19, GPIOG2, SGPS1I0);
409
410#define E16 51
411SIG_EXPR_LIST_DECL_SINGLE(SGPS1I1, SGPS1, COND1, SIG_DESC_SET(SCU84, 3));
412SS_PIN_DECL(E16, GPIOG3, SGPS1I1);
413
414FUNC_GROUP_DECL(SGPS1, A19, E19, C19, E16);
415
416#define SGPS2_DESC SIG_DESC_SET(SCU94, 12)
417
418#define E17 52
419SIG_EXPR_LIST_DECL_SINGLE(SGPS2CK, SGPS2, COND1, SGPS2_DESC);
420SIG_EXPR_LIST_DECL_SINGLE(SALT1, SALT1, COND1, SIG_DESC_SET(SCU84, 4));
421MS_PIN_DECL(E17, GPIOG4, SGPS2CK, SALT1);
422FUNC_GROUP_DECL(SALT1, E17);
423
424#define D16 53
425SIG_EXPR_LIST_DECL_SINGLE(SGPS2LD, SGPS2, COND1, SGPS2_DESC);
426SIG_EXPR_LIST_DECL_SINGLE(SALT2, SALT2, COND1, SIG_DESC_SET(SCU84, 5));
427MS_PIN_DECL(D16, GPIOG5, SGPS2LD, SALT2);
428FUNC_GROUP_DECL(SALT2, D16);
429
430#define D15 54
431SIG_EXPR_LIST_DECL_SINGLE(SGPS2I0, SGPS2, COND1, SGPS2_DESC);
432SIG_EXPR_LIST_DECL_SINGLE(SALT3, SALT3, COND1, SIG_DESC_SET(SCU84, 6));
433MS_PIN_DECL(D15, GPIOG6, SGPS2I0, SALT3);
434FUNC_GROUP_DECL(SALT3, D15);
435
436#define E14 55
437SIG_EXPR_LIST_DECL_SINGLE(SGPS2I1, SGPS2, COND1, SGPS2_DESC);
438SIG_EXPR_LIST_DECL_SINGLE(SALT4, SALT4, COND1, SIG_DESC_SET(SCU84, 7));
439MS_PIN_DECL(E14, GPIOG7, SGPS2I1, SALT4);
440FUNC_GROUP_DECL(SALT4, E14);
441
442FUNC_GROUP_DECL(SGPS2, E17, D16, D15, E14);
443
444#define UART6_DESC SIG_DESC_SET(SCU90, 7)
445
446#define A18 56
447SIG_EXPR_LIST_DECL_SINGLE(DASHA18, DASHA18, COND1, SIG_DESC_SET(SCU94, 5));
448SIG_EXPR_LIST_DECL_SINGLE(NCTS6, UART6, COND1, UART6_DESC);
449MS_PIN_DECL(A18, GPIOH0, DASHA18, NCTS6);
450
451#define B18 57
452SIG_EXPR_LIST_DECL_SINGLE(DASHB18, DASHB18, COND1, SIG_DESC_SET(SCU94, 5));
453SIG_EXPR_LIST_DECL_SINGLE(NDCD6, UART6, COND1, UART6_DESC);
454MS_PIN_DECL(B18, GPIOH1, DASHB18, NDCD6);
455
456#define D17 58
457SIG_EXPR_LIST_DECL_SINGLE(DASHD17, DASHD17, COND1, SIG_DESC_SET(SCU94, 6));
458SIG_EXPR_LIST_DECL_SINGLE(NDSR6, UART6, COND1, UART6_DESC);
459MS_PIN_DECL(D17, GPIOH2, DASHD17, NDSR6);
460
461#define C17 59
462SIG_EXPR_LIST_DECL_SINGLE(DASHC17, DASHC17, COND1, SIG_DESC_SET(SCU94, 6));
463SIG_EXPR_LIST_DECL_SINGLE(NRI6, UART6, COND1, UART6_DESC);
464MS_PIN_DECL(C17, GPIOH3, DASHC17, NRI6);
465
466#define A17 60
467SIG_EXPR_LIST_DECL_SINGLE(DASHA17, DASHA17, COND1, SIG_DESC_SET(SCU94, 7));
468SIG_EXPR_LIST_DECL_SINGLE(NDTR6, UART6, COND1, UART6_DESC);
469MS_PIN_DECL(A17, GPIOH4, DASHA17, NDTR6);
470
471#define B17 61
472SIG_EXPR_LIST_DECL_SINGLE(DASHB17, DASHB17, COND1, SIG_DESC_SET(SCU94, 7));
473SIG_EXPR_LIST_DECL_SINGLE(NRTS6, UART6, COND1, UART6_DESC);
474MS_PIN_DECL(B17, GPIOH5, DASHB17, NRTS6);
475
476#define A16 62
477SIG_EXPR_LIST_DECL_SINGLE(TXD6, UART6, COND1, UART6_DESC);
478SS_PIN_DECL(A16, GPIOH6, TXD6);
479
480#define D18 63
481SIG_EXPR_LIST_DECL_SINGLE(RXD6, UART6, COND1, UART6_DESC);
482SS_PIN_DECL(D18, GPIOH7, RXD6);
483
484FUNC_GROUP_DECL(UART6, A18, B18, D17, C17, A17, B17, A16, D18);
485
7d29ed88
AJ
486#define SPI1_DESC \
487 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 1, 0 }
488#define SPI1DEBUG_DESC \
489 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 2, 0 }
490#define SPI1PASSTHRU_DESC \
491 { ASPEED_IP_SCU, HW_STRAP1, GENMASK(13, 12), 3, 0 }
8eb37aff 492
56e57cb6 493#define C18 64
8eb37aff
AJ
494SIG_EXPR_DECL(SYSCS, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
495SIG_EXPR_DECL(SYSCS, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
496SIG_EXPR_LIST_DECL_DUAL(SYSCS, SPI1DEBUG, SPI1PASSTHRU);
56e57cb6
AJ
497SS_PIN_DECL(C18, GPIOI0, SYSCS);
498
499#define E15 65
8eb37aff
AJ
500SIG_EXPR_DECL(SYSCK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
501SIG_EXPR_DECL(SYSCK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
502SIG_EXPR_LIST_DECL_DUAL(SYSCK, SPI1DEBUG, SPI1PASSTHRU);
56e57cb6
AJ
503SS_PIN_DECL(E15, GPIOI1, SYSCK);
504
8eb37aff
AJ
505#define B16 66
506SIG_EXPR_DECL(SYSMOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
507SIG_EXPR_DECL(SYSMOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
508SIG_EXPR_LIST_DECL_DUAL(SYSMOSI, SPI1DEBUG, SPI1PASSTHRU);
509SS_PIN_DECL(B16, GPIOI2, SYSMOSI);
56e57cb6
AJ
510
511#define C16 67
8eb37aff
AJ
512SIG_EXPR_DECL(SYSMISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
513SIG_EXPR_DECL(SYSMISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
514SIG_EXPR_LIST_DECL_DUAL(SYSMISO, SPI1DEBUG, SPI1PASSTHRU);
56e57cb6
AJ
515SS_PIN_DECL(C16, GPIOI3, SYSMISO);
516
8eb37aff
AJ
517#define VB_DESC SIG_DESC_SET(HW_STRAP1, 5)
518
519#define B15 68
520SIG_EXPR_DECL(SPI1CS0, SPI1, COND1, SPI1_DESC);
521SIG_EXPR_DECL(SPI1CS0, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
522SIG_EXPR_DECL(SPI1CS0, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
523SIG_EXPR_LIST_DECL(SPI1CS0, SIG_EXPR_PTR(SPI1CS0, SPI1),
524 SIG_EXPR_PTR(SPI1CS0, SPI1DEBUG),
525 SIG_EXPR_PTR(SPI1CS0, SPI1PASSTHRU));
526SIG_EXPR_LIST_DECL_SINGLE(VBCS, VGABIOSROM, COND1, VB_DESC);
527MS_PIN_DECL(B15, GPIOI4, SPI1CS0, VBCS);
528
529#define C15 69
530SIG_EXPR_DECL(SPI1CK, SPI1, COND1, SPI1_DESC);
531SIG_EXPR_DECL(SPI1CK, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
532SIG_EXPR_DECL(SPI1CK, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
533SIG_EXPR_LIST_DECL(SPI1CK, SIG_EXPR_PTR(SPI1CK, SPI1),
534 SIG_EXPR_PTR(SPI1CK, SPI1DEBUG),
535 SIG_EXPR_PTR(SPI1CK, SPI1PASSTHRU));
536SIG_EXPR_LIST_DECL_SINGLE(VBCK, VGABIOSROM, COND1, VB_DESC);
537MS_PIN_DECL(C15, GPIOI5, SPI1CK, VBCK);
538
539#define A14 70
540SIG_EXPR_DECL(SPI1MOSI, SPI1, COND1, SPI1_DESC);
541SIG_EXPR_DECL(SPI1MOSI, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
542SIG_EXPR_DECL(SPI1MOSI, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
543SIG_EXPR_LIST_DECL(SPI1MOSI, SIG_EXPR_PTR(SPI1MOSI, SPI1),
544 SIG_EXPR_PTR(SPI1MOSI, SPI1DEBUG),
545 SIG_EXPR_PTR(SPI1MOSI, SPI1PASSTHRU));
546SIG_EXPR_LIST_DECL_SINGLE(VBMOSI, VGABIOSROM, COND1, VB_DESC);
547MS_PIN_DECL(A14, GPIOI6, SPI1MOSI, VBMOSI);
548
549#define A15 71
550SIG_EXPR_DECL(SPI1MISO, SPI1, COND1, SPI1_DESC);
551SIG_EXPR_DECL(SPI1MISO, SPI1DEBUG, COND1, SPI1DEBUG_DESC);
552SIG_EXPR_DECL(SPI1MISO, SPI1PASSTHRU, COND1, SPI1PASSTHRU_DESC);
553SIG_EXPR_LIST_DECL(SPI1MISO, SIG_EXPR_PTR(SPI1MISO, SPI1),
554 SIG_EXPR_PTR(SPI1MISO, SPI1DEBUG),
555 SIG_EXPR_PTR(SPI1MISO, SPI1PASSTHRU));
556SIG_EXPR_LIST_DECL_SINGLE(VBMISO, VGABIOSROM, COND1, VB_DESC);
557MS_PIN_DECL(A15, GPIOI7, SPI1MISO, VBMISO);
558
559FUNC_GROUP_DECL(SPI1, B15, C15, A14, A15);
560FUNC_GROUP_DECL(SPI1DEBUG, C18, E15, B16, C16, B15, C15, A14, A15);
561FUNC_GROUP_DECL(SPI1PASSTHRU, C18, E15, B16, C16, B15, C15, A14, A15);
562FUNC_GROUP_DECL(VGABIOSROM, B15, C15, A14, A15);
563
564#define R2 72
565SIG_EXPR_LIST_DECL_SINGLE(SGPMCK, SGPM, SIG_DESC_SET(SCU84, 8));
566SS_PIN_DECL(R2, GPIOJ0, SGPMCK);
56e57cb6
AJ
567
568#define L2 73
569SIG_EXPR_LIST_DECL_SINGLE(SGPMLD, SGPM, SIG_DESC_SET(SCU84, 9));
570SS_PIN_DECL(L2, GPIOJ1, SGPMLD);
571
572#define N3 74
573SIG_EXPR_LIST_DECL_SINGLE(SGPMO, SGPM, SIG_DESC_SET(SCU84, 10));
574SS_PIN_DECL(N3, GPIOJ2, SGPMO);
575
576#define N4 75
577SIG_EXPR_LIST_DECL_SINGLE(SGPMI, SGPM, SIG_DESC_SET(SCU84, 11));
578SS_PIN_DECL(N4, GPIOJ3, SGPMI);
579
f1337856
AJ
580#define N5 76
581SIG_EXPR_LIST_DECL_SINGLE(VGAHS, VGAHS, SIG_DESC_SET(SCU84, 12));
582SIG_EXPR_LIST_DECL_SINGLE(DASHN5, DASHN5, SIG_DESC_SET(SCU94, 8));
583MS_PIN_DECL(N5, GPIOJ4, VGAHS, DASHN5);
584FUNC_GROUP_DECL(VGAHS, N5);
585
586#define R4 77
587SIG_EXPR_LIST_DECL_SINGLE(VGAVS, VGAVS, SIG_DESC_SET(SCU84, 13));
588SIG_EXPR_LIST_DECL_SINGLE(DASHR4, DASHR4, SIG_DESC_SET(SCU94, 8));
589MS_PIN_DECL(R4, GPIOJ5, VGAVS, DASHR4);
590FUNC_GROUP_DECL(VGAVS, R4);
591
592#define R3 78
593SIG_EXPR_LIST_DECL_SINGLE(DDCCLK, DDCCLK, SIG_DESC_SET(SCU84, 14));
594SIG_EXPR_LIST_DECL_SINGLE(DASHR3, DASHR3, SIG_DESC_SET(SCU94, 9));
595MS_PIN_DECL(R3, GPIOJ6, DDCCLK, DASHR3);
596FUNC_GROUP_DECL(DDCCLK, R3);
597
598#define T3 79
599SIG_EXPR_LIST_DECL_SINGLE(DDCDAT, DDCDAT, SIG_DESC_SET(SCU84, 15));
600SIG_EXPR_LIST_DECL_SINGLE(DASHT3, DASHT3, SIG_DESC_SET(SCU94, 9));
601MS_PIN_DECL(T3, GPIOJ7, DDCDAT, DASHT3);
602FUNC_GROUP_DECL(DDCDAT, T3);
603
56e57cb6
AJ
604#define I2C5_DESC SIG_DESC_SET(SCU90, 18)
605
606#define L3 80
607SIG_EXPR_LIST_DECL_SINGLE(SCL5, I2C5, I2C5_DESC);
608SS_PIN_DECL(L3, GPIOK0, SCL5);
609
610#define L4 81
611SIG_EXPR_LIST_DECL_SINGLE(SDA5, I2C5, I2C5_DESC);
612SS_PIN_DECL(L4, GPIOK1, SDA5);
613
614FUNC_GROUP_DECL(I2C5, L3, L4);
615
616#define I2C6_DESC SIG_DESC_SET(SCU90, 19)
617
618#define L1 82
619SIG_EXPR_LIST_DECL_SINGLE(SCL6, I2C6, I2C6_DESC);
620SS_PIN_DECL(L1, GPIOK2, SCL6);
621
622#define N2 83
623SIG_EXPR_LIST_DECL_SINGLE(SDA6, I2C6, I2C6_DESC);
624SS_PIN_DECL(N2, GPIOK3, SDA6);
625
626FUNC_GROUP_DECL(I2C6, L1, N2);
627
628#define I2C7_DESC SIG_DESC_SET(SCU90, 20)
629
630#define N1 84
631SIG_EXPR_LIST_DECL_SINGLE(SCL7, I2C7, I2C7_DESC);
632SS_PIN_DECL(N1, GPIOK4, SCL7);
633
634#define P1 85
635SIG_EXPR_LIST_DECL_SINGLE(SDA7, I2C7, I2C7_DESC);
636SS_PIN_DECL(P1, GPIOK5, SDA7);
637
638FUNC_GROUP_DECL(I2C7, N1, P1);
639
640#define I2C8_DESC SIG_DESC_SET(SCU90, 21)
641
642#define P2 86
643SIG_EXPR_LIST_DECL_SINGLE(SCL8, I2C8, I2C8_DESC);
644SS_PIN_DECL(P2, GPIOK6, SCL8);
645
646#define R1 87
647SIG_EXPR_LIST_DECL_SINGLE(SDA8, I2C8, I2C8_DESC);
648SS_PIN_DECL(R1, GPIOK7, SDA8);
649
650FUNC_GROUP_DECL(I2C8, P2, R1);
651
f1337856
AJ
652#define T2 88
653SSSF_PIN_DECL(T2, GPIOL0, NCTS1, SIG_DESC_SET(SCU84, 16));
654
7d29ed88
AJ
655#define VPIOFF0_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 0, 0 }
656#define VPIOFF1_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 1, 0 }
657#define VPI24_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 2, 0 }
658#define VPIRSVD_DESC { ASPEED_IP_SCU, SCU90, GENMASK(5, 4), 3, 0 }
f1337856
AJ
659#define VPI_24_RSVD_DESC SIG_DESC_SET(SCU90, 5)
660
661#define T1 89
662#define T1_DESC SIG_DESC_SET(SCU84, 17)
663SIG_EXPR_LIST_DECL_SINGLE(VPIDE, VPI24, VPI_24_RSVD_DESC, T1_DESC, COND2);
664SIG_EXPR_LIST_DECL_SINGLE(NDCD1, NDCD1, T1_DESC, COND2);
665MS_PIN_DECL(T1, GPIOL1, VPIDE, NDCD1);
666FUNC_GROUP_DECL(NDCD1, T1);
667
668#define U1 90
669#define U1_DESC SIG_DESC_SET(SCU84, 18)
670SIG_EXPR_LIST_DECL_SINGLE(DASHU1, VPI24, VPI_24_RSVD_DESC, U1_DESC);
671SIG_EXPR_LIST_DECL_SINGLE(NDSR1, NDSR1, U1_DESC);
672MS_PIN_DECL(U1, GPIOL2, DASHU1, NDSR1);
673FUNC_GROUP_DECL(NDSR1, U1);
674
675#define U2 91
676#define U2_DESC SIG_DESC_SET(SCU84, 19)
677SIG_EXPR_LIST_DECL_SINGLE(VPIHS, VPI24, VPI_24_RSVD_DESC, U2_DESC, COND2);
678SIG_EXPR_LIST_DECL_SINGLE(NRI1, NRI1, U2_DESC, COND2);
679MS_PIN_DECL(U2, GPIOL3, VPIHS, NRI1);
680FUNC_GROUP_DECL(NRI1, U2);
681
682#define P4 92
683#define P4_DESC SIG_DESC_SET(SCU84, 20)
684SIG_EXPR_LIST_DECL_SINGLE(VPIVS, VPI24, VPI_24_RSVD_DESC, P4_DESC, COND2);
685SIG_EXPR_LIST_DECL_SINGLE(NDTR1, NDTR1, P4_DESC, COND2);
686MS_PIN_DECL(P4, GPIOL4, VPIVS, NDTR1);
687FUNC_GROUP_DECL(NDTR1, P4);
688
689#define P3 93
690#define P3_DESC SIG_DESC_SET(SCU84, 21)
691SIG_EXPR_LIST_DECL_SINGLE(VPICLK, VPI24, VPI_24_RSVD_DESC, P3_DESC, COND2);
692SIG_EXPR_LIST_DECL_SINGLE(NRTS1, NRTS1, P3_DESC, COND2);
693MS_PIN_DECL(P3, GPIOL5, VPICLK, NRTS1);
694FUNC_GROUP_DECL(NRTS1, P3);
695
696#define V1 94
697#define V1_DESC SIG_DESC_SET(SCU84, 22)
698SIG_EXPR_LIST_DECL_SINGLE(DASHV1, DASHV1, VPIRSVD_DESC, V1_DESC);
699SIG_EXPR_LIST_DECL_SINGLE(TXD1, TXD1, V1_DESC, COND2);
700MS_PIN_DECL(V1, GPIOL6, DASHV1, TXD1);
701FUNC_GROUP_DECL(TXD1, V1);
702
703#define W1 95
704#define W1_DESC SIG_DESC_SET(SCU84, 23)
705SIG_EXPR_LIST_DECL_SINGLE(DASHW1, DASHW1, VPIRSVD_DESC, W1_DESC);
706SIG_EXPR_LIST_DECL_SINGLE(RXD1, RXD1, W1_DESC, COND2);
707MS_PIN_DECL(W1, GPIOL7, DASHW1, RXD1);
708FUNC_GROUP_DECL(RXD1, W1);
709
710#define Y1 96
711#define Y1_DESC SIG_DESC_SET(SCU84, 24)
712SIG_EXPR_LIST_DECL_SINGLE(VPIB2, VPI24, VPI_24_RSVD_DESC, Y1_DESC, COND2);
713SIG_EXPR_LIST_DECL_SINGLE(NCTS2, NCTS2, Y1_DESC, COND2);
714MS_PIN_DECL(Y1, GPIOM0, VPIB2, NCTS2);
715FUNC_GROUP_DECL(NCTS2, Y1);
716
717#define AB2 97
718#define AB2_DESC SIG_DESC_SET(SCU84, 25)
719SIG_EXPR_LIST_DECL_SINGLE(VPIB3, VPI24, VPI_24_RSVD_DESC, AB2_DESC, COND2);
720SIG_EXPR_LIST_DECL_SINGLE(NDCD2, NDCD2, AB2_DESC, COND2);
721MS_PIN_DECL(AB2, GPIOM1, VPIB3, NDCD2);
722FUNC_GROUP_DECL(NDCD2, AB2);
723
724#define AA1 98
725#define AA1_DESC SIG_DESC_SET(SCU84, 26)
726SIG_EXPR_LIST_DECL_SINGLE(VPIB4, VPI24, VPI_24_RSVD_DESC, AA1_DESC, COND2);
727SIG_EXPR_LIST_DECL_SINGLE(NDSR2, NDSR2, AA1_DESC, COND2);
728MS_PIN_DECL(AA1, GPIOM2, VPIB4, NDSR2);
729FUNC_GROUP_DECL(NDSR2, AA1);
730
731#define Y2 99
732#define Y2_DESC SIG_DESC_SET(SCU84, 27)
733SIG_EXPR_LIST_DECL_SINGLE(VPIB5, VPI24, VPI_24_RSVD_DESC, Y2_DESC, COND2);
734SIG_EXPR_LIST_DECL_SINGLE(NRI2, NRI2, Y2_DESC, COND2);
735MS_PIN_DECL(Y2, GPIOM3, VPIB5, NRI2);
736FUNC_GROUP_DECL(NRI2, Y2);
737
738#define AA2 100
739#define AA2_DESC SIG_DESC_SET(SCU84, 28)
740SIG_EXPR_LIST_DECL_SINGLE(VPIB6, VPI24, VPI_24_RSVD_DESC, AA2_DESC, COND2);
741SIG_EXPR_LIST_DECL_SINGLE(NDTR2, NDTR2, AA2_DESC, COND2);
742MS_PIN_DECL(AA2, GPIOM4, VPIB6, NDTR2);
743FUNC_GROUP_DECL(NDTR2, AA2);
744
745#define P5 101
746#define P5_DESC SIG_DESC_SET(SCU84, 29)
747SIG_EXPR_LIST_DECL_SINGLE(VPIB7, VPI24, VPI_24_RSVD_DESC, P5_DESC, COND2);
748SIG_EXPR_LIST_DECL_SINGLE(NRTS2, NRTS2, P5_DESC, COND2);
749MS_PIN_DECL(P5, GPIOM5, VPIB7, NRTS2);
750FUNC_GROUP_DECL(NRTS2, P5);
751
752#define R5 102
753#define R5_DESC SIG_DESC_SET(SCU84, 30)
754SIG_EXPR_LIST_DECL_SINGLE(VPIB8, VPI24, VPI_24_RSVD_DESC, R5_DESC, COND2);
755SIG_EXPR_LIST_DECL_SINGLE(TXD2, TXD2, R5_DESC, COND2);
756MS_PIN_DECL(R5, GPIOM6, VPIB8, TXD2);
757FUNC_GROUP_DECL(TXD2, R5);
758
759#define T5 103
760#define T5_DESC SIG_DESC_SET(SCU84, 31)
761SIG_EXPR_LIST_DECL_SINGLE(VPIB9, VPI24, VPI_24_RSVD_DESC, T5_DESC, COND2);
762SIG_EXPR_LIST_DECL_SINGLE(RXD2, RXD2, T5_DESC, COND2);
763MS_PIN_DECL(T5, GPIOM7, VPIB9, RXD2);
764FUNC_GROUP_DECL(RXD2, T5);
56e57cb6
AJ
765
766#define V2 104
767#define V2_DESC SIG_DESC_SET(SCU88, 0)
768SIG_EXPR_LIST_DECL_SINGLE(DASHN0, DASHN0, VPIRSVD_DESC, V2_DESC);
769SIG_EXPR_LIST_DECL_SINGLE(PWM0, PWM0, V2_DESC, COND2);
770MS_PIN_DECL(V2, GPION0, DASHN0, PWM0);
771FUNC_GROUP_DECL(PWM0, V2);
772
773#define W2 105
774#define W2_DESC SIG_DESC_SET(SCU88, 1)
775SIG_EXPR_LIST_DECL_SINGLE(DASHN1, DASHN1, VPIRSVD_DESC, W2_DESC);
776SIG_EXPR_LIST_DECL_SINGLE(PWM1, PWM1, W2_DESC, COND2);
777MS_PIN_DECL(W2, GPION1, DASHN1, PWM1);
778FUNC_GROUP_DECL(PWM1, W2);
779
780#define V3 106
781#define V3_DESC SIG_DESC_SET(SCU88, 2)
782SIG_EXPR_DECL(VPIG2, VPI24, VPI24_DESC, V3_DESC, COND2);
783SIG_EXPR_DECL(VPIG2, VPIRSVD, VPIRSVD_DESC, V3_DESC, COND2);
784SIG_EXPR_LIST_DECL_DUAL(VPIG2, VPI24, VPIRSVD);
785SIG_EXPR_LIST_DECL_SINGLE(PWM2, PWM2, V3_DESC, COND2);
786MS_PIN_DECL(V3, GPION2, VPIG2, PWM2);
787FUNC_GROUP_DECL(PWM2, V3);
788
789#define U3 107
790#define U3_DESC SIG_DESC_SET(SCU88, 3)
791SIG_EXPR_DECL(VPIG3, VPI24, VPI24_DESC, U3_DESC, COND2);
792SIG_EXPR_DECL(VPIG3, VPIRSVD, VPIRSVD_DESC, U3_DESC, COND2);
793SIG_EXPR_LIST_DECL_DUAL(VPIG3, VPI24, VPIRSVD);
794SIG_EXPR_LIST_DECL_SINGLE(PWM3, PWM3, U3_DESC, COND2);
795MS_PIN_DECL(U3, GPION3, VPIG3, PWM3);
796FUNC_GROUP_DECL(PWM3, U3);
797
798#define W3 108
799#define W3_DESC SIG_DESC_SET(SCU88, 4)
800SIG_EXPR_DECL(VPIG4, VPI24, VPI24_DESC, W3_DESC, COND2);
801SIG_EXPR_DECL(VPIG4, VPIRSVD, VPIRSVD_DESC, W3_DESC, COND2);
802SIG_EXPR_LIST_DECL_DUAL(VPIG4, VPI24, VPIRSVD);
803SIG_EXPR_LIST_DECL_SINGLE(PWM4, PWM4, W3_DESC, COND2);
804MS_PIN_DECL(W3, GPION4, VPIG4, PWM4);
805FUNC_GROUP_DECL(PWM4, W3);
806
807#define AA3 109
808#define AA3_DESC SIG_DESC_SET(SCU88, 5)
809SIG_EXPR_DECL(VPIG5, VPI24, VPI24_DESC, AA3_DESC, COND2);
810SIG_EXPR_DECL(VPIG5, VPIRSVD, VPIRSVD_DESC, AA3_DESC, COND2);
811SIG_EXPR_LIST_DECL_DUAL(VPIG5, VPI24, VPIRSVD);
812SIG_EXPR_LIST_DECL_SINGLE(PWM5, PWM5, AA3_DESC, COND2);
813MS_PIN_DECL(AA3, GPION5, VPIG5, PWM5);
814FUNC_GROUP_DECL(PWM5, AA3);
815
816#define Y3 110
817#define Y3_DESC SIG_DESC_SET(SCU88, 6)
818SIG_EXPR_LIST_DECL_SINGLE(VPIG6, VPI24, VPI24_DESC, Y3_DESC);
819SIG_EXPR_LIST_DECL_SINGLE(PWM6, PWM6, Y3_DESC, COND2);
820MS_PIN_DECL(Y3, GPION6, VPIG6, PWM6);
821FUNC_GROUP_DECL(PWM6, Y3);
822
823#define T4 111
824#define T4_DESC SIG_DESC_SET(SCU88, 7)
825SIG_EXPR_LIST_DECL_SINGLE(VPIG7, VPI24, VPI24_DESC, T4_DESC);
826SIG_EXPR_LIST_DECL_SINGLE(PWM7, PWM7, T4_DESC, COND2);
827MS_PIN_DECL(T4, GPION7, VPIG7, PWM7);
828FUNC_GROUP_DECL(PWM7, T4);
829
f1337856
AJ
830#define U5 112
831SIG_EXPR_LIST_DECL_SINGLE(VPIG8, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 8),
832 COND2);
833SS_PIN_DECL(U5, GPIOO0, VPIG8);
834
835#define U4 113
836SIG_EXPR_LIST_DECL_SINGLE(VPIG9, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 9),
837 COND2);
838SS_PIN_DECL(U4, GPIOO1, VPIG9);
839
840#define V5 114
841SIG_EXPR_LIST_DECL_SINGLE(DASHV5, DASHV5, VPI_24_RSVD_DESC,
842 SIG_DESC_SET(SCU88, 10));
843SS_PIN_DECL(V5, GPIOO2, DASHV5);
844
845#define AB4 115
846SIG_EXPR_LIST_DECL_SINGLE(DASHAB4, DASHAB4, VPI_24_RSVD_DESC,
847 SIG_DESC_SET(SCU88, 11));
848SS_PIN_DECL(AB4, GPIOO3, DASHAB4);
849
850#define AB3 116
851SIG_EXPR_LIST_DECL_SINGLE(VPIR2, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 12),
852 COND2);
853SS_PIN_DECL(AB3, GPIOO4, VPIR2);
854
855#define Y4 117
856SIG_EXPR_LIST_DECL_SINGLE(VPIR3, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 13),
857 COND2);
858SS_PIN_DECL(Y4, GPIOO5, VPIR3);
859
860#define AA4 118
861SIG_EXPR_LIST_DECL_SINGLE(VPIR4, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 14),
862 COND2);
863SS_PIN_DECL(AA4, GPIOO6, VPIR4);
864
865#define W4 119
866SIG_EXPR_LIST_DECL_SINGLE(VPIR5, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 15),
867 COND2);
868SS_PIN_DECL(W4, GPIOO7, VPIR5);
869
870#define V4 120
871SIG_EXPR_LIST_DECL_SINGLE(VPIR6, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 16),
872 COND2);
873SS_PIN_DECL(V4, GPIOP0, VPIR6);
874
875#define W5 121
876SIG_EXPR_LIST_DECL_SINGLE(VPIR7, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 17),
877 COND2);
878SS_PIN_DECL(W5, GPIOP1, VPIR7);
879
880#define AA5 122
881SIG_EXPR_LIST_DECL_SINGLE(VPIR8, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 18),
882 COND2);
883SS_PIN_DECL(AA5, GPIOP2, VPIR8);
884
885#define AB5 123
886SIG_EXPR_LIST_DECL_SINGLE(VPIR9, VPI24, VPI24_DESC, SIG_DESC_SET(SCU88, 19),
887 COND2);
888SS_PIN_DECL(AB5, GPIOP3, VPIR9);
889
890FUNC_GROUP_DECL(VPI24, T1, U2, P4, P3, Y1, AB2, AA1, Y2, AA2, P5, R5, T5, V3,
891 U3, W3, AA3, Y3, T4, U5, U4, AB3, Y4, AA4, W4, V4, W5, AA5,
892 AB5);
893
894#define Y6 124
895SIG_EXPR_LIST_DECL_SINGLE(DASHY6, DASHY6, SIG_DESC_SET(SCU90, 28),
896 SIG_DESC_SET(SCU88, 20));
897SS_PIN_DECL(Y6, GPIOP4, DASHY6);
898
899#define Y5 125
900SIG_EXPR_LIST_DECL_SINGLE(DASHY5, DASHY5, SIG_DESC_SET(SCU90, 28),
901 SIG_DESC_SET(SCU88, 21));
902SS_PIN_DECL(Y5, GPIOP5, DASHY5);
903
904#define W6 126
905SIG_EXPR_LIST_DECL_SINGLE(DASHW6, DASHW6, SIG_DESC_SET(SCU90, 28),
906 SIG_DESC_SET(SCU88, 22));
907SS_PIN_DECL(W6, GPIOP6, DASHW6);
908
56e57cb6
AJ
909#define V6 127
910SIG_EXPR_LIST_DECL_SINGLE(DASHV6, DASHV6, SIG_DESC_SET(SCU90, 28),
f1337856 911 SIG_DESC_SET(SCU88, 23));
56e57cb6
AJ
912SS_PIN_DECL(V6, GPIOP7, DASHV6);
913
914#define I2C3_DESC SIG_DESC_SET(SCU90, 16)
915
916#define A11 128
917SIG_EXPR_LIST_DECL_SINGLE(SCL3, I2C3, I2C3_DESC);
918SS_PIN_DECL(A11, GPIOQ0, SCL3);
919
920#define A10 129
921SIG_EXPR_LIST_DECL_SINGLE(SDA3, I2C3, I2C3_DESC);
922SS_PIN_DECL(A10, GPIOQ1, SDA3);
923
924FUNC_GROUP_DECL(I2C3, A11, A10);
925
926#define I2C4_DESC SIG_DESC_SET(SCU90, 17)
927
928#define A9 130
929SIG_EXPR_LIST_DECL_SINGLE(SCL4, I2C4, I2C4_DESC);
930SS_PIN_DECL(A9, GPIOQ2, SCL4);
931
932#define B9 131
933SIG_EXPR_LIST_DECL_SINGLE(SDA4, I2C4, I2C4_DESC);
934SS_PIN_DECL(B9, GPIOQ3, SDA4);
935
936FUNC_GROUP_DECL(I2C4, A9, B9);
937
938#define I2C14_DESC SIG_DESC_SET(SCU90, 27)
939
940#define N21 132
941SIG_EXPR_LIST_DECL_SINGLE(SCL14, I2C14, I2C14_DESC);
942SS_PIN_DECL(N21, GPIOQ4, SCL14);
943
944#define N22 133
945SIG_EXPR_LIST_DECL_SINGLE(SDA14, I2C14, I2C14_DESC);
946SS_PIN_DECL(N22, GPIOQ5, SDA14);
947
948FUNC_GROUP_DECL(I2C14, N21, N22);
949
950#define B10 134
951SSSF_PIN_DECL(B10, GPIOQ6, OSCCLK, SIG_DESC_SET(SCU2C, 1));
952
953#define N20 135
954SSSF_PIN_DECL(N20, GPIOQ7, PEWAKE, SIG_DESC_SET(SCU2C, 29));
955
f1337856
AJ
956#define AA19 136
957SSSF_PIN_DECL(AA19, GPIOR0, FWSPICS1, SIG_DESC_SET(SCU88, 24), COND2);
958
959#define T19 137
960SSSF_PIN_DECL(T19, GPIOR1, FWSPICS2, SIG_DESC_SET(SCU88, 25), COND2);
961
962#define T17 138
963SSSF_PIN_DECL(T17, GPIOR2, SPI2CS0, SIG_DESC_SET(SCU88, 26), COND2);
964
965#define Y19 139
966SSSF_PIN_DECL(Y19, GPIOR3, SPI2CK, SIG_DESC_SET(SCU88, 27), COND2);
967
968#define W19 140
969SSSF_PIN_DECL(W19, GPIOR4, SPI2MOSI, SIG_DESC_SET(SCU88, 28), COND2);
970
971#define V19 141
972SSSF_PIN_DECL(V19, GPIOR5, SPI2MISO, SIG_DESC_SET(SCU88, 29), COND2);
973
56e57cb6
AJ
974#define D8 142
975SIG_EXPR_LIST_DECL_SINGLE(MDC1, MDIO1, SIG_DESC_SET(SCU88, 30));
976SS_PIN_DECL(D8, GPIOR6, MDC1);
977
978#define E10 143
979SIG_EXPR_LIST_DECL_SINGLE(MDIO1, MDIO1, SIG_DESC_SET(SCU88, 31));
980SS_PIN_DECL(E10, GPIOR7, MDIO1);
981
982FUNC_GROUP_DECL(MDIO1, D8, E10);
983
f1337856
AJ
984#define VPOOFF0_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 0, 0 }
985#define VPO_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 1, 0 }
986#define VPOOFF1_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 2, 0 }
987#define VPOOFF2_DESC { ASPEED_IP_SCU, SCU94, GENMASK(1, 0), 3, 0 }
988
989#define CRT_DVO_EN_DESC SIG_DESC_IP_SET(ASPEED_IP_GFX, GFX064, 7)
990
991#define V20 144
992#define V20_DESC SIG_DESC_SET(SCU8C, 0)
993SIG_EXPR_DECL(VPOB2, VPO, V20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
994SIG_EXPR_DECL(VPOB2, VPOOFF1, V20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
995SIG_EXPR_DECL(VPOB2, VPOOFF2, V20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
996SIG_EXPR_LIST_DECL(VPOB2, SIG_EXPR_PTR(VPOB2, VPO),
997 SIG_EXPR_PTR(VPOB2, VPOOFF1), SIG_EXPR_PTR(VPOB2, VPOOFF2));
998SIG_EXPR_LIST_DECL_SINGLE(SPI2CS1, SPI2CS1, V20_DESC);
999MS_PIN_DECL(V20, GPIOS0, VPOB2, SPI2CS1);
1000FUNC_GROUP_DECL(SPI2CS1, V20);
1001
1002#define U19 145
1003#define U19_DESC SIG_DESC_SET(SCU8C, 1)
1004SIG_EXPR_DECL(VPOB3, VPO, U19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1005SIG_EXPR_DECL(VPOB3, VPOOFF1, U19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1006SIG_EXPR_DECL(VPOB3, VPOOFF2, U19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1007SIG_EXPR_LIST_DECL(VPOB3, SIG_EXPR_PTR(VPOB3, VPO),
1008 SIG_EXPR_PTR(VPOB3, VPOOFF1), SIG_EXPR_PTR(VPOB3, VPOOFF2));
1009SIG_EXPR_LIST_DECL_SINGLE(BMCINT, BMCINT, U19_DESC);
1010MS_PIN_DECL(U19, GPIOS1, VPOB3, BMCINT);
1011FUNC_GROUP_DECL(BMCINT, U19);
1012
1013#define R18 146
1014#define R18_DESC SIG_DESC_SET(SCU8C, 2)
1015SIG_EXPR_DECL(VPOB4, VPO, R18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1016SIG_EXPR_DECL(VPOB4, VPOOFF1, R18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1017SIG_EXPR_DECL(VPOB4, VPOOFF2, R18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1018SIG_EXPR_LIST_DECL(VPOB4, SIG_EXPR_PTR(VPOB4, VPO),
1019 SIG_EXPR_PTR(VPOB4, VPOOFF1), SIG_EXPR_PTR(VPOB4, VPOOFF2));
1020SIG_EXPR_LIST_DECL_SINGLE(SALT5, SALT5, R18_DESC);
1021MS_PIN_DECL(R18, GPIOS2, VPOB4, SALT5);
1022FUNC_GROUP_DECL(SALT5, R18);
1023
1024#define P18 147
1025#define P18_DESC SIG_DESC_SET(SCU8C, 3)
1026SIG_EXPR_DECL(VPOB5, VPO, P18_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1027SIG_EXPR_DECL(VPOB5, VPOOFF1, P18_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1028SIG_EXPR_DECL(VPOB5, VPOOFF2, P18_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1029SIG_EXPR_LIST_DECL(VPOB5, SIG_EXPR_PTR(VPOB5, VPO),
1030 SIG_EXPR_PTR(VPOB5, VPOOFF1), SIG_EXPR_PTR(VPOB5, VPOOFF2));
1031SIG_EXPR_LIST_DECL_SINGLE(SALT6, SALT6, P18_DESC);
1032MS_PIN_DECL(P18, GPIOS3, VPOB5, SALT6);
1033FUNC_GROUP_DECL(SALT6, P18);
1034
1035#define R19 148
1036#define R19_DESC SIG_DESC_SET(SCU8C, 4)
1037SIG_EXPR_DECL(VPOB6, VPO, R19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1038SIG_EXPR_DECL(VPOB6, VPOOFF1, R19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1039SIG_EXPR_DECL(VPOB6, VPOOFF2, R19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1040SIG_EXPR_LIST_DECL(VPOB6, SIG_EXPR_PTR(VPOB6, VPO),
1041 SIG_EXPR_PTR(VPOB6, VPOOFF1), SIG_EXPR_PTR(VPOB6, VPOOFF2));
1042SS_PIN_DECL(R19, GPIOS4, VPOB6);
1043
1044#define W20 149
1045#define W20_DESC SIG_DESC_SET(SCU8C, 5)
1046SIG_EXPR_DECL(VPOB7, VPO, W20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1047SIG_EXPR_DECL(VPOB7, VPOOFF1, W20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1048SIG_EXPR_DECL(VPOB7, VPOOFF2, W20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1049SIG_EXPR_LIST_DECL(VPOB7, SIG_EXPR_PTR(VPOB7, VPO),
1050 SIG_EXPR_PTR(VPOB7, VPOOFF1), SIG_EXPR_PTR(VPOB7, VPOOFF2));
1051SS_PIN_DECL(W20, GPIOS5, VPOB7);
1052
1053#define U20 150
1054#define U20_DESC SIG_DESC_SET(SCU8C, 6)
1055SIG_EXPR_DECL(VPOB8, VPO, U20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1056SIG_EXPR_DECL(VPOB8, VPOOFF1, U20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1057SIG_EXPR_DECL(VPOB8, VPOOFF2, U20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1058SIG_EXPR_LIST_DECL(VPOB8, SIG_EXPR_PTR(VPOB8, VPO),
1059 SIG_EXPR_PTR(VPOB8, VPOOFF1), SIG_EXPR_PTR(VPOB8, VPOOFF2));
1060SS_PIN_DECL(U20, GPIOS6, VPOB8);
1061
1062#define AA20 151
1063#define AA20_DESC SIG_DESC_SET(SCU8C, 7)
1064SIG_EXPR_DECL(VPOB9, VPO, AA20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1065SIG_EXPR_DECL(VPOB9, VPOOFF1, AA20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1066SIG_EXPR_DECL(VPOB9, VPOOFF2, AA20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1067SIG_EXPR_LIST_DECL(VPOB9, SIG_EXPR_PTR(VPOB9, VPO),
1068 SIG_EXPR_PTR(VPOB9, VPOOFF1), SIG_EXPR_PTR(VPOB9, VPOOFF2));
1069SS_PIN_DECL(AA20, GPIOS7, VPOB9);
1070
56e57cb6
AJ
1071/* RGMII1/RMII1 */
1072
1073#define RMII1_DESC SIG_DESC_BIT(HW_STRAP1, 6, 0)
1074#define RMII2_DESC SIG_DESC_BIT(HW_STRAP1, 7, 0)
1075
1076#define B5 152
1077SIG_EXPR_LIST_DECL_SINGLE(GPIOT0, GPIOT0, SIG_DESC_SET(SCUA0, 0));
1078SIG_EXPR_LIST_DECL_SINGLE(RMII1RCLKO, RMII1, RMII1_DESC,
1079 SIG_DESC_SET(SCU48, 29));
1080SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXCK, RGMII1);
1081MS_PIN_DECL_(B5, SIG_EXPR_LIST_PTR(GPIOT0), SIG_EXPR_LIST_PTR(RMII1RCLKO),
1082 SIG_EXPR_LIST_PTR(RGMII1TXCK));
1083
1084#define E9 153
1085SIG_EXPR_LIST_DECL_SINGLE(GPIOT1, GPIOT1, SIG_DESC_SET(SCUA0, 1));
1086SIG_EXPR_LIST_DECL_SINGLE(RMII1TXEN, RMII1, RMII1_DESC);
1087SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXCTL, RGMII1);
1088MS_PIN_DECL_(E9, SIG_EXPR_LIST_PTR(GPIOT1), SIG_EXPR_LIST_PTR(RMII1TXEN),
1089 SIG_EXPR_LIST_PTR(RGMII1TXCTL));
1090
1091#define F9 154
1092SIG_EXPR_LIST_DECL_SINGLE(GPIOT2, GPIOT2, SIG_DESC_SET(SCUA0, 2));
1093SIG_EXPR_LIST_DECL_SINGLE(RMII1TXD0, RMII1, RMII1_DESC);
1094SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD0, RGMII1);
1095MS_PIN_DECL_(F9, SIG_EXPR_LIST_PTR(GPIOT2), SIG_EXPR_LIST_PTR(RMII1TXD0),
1096 SIG_EXPR_LIST_PTR(RGMII1TXD0));
1097
1098#define A5 155
1099SIG_EXPR_LIST_DECL_SINGLE(GPIOT3, GPIOT3, SIG_DESC_SET(SCUA0, 3));
1100SIG_EXPR_LIST_DECL_SINGLE(RMII1TXD1, RMII1, RMII1_DESC);
1101SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD1, RGMII1);
1102MS_PIN_DECL_(A5, SIG_EXPR_LIST_PTR(GPIOT3), SIG_EXPR_LIST_PTR(RMII1TXD1),
1103 SIG_EXPR_LIST_PTR(RGMII1TXD1));
1104
1105#define E7 156
1106SIG_EXPR_LIST_DECL_SINGLE(GPIOT4, GPIOT4, SIG_DESC_SET(SCUA0, 4));
1107SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH0, RMII1, RMII1_DESC);
1108SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD2, RGMII1);
1109MS_PIN_DECL_(E7, SIG_EXPR_LIST_PTR(GPIOT4), SIG_EXPR_LIST_PTR(RMII1DASH0),
1110 SIG_EXPR_LIST_PTR(RGMII1TXD2));
1111
1112#define D7 157
1113SIG_EXPR_LIST_DECL_SINGLE(GPIOT5, GPIOT5, SIG_DESC_SET(SCUA0, 5));
1114SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH1, RMII1, RMII1_DESC);
1115SIG_EXPR_LIST_DECL_SINGLE(RGMII1TXD3, RGMII1);
1116MS_PIN_DECL_(D7, SIG_EXPR_LIST_PTR(GPIOT5), SIG_EXPR_LIST_PTR(RMII1DASH1),
1117 SIG_EXPR_LIST_PTR(RGMII1TXD3));
1118
1119#define B2 158
1120SIG_EXPR_LIST_DECL_SINGLE(GPIOT6, GPIOT6, SIG_DESC_SET(SCUA0, 6));
1121SIG_EXPR_LIST_DECL_SINGLE(RMII2RCLKO, RMII2, RMII2_DESC,
1122 SIG_DESC_SET(SCU48, 30));
1123SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXCK, RGMII2);
1124MS_PIN_DECL_(B2, SIG_EXPR_LIST_PTR(GPIOT6), SIG_EXPR_LIST_PTR(RMII2RCLKO),
1125 SIG_EXPR_LIST_PTR(RGMII2TXCK));
1126
1127#define B1 159
1128SIG_EXPR_LIST_DECL_SINGLE(GPIOT7, GPIOT7, SIG_DESC_SET(SCUA0, 7));
1129SIG_EXPR_LIST_DECL_SINGLE(RMII2TXEN, RMII2, RMII2_DESC);
1130SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXCTL, RGMII2);
1131MS_PIN_DECL_(B1, SIG_EXPR_LIST_PTR(GPIOT7), SIG_EXPR_LIST_PTR(RMII2TXEN),
1132 SIG_EXPR_LIST_PTR(RGMII2TXCTL));
1133
1134#define A2 160
1135SIG_EXPR_LIST_DECL_SINGLE(GPIOU0, GPIOU0, SIG_DESC_SET(SCUA0, 8));
1136SIG_EXPR_LIST_DECL_SINGLE(RMII2TXD0, RMII2, RMII2_DESC);
1137SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD0, RGMII2);
1138MS_PIN_DECL_(A2, SIG_EXPR_LIST_PTR(GPIOU0), SIG_EXPR_LIST_PTR(RMII2TXD0),
1139 SIG_EXPR_LIST_PTR(RGMII2TXD0));
1140
1141#define B3 161
1142SIG_EXPR_LIST_DECL_SINGLE(GPIOU1, GPIOU1, SIG_DESC_SET(SCUA0, 9));
1143SIG_EXPR_LIST_DECL_SINGLE(RMII2TXD1, RMII2, RMII2_DESC);
1144SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD1, RGMII2);
1145MS_PIN_DECL_(B3, SIG_EXPR_LIST_PTR(GPIOU1), SIG_EXPR_LIST_PTR(RMII2TXD1),
1146 SIG_EXPR_LIST_PTR(RGMII2TXD1));
1147
1148#define D5 162
1149SIG_EXPR_LIST_DECL_SINGLE(GPIOU2, GPIOU2, SIG_DESC_SET(SCUA0, 10));
1150SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH0, RMII2, RMII2_DESC);
1151SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD2, RGMII2);
1152MS_PIN_DECL_(D5, SIG_EXPR_LIST_PTR(GPIOU2), SIG_EXPR_LIST_PTR(RMII2DASH0),
1153 SIG_EXPR_LIST_PTR(RGMII2TXD2));
1154
1155#define D4 163
1156SIG_EXPR_LIST_DECL_SINGLE(GPIOU3, GPIOU3, SIG_DESC_SET(SCUA0, 11));
1157SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH1, RMII2, RMII2_DESC);
1158SIG_EXPR_LIST_DECL_SINGLE(RGMII2TXD3, RGMII2);
1159MS_PIN_DECL_(D4, SIG_EXPR_LIST_PTR(GPIOU3), SIG_EXPR_LIST_PTR(RMII2DASH1),
1160 SIG_EXPR_LIST_PTR(RGMII2TXD3));
1161
1162#define B4 164
1163SIG_EXPR_LIST_DECL_SINGLE(GPIOU4, GPIOU4, SIG_DESC_SET(SCUA0, 12));
1164SIG_EXPR_LIST_DECL_SINGLE(RMII1RCLKI, RMII1, RMII1_DESC);
1165SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXCK, RGMII1);
1166MS_PIN_DECL_(B4, SIG_EXPR_LIST_PTR(GPIOU4), SIG_EXPR_LIST_PTR(RMII1RCLKI),
1167 SIG_EXPR_LIST_PTR(RGMII1RXCK));
1168
1169#define A4 165
1170SIG_EXPR_LIST_DECL_SINGLE(GPIOU5, GPIOU5, SIG_DESC_SET(SCUA0, 13));
1171SIG_EXPR_LIST_DECL_SINGLE(RMII1DASH2, RMII1, RMII1_DESC);
1172SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXCTL, RGMII1);
1173MS_PIN_DECL_(A4, SIG_EXPR_LIST_PTR(GPIOU5), SIG_EXPR_LIST_PTR(RMII1DASH2),
1174 SIG_EXPR_LIST_PTR(RGMII1RXCTL));
1175
1176#define A3 166
1177SIG_EXPR_LIST_DECL_SINGLE(GPIOU6, GPIOU6, SIG_DESC_SET(SCUA0, 14));
1178SIG_EXPR_LIST_DECL_SINGLE(RMII1RXD0, RMII1, RMII1_DESC);
1179SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD0, RGMII1);
1180MS_PIN_DECL_(A3, SIG_EXPR_LIST_PTR(GPIOU6), SIG_EXPR_LIST_PTR(RMII1RXD0),
1181 SIG_EXPR_LIST_PTR(RGMII1RXD0));
1182
1183#define D6 167
1184SIG_EXPR_LIST_DECL_SINGLE(GPIOU7, GPIOU7, SIG_DESC_SET(SCUA0, 15));
1185SIG_EXPR_LIST_DECL_SINGLE(RMII1RXD1, RMII1, RMII1_DESC);
1186SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD1, RGMII1);
1187MS_PIN_DECL_(D6, SIG_EXPR_LIST_PTR(GPIOU7), SIG_EXPR_LIST_PTR(RMII1RXD1),
1188 SIG_EXPR_LIST_PTR(RGMII1RXD1));
1189
1190#define C5 168
1191SIG_EXPR_LIST_DECL_SINGLE(GPIOV0, GPIOV0, SIG_DESC_SET(SCUA0, 16));
1192SIG_EXPR_LIST_DECL_SINGLE(RMII1CRSDV, RMII1, RMII1_DESC);
1193SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD2, RGMII1);
1194MS_PIN_DECL_(C5, SIG_EXPR_LIST_PTR(GPIOV0), SIG_EXPR_LIST_PTR(RMII1CRSDV),
1195 SIG_EXPR_LIST_PTR(RGMII1RXD2));
1196
1197#define C4 169
1198SIG_EXPR_LIST_DECL_SINGLE(GPIOV1, GPIOV1, SIG_DESC_SET(SCUA0, 17));
1199SIG_EXPR_LIST_DECL_SINGLE(RMII1RXER, RMII1, RMII1_DESC);
1200SIG_EXPR_LIST_DECL_SINGLE(RGMII1RXD3, RGMII1);
1201MS_PIN_DECL_(C4, SIG_EXPR_LIST_PTR(GPIOV1), SIG_EXPR_LIST_PTR(RMII1RXER),
1202 SIG_EXPR_LIST_PTR(RGMII1RXD3));
1203
1204FUNC_GROUP_DECL(RGMII1, B4, A4, A3, D6, C5, C4, B5, E9, F9, A5, E7, D7);
1205FUNC_GROUP_DECL(RMII1, B4, A3, D6, C5, C4, B5, E9, F9, A5);
1206
1207#define C2 170
1208SIG_EXPR_LIST_DECL_SINGLE(GPIOV2, GPIOV2, SIG_DESC_SET(SCUA0, 18));
1209SIG_EXPR_LIST_DECL_SINGLE(RMII2RCLKI, RMII2, RMII2_DESC);
1210SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXCK, RGMII2);
1211MS_PIN_DECL_(C2, SIG_EXPR_LIST_PTR(GPIOV2), SIG_EXPR_LIST_PTR(RMII2RCLKI),
1212 SIG_EXPR_LIST_PTR(RGMII2RXCK));
1213
1214#define C1 171
1215SIG_EXPR_LIST_DECL_SINGLE(GPIOV3, GPIOV3, SIG_DESC_SET(SCUA0, 19));
1216SIG_EXPR_LIST_DECL_SINGLE(RMII2DASH2, RMII2, RMII2_DESC);
1217SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXCTL, RGMII2);
1218MS_PIN_DECL_(C1, SIG_EXPR_LIST_PTR(GPIOV3), SIG_EXPR_LIST_PTR(RMII2DASH2),
1219 SIG_EXPR_LIST_PTR(RGMII2RXCTL));
1220
1221#define C3 172
1222SIG_EXPR_LIST_DECL_SINGLE(GPIOV4, GPIOV4, SIG_DESC_SET(SCUA0, 20));
1223SIG_EXPR_LIST_DECL_SINGLE(RMII2RXD0, RMII2, RMII2_DESC);
1224SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD0, RGMII2);
1225MS_PIN_DECL_(C3, SIG_EXPR_LIST_PTR(GPIOV4), SIG_EXPR_LIST_PTR(RMII2RXD0),
1226 SIG_EXPR_LIST_PTR(RGMII2RXD0));
1227
1228#define D1 173
1229SIG_EXPR_LIST_DECL_SINGLE(GPIOV5, GPIOV5, SIG_DESC_SET(SCUA0, 21));
1230SIG_EXPR_LIST_DECL_SINGLE(RMII2RXD1, RMII2, RMII2_DESC);
1231SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD1, RGMII2);
1232MS_PIN_DECL_(D1, SIG_EXPR_LIST_PTR(GPIOV5), SIG_EXPR_LIST_PTR(RMII2RXD1),
1233 SIG_EXPR_LIST_PTR(RGMII2RXD1));
1234
1235#define D2 174
1236SIG_EXPR_LIST_DECL_SINGLE(GPIOV6, GPIOV6, SIG_DESC_SET(SCUA0, 22));
1237SIG_EXPR_LIST_DECL_SINGLE(RMII2CRSDV, RMII2, RMII2_DESC);
1238SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD2, RGMII2);
1239MS_PIN_DECL_(D2, SIG_EXPR_LIST_PTR(GPIOV6), SIG_EXPR_LIST_PTR(RMII2CRSDV),
1240 SIG_EXPR_LIST_PTR(RGMII2RXD2));
1241
1242#define E6 175
1243SIG_EXPR_LIST_DECL_SINGLE(GPIOV7, GPIOV7, SIG_DESC_SET(SCUA0, 23));
1244SIG_EXPR_LIST_DECL_SINGLE(RMII2RXER, RMII2, RMII2_DESC);
1245SIG_EXPR_LIST_DECL_SINGLE(RGMII2RXD3, RGMII2);
1246MS_PIN_DECL_(E6, SIG_EXPR_LIST_PTR(GPIOV7), SIG_EXPR_LIST_PTR(RMII2RXER),
1247 SIG_EXPR_LIST_PTR(RGMII2RXD3));
1248
1249FUNC_GROUP_DECL(RGMII2, B2, B1, A2, B3, D5, D4, C2, C1, C3, D1, D2, E6);
1250FUNC_GROUP_DECL(RMII2, B2, B1, A2, B3, C2, C3, D1, D2, E6);
1251
f1337856
AJ
1252#define F4 176
1253SIG_EXPR_LIST_DECL_SINGLE(GPIOW0, GPIOW0, SIG_DESC_SET(SCUA0, 24));
1254SIG_EXPR_LIST_DECL_SINGLE(ADC0, ADC0);
1255MS_PIN_DECL_(F4, SIG_EXPR_LIST_PTR(GPIOW0), SIG_EXPR_LIST_PTR(ADC0));
1256FUNC_GROUP_DECL(ADC0, F4);
1257
1258#define F5 177
1259SIG_EXPR_LIST_DECL_SINGLE(GPIOW1, GPIOW1, SIG_DESC_SET(SCUA0, 25));
1260SIG_EXPR_LIST_DECL_SINGLE(ADC1, ADC1);
1261MS_PIN_DECL_(F5, SIG_EXPR_LIST_PTR(GPIOW1), SIG_EXPR_LIST_PTR(ADC1));
1262FUNC_GROUP_DECL(ADC1, F5);
1263
1264#define E2 178
1265SIG_EXPR_LIST_DECL_SINGLE(GPIOW2, GPIOW2, SIG_DESC_SET(SCUA0, 26));
1266SIG_EXPR_LIST_DECL_SINGLE(ADC2, ADC2);
1267MS_PIN_DECL_(E2, SIG_EXPR_LIST_PTR(GPIOW2), SIG_EXPR_LIST_PTR(ADC2));
1268FUNC_GROUP_DECL(ADC2, E2);
1269
1270#define E1 179
1271SIG_EXPR_LIST_DECL_SINGLE(GPIOW3, GPIOW3, SIG_DESC_SET(SCUA0, 27));
1272SIG_EXPR_LIST_DECL_SINGLE(ADC3, ADC3);
1273MS_PIN_DECL_(E1, SIG_EXPR_LIST_PTR(GPIOW3), SIG_EXPR_LIST_PTR(ADC3));
1274FUNC_GROUP_DECL(ADC3, E1);
1275
1276#define F3 180
1277SIG_EXPR_LIST_DECL_SINGLE(GPIOW4, GPIOW4, SIG_DESC_SET(SCUA0, 28));
1278SIG_EXPR_LIST_DECL_SINGLE(ADC4, ADC4);
1279MS_PIN_DECL_(F3, SIG_EXPR_LIST_PTR(GPIOW4), SIG_EXPR_LIST_PTR(ADC4));
1280FUNC_GROUP_DECL(ADC4, F3);
1281
1282#define E3 181
1283SIG_EXPR_LIST_DECL_SINGLE(GPIOW5, GPIOW5, SIG_DESC_SET(SCUA0, 29));
1284SIG_EXPR_LIST_DECL_SINGLE(ADC5, ADC5);
1285MS_PIN_DECL_(E3, SIG_EXPR_LIST_PTR(GPIOW5), SIG_EXPR_LIST_PTR(ADC5));
1286FUNC_GROUP_DECL(ADC5, E3);
1287
1288#define G5 182
1289SIG_EXPR_LIST_DECL_SINGLE(GPIOW6, GPIOW6, SIG_DESC_SET(SCUA0, 30));
1290SIG_EXPR_LIST_DECL_SINGLE(ADC6, ADC6);
1291MS_PIN_DECL_(G5, SIG_EXPR_LIST_PTR(GPIOW6), SIG_EXPR_LIST_PTR(ADC6));
1292FUNC_GROUP_DECL(ADC6, G5);
1293
1294#define G4 183
1295SIG_EXPR_LIST_DECL_SINGLE(GPIOW7, GPIOW7, SIG_DESC_SET(SCUA0, 31));
1296SIG_EXPR_LIST_DECL_SINGLE(ADC7, ADC7);
1297MS_PIN_DECL_(G4, SIG_EXPR_LIST_PTR(GPIOW7), SIG_EXPR_LIST_PTR(ADC7));
1298FUNC_GROUP_DECL(ADC7, G4);
1299
1300#define F2 184
1301SIG_EXPR_LIST_DECL_SINGLE(GPIOX0, GPIOX0, SIG_DESC_SET(SCUA4, 0));
1302SIG_EXPR_LIST_DECL_SINGLE(ADC8, ADC8);
1303MS_PIN_DECL_(F2, SIG_EXPR_LIST_PTR(GPIOX0), SIG_EXPR_LIST_PTR(ADC8));
1304FUNC_GROUP_DECL(ADC8, F2);
1305
1306#define G3 185
1307SIG_EXPR_LIST_DECL_SINGLE(GPIOX1, GPIOX1, SIG_DESC_SET(SCUA4, 1));
1308SIG_EXPR_LIST_DECL_SINGLE(ADC9, ADC9);
1309MS_PIN_DECL_(G3, SIG_EXPR_LIST_PTR(GPIOX1), SIG_EXPR_LIST_PTR(ADC9));
1310FUNC_GROUP_DECL(ADC9, G3);
1311
1312#define G2 186
1313SIG_EXPR_LIST_DECL_SINGLE(GPIOX2, GPIOX2, SIG_DESC_SET(SCUA4, 2));
1314SIG_EXPR_LIST_DECL_SINGLE(ADC10, ADC10);
1315MS_PIN_DECL_(G2, SIG_EXPR_LIST_PTR(GPIOX2), SIG_EXPR_LIST_PTR(ADC10));
1316FUNC_GROUP_DECL(ADC10, G2);
1317
1318#define F1 187
1319SIG_EXPR_LIST_DECL_SINGLE(GPIOX3, GPIOX3, SIG_DESC_SET(SCUA4, 3));
1320SIG_EXPR_LIST_DECL_SINGLE(ADC11, ADC11);
1321MS_PIN_DECL_(F1, SIG_EXPR_LIST_PTR(GPIOX3), SIG_EXPR_LIST_PTR(ADC11));
1322FUNC_GROUP_DECL(ADC11, F1);
1323
1324#define H5 188
1325SIG_EXPR_LIST_DECL_SINGLE(GPIOX4, GPIOX4, SIG_DESC_SET(SCUA4, 4));
1326SIG_EXPR_LIST_DECL_SINGLE(ADC12, ADC12);
1327MS_PIN_DECL_(H5, SIG_EXPR_LIST_PTR(GPIOX4), SIG_EXPR_LIST_PTR(ADC12));
1328FUNC_GROUP_DECL(ADC12, H5);
1329
1330#define G1 189
1331SIG_EXPR_LIST_DECL_SINGLE(GPIOX5, GPIOX5, SIG_DESC_SET(SCUA4, 5));
1332SIG_EXPR_LIST_DECL_SINGLE(ADC13, ADC13);
1333MS_PIN_DECL_(G1, SIG_EXPR_LIST_PTR(GPIOX5), SIG_EXPR_LIST_PTR(ADC13));
1334FUNC_GROUP_DECL(ADC13, G1);
1335
1336#define H3 190
1337SIG_EXPR_LIST_DECL_SINGLE(GPIOX6, GPIOX6, SIG_DESC_SET(SCUA4, 6));
1338SIG_EXPR_LIST_DECL_SINGLE(ADC14, ADC14);
1339MS_PIN_DECL_(H3, SIG_EXPR_LIST_PTR(GPIOX6), SIG_EXPR_LIST_PTR(ADC14));
1340FUNC_GROUP_DECL(ADC14, H3);
1341
1342#define H4 191
1343SIG_EXPR_LIST_DECL_SINGLE(GPIOX7, GPIOX7, SIG_DESC_SET(SCUA4, 7));
1344SIG_EXPR_LIST_DECL_SINGLE(ADC15, ADC15);
1345MS_PIN_DECL_(H4, SIG_EXPR_LIST_PTR(GPIOX7), SIG_EXPR_LIST_PTR(ADC15));
1346FUNC_GROUP_DECL(ADC15, H4);
1347
1348#define ACPI_DESC SIG_DESC_SET(HW_STRAP1, 19)
1349
1350#define R22 192
1351SIG_EXPR_DECL(SIOS3, SIOS3, SIG_DESC_SET(SCUA4, 8));
1352SIG_EXPR_DECL(SIOS3, ACPI, ACPI_DESC);
1353SIG_EXPR_LIST_DECL_DUAL(SIOS3, SIOS3, ACPI);
1354SIG_EXPR_LIST_DECL_SINGLE(DASHR22, DASHR22, SIG_DESC_SET(SCU94, 10));
1355MS_PIN_DECL(R22, GPIOY0, SIOS3, DASHR22);
1356FUNC_GROUP_DECL(SIOS3, R22);
1357
1358#define R21 193
1359SIG_EXPR_DECL(SIOS5, SIOS5, SIG_DESC_SET(SCUA4, 9));
1360SIG_EXPR_DECL(SIOS5, ACPI, ACPI_DESC);
1361SIG_EXPR_LIST_DECL_DUAL(SIOS5, SIOS5, ACPI);
1362SIG_EXPR_LIST_DECL_SINGLE(DASHR21, DASHR21, SIG_DESC_SET(SCU94, 10));
1363MS_PIN_DECL(R21, GPIOY1, SIOS5, DASHR21);
1364FUNC_GROUP_DECL(SIOS5, R21);
1365
1366#define P22 194
1367SIG_EXPR_DECL(SIOPWREQ, SIOPWREQ, SIG_DESC_SET(SCUA4, 10));
1368SIG_EXPR_DECL(SIOPWREQ, ACPI, ACPI_DESC);
1369SIG_EXPR_LIST_DECL_DUAL(SIOPWREQ, SIOPWREQ, ACPI);
1370SIG_EXPR_LIST_DECL_SINGLE(DASHP22, DASHP22, SIG_DESC_SET(SCU94, 11));
1371MS_PIN_DECL(P22, GPIOY2, SIOPWREQ, DASHP22);
1372FUNC_GROUP_DECL(SIOPWREQ, P22);
1373
1374#define P21 195
1375SIG_EXPR_DECL(SIOONCTRL, SIOONCTRL, SIG_DESC_SET(SCUA4, 11));
1376SIG_EXPR_DECL(SIOONCTRL, ACPI, ACPI_DESC);
1377SIG_EXPR_LIST_DECL_DUAL(SIOONCTRL, SIOONCTRL, ACPI);
1378SIG_EXPR_LIST_DECL_SINGLE(DASHP21, DASHP21, SIG_DESC_SET(SCU94, 11));
1379MS_PIN_DECL(P21, GPIOY3, SIOONCTRL, DASHP21);
1380FUNC_GROUP_DECL(SIOONCTRL, P21);
1381
1382#define M18 196
1383SSSF_PIN_DECL(M18, GPIOY4, SCL1, SIG_DESC_SET(SCUA4, 12));
1384
1385#define M19 197
1386SSSF_PIN_DECL(M19, GPIOY5, SDA1, SIG_DESC_SET(SCUA4, 13));
1387
1388#define M20 198
1389SSSF_PIN_DECL(M20, GPIOY6, SCL2, SIG_DESC_SET(SCUA4, 14));
1390
1391#define P20 199
1392SSSF_PIN_DECL(P20, GPIOY7, SDA2, SIG_DESC_SET(SCUA4, 15));
1393
1394#define PNOR_DESC SIG_DESC_SET(SCU90, 31)
1395
1396#define Y20 200
1397#define Y20_DESC SIG_DESC_SET(SCUA4, 16)
1398SIG_EXPR_DECL(VPOG2, VPO, Y20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1399SIG_EXPR_DECL(VPOG2, VPOOFF1, Y20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1400SIG_EXPR_DECL(VPOG2, VPOOFF2, Y20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1401SIG_EXPR_LIST_DECL(VPOG2, SIG_EXPR_PTR(VPOG2, VPO),
1402 SIG_EXPR_PTR(VPOG2, VPOOFF1), SIG_EXPR_PTR(VPOG2, VPOOFF2));
1403SIG_EXPR_DECL(SIOPBI, SIOPBI, Y20_DESC);
1404SIG_EXPR_DECL(SIOPBI, ACPI, Y20_DESC);
1405SIG_EXPR_LIST_DECL_DUAL(SIOPBI, SIOPBI, ACPI);
1406SIG_EXPR_LIST_DECL_SINGLE(NORA0, PNOR, PNOR_DESC);
1407SIG_EXPR_LIST_DECL_SINGLE(GPIOZ0, GPIOZ0);
1408MS_PIN_DECL_(Y20, SIG_EXPR_LIST_PTR(VPOG2), SIG_EXPR_LIST_PTR(SIOPBI),
1409 SIG_EXPR_LIST_PTR(NORA0), SIG_EXPR_LIST_PTR(GPIOZ0));
1410FUNC_GROUP_DECL(SIOPBI, Y20);
1411
1412#define AB20 201
1413#define AB20_DESC SIG_DESC_SET(SCUA4, 17)
1414SIG_EXPR_DECL(VPOG3, VPO, AB20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1415SIG_EXPR_DECL(VPOG3, VPOOFF1, AB20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1416SIG_EXPR_DECL(VPOG3, VPOOFF2, AB20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1417SIG_EXPR_LIST_DECL(VPOG3, SIG_EXPR_PTR(VPOG3, VPO),
1418 SIG_EXPR_PTR(VPOG3, VPOOFF1), SIG_EXPR_PTR(VPOG3, VPOOFF2));
1419SIG_EXPR_DECL(SIOPWRGD, SIOPWRGD, AB20_DESC);
1420SIG_EXPR_DECL(SIOPWRGD, ACPI, AB20_DESC);
1421SIG_EXPR_LIST_DECL_DUAL(SIOPWRGD, SIOPWRGD, ACPI);
1422SIG_EXPR_LIST_DECL_SINGLE(NORA1, PNOR, PNOR_DESC);
1423SIG_EXPR_LIST_DECL_SINGLE(GPIOZ1, GPIOZ1);
1424MS_PIN_DECL_(AB20, SIG_EXPR_LIST_PTR(VPOG3), SIG_EXPR_LIST_PTR(SIOPWRGD),
1425 SIG_EXPR_LIST_PTR(NORA1), SIG_EXPR_LIST_PTR(GPIOZ1));
1426FUNC_GROUP_DECL(SIOPWRGD, AB20);
1427
1428#define AB21 202
1429#define AB21_DESC SIG_DESC_SET(SCUA4, 18)
1430SIG_EXPR_DECL(VPOG4, VPO, AB21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1431SIG_EXPR_DECL(VPOG4, VPOOFF1, AB21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1432SIG_EXPR_DECL(VPOG4, VPOOFF2, AB21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1433SIG_EXPR_LIST_DECL(VPOG4, SIG_EXPR_PTR(VPOG4, VPO),
1434 SIG_EXPR_PTR(VPOG4, VPOOFF1), SIG_EXPR_PTR(VPOG4, VPOOFF2));
1435SIG_EXPR_DECL(SIOPBO, SIOPBO, AB21_DESC);
1436SIG_EXPR_DECL(SIOPBO, ACPI, AB21_DESC);
1437SIG_EXPR_LIST_DECL_DUAL(SIOPBO, SIOPBO, ACPI);
1438SIG_EXPR_LIST_DECL_SINGLE(NORA2, PNOR, PNOR_DESC);
1439SIG_EXPR_LIST_DECL_SINGLE(GPIOZ2, GPIOZ2);
1440MS_PIN_DECL_(AB21, SIG_EXPR_LIST_PTR(VPOG4), SIG_EXPR_LIST_PTR(SIOPBO),
1441 SIG_EXPR_LIST_PTR(NORA2), SIG_EXPR_LIST_PTR(GPIOZ2));
1442FUNC_GROUP_DECL(SIOPBO, AB21);
1443
1444#define AA21 203
1445#define AA21_DESC SIG_DESC_SET(SCUA4, 19)
1446SIG_EXPR_DECL(VPOG5, VPO, AA21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1447SIG_EXPR_DECL(VPOG5, VPOOFF1, AA21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1448SIG_EXPR_DECL(VPOG5, VPOOFF2, AA21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1449SIG_EXPR_LIST_DECL(VPOG5, SIG_EXPR_PTR(VPOG5, VPO),
1450 SIG_EXPR_PTR(VPOG5, VPOOFF1), SIG_EXPR_PTR(VPOG5, VPOOFF2));
1451SIG_EXPR_DECL(SIOSCI, SIOSCI, AA21_DESC);
1452SIG_EXPR_DECL(SIOSCI, ACPI, AA21_DESC);
1453SIG_EXPR_LIST_DECL_DUAL(SIOSCI, SIOSCI, ACPI);
1454SIG_EXPR_LIST_DECL_SINGLE(NORA3, PNOR, PNOR_DESC);
1455SIG_EXPR_LIST_DECL_SINGLE(GPIOZ3, GPIOZ3);
1456MS_PIN_DECL_(AA21, SIG_EXPR_LIST_PTR(VPOG5), SIG_EXPR_LIST_PTR(SIOSCI),
1457 SIG_EXPR_LIST_PTR(NORA3), SIG_EXPR_LIST_PTR(GPIOZ3));
1458FUNC_GROUP_DECL(SIOSCI, AA21);
1459
1460FUNC_GROUP_DECL(ACPI, R22, R21, P22, P21, Y20, AB20, AB21, AA21);
1461
1462/* CRT DVO disabled, configured for single-edge mode */
1463#define CRT_DVO_DS_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 0, 0 }
1464
1465/* CRT DVO disabled, configured for dual-edge mode */
1466#define CRT_DVO_DD_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 1, 1 }
1467
1468/* CRT DVO enabled, configured for single-edge mode */
1469#define CRT_DVO_ES_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 2, 2 }
1470
1471/* CRT DVO enabled, configured for dual-edge mode */
1472#define CRT_DVO_ED_DESC { ASPEED_IP_GFX, GFX064, GENMASK(7, 6), 3, 3 }
1473
1474#define U21 204
1475#define U21_DESC SIG_DESC_SET(SCUA4, 20)
1476SIG_EXPR_DECL(VPOG6, VPO, U21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1477SIG_EXPR_DECL(VPOG6, VPOOFF1, U21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1478SIG_EXPR_DECL(VPOG6, VPOOFF2, U21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1479SIG_EXPR_LIST_DECL(VPOG6, SIG_EXPR_PTR(VPOG6, VPO),
1480 SIG_EXPR_PTR(VPOG6, VPOOFF1), SIG_EXPR_PTR(VPOG6, VPOOFF2));
1481SIG_EXPR_LIST_DECL_SINGLE(NORA4, PNOR, PNOR_DESC);
1482MS_PIN_DECL(U21, GPIOZ4, VPOG6, NORA4);
1483
1484#define W22 205
1485#define W22_DESC SIG_DESC_SET(SCUA4, 21)
1486SIG_EXPR_DECL(VPOG7, VPO, W22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1487SIG_EXPR_DECL(VPOG7, VPOOFF1, W22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1488SIG_EXPR_DECL(VPOG7, VPOOFF2, W22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1489SIG_EXPR_LIST_DECL(VPOG7, SIG_EXPR_PTR(VPOG7, VPO),
1490 SIG_EXPR_PTR(VPOG7, VPOOFF1), SIG_EXPR_PTR(VPOG7, VPOOFF2));
1491SIG_EXPR_LIST_DECL_SINGLE(NORA5, PNOR, PNOR_DESC);
1492MS_PIN_DECL(W22, GPIOZ5, VPOG7, NORA5);
1493
1494#define V22 206
1495#define V22_DESC SIG_DESC_SET(SCUA4, 22)
1496SIG_EXPR_DECL(VPOG8, VPO, V22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1497SIG_EXPR_DECL(VPOG8, VPOOFF1, V22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1498SIG_EXPR_DECL(VPOG8, VPOOFF2, V22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1499SIG_EXPR_LIST_DECL(VPOG8, SIG_EXPR_PTR(VPOG8, VPO),
1500 SIG_EXPR_PTR(VPOG8, VPOOFF1), SIG_EXPR_PTR(VPOG8, VPOOFF2));
1501SIG_EXPR_LIST_DECL_SINGLE(NORA6, PNOR, PNOR_DESC);
1502MS_PIN_DECL(V22, GPIOZ6, VPOG8, NORA6);
1503
1504#define W21 207
1505#define W21_DESC SIG_DESC_SET(SCUA4, 23)
1506SIG_EXPR_DECL(VPOG9, VPO, W21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1507SIG_EXPR_DECL(VPOG9, VPOOFF1, W21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1508SIG_EXPR_DECL(VPOG9, VPOOFF2, W21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1509SIG_EXPR_LIST_DECL(VPOG9, SIG_EXPR_PTR(VPOG9, VPO),
1510 SIG_EXPR_PTR(VPOG9, VPOOFF1), SIG_EXPR_PTR(VPOG9, VPOOFF2));
1511SIG_EXPR_LIST_DECL_SINGLE(NORA7, PNOR, PNOR_DESC);
1512MS_PIN_DECL(W21, GPIOZ7, VPOG9, NORA7);
1513
1514#define Y21 208
1515#define Y21_DESC SIG_DESC_SET(SCUA4, 24)
1516SIG_EXPR_DECL(VPOR2, VPO, Y21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1517SIG_EXPR_DECL(VPOR2, VPOOFF1, Y21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1518SIG_EXPR_DECL(VPOR2, VPOOFF2, Y21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1519SIG_EXPR_LIST_DECL(VPOR2, SIG_EXPR_PTR(VPOR2, VPO),
1520 SIG_EXPR_PTR(VPOR2, VPOOFF1), SIG_EXPR_PTR(VPOR2, VPOOFF2));
1521SIG_EXPR_LIST_DECL_SINGLE(SALT7, SALT7, Y21_DESC);
1522SIG_EXPR_LIST_DECL_SINGLE(NORD0, PNOR, PNOR_DESC);
1523SIG_EXPR_LIST_DECL_SINGLE(GPIOAA0, GPIOAA0);
1524MS_PIN_DECL_(Y21, SIG_EXPR_LIST_PTR(VPOR2), SIG_EXPR_LIST_PTR(SALT7),
1525 SIG_EXPR_LIST_PTR(NORD0), SIG_EXPR_LIST_PTR(GPIOAA0));
1526FUNC_GROUP_DECL(SALT7, Y21);
1527
1528#define V21 209
1529#define V21_DESC SIG_DESC_SET(SCUA4, 25)
1530SIG_EXPR_DECL(VPOR3, VPO, V21_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1531SIG_EXPR_DECL(VPOR3, VPOOFF1, V21_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1532SIG_EXPR_DECL(VPOR3, VPOOFF2, V21_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1533SIG_EXPR_LIST_DECL(VPOR3, SIG_EXPR_PTR(VPOR3, VPO),
1534 SIG_EXPR_PTR(VPOR3, VPOOFF1), SIG_EXPR_PTR(VPOR3, VPOOFF2));
1535SIG_EXPR_LIST_DECL_SINGLE(SALT8, SALT8, V21_DESC);
1536SIG_EXPR_LIST_DECL_SINGLE(NORD1, PNOR, PNOR_DESC);
1537SIG_EXPR_LIST_DECL_SINGLE(GPIOAA1, GPIOAA1);
1538MS_PIN_DECL_(V21, SIG_EXPR_LIST_PTR(VPOR3), SIG_EXPR_LIST_PTR(SALT8),
1539 SIG_EXPR_LIST_PTR(NORD1), SIG_EXPR_LIST_PTR(GPIOAA1));
1540FUNC_GROUP_DECL(SALT8, V21);
1541
1542#define Y22 210
1543#define Y22_DESC SIG_DESC_SET(SCUA4, 26)
1544SIG_EXPR_DECL(VPOR4, VPO, Y22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1545SIG_EXPR_DECL(VPOR4, VPOOFF1, Y22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1546SIG_EXPR_DECL(VPOR4, VPOOFF2, Y22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1547SIG_EXPR_LIST_DECL(VPOR4, SIG_EXPR_PTR(VPOR4, VPO),
1548 SIG_EXPR_PTR(VPOR4, VPOOFF1), SIG_EXPR_PTR(VPOR4, VPOOFF2));
1549SIG_EXPR_LIST_DECL_SINGLE(SALT9, SALT9, Y22_DESC);
1550SIG_EXPR_LIST_DECL_SINGLE(NORD2, PNOR, PNOR_DESC);
1551SIG_EXPR_LIST_DECL_SINGLE(GPIOAA2, GPIOAA2);
1552MS_PIN_DECL_(Y22, SIG_EXPR_LIST_PTR(VPOR4), SIG_EXPR_LIST_PTR(SALT9),
1553 SIG_EXPR_LIST_PTR(NORD2), SIG_EXPR_LIST_PTR(GPIOAA2));
1554FUNC_GROUP_DECL(SALT9, Y22);
1555
1556#define AA22 211
1557#define AA22_DESC SIG_DESC_SET(SCUA4, 27)
1558SIG_EXPR_DECL(VPOR5, VPO, AA22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1559SIG_EXPR_DECL(VPOR5, VPOOFF1, AA22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1560SIG_EXPR_DECL(VPOR5, VPOOFF2, AA22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1561SIG_EXPR_LIST_DECL(VPOR5, SIG_EXPR_PTR(VPOR5, VPO),
1562 SIG_EXPR_PTR(VPOR5, VPOOFF1), SIG_EXPR_PTR(VPOR5, VPOOFF2));
1563SIG_EXPR_LIST_DECL_SINGLE(SALT10, SALT10, AA22_DESC);
1564SIG_EXPR_LIST_DECL_SINGLE(NORD3, PNOR, PNOR_DESC);
1565SIG_EXPR_LIST_DECL_SINGLE(GPIOAA3, GPIOAA3);
1566MS_PIN_DECL_(AA22, SIG_EXPR_LIST_PTR(VPOR5), SIG_EXPR_LIST_PTR(SALT10),
1567 SIG_EXPR_LIST_PTR(NORD3), SIG_EXPR_LIST_PTR(GPIOAA3));
1568FUNC_GROUP_DECL(SALT10, AA22);
1569
1570#define U22 212
1571#define U22_DESC SIG_DESC_SET(SCUA4, 28)
1572SIG_EXPR_DECL(VPOR6, VPO, U22_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1573SIG_EXPR_DECL(VPOR6, VPOOFF1, U22_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1574SIG_EXPR_DECL(VPOR6, VPOOFF2, U22_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1575SIG_EXPR_LIST_DECL(VPOR6, SIG_EXPR_PTR(VPOR6, VPO),
1576 SIG_EXPR_PTR(VPOR6, VPOOFF1), SIG_EXPR_PTR(VPOR6, VPOOFF2));
1577SIG_EXPR_LIST_DECL_SINGLE(SALT11, SALT11, U22_DESC);
1578SIG_EXPR_LIST_DECL_SINGLE(NORD4, PNOR, PNOR_DESC);
1579SIG_EXPR_LIST_DECL_SINGLE(GPIOAA4, GPIOAA4);
1580MS_PIN_DECL_(U22, SIG_EXPR_LIST_PTR(VPOR6), SIG_EXPR_LIST_PTR(SALT11),
1581 SIG_EXPR_LIST_PTR(NORD4), SIG_EXPR_LIST_PTR(GPIOAA4));
1582FUNC_GROUP_DECL(SALT11, U22);
1583
1584#define T20 213
1585#define T20_DESC SIG_DESC_SET(SCUA4, 29)
1586SIG_EXPR_DECL(VPOR7, VPO, T20_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1587SIG_EXPR_DECL(VPOR7, VPOOFF1, T20_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1588SIG_EXPR_DECL(VPOR7, VPOOFF2, T20_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1589SIG_EXPR_LIST_DECL(VPOR7, SIG_EXPR_PTR(VPOR7, VPO),
1590 SIG_EXPR_PTR(VPOR7, VPOOFF1), SIG_EXPR_PTR(VPOR7, VPOOFF2));
1591SIG_EXPR_LIST_DECL_SINGLE(SALT12, SALT12, T20_DESC);
1592SIG_EXPR_LIST_DECL_SINGLE(NORD5, PNOR, PNOR_DESC);
1593SIG_EXPR_LIST_DECL_SINGLE(GPIOAA5, GPIOAA5);
1594MS_PIN_DECL_(T20, SIG_EXPR_LIST_PTR(VPOR7), SIG_EXPR_LIST_PTR(SALT12),
1595 SIG_EXPR_LIST_PTR(NORD5), SIG_EXPR_LIST_PTR(GPIOAA5));
1596FUNC_GROUP_DECL(SALT12, T20);
1597
1598#define N18 214
1599#define N18_DESC SIG_DESC_SET(SCUA4, 30)
1600SIG_EXPR_DECL(VPOR8, VPO, N18_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1601SIG_EXPR_DECL(VPOR8, VPOOFF1, N18_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1602SIG_EXPR_DECL(VPOR8, VPOOFF2, N18_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1603SIG_EXPR_LIST_DECL(VPOR8, SIG_EXPR_PTR(VPOR8, VPO),
1604 SIG_EXPR_PTR(VPOR8, VPOOFF1), SIG_EXPR_PTR(VPOR8, VPOOFF2));
1605SIG_EXPR_LIST_DECL_SINGLE(SALT13, SALT13, N18_DESC);
1606SIG_EXPR_LIST_DECL_SINGLE(NORD6, PNOR, PNOR_DESC);
1607SIG_EXPR_LIST_DECL_SINGLE(GPIOAA6, GPIOAA6);
1608MS_PIN_DECL_(N18, SIG_EXPR_LIST_PTR(VPOR8), SIG_EXPR_LIST_PTR(SALT13),
1609 SIG_EXPR_LIST_PTR(NORD6), SIG_EXPR_LIST_PTR(GPIOAA6));
1610FUNC_GROUP_DECL(SALT13, N18);
1611
1612#define P19 215
1613#define P19_DESC SIG_DESC_SET(SCUA4, 31)
1614SIG_EXPR_DECL(VPOR9, VPO, P19_DESC, VPO_DESC, CRT_DVO_ES_DESC);
1615SIG_EXPR_DECL(VPOR9, VPOOFF1, P19_DESC, VPOOFF1_DESC, CRT_DVO_ES_DESC);
1616SIG_EXPR_DECL(VPOR9, VPOOFF2, P19_DESC, VPOOFF2_DESC, CRT_DVO_ES_DESC);
1617SIG_EXPR_LIST_DECL(VPOR9, SIG_EXPR_PTR(VPOR9, VPO),
1618 SIG_EXPR_PTR(VPOR9, VPOOFF1), SIG_EXPR_PTR(VPOR9, VPOOFF2));
1619SIG_EXPR_LIST_DECL_SINGLE(SALT14, SALT14, P19_DESC);
1620SIG_EXPR_LIST_DECL_SINGLE(NORD7, PNOR, PNOR_DESC);
1621SIG_EXPR_LIST_DECL_SINGLE(GPIOAA7, GPIOAA7);
1622MS_PIN_DECL_(P19, SIG_EXPR_LIST_PTR(VPOR9), SIG_EXPR_LIST_PTR(SALT14),
1623 SIG_EXPR_LIST_PTR(NORD7), SIG_EXPR_LIST_PTR(GPIOAA7));
1624FUNC_GROUP_DECL(SALT14, P19);
1625
1626#define N19 216
1627#define N19_DESC SIG_DESC_SET(SCUA8, 0)
1628SIG_EXPR_DECL(VPODE, VPO, N19_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1629SIG_EXPR_DECL(VPODE, VPOOFF1, N19_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1630SIG_EXPR_DECL(VPODE, VPOOFF2, N19_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1631SIG_EXPR_LIST_DECL(VPODE, SIG_EXPR_PTR(VPODE, VPO),
1632 SIG_EXPR_PTR(VPODE, VPOOFF1), SIG_EXPR_PTR(VPODE, VPOOFF2));
1633SIG_EXPR_LIST_DECL_SINGLE(NOROE, PNOR, PNOR_DESC);
1634MS_PIN_DECL(N19, GPIOAB0, VPODE, NOROE);
1635
1636#define T21 217
1637#define T21_DESC SIG_DESC_SET(SCUA8, 1)
1638SIG_EXPR_DECL(VPOHS, VPO, T21_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1639SIG_EXPR_DECL(VPOHS, VPOOFF1, T21_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1640SIG_EXPR_DECL(VPOHS, VPOOFF2, T21_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1641SIG_EXPR_LIST_DECL(VPOHS, SIG_EXPR_PTR(VPOHS, VPO),
1642 SIG_EXPR_PTR(VPOHS, VPOOFF1), SIG_EXPR_PTR(VPOHS, VPOOFF2));
1643SIG_EXPR_LIST_DECL_SINGLE(NORWE, PNOR, PNOR_DESC);
1644MS_PIN_DECL(T21, GPIOAB1, VPOHS, NORWE);
1645
1646FUNC_GROUP_DECL(PNOR, Y20, AB20, AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22,
1647 AA22, U22, T20, N18, P19, N19, T21);
1648
1649#define T22 218
1650#define T22_DESC SIG_DESC_SET(SCUA8, 2)
1651SIG_EXPR_DECL(VPOVS, VPO, T22_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1652SIG_EXPR_DECL(VPOVS, VPOOFF1, T22_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1653SIG_EXPR_DECL(VPOVS, VPOOFF2, T22_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1654SIG_EXPR_LIST_DECL(VPOVS, SIG_EXPR_PTR(VPOVS, VPO),
1655 SIG_EXPR_PTR(VPOVS, VPOOFF1), SIG_EXPR_PTR(VPOVS, VPOOFF2));
1656SIG_EXPR_LIST_DECL_SINGLE(WDTRST1, WDTRST1, T22_DESC);
1657MS_PIN_DECL(T22, GPIOAB2, VPOVS, WDTRST1);
1658FUNC_GROUP_DECL(WDTRST1, T22);
1659
1660#define R20 219
1661#define R20_DESC SIG_DESC_SET(SCUA8, 3)
1662SIG_EXPR_DECL(VPOCLK, VPO, R20_DESC, VPO_DESC, CRT_DVO_EN_DESC);
1663SIG_EXPR_DECL(VPOCLK, VPOOFF1, R20_DESC, VPOOFF1_DESC, CRT_DVO_EN_DESC);
1664SIG_EXPR_DECL(VPOCLK, VPOOFF2, R20_DESC, VPOOFF2_DESC, CRT_DVO_EN_DESC);
1665SIG_EXPR_LIST_DECL(VPOCLK, SIG_EXPR_PTR(VPOCLK, VPO),
1666 SIG_EXPR_PTR(VPOCLK, VPOOFF1), SIG_EXPR_PTR(VPOCLK, VPOOFF2));
1667SIG_EXPR_LIST_DECL_SINGLE(WDTRST2, WDTRST2, R20_DESC);
1668MS_PIN_DECL(R20, GPIOAB3, VPOCLK, WDTRST2);
1669FUNC_GROUP_DECL(WDTRST2, R20);
1670
1671FUNC_GROUP_DECL(VPO, V20, U19, R18, P18, R19, W20, U20, AA20, Y20, AB20,
1672 AB21, AA21, U21, W22, V22, W21, Y21, V21, Y22, AA22, U22, T20,
1673 N18, P19, N19, T21, T22, R20);
1674
1675#define ESPI_DESC SIG_DESC_SET(HW_STRAP1, 25)
1676
1677#define G21 224
1678SIG_EXPR_LIST_DECL_SINGLE(ESPID0, ESPI, ESPI_DESC);
1679SIG_EXPR_LIST_DECL_SINGLE(LAD0, LAD0, SIG_DESC_SET(SCUAC, 0));
1680MS_PIN_DECL(G21, GPIOAC0, ESPID0, LAD0);
1681FUNC_GROUP_DECL(LAD0, G21);
1682
1683#define G20 225
1684SIG_EXPR_LIST_DECL_SINGLE(ESPID1, ESPI, ESPI_DESC);
1685SIG_EXPR_LIST_DECL_SINGLE(LAD1, LAD1, SIG_DESC_SET(SCUAC, 1));
1686MS_PIN_DECL(G20, GPIOAC1, ESPID1, LAD1);
1687FUNC_GROUP_DECL(LAD1, G20);
1688
1689#define D22 226
1690SIG_EXPR_LIST_DECL_SINGLE(ESPID2, ESPI, ESPI_DESC);
1691SIG_EXPR_LIST_DECL_SINGLE(LAD2, LAD2, SIG_DESC_SET(SCUAC, 2));
1692MS_PIN_DECL(D22, GPIOAC2, ESPID2, LAD2);
1693FUNC_GROUP_DECL(LAD2, D22);
1694
1695#define E22 227
1696SIG_EXPR_LIST_DECL_SINGLE(ESPID3, ESPI, ESPI_DESC);
1697SIG_EXPR_LIST_DECL_SINGLE(LAD3, LAD3, SIG_DESC_SET(SCUAC, 3));
1698MS_PIN_DECL(E22, GPIOAC3, ESPID3, LAD3);
1699FUNC_GROUP_DECL(LAD3, E22);
1700
1701#define C22 228
1702SIG_EXPR_LIST_DECL_SINGLE(ESPICK, ESPI, ESPI_DESC);
1703SIG_EXPR_LIST_DECL_SINGLE(LCLK, LCLK, SIG_DESC_SET(SCUAC, 4));
1704MS_PIN_DECL(C22, GPIOAC4, ESPICK, LCLK);
1705FUNC_GROUP_DECL(LCLK, C22);
1706
1707#define F21 229
1708SIG_EXPR_LIST_DECL_SINGLE(ESPICS, ESPI, ESPI_DESC);
1709SIG_EXPR_LIST_DECL_SINGLE(LFRAME, LFRAME, SIG_DESC_SET(SCUAC, 5));
1710MS_PIN_DECL(F21, GPIOAC5, ESPICS, LFRAME);
1711FUNC_GROUP_DECL(LFRAME, F21);
1712
1713#define F22 230
1714SIG_EXPR_LIST_DECL_SINGLE(ESPIALT, ESPI, ESPI_DESC);
1715SIG_EXPR_LIST_DECL_SINGLE(LSIRQ, LSIRQ, SIG_DESC_SET(SCUAC, 6));
1716MS_PIN_DECL(F22, GPIOAC6, ESPIALT, LSIRQ);
1717FUNC_GROUP_DECL(LSIRQ, F22);
1718
1719#define G22 231
1720SIG_EXPR_LIST_DECL_SINGLE(ESPIRST, ESPI, ESPI_DESC);
1721SIG_EXPR_LIST_DECL_SINGLE(LPCRST, LPCRST, SIG_DESC_SET(SCUAC, 7));
1722MS_PIN_DECL(G22, GPIOAC7, ESPIRST, LPCRST);
1723FUNC_GROUP_DECL(LPCRST, G22);
1724
1725FUNC_GROUP_DECL(ESPI, G21, G20, D22, E22, C22, F21, F22, G22);
1726
56e57cb6
AJ
1727/* Pins, groups and functions are sort(1):ed alphabetically for sanity */
1728
1729static struct pinctrl_pin_desc aspeed_g5_pins[ASPEED_G5_NR_PINS] = {
1730 ASPEED_PINCTRL_PIN(A10),
1731 ASPEED_PINCTRL_PIN(A11),
1732 ASPEED_PINCTRL_PIN(A12),
1733 ASPEED_PINCTRL_PIN(A13),
1734 ASPEED_PINCTRL_PIN(A14),
8eb37aff 1735 ASPEED_PINCTRL_PIN(A15),
f1337856
AJ
1736 ASPEED_PINCTRL_PIN(A16),
1737 ASPEED_PINCTRL_PIN(A17),
1738 ASPEED_PINCTRL_PIN(A18),
1739 ASPEED_PINCTRL_PIN(A19),
56e57cb6 1740 ASPEED_PINCTRL_PIN(A2),
f1337856
AJ
1741 ASPEED_PINCTRL_PIN(A20),
1742 ASPEED_PINCTRL_PIN(A21),
56e57cb6
AJ
1743 ASPEED_PINCTRL_PIN(A3),
1744 ASPEED_PINCTRL_PIN(A4),
1745 ASPEED_PINCTRL_PIN(A5),
1746 ASPEED_PINCTRL_PIN(A9),
f1337856
AJ
1747 ASPEED_PINCTRL_PIN(AA1),
1748 ASPEED_PINCTRL_PIN(AA19),
1749 ASPEED_PINCTRL_PIN(AA2),
1750 ASPEED_PINCTRL_PIN(AA20),
1751 ASPEED_PINCTRL_PIN(AA21),
1752 ASPEED_PINCTRL_PIN(AA22),
56e57cb6 1753 ASPEED_PINCTRL_PIN(AA3),
f1337856
AJ
1754 ASPEED_PINCTRL_PIN(AA4),
1755 ASPEED_PINCTRL_PIN(AA5),
1756 ASPEED_PINCTRL_PIN(AB2),
1757 ASPEED_PINCTRL_PIN(AB20),
1758 ASPEED_PINCTRL_PIN(AB21),
1759 ASPEED_PINCTRL_PIN(AB3),
1760 ASPEED_PINCTRL_PIN(AB4),
1761 ASPEED_PINCTRL_PIN(AB5),
56e57cb6
AJ
1762 ASPEED_PINCTRL_PIN(B1),
1763 ASPEED_PINCTRL_PIN(B10),
1764 ASPEED_PINCTRL_PIN(B11),
1765 ASPEED_PINCTRL_PIN(B12),
1766 ASPEED_PINCTRL_PIN(B13),
1767 ASPEED_PINCTRL_PIN(B14),
8eb37aff
AJ
1768 ASPEED_PINCTRL_PIN(B15),
1769 ASPEED_PINCTRL_PIN(B16),
f1337856
AJ
1770 ASPEED_PINCTRL_PIN(B17),
1771 ASPEED_PINCTRL_PIN(B18),
1772 ASPEED_PINCTRL_PIN(B19),
56e57cb6
AJ
1773 ASPEED_PINCTRL_PIN(B2),
1774 ASPEED_PINCTRL_PIN(B20),
f1337856
AJ
1775 ASPEED_PINCTRL_PIN(B21),
1776 ASPEED_PINCTRL_PIN(B22),
56e57cb6
AJ
1777 ASPEED_PINCTRL_PIN(B3),
1778 ASPEED_PINCTRL_PIN(B4),
1779 ASPEED_PINCTRL_PIN(B5),
1780 ASPEED_PINCTRL_PIN(B9),
1781 ASPEED_PINCTRL_PIN(C1),
1782 ASPEED_PINCTRL_PIN(C11),
1783 ASPEED_PINCTRL_PIN(C12),
1784 ASPEED_PINCTRL_PIN(C13),
1785 ASPEED_PINCTRL_PIN(C14),
8eb37aff 1786 ASPEED_PINCTRL_PIN(C15),
56e57cb6 1787 ASPEED_PINCTRL_PIN(C16),
f1337856 1788 ASPEED_PINCTRL_PIN(C17),
56e57cb6 1789 ASPEED_PINCTRL_PIN(C18),
f1337856 1790 ASPEED_PINCTRL_PIN(C19),
56e57cb6
AJ
1791 ASPEED_PINCTRL_PIN(C2),
1792 ASPEED_PINCTRL_PIN(C20),
f1337856
AJ
1793 ASPEED_PINCTRL_PIN(C21),
1794 ASPEED_PINCTRL_PIN(C22),
56e57cb6
AJ
1795 ASPEED_PINCTRL_PIN(C3),
1796 ASPEED_PINCTRL_PIN(C4),
1797 ASPEED_PINCTRL_PIN(C5),
1798 ASPEED_PINCTRL_PIN(D1),
1799 ASPEED_PINCTRL_PIN(D10),
f1337856
AJ
1800 ASPEED_PINCTRL_PIN(D13),
1801 ASPEED_PINCTRL_PIN(D14),
1802 ASPEED_PINCTRL_PIN(D15),
1803 ASPEED_PINCTRL_PIN(D16),
1804 ASPEED_PINCTRL_PIN(D17),
1805 ASPEED_PINCTRL_PIN(D18),
1806 ASPEED_PINCTRL_PIN(D19),
56e57cb6
AJ
1807 ASPEED_PINCTRL_PIN(D2),
1808 ASPEED_PINCTRL_PIN(D20),
f1337856
AJ
1809 ASPEED_PINCTRL_PIN(D21),
1810 ASPEED_PINCTRL_PIN(D22),
56e57cb6
AJ
1811 ASPEED_PINCTRL_PIN(D4),
1812 ASPEED_PINCTRL_PIN(D5),
1813 ASPEED_PINCTRL_PIN(D6),
1814 ASPEED_PINCTRL_PIN(D7),
1815 ASPEED_PINCTRL_PIN(D8),
1816 ASPEED_PINCTRL_PIN(D9),
f1337856 1817 ASPEED_PINCTRL_PIN(E1),
56e57cb6
AJ
1818 ASPEED_PINCTRL_PIN(E10),
1819 ASPEED_PINCTRL_PIN(E12),
1820 ASPEED_PINCTRL_PIN(E13),
f1337856 1821 ASPEED_PINCTRL_PIN(E14),
56e57cb6 1822 ASPEED_PINCTRL_PIN(E15),
f1337856
AJ
1823 ASPEED_PINCTRL_PIN(E16),
1824 ASPEED_PINCTRL_PIN(E17),
1825 ASPEED_PINCTRL_PIN(E18),
1826 ASPEED_PINCTRL_PIN(E19),
1827 ASPEED_PINCTRL_PIN(E2),
1828 ASPEED_PINCTRL_PIN(E20),
56e57cb6 1829 ASPEED_PINCTRL_PIN(E21),
f1337856
AJ
1830 ASPEED_PINCTRL_PIN(E22),
1831 ASPEED_PINCTRL_PIN(E3),
56e57cb6
AJ
1832 ASPEED_PINCTRL_PIN(E6),
1833 ASPEED_PINCTRL_PIN(E7),
1834 ASPEED_PINCTRL_PIN(E9),
f1337856
AJ
1835 ASPEED_PINCTRL_PIN(F1),
1836 ASPEED_PINCTRL_PIN(F17),
1837 ASPEED_PINCTRL_PIN(F18),
56e57cb6 1838 ASPEED_PINCTRL_PIN(F19),
f1337856 1839 ASPEED_PINCTRL_PIN(F2),
97e8c3f5 1840 ASPEED_PINCTRL_PIN(F20),
f1337856
AJ
1841 ASPEED_PINCTRL_PIN(F21),
1842 ASPEED_PINCTRL_PIN(F22),
1843 ASPEED_PINCTRL_PIN(F3),
1844 ASPEED_PINCTRL_PIN(F4),
1845 ASPEED_PINCTRL_PIN(F5),
56e57cb6 1846 ASPEED_PINCTRL_PIN(F9),
f1337856
AJ
1847 ASPEED_PINCTRL_PIN(G1),
1848 ASPEED_PINCTRL_PIN(G17),
1849 ASPEED_PINCTRL_PIN(G18),
1850 ASPEED_PINCTRL_PIN(G2),
1851 ASPEED_PINCTRL_PIN(G20),
1852 ASPEED_PINCTRL_PIN(G21),
1853 ASPEED_PINCTRL_PIN(G22),
1854 ASPEED_PINCTRL_PIN(G3),
1855 ASPEED_PINCTRL_PIN(G4),
1856 ASPEED_PINCTRL_PIN(G5),
1857 ASPEED_PINCTRL_PIN(H18),
1858 ASPEED_PINCTRL_PIN(H19),
56e57cb6 1859 ASPEED_PINCTRL_PIN(H20),
f1337856
AJ
1860 ASPEED_PINCTRL_PIN(H21),
1861 ASPEED_PINCTRL_PIN(H22),
1862 ASPEED_PINCTRL_PIN(H3),
1863 ASPEED_PINCTRL_PIN(H4),
1864 ASPEED_PINCTRL_PIN(H5),
1865 ASPEED_PINCTRL_PIN(J18),
1866 ASPEED_PINCTRL_PIN(J19),
1867 ASPEED_PINCTRL_PIN(J20),
1868 ASPEED_PINCTRL_PIN(K18),
1869 ASPEED_PINCTRL_PIN(K19),
56e57cb6 1870 ASPEED_PINCTRL_PIN(L1),
f1337856
AJ
1871 ASPEED_PINCTRL_PIN(L18),
1872 ASPEED_PINCTRL_PIN(L19),
56e57cb6
AJ
1873 ASPEED_PINCTRL_PIN(L2),
1874 ASPEED_PINCTRL_PIN(L3),
1875 ASPEED_PINCTRL_PIN(L4),
f1337856
AJ
1876 ASPEED_PINCTRL_PIN(M18),
1877 ASPEED_PINCTRL_PIN(M19),
1878 ASPEED_PINCTRL_PIN(M20),
56e57cb6 1879 ASPEED_PINCTRL_PIN(N1),
f1337856
AJ
1880 ASPEED_PINCTRL_PIN(N18),
1881 ASPEED_PINCTRL_PIN(N19),
56e57cb6
AJ
1882 ASPEED_PINCTRL_PIN(N2),
1883 ASPEED_PINCTRL_PIN(N20),
1884 ASPEED_PINCTRL_PIN(N21),
1885 ASPEED_PINCTRL_PIN(N22),
1886 ASPEED_PINCTRL_PIN(N3),
1887 ASPEED_PINCTRL_PIN(N4),
f1337856 1888 ASPEED_PINCTRL_PIN(N5),
56e57cb6 1889 ASPEED_PINCTRL_PIN(P1),
f1337856
AJ
1890 ASPEED_PINCTRL_PIN(P18),
1891 ASPEED_PINCTRL_PIN(P19),
56e57cb6 1892 ASPEED_PINCTRL_PIN(P2),
f1337856
AJ
1893 ASPEED_PINCTRL_PIN(P20),
1894 ASPEED_PINCTRL_PIN(P21),
1895 ASPEED_PINCTRL_PIN(P22),
1896 ASPEED_PINCTRL_PIN(P3),
1897 ASPEED_PINCTRL_PIN(P4),
1898 ASPEED_PINCTRL_PIN(P5),
56e57cb6 1899 ASPEED_PINCTRL_PIN(R1),
f1337856
AJ
1900 ASPEED_PINCTRL_PIN(R18),
1901 ASPEED_PINCTRL_PIN(R19),
1902 ASPEED_PINCTRL_PIN(R2),
1903 ASPEED_PINCTRL_PIN(R20),
1904 ASPEED_PINCTRL_PIN(R21),
1905 ASPEED_PINCTRL_PIN(R22),
1906 ASPEED_PINCTRL_PIN(R3),
1907 ASPEED_PINCTRL_PIN(R4),
1908 ASPEED_PINCTRL_PIN(R5),
1909 ASPEED_PINCTRL_PIN(T1),
1910 ASPEED_PINCTRL_PIN(T17),
1911 ASPEED_PINCTRL_PIN(T19),
1912 ASPEED_PINCTRL_PIN(T2),
1913 ASPEED_PINCTRL_PIN(T20),
1914 ASPEED_PINCTRL_PIN(T21),
1915 ASPEED_PINCTRL_PIN(T22),
1916 ASPEED_PINCTRL_PIN(T3),
56e57cb6 1917 ASPEED_PINCTRL_PIN(T4),
f1337856
AJ
1918 ASPEED_PINCTRL_PIN(T5),
1919 ASPEED_PINCTRL_PIN(U1),
1920 ASPEED_PINCTRL_PIN(U19),
1921 ASPEED_PINCTRL_PIN(U2),
1922 ASPEED_PINCTRL_PIN(U20),
1923 ASPEED_PINCTRL_PIN(U21),
1924 ASPEED_PINCTRL_PIN(U22),
56e57cb6 1925 ASPEED_PINCTRL_PIN(U3),
f1337856
AJ
1926 ASPEED_PINCTRL_PIN(U4),
1927 ASPEED_PINCTRL_PIN(U5),
1928 ASPEED_PINCTRL_PIN(V1),
1929 ASPEED_PINCTRL_PIN(V19),
56e57cb6 1930 ASPEED_PINCTRL_PIN(V2),
f1337856
AJ
1931 ASPEED_PINCTRL_PIN(V20),
1932 ASPEED_PINCTRL_PIN(V21),
1933 ASPEED_PINCTRL_PIN(V22),
56e57cb6 1934 ASPEED_PINCTRL_PIN(V3),
f1337856
AJ
1935 ASPEED_PINCTRL_PIN(V4),
1936 ASPEED_PINCTRL_PIN(V5),
56e57cb6 1937 ASPEED_PINCTRL_PIN(V6),
f1337856
AJ
1938 ASPEED_PINCTRL_PIN(W1),
1939 ASPEED_PINCTRL_PIN(W19),
56e57cb6 1940 ASPEED_PINCTRL_PIN(W2),
f1337856
AJ
1941 ASPEED_PINCTRL_PIN(W20),
1942 ASPEED_PINCTRL_PIN(W21),
1943 ASPEED_PINCTRL_PIN(W22),
56e57cb6 1944 ASPEED_PINCTRL_PIN(W3),
f1337856
AJ
1945 ASPEED_PINCTRL_PIN(W4),
1946 ASPEED_PINCTRL_PIN(W5),
1947 ASPEED_PINCTRL_PIN(W6),
1948 ASPEED_PINCTRL_PIN(Y1),
1949 ASPEED_PINCTRL_PIN(Y19),
1950 ASPEED_PINCTRL_PIN(Y2),
1951 ASPEED_PINCTRL_PIN(Y20),
1952 ASPEED_PINCTRL_PIN(Y21),
1953 ASPEED_PINCTRL_PIN(Y22),
56e57cb6 1954 ASPEED_PINCTRL_PIN(Y3),
f1337856
AJ
1955 ASPEED_PINCTRL_PIN(Y4),
1956 ASPEED_PINCTRL_PIN(Y5),
1957 ASPEED_PINCTRL_PIN(Y6),
56e57cb6
AJ
1958};
1959
1960static const struct aspeed_pin_group aspeed_g5_groups[] = {
f1337856
AJ
1961 ASPEED_PINCTRL_GROUP(ACPI),
1962 ASPEED_PINCTRL_GROUP(ADC0),
1963 ASPEED_PINCTRL_GROUP(ADC1),
1964 ASPEED_PINCTRL_GROUP(ADC10),
1965 ASPEED_PINCTRL_GROUP(ADC11),
1966 ASPEED_PINCTRL_GROUP(ADC12),
1967 ASPEED_PINCTRL_GROUP(ADC13),
1968 ASPEED_PINCTRL_GROUP(ADC14),
1969 ASPEED_PINCTRL_GROUP(ADC15),
1970 ASPEED_PINCTRL_GROUP(ADC2),
1971 ASPEED_PINCTRL_GROUP(ADC3),
1972 ASPEED_PINCTRL_GROUP(ADC4),
1973 ASPEED_PINCTRL_GROUP(ADC5),
1974 ASPEED_PINCTRL_GROUP(ADC6),
1975 ASPEED_PINCTRL_GROUP(ADC7),
1976 ASPEED_PINCTRL_GROUP(ADC8),
1977 ASPEED_PINCTRL_GROUP(ADC9),
1978 ASPEED_PINCTRL_GROUP(BMCINT),
1979 ASPEED_PINCTRL_GROUP(DDCCLK),
1980 ASPEED_PINCTRL_GROUP(DDCDAT),
1981 ASPEED_PINCTRL_GROUP(ESPI),
1982 ASPEED_PINCTRL_GROUP(FWSPICS1),
1983 ASPEED_PINCTRL_GROUP(FWSPICS2),
56e57cb6
AJ
1984 ASPEED_PINCTRL_GROUP(GPID0),
1985 ASPEED_PINCTRL_GROUP(GPID2),
f1337856
AJ
1986 ASPEED_PINCTRL_GROUP(GPID4),
1987 ASPEED_PINCTRL_GROUP(GPID6),
56e57cb6 1988 ASPEED_PINCTRL_GROUP(GPIE0),
f1337856
AJ
1989 ASPEED_PINCTRL_GROUP(GPIE2),
1990 ASPEED_PINCTRL_GROUP(GPIE4),
1991 ASPEED_PINCTRL_GROUP(GPIE6),
56e57cb6
AJ
1992 ASPEED_PINCTRL_GROUP(I2C10),
1993 ASPEED_PINCTRL_GROUP(I2C11),
1994 ASPEED_PINCTRL_GROUP(I2C12),
1995 ASPEED_PINCTRL_GROUP(I2C13),
1996 ASPEED_PINCTRL_GROUP(I2C14),
1997 ASPEED_PINCTRL_GROUP(I2C3),
1998 ASPEED_PINCTRL_GROUP(I2C4),
1999 ASPEED_PINCTRL_GROUP(I2C5),
2000 ASPEED_PINCTRL_GROUP(I2C6),
2001 ASPEED_PINCTRL_GROUP(I2C7),
2002 ASPEED_PINCTRL_GROUP(I2C8),
2003 ASPEED_PINCTRL_GROUP(I2C9),
f1337856
AJ
2004 ASPEED_PINCTRL_GROUP(LAD0),
2005 ASPEED_PINCTRL_GROUP(LAD1),
2006 ASPEED_PINCTRL_GROUP(LAD2),
2007 ASPEED_PINCTRL_GROUP(LAD3),
2008 ASPEED_PINCTRL_GROUP(LCLK),
2009 ASPEED_PINCTRL_GROUP(LFRAME),
2010 ASPEED_PINCTRL_GROUP(LPCHC),
2011 ASPEED_PINCTRL_GROUP(LPCPD),
2012 ASPEED_PINCTRL_GROUP(LPCPLUS),
2013 ASPEED_PINCTRL_GROUP(LPCPME),
2014 ASPEED_PINCTRL_GROUP(LPCRST),
2015 ASPEED_PINCTRL_GROUP(LPCSMI),
2016 ASPEED_PINCTRL_GROUP(LSIRQ),
56e57cb6 2017 ASPEED_PINCTRL_GROUP(MAC1LINK),
f1337856 2018 ASPEED_PINCTRL_GROUP(MAC2LINK),
56e57cb6
AJ
2019 ASPEED_PINCTRL_GROUP(MDIO1),
2020 ASPEED_PINCTRL_GROUP(MDIO2),
f1337856
AJ
2021 ASPEED_PINCTRL_GROUP(NCTS1),
2022 ASPEED_PINCTRL_GROUP(NCTS2),
2023 ASPEED_PINCTRL_GROUP(NCTS3),
2024 ASPEED_PINCTRL_GROUP(NCTS4),
2025 ASPEED_PINCTRL_GROUP(NDCD1),
2026 ASPEED_PINCTRL_GROUP(NDCD2),
2027 ASPEED_PINCTRL_GROUP(NDCD3),
2028 ASPEED_PINCTRL_GROUP(NDCD4),
2029 ASPEED_PINCTRL_GROUP(NDSR1),
2030 ASPEED_PINCTRL_GROUP(NDSR2),
2031 ASPEED_PINCTRL_GROUP(NDSR3),
2032 ASPEED_PINCTRL_GROUP(NDSR4),
2033 ASPEED_PINCTRL_GROUP(NDTR1),
2034 ASPEED_PINCTRL_GROUP(NDTR2),
2035 ASPEED_PINCTRL_GROUP(NDTR3),
2036 ASPEED_PINCTRL_GROUP(NDTR4),
2037 ASPEED_PINCTRL_GROUP(NRI1),
2038 ASPEED_PINCTRL_GROUP(NRI2),
2039 ASPEED_PINCTRL_GROUP(NRI3),
2040 ASPEED_PINCTRL_GROUP(NRI4),
2041 ASPEED_PINCTRL_GROUP(NRTS1),
2042 ASPEED_PINCTRL_GROUP(NRTS2),
2043 ASPEED_PINCTRL_GROUP(NRTS3),
2044 ASPEED_PINCTRL_GROUP(NRTS4),
56e57cb6
AJ
2045 ASPEED_PINCTRL_GROUP(OSCCLK),
2046 ASPEED_PINCTRL_GROUP(PEWAKE),
f1337856 2047 ASPEED_PINCTRL_GROUP(PNOR),
56e57cb6
AJ
2048 ASPEED_PINCTRL_GROUP(PWM0),
2049 ASPEED_PINCTRL_GROUP(PWM1),
2050 ASPEED_PINCTRL_GROUP(PWM2),
2051 ASPEED_PINCTRL_GROUP(PWM3),
2052 ASPEED_PINCTRL_GROUP(PWM4),
2053 ASPEED_PINCTRL_GROUP(PWM5),
2054 ASPEED_PINCTRL_GROUP(PWM6),
2055 ASPEED_PINCTRL_GROUP(PWM7),
2056 ASPEED_PINCTRL_GROUP(RGMII1),
2057 ASPEED_PINCTRL_GROUP(RGMII2),
2058 ASPEED_PINCTRL_GROUP(RMII1),
2059 ASPEED_PINCTRL_GROUP(RMII2),
f1337856
AJ
2060 ASPEED_PINCTRL_GROUP(RXD1),
2061 ASPEED_PINCTRL_GROUP(RXD2),
2062 ASPEED_PINCTRL_GROUP(RXD3),
2063 ASPEED_PINCTRL_GROUP(RXD4),
2064 ASPEED_PINCTRL_GROUP(SALT1),
2065 ASPEED_PINCTRL_GROUP(SALT10),
2066 ASPEED_PINCTRL_GROUP(SALT11),
2067 ASPEED_PINCTRL_GROUP(SALT12),
2068 ASPEED_PINCTRL_GROUP(SALT13),
2069 ASPEED_PINCTRL_GROUP(SALT14),
2070 ASPEED_PINCTRL_GROUP(SALT2),
2071 ASPEED_PINCTRL_GROUP(SALT3),
2072 ASPEED_PINCTRL_GROUP(SALT4),
2073 ASPEED_PINCTRL_GROUP(SALT5),
2074 ASPEED_PINCTRL_GROUP(SALT6),
2075 ASPEED_PINCTRL_GROUP(SALT7),
2076 ASPEED_PINCTRL_GROUP(SALT8),
2077 ASPEED_PINCTRL_GROUP(SALT9),
2078 ASPEED_PINCTRL_GROUP(SCL1),
2079 ASPEED_PINCTRL_GROUP(SCL2),
56e57cb6 2080 ASPEED_PINCTRL_GROUP(SD1),
f1337856
AJ
2081 ASPEED_PINCTRL_GROUP(SD2),
2082 ASPEED_PINCTRL_GROUP(SDA1),
2083 ASPEED_PINCTRL_GROUP(SDA2),
2084 ASPEED_PINCTRL_GROUP(SGPS1),
2085 ASPEED_PINCTRL_GROUP(SGPS2),
2086 ASPEED_PINCTRL_GROUP(SIOONCTRL),
2087 ASPEED_PINCTRL_GROUP(SIOPBI),
2088 ASPEED_PINCTRL_GROUP(SIOPBO),
2089 ASPEED_PINCTRL_GROUP(SIOPWREQ),
2090 ASPEED_PINCTRL_GROUP(SIOPWRGD),
2091 ASPEED_PINCTRL_GROUP(SIOS3),
2092 ASPEED_PINCTRL_GROUP(SIOS5),
2093 ASPEED_PINCTRL_GROUP(SIOSCI),
56e57cb6 2094 ASPEED_PINCTRL_GROUP(SPI1),
f1337856 2095 ASPEED_PINCTRL_GROUP(SPI1CS1),
8eb37aff
AJ
2096 ASPEED_PINCTRL_GROUP(SPI1DEBUG),
2097 ASPEED_PINCTRL_GROUP(SPI1PASSTHRU),
f1337856
AJ
2098 ASPEED_PINCTRL_GROUP(SPI2CK),
2099 ASPEED_PINCTRL_GROUP(SPI2CS0),
2100 ASPEED_PINCTRL_GROUP(SPI2CS1),
2101 ASPEED_PINCTRL_GROUP(SPI2MISO),
2102 ASPEED_PINCTRL_GROUP(SPI2MOSI),
2103 ASPEED_PINCTRL_GROUP(TIMER3),
56e57cb6
AJ
2104 ASPEED_PINCTRL_GROUP(TIMER4),
2105 ASPEED_PINCTRL_GROUP(TIMER5),
2106 ASPEED_PINCTRL_GROUP(TIMER6),
2107 ASPEED_PINCTRL_GROUP(TIMER7),
2108 ASPEED_PINCTRL_GROUP(TIMER8),
f1337856
AJ
2109 ASPEED_PINCTRL_GROUP(TXD1),
2110 ASPEED_PINCTRL_GROUP(TXD2),
2111 ASPEED_PINCTRL_GROUP(TXD3),
2112 ASPEED_PINCTRL_GROUP(TXD4),
2113 ASPEED_PINCTRL_GROUP(UART6),
2114 ASPEED_PINCTRL_GROUP(USBCKI),
8eb37aff 2115 ASPEED_PINCTRL_GROUP(VGABIOSROM),
f1337856
AJ
2116 ASPEED_PINCTRL_GROUP(VGAHS),
2117 ASPEED_PINCTRL_GROUP(VGAVS),
2118 ASPEED_PINCTRL_GROUP(VPI24),
2119 ASPEED_PINCTRL_GROUP(VPO),
2120 ASPEED_PINCTRL_GROUP(WDTRST1),
2121 ASPEED_PINCTRL_GROUP(WDTRST2),
56e57cb6
AJ
2122};
2123
2124static const struct aspeed_pin_function aspeed_g5_functions[] = {
f1337856
AJ
2125 ASPEED_PINCTRL_FUNC(ACPI),
2126 ASPEED_PINCTRL_FUNC(ADC0),
2127 ASPEED_PINCTRL_FUNC(ADC1),
2128 ASPEED_PINCTRL_FUNC(ADC10),
2129 ASPEED_PINCTRL_FUNC(ADC11),
2130 ASPEED_PINCTRL_FUNC(ADC12),
2131 ASPEED_PINCTRL_FUNC(ADC13),
2132 ASPEED_PINCTRL_FUNC(ADC14),
2133 ASPEED_PINCTRL_FUNC(ADC15),
2134 ASPEED_PINCTRL_FUNC(ADC2),
2135 ASPEED_PINCTRL_FUNC(ADC3),
2136 ASPEED_PINCTRL_FUNC(ADC4),
2137 ASPEED_PINCTRL_FUNC(ADC5),
2138 ASPEED_PINCTRL_FUNC(ADC6),
2139 ASPEED_PINCTRL_FUNC(ADC7),
2140 ASPEED_PINCTRL_FUNC(ADC8),
2141 ASPEED_PINCTRL_FUNC(ADC9),
2142 ASPEED_PINCTRL_FUNC(BMCINT),
2143 ASPEED_PINCTRL_FUNC(DDCCLK),
2144 ASPEED_PINCTRL_FUNC(DDCDAT),
2145 ASPEED_PINCTRL_FUNC(ESPI),
2146 ASPEED_PINCTRL_FUNC(FWSPICS1),
2147 ASPEED_PINCTRL_FUNC(FWSPICS2),
56e57cb6
AJ
2148 ASPEED_PINCTRL_FUNC(GPID0),
2149 ASPEED_PINCTRL_FUNC(GPID2),
f1337856
AJ
2150 ASPEED_PINCTRL_FUNC(GPID4),
2151 ASPEED_PINCTRL_FUNC(GPID6),
56e57cb6 2152 ASPEED_PINCTRL_FUNC(GPIE0),
f1337856
AJ
2153 ASPEED_PINCTRL_FUNC(GPIE2),
2154 ASPEED_PINCTRL_FUNC(GPIE4),
2155 ASPEED_PINCTRL_FUNC(GPIE6),
56e57cb6
AJ
2156 ASPEED_PINCTRL_FUNC(I2C10),
2157 ASPEED_PINCTRL_FUNC(I2C11),
2158 ASPEED_PINCTRL_FUNC(I2C12),
2159 ASPEED_PINCTRL_FUNC(I2C13),
2160 ASPEED_PINCTRL_FUNC(I2C14),
2161 ASPEED_PINCTRL_FUNC(I2C3),
2162 ASPEED_PINCTRL_FUNC(I2C4),
2163 ASPEED_PINCTRL_FUNC(I2C5),
2164 ASPEED_PINCTRL_FUNC(I2C6),
2165 ASPEED_PINCTRL_FUNC(I2C7),
2166 ASPEED_PINCTRL_FUNC(I2C8),
2167 ASPEED_PINCTRL_FUNC(I2C9),
f1337856
AJ
2168 ASPEED_PINCTRL_FUNC(LAD0),
2169 ASPEED_PINCTRL_FUNC(LAD1),
2170 ASPEED_PINCTRL_FUNC(LAD2),
2171 ASPEED_PINCTRL_FUNC(LAD3),
2172 ASPEED_PINCTRL_FUNC(LCLK),
2173 ASPEED_PINCTRL_FUNC(LFRAME),
2174 ASPEED_PINCTRL_FUNC(LPCHC),
2175 ASPEED_PINCTRL_FUNC(LPCPD),
2176 ASPEED_PINCTRL_FUNC(LPCPLUS),
2177 ASPEED_PINCTRL_FUNC(LPCPME),
2178 ASPEED_PINCTRL_FUNC(LPCRST),
2179 ASPEED_PINCTRL_FUNC(LPCSMI),
2180 ASPEED_PINCTRL_FUNC(LSIRQ),
56e57cb6 2181 ASPEED_PINCTRL_FUNC(MAC1LINK),
f1337856 2182 ASPEED_PINCTRL_FUNC(MAC2LINK),
56e57cb6
AJ
2183 ASPEED_PINCTRL_FUNC(MDIO1),
2184 ASPEED_PINCTRL_FUNC(MDIO2),
f1337856
AJ
2185 ASPEED_PINCTRL_FUNC(NCTS1),
2186 ASPEED_PINCTRL_FUNC(NCTS2),
2187 ASPEED_PINCTRL_FUNC(NCTS3),
2188 ASPEED_PINCTRL_FUNC(NCTS4),
2189 ASPEED_PINCTRL_FUNC(NDCD1),
2190 ASPEED_PINCTRL_FUNC(NDCD2),
2191 ASPEED_PINCTRL_FUNC(NDCD3),
2192 ASPEED_PINCTRL_FUNC(NDCD4),
2193 ASPEED_PINCTRL_FUNC(NDSR1),
2194 ASPEED_PINCTRL_FUNC(NDSR2),
2195 ASPEED_PINCTRL_FUNC(NDSR3),
2196 ASPEED_PINCTRL_FUNC(NDSR4),
2197 ASPEED_PINCTRL_FUNC(NDTR1),
2198 ASPEED_PINCTRL_FUNC(NDTR2),
2199 ASPEED_PINCTRL_FUNC(NDTR3),
2200 ASPEED_PINCTRL_FUNC(NDTR4),
2201 ASPEED_PINCTRL_FUNC(NRI1),
2202 ASPEED_PINCTRL_FUNC(NRI2),
2203 ASPEED_PINCTRL_FUNC(NRI3),
2204 ASPEED_PINCTRL_FUNC(NRI4),
2205 ASPEED_PINCTRL_FUNC(NRTS1),
2206 ASPEED_PINCTRL_FUNC(NRTS2),
2207 ASPEED_PINCTRL_FUNC(NRTS3),
2208 ASPEED_PINCTRL_FUNC(NRTS4),
56e57cb6
AJ
2209 ASPEED_PINCTRL_FUNC(OSCCLK),
2210 ASPEED_PINCTRL_FUNC(PEWAKE),
f1337856 2211 ASPEED_PINCTRL_FUNC(PNOR),
56e57cb6
AJ
2212 ASPEED_PINCTRL_FUNC(PWM0),
2213 ASPEED_PINCTRL_FUNC(PWM1),
2214 ASPEED_PINCTRL_FUNC(PWM2),
2215 ASPEED_PINCTRL_FUNC(PWM3),
2216 ASPEED_PINCTRL_FUNC(PWM4),
2217 ASPEED_PINCTRL_FUNC(PWM5),
2218 ASPEED_PINCTRL_FUNC(PWM6),
2219 ASPEED_PINCTRL_FUNC(PWM7),
2220 ASPEED_PINCTRL_FUNC(RGMII1),
2221 ASPEED_PINCTRL_FUNC(RGMII2),
2222 ASPEED_PINCTRL_FUNC(RMII1),
2223 ASPEED_PINCTRL_FUNC(RMII2),
f1337856
AJ
2224 ASPEED_PINCTRL_FUNC(RXD1),
2225 ASPEED_PINCTRL_FUNC(RXD2),
2226 ASPEED_PINCTRL_FUNC(RXD3),
2227 ASPEED_PINCTRL_FUNC(RXD4),
2228 ASPEED_PINCTRL_FUNC(SALT1),
2229 ASPEED_PINCTRL_FUNC(SALT10),
2230 ASPEED_PINCTRL_FUNC(SALT11),
2231 ASPEED_PINCTRL_FUNC(SALT12),
2232 ASPEED_PINCTRL_FUNC(SALT13),
2233 ASPEED_PINCTRL_FUNC(SALT14),
2234 ASPEED_PINCTRL_FUNC(SALT2),
2235 ASPEED_PINCTRL_FUNC(SALT3),
2236 ASPEED_PINCTRL_FUNC(SALT4),
2237 ASPEED_PINCTRL_FUNC(SALT5),
2238 ASPEED_PINCTRL_FUNC(SALT6),
2239 ASPEED_PINCTRL_FUNC(SALT7),
2240 ASPEED_PINCTRL_FUNC(SALT8),
2241 ASPEED_PINCTRL_FUNC(SALT9),
2242 ASPEED_PINCTRL_FUNC(SCL1),
2243 ASPEED_PINCTRL_FUNC(SCL2),
56e57cb6 2244 ASPEED_PINCTRL_FUNC(SD1),
f1337856
AJ
2245 ASPEED_PINCTRL_FUNC(SD2),
2246 ASPEED_PINCTRL_FUNC(SDA1),
2247 ASPEED_PINCTRL_FUNC(SDA2),
2248 ASPEED_PINCTRL_FUNC(SGPS1),
2249 ASPEED_PINCTRL_FUNC(SGPS2),
2250 ASPEED_PINCTRL_FUNC(SIOONCTRL),
2251 ASPEED_PINCTRL_FUNC(SIOPBI),
2252 ASPEED_PINCTRL_FUNC(SIOPBO),
2253 ASPEED_PINCTRL_FUNC(SIOPWREQ),
2254 ASPEED_PINCTRL_FUNC(SIOPWRGD),
2255 ASPEED_PINCTRL_FUNC(SIOS3),
2256 ASPEED_PINCTRL_FUNC(SIOS5),
2257 ASPEED_PINCTRL_FUNC(SIOSCI),
56e57cb6 2258 ASPEED_PINCTRL_FUNC(SPI1),
f1337856 2259 ASPEED_PINCTRL_FUNC(SPI1CS1),
8eb37aff
AJ
2260 ASPEED_PINCTRL_FUNC(SPI1DEBUG),
2261 ASPEED_PINCTRL_FUNC(SPI1PASSTHRU),
f1337856
AJ
2262 ASPEED_PINCTRL_FUNC(SPI2CK),
2263 ASPEED_PINCTRL_FUNC(SPI2CS0),
2264 ASPEED_PINCTRL_FUNC(SPI2CS1),
2265 ASPEED_PINCTRL_FUNC(SPI2MISO),
2266 ASPEED_PINCTRL_FUNC(SPI2MOSI),
2267 ASPEED_PINCTRL_FUNC(TIMER3),
56e57cb6
AJ
2268 ASPEED_PINCTRL_FUNC(TIMER4),
2269 ASPEED_PINCTRL_FUNC(TIMER5),
2270 ASPEED_PINCTRL_FUNC(TIMER6),
2271 ASPEED_PINCTRL_FUNC(TIMER7),
2272 ASPEED_PINCTRL_FUNC(TIMER8),
f1337856
AJ
2273 ASPEED_PINCTRL_FUNC(TXD1),
2274 ASPEED_PINCTRL_FUNC(TXD2),
2275 ASPEED_PINCTRL_FUNC(TXD3),
2276 ASPEED_PINCTRL_FUNC(TXD4),
2277 ASPEED_PINCTRL_FUNC(UART6),
2278 ASPEED_PINCTRL_FUNC(USBCKI),
8eb37aff 2279 ASPEED_PINCTRL_FUNC(VGABIOSROM),
f1337856
AJ
2280 ASPEED_PINCTRL_FUNC(VGAHS),
2281 ASPEED_PINCTRL_FUNC(VGAVS),
2282 ASPEED_PINCTRL_FUNC(VPI24),
2283 ASPEED_PINCTRL_FUNC(VPO),
2284 ASPEED_PINCTRL_FUNC(WDTRST1),
2285 ASPEED_PINCTRL_FUNC(WDTRST2),
56e57cb6
AJ
2286};
2287
2288static struct aspeed_pinctrl_data aspeed_g5_pinctrl_data = {
2289 .pins = aspeed_g5_pins,
2290 .npins = ARRAY_SIZE(aspeed_g5_pins),
2291 .groups = aspeed_g5_groups,
2292 .ngroups = ARRAY_SIZE(aspeed_g5_groups),
2293 .functions = aspeed_g5_functions,
2294 .nfunctions = ARRAY_SIZE(aspeed_g5_functions),
2295};
2296
2297static struct pinmux_ops aspeed_g5_pinmux_ops = {
2298 .get_functions_count = aspeed_pinmux_get_fn_count,
2299 .get_function_name = aspeed_pinmux_get_fn_name,
2300 .get_function_groups = aspeed_pinmux_get_fn_groups,
2301 .set_mux = aspeed_pinmux_set_mux,
2302 .gpio_request_enable = aspeed_gpio_request_enable,
2303 .strict = true,
2304};
2305
2306static struct pinctrl_ops aspeed_g5_pinctrl_ops = {
2307 .get_groups_count = aspeed_pinctrl_get_groups_count,
2308 .get_group_name = aspeed_pinctrl_get_group_name,
2309 .get_group_pins = aspeed_pinctrl_get_group_pins,
2310 .pin_dbg_show = aspeed_pinctrl_pin_dbg_show,
2311 .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
2312 .dt_free_map = pinctrl_utils_free_map,
2313};
2314
2315static struct pinctrl_desc aspeed_g5_pinctrl_desc = {
2316 .name = "aspeed-g5-pinctrl",
2317 .pins = aspeed_g5_pins,
2318 .npins = ARRAY_SIZE(aspeed_g5_pins),
2319 .pctlops = &aspeed_g5_pinctrl_ops,
2320 .pmxops = &aspeed_g5_pinmux_ops,
2321};
2322
2323static int aspeed_g5_pinctrl_probe(struct platform_device *pdev)
2324{
2325 int i;
7d29ed88
AJ
2326 struct regmap *map;
2327 struct device_node *node;
56e57cb6
AJ
2328
2329 for (i = 0; i < ARRAY_SIZE(aspeed_g5_pins); i++)
2330 aspeed_g5_pins[i].number = i;
2331
7d29ed88
AJ
2332 node = of_parse_phandle(pdev->dev.of_node, "aspeed,external-nodes", 0);
2333 map = syscon_node_to_regmap(node);
2334 of_node_put(node);
2335 if (IS_ERR(map)) {
2336 dev_warn(&pdev->dev, "No GFX phandle found, some mux configurations may fail\n");
2337 map = NULL;
2338 }
2339 aspeed_g5_pinctrl_data.maps[ASPEED_IP_GFX] = map;
2340
2341 node = of_parse_phandle(pdev->dev.of_node, "aspeed,external-nodes", 1);
2342 if (node) {
2343 map = syscon_node_to_regmap(node->parent);
2344 if (IS_ERR(map)) {
2345 dev_warn(&pdev->dev, "LHC parent is not a syscon, some mux configurations may fail\n");
2346 map = NULL;
2347 }
2348 } else {
2349 dev_warn(&pdev->dev, "No LHC phandle found, some mux configurations may fail\n");
2350 map = NULL;
2351 }
2352 of_node_put(node);
2353 aspeed_g5_pinctrl_data.maps[ASPEED_IP_LPC] = map;
2354
56e57cb6
AJ
2355 return aspeed_pinctrl_probe(pdev, &aspeed_g5_pinctrl_desc,
2356 &aspeed_g5_pinctrl_data);
2357}
2358
2359static const struct of_device_id aspeed_g5_pinctrl_of_match[] = {
2360 { .compatible = "aspeed,ast2500-pinctrl", },
2361 { .compatible = "aspeed,g5-pinctrl", },
2362 { },
2363};
2364
2365static struct platform_driver aspeed_g5_pinctrl_driver = {
2366 .probe = aspeed_g5_pinctrl_probe,
2367 .driver = {
2368 .name = "aspeed-g5-pinctrl",
2369 .of_match_table = aspeed_g5_pinctrl_of_match,
2370 },
2371};
2372
2373static int aspeed_g5_pinctrl_init(void)
2374{
2375 return platform_driver_register(&aspeed_g5_pinctrl_driver);
2376}
2377
2378arch_initcall(aspeed_g5_pinctrl_init);