]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/sh-pfc/pfc-r8a7791.c
Merge branches 'for-4.11/upstream-fixes', 'for-4.12/accutouch', 'for-4.12/cp2112...
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / sh-pfc / pfc-r8a7791.c
CommitLineData
50884519
HN
1/*
2 * r8a7791 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
59508084 5 * Copyright (C) 2014-2015 Cogent Embedded, Inc.
50884519
HN
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2
9 * as published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
50884519 13
50884519
HN
14#include "sh_pfc.h"
15
0e1396f1
SH
16/*
17 * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
18 * which case they support both 3.3V and 1.8V signalling.
19 */
50884519
HN
20#define CPU_ALL_PORT(fn, sfx) \
21 PORT_GP_32(0, fn, sfx), \
441f77dc 22 PORT_GP_26(1, fn, sfx), \
50884519
HN
23 PORT_GP_32(2, fn, sfx), \
24 PORT_GP_32(3, fn, sfx), \
25 PORT_GP_32(4, fn, sfx), \
26 PORT_GP_32(5, fn, sfx), \
0e1396f1
SH
27 PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
28 PORT_GP_1(6, 24, fn, sfx), \
29 PORT_GP_1(6, 25, fn, sfx), \
30 PORT_GP_1(6, 26, fn, sfx), \
31 PORT_GP_1(6, 27, fn, sfx), \
32 PORT_GP_1(6, 28, fn, sfx), \
33 PORT_GP_1(6, 29, fn, sfx), \
34 PORT_GP_1(6, 30, fn, sfx), \
35 PORT_GP_1(6, 31, fn, sfx), \
441f77dc 36 PORT_GP_26(7, fn, sfx)
50884519
HN
37
38enum {
39 PINMUX_RESERVED = 0,
40
41 PINMUX_DATA_BEGIN,
42 GP_ALL(DATA),
43 PINMUX_DATA_END,
44
45 PINMUX_FUNCTION_BEGIN,
46 GP_ALL(FN),
47
48 /* GPSR0 */
49 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
50 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
51 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
52 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
53 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
54 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
55
56 /* GPSR1 */
57 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
58 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
59 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
60 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
61 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
62 FN_IP3_21_20,
63
64 /* GPSR2 */
65 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
66 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
67 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
68 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
69 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
70 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
71 FN_IP6_5_3, FN_IP6_7_6,
72
73 /* GPSR3 */
74 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
75 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
76 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
77 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
78 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
79 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
80 FN_IP9_18_17,
81
82 /* GPSR4 */
83 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
84 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
85 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
86 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
87 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
88 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
89 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
90 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
91
92 /* GPSR5 */
93 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
94 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
95 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
96 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
97 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
98 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
99 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
100
101 /* GPSR6 */
102 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
b5973fcd
MD
103 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
104 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
50884519
HN
105 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
106 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
107 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
108 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
109 FN_USB1_OVC, FN_DU0_DOTCLKIN,
110
111 /* GPSR7 */
112 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
113 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
114 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
115 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
116 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
117 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
118
119 /* IPSR0 */
120 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
121 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
122 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
123 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
124 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
125 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
126
127 /* IPSR1 */
128 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
129 FN_A9, FN_MSIOF1_SS2, FN_SDA0,
130 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
131 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
132 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
133 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
134 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
135 FN_A15, FN_BPFCLK_C,
136 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
137 FN_A17, FN_DACK2_B, FN_SDA0_C,
138 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
139
140 /* IPSR2 */
141 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
142 FN_A20, FN_SPCLK,
143 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
144 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
145 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
146 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
147 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
148 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
149 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
150 FN_EX_CS1_N, FN_MSIOF2_SCK,
151 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
152 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
153
154 /* IPSR3 */
155 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
156 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
157 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
158 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
159 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
160 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
161 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
162 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
163 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
164 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
165 FN_DACK0, FN_DRACK0, FN_REMOCON,
166 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
167 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
168 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
169 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
170
171 /* IPSR4 */
172 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
173 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
174 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
175 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
176 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
177 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
178 FN_GLO_Q1_D, FN_HCTS1_N_E,
179 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
180 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
181 FN_SSI_SCK4, FN_GLO_SS_D,
182 FN_SSI_WS4, FN_GLO_RFON_D,
183 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
184 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
185 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
186
187 /* IPSR5 */
188 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
189 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
190 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
191 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
192 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
193 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
194 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
195 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
196 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
197 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
198 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
199 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
200 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
201 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
202 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
203
204 /* IPSR6 */
205 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
206 FN_SCIF_CLK, FN_BPFCLK_E,
207 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
208 FN_SCIFA2_RXD, FN_FMIN_E,
209 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
210 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
211 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
212 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
213 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
214 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
215 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
216 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
217 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
218 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
219
220 /* IPSR7 */
221 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
222 FN_SCIF_CLK_B, FN_GPS_MAG_D,
223 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
224 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
225 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
226 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
227 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
228 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
229 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
230 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
231 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
232 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
233 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
234 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
235 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
236 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
237 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
238 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
239
240 /* IPSR8 */
241 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
242 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
243 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
244 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
245 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
246 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
247 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
248 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
249 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
250 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
251 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
252 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
253 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
254 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
255 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
256 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
257 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
258
259 /* IPSR9 */
260 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
261 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
262 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
263 FN_DU1_DOTCLKOUT0, FN_QCLK,
264 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
265 FN_TX3_B, FN_SCL2_B, FN_PWM4,
266 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
267 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
268 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
269 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
270 FN_DU1_DISP, FN_QPOLA,
271 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
272 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
273 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
274 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
275 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
276 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
277 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
278 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
279
280 /* IPSR10 */
281 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
282 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
283 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
284 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
285 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
286 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
287 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
288 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
289 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
290 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
291 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
292 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
293 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
294 FN_TS_SDATA0_C, FN_ATACS11_N,
295 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
296 FN_TS_SCK0_C, FN_ATAG1_N,
297 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
298 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
299 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
300
301 /* IPSR11 */
302 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
303 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
304 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
305 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
306 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
307 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
308 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
309 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
310 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
311 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
312 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
313 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
314 FN_VI1_DATA7, FN_AVB_MDC,
315 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
316 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
317
318 /* IPSR12 */
319 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
320 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
321 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
322 FN_SCL2_D, FN_MSIOF1_RXD_E,
323 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
324 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
325 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
326 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
327 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
328 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
329 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
330 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
331 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
332 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
333 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
334 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
335 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
336
337 /* IPSR13 */
338 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
339 FN_ADICLK_B, FN_MSIOF0_SS1_C,
340 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
341 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
342 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
343 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
344 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
345 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
346 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
347 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
348 FN_SCIFA5_TXD_B, FN_TX3_C,
349 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
350 FN_SCIFA5_RXD_B, FN_RX3_C,
351 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
352 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
353 FN_SD1_DATA3, FN_IERX_B,
354 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
355
356 /* IPSR14 */
357 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
358 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
359 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
360 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
361 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
362 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
363 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
364 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
365 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
366 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
367 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
368 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
369 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
370 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
371
372 /* IPSR15 */
373 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
374 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
375 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
376 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
377 FN_PWM5_B, FN_SCIFA3_TXD_C,
378 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
379 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
380 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
381 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
382 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
383 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
384 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
385 FN_TCLK2, FN_VI1_DATA3_C,
386 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
387 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
388
389 /* IPSR16 */
390 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
391 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
87f27fe1 392 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
393 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
394 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
395
396 /* MOD_SEL */
397 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
398 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
399 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
400 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
401 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
402 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
403 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
404 FN_SEL_QSP_0, FN_SEL_QSP_1,
405 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
406 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
407 FN_SEL_HSCIF1_4,
408 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
409 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
410 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
411 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
412 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
413
414 /* MOD_SEL2 */
415 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
416 FN_SEL_SCIF0_4,
417 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
418 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
419 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
420 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
421 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
422 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
423 FN_SEL_ADG_0, FN_SEL_ADG_1,
424 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
425 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
426 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
427 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
428 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
429 FN_SEL_SIM_0, FN_SEL_SIM_1,
430 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
431
432 /* MOD_SEL3 */
433 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
434 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
435 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
436 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
437 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
438 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
439 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
440 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
441 FN_SEL_MMC_0, FN_SEL_MMC_1,
442 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
443 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
444 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
445 FN_SEL_IIC1_4,
446 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
447
448 /* MOD_SEL4 */
449 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
450 FN_SEL_SOF1_4,
451 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
452 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
453 FN_SEL_RAD_0, FN_SEL_RAD_1,
454 FN_SEL_RCN_0, FN_SEL_RCN_1,
455 FN_SEL_RSP_0, FN_SEL_RSP_1,
456 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
457 FN_SEL_SCIF2_4,
458 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
459 FN_SEL_SOF2_4,
460 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
461 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
462 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
463 PINMUX_FUNCTION_END,
464
465 PINMUX_MARK_BEGIN,
466
467 EX_CS0_N_MARK, RD_N_MARK,
468
469 AUDIO_CLKA_MARK,
470
471 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
472 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
473 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
474
475 SD1_CLK_MARK,
476
477 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
478 DU0_DOTCLKIN_MARK,
479
480 /* IPSR0 */
481 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
482 D6_MARK, D7_MARK, D8_MARK,
483 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
484 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
485 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
486 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
487 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
488
489 /* IPSR1 */
490 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
491 A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
492 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
493 A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
494 A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
495 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
496 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
497 A15_MARK, BPFCLK_C_MARK,
498 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
499 A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
500 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
501
502 /* IPSR2 */
503 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
504 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
505 A20_MARK, SPCLK_MARK,
506 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
507 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
508 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
509 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
510 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
511 RX1_MARK, SCIFA1_RXD_MARK,
512 CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
513 CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
514 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
515 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
516 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
517 ATAG0_N_MARK, EX_WAIT1_MARK,
518
519 /* IPSR3 */
520 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
521 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
522 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
523 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
524 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
525 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
526 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
527 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
528 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
529 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
530 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
531 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
532 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
533 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
534 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
535 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
536 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
537 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
538
539 /* IPSR4 */
540 SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
541 SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
542 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
543 SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
544 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
545 SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
546 SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
547 SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
548 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
549 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
550 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
551 SSI_SCK4_MARK, GLO_SS_D_MARK,
552 SSI_WS4_MARK, GLO_RFON_D_MARK,
553 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
554 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
555 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
556
557 /* IPSR5 */
558 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
559 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
560 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
561 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
562 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
563 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
564 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
565 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
566 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
567 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
568 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
569 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
570 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
571 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
572 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
573
574 /* IPSR6 */
575 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
576 SCIF_CLK_MARK, BPFCLK_E_MARK,
577 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
578 SCIFA2_RXD_MARK, FMIN_E_MARK,
579 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
580 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
581 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
582 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
583 IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
584 IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
585 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
586 IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
587 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
588 SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
589 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
590 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
591 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
592 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
593
594 /* IPSR7 */
595 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
596 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
597 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
598 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
599 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
600 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
601 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
602 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
603 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
604 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
605 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
606 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
607 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
608 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
609 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
610 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
611 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
612 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
613
614 /* IPSR8 */
615 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
616 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
617 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
618 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
619 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
620 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
621 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
622 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
623 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
624 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
625 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
626 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
627 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
628 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
629 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
630 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
631 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
632 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
633
634 /* IPSR9 */
635 DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
636 DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
637 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
638 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
639 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
640 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
641 TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
642 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
643 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
644 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
645 CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
646 DU1_DISP_MARK, QPOLA_MARK,
647 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
648 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
649 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
650 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
651 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
652 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
653 VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
654 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
655
656 /* IPSR10 */
657 VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
658 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
659 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
660 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
661 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
662 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
663 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
664 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
665 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
666 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
667 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
668 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
669 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
670 TS_SDATA0_C_MARK, ATACS11_N_MARK,
671 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
672 TS_SCK0_C_MARK, ATAG1_N_MARK,
673 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
674 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
675 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
676
677 /* IPSR11 */
678 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
679 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
680 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
681 SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
682 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
683 TX4_B_MARK, SCIFA4_TXD_B_MARK,
684 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
685 RX4_B_MARK, SCIFA4_RXD_B_MARK,
686 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
687 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
688 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
689 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
690 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
691 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
692 VI1_DATA7_MARK, AVB_MDC_MARK,
693 ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
694 ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
695
696 /* IPSR12 */
697 ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
698 ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
699 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
700 SCL2_D_MARK, MSIOF1_RXD_E_MARK,
701 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
702 SDA2_D_MARK, MSIOF1_SCK_E_MARK,
703 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
704 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
705 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
706 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
707 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
708 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
709 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
710 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
711 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
712 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
713 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
714 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
715
716 /* IPSR13 */
717 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
718 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
719 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
720 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
721 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
722 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
723 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
724 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
725 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
726 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
727 SCIFA5_TXD_B_MARK, TX3_C_MARK,
728 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
729 SCIFA5_RXD_B_MARK, RX3_C_MARK,
730 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
731 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
732 SD1_DATA3_MARK, IERX_B_MARK,
733 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
734
735 /* IPSR14 */
736 SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
737 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
738 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
739 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
740 SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
741 SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
742 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
743 VI1_CLK_C_MARK, VI1_G0_B_MARK,
744 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
745 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
746 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
747 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
748 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
749 VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
750 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
751 VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
752
753 /* IPSR15 */
754 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
755 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
756 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
757 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
758 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
759 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
760 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
761 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
762 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
763 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
764 TCLK1_MARK, VI1_DATA1_C_MARK,
765 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
766 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
767 TCLK2_MARK, VI1_DATA3_C_MARK,
768 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
769 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
770 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
771 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
772
773 /* IPSR16 */
774 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
775 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
776 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
777 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
87f27fe1 778 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
50884519
HN
779 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
780 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
781 PINMUX_MARK_END,
782};
783
784static const u16 pinmux_data[] = {
785 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
786
bc3341dd
GU
787 PINMUX_SINGLE(EX_CS0_N),
788 PINMUX_SINGLE(RD_N),
789 PINMUX_SINGLE(AUDIO_CLKA),
790 PINMUX_SINGLE(VI0_CLK),
791 PINMUX_SINGLE(VI0_DATA0_VI0_B0),
792 PINMUX_SINGLE(VI0_DATA1_VI0_B1),
793 PINMUX_SINGLE(VI0_DATA2_VI0_B2),
794 PINMUX_SINGLE(VI0_DATA4_VI0_B4),
795 PINMUX_SINGLE(VI0_DATA5_VI0_B5),
796 PINMUX_SINGLE(VI0_DATA6_VI0_B6),
797 PINMUX_SINGLE(VI0_DATA7_VI0_B7),
798 PINMUX_SINGLE(USB0_PWEN),
799 PINMUX_SINGLE(USB0_OVC),
800 PINMUX_SINGLE(USB1_PWEN),
801 PINMUX_SINGLE(USB1_OVC),
802 PINMUX_SINGLE(DU0_DOTCLKIN),
803 PINMUX_SINGLE(SD1_CLK),
50884519
HN
804
805 /* IPSR0 */
e01678e3
GU
806 PINMUX_IPSR_GPSR(IP0_0, D0),
807 PINMUX_IPSR_GPSR(IP0_1, D1),
808 PINMUX_IPSR_GPSR(IP0_2, D2),
809 PINMUX_IPSR_GPSR(IP0_3, D3),
810 PINMUX_IPSR_GPSR(IP0_4, D4),
811 PINMUX_IPSR_GPSR(IP0_5, D5),
812 PINMUX_IPSR_GPSR(IP0_6, D6),
813 PINMUX_IPSR_GPSR(IP0_7, D7),
814 PINMUX_IPSR_GPSR(IP0_8, D8),
815 PINMUX_IPSR_GPSR(IP0_9, D9),
816 PINMUX_IPSR_GPSR(IP0_10, D10),
817 PINMUX_IPSR_GPSR(IP0_11, D11),
818 PINMUX_IPSR_GPSR(IP0_12, D12),
819 PINMUX_IPSR_GPSR(IP0_13, D13),
820 PINMUX_IPSR_GPSR(IP0_14, D14),
821 PINMUX_IPSR_GPSR(IP0_15, D15),
822 PINMUX_IPSR_GPSR(IP0_18_16, A0),
13ce3c39
KM
823 PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
824 PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
825 PINMUX_IPSR_MSEL(IP0_18_16, SCL0_C, SEL_IIC0_2),
e01678e3
GU
826 PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
827 PINMUX_IPSR_GPSR(IP0_20_19, A1),
13ce3c39 828 PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
e01678e3 829 PINMUX_IPSR_GPSR(IP0_22_21, A2),
13ce3c39 830 PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
e01678e3 831 PINMUX_IPSR_GPSR(IP0_24_23, A3),
13ce3c39 832 PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
e01678e3 833 PINMUX_IPSR_GPSR(IP0_26_25, A4),
13ce3c39 834 PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
e01678e3 835 PINMUX_IPSR_GPSR(IP0_28_27, A5),
13ce3c39 836 PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
e01678e3 837 PINMUX_IPSR_GPSR(IP0_30_29, A6),
13ce3c39 838 PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
50884519
HN
839
840 /* IPSR1 */
e01678e3 841 PINMUX_IPSR_GPSR(IP1_1_0, A7),
13ce3c39 842 PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
e01678e3 843 PINMUX_IPSR_GPSR(IP1_3_2, A8),
13ce3c39
KM
844 PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
845 PINMUX_IPSR_MSEL(IP1_3_2, SCL0, SEL_IIC0_0),
e01678e3 846 PINMUX_IPSR_GPSR(IP1_5_4, A9),
13ce3c39
KM
847 PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
848 PINMUX_IPSR_MSEL(IP1_5_4, SDA0, SEL_IIC0_0),
e01678e3 849 PINMUX_IPSR_GPSR(IP1_7_6, A10),
13ce3c39
KM
850 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
851 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
e01678e3 852 PINMUX_IPSR_GPSR(IP1_10_8, A11),
13ce3c39
KM
853 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
854 PINMUX_IPSR_MSEL(IP1_10_8, SCL3_D, SEL_IIC3_3),
855 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
e01678e3 856 PINMUX_IPSR_GPSR(IP1_13_11, A12),
13ce3c39
KM
857 PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
858 PINMUX_IPSR_MSEL(IP1_13_11, SDA3_D, SEL_IIC3_3),
859 PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
e01678e3 860 PINMUX_IPSR_GPSR(IP1_16_14, A13),
13ce3c39
KM
861 PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
862 PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
863 PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
e01678e3 864 PINMUX_IPSR_GPSR(IP1_19_17, A14),
13ce3c39
KM
865 PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
866 PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
867 PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
868 PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
e01678e3 869 PINMUX_IPSR_GPSR(IP1_22_20, A15),
13ce3c39 870 PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
e01678e3 871 PINMUX_IPSR_GPSR(IP1_25_23, A16),
13ce3c39
KM
872 PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
873 PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
874 PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
e01678e3 875 PINMUX_IPSR_GPSR(IP1_28_26, A17),
13ce3c39
KM
876 PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
877 PINMUX_IPSR_MSEL(IP1_28_26, SDA0_C, SEL_IIC0_2),
e01678e3 878 PINMUX_IPSR_GPSR(IP1_31_29, A18),
13ce3c39
KM
879 PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
880 PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
881 PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
50884519
HN
882
883 /* IPSR2 */
e01678e3
GU
884 PINMUX_IPSR_GPSR(IP2_2_0, A19),
885 PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
13ce3c39
KM
886 PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
887 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
888 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
e01678e3 889 PINMUX_IPSR_GPSR(IP2_2_0, A20),
13ce3c39 890 PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
e01678e3 891 PINMUX_IPSR_GPSR(IP2_6_5, A21),
13ce3c39
KM
892 PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
893 PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
e01678e3 894 PINMUX_IPSR_GPSR(IP2_9_7, A22),
13ce3c39
KM
895 PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
896 PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
897 PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
898 PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
e01678e3 899 PINMUX_IPSR_GPSR(IP2_12_10, A23),
13ce3c39
KM
900 PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
901 PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
902 PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
903 PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
e01678e3 904 PINMUX_IPSR_GPSR(IP2_15_13, A24),
13ce3c39
KM
905 PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
906 PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
907 PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
908 PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
e01678e3 909 PINMUX_IPSR_GPSR(IP2_18_16, A25),
13ce3c39
KM
910 PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
911 PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
912 PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
913 PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
914 PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
e01678e3 915 PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
13ce3c39
KM
916 PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
917 PINMUX_IPSR_MSEL(IP2_20_19, SCL1, SEL_IIC1_0),
e01678e3 918 PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
13ce3c39
KM
919 PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
920 PINMUX_IPSR_MSEL(IP2_22_21, SDA1, SEL_IIC1_0),
e01678e3 921 PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
13ce3c39 922 PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
e01678e3 923 PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
13ce3c39
KM
924 PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
925 PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
e01678e3 926 PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
13ce3c39
KM
927 PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
928 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
929 PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
e01678e3 930 PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
50884519
HN
931
932 /* IPSR3 */
e01678e3 933 PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
13ce3c39
KM
934 PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
935 PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
e01678e3
GU
936 PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
937 PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
938 PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
13ce3c39
KM
939 PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
940 PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
941 PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
e01678e3
GU
942 PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
943 PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
944 PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
945 PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
13ce3c39
KM
946 PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
947 PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
948 PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
e01678e3
GU
949 PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
950 PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
951 PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
13ce3c39
KM
952 PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
953 PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
954 PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
955 PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
e01678e3 956 PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
13ce3c39
KM
957 PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
958 PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
e01678e3 959 PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
13ce3c39
KM
960 PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
961 PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
962 PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
e01678e3 963 PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
13ce3c39
KM
964 PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
965 PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
e01678e3
GU
966 PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
967 PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
968 PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
969 PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
970 PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
13ce3c39
KM
971 PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
972 PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
973 PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
974 PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
975 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
976 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
977 PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
978 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
979 PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
980 PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
981 PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
982 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
983 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
984 PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
985 PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
986 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
987 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
988 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
50884519
HN
989
990 /* IPSR4 */
13ce3c39
KM
991 PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
992 PINMUX_IPSR_MSEL(IP4_1_0, SCL0_B, SEL_IIC0_1),
993 PINMUX_IPSR_MSEL(IP4_1_0, SCL7_B, SEL_IIC7_1),
994 PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
995 PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
996 PINMUX_IPSR_MSEL(IP4_4_2, SDA0_B, SEL_IIC0_1),
997 PINMUX_IPSR_MSEL(IP4_4_2, SDA7_B, SEL_IIC7_1),
998 PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
999 PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1000 PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1001 PINMUX_IPSR_MSEL(IP4_7_5, SCL1_B, SEL_IIC1_1),
1002 PINMUX_IPSR_MSEL(IP4_7_5, SCL8_B, SEL_IIC8_1),
1003 PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1004 PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1005 PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1006 PINMUX_IPSR_MSEL(IP4_9_8, SDA1_B, SEL_IIC1_1),
1007 PINMUX_IPSR_MSEL(IP4_9_8, SDA8_B, SEL_IIC8_1),
1008 PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
e01678e3 1009 PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
13ce3c39
KM
1010 PINMUX_IPSR_MSEL(IP4_12_10, SCL2, SEL_IIC2_0),
1011 PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1012 PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
e01678e3 1013 PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
13ce3c39
KM
1014 PINMUX_IPSR_MSEL(IP4_15_13, SDA2, SEL_IIC2_0),
1015 PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1016 PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1017 PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
e01678e3 1018 PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
13ce3c39
KM
1019 PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1020 PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
e01678e3
GU
1021 PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
1022 PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
1023 PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
1024 PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
13ce3c39 1025 PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
e01678e3 1026 PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
13ce3c39 1027 PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
e01678e3 1028 PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
13ce3c39 1029 PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
e01678e3 1030 PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
13ce3c39
KM
1031 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1032 PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1033 PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1034 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
e01678e3 1035 PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
50884519
HN
1036
1037 /* IPSR5 */
e01678e3 1038 PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
13ce3c39
KM
1039 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1040 PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1041 PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1042 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
e01678e3
GU
1043 PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
1044 PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
13ce3c39
KM
1045 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1046 PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1047 PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1048 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
e01678e3
GU
1049 PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
1050 PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
13ce3c39
KM
1051 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1052 PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1053 PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1054 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
e01678e3
GU
1055 PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
1056 PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
13ce3c39
KM
1057 PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1058 PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
e01678e3
GU
1059 PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
1060 PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
13ce3c39
KM
1061 PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1062 PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
e01678e3 1063 PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
13ce3c39
KM
1064 PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1065 PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1066 PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1067 PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1068 PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1069 PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1070 PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1071 PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1072 PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1073 PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1074 PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1075 PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1076 PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1077 PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1078 PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1079 PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1080 PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1081 PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1082 PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1083 PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1084 PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1085 PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1086 PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
50884519
HN
1087
1088 /* IPSR6 */
13ce3c39
KM
1089 PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1090 PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1091 PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1092 PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1093 PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
e01678e3 1094 PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
13ce3c39
KM
1095 PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1096 PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1097 PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1098 PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1099 PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
e01678e3 1100 PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
13ce3c39
KM
1101 PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1102 PINMUX_IPSR_MSEL(IP6_5_3, TX2, SEL_SCIF2_0),
1103 PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
e01678e3 1104 PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
13ce3c39 1105 PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
e01678e3
GU
1106 PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
1107 PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
13ce3c39 1108 PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
e01678e3
GU
1109 PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
1110 PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
13ce3c39 1111 PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
e01678e3
GU
1112 PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
1113 PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
13ce3c39
KM
1114 PINMUX_IPSR_MSEL(IP6_15_14, SCL4_C, SEL_IIC4_2),
1115 PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
e01678e3
GU
1116 PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
1117 PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
13ce3c39
KM
1118 PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1119 PINMUX_IPSR_MSEL(IP6_18_16, SDA4_C, SEL_IIC4_2),
1120 PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
e01678e3
GU
1121 PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
1122 PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
13ce3c39
KM
1123 PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1124 PINMUX_IPSR_MSEL(IP6_20_19, SCL1_E, SEL_IIC1_4),
1125 PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
e01678e3 1126 PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
13ce3c39
KM
1127 PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1128 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1129 PINMUX_IPSR_MSEL(IP6_23_21, SDA1_E, SEL_IIC1_4),
1130 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
e01678e3 1131 PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
13ce3c39
KM
1132 PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1133 PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1134 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1135 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
e01678e3 1136 PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
13ce3c39
KM
1137 PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1138 PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1139 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1140 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
50884519
HN
1141
1142 /* IPSR7 */
e01678e3 1143 PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
13ce3c39
KM
1144 PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1145 PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1146 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1147 PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1148 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
e01678e3
GU
1149 PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
1150 PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
13ce3c39
KM
1151 PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1152 PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1153 PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1154 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
e01678e3
GU
1155 PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
1156 PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
13ce3c39
KM
1157 PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1158 PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1159 PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1160 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
e01678e3
GU
1161 PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
1162 PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
13ce3c39 1163 PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
e01678e3
GU
1164 PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
1165 PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
13ce3c39 1166 PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
e01678e3
GU
1167 PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
1168 PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
13ce3c39 1169 PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
e01678e3
GU
1170 PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
1171 PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
13ce3c39 1172 PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
e01678e3
GU
1173 PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
1174 PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
13ce3c39 1175 PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
e01678e3
GU
1176 PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
1177 PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
13ce3c39 1178 PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
e01678e3
GU
1179 PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
1180 PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
13ce3c39
KM
1181 PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1182 PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1183 PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1184 PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
e01678e3
GU
1185 PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
1186 PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
13ce3c39
KM
1187 PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1188 PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1189 PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1190 PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
e01678e3
GU
1191 PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
1192 PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
13ce3c39 1193 PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
e01678e3 1194 PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
13ce3c39
KM
1195 PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1196 PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
50884519
HN
1197
1198 /* IPSR8 */
e01678e3
GU
1199 PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
1200 PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
13ce3c39
KM
1201 PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1202 PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
e01678e3
GU
1203 PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
1204 PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
13ce3c39
KM
1205 PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1206 PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1207 PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1208 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
e01678e3
GU
1209 PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
1210 PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
13ce3c39
KM
1211 PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1212 PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1213 PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1214 PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
e01678e3
GU
1215 PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
1216 PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
13ce3c39
KM
1217 PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1218 PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1219 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
e01678e3
GU
1220 PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
1221 PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
13ce3c39
KM
1222 PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1223 PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1224 PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
e01678e3
GU
1225 PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
1226 PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
13ce3c39
KM
1227 PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1228 PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1229 PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1230 PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
e01678e3
GU
1231 PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
1232 PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
13ce3c39
KM
1233 PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1234 PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1235 PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1236 PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
e01678e3
GU
1237 PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
1238 PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
13ce3c39 1239 PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
e01678e3 1240 PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
13ce3c39
KM
1241 PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1242 PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
e01678e3
GU
1243 PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
1244 PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
13ce3c39 1245 PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
e01678e3
GU
1246 PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
1247 PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
13ce3c39
KM
1248 PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1249 PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
e01678e3
GU
1250 PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
1251 PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
13ce3c39
KM
1252 PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1253 PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1254 PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
50884519
HN
1255
1256 /* IPSR9 */
e01678e3
GU
1257 PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
1258 PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
13ce3c39
KM
1259 PINMUX_IPSR_MSEL(IP9_2_0, SCL3_C, SEL_IIC3_2),
1260 PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1261 PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
e01678e3
GU
1262 PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
1263 PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
13ce3c39
KM
1264 PINMUX_IPSR_MSEL(IP9_5_3, SDA3_C, SEL_IIC3_2),
1265 PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1266 PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1267 PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
e01678e3
GU
1268 PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
1269 PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
1270 PINMUX_IPSR_GPSR(IP9_7, QCLK),
1271 PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
1272 PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
13ce3c39
KM
1273 PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1274 PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1275 PINMUX_IPSR_MSEL(IP9_10_8, SCL2_B, SEL_IIC2_1),
e01678e3
GU
1276 PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
1277 PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1278 PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
1279 PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1280 PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
1281 PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1282 PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
13ce3c39
KM
1283 PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1284 PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1285 PINMUX_IPSR_MSEL(IP9_15_13, SDA2_B, SEL_IIC2_1),
e01678e3
GU
1286 PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
1287 PINMUX_IPSR_GPSR(IP9_16, QPOLA),
1288 PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
1289 PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
1290 PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
1291 PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
13ce3c39
KM
1292 PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1293 PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1294 PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
e01678e3 1295 PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
13ce3c39
KM
1296 PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1297 PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1298 PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
e01678e3 1299 PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
13ce3c39
KM
1300 PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1301 PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1302 PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
e01678e3 1303 PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
13ce3c39
KM
1304 PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1305 PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1306 PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
e01678e3 1307 PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
13ce3c39
KM
1308 PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1309 PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
e01678e3 1310 PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
13ce3c39
KM
1311 PINMUX_IPSR_MSEL(IP9_31_29, SCL8, SEL_IIC8_0),
1312 PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1313 PINMUX_IPSR_MSEL(IP9_31_29, SCL4, SEL_IIC4_0),
1314 PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1315 PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
e01678e3 1316 PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
50884519
HN
1317
1318 /* IPSR10 */
e01678e3 1319 PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
13ce3c39
KM
1320 PINMUX_IPSR_MSEL(IP10_2_0, SDA8, SEL_IIC8_0),
1321 PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1322 PINMUX_IPSR_MSEL(IP10_2_0, SDA4, SEL_IIC4_0),
1323 PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1324 PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
e01678e3
GU
1325 PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
1326 PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
1327 PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
13ce3c39
KM
1328 PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1329 PINMUX_IPSR_MSEL(IP10_5_3, SCL3_B, SEL_IIC3_1),
1330 PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1331 PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
e01678e3
GU
1332 PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
1333 PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
1334 PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
13ce3c39
KM
1335 PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1336 PINMUX_IPSR_MSEL(IP10_8_6, SDA3_B, SEL_IIC3_1),
1337 PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1338 PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
e01678e3
GU
1339 PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
1340 PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
1341 PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
13ce3c39
KM
1342 PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1343 PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1344 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1345 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
e01678e3
GU
1346 PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
1347 PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
13ce3c39
KM
1348 PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1349 PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1350 PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1351 PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1352 PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
e01678e3
GU
1353 PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
1354 PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
13ce3c39 1355 PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
e01678e3
GU
1356 PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
1357 PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
13ce3c39 1358 PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
e01678e3
GU
1359 PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
1360 PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
13ce3c39
KM
1361 PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1362 PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
e01678e3
GU
1363 PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
1364 PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
1365 PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
13ce3c39
KM
1366 PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1367 PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
e01678e3
GU
1368 PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
1369 PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
1370 PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
13ce3c39
KM
1371 PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1372 PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
e01678e3
GU
1373 PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
1374 PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
13ce3c39
KM
1375 PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1376 PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
e01678e3
GU
1377 PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
1378 PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
13ce3c39
KM
1379 PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1380 PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1381 PINMUX_IPSR_MSEL(IP10_31_29, SCL1_D, SEL_IIC1_3),
50884519
HN
1382
1383 /* IPSR11 */
e01678e3
GU
1384 PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
1385 PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
13ce3c39
KM
1386 PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1387 PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1388 PINMUX_IPSR_MSEL(IP11_2_0, SDA1_D, SEL_IIC1_3),
e01678e3
GU
1389 PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
1390 PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
13ce3c39
KM
1391 PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1392 PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1393 PINMUX_IPSR_MSEL(IP11_5_3, SCL4_B, SEL_IIC4_1),
e01678e3 1394 PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
13ce3c39
KM
1395 PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1396 PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1397 PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1398 PINMUX_IPSR_MSEL(IP11_8_6, SDA4_B, SEL_IIC4_1),
1399 PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1400 PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1401 PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
e01678e3 1402 PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
13ce3c39
KM
1403 PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1404 PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1405 PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1406 PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
e01678e3 1407 PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
13ce3c39
KM
1408 PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1409 PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1410 PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1411 PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
e01678e3 1412 PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
13ce3c39
KM
1413 PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1414 PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
e01678e3 1415 PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
13ce3c39
KM
1416 PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1417 PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
e01678e3 1418 PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
13ce3c39 1419 PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
e01678e3 1420 PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
13ce3c39 1421 PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
e01678e3 1422 PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
13ce3c39 1423 PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
e01678e3 1424 PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
13ce3c39 1425 PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
e01678e3 1426 PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
13ce3c39 1427 PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
e01678e3 1428 PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
13ce3c39 1429 PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
e01678e3 1430 PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
13ce3c39 1431 PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
e01678e3 1432 PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
13ce3c39 1433 PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
e01678e3
GU
1434 PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
1435 PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
1436 PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
13ce3c39 1437 PINMUX_IPSR_MSEL(IP11_29_28, SCL2_C, SEL_IIC2_2),
e01678e3
GU
1438 PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
1439 PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
13ce3c39 1440 PINMUX_IPSR_MSEL(IP11_31_30, SDA2_C, SEL_IIC2_2),
50884519
HN
1441
1442 /* IPSR12 */
e01678e3
GU
1443 PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
1444 PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
13ce3c39
KM
1445 PINMUX_IPSR_MSEL(IP12_1_0, SCL3, SEL_IIC3_0),
1446 PINMUX_IPSR_MSEL(IP12_1_0, SCL7, SEL_IIC7_0),
e01678e3
GU
1447 PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
1448 PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
13ce3c39
KM
1449 PINMUX_IPSR_MSEL(IP12_3_2, SDA3, SEL_IIC3_0),
1450 PINMUX_IPSR_MSEL(IP12_3_2, SDA7, SEL_IIC7_0),
e01678e3
GU
1451 PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
1452 PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
13ce3c39
KM
1453 PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1454 PINMUX_IPSR_MSEL(IP12_6_4, SCL2_D, SEL_IIC2_3),
1455 PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
e01678e3
GU
1456 PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
1457 PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
13ce3c39
KM
1458 PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1459 PINMUX_IPSR_MSEL(IP12_9_7, SDA2_D, SEL_IIC2_3),
1460 PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
e01678e3
GU
1461 PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
1462 PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
13ce3c39
KM
1463 PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1464 PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1465 PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
e01678e3
GU
1466 PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
1467 PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
13ce3c39
KM
1468 PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1469 PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1470 PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
e01678e3
GU
1471 PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
1472 PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
13ce3c39
KM
1473 PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1474 PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
e01678e3
GU
1475 PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
1476 PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
13ce3c39 1477 PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
e01678e3
GU
1478 PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
1479 PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
13ce3c39 1480 PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
e01678e3
GU
1481 PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
1482 PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
13ce3c39
KM
1483 PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1484 PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
e01678e3 1485 PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
13ce3c39
KM
1486 PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1487 PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1488 PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1489 PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
e01678e3 1490 PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
13ce3c39
KM
1491 PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1492 PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1493 PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
50884519
HN
1494
1495 /* IPSR13 */
13ce3c39 1496 PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
e01678e3 1497 PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
13ce3c39
KM
1498 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1499 PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1500 PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1501 PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
e01678e3 1502 PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
13ce3c39
KM
1503 PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1504 PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1505 PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
e01678e3 1506 PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
13ce3c39
KM
1507 PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1508 PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1509 PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
e01678e3
GU
1510 PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
1511 PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
13ce3c39
KM
1512 PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1513 PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
e01678e3 1514 PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
13ce3c39 1515 PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
e01678e3 1516 PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
13ce3c39 1517 PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
e01678e3 1518 PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
13ce3c39 1519 PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
e01678e3 1520 PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
13ce3c39 1521 PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
e01678e3 1522 PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
13ce3c39 1523 PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
e01678e3 1524 PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
13ce3c39 1525 PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
e01678e3 1526 PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
13ce3c39
KM
1527 PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1528 PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1529 PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1530 PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1531 PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
e01678e3 1532 PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
13ce3c39
KM
1533 PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1534 PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1535 PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1536 PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1537 PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
e01678e3 1538 PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
13ce3c39 1539 PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
e01678e3 1540 PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
13ce3c39 1541 PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
e01678e3 1542 PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
13ce3c39 1543 PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
e01678e3 1544 PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
13ce3c39 1545 PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
e01678e3 1546 PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
13ce3c39 1547 PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
e01678e3
GU
1548 PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
1549 PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
1550 PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
13ce3c39 1551 PINMUX_IPSR_MSEL(IP13_30_28, SCL1_C, SEL_IIC1_2),
50884519
HN
1552
1553 /* IPSR14 */
e01678e3
GU
1554 PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
1555 PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
13ce3c39 1556 PINMUX_IPSR_MSEL(IP14_1_0, SDA1_C, SEL_IIC1_2),
e01678e3
GU
1557 PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
1558 PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
1559 PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
1560 PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
1561 PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
1562 PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
1563 PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
1564 PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
1565 PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
1566 PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
1567 PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
1568 PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
1569 PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
1570 PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
13ce3c39
KM
1571 PINMUX_IPSR_MSEL(IP14_10_8, SCL8_C, SEL_IIC8_2),
1572 PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1573 PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
e01678e3
GU
1574 PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
1575 PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
13ce3c39
KM
1576 PINMUX_IPSR_MSEL(IP14_13_11, SDA8_C, SEL_IIC8_2),
1577 PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1578 PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1579 PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1580 PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1581 PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1582 PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
e01678e3 1583 PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
13ce3c39
KM
1584 PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1585 PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1586 PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1587 PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
e01678e3 1588 PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
13ce3c39
KM
1589 PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1590 PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1591 PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
e01678e3 1592 PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
13ce3c39
KM
1593 PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1594 PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1595 PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
e01678e3 1596 PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
13ce3c39
KM
1597 PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1598 PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1599 PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1600 PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1601 PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1602 PINMUX_IPSR_MSEL(IP14_28_26, SCL7_C, SEL_IIC7_2),
e01678e3 1603 PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
13ce3c39
KM
1604 PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1605 PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1606 PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1607 PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1608 PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1609 PINMUX_IPSR_MSEL(IP14_31_29, SDA7_C, SEL_IIC7_2),
e01678e3 1610 PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
50884519
HN
1611
1612 /* IPSR15 */
13ce3c39
KM
1613 PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1614 PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1615 PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
e01678e3 1616 PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
13ce3c39
KM
1617 PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1618 PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1619 PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1620 PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1621 PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1622 PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1623 PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1624 PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
e01678e3 1625 PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
13ce3c39
KM
1626 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1627 PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1628 PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1629 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
e01678e3
GU
1630 PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
1631 PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
13ce3c39
KM
1632 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1633 PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1634 PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1635 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
e01678e3
GU
1636 PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
1637 PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
13ce3c39
KM
1638 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1639 PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1640 PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1641 PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1642 PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1643 PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1644 PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1645 PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1646 PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1647 PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1648 PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1649 PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1650 PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1651 PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
e01678e3 1652 PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
13ce3c39
KM
1653 PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1654 PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1655 PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1656 PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1657 PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1658 PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1659 PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1660 PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1661 PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1662 PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1663 PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
50884519
HN
1664
1665 /* IPSR16 */
13ce3c39
KM
1666 PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1667 PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
e01678e3 1668 PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
13ce3c39
KM
1669 PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1670 PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1671 PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1672 PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
e01678e3 1673 PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
13ce3c39
KM
1674 PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1675 PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1676 PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1677 PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
e01678e3 1678 PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
13ce3c39
KM
1679 PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1680 PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
e01678e3
GU
1681 PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
1682 PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
13ce3c39
KM
1683 PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1684 PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
e01678e3
GU
1685 PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
1686 PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
13ce3c39 1687 PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
50884519
HN
1688};
1689
44a45b55 1690static const struct sh_pfc_pin pinmux_pins[] = {
50884519
HN
1691 PINMUX_GPIO_GP_ALL(),
1692};
1693
07254d83
JM
1694/* - ADI -------------------------------------------------------------------- */
1695static const unsigned int adi_common_pins[] = {
1696 /* ADIDATA, ADICS/SAMP, ADICLK */
1697 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
1698};
1699static const unsigned int adi_common_mux[] = {
1700 /* ADIDATA, ADICS/SAMP, ADICLK */
1701 ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
1702};
1703static const unsigned int adi_chsel0_pins[] = {
1704 /* ADICHS 0 */
1705 RCAR_GP_PIN(6, 27),
1706};
1707static const unsigned int adi_chsel0_mux[] = {
1708 /* ADICHS 0 */
1709 ADICHS0_MARK,
1710};
1711static const unsigned int adi_chsel1_pins[] = {
1712 /* ADICHS 1 */
1713 RCAR_GP_PIN(6, 28),
1714};
1715static const unsigned int adi_chsel1_mux[] = {
1716 /* ADICHS 1 */
1717 ADICHS1_MARK,
1718};
1719static const unsigned int adi_chsel2_pins[] = {
1720 /* ADICHS 2 */
1721 RCAR_GP_PIN(6, 29),
1722};
1723static const unsigned int adi_chsel2_mux[] = {
1724 /* ADICHS 2 */
1725 ADICHS2_MARK,
1726};
1727static const unsigned int adi_common_b_pins[] = {
1728 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1729 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1730};
1731static const unsigned int adi_common_b_mux[] = {
1732 /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1733 ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
1734};
1735static const unsigned int adi_chsel0_b_pins[] = {
1736 /* ADICHS B 0 */
1737 RCAR_GP_PIN(5, 28),
1738};
1739static const unsigned int adi_chsel0_b_mux[] = {
1740 /* ADICHS B 0 */
1741 ADICHS0_B_MARK,
1742};
1743static const unsigned int adi_chsel1_b_pins[] = {
1744 /* ADICHS B 1 */
1745 RCAR_GP_PIN(5, 29),
1746};
1747static const unsigned int adi_chsel1_b_mux[] = {
1748 /* ADICHS B 1 */
1749 ADICHS1_B_MARK,
1750};
1751static const unsigned int adi_chsel2_b_pins[] = {
1752 /* ADICHS B 2 */
1753 RCAR_GP_PIN(5, 30),
1754};
1755static const unsigned int adi_chsel2_b_mux[] = {
1756 /* ADICHS B 2 */
1757 ADICHS2_B_MARK,
1758};
1759
c57a05b0
KM
1760/* - Audio Clock ------------------------------------------------------------ */
1761static const unsigned int audio_clk_a_pins[] = {
1762 /* CLK */
1763 RCAR_GP_PIN(2, 28),
1764};
1765
1766static const unsigned int audio_clk_a_mux[] = {
1767 AUDIO_CLKA_MARK,
1768};
1769
1770static const unsigned int audio_clk_b_pins[] = {
1771 /* CLK */
1772 RCAR_GP_PIN(2, 29),
1773};
1774
1775static const unsigned int audio_clk_b_mux[] = {
1776 AUDIO_CLKB_MARK,
1777};
1778
1779static const unsigned int audio_clk_b_b_pins[] = {
1780 /* CLK */
1781 RCAR_GP_PIN(7, 20),
1782};
1783
1784static const unsigned int audio_clk_b_b_mux[] = {
1785 AUDIO_CLKB_B_MARK,
1786};
1787
1788static const unsigned int audio_clk_c_pins[] = {
1789 /* CLK */
1790 RCAR_GP_PIN(2, 30),
1791};
1792
1793static const unsigned int audio_clk_c_mux[] = {
1794 AUDIO_CLKC_MARK,
1795};
1796
1797static const unsigned int audio_clkout_pins[] = {
1798 /* CLK */
1799 RCAR_GP_PIN(2, 31),
1800};
1801
1802static const unsigned int audio_clkout_mux[] = {
1803 AUDIO_CLKOUT_MARK,
1804};
1805
59508084
SS
1806/* - AVB -------------------------------------------------------------------- */
1807static const unsigned int avb_link_pins[] = {
1808 RCAR_GP_PIN(5, 14),
1809};
1810static const unsigned int avb_link_mux[] = {
1811 AVB_LINK_MARK,
1812};
1813static const unsigned int avb_magic_pins[] = {
1814 RCAR_GP_PIN(5, 11),
1815};
1816static const unsigned int avb_magic_mux[] = {
1817 AVB_MAGIC_MARK,
1818};
1819static const unsigned int avb_phy_int_pins[] = {
1820 RCAR_GP_PIN(5, 16),
1821};
1822static const unsigned int avb_phy_int_mux[] = {
1823 AVB_PHY_INT_MARK,
1824};
1825static const unsigned int avb_mdio_pins[] = {
1826 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
1827};
1828static const unsigned int avb_mdio_mux[] = {
1829 AVB_MDC_MARK, AVB_MDIO_MARK,
1830};
1831static const unsigned int avb_mii_pins[] = {
1832 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1833 RCAR_GP_PIN(5, 21),
1834
1835 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1836 RCAR_GP_PIN(5, 3),
1837
1838 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1839 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1840 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1841};
1842static const unsigned int avb_mii_mux[] = {
1843 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1844 AVB_TXD3_MARK,
1845
1846 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1847 AVB_RXD3_MARK,
1848
1849 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1850 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1851 AVB_TX_CLK_MARK, AVB_COL_MARK,
1852};
1853static const unsigned int avb_gmii_pins[] = {
1854 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1855 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
1856 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
1857
1858 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1859 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1860 RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
1861
1862 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1863 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
1864 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
1865 RCAR_GP_PIN(5, 29),
1866};
1867static const unsigned int avb_gmii_mux[] = {
1868 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1869 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1870 AVB_TXD6_MARK, AVB_TXD7_MARK,
1871
1872 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1873 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1874 AVB_RXD6_MARK, AVB_RXD7_MARK,
1875
1876 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1877 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1878 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1879 AVB_COL_MARK,
1880};
1881
0e938675
SS
1882/* - CAN -------------------------------------------------------------------- */
1883
1884static const unsigned int can0_data_pins[] = {
1885 /* TX, RX */
1886 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1887};
1888
1889static const unsigned int can0_data_mux[] = {
1890 CAN0_TX_MARK, CAN0_RX_MARK,
1891};
1892
1893static const unsigned int can0_data_b_pins[] = {
1894 /* TX, RX */
1895 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1896};
1897
1898static const unsigned int can0_data_b_mux[] = {
1899 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1900};
1901
1902static const unsigned int can0_data_c_pins[] = {
1903 /* TX, RX */
1904 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1905};
1906
1907static const unsigned int can0_data_c_mux[] = {
1908 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1909};
1910
1911static const unsigned int can0_data_d_pins[] = {
1912 /* TX, RX */
1913 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1914};
1915
1916static const unsigned int can0_data_d_mux[] = {
1917 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1918};
1919
1920static const unsigned int can0_data_e_pins[] = {
1921 /* TX, RX */
1922 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1923};
1924
1925static const unsigned int can0_data_e_mux[] = {
1926 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1927};
1928
1929static const unsigned int can0_data_f_pins[] = {
1930 /* TX, RX */
1931 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1932};
1933
1934static const unsigned int can0_data_f_mux[] = {
1935 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1936};
1937
1938static const unsigned int can1_data_pins[] = {
1939 /* TX, RX */
1940 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1941};
1942
1943static const unsigned int can1_data_mux[] = {
1944 CAN1_TX_MARK, CAN1_RX_MARK,
1945};
1946
1947static const unsigned int can1_data_b_pins[] = {
1948 /* TX, RX */
1949 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1950};
1951
1952static const unsigned int can1_data_b_mux[] = {
1953 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1954};
1955
1956static const unsigned int can1_data_c_pins[] = {
1957 /* TX, RX */
1958 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1959};
1960
1961static const unsigned int can1_data_c_mux[] = {
1962 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1963};
1964
1965static const unsigned int can1_data_d_pins[] = {
1966 /* TX, RX */
1967 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1968};
1969
1970static const unsigned int can1_data_d_mux[] = {
1971 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1972};
1973
1974static const unsigned int can_clk_pins[] = {
1975 /* CLK */
1976 RCAR_GP_PIN(7, 2),
1977};
1978
1979static const unsigned int can_clk_mux[] = {
1980 CAN_CLK_MARK,
1981};
1982
1983static const unsigned int can_clk_b_pins[] = {
1984 /* CLK */
1985 RCAR_GP_PIN(5, 21),
1986};
1987
1988static const unsigned int can_clk_b_mux[] = {
1989 CAN_CLK_B_MARK,
1990};
1991
1992static const unsigned int can_clk_c_pins[] = {
1993 /* CLK */
1994 RCAR_GP_PIN(4, 30),
1995};
1996
1997static const unsigned int can_clk_c_mux[] = {
1998 CAN_CLK_C_MARK,
1999};
2000
2001static const unsigned int can_clk_d_pins[] = {
2002 /* CLK */
2003 RCAR_GP_PIN(7, 19),
2004};
2005
2006static const unsigned int can_clk_d_mux[] = {
2007 CAN_CLK_D_MARK,
2008};
c57a05b0 2009
50884519
HN
2010/* - DU --------------------------------------------------------------------- */
2011static const unsigned int du_rgb666_pins[] = {
2012 /* R[7:2], G[7:2], B[7:2] */
2013 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2014 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2015 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2016 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2017 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2018 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2019};
2020static const unsigned int du_rgb666_mux[] = {
2021 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2022 DU1_DR3_MARK, DU1_DR2_MARK,
2023 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2024 DU1_DG3_MARK, DU1_DG2_MARK,
2025 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2026 DU1_DB3_MARK, DU1_DB2_MARK,
2027};
2028static const unsigned int du_rgb888_pins[] = {
2029 /* R[7:0], G[7:0], B[7:0] */
2030 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2031 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2032 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2033 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2034 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2035 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
2036 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2037 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2038 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2039};
2040static const unsigned int du_rgb888_mux[] = {
2041 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2042 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
2043 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2044 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
2045 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2046 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
2047};
2048static const unsigned int du_clk_out_0_pins[] = {
2049 /* CLKOUT */
2050 RCAR_GP_PIN(3, 25),
2051};
2052static const unsigned int du_clk_out_0_mux[] = {
2053 DU1_DOTCLKOUT0_MARK
2054};
2055static const unsigned int du_clk_out_1_pins[] = {
2056 /* CLKOUT */
2057 RCAR_GP_PIN(3, 26),
2058};
2059static const unsigned int du_clk_out_1_mux[] = {
2060 DU1_DOTCLKOUT1_MARK
2061};
bc41f9f1 2062static const unsigned int du_sync_pins[] = {
d10046e2
LP
2063 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2064 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
50884519 2065};
bc41f9f1 2066static const unsigned int du_sync_mux[] = {
50884519
HN
2067 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
2068};
d10046e2
LP
2069static const unsigned int du_oddf_pins[] = {
2070 /* EXDISP/EXODDF/EXCDE */
2071 RCAR_GP_PIN(3, 29),
2072};
2073static const unsigned int du_oddf_mux[] = {
2074 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
2075};
2076static const unsigned int du_cde_pins[] = {
2077 /* CDE */
2078 RCAR_GP_PIN(3, 31),
50884519 2079};
d10046e2
LP
2080static const unsigned int du_cde_mux[] = {
2081 DU1_CDE_MARK,
2082};
2083static const unsigned int du_disp_pins[] = {
2084 /* DISP */
2085 RCAR_GP_PIN(3, 30),
50884519 2086};
d10046e2
LP
2087static const unsigned int du_disp_mux[] = {
2088 DU1_DISP_MARK,
bc41f9f1 2089};
50884519
HN
2090static const unsigned int du0_clk_in_pins[] = {
2091 /* CLKIN */
2092 RCAR_GP_PIN(6, 31),
2093};
2094static const unsigned int du0_clk_in_mux[] = {
2095 DU0_DOTCLKIN_MARK
2096};
50884519
HN
2097static const unsigned int du1_clk_in_pins[] = {
2098 /* CLKIN */
bc41f9f1 2099 RCAR_GP_PIN(3, 24),
50884519
HN
2100};
2101static const unsigned int du1_clk_in_mux[] = {
bc41f9f1
LP
2102 DU1_DOTCLKIN_MARK
2103};
2104static const unsigned int du1_clk_in_b_pins[] = {
2105 /* CLKIN */
2106 RCAR_GP_PIN(7, 19),
2107};
2108static const unsigned int du1_clk_in_b_mux[] = {
2109 DU1_DOTCLKIN_B_MARK,
2110};
2111static const unsigned int du1_clk_in_c_pins[] = {
2112 /* CLKIN */
2113 RCAR_GP_PIN(7, 20),
2114};
2115static const unsigned int du1_clk_in_c_mux[] = {
2116 DU1_DOTCLKIN_C_MARK,
50884519
HN
2117};
2118/* - ETH -------------------------------------------------------------------- */
2119static const unsigned int eth_link_pins[] = {
2120 /* LINK */
2121 RCAR_GP_PIN(5, 18),
2122};
2123static const unsigned int eth_link_mux[] = {
2124 ETH_LINK_MARK,
2125};
2126static const unsigned int eth_magic_pins[] = {
2127 /* MAGIC */
2128 RCAR_GP_PIN(5, 22),
2129};
2130static const unsigned int eth_magic_mux[] = {
2131 ETH_MAGIC_MARK,
2132};
2133static const unsigned int eth_mdio_pins[] = {
2134 /* MDC, MDIO */
2135 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
2136};
2137static const unsigned int eth_mdio_mux[] = {
2138 ETH_MDC_MARK, ETH_MDIO_MARK,
2139};
2140static const unsigned int eth_rmii_pins[] = {
2141 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2142 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2143 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2144 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2145};
2146static const unsigned int eth_rmii_mux[] = {
2147 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2148 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2149};
7d98fd32
NI
2150
2151/* - HSCIF0 ----------------------------------------------------------------- */
2152static const unsigned int hscif0_data_pins[] = {
2153 /* RX, TX */
2154 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2155};
2156static const unsigned int hscif0_data_mux[] = {
2157 HRX0_MARK, HTX0_MARK,
2158};
2159static const unsigned int hscif0_clk_pins[] = {
2160 /* SCK */
2161 RCAR_GP_PIN(7, 2),
2162};
2163static const unsigned int hscif0_clk_mux[] = {
2164 HSCK0_MARK,
2165};
2166static const unsigned int hscif0_ctrl_pins[] = {
2167 /* RTS, CTS */
2168 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2169};
2170static const unsigned int hscif0_ctrl_mux[] = {
2171 HRTS0_N_MARK, HCTS0_N_MARK,
2172};
2173static const unsigned int hscif0_data_b_pins[] = {
2174 /* RX, TX */
2175 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2176};
2177static const unsigned int hscif0_data_b_mux[] = {
2178 HRX0_B_MARK, HTX0_B_MARK,
2179};
2180static const unsigned int hscif0_ctrl_b_pins[] = {
2181 /* RTS, CTS */
2182 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2183};
2184static const unsigned int hscif0_ctrl_b_mux[] = {
2185 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2186};
2187static const unsigned int hscif0_data_c_pins[] = {
2188 /* RX, TX */
2189 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2190};
2191static const unsigned int hscif0_data_c_mux[] = {
2192 HRX0_C_MARK, HTX0_C_MARK,
2193};
2194static const unsigned int hscif0_clk_c_pins[] = {
2195 /* SCK */
2196 RCAR_GP_PIN(5, 31),
2197};
2198static const unsigned int hscif0_clk_c_mux[] = {
2199 HSCK0_C_MARK,
2200};
2201/* - HSCIF1 ----------------------------------------------------------------- */
2202static const unsigned int hscif1_data_pins[] = {
2203 /* RX, TX */
2204 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2205};
2206static const unsigned int hscif1_data_mux[] = {
2207 HRX1_MARK, HTX1_MARK,
2208};
2209static const unsigned int hscif1_clk_pins[] = {
2210 /* SCK */
2211 RCAR_GP_PIN(7, 7),
2212};
2213static const unsigned int hscif1_clk_mux[] = {
2214 HSCK1_MARK,
2215};
2216static const unsigned int hscif1_ctrl_pins[] = {
2217 /* RTS, CTS */
2218 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2219};
2220static const unsigned int hscif1_ctrl_mux[] = {
2221 HRTS1_N_MARK, HCTS1_N_MARK,
2222};
2223static const unsigned int hscif1_data_b_pins[] = {
2224 /* RX, TX */
2225 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2226};
2227static const unsigned int hscif1_data_b_mux[] = {
2228 HRX1_B_MARK, HTX1_B_MARK,
2229};
2230static const unsigned int hscif1_data_c_pins[] = {
2231 /* RX, TX */
2232 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2233};
2234static const unsigned int hscif1_data_c_mux[] = {
2235 HRX1_C_MARK, HTX1_C_MARK,
2236};
2237static const unsigned int hscif1_clk_c_pins[] = {
2238 /* SCK */
2239 RCAR_GP_PIN(7, 16),
2240};
2241static const unsigned int hscif1_clk_c_mux[] = {
2242 HSCK1_C_MARK,
2243};
2244static const unsigned int hscif1_ctrl_c_pins[] = {
2245 /* RTS, CTS */
2246 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2247};
2248static const unsigned int hscif1_ctrl_c_mux[] = {
2249 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2250};
2251static const unsigned int hscif1_data_d_pins[] = {
2252 /* RX, TX */
2253 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2254};
2255static const unsigned int hscif1_data_d_mux[] = {
2256 HRX1_D_MARK, HTX1_D_MARK,
2257};
2258static const unsigned int hscif1_data_e_pins[] = {
2259 /* RX, TX */
2260 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2261};
2262static const unsigned int hscif1_data_e_mux[] = {
2263 HRX1_C_MARK, HTX1_C_MARK,
2264};
2265static const unsigned int hscif1_clk_e_pins[] = {
2266 /* SCK */
2267 RCAR_GP_PIN(2, 6),
2268};
2269static const unsigned int hscif1_clk_e_mux[] = {
2270 HSCK1_E_MARK,
2271};
2272static const unsigned int hscif1_ctrl_e_pins[] = {
2273 /* RTS, CTS */
2274 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2275};
2276static const unsigned int hscif1_ctrl_e_mux[] = {
2277 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2278};
2279/* - HSCIF2 ----------------------------------------------------------------- */
2280static const unsigned int hscif2_data_pins[] = {
2281 /* RX, TX */
2282 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2283};
2284static const unsigned int hscif2_data_mux[] = {
2285 HRX2_MARK, HTX2_MARK,
2286};
2287static const unsigned int hscif2_clk_pins[] = {
2288 /* SCK */
2289 RCAR_GP_PIN(4, 15),
2290};
2291static const unsigned int hscif2_clk_mux[] = {
2292 HSCK2_MARK,
2293};
2294static const unsigned int hscif2_ctrl_pins[] = {
2295 /* RTS, CTS */
2296 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2297};
2298static const unsigned int hscif2_ctrl_mux[] = {
2299 HRTS2_N_MARK, HCTS2_N_MARK,
2300};
2301static const unsigned int hscif2_data_b_pins[] = {
2302 /* RX, TX */
2303 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2304};
2305static const unsigned int hscif2_data_b_mux[] = {
2306 HRX2_B_MARK, HTX2_B_MARK,
2307};
2308static const unsigned int hscif2_ctrl_b_pins[] = {
2309 /* RTS, CTS */
2310 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2311};
2312static const unsigned int hscif2_ctrl_b_mux[] = {
2313 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2314};
2315static const unsigned int hscif2_data_c_pins[] = {
2316 /* RX, TX */
2317 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2318};
2319static const unsigned int hscif2_data_c_mux[] = {
2320 HRX2_C_MARK, HTX2_C_MARK,
2321};
2322static const unsigned int hscif2_clk_c_pins[] = {
2323 /* SCK */
2324 RCAR_GP_PIN(5, 31),
2325};
2326static const unsigned int hscif2_clk_c_mux[] = {
2327 HSCK2_C_MARK,
2328};
2329static const unsigned int hscif2_data_d_pins[] = {
2330 /* RX, TX */
2331 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2332};
2333static const unsigned int hscif2_data_d_mux[] = {
2334 HRX2_B_MARK, HTX2_D_MARK,
2335};
a5ffaf64
VB
2336/* - I2C0 ------------------------------------------------------------------- */
2337static const unsigned int i2c0_pins[] = {
2338 /* SCL, SDA */
2339 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2340};
2341static const unsigned int i2c0_mux[] = {
2342 SCL0_MARK, SDA0_MARK,
2343};
2344static const unsigned int i2c0_b_pins[] = {
2345 /* SCL, SDA */
2346 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2347};
2348static const unsigned int i2c0_b_mux[] = {
2349 SCL0_B_MARK, SDA0_B_MARK,
2350};
2351static const unsigned int i2c0_c_pins[] = {
2352 /* SCL, SDA */
2353 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2354};
2355static const unsigned int i2c0_c_mux[] = {
2356 SCL0_C_MARK, SDA0_C_MARK,
2357};
2358/* - I2C1 ------------------------------------------------------------------- */
2359static const unsigned int i2c1_pins[] = {
2360 /* SCL, SDA */
2361 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2362};
2363static const unsigned int i2c1_mux[] = {
2364 SCL1_MARK, SDA1_MARK,
2365};
2366static const unsigned int i2c1_b_pins[] = {
2367 /* SCL, SDA */
2368 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2369};
2370static const unsigned int i2c1_b_mux[] = {
2371 SCL1_B_MARK, SDA1_B_MARK,
2372};
2373static const unsigned int i2c1_c_pins[] = {
2374 /* SCL, SDA */
2375 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2376};
2377static const unsigned int i2c1_c_mux[] = {
2378 SCL1_C_MARK, SDA1_C_MARK,
2379};
2380static const unsigned int i2c1_d_pins[] = {
2381 /* SCL, SDA */
2382 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2383};
2384static const unsigned int i2c1_d_mux[] = {
2385 SCL1_D_MARK, SDA1_D_MARK,
2386};
2387static const unsigned int i2c1_e_pins[] = {
2388 /* SCL, SDA */
2389 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2390};
2391static const unsigned int i2c1_e_mux[] = {
2392 SCL1_E_MARK, SDA1_E_MARK,
2393};
2394/* - I2C2 ------------------------------------------------------------------- */
2395static const unsigned int i2c2_pins[] = {
2396 /* SCL, SDA */
2397 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2398};
2399static const unsigned int i2c2_mux[] = {
2400 SCL2_MARK, SDA2_MARK,
2401};
2402static const unsigned int i2c2_b_pins[] = {
2403 /* SCL, SDA */
2404 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2405};
2406static const unsigned int i2c2_b_mux[] = {
2407 SCL2_B_MARK, SDA2_B_MARK,
2408};
2409static const unsigned int i2c2_c_pins[] = {
2410 /* SCL, SDA */
2411 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2412};
2413static const unsigned int i2c2_c_mux[] = {
2414 SCL2_C_MARK, SDA2_C_MARK,
2415};
2416static const unsigned int i2c2_d_pins[] = {
2417 /* SCL, SDA */
2418 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2419};
2420static const unsigned int i2c2_d_mux[] = {
2421 SCL2_D_MARK, SDA2_D_MARK,
2422};
2423/* - I2C3 ------------------------------------------------------------------- */
2424static const unsigned int i2c3_pins[] = {
2425 /* SCL, SDA */
2426 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2427};
2428static const unsigned int i2c3_mux[] = {
2429 SCL3_MARK, SDA3_MARK,
2430};
2431static const unsigned int i2c3_b_pins[] = {
2432 /* SCL, SDA */
2433 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2434};
2435static const unsigned int i2c3_b_mux[] = {
2436 SCL3_B_MARK, SDA3_B_MARK,
2437};
2438static const unsigned int i2c3_c_pins[] = {
2439 /* SCL, SDA */
2440 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2441};
2442static const unsigned int i2c3_c_mux[] = {
2443 SCL3_C_MARK, SDA3_C_MARK,
2444};
2445static const unsigned int i2c3_d_pins[] = {
2446 /* SCL, SDA */
2447 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2448};
2449static const unsigned int i2c3_d_mux[] = {
2450 SCL3_D_MARK, SDA3_D_MARK,
2451};
2452/* - I2C4 ------------------------------------------------------------------- */
2453static const unsigned int i2c4_pins[] = {
2454 /* SCL, SDA */
2455 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2456};
2457static const unsigned int i2c4_mux[] = {
2458 SCL4_MARK, SDA4_MARK,
2459};
2460static const unsigned int i2c4_b_pins[] = {
2461 /* SCL, SDA */
2462 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2463};
2464static const unsigned int i2c4_b_mux[] = {
2465 SCL4_B_MARK, SDA4_B_MARK,
2466};
2467static const unsigned int i2c4_c_pins[] = {
2468 /* SCL, SDA */
2469 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2470};
2471static const unsigned int i2c4_c_mux[] = {
2472 SCL4_C_MARK, SDA4_C_MARK,
2473};
67871413
WS
2474/* - I2C7 ------------------------------------------------------------------- */
2475static const unsigned int i2c7_pins[] = {
2476 /* SCL, SDA */
2477 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2478};
2479static const unsigned int i2c7_mux[] = {
2480 SCL7_MARK, SDA7_MARK,
2481};
2482static const unsigned int i2c7_b_pins[] = {
2483 /* SCL, SDA */
2484 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2485};
2486static const unsigned int i2c7_b_mux[] = {
2487 SCL7_B_MARK, SDA7_B_MARK,
2488};
2489static const unsigned int i2c7_c_pins[] = {
2490 /* SCL, SDA */
2491 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2492};
2493static const unsigned int i2c7_c_mux[] = {
2494 SCL7_C_MARK, SDA7_C_MARK,
2495};
2496/* - I2C8 ------------------------------------------------------------------- */
2497static const unsigned int i2c8_pins[] = {
2498 /* SCL, SDA */
2499 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2500};
2501static const unsigned int i2c8_mux[] = {
2502 SCL8_MARK, SDA8_MARK,
2503};
2504static const unsigned int i2c8_b_pins[] = {
2505 /* SCL, SDA */
2506 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2507};
2508static const unsigned int i2c8_b_mux[] = {
2509 SCL8_B_MARK, SDA8_B_MARK,
2510};
2511static const unsigned int i2c8_c_pins[] = {
2512 /* SCL, SDA */
2513 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2514};
2515static const unsigned int i2c8_c_mux[] = {
2516 SCL8_C_MARK, SDA8_C_MARK,
2517};
50884519
HN
2518/* - INTC ------------------------------------------------------------------- */
2519static const unsigned int intc_irq0_pins[] = {
2520 /* IRQ */
2521 RCAR_GP_PIN(7, 10),
2522};
2523static const unsigned int intc_irq0_mux[] = {
2524 IRQ0_MARK,
2525};
2526static const unsigned int intc_irq1_pins[] = {
2527 /* IRQ */
2528 RCAR_GP_PIN(7, 11),
2529};
2530static const unsigned int intc_irq1_mux[] = {
2531 IRQ1_MARK,
2532};
2533static const unsigned int intc_irq2_pins[] = {
2534 /* IRQ */
2535 RCAR_GP_PIN(7, 12),
2536};
2537static const unsigned int intc_irq2_mux[] = {
2538 IRQ2_MARK,
2539};
2540static const unsigned int intc_irq3_pins[] = {
2541 /* IRQ */
2542 RCAR_GP_PIN(7, 13),
2543};
2544static const unsigned int intc_irq3_mux[] = {
2545 IRQ3_MARK,
2546};
8271ee96
SS
2547/* - MLB+ ------------------------------------------------------------------- */
2548static const unsigned int mlb_3pin_pins[] = {
2549 RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2550};
2551static const unsigned int mlb_3pin_mux[] = {
2552 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2553};
50884519
HN
2554/* - MMCIF ------------------------------------------------------------------ */
2555static const unsigned int mmc_data1_pins[] = {
2556 /* D[0] */
2557 RCAR_GP_PIN(6, 18),
2558};
2559static const unsigned int mmc_data1_mux[] = {
2560 MMC_D0_MARK,
2561};
2562static const unsigned int mmc_data4_pins[] = {
2563 /* D[0:3] */
2564 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2565 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2566};
2567static const unsigned int mmc_data4_mux[] = {
2568 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2569};
2570static const unsigned int mmc_data8_pins[] = {
2571 /* D[0:7] */
2572 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2573 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2574 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2575 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2576};
2577static const unsigned int mmc_data8_mux[] = {
2578 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2579 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2580};
2581static const unsigned int mmc_ctrl_pins[] = {
2582 /* CLK, CMD */
2583 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2584};
2585static const unsigned int mmc_ctrl_mux[] = {
2586 MMC_CLK_MARK, MMC_CMD_MARK,
2587};
2588/* - MSIOF0 ----------------------------------------------------------------- */
2589static const unsigned int msiof0_clk_pins[] = {
2590 /* SCK */
2591 RCAR_GP_PIN(6, 24),
2592};
2593static const unsigned int msiof0_clk_mux[] = {
2594 MSIOF0_SCK_MARK,
2595};
2596static const unsigned int msiof0_sync_pins[] = {
2597 /* SYNC */
2598 RCAR_GP_PIN(6, 25),
2599};
2600static const unsigned int msiof0_sync_mux[] = {
2601 MSIOF0_SYNC_MARK,
2602};
2603static const unsigned int msiof0_ss1_pins[] = {
2604 /* SS1 */
2605 RCAR_GP_PIN(6, 28),
2606};
2607static const unsigned int msiof0_ss1_mux[] = {
2608 MSIOF0_SS1_MARK,
2609};
2610static const unsigned int msiof0_ss2_pins[] = {
2611 /* SS2 */
2612 RCAR_GP_PIN(6, 29),
2613};
2614static const unsigned int msiof0_ss2_mux[] = {
2615 MSIOF0_SS2_MARK,
2616};
2617static const unsigned int msiof0_rx_pins[] = {
2618 /* RXD */
2619 RCAR_GP_PIN(6, 27),
2620};
2621static const unsigned int msiof0_rx_mux[] = {
2622 MSIOF0_RXD_MARK,
2623};
2624static const unsigned int msiof0_tx_pins[] = {
2625 /* TXD */
2626 RCAR_GP_PIN(6, 26),
2627};
2628static const unsigned int msiof0_tx_mux[] = {
2629 MSIOF0_TXD_MARK,
2630};
e6fae2d0
GU
2631
2632static const unsigned int msiof0_clk_b_pins[] = {
2633 /* SCK */
2634 RCAR_GP_PIN(0, 16),
2635};
2636static const unsigned int msiof0_clk_b_mux[] = {
2637 MSIOF0_SCK_B_MARK,
2638};
2639static const unsigned int msiof0_sync_b_pins[] = {
2640 /* SYNC */
2641 RCAR_GP_PIN(0, 17),
2642};
2643static const unsigned int msiof0_sync_b_mux[] = {
2644 MSIOF0_SYNC_B_MARK,
2645};
2646static const unsigned int msiof0_ss1_b_pins[] = {
2647 /* SS1 */
2648 RCAR_GP_PIN(0, 18),
2649};
2650static const unsigned int msiof0_ss1_b_mux[] = {
2651 MSIOF0_SS1_B_MARK,
2652};
2653static const unsigned int msiof0_ss2_b_pins[] = {
2654 /* SS2 */
2655 RCAR_GP_PIN(0, 19),
2656};
2657static const unsigned int msiof0_ss2_b_mux[] = {
2658 MSIOF0_SS2_B_MARK,
2659};
2660static const unsigned int msiof0_rx_b_pins[] = {
2661 /* RXD */
2662 RCAR_GP_PIN(0, 21),
2663};
2664static const unsigned int msiof0_rx_b_mux[] = {
2665 MSIOF0_RXD_B_MARK,
2666};
2667static const unsigned int msiof0_tx_b_pins[] = {
2668 /* TXD */
2669 RCAR_GP_PIN(0, 20),
2670};
2671static const unsigned int msiof0_tx_b_mux[] = {
2672 MSIOF0_TXD_B_MARK,
2673};
2674
2675static const unsigned int msiof0_clk_c_pins[] = {
2676 /* SCK */
2677 RCAR_GP_PIN(5, 26),
2678};
2679static const unsigned int msiof0_clk_c_mux[] = {
2680 MSIOF0_SCK_C_MARK,
2681};
2682static const unsigned int msiof0_sync_c_pins[] = {
2683 /* SYNC */
2684 RCAR_GP_PIN(5, 25),
2685};
2686static const unsigned int msiof0_sync_c_mux[] = {
2687 MSIOF0_SYNC_C_MARK,
2688};
2689static const unsigned int msiof0_ss1_c_pins[] = {
2690 /* SS1 */
2691 RCAR_GP_PIN(5, 27),
2692};
2693static const unsigned int msiof0_ss1_c_mux[] = {
2694 MSIOF0_SS1_C_MARK,
2695};
2696static const unsigned int msiof0_ss2_c_pins[] = {
2697 /* SS2 */
2698 RCAR_GP_PIN(5, 28),
2699};
2700static const unsigned int msiof0_ss2_c_mux[] = {
2701 MSIOF0_SS2_C_MARK,
2702};
2703static const unsigned int msiof0_rx_c_pins[] = {
2704 /* RXD */
2705 RCAR_GP_PIN(5, 29),
2706};
2707static const unsigned int msiof0_rx_c_mux[] = {
2708 MSIOF0_RXD_C_MARK,
2709};
2710static const unsigned int msiof0_tx_c_pins[] = {
2711 /* TXD */
2712 RCAR_GP_PIN(5, 30),
2713};
2714static const unsigned int msiof0_tx_c_mux[] = {
2715 MSIOF0_TXD_C_MARK,
2716};
50884519
HN
2717/* - MSIOF1 ----------------------------------------------------------------- */
2718static const unsigned int msiof1_clk_pins[] = {
2719 /* SCK */
2720 RCAR_GP_PIN(0, 22),
2721};
2722static const unsigned int msiof1_clk_mux[] = {
2723 MSIOF1_SCK_MARK,
2724};
2725static const unsigned int msiof1_sync_pins[] = {
2726 /* SYNC */
2727 RCAR_GP_PIN(0, 23),
2728};
2729static const unsigned int msiof1_sync_mux[] = {
2730 MSIOF1_SYNC_MARK,
2731};
2732static const unsigned int msiof1_ss1_pins[] = {
2733 /* SS1 */
2734 RCAR_GP_PIN(0, 24),
2735};
2736static const unsigned int msiof1_ss1_mux[] = {
2737 MSIOF1_SS1_MARK,
2738};
2739static const unsigned int msiof1_ss2_pins[] = {
2740 /* SS2 */
2741 RCAR_GP_PIN(0, 25),
2742};
2743static const unsigned int msiof1_ss2_mux[] = {
2744 MSIOF1_SS2_MARK,
2745};
2746static const unsigned int msiof1_rx_pins[] = {
2747 /* RXD */
2748 RCAR_GP_PIN(0, 27),
2749};
2750static const unsigned int msiof1_rx_mux[] = {
2751 MSIOF1_RXD_MARK,
2752};
2753static const unsigned int msiof1_tx_pins[] = {
2754 /* TXD */
2755 RCAR_GP_PIN(0, 26),
2756};
2757static const unsigned int msiof1_tx_mux[] = {
2758 MSIOF1_TXD_MARK,
2759};
e6fae2d0
GU
2760
2761static const unsigned int msiof1_clk_b_pins[] = {
2762 /* SCK */
2763 RCAR_GP_PIN(2, 29),
2764};
2765static const unsigned int msiof1_clk_b_mux[] = {
2766 MSIOF1_SCK_B_MARK,
2767};
2768static const unsigned int msiof1_sync_b_pins[] = {
2769 /* SYNC */
2770 RCAR_GP_PIN(2, 30),
2771};
2772static const unsigned int msiof1_sync_b_mux[] = {
2773 MSIOF1_SYNC_B_MARK,
2774};
2775static const unsigned int msiof1_ss1_b_pins[] = {
2776 /* SS1 */
2777 RCAR_GP_PIN(2, 31),
2778};
2779static const unsigned int msiof1_ss1_b_mux[] = {
2780 MSIOF1_SS1_B_MARK,
2781};
2782static const unsigned int msiof1_ss2_b_pins[] = {
2783 /* SS2 */
2784 RCAR_GP_PIN(7, 16),
2785};
2786static const unsigned int msiof1_ss2_b_mux[] = {
2787 MSIOF1_SS2_B_MARK,
2788};
2789static const unsigned int msiof1_rx_b_pins[] = {
2790 /* RXD */
2791 RCAR_GP_PIN(7, 18),
2792};
2793static const unsigned int msiof1_rx_b_mux[] = {
2794 MSIOF1_RXD_B_MARK,
2795};
2796static const unsigned int msiof1_tx_b_pins[] = {
2797 /* TXD */
2798 RCAR_GP_PIN(7, 17),
2799};
2800static const unsigned int msiof1_tx_b_mux[] = {
2801 MSIOF1_TXD_B_MARK,
2802};
2803
2804static const unsigned int msiof1_clk_c_pins[] = {
2805 /* SCK */
2806 RCAR_GP_PIN(2, 15),
2807};
2808static const unsigned int msiof1_clk_c_mux[] = {
2809 MSIOF1_SCK_C_MARK,
2810};
2811static const unsigned int msiof1_sync_c_pins[] = {
2812 /* SYNC */
2813 RCAR_GP_PIN(2, 16),
2814};
2815static const unsigned int msiof1_sync_c_mux[] = {
2816 MSIOF1_SYNC_C_MARK,
2817};
2818static const unsigned int msiof1_rx_c_pins[] = {
2819 /* RXD */
2820 RCAR_GP_PIN(2, 18),
2821};
2822static const unsigned int msiof1_rx_c_mux[] = {
2823 MSIOF1_RXD_C_MARK,
2824};
2825static const unsigned int msiof1_tx_c_pins[] = {
2826 /* TXD */
2827 RCAR_GP_PIN(2, 17),
2828};
2829static const unsigned int msiof1_tx_c_mux[] = {
2830 MSIOF1_TXD_C_MARK,
2831};
2832
2833static const unsigned int msiof1_clk_d_pins[] = {
2834 /* SCK */
2835 RCAR_GP_PIN(0, 28),
2836};
2837static const unsigned int msiof1_clk_d_mux[] = {
2838 MSIOF1_SCK_D_MARK,
2839};
2840static const unsigned int msiof1_sync_d_pins[] = {
2841 /* SYNC */
2842 RCAR_GP_PIN(0, 30),
2843};
2844static const unsigned int msiof1_sync_d_mux[] = {
2845 MSIOF1_SYNC_D_MARK,
2846};
2847static const unsigned int msiof1_ss1_d_pins[] = {
2848 /* SS1 */
2849 RCAR_GP_PIN(0, 29),
2850};
2851static const unsigned int msiof1_ss1_d_mux[] = {
2852 MSIOF1_SS1_D_MARK,
2853};
2854static const unsigned int msiof1_rx_d_pins[] = {
2855 /* RXD */
2856 RCAR_GP_PIN(0, 27),
2857};
2858static const unsigned int msiof1_rx_d_mux[] = {
2859 MSIOF1_RXD_D_MARK,
2860};
2861static const unsigned int msiof1_tx_d_pins[] = {
2862 /* TXD */
2863 RCAR_GP_PIN(0, 26),
2864};
2865static const unsigned int msiof1_tx_d_mux[] = {
2866 MSIOF1_TXD_D_MARK,
2867};
2868
2869static const unsigned int msiof1_clk_e_pins[] = {
2870 /* SCK */
2871 RCAR_GP_PIN(5, 18),
2872};
2873static const unsigned int msiof1_clk_e_mux[] = {
2874 MSIOF1_SCK_E_MARK,
2875};
2876static const unsigned int msiof1_sync_e_pins[] = {
2877 /* SYNC */
2878 RCAR_GP_PIN(5, 19),
2879};
2880static const unsigned int msiof1_sync_e_mux[] = {
2881 MSIOF1_SYNC_E_MARK,
2882};
2883static const unsigned int msiof1_rx_e_pins[] = {
2884 /* RXD */
2885 RCAR_GP_PIN(5, 17),
2886};
2887static const unsigned int msiof1_rx_e_mux[] = {
2888 MSIOF1_RXD_E_MARK,
2889};
2890static const unsigned int msiof1_tx_e_pins[] = {
2891 /* TXD */
2892 RCAR_GP_PIN(5, 20),
2893};
2894static const unsigned int msiof1_tx_e_mux[] = {
2895 MSIOF1_TXD_E_MARK,
2896};
50884519
HN
2897/* - MSIOF2 ----------------------------------------------------------------- */
2898static const unsigned int msiof2_clk_pins[] = {
2899 /* SCK */
2900 RCAR_GP_PIN(1, 13),
2901};
2902static const unsigned int msiof2_clk_mux[] = {
2903 MSIOF2_SCK_MARK,
2904};
2905static const unsigned int msiof2_sync_pins[] = {
2906 /* SYNC */
2907 RCAR_GP_PIN(1, 14),
2908};
2909static const unsigned int msiof2_sync_mux[] = {
2910 MSIOF2_SYNC_MARK,
2911};
2912static const unsigned int msiof2_ss1_pins[] = {
2913 /* SS1 */
2914 RCAR_GP_PIN(1, 17),
2915};
2916static const unsigned int msiof2_ss1_mux[] = {
2917 MSIOF2_SS1_MARK,
2918};
2919static const unsigned int msiof2_ss2_pins[] = {
2920 /* SS2 */
2921 RCAR_GP_PIN(1, 18),
2922};
2923static const unsigned int msiof2_ss2_mux[] = {
2924 MSIOF2_SS2_MARK,
2925};
2926static const unsigned int msiof2_rx_pins[] = {
2927 /* RXD */
2928 RCAR_GP_PIN(1, 16),
2929};
2930static const unsigned int msiof2_rx_mux[] = {
2931 MSIOF2_RXD_MARK,
2932};
2933static const unsigned int msiof2_tx_pins[] = {
2934 /* TXD */
2935 RCAR_GP_PIN(1, 15),
2936};
2937static const unsigned int msiof2_tx_mux[] = {
2938 MSIOF2_TXD_MARK,
2939};
e6fae2d0
GU
2940
2941static const unsigned int msiof2_clk_b_pins[] = {
2942 /* SCK */
2943 RCAR_GP_PIN(3, 0),
2944};
2945static const unsigned int msiof2_clk_b_mux[] = {
2946 MSIOF2_SCK_B_MARK,
2947};
2948static const unsigned int msiof2_sync_b_pins[] = {
2949 /* SYNC */
2950 RCAR_GP_PIN(3, 1),
2951};
2952static const unsigned int msiof2_sync_b_mux[] = {
2953 MSIOF2_SYNC_B_MARK,
2954};
2955static const unsigned int msiof2_ss1_b_pins[] = {
2956 /* SS1 */
2957 RCAR_GP_PIN(3, 8),
2958};
2959static const unsigned int msiof2_ss1_b_mux[] = {
2960 MSIOF2_SS1_B_MARK,
2961};
2962static const unsigned int msiof2_ss2_b_pins[] = {
2963 /* SS2 */
2964 RCAR_GP_PIN(3, 9),
2965};
2966static const unsigned int msiof2_ss2_b_mux[] = {
2967 MSIOF2_SS2_B_MARK,
2968};
2969static const unsigned int msiof2_rx_b_pins[] = {
2970 /* RXD */
2971 RCAR_GP_PIN(3, 17),
2972};
2973static const unsigned int msiof2_rx_b_mux[] = {
2974 MSIOF2_RXD_B_MARK,
2975};
2976static const unsigned int msiof2_tx_b_pins[] = {
2977 /* TXD */
2978 RCAR_GP_PIN(3, 16),
2979};
2980static const unsigned int msiof2_tx_b_mux[] = {
2981 MSIOF2_TXD_B_MARK,
2982};
2983
2984static const unsigned int msiof2_clk_c_pins[] = {
2985 /* SCK */
2986 RCAR_GP_PIN(2, 2),
2987};
2988static const unsigned int msiof2_clk_c_mux[] = {
2989 MSIOF2_SCK_C_MARK,
2990};
2991static const unsigned int msiof2_sync_c_pins[] = {
2992 /* SYNC */
2993 RCAR_GP_PIN(2, 3),
2994};
2995static const unsigned int msiof2_sync_c_mux[] = {
2996 MSIOF2_SYNC_C_MARK,
2997};
2998static const unsigned int msiof2_rx_c_pins[] = {
2999 /* RXD */
3000 RCAR_GP_PIN(2, 5),
3001};
3002static const unsigned int msiof2_rx_c_mux[] = {
3003 MSIOF2_RXD_C_MARK,
3004};
3005static const unsigned int msiof2_tx_c_pins[] = {
3006 /* TXD */
3007 RCAR_GP_PIN(2, 4),
3008};
3009static const unsigned int msiof2_tx_c_mux[] = {
3010 MSIOF2_TXD_C_MARK,
3011};
3012
3013static const unsigned int msiof2_clk_d_pins[] = {
3014 /* SCK */
3015 RCAR_GP_PIN(2, 14),
3016};
3017static const unsigned int msiof2_clk_d_mux[] = {
3018 MSIOF2_SCK_D_MARK,
3019};
3020static const unsigned int msiof2_sync_d_pins[] = {
3021 /* SYNC */
3022 RCAR_GP_PIN(2, 15),
3023};
3024static const unsigned int msiof2_sync_d_mux[] = {
3025 MSIOF2_SYNC_D_MARK,
3026};
3027static const unsigned int msiof2_ss1_d_pins[] = {
3028 /* SS1 */
3029 RCAR_GP_PIN(2, 17),
3030};
3031static const unsigned int msiof2_ss1_d_mux[] = {
3032 MSIOF2_SS1_D_MARK,
3033};
3034static const unsigned int msiof2_ss2_d_pins[] = {
3035 /* SS2 */
3036 RCAR_GP_PIN(2, 19),
3037};
3038static const unsigned int msiof2_ss2_d_mux[] = {
3039 MSIOF2_SS2_D_MARK,
3040};
3041static const unsigned int msiof2_rx_d_pins[] = {
3042 /* RXD */
3043 RCAR_GP_PIN(2, 18),
3044};
3045static const unsigned int msiof2_rx_d_mux[] = {
3046 MSIOF2_RXD_D_MARK,
3047};
3048static const unsigned int msiof2_tx_d_pins[] = {
3049 /* TXD */
3050 RCAR_GP_PIN(2, 16),
3051};
3052static const unsigned int msiof2_tx_d_mux[] = {
3053 MSIOF2_TXD_D_MARK,
3054};
3055
3056static const unsigned int msiof2_clk_e_pins[] = {
3057 /* SCK */
3058 RCAR_GP_PIN(7, 15),
3059};
3060static const unsigned int msiof2_clk_e_mux[] = {
3061 MSIOF2_SCK_E_MARK,
3062};
3063static const unsigned int msiof2_sync_e_pins[] = {
3064 /* SYNC */
3065 RCAR_GP_PIN(7, 16),
3066};
3067static const unsigned int msiof2_sync_e_mux[] = {
3068 MSIOF2_SYNC_E_MARK,
3069};
3070static const unsigned int msiof2_rx_e_pins[] = {
3071 /* RXD */
3072 RCAR_GP_PIN(7, 14),
3073};
3074static const unsigned int msiof2_rx_e_mux[] = {
3075 MSIOF2_RXD_E_MARK,
3076};
3077static const unsigned int msiof2_tx_e_pins[] = {
3078 /* TXD */
3079 RCAR_GP_PIN(7, 13),
3080};
3081static const unsigned int msiof2_tx_e_mux[] = {
3082 MSIOF2_TXD_E_MARK,
3083};
f9784298
YS
3084/* - PWM -------------------------------------------------------------------- */
3085static const unsigned int pwm0_pins[] = {
3086 RCAR_GP_PIN(6, 14),
3087};
3088static const unsigned int pwm0_mux[] = {
3089 PWM0_MARK,
3090};
3091static const unsigned int pwm0_b_pins[] = {
3092 RCAR_GP_PIN(5, 30),
3093};
3094static const unsigned int pwm0_b_mux[] = {
3095 PWM0_B_MARK,
3096};
3097static const unsigned int pwm1_pins[] = {
3098 RCAR_GP_PIN(1, 17),
3099};
3100static const unsigned int pwm1_mux[] = {
3101 PWM1_MARK,
3102};
3103static const unsigned int pwm1_b_pins[] = {
3104 RCAR_GP_PIN(6, 15),
3105};
3106static const unsigned int pwm1_b_mux[] = {
3107 PWM1_B_MARK,
3108};
3109static const unsigned int pwm2_pins[] = {
3110 RCAR_GP_PIN(1, 18),
3111};
3112static const unsigned int pwm2_mux[] = {
3113 PWM2_MARK,
3114};
3115static const unsigned int pwm2_b_pins[] = {
3116 RCAR_GP_PIN(0, 16),
3117};
3118static const unsigned int pwm2_b_mux[] = {
3119 PWM2_B_MARK,
3120};
3121static const unsigned int pwm3_pins[] = {
3122 RCAR_GP_PIN(1, 24),
3123};
3124static const unsigned int pwm3_mux[] = {
3125 PWM3_MARK,
3126};
3127static const unsigned int pwm4_pins[] = {
3128 RCAR_GP_PIN(3, 26),
3129};
3130static const unsigned int pwm4_mux[] = {
3131 PWM4_MARK,
3132};
3133static const unsigned int pwm4_b_pins[] = {
3134 RCAR_GP_PIN(3, 31),
3135};
3136static const unsigned int pwm4_b_mux[] = {
3137 PWM4_B_MARK,
3138};
3139static const unsigned int pwm5_pins[] = {
3140 RCAR_GP_PIN(7, 21),
3141};
3142static const unsigned int pwm5_mux[] = {
3143 PWM5_MARK,
3144};
3145static const unsigned int pwm5_b_pins[] = {
3146 RCAR_GP_PIN(7, 20),
3147};
3148static const unsigned int pwm5_b_mux[] = {
3149 PWM5_B_MARK,
3150};
3151static const unsigned int pwm6_pins[] = {
3152 RCAR_GP_PIN(7, 22),
3153};
3154static const unsigned int pwm6_mux[] = {
3155 PWM6_MARK,
3156};
2d0c386f
GU
3157/* - QSPI ------------------------------------------------------------------- */
3158static const unsigned int qspi_ctrl_pins[] = {
3159 /* SPCLK, SSL */
3160 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3161};
3162static const unsigned int qspi_ctrl_mux[] = {
3163 SPCLK_MARK, SSL_MARK,
3164};
3165static const unsigned int qspi_data2_pins[] = {
3166 /* MOSI_IO0, MISO_IO1 */
3167 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3168};
3169static const unsigned int qspi_data2_mux[] = {
3170 MOSI_IO0_MARK, MISO_IO1_MARK,
3171};
3172static const unsigned int qspi_data4_pins[] = {
3173 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3174 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3175 RCAR_GP_PIN(1, 8),
3176};
3177static const unsigned int qspi_data4_mux[] = {
3178 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3179};
3180
3181static const unsigned int qspi_ctrl_b_pins[] = {
3182 /* SPCLK, SSL */
3183 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3184};
3185static const unsigned int qspi_ctrl_b_mux[] = {
3186 SPCLK_B_MARK, SSL_B_MARK,
3187};
3188static const unsigned int qspi_data2_b_pins[] = {
3189 /* MOSI_IO0, MISO_IO1 */
3190 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3191};
3192static const unsigned int qspi_data2_b_mux[] = {
3193 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3194};
3195static const unsigned int qspi_data4_b_pins[] = {
3196 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3197 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3198 RCAR_GP_PIN(6, 4),
3199};
3200static const unsigned int qspi_data4_b_mux[] = {
3201 SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3202 IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
3203};
50884519
HN
3204/* - SCIF0 ------------------------------------------------------------------ */
3205static const unsigned int scif0_data_pins[] = {
3206 /* RX, TX */
3207 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3208};
3209static const unsigned int scif0_data_mux[] = {
3210 RX0_MARK, TX0_MARK,
3211};
3212static const unsigned int scif0_data_b_pins[] = {
3213 /* RX, TX */
3214 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3215};
3216static const unsigned int scif0_data_b_mux[] = {
3217 RX0_B_MARK, TX0_B_MARK,
3218};
3219static const unsigned int scif0_data_c_pins[] = {
3220 /* RX, TX */
3221 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3222};
3223static const unsigned int scif0_data_c_mux[] = {
3224 RX0_C_MARK, TX0_C_MARK,
3225};
3226static const unsigned int scif0_data_d_pins[] = {
3227 /* RX, TX */
3228 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3229};
3230static const unsigned int scif0_data_d_mux[] = {
3231 RX0_D_MARK, TX0_D_MARK,
3232};
3233static const unsigned int scif0_data_e_pins[] = {
3234 /* RX, TX */
3235 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3236};
3237static const unsigned int scif0_data_e_mux[] = {
3238 RX0_E_MARK, TX0_E_MARK,
3239};
3240/* - SCIF1 ------------------------------------------------------------------ */
3241static const unsigned int scif1_data_pins[] = {
3242 /* RX, TX */
3243 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3244};
3245static const unsigned int scif1_data_mux[] = {
3246 RX1_MARK, TX1_MARK,
3247};
3248static const unsigned int scif1_data_b_pins[] = {
3249 /* RX, TX */
3250 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3251};
3252static const unsigned int scif1_data_b_mux[] = {
3253 RX1_B_MARK, TX1_B_MARK,
3254};
3255static const unsigned int scif1_clk_b_pins[] = {
3256 /* SCK */
3257 RCAR_GP_PIN(3, 10),
3258};
3259static const unsigned int scif1_clk_b_mux[] = {
3260 SCIF1_SCK_B_MARK,
3261};
3262static const unsigned int scif1_data_c_pins[] = {
3263 /* RX, TX */
3264 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3265};
3266static const unsigned int scif1_data_c_mux[] = {
3267 RX1_C_MARK, TX1_C_MARK,
3268};
3269static const unsigned int scif1_data_d_pins[] = {
3270 /* RX, TX */
3271 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3272};
3273static const unsigned int scif1_data_d_mux[] = {
3274 RX1_D_MARK, TX1_D_MARK,
3275};
3276/* - SCIF2 ------------------------------------------------------------------ */
3277static const unsigned int scif2_data_pins[] = {
3278 /* RX, TX */
3279 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3280};
3281static const unsigned int scif2_data_mux[] = {
3282 RX2_MARK, TX2_MARK,
3283};
3284static const unsigned int scif2_data_b_pins[] = {
3285 /* RX, TX */
3286 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3287};
3288static const unsigned int scif2_data_b_mux[] = {
3289 RX2_B_MARK, TX2_B_MARK,
3290};
3291static const unsigned int scif2_clk_b_pins[] = {
3292 /* SCK */
3293 RCAR_GP_PIN(3, 18),
3294};
3295static const unsigned int scif2_clk_b_mux[] = {
3296 SCIF2_SCK_B_MARK,
3297};
3298static const unsigned int scif2_data_c_pins[] = {
3299 /* RX, TX */
3300 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3301};
3302static const unsigned int scif2_data_c_mux[] = {
3303 RX2_C_MARK, TX2_C_MARK,
3304};
3305static const unsigned int scif2_data_e_pins[] = {
3306 /* RX, TX */
3307 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3308};
3309static const unsigned int scif2_data_e_mux[] = {
3310 RX2_E_MARK, TX2_E_MARK,
3311};
3312/* - SCIF3 ------------------------------------------------------------------ */
3313static const unsigned int scif3_data_pins[] = {
3314 /* RX, TX */
3315 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3316};
3317static const unsigned int scif3_data_mux[] = {
3318 RX3_MARK, TX3_MARK,
3319};
3320static const unsigned int scif3_clk_pins[] = {
3321 /* SCK */
3322 RCAR_GP_PIN(3, 23),
3323};
3324static const unsigned int scif3_clk_mux[] = {
3325 SCIF3_SCK_MARK,
3326};
3327static const unsigned int scif3_data_b_pins[] = {
3328 /* RX, TX */
3329 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3330};
3331static const unsigned int scif3_data_b_mux[] = {
3332 RX3_B_MARK, TX3_B_MARK,
3333};
3334static const unsigned int scif3_clk_b_pins[] = {
3335 /* SCK */
3336 RCAR_GP_PIN(4, 8),
3337};
3338static const unsigned int scif3_clk_b_mux[] = {
3339 SCIF3_SCK_B_MARK,
3340};
3341static const unsigned int scif3_data_c_pins[] = {
3342 /* RX, TX */
3343 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3344};
3345static const unsigned int scif3_data_c_mux[] = {
3346 RX3_C_MARK, TX3_C_MARK,
3347};
3348static const unsigned int scif3_data_d_pins[] = {
3349 /* RX, TX */
3350 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3351};
3352static const unsigned int scif3_data_d_mux[] = {
3353 RX3_D_MARK, TX3_D_MARK,
3354};
3355/* - SCIF4 ------------------------------------------------------------------ */
3356static const unsigned int scif4_data_pins[] = {
3357 /* RX, TX */
3358 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3359};
3360static const unsigned int scif4_data_mux[] = {
3361 RX4_MARK, TX4_MARK,
3362};
3363static const unsigned int scif4_data_b_pins[] = {
3364 /* RX, TX */
3365 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3366};
3367static const unsigned int scif4_data_b_mux[] = {
3368 RX4_B_MARK, TX4_B_MARK,
3369};
3370static const unsigned int scif4_data_c_pins[] = {
3371 /* RX, TX */
3372 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3373};
3374static const unsigned int scif4_data_c_mux[] = {
3375 RX4_C_MARK, TX4_C_MARK,
3376};
3377/* - SCIF5 ------------------------------------------------------------------ */
3378static const unsigned int scif5_data_pins[] = {
3379 /* RX, TX */
3380 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3381};
3382static const unsigned int scif5_data_mux[] = {
3383 RX5_MARK, TX5_MARK,
3384};
3385static const unsigned int scif5_data_b_pins[] = {
3386 /* RX, TX */
3387 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3388};
3389static const unsigned int scif5_data_b_mux[] = {
3390 RX5_B_MARK, TX5_B_MARK,
3391};
3392/* - SCIFA0 ----------------------------------------------------------------- */
3393static const unsigned int scifa0_data_pins[] = {
3394 /* RXD, TXD */
3395 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3396};
3397static const unsigned int scifa0_data_mux[] = {
3398 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3399};
3400static const unsigned int scifa0_data_b_pins[] = {
3401 /* RXD, TXD */
3402 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3403};
3404static const unsigned int scifa0_data_b_mux[] = {
3405 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3406};
3407/* - SCIFA1 ----------------------------------------------------------------- */
3408static const unsigned int scifa1_data_pins[] = {
3409 /* RXD, TXD */
3410 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3411};
3412static const unsigned int scifa1_data_mux[] = {
3413 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3414};
3415static const unsigned int scifa1_clk_pins[] = {
3416 /* SCK */
3417 RCAR_GP_PIN(3, 10),
3418};
3419static const unsigned int scifa1_clk_mux[] = {
3420 SCIFA1_SCK_MARK,
3421};
3422static const unsigned int scifa1_data_b_pins[] = {
3423 /* RXD, TXD */
3424 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3425};
3426static const unsigned int scifa1_data_b_mux[] = {
3427 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3428};
3429static const unsigned int scifa1_clk_b_pins[] = {
3430 /* SCK */
3431 RCAR_GP_PIN(1, 0),
3432};
3433static const unsigned int scifa1_clk_b_mux[] = {
3434 SCIFA1_SCK_B_MARK,
3435};
3436static const unsigned int scifa1_data_c_pins[] = {
3437 /* RXD, TXD */
3438 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3439};
3440static const unsigned int scifa1_data_c_mux[] = {
3441 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3442};
3443/* - SCIFA2 ----------------------------------------------------------------- */
3444static const unsigned int scifa2_data_pins[] = {
3445 /* RXD, TXD */
3446 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3447};
3448static const unsigned int scifa2_data_mux[] = {
3449 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3450};
3451static const unsigned int scifa2_clk_pins[] = {
3452 /* SCK */
3453 RCAR_GP_PIN(3, 18),
3454};
3455static const unsigned int scifa2_clk_mux[] = {
3456 SCIFA2_SCK_MARK,
3457};
3458static const unsigned int scifa2_data_b_pins[] = {
3459 /* RXD, TXD */
3460 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3461};
3462static const unsigned int scifa2_data_b_mux[] = {
3463 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3464};
3465/* - SCIFA3 ----------------------------------------------------------------- */
3466static const unsigned int scifa3_data_pins[] = {
3467 /* RXD, TXD */
3468 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3469};
3470static const unsigned int scifa3_data_mux[] = {
3471 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3472};
3473static const unsigned int scifa3_clk_pins[] = {
3474 /* SCK */
3475 RCAR_GP_PIN(3, 23),
3476};
3477static const unsigned int scifa3_clk_mux[] = {
3478 SCIFA3_SCK_MARK,
3479};
3480static const unsigned int scifa3_data_b_pins[] = {
3481 /* RXD, TXD */
3482 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3483};
3484static const unsigned int scifa3_data_b_mux[] = {
3485 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3486};
3487static const unsigned int scifa3_clk_b_pins[] = {
3488 /* SCK */
3489 RCAR_GP_PIN(4, 8),
3490};
3491static const unsigned int scifa3_clk_b_mux[] = {
3492 SCIFA3_SCK_B_MARK,
3493};
3494static const unsigned int scifa3_data_c_pins[] = {
3495 /* RXD, TXD */
3496 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3497};
3498static const unsigned int scifa3_data_c_mux[] = {
3499 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3500};
3501static const unsigned int scifa3_clk_c_pins[] = {
3502 /* SCK */
3503 RCAR_GP_PIN(7, 22),
3504};
3505static const unsigned int scifa3_clk_c_mux[] = {
3506 SCIFA3_SCK_C_MARK,
3507};
3508/* - SCIFA4 ----------------------------------------------------------------- */
3509static const unsigned int scifa4_data_pins[] = {
3510 /* RXD, TXD */
3511 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3512};
3513static const unsigned int scifa4_data_mux[] = {
3514 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3515};
3516static const unsigned int scifa4_data_b_pins[] = {
3517 /* RXD, TXD */
3518 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3519};
3520static const unsigned int scifa4_data_b_mux[] = {
3521 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3522};
3523static const unsigned int scifa4_data_c_pins[] = {
3524 /* RXD, TXD */
3525 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3526};
3527static const unsigned int scifa4_data_c_mux[] = {
3528 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3529};
3530/* - SCIFA5 ----------------------------------------------------------------- */
3531static const unsigned int scifa5_data_pins[] = {
3532 /* RXD, TXD */
3533 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3534};
3535static const unsigned int scifa5_data_mux[] = {
3536 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3537};
3538static const unsigned int scifa5_data_b_pins[] = {
3539 /* RXD, TXD */
3540 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3541};
3542static const unsigned int scifa5_data_b_mux[] = {
3543 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3544};
3545static const unsigned int scifa5_data_c_pins[] = {
3546 /* RXD, TXD */
3547 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3548};
3549static const unsigned int scifa5_data_c_mux[] = {
3550 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3551};
3552/* - SCIFB0 ----------------------------------------------------------------- */
3553static const unsigned int scifb0_data_pins[] = {
3554 /* RXD, TXD */
3555 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3556};
3557static const unsigned int scifb0_data_mux[] = {
3558 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3559};
3560static const unsigned int scifb0_clk_pins[] = {
3561 /* SCK */
3562 RCAR_GP_PIN(7, 2),
3563};
3564static const unsigned int scifb0_clk_mux[] = {
3565 SCIFB0_SCK_MARK,
3566};
3567static const unsigned int scifb0_ctrl_pins[] = {
3568 /* RTS, CTS */
3569 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3570};
3571static const unsigned int scifb0_ctrl_mux[] = {
3572 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3573};
3574static const unsigned int scifb0_data_b_pins[] = {
3575 /* RXD, TXD */
3576 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3577};
3578static const unsigned int scifb0_data_b_mux[] = {
3579 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3580};
3581static const unsigned int scifb0_clk_b_pins[] = {
3582 /* SCK */
3583 RCAR_GP_PIN(5, 31),
3584};
3585static const unsigned int scifb0_clk_b_mux[] = {
3586 SCIFB0_SCK_B_MARK,
3587};
3588static const unsigned int scifb0_ctrl_b_pins[] = {
3589 /* RTS, CTS */
3590 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3591};
3592static const unsigned int scifb0_ctrl_b_mux[] = {
3593 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3594};
3595static const unsigned int scifb0_data_c_pins[] = {
3596 /* RXD, TXD */
3597 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3598};
3599static const unsigned int scifb0_data_c_mux[] = {
3600 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3601};
3602static const unsigned int scifb0_clk_c_pins[] = {
3603 /* SCK */
3604 RCAR_GP_PIN(2, 30),
3605};
3606static const unsigned int scifb0_clk_c_mux[] = {
3607 SCIFB0_SCK_C_MARK,
3608};
3609static const unsigned int scifb0_data_d_pins[] = {
3610 /* RXD, TXD */
3611 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3612};
3613static const unsigned int scifb0_data_d_mux[] = {
3614 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3615};
3616static const unsigned int scifb0_clk_d_pins[] = {
3617 /* SCK */
3618 RCAR_GP_PIN(4, 17),
3619};
3620static const unsigned int scifb0_clk_d_mux[] = {
3621 SCIFB0_SCK_D_MARK,
3622};
3623/* - SCIFB1 ----------------------------------------------------------------- */
3624static const unsigned int scifb1_data_pins[] = {
3625 /* RXD, TXD */
3626 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3627};
3628static const unsigned int scifb1_data_mux[] = {
3629 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3630};
3631static const unsigned int scifb1_clk_pins[] = {
3632 /* SCK */
3633 RCAR_GP_PIN(7, 7),
3634};
3635static const unsigned int scifb1_clk_mux[] = {
3636 SCIFB1_SCK_MARK,
3637};
3638static const unsigned int scifb1_ctrl_pins[] = {
3639 /* RTS, CTS */
3640 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3641};
3642static const unsigned int scifb1_ctrl_mux[] = {
3643 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3644};
3645static const unsigned int scifb1_data_b_pins[] = {
3646 /* RXD, TXD */
3647 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3648};
3649static const unsigned int scifb1_data_b_mux[] = {
3650 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3651};
3652static const unsigned int scifb1_clk_b_pins[] = {
3653 /* SCK */
3654 RCAR_GP_PIN(1, 3),
3655};
3656static const unsigned int scifb1_clk_b_mux[] = {
3657 SCIFB1_SCK_B_MARK,
3658};
3659static const unsigned int scifb1_data_c_pins[] = {
3660 /* RXD, TXD */
3661 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3662};
3663static const unsigned int scifb1_data_c_mux[] = {
3664 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3665};
3666static const unsigned int scifb1_clk_c_pins[] = {
3667 /* SCK */
3668 RCAR_GP_PIN(7, 11),
3669};
3670static const unsigned int scifb1_clk_c_mux[] = {
3671 SCIFB1_SCK_C_MARK,
3672};
3673static const unsigned int scifb1_data_d_pins[] = {
3674 /* RXD, TXD */
3675 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3676};
3677static const unsigned int scifb1_data_d_mux[] = {
3678 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3679};
3680/* - SCIFB2 ----------------------------------------------------------------- */
3681static const unsigned int scifb2_data_pins[] = {
3682 /* RXD, TXD */
3683 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3684};
3685static const unsigned int scifb2_data_mux[] = {
3686 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3687};
3688static const unsigned int scifb2_clk_pins[] = {
3689 /* SCK */
3690 RCAR_GP_PIN(4, 15),
3691};
3692static const unsigned int scifb2_clk_mux[] = {
3693 SCIFB2_SCK_MARK,
3694};
3695static const unsigned int scifb2_ctrl_pins[] = {
3696 /* RTS, CTS */
3697 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3698};
3699static const unsigned int scifb2_ctrl_mux[] = {
3700 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3701};
3702static const unsigned int scifb2_data_b_pins[] = {
3703 /* RXD, TXD */
3704 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3705};
3706static const unsigned int scifb2_data_b_mux[] = {
3707 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3708};
3709static const unsigned int scifb2_clk_b_pins[] = {
3710 /* SCK */
3711 RCAR_GP_PIN(5, 31),
3712};
3713static const unsigned int scifb2_clk_b_mux[] = {
3714 SCIFB2_SCK_B_MARK,
3715};
3716static const unsigned int scifb2_ctrl_b_pins[] = {
3717 /* RTS, CTS */
3718 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3719};
3720static const unsigned int scifb2_ctrl_b_mux[] = {
3721 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3722};
3723static const unsigned int scifb2_data_c_pins[] = {
3724 /* RXD, TXD */
3725 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3726};
3727static const unsigned int scifb2_data_c_mux[] = {
3728 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3729};
3730static const unsigned int scifb2_clk_c_pins[] = {
3731 /* SCK */
3732 RCAR_GP_PIN(5, 27),
3733};
3734static const unsigned int scifb2_clk_c_mux[] = {
3735 SCIFB2_SCK_C_MARK,
3736};
3737static const unsigned int scifb2_data_d_pins[] = {
3738 /* RXD, TXD */
3739 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3740};
3741static const unsigned int scifb2_data_d_mux[] = {
3742 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3743};
a4c8a6d2
GU
3744
3745/* - SCIF Clock ------------------------------------------------------------- */
3746static const unsigned int scif_clk_pins[] = {
3747 /* SCIF_CLK */
3748 RCAR_GP_PIN(2, 29),
3749};
3750static const unsigned int scif_clk_mux[] = {
3751 SCIF_CLK_MARK,
3752};
3753static const unsigned int scif_clk_b_pins[] = {
3754 /* SCIF_CLK */
3755 RCAR_GP_PIN(7, 19),
3756};
3757static const unsigned int scif_clk_b_mux[] = {
3758 SCIF_CLK_B_MARK,
3759};
3760
50884519
HN
3761/* - SDHI0 ------------------------------------------------------------------ */
3762static const unsigned int sdhi0_data1_pins[] = {
3763 /* D0 */
3764 RCAR_GP_PIN(6, 2),
3765};
3766static const unsigned int sdhi0_data1_mux[] = {
3767 SD0_DATA0_MARK,
3768};
3769static const unsigned int sdhi0_data4_pins[] = {
3770 /* D[0:3] */
3771 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3772 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3773};
3774static const unsigned int sdhi0_data4_mux[] = {
3775 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3776};
3777static const unsigned int sdhi0_ctrl_pins[] = {
3778 /* CLK, CMD */
3779 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3780};
3781static const unsigned int sdhi0_ctrl_mux[] = {
3782 SD0_CLK_MARK, SD0_CMD_MARK,
3783};
3784static const unsigned int sdhi0_cd_pins[] = {
3785 /* CD */
3786 RCAR_GP_PIN(6, 6),
3787};
3788static const unsigned int sdhi0_cd_mux[] = {
3789 SD0_CD_MARK,
3790};
3791static const unsigned int sdhi0_wp_pins[] = {
3792 /* WP */
3793 RCAR_GP_PIN(6, 7),
3794};
3795static const unsigned int sdhi0_wp_mux[] = {
3796 SD0_WP_MARK,
3797};
3798/* - SDHI1 ------------------------------------------------------------------ */
3799static const unsigned int sdhi1_data1_pins[] = {
3800 /* D0 */
3801 RCAR_GP_PIN(6, 10),
3802};
3803static const unsigned int sdhi1_data1_mux[] = {
3804 SD1_DATA0_MARK,
3805};
3806static const unsigned int sdhi1_data4_pins[] = {
3807 /* D[0:3] */
3808 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3809 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3810};
3811static const unsigned int sdhi1_data4_mux[] = {
3812 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3813};
3814static const unsigned int sdhi1_ctrl_pins[] = {
3815 /* CLK, CMD */
3816 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3817};
3818static const unsigned int sdhi1_ctrl_mux[] = {
3819 SD1_CLK_MARK, SD1_CMD_MARK,
3820};
3821static const unsigned int sdhi1_cd_pins[] = {
3822 /* CD */
3823 RCAR_GP_PIN(6, 14),
3824};
3825static const unsigned int sdhi1_cd_mux[] = {
3826 SD1_CD_MARK,
3827};
3828static const unsigned int sdhi1_wp_pins[] = {
3829 /* WP */
3830 RCAR_GP_PIN(6, 15),
3831};
3832static const unsigned int sdhi1_wp_mux[] = {
3833 SD1_WP_MARK,
3834};
3835/* - SDHI2 ------------------------------------------------------------------ */
3836static const unsigned int sdhi2_data1_pins[] = {
3837 /* D0 */
3838 RCAR_GP_PIN(6, 18),
3839};
3840static const unsigned int sdhi2_data1_mux[] = {
3841 SD2_DATA0_MARK,
3842};
3843static const unsigned int sdhi2_data4_pins[] = {
3844 /* D[0:3] */
3845 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3846 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3847};
3848static const unsigned int sdhi2_data4_mux[] = {
3849 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3850};
3851static const unsigned int sdhi2_ctrl_pins[] = {
3852 /* CLK, CMD */
3853 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3854};
3855static const unsigned int sdhi2_ctrl_mux[] = {
3856 SD2_CLK_MARK, SD2_CMD_MARK,
3857};
3858static const unsigned int sdhi2_cd_pins[] = {
3859 /* CD */
3860 RCAR_GP_PIN(6, 22),
3861};
3862static const unsigned int sdhi2_cd_mux[] = {
3863 SD2_CD_MARK,
3864};
3865static const unsigned int sdhi2_wp_pins[] = {
3866 /* WP */
3867 RCAR_GP_PIN(6, 23),
3868};
3869static const unsigned int sdhi2_wp_mux[] = {
3870 SD2_WP_MARK,
3871};
b664cd1f
KM
3872
3873/* - SSI -------------------------------------------------------------------- */
3874static const unsigned int ssi0_data_pins[] = {
3875 /* SDATA */
3876 RCAR_GP_PIN(2, 2),
3877};
3878
3879static const unsigned int ssi0_data_mux[] = {
3880 SSI_SDATA0_MARK,
3881};
3882
3883static const unsigned int ssi0_data_b_pins[] = {
3884 /* SDATA */
3885 RCAR_GP_PIN(3, 4),
3886};
3887
3888static const unsigned int ssi0_data_b_mux[] = {
3889 SSI_SDATA0_B_MARK,
3890};
3891
3892static const unsigned int ssi0129_ctrl_pins[] = {
3893 /* SCK, WS */
3894 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3895};
3896
3897static const unsigned int ssi0129_ctrl_mux[] = {
3898 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3899};
3900
3901static const unsigned int ssi0129_ctrl_b_pins[] = {
3902 /* SCK, WS */
3903 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3904};
3905
3906static const unsigned int ssi0129_ctrl_b_mux[] = {
3907 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3908};
3909
3910static const unsigned int ssi1_data_pins[] = {
3911 /* SDATA */
3912 RCAR_GP_PIN(2, 5),
3913};
3914
3915static const unsigned int ssi1_data_mux[] = {
3916 SSI_SDATA1_MARK,
3917};
3918
3919static const unsigned int ssi1_data_b_pins[] = {
3920 /* SDATA */
3921 RCAR_GP_PIN(3, 7),
3922};
3923
3924static const unsigned int ssi1_data_b_mux[] = {
3925 SSI_SDATA1_B_MARK,
3926};
3927
3928static const unsigned int ssi1_ctrl_pins[] = {
3929 /* SCK, WS */
3930 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3931};
3932
3933static const unsigned int ssi1_ctrl_mux[] = {
3934 SSI_SCK1_MARK, SSI_WS1_MARK,
3935};
3936
3937static const unsigned int ssi1_ctrl_b_pins[] = {
3938 /* SCK, WS */
3939 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3940};
3941
3942static const unsigned int ssi1_ctrl_b_mux[] = {
3943 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3944};
3945
3946static const unsigned int ssi2_data_pins[] = {
3947 /* SDATA */
3948 RCAR_GP_PIN(2, 8),
3949};
3950
3951static const unsigned int ssi2_data_mux[] = {
3952 SSI_SDATA2_MARK,
3953};
3954
3955static const unsigned int ssi2_ctrl_pins[] = {
3956 /* SCK, WS */
3957 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3958};
3959
3960static const unsigned int ssi2_ctrl_mux[] = {
3961 SSI_SCK2_MARK, SSI_WS2_MARK,
3962};
3963
3964static const unsigned int ssi3_data_pins[] = {
3965 /* SDATA */
3966 RCAR_GP_PIN(2, 11),
3967};
3968
3969static const unsigned int ssi3_data_mux[] = {
3970 SSI_SDATA3_MARK,
3971};
3972
3973static const unsigned int ssi34_ctrl_pins[] = {
3974 /* SCK, WS */
3975 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3976};
3977
3978static const unsigned int ssi34_ctrl_mux[] = {
3979 SSI_SCK34_MARK, SSI_WS34_MARK,
3980};
3981
3982static const unsigned int ssi4_data_pins[] = {
3983 /* SDATA */
3984 RCAR_GP_PIN(2, 14),
3985};
3986
3987static const unsigned int ssi4_data_mux[] = {
3988 SSI_SDATA4_MARK,
3989};
3990
3991static const unsigned int ssi4_ctrl_pins[] = {
3992 /* SCK, WS */
3993 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3994};
3995
3996static const unsigned int ssi4_ctrl_mux[] = {
3997 SSI_SCK4_MARK, SSI_WS4_MARK,
3998};
3999
4000static const unsigned int ssi5_data_pins[] = {
4001 /* SDATA */
4002 RCAR_GP_PIN(2, 17),
4003};
4004
4005static const unsigned int ssi5_data_mux[] = {
4006 SSI_SDATA5_MARK,
4007};
4008
4009static const unsigned int ssi5_ctrl_pins[] = {
4010 /* SCK, WS */
4011 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4012};
4013
4014static const unsigned int ssi5_ctrl_mux[] = {
4015 SSI_SCK5_MARK, SSI_WS5_MARK,
4016};
4017
4018static const unsigned int ssi6_data_pins[] = {
4019 /* SDATA */
4020 RCAR_GP_PIN(2, 20),
4021};
4022
4023static const unsigned int ssi6_data_mux[] = {
4024 SSI_SDATA6_MARK,
4025};
4026
4027static const unsigned int ssi6_ctrl_pins[] = {
4028 /* SCK, WS */
4029 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
4030};
4031
4032static const unsigned int ssi6_ctrl_mux[] = {
4033 SSI_SCK6_MARK, SSI_WS6_MARK,
4034};
4035
4036static const unsigned int ssi7_data_pins[] = {
4037 /* SDATA */
4038 RCAR_GP_PIN(2, 23),
4039};
4040
4041static const unsigned int ssi7_data_mux[] = {
4042 SSI_SDATA7_MARK,
4043};
4044
4045static const unsigned int ssi7_data_b_pins[] = {
4046 /* SDATA */
4047 RCAR_GP_PIN(3, 12),
4048};
4049
4050static const unsigned int ssi7_data_b_mux[] = {
4051 SSI_SDATA7_B_MARK,
4052};
4053
4054static const unsigned int ssi78_ctrl_pins[] = {
4055 /* SCK, WS */
4056 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
4057};
4058
4059static const unsigned int ssi78_ctrl_mux[] = {
4060 SSI_SCK78_MARK, SSI_WS78_MARK,
4061};
4062
4063static const unsigned int ssi78_ctrl_b_pins[] = {
4064 /* SCK, WS */
4065 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4066};
4067
4068static const unsigned int ssi78_ctrl_b_mux[] = {
4069 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
4070};
4071
4072static const unsigned int ssi8_data_pins[] = {
4073 /* SDATA */
4074 RCAR_GP_PIN(2, 24),
4075};
4076
4077static const unsigned int ssi8_data_mux[] = {
4078 SSI_SDATA8_MARK,
4079};
4080
4081static const unsigned int ssi8_data_b_pins[] = {
4082 /* SDATA */
4083 RCAR_GP_PIN(3, 13),
4084};
4085
4086static const unsigned int ssi8_data_b_mux[] = {
4087 SSI_SDATA8_B_MARK,
4088};
4089
4090static const unsigned int ssi9_data_pins[] = {
4091 /* SDATA */
4092 RCAR_GP_PIN(2, 27),
4093};
4094
4095static const unsigned int ssi9_data_mux[] = {
4096 SSI_SDATA9_MARK,
4097};
4098
4099static const unsigned int ssi9_data_b_pins[] = {
4100 /* SDATA */
4101 RCAR_GP_PIN(3, 18),
4102};
4103
4104static const unsigned int ssi9_data_b_mux[] = {
4105 SSI_SDATA9_B_MARK,
4106};
4107
4108static const unsigned int ssi9_ctrl_pins[] = {
4109 /* SCK, WS */
4110 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
4111};
4112
4113static const unsigned int ssi9_ctrl_mux[] = {
4114 SSI_SCK9_MARK, SSI_WS9_MARK,
4115};
4116
4117static const unsigned int ssi9_ctrl_b_pins[] = {
4118 /* SCK, WS */
4119 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
4120};
4121
4122static const unsigned int ssi9_ctrl_b_mux[] = {
4123 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4124};
4125
50884519 4126/* - USB0 ------------------------------------------------------------------- */
5e5a298c
VB
4127static const unsigned int usb0_pins[] = {
4128 RCAR_GP_PIN(7, 23), /* PWEN */
4129 RCAR_GP_PIN(7, 24), /* OVC */
50884519 4130};
5e5a298c 4131static const unsigned int usb0_mux[] = {
50884519 4132 USB0_PWEN_MARK,
50884519
HN
4133 USB0_OVC_MARK,
4134};
4135/* - USB1 ------------------------------------------------------------------- */
5e5a298c
VB
4136static const unsigned int usb1_pins[] = {
4137 RCAR_GP_PIN(7, 25), /* PWEN */
4138 RCAR_GP_PIN(6, 30), /* OVC */
50884519 4139};
5e5a298c 4140static const unsigned int usb1_mux[] = {
50884519 4141 USB1_PWEN_MARK,
50884519
HN
4142 USB1_OVC_MARK,
4143};
8e32c967
VB
4144/* - VIN0 ------------------------------------------------------------------- */
4145static const union vin_data vin0_data_pins = {
4146 .data24 = {
4147 /* B */
4148 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
4149 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4150 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4151 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4152 /* G */
4153 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
4154 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4155 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4156 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4157 /* R */
4158 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4159 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4160 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4161 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4162 },
4163};
4164static const union vin_data vin0_data_mux = {
4165 .data24 = {
4166 /* B */
4167 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4168 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4169 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4170 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4171 /* G */
4172 VI0_G0_MARK, VI0_G1_MARK,
4173 VI0_G2_MARK, VI0_G3_MARK,
4174 VI0_G4_MARK, VI0_G5_MARK,
4175 VI0_G6_MARK, VI0_G7_MARK,
4176 /* R */
4177 VI0_R0_MARK, VI0_R1_MARK,
4178 VI0_R2_MARK, VI0_R3_MARK,
4179 VI0_R4_MARK, VI0_R5_MARK,
4180 VI0_R6_MARK, VI0_R7_MARK,
4181 },
4182};
4183static const unsigned int vin0_data18_pins[] = {
4184 /* B */
4185 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4186 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4187 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4188 /* G */
4189 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4190 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4191 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4192 /* R */
4193 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4194 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4195 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4196};
4197static const unsigned int vin0_data18_mux[] = {
4198 /* B */
4199 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4200 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4201 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4202 /* G */
4203 VI0_G2_MARK, VI0_G3_MARK,
4204 VI0_G4_MARK, VI0_G5_MARK,
4205 VI0_G6_MARK, VI0_G7_MARK,
4206 /* R */
4207 VI0_R2_MARK, VI0_R3_MARK,
4208 VI0_R4_MARK, VI0_R5_MARK,
4209 VI0_R6_MARK, VI0_R7_MARK,
4210};
4211static const unsigned int vin0_sync_pins[] = {
4212 RCAR_GP_PIN(4, 3), /* HSYNC */
4213 RCAR_GP_PIN(4, 4), /* VSYNC */
4214};
4215static const unsigned int vin0_sync_mux[] = {
4216 VI0_HSYNC_N_MARK,
4217 VI0_VSYNC_N_MARK,
4218};
4219static const unsigned int vin0_field_pins[] = {
4220 RCAR_GP_PIN(4, 2),
4221};
4222static const unsigned int vin0_field_mux[] = {
4223 VI0_FIELD_MARK,
4224};
4225static const unsigned int vin0_clkenb_pins[] = {
4226 RCAR_GP_PIN(4, 1),
4227};
4228static const unsigned int vin0_clkenb_mux[] = {
4229 VI0_CLKENB_MARK,
4230};
4231static const unsigned int vin0_clk_pins[] = {
4232 RCAR_GP_PIN(4, 0),
4233};
4234static const unsigned int vin0_clk_mux[] = {
4235 VI0_CLK_MARK,
4236};
4237/* - VIN1 ----------------------------------------------------------------- */
4238static const unsigned int vin1_data8_pins[] = {
4239 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4240 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4241 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4242 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4243};
4244static const unsigned int vin1_data8_mux[] = {
4245 VI1_DATA0_MARK, VI1_DATA1_MARK,
4246 VI1_DATA2_MARK, VI1_DATA3_MARK,
4247 VI1_DATA4_MARK, VI1_DATA5_MARK,
4248 VI1_DATA6_MARK, VI1_DATA7_MARK,
4249};
4250static const unsigned int vin1_sync_pins[] = {
4251 RCAR_GP_PIN(5, 0), /* HSYNC */
4252 RCAR_GP_PIN(5, 1), /* VSYNC */
4253};
4254static const unsigned int vin1_sync_mux[] = {
4255 VI1_HSYNC_N_MARK,
4256 VI1_VSYNC_N_MARK,
4257};
4258static const unsigned int vin1_field_pins[] = {
4259 RCAR_GP_PIN(5, 3),
4260};
4261static const unsigned int vin1_field_mux[] = {
4262 VI1_FIELD_MARK,
4263};
4264static const unsigned int vin1_clkenb_pins[] = {
4265 RCAR_GP_PIN(5, 2),
4266};
4267static const unsigned int vin1_clkenb_mux[] = {
4268 VI1_CLKENB_MARK,
4269};
4270static const unsigned int vin1_clk_pins[] = {
4271 RCAR_GP_PIN(5, 4),
4272};
4273static const unsigned int vin1_clk_mux[] = {
4274 VI1_CLK_MARK,
4275};
4276static const union vin_data vin1_b_data_pins = {
4277 .data24 = {
4278 /* B */
4279 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4280 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4281 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4282 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4283 /* G */
4284 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4285 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4286 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4287 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4288 /* R */
4289 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4290 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4291 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4292 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4293 },
4294};
4295static const union vin_data vin1_b_data_mux = {
4296 .data24 = {
4297 /* B */
4298 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4299 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4300 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4301 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4302 /* G */
4303 VI1_G0_B_MARK, VI1_G1_B_MARK,
4304 VI1_G2_B_MARK, VI1_G3_B_MARK,
4305 VI1_G4_B_MARK, VI1_G5_B_MARK,
4306 VI1_G6_B_MARK, VI1_G7_B_MARK,
4307 /* R */
4308 VI1_R0_B_MARK, VI1_R1_B_MARK,
4309 VI1_R2_B_MARK, VI1_R3_B_MARK,
4310 VI1_R4_B_MARK, VI1_R5_B_MARK,
4311 VI1_R6_B_MARK, VI1_R7_B_MARK,
4312 },
4313};
4314static const unsigned int vin1_b_data18_pins[] = {
4315 /* B */
4316 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4317 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4318 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4319 /* G */
4320 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4321 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4322 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4323 /* R */
4324 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4325 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4326 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4327};
4328static const unsigned int vin1_b_data18_mux[] = {
4329 /* B */
4330 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4331 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4332 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4333 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4334 /* G */
4335 VI1_G0_B_MARK, VI1_G1_B_MARK,
4336 VI1_G2_B_MARK, VI1_G3_B_MARK,
4337 VI1_G4_B_MARK, VI1_G5_B_MARK,
4338 VI1_G6_B_MARK, VI1_G7_B_MARK,
4339 /* R */
4340 VI1_R0_B_MARK, VI1_R1_B_MARK,
4341 VI1_R2_B_MARK, VI1_R3_B_MARK,
4342 VI1_R4_B_MARK, VI1_R5_B_MARK,
4343 VI1_R6_B_MARK, VI1_R7_B_MARK,
4344};
4345static const unsigned int vin1_b_sync_pins[] = {
4346 RCAR_GP_PIN(3, 17), /* HSYNC */
4347 RCAR_GP_PIN(3, 18), /* VSYNC */
4348};
4349static const unsigned int vin1_b_sync_mux[] = {
4350 VI1_HSYNC_N_B_MARK,
4351 VI1_VSYNC_N_B_MARK,
4352};
4353static const unsigned int vin1_b_field_pins[] = {
4354 RCAR_GP_PIN(3, 20),
4355};
4356static const unsigned int vin1_b_field_mux[] = {
4357 VI1_FIELD_B_MARK,
4358};
4359static const unsigned int vin1_b_clkenb_pins[] = {
4360 RCAR_GP_PIN(3, 19),
4361};
4362static const unsigned int vin1_b_clkenb_mux[] = {
4363 VI1_CLKENB_B_MARK,
4364};
4365static const unsigned int vin1_b_clk_pins[] = {
4366 RCAR_GP_PIN(3, 16),
4367};
4368static const unsigned int vin1_b_clk_mux[] = {
4369 VI1_CLK_B_MARK,
4370};
4371/* - VIN2 ----------------------------------------------------------------- */
4372static const unsigned int vin2_data8_pins[] = {
4373 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4374 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4375 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4376 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4377};
4378static const unsigned int vin2_data8_mux[] = {
4379 VI2_DATA0_MARK, VI2_DATA1_MARK,
4380 VI2_DATA2_MARK, VI2_DATA3_MARK,
4381 VI2_DATA4_MARK, VI2_DATA5_MARK,
4382 VI2_DATA6_MARK, VI2_DATA7_MARK,
4383};
4384static const unsigned int vin2_sync_pins[] = {
4385 RCAR_GP_PIN(4, 15), /* HSYNC */
4386 RCAR_GP_PIN(4, 16), /* VSYNC */
4387};
4388static const unsigned int vin2_sync_mux[] = {
4389 VI2_HSYNC_N_MARK,
4390 VI2_VSYNC_N_MARK,
4391};
4392static const unsigned int vin2_field_pins[] = {
4393 RCAR_GP_PIN(4, 18),
4394};
4395static const unsigned int vin2_field_mux[] = {
4396 VI2_FIELD_MARK,
4397};
4398static const unsigned int vin2_clkenb_pins[] = {
4399 RCAR_GP_PIN(4, 17),
4400};
4401static const unsigned int vin2_clkenb_mux[] = {
4402 VI2_CLKENB_MARK,
4403};
4404static const unsigned int vin2_clk_pins[] = {
4405 RCAR_GP_PIN(4, 19),
4406};
4407static const unsigned int vin2_clk_mux[] = {
4408 VI2_CLK_MARK,
4409};
4410
50884519 4411static const struct sh_pfc_pin_group pinmux_groups[] = {
07254d83
JM
4412 SH_PFC_PIN_GROUP(adi_common),
4413 SH_PFC_PIN_GROUP(adi_chsel0),
4414 SH_PFC_PIN_GROUP(adi_chsel1),
4415 SH_PFC_PIN_GROUP(adi_chsel2),
4416 SH_PFC_PIN_GROUP(adi_common_b),
4417 SH_PFC_PIN_GROUP(adi_chsel0_b),
4418 SH_PFC_PIN_GROUP(adi_chsel1_b),
4419 SH_PFC_PIN_GROUP(adi_chsel2_b),
c57a05b0
KM
4420 SH_PFC_PIN_GROUP(audio_clk_a),
4421 SH_PFC_PIN_GROUP(audio_clk_b),
4422 SH_PFC_PIN_GROUP(audio_clk_b_b),
4423 SH_PFC_PIN_GROUP(audio_clk_c),
4424 SH_PFC_PIN_GROUP(audio_clkout),
59508084
SS
4425 SH_PFC_PIN_GROUP(avb_link),
4426 SH_PFC_PIN_GROUP(avb_magic),
4427 SH_PFC_PIN_GROUP(avb_phy_int),
4428 SH_PFC_PIN_GROUP(avb_mdio),
4429 SH_PFC_PIN_GROUP(avb_mii),
4430 SH_PFC_PIN_GROUP(avb_gmii),
0e938675
SS
4431 SH_PFC_PIN_GROUP(can0_data),
4432 SH_PFC_PIN_GROUP(can0_data_b),
4433 SH_PFC_PIN_GROUP(can0_data_c),
4434 SH_PFC_PIN_GROUP(can0_data_d),
4435 SH_PFC_PIN_GROUP(can0_data_e),
4436 SH_PFC_PIN_GROUP(can0_data_f),
4437 SH_PFC_PIN_GROUP(can1_data),
4438 SH_PFC_PIN_GROUP(can1_data_b),
4439 SH_PFC_PIN_GROUP(can1_data_c),
4440 SH_PFC_PIN_GROUP(can1_data_d),
4441 SH_PFC_PIN_GROUP(can_clk),
4442 SH_PFC_PIN_GROUP(can_clk_b),
4443 SH_PFC_PIN_GROUP(can_clk_c),
4444 SH_PFC_PIN_GROUP(can_clk_d),
50884519
HN
4445 SH_PFC_PIN_GROUP(du_rgb666),
4446 SH_PFC_PIN_GROUP(du_rgb888),
4447 SH_PFC_PIN_GROUP(du_clk_out_0),
4448 SH_PFC_PIN_GROUP(du_clk_out_1),
bc41f9f1 4449 SH_PFC_PIN_GROUP(du_sync),
d10046e2
LP
4450 SH_PFC_PIN_GROUP(du_oddf),
4451 SH_PFC_PIN_GROUP(du_cde),
4452 SH_PFC_PIN_GROUP(du_disp),
50884519
HN
4453 SH_PFC_PIN_GROUP(du0_clk_in),
4454 SH_PFC_PIN_GROUP(du1_clk_in),
bc41f9f1
LP
4455 SH_PFC_PIN_GROUP(du1_clk_in_b),
4456 SH_PFC_PIN_GROUP(du1_clk_in_c),
50884519
HN
4457 SH_PFC_PIN_GROUP(eth_link),
4458 SH_PFC_PIN_GROUP(eth_magic),
4459 SH_PFC_PIN_GROUP(eth_mdio),
4460 SH_PFC_PIN_GROUP(eth_rmii),
7d98fd32
NI
4461 SH_PFC_PIN_GROUP(hscif0_data),
4462 SH_PFC_PIN_GROUP(hscif0_clk),
4463 SH_PFC_PIN_GROUP(hscif0_ctrl),
4464 SH_PFC_PIN_GROUP(hscif0_data_b),
4465 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4466 SH_PFC_PIN_GROUP(hscif0_data_c),
4467 SH_PFC_PIN_GROUP(hscif0_clk_c),
4468 SH_PFC_PIN_GROUP(hscif1_data),
4469 SH_PFC_PIN_GROUP(hscif1_clk),
4470 SH_PFC_PIN_GROUP(hscif1_ctrl),
4471 SH_PFC_PIN_GROUP(hscif1_data_b),
4472 SH_PFC_PIN_GROUP(hscif1_data_c),
4473 SH_PFC_PIN_GROUP(hscif1_clk_c),
4474 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4475 SH_PFC_PIN_GROUP(hscif1_data_d),
4476 SH_PFC_PIN_GROUP(hscif1_data_e),
4477 SH_PFC_PIN_GROUP(hscif1_clk_e),
4478 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4479 SH_PFC_PIN_GROUP(hscif2_data),
4480 SH_PFC_PIN_GROUP(hscif2_clk),
4481 SH_PFC_PIN_GROUP(hscif2_ctrl),
4482 SH_PFC_PIN_GROUP(hscif2_data_b),
4483 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4484 SH_PFC_PIN_GROUP(hscif2_data_c),
4485 SH_PFC_PIN_GROUP(hscif2_clk_c),
4486 SH_PFC_PIN_GROUP(hscif2_data_d),
a5ffaf64
VB
4487 SH_PFC_PIN_GROUP(i2c0),
4488 SH_PFC_PIN_GROUP(i2c0_b),
4489 SH_PFC_PIN_GROUP(i2c0_c),
4490 SH_PFC_PIN_GROUP(i2c1),
4491 SH_PFC_PIN_GROUP(i2c1_b),
4492 SH_PFC_PIN_GROUP(i2c1_c),
4493 SH_PFC_PIN_GROUP(i2c1_d),
4494 SH_PFC_PIN_GROUP(i2c1_e),
4495 SH_PFC_PIN_GROUP(i2c2),
4496 SH_PFC_PIN_GROUP(i2c2_b),
4497 SH_PFC_PIN_GROUP(i2c2_c),
4498 SH_PFC_PIN_GROUP(i2c2_d),
4499 SH_PFC_PIN_GROUP(i2c3),
4500 SH_PFC_PIN_GROUP(i2c3_b),
4501 SH_PFC_PIN_GROUP(i2c3_c),
4502 SH_PFC_PIN_GROUP(i2c3_d),
4503 SH_PFC_PIN_GROUP(i2c4),
4504 SH_PFC_PIN_GROUP(i2c4_b),
4505 SH_PFC_PIN_GROUP(i2c4_c),
67871413
WS
4506 SH_PFC_PIN_GROUP(i2c7),
4507 SH_PFC_PIN_GROUP(i2c7_b),
4508 SH_PFC_PIN_GROUP(i2c7_c),
4509 SH_PFC_PIN_GROUP(i2c8),
4510 SH_PFC_PIN_GROUP(i2c8_b),
4511 SH_PFC_PIN_GROUP(i2c8_c),
50884519
HN
4512 SH_PFC_PIN_GROUP(intc_irq0),
4513 SH_PFC_PIN_GROUP(intc_irq1),
4514 SH_PFC_PIN_GROUP(intc_irq2),
4515 SH_PFC_PIN_GROUP(intc_irq3),
8271ee96 4516 SH_PFC_PIN_GROUP(mlb_3pin),
50884519
HN
4517 SH_PFC_PIN_GROUP(mmc_data1),
4518 SH_PFC_PIN_GROUP(mmc_data4),
4519 SH_PFC_PIN_GROUP(mmc_data8),
4520 SH_PFC_PIN_GROUP(mmc_ctrl),
4521 SH_PFC_PIN_GROUP(msiof0_clk),
4522 SH_PFC_PIN_GROUP(msiof0_sync),
4523 SH_PFC_PIN_GROUP(msiof0_ss1),
4524 SH_PFC_PIN_GROUP(msiof0_ss2),
4525 SH_PFC_PIN_GROUP(msiof0_rx),
4526 SH_PFC_PIN_GROUP(msiof0_tx),
e6fae2d0
GU
4527 SH_PFC_PIN_GROUP(msiof0_clk_b),
4528 SH_PFC_PIN_GROUP(msiof0_sync_b),
4529 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4530 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4531 SH_PFC_PIN_GROUP(msiof0_rx_b),
4532 SH_PFC_PIN_GROUP(msiof0_tx_b),
4533 SH_PFC_PIN_GROUP(msiof0_clk_c),
4534 SH_PFC_PIN_GROUP(msiof0_sync_c),
4535 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4536 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4537 SH_PFC_PIN_GROUP(msiof0_rx_c),
4538 SH_PFC_PIN_GROUP(msiof0_tx_c),
50884519
HN
4539 SH_PFC_PIN_GROUP(msiof1_clk),
4540 SH_PFC_PIN_GROUP(msiof1_sync),
4541 SH_PFC_PIN_GROUP(msiof1_ss1),
4542 SH_PFC_PIN_GROUP(msiof1_ss2),
4543 SH_PFC_PIN_GROUP(msiof1_rx),
4544 SH_PFC_PIN_GROUP(msiof1_tx),
e6fae2d0
GU
4545 SH_PFC_PIN_GROUP(msiof1_clk_b),
4546 SH_PFC_PIN_GROUP(msiof1_sync_b),
4547 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4548 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4549 SH_PFC_PIN_GROUP(msiof1_rx_b),
4550 SH_PFC_PIN_GROUP(msiof1_tx_b),
4551 SH_PFC_PIN_GROUP(msiof1_clk_c),
4552 SH_PFC_PIN_GROUP(msiof1_sync_c),
4553 SH_PFC_PIN_GROUP(msiof1_rx_c),
4554 SH_PFC_PIN_GROUP(msiof1_tx_c),
4555 SH_PFC_PIN_GROUP(msiof1_clk_d),
4556 SH_PFC_PIN_GROUP(msiof1_sync_d),
4557 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4558 SH_PFC_PIN_GROUP(msiof1_rx_d),
4559 SH_PFC_PIN_GROUP(msiof1_tx_d),
4560 SH_PFC_PIN_GROUP(msiof1_clk_e),
4561 SH_PFC_PIN_GROUP(msiof1_sync_e),
4562 SH_PFC_PIN_GROUP(msiof1_rx_e),
4563 SH_PFC_PIN_GROUP(msiof1_tx_e),
50884519
HN
4564 SH_PFC_PIN_GROUP(msiof2_clk),
4565 SH_PFC_PIN_GROUP(msiof2_sync),
4566 SH_PFC_PIN_GROUP(msiof2_ss1),
4567 SH_PFC_PIN_GROUP(msiof2_ss2),
4568 SH_PFC_PIN_GROUP(msiof2_rx),
4569 SH_PFC_PIN_GROUP(msiof2_tx),
e6fae2d0
GU
4570 SH_PFC_PIN_GROUP(msiof2_clk_b),
4571 SH_PFC_PIN_GROUP(msiof2_sync_b),
4572 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4573 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4574 SH_PFC_PIN_GROUP(msiof2_rx_b),
4575 SH_PFC_PIN_GROUP(msiof2_tx_b),
4576 SH_PFC_PIN_GROUP(msiof2_clk_c),
4577 SH_PFC_PIN_GROUP(msiof2_sync_c),
4578 SH_PFC_PIN_GROUP(msiof2_rx_c),
4579 SH_PFC_PIN_GROUP(msiof2_tx_c),
4580 SH_PFC_PIN_GROUP(msiof2_clk_d),
4581 SH_PFC_PIN_GROUP(msiof2_sync_d),
4582 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4583 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4584 SH_PFC_PIN_GROUP(msiof2_rx_d),
4585 SH_PFC_PIN_GROUP(msiof2_tx_d),
4586 SH_PFC_PIN_GROUP(msiof2_clk_e),
4587 SH_PFC_PIN_GROUP(msiof2_sync_e),
4588 SH_PFC_PIN_GROUP(msiof2_rx_e),
4589 SH_PFC_PIN_GROUP(msiof2_tx_e),
f9784298
YS
4590 SH_PFC_PIN_GROUP(pwm0),
4591 SH_PFC_PIN_GROUP(pwm0_b),
4592 SH_PFC_PIN_GROUP(pwm1),
4593 SH_PFC_PIN_GROUP(pwm1_b),
4594 SH_PFC_PIN_GROUP(pwm2),
4595 SH_PFC_PIN_GROUP(pwm2_b),
4596 SH_PFC_PIN_GROUP(pwm3),
4597 SH_PFC_PIN_GROUP(pwm4),
4598 SH_PFC_PIN_GROUP(pwm4_b),
4599 SH_PFC_PIN_GROUP(pwm5),
4600 SH_PFC_PIN_GROUP(pwm5_b),
4601 SH_PFC_PIN_GROUP(pwm6),
2d0c386f
GU
4602 SH_PFC_PIN_GROUP(qspi_ctrl),
4603 SH_PFC_PIN_GROUP(qspi_data2),
4604 SH_PFC_PIN_GROUP(qspi_data4),
4605 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4606 SH_PFC_PIN_GROUP(qspi_data2_b),
4607 SH_PFC_PIN_GROUP(qspi_data4_b),
50884519
HN
4608 SH_PFC_PIN_GROUP(scif0_data),
4609 SH_PFC_PIN_GROUP(scif0_data_b),
4610 SH_PFC_PIN_GROUP(scif0_data_c),
4611 SH_PFC_PIN_GROUP(scif0_data_d),
4612 SH_PFC_PIN_GROUP(scif0_data_e),
4613 SH_PFC_PIN_GROUP(scif1_data),
4614 SH_PFC_PIN_GROUP(scif1_data_b),
4615 SH_PFC_PIN_GROUP(scif1_clk_b),
4616 SH_PFC_PIN_GROUP(scif1_data_c),
4617 SH_PFC_PIN_GROUP(scif1_data_d),
4618 SH_PFC_PIN_GROUP(scif2_data),
4619 SH_PFC_PIN_GROUP(scif2_data_b),
4620 SH_PFC_PIN_GROUP(scif2_clk_b),
4621 SH_PFC_PIN_GROUP(scif2_data_c),
4622 SH_PFC_PIN_GROUP(scif2_data_e),
4623 SH_PFC_PIN_GROUP(scif3_data),
4624 SH_PFC_PIN_GROUP(scif3_clk),
4625 SH_PFC_PIN_GROUP(scif3_data_b),
4626 SH_PFC_PIN_GROUP(scif3_clk_b),
4627 SH_PFC_PIN_GROUP(scif3_data_c),
4628 SH_PFC_PIN_GROUP(scif3_data_d),
4629 SH_PFC_PIN_GROUP(scif4_data),
4630 SH_PFC_PIN_GROUP(scif4_data_b),
4631 SH_PFC_PIN_GROUP(scif4_data_c),
4632 SH_PFC_PIN_GROUP(scif5_data),
4633 SH_PFC_PIN_GROUP(scif5_data_b),
4634 SH_PFC_PIN_GROUP(scifa0_data),
4635 SH_PFC_PIN_GROUP(scifa0_data_b),
4636 SH_PFC_PIN_GROUP(scifa1_data),
4637 SH_PFC_PIN_GROUP(scifa1_clk),
4638 SH_PFC_PIN_GROUP(scifa1_data_b),
4639 SH_PFC_PIN_GROUP(scifa1_clk_b),
4640 SH_PFC_PIN_GROUP(scifa1_data_c),
4641 SH_PFC_PIN_GROUP(scifa2_data),
4642 SH_PFC_PIN_GROUP(scifa2_clk),
4643 SH_PFC_PIN_GROUP(scifa2_data_b),
4644 SH_PFC_PIN_GROUP(scifa3_data),
4645 SH_PFC_PIN_GROUP(scifa3_clk),
4646 SH_PFC_PIN_GROUP(scifa3_data_b),
4647 SH_PFC_PIN_GROUP(scifa3_clk_b),
4648 SH_PFC_PIN_GROUP(scifa3_data_c),
4649 SH_PFC_PIN_GROUP(scifa3_clk_c),
4650 SH_PFC_PIN_GROUP(scifa4_data),
4651 SH_PFC_PIN_GROUP(scifa4_data_b),
4652 SH_PFC_PIN_GROUP(scifa4_data_c),
4653 SH_PFC_PIN_GROUP(scifa5_data),
4654 SH_PFC_PIN_GROUP(scifa5_data_b),
4655 SH_PFC_PIN_GROUP(scifa5_data_c),
4656 SH_PFC_PIN_GROUP(scifb0_data),
4657 SH_PFC_PIN_GROUP(scifb0_clk),
4658 SH_PFC_PIN_GROUP(scifb0_ctrl),
4659 SH_PFC_PIN_GROUP(scifb0_data_b),
4660 SH_PFC_PIN_GROUP(scifb0_clk_b),
4661 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4662 SH_PFC_PIN_GROUP(scifb0_data_c),
4663 SH_PFC_PIN_GROUP(scifb0_clk_c),
4664 SH_PFC_PIN_GROUP(scifb0_data_d),
4665 SH_PFC_PIN_GROUP(scifb0_clk_d),
4666 SH_PFC_PIN_GROUP(scifb1_data),
4667 SH_PFC_PIN_GROUP(scifb1_clk),
4668 SH_PFC_PIN_GROUP(scifb1_ctrl),
4669 SH_PFC_PIN_GROUP(scifb1_data_b),
4670 SH_PFC_PIN_GROUP(scifb1_clk_b),
4671 SH_PFC_PIN_GROUP(scifb1_data_c),
4672 SH_PFC_PIN_GROUP(scifb1_clk_c),
4673 SH_PFC_PIN_GROUP(scifb1_data_d),
4674 SH_PFC_PIN_GROUP(scifb2_data),
4675 SH_PFC_PIN_GROUP(scifb2_clk),
4676 SH_PFC_PIN_GROUP(scifb2_ctrl),
4677 SH_PFC_PIN_GROUP(scifb2_data_b),
4678 SH_PFC_PIN_GROUP(scifb2_clk_b),
4679 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4680 SH_PFC_PIN_GROUP(scifb2_data_c),
4681 SH_PFC_PIN_GROUP(scifb2_clk_c),
4682 SH_PFC_PIN_GROUP(scifb2_data_d),
a4c8a6d2
GU
4683 SH_PFC_PIN_GROUP(scif_clk),
4684 SH_PFC_PIN_GROUP(scif_clk_b),
50884519
HN
4685 SH_PFC_PIN_GROUP(sdhi0_data1),
4686 SH_PFC_PIN_GROUP(sdhi0_data4),
4687 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4688 SH_PFC_PIN_GROUP(sdhi0_cd),
4689 SH_PFC_PIN_GROUP(sdhi0_wp),
4690 SH_PFC_PIN_GROUP(sdhi1_data1),
4691 SH_PFC_PIN_GROUP(sdhi1_data4),
4692 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4693 SH_PFC_PIN_GROUP(sdhi1_cd),
4694 SH_PFC_PIN_GROUP(sdhi1_wp),
4695 SH_PFC_PIN_GROUP(sdhi2_data1),
4696 SH_PFC_PIN_GROUP(sdhi2_data4),
4697 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4698 SH_PFC_PIN_GROUP(sdhi2_cd),
4699 SH_PFC_PIN_GROUP(sdhi2_wp),
b664cd1f
KM
4700 SH_PFC_PIN_GROUP(ssi0_data),
4701 SH_PFC_PIN_GROUP(ssi0_data_b),
4702 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4703 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4704 SH_PFC_PIN_GROUP(ssi1_data),
4705 SH_PFC_PIN_GROUP(ssi1_data_b),
4706 SH_PFC_PIN_GROUP(ssi1_ctrl),
4707 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4708 SH_PFC_PIN_GROUP(ssi2_data),
4709 SH_PFC_PIN_GROUP(ssi2_ctrl),
4710 SH_PFC_PIN_GROUP(ssi3_data),
4711 SH_PFC_PIN_GROUP(ssi34_ctrl),
4712 SH_PFC_PIN_GROUP(ssi4_data),
4713 SH_PFC_PIN_GROUP(ssi4_ctrl),
4714 SH_PFC_PIN_GROUP(ssi5_data),
4715 SH_PFC_PIN_GROUP(ssi5_ctrl),
4716 SH_PFC_PIN_GROUP(ssi6_data),
4717 SH_PFC_PIN_GROUP(ssi6_ctrl),
4718 SH_PFC_PIN_GROUP(ssi7_data),
4719 SH_PFC_PIN_GROUP(ssi7_data_b),
4720 SH_PFC_PIN_GROUP(ssi78_ctrl),
4721 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4722 SH_PFC_PIN_GROUP(ssi8_data),
4723 SH_PFC_PIN_GROUP(ssi8_data_b),
4724 SH_PFC_PIN_GROUP(ssi9_data),
4725 SH_PFC_PIN_GROUP(ssi9_data_b),
4726 SH_PFC_PIN_GROUP(ssi9_ctrl),
4727 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
5e5a298c
VB
4728 SH_PFC_PIN_GROUP(usb0),
4729 SH_PFC_PIN_GROUP(usb1),
8e32c967
VB
4730 VIN_DATA_PIN_GROUP(vin0_data, 24),
4731 VIN_DATA_PIN_GROUP(vin0_data, 20),
4732 SH_PFC_PIN_GROUP(vin0_data18),
4733 VIN_DATA_PIN_GROUP(vin0_data, 16),
4734 VIN_DATA_PIN_GROUP(vin0_data, 12),
4735 VIN_DATA_PIN_GROUP(vin0_data, 10),
4736 VIN_DATA_PIN_GROUP(vin0_data, 8),
4737 SH_PFC_PIN_GROUP(vin0_sync),
4738 SH_PFC_PIN_GROUP(vin0_field),
4739 SH_PFC_PIN_GROUP(vin0_clkenb),
4740 SH_PFC_PIN_GROUP(vin0_clk),
4741 SH_PFC_PIN_GROUP(vin1_data8),
4742 SH_PFC_PIN_GROUP(vin1_sync),
4743 SH_PFC_PIN_GROUP(vin1_field),
4744 SH_PFC_PIN_GROUP(vin1_clkenb),
4745 SH_PFC_PIN_GROUP(vin1_clk),
4746 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4747 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4748 SH_PFC_PIN_GROUP(vin1_b_data18),
4749 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4750 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4751 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4752 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4753 SH_PFC_PIN_GROUP(vin1_b_sync),
4754 SH_PFC_PIN_GROUP(vin1_b_field),
4755 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4756 SH_PFC_PIN_GROUP(vin1_b_clk),
4757 SH_PFC_PIN_GROUP(vin2_data8),
4758 SH_PFC_PIN_GROUP(vin2_sync),
4759 SH_PFC_PIN_GROUP(vin2_field),
4760 SH_PFC_PIN_GROUP(vin2_clkenb),
4761 SH_PFC_PIN_GROUP(vin2_clk),
50884519
HN
4762};
4763
07254d83
JM
4764static const char * const adi_groups[] = {
4765 "adi_common",
4766 "adi_chsel0",
4767 "adi_chsel1",
4768 "adi_chsel2",
4769 "adi_common_b",
4770 "adi_chsel0_b",
4771 "adi_chsel1_b",
4772 "adi_chsel2_b",
4773};
4774
c57a05b0
KM
4775static const char * const audio_clk_groups[] = {
4776 "audio_clk_a",
4777 "audio_clk_b",
4778 "audio_clk_b_b",
4779 "audio_clk_c",
4780 "audio_clkout",
4781};
4782
59508084
SS
4783static const char * const avb_groups[] = {
4784 "avb_link",
4785 "avb_magic",
4786 "avb_phy_int",
4787 "avb_mdio",
4788 "avb_mii",
4789 "avb_gmii",
4790};
4791
0e938675 4792static const char * const can0_groups[] = {
302fb178 4793 "can0_data",
0e938675
SS
4794 "can0_data_b",
4795 "can0_data_c",
4796 "can0_data_d",
4797 "can0_data_e",
4798 "can0_data_f",
302fb178 4799 "can_clk",
0e938675
SS
4800 "can_clk_b",
4801 "can_clk_c",
4802 "can_clk_d",
4803};
4804
4805static const char * const can1_groups[] = {
302fb178 4806 "can1_data",
0e938675
SS
4807 "can1_data_b",
4808 "can1_data_c",
4809 "can1_data_d",
302fb178 4810 "can_clk",
0e938675
SS
4811 "can_clk_b",
4812 "can_clk_c",
4813 "can_clk_d",
4814};
4815
50884519
HN
4816static const char * const du_groups[] = {
4817 "du_rgb666",
4818 "du_rgb888",
4819 "du_clk_out_0",
4820 "du_clk_out_1",
bc41f9f1 4821 "du_sync",
d10046e2
LP
4822 "du_oddf",
4823 "du_cde",
4824 "du_disp",
50884519
HN
4825};
4826
4827static const char * const du0_groups[] = {
4828 "du0_clk_in",
4829};
4830
4831static const char * const du1_groups[] = {
4832 "du1_clk_in",
bc41f9f1
LP
4833 "du1_clk_in_b",
4834 "du1_clk_in_c",
50884519
HN
4835};
4836
4837static const char * const eth_groups[] = {
4838 "eth_link",
4839 "eth_magic",
4840 "eth_mdio",
4841 "eth_rmii",
4842};
4843
7d98fd32
NI
4844static const char * const hscif0_groups[] = {
4845 "hscif0_data",
4846 "hscif0_clk",
4847 "hscif0_ctrl",
4848 "hscif0_data_b",
4849 "hscif0_ctrl_b",
4850 "hscif0_data_c",
4851 "hscif0_clk_c",
4852};
4853
4854static const char * const hscif1_groups[] = {
4855 "hscif1_data",
4856 "hscif1_clk",
4857 "hscif1_ctrl",
4858 "hscif1_data_b",
4859 "hscif1_data_c",
4860 "hscif1_clk_c",
4861 "hscif1_ctrl_c",
4862 "hscif1_data_d",
4863 "hscif1_data_e",
4864 "hscif1_clk_e",
4865 "hscif1_ctrl_e",
4866};
4867
4868static const char * const hscif2_groups[] = {
4869 "hscif2_data",
4870 "hscif2_clk",
4871 "hscif2_ctrl",
4872 "hscif2_data_b",
4873 "hscif2_ctrl_b",
4874 "hscif2_data_c",
4875 "hscif2_clk_c",
4876 "hscif2_data_d",
4877};
4878
a5ffaf64
VB
4879static const char * const i2c0_groups[] = {
4880 "i2c0",
4881 "i2c0_b",
4882 "i2c0_c",
4883};
4884
4885static const char * const i2c1_groups[] = {
4886 "i2c1",
4887 "i2c1_b",
4888 "i2c1_c",
4889 "i2c1_d",
4890 "i2c1_e",
4891};
4892
4893static const char * const i2c2_groups[] = {
4894 "i2c2",
4895 "i2c2_b",
4896 "i2c2_c",
4897 "i2c2_d",
4898};
4899
4900static const char * const i2c3_groups[] = {
4901 "i2c3",
4902 "i2c3_b",
4903 "i2c3_c",
4904 "i2c3_d",
4905};
4906
4907static const char * const i2c4_groups[] = {
4908 "i2c4",
4909 "i2c4_b",
4910 "i2c4_c",
4911};
4912
67871413
WS
4913static const char * const i2c7_groups[] = {
4914 "i2c7",
4915 "i2c7_b",
4916 "i2c7_c",
4917};
4918
4919static const char * const i2c8_groups[] = {
4920 "i2c8",
4921 "i2c8_b",
4922 "i2c8_c",
4923};
4924
50884519
HN
4925static const char * const intc_groups[] = {
4926 "intc_irq0",
4927 "intc_irq1",
4928 "intc_irq2",
4929 "intc_irq3",
4930};
4931
8271ee96
SS
4932static const char * const mlb_groups[] = {
4933 "mlb_3pin",
4934};
4935
50884519
HN
4936static const char * const mmc_groups[] = {
4937 "mmc_data1",
4938 "mmc_data4",
4939 "mmc_data8",
4940 "mmc_ctrl",
4941};
4942
4943static const char * const msiof0_groups[] = {
4944 "msiof0_clk",
2ef3967e
TY
4945 "msiof0_sync",
4946 "msiof0_ss1",
4947 "msiof0_ss2",
4948 "msiof0_rx",
4949 "msiof0_tx",
e6fae2d0
GU
4950 "msiof0_clk_b",
4951 "msiof0_sync_b",
4952 "msiof0_ss1_b",
4953 "msiof0_ss2_b",
4954 "msiof0_rx_b",
4955 "msiof0_tx_b",
4956 "msiof0_clk_c",
4957 "msiof0_sync_c",
4958 "msiof0_ss1_c",
4959 "msiof0_ss2_c",
4960 "msiof0_rx_c",
4961 "msiof0_tx_c",
50884519
HN
4962};
4963
4964static const char * const msiof1_groups[] = {
4965 "msiof1_clk",
2ef3967e
TY
4966 "msiof1_sync",
4967 "msiof1_ss1",
4968 "msiof1_ss2",
4969 "msiof1_rx",
4970 "msiof1_tx",
e6fae2d0
GU
4971 "msiof1_clk_b",
4972 "msiof1_sync_b",
4973 "msiof1_ss1_b",
4974 "msiof1_ss2_b",
4975 "msiof1_rx_b",
4976 "msiof1_tx_b",
4977 "msiof1_clk_c",
4978 "msiof1_sync_c",
4979 "msiof1_rx_c",
4980 "msiof1_tx_c",
4981 "msiof1_clk_d",
4982 "msiof1_sync_d",
4983 "msiof1_ss1_d",
4984 "msiof1_rx_d",
4985 "msiof1_tx_d",
4986 "msiof1_clk_e",
4987 "msiof1_sync_e",
4988 "msiof1_rx_e",
4989 "msiof1_tx_e",
50884519
HN
4990};
4991
4992static const char * const msiof2_groups[] = {
4993 "msiof2_clk",
2ef3967e
TY
4994 "msiof2_sync",
4995 "msiof2_ss1",
4996 "msiof2_ss2",
4997 "msiof2_rx",
4998 "msiof2_tx",
e6fae2d0
GU
4999 "msiof2_clk_b",
5000 "msiof2_sync_b",
5001 "msiof2_ss1_b",
5002 "msiof2_ss2_b",
5003 "msiof2_rx_b",
5004 "msiof2_tx_b",
5005 "msiof2_clk_c",
5006 "msiof2_sync_c",
5007 "msiof2_rx_c",
5008 "msiof2_tx_c",
5009 "msiof2_clk_d",
5010 "msiof2_sync_d",
5011 "msiof2_ss1_d",
5012 "msiof2_ss2_d",
5013 "msiof2_rx_d",
5014 "msiof2_tx_d",
5015 "msiof2_clk_e",
5016 "msiof2_sync_e",
5017 "msiof2_rx_e",
5018 "msiof2_tx_e",
50884519
HN
5019};
5020
f9784298
YS
5021static const char * const pwm0_groups[] = {
5022 "pwm0",
5023 "pwm0_b",
5024};
5025
5026static const char * const pwm1_groups[] = {
5027 "pwm1",
5028 "pwm1_b",
5029};
5030
5031static const char * const pwm2_groups[] = {
5032 "pwm2",
5033 "pwm2_b",
5034};
5035
5036static const char * const pwm3_groups[] = {
5037 "pwm3",
5038};
5039
5040static const char * const pwm4_groups[] = {
5041 "pwm4",
5042 "pwm4_b",
5043};
5044
5045static const char * const pwm5_groups[] = {
5046 "pwm5",
5047 "pwm5_b",
5048};
5049
5050static const char * const pwm6_groups[] = {
5051 "pwm6",
5052};
5053
2d0c386f
GU
5054static const char * const qspi_groups[] = {
5055 "qspi_ctrl",
5056 "qspi_data2",
5057 "qspi_data4",
5058 "qspi_ctrl_b",
5059 "qspi_data2_b",
5060 "qspi_data4_b",
50884519
HN
5061};
5062
5063static const char * const scif0_groups[] = {
5064 "scif0_data",
5065 "scif0_data_b",
5066 "scif0_data_c",
5067 "scif0_data_d",
5068 "scif0_data_e",
5069};
5070
5071static const char * const scif1_groups[] = {
5072 "scif1_data",
5073 "scif1_data_b",
5074 "scif1_clk_b",
5075 "scif1_data_c",
5076 "scif1_data_d",
5077};
5078
5079static const char * const scif2_groups[] = {
5080 "scif2_data",
5081 "scif2_data_b",
5082 "scif2_clk_b",
5083 "scif2_data_c",
5084 "scif2_data_e",
5085};
5086static const char * const scif3_groups[] = {
5087 "scif3_data",
5088 "scif3_clk",
5089 "scif3_data_b",
5090 "scif3_clk_b",
5091 "scif3_data_c",
5092 "scif3_data_d",
5093};
5094static const char * const scif4_groups[] = {
5095 "scif4_data",
5096 "scif4_data_b",
5097 "scif4_data_c",
5098};
5099static const char * const scif5_groups[] = {
5100 "scif5_data",
5101 "scif5_data_b",
5102};
5103static const char * const scifa0_groups[] = {
5104 "scifa0_data",
5105 "scifa0_data_b",
5106};
5107static const char * const scifa1_groups[] = {
5108 "scifa1_data",
5109 "scifa1_clk",
5110 "scifa1_data_b",
5111 "scifa1_clk_b",
5112 "scifa1_data_c",
5113};
5114static const char * const scifa2_groups[] = {
5115 "scifa2_data",
5116 "scifa2_clk",
5117 "scifa2_data_b",
5118};
5119static const char * const scifa3_groups[] = {
5120 "scifa3_data",
5121 "scifa3_clk",
5122 "scifa3_data_b",
5123 "scifa3_clk_b",
5124 "scifa3_data_c",
5125 "scifa3_clk_c",
5126};
5127static const char * const scifa4_groups[] = {
5128 "scifa4_data",
5129 "scifa4_data_b",
5130 "scifa4_data_c",
5131};
5132static const char * const scifa5_groups[] = {
5133 "scifa5_data",
5134 "scifa5_data_b",
5135 "scifa5_data_c",
5136};
5137static const char * const scifb0_groups[] = {
5138 "scifb0_data",
5139 "scifb0_clk",
5140 "scifb0_ctrl",
5141 "scifb0_data_b",
5142 "scifb0_clk_b",
5143 "scifb0_ctrl_b",
5144 "scifb0_data_c",
5145 "scifb0_clk_c",
5146 "scifb0_data_d",
5147 "scifb0_clk_d",
5148};
5149static const char * const scifb1_groups[] = {
5150 "scifb1_data",
5151 "scifb1_clk",
5152 "scifb1_ctrl",
5153 "scifb1_data_b",
5154 "scifb1_clk_b",
5155 "scifb1_data_c",
5156 "scifb1_clk_c",
5157 "scifb1_data_d",
5158};
5159static const char * const scifb2_groups[] = {
5160 "scifb2_data",
5161 "scifb2_clk",
5162 "scifb2_ctrl",
5163 "scifb2_data_b",
5164 "scifb2_clk_b",
5165 "scifb2_ctrl_b",
5166 "scifb0_data_c",
5167 "scifb2_clk_c",
5168 "scifb2_data_d",
5169};
5170
a4c8a6d2
GU
5171static const char * const scif_clk_groups[] = {
5172 "scif_clk",
5173 "scif_clk_b",
5174};
5175
50884519
HN
5176static const char * const sdhi0_groups[] = {
5177 "sdhi0_data1",
5178 "sdhi0_data4",
5179 "sdhi0_ctrl",
5180 "sdhi0_cd",
5181 "sdhi0_wp",
5182};
5183
5184static const char * const sdhi1_groups[] = {
5185 "sdhi1_data1",
5186 "sdhi1_data4",
5187 "sdhi1_ctrl",
5188 "sdhi1_cd",
5189 "sdhi1_wp",
5190};
5191
5192static const char * const sdhi2_groups[] = {
5193 "sdhi2_data1",
5194 "sdhi2_data4",
5195 "sdhi2_ctrl",
5196 "sdhi2_cd",
5197 "sdhi2_wp",
5198};
5199
b664cd1f
KM
5200static const char * const ssi_groups[] = {
5201 "ssi0_data",
5202 "ssi0_data_b",
5203 "ssi0129_ctrl",
5204 "ssi0129_ctrl_b",
5205 "ssi1_data",
5206 "ssi1_data_b",
5207 "ssi1_ctrl",
5208 "ssi1_ctrl_b",
5209 "ssi2_data",
5210 "ssi2_ctrl",
5211 "ssi3_data",
5212 "ssi34_ctrl",
5213 "ssi4_data",
5214 "ssi4_ctrl",
5215 "ssi5_data",
5216 "ssi5_ctrl",
5217 "ssi6_data",
5218 "ssi6_ctrl",
5219 "ssi7_data",
5220 "ssi7_data_b",
5221 "ssi78_ctrl",
5222 "ssi78_ctrl_b",
5223 "ssi8_data",
5224 "ssi8_data_b",
5225 "ssi9_data",
5226 "ssi9_data_b",
5227 "ssi9_ctrl",
5228 "ssi9_ctrl_b",
5229};
5230
50884519 5231static const char * const usb0_groups[] = {
5e5a298c 5232 "usb0",
50884519
HN
5233};
5234static const char * const usb1_groups[] = {
5e5a298c 5235 "usb1",
50884519
HN
5236};
5237
8e32c967
VB
5238static const char * const vin0_groups[] = {
5239 "vin0_data24",
5240 "vin0_data20",
5241 "vin0_data18",
5242 "vin0_data16",
5243 "vin0_data12",
5244 "vin0_data10",
5245 "vin0_data8",
5246 "vin0_sync",
5247 "vin0_field",
5248 "vin0_clkenb",
5249 "vin0_clk",
5250};
5251
5252static const char * const vin1_groups[] = {
5253 "vin1_data8",
5254 "vin1_sync",
5255 "vin1_field",
5256 "vin1_clkenb",
5257 "vin1_clk",
5258 "vin1_b_data24",
5259 "vin1_b_data20",
5260 "vin1_b_data18",
5261 "vin1_b_data16",
5262 "vin1_b_data12",
5263 "vin1_b_data10",
5264 "vin1_b_data8",
5265 "vin1_b_sync",
5266 "vin1_b_field",
5267 "vin1_b_clkenb",
5268 "vin1_b_clk",
5269};
5270
5271static const char * const vin2_groups[] = {
5272 "vin2_data8",
5273 "vin2_sync",
5274 "vin2_field",
5275 "vin2_clkenb",
5276 "vin2_clk",
5277};
5278
50884519 5279static const struct sh_pfc_function pinmux_functions[] = {
07254d83 5280 SH_PFC_FUNCTION(adi),
c57a05b0 5281 SH_PFC_FUNCTION(audio_clk),
59508084 5282 SH_PFC_FUNCTION(avb),
0e938675
SS
5283 SH_PFC_FUNCTION(can0),
5284 SH_PFC_FUNCTION(can1),
50884519
HN
5285 SH_PFC_FUNCTION(du),
5286 SH_PFC_FUNCTION(du0),
5287 SH_PFC_FUNCTION(du1),
5288 SH_PFC_FUNCTION(eth),
7d98fd32
NI
5289 SH_PFC_FUNCTION(hscif0),
5290 SH_PFC_FUNCTION(hscif1),
5291 SH_PFC_FUNCTION(hscif2),
a5ffaf64
VB
5292 SH_PFC_FUNCTION(i2c0),
5293 SH_PFC_FUNCTION(i2c1),
5294 SH_PFC_FUNCTION(i2c2),
5295 SH_PFC_FUNCTION(i2c3),
5296 SH_PFC_FUNCTION(i2c4),
67871413
WS
5297 SH_PFC_FUNCTION(i2c7),
5298 SH_PFC_FUNCTION(i2c8),
50884519 5299 SH_PFC_FUNCTION(intc),
8271ee96 5300 SH_PFC_FUNCTION(mlb),
50884519
HN
5301 SH_PFC_FUNCTION(mmc),
5302 SH_PFC_FUNCTION(msiof0),
5303 SH_PFC_FUNCTION(msiof1),
5304 SH_PFC_FUNCTION(msiof2),
f9784298
YS
5305 SH_PFC_FUNCTION(pwm0),
5306 SH_PFC_FUNCTION(pwm1),
5307 SH_PFC_FUNCTION(pwm2),
5308 SH_PFC_FUNCTION(pwm3),
5309 SH_PFC_FUNCTION(pwm4),
5310 SH_PFC_FUNCTION(pwm5),
5311 SH_PFC_FUNCTION(pwm6),
2d0c386f 5312 SH_PFC_FUNCTION(qspi),
50884519
HN
5313 SH_PFC_FUNCTION(scif0),
5314 SH_PFC_FUNCTION(scif1),
5315 SH_PFC_FUNCTION(scif2),
5316 SH_PFC_FUNCTION(scif3),
5317 SH_PFC_FUNCTION(scif4),
5318 SH_PFC_FUNCTION(scif5),
5319 SH_PFC_FUNCTION(scifa0),
5320 SH_PFC_FUNCTION(scifa1),
5321 SH_PFC_FUNCTION(scifa2),
5322 SH_PFC_FUNCTION(scifa3),
5323 SH_PFC_FUNCTION(scifa4),
5324 SH_PFC_FUNCTION(scifa5),
5325 SH_PFC_FUNCTION(scifb0),
5326 SH_PFC_FUNCTION(scifb1),
5327 SH_PFC_FUNCTION(scifb2),
a4c8a6d2 5328 SH_PFC_FUNCTION(scif_clk),
50884519
HN
5329 SH_PFC_FUNCTION(sdhi0),
5330 SH_PFC_FUNCTION(sdhi1),
5331 SH_PFC_FUNCTION(sdhi2),
b664cd1f 5332 SH_PFC_FUNCTION(ssi),
50884519
HN
5333 SH_PFC_FUNCTION(usb0),
5334 SH_PFC_FUNCTION(usb1),
8e32c967
VB
5335 SH_PFC_FUNCTION(vin0),
5336 SH_PFC_FUNCTION(vin1),
5337 SH_PFC_FUNCTION(vin2),
50884519
HN
5338};
5339
44a45b55 5340static const struct pinmux_cfg_reg pinmux_config_regs[] = {
50884519
HN
5341 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
5342 GP_0_31_FN, FN_IP1_22_20,
5343 GP_0_30_FN, FN_IP1_19_17,
5344 GP_0_29_FN, FN_IP1_16_14,
5345 GP_0_28_FN, FN_IP1_13_11,
5346 GP_0_27_FN, FN_IP1_10_8,
5347 GP_0_26_FN, FN_IP1_7_6,
5348 GP_0_25_FN, FN_IP1_5_4,
5349 GP_0_24_FN, FN_IP1_3_2,
5350 GP_0_23_FN, FN_IP1_1_0,
5351 GP_0_22_FN, FN_IP0_30_29,
5352 GP_0_21_FN, FN_IP0_28_27,
5353 GP_0_20_FN, FN_IP0_26_25,
5354 GP_0_19_FN, FN_IP0_24_23,
5355 GP_0_18_FN, FN_IP0_22_21,
5356 GP_0_17_FN, FN_IP0_20_19,
5357 GP_0_16_FN, FN_IP0_18_16,
5358 GP_0_15_FN, FN_IP0_15,
5359 GP_0_14_FN, FN_IP0_14,
5360 GP_0_13_FN, FN_IP0_13,
5361 GP_0_12_FN, FN_IP0_12,
5362 GP_0_11_FN, FN_IP0_11,
5363 GP_0_10_FN, FN_IP0_10,
5364 GP_0_9_FN, FN_IP0_9,
5365 GP_0_8_FN, FN_IP0_8,
5366 GP_0_7_FN, FN_IP0_7,
5367 GP_0_6_FN, FN_IP0_6,
5368 GP_0_5_FN, FN_IP0_5,
5369 GP_0_4_FN, FN_IP0_4,
5370 GP_0_3_FN, FN_IP0_3,
5371 GP_0_2_FN, FN_IP0_2,
5372 GP_0_1_FN, FN_IP0_1,
5373 GP_0_0_FN, FN_IP0_0, }
5374 },
5375 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
5376 0, 0,
5377 0, 0,
5378 0, 0,
5379 0, 0,
5380 0, 0,
5381 0, 0,
5382 GP_1_25_FN, FN_IP3_21_20,
5383 GP_1_24_FN, FN_IP3_19_18,
5384 GP_1_23_FN, FN_IP3_17_16,
5385 GP_1_22_FN, FN_IP3_15_14,
5386 GP_1_21_FN, FN_IP3_13_12,
5387 GP_1_20_FN, FN_IP3_11_9,
5388 GP_1_19_FN, FN_RD_N,
5389 GP_1_18_FN, FN_IP3_8_6,
5390 GP_1_17_FN, FN_IP3_5_3,
5391 GP_1_16_FN, FN_IP3_2_0,
5392 GP_1_15_FN, FN_IP2_29_27,
5393 GP_1_14_FN, FN_IP2_26_25,
5394 GP_1_13_FN, FN_IP2_24_23,
5395 GP_1_12_FN, FN_EX_CS0_N,
5396 GP_1_11_FN, FN_IP2_22_21,
5397 GP_1_10_FN, FN_IP2_20_19,
5398 GP_1_9_FN, FN_IP2_18_16,
5399 GP_1_8_FN, FN_IP2_15_13,
5400 GP_1_7_FN, FN_IP2_12_10,
5401 GP_1_6_FN, FN_IP2_9_7,
5402 GP_1_5_FN, FN_IP2_6_5,
5403 GP_1_4_FN, FN_IP2_4_3,
5404 GP_1_3_FN, FN_IP2_2_0,
5405 GP_1_2_FN, FN_IP1_31_29,
5406 GP_1_1_FN, FN_IP1_28_26,
5407 GP_1_0_FN, FN_IP1_25_23, }
5408 },
5409 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
5410 GP_2_31_FN, FN_IP6_7_6,
5411 GP_2_30_FN, FN_IP6_5_3,
5412 GP_2_29_FN, FN_IP6_2_0,
5413 GP_2_28_FN, FN_AUDIO_CLKA,
5414 GP_2_27_FN, FN_IP5_31_29,
5415 GP_2_26_FN, FN_IP5_28_26,
5416 GP_2_25_FN, FN_IP5_25_24,
5417 GP_2_24_FN, FN_IP5_23_22,
5418 GP_2_23_FN, FN_IP5_21_20,
5419 GP_2_22_FN, FN_IP5_19_17,
5420 GP_2_21_FN, FN_IP5_16_15,
5421 GP_2_20_FN, FN_IP5_14_12,
5422 GP_2_19_FN, FN_IP5_11_9,
5423 GP_2_18_FN, FN_IP5_8_6,
5424 GP_2_17_FN, FN_IP5_5_3,
5425 GP_2_16_FN, FN_IP5_2_0,
5426 GP_2_15_FN, FN_IP4_30_28,
5427 GP_2_14_FN, FN_IP4_27_26,
5428 GP_2_13_FN, FN_IP4_25_24,
5429 GP_2_12_FN, FN_IP4_23_22,
5430 GP_2_11_FN, FN_IP4_21,
5431 GP_2_10_FN, FN_IP4_20,
5432 GP_2_9_FN, FN_IP4_19,
5433 GP_2_8_FN, FN_IP4_18_16,
5434 GP_2_7_FN, FN_IP4_15_13,
5435 GP_2_6_FN, FN_IP4_12_10,
5436 GP_2_5_FN, FN_IP4_9_8,
5437 GP_2_4_FN, FN_IP4_7_5,
5438 GP_2_3_FN, FN_IP4_4_2,
5439 GP_2_2_FN, FN_IP4_1_0,
5440 GP_2_1_FN, FN_IP3_30_28,
5441 GP_2_0_FN, FN_IP3_27_25 }
5442 },
5443 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
5444 GP_3_31_FN, FN_IP9_18_17,
5445 GP_3_30_FN, FN_IP9_16,
5446 GP_3_29_FN, FN_IP9_15_13,
5447 GP_3_28_FN, FN_IP9_12,
5448 GP_3_27_FN, FN_IP9_11,
5449 GP_3_26_FN, FN_IP9_10_8,
5450 GP_3_25_FN, FN_IP9_7,
5451 GP_3_24_FN, FN_IP9_6,
5452 GP_3_23_FN, FN_IP9_5_3,
5453 GP_3_22_FN, FN_IP9_2_0,
5454 GP_3_21_FN, FN_IP8_30_28,
5455 GP_3_20_FN, FN_IP8_27_26,
5456 GP_3_19_FN, FN_IP8_25_24,
5457 GP_3_18_FN, FN_IP8_23_21,
5458 GP_3_17_FN, FN_IP8_20_18,
5459 GP_3_16_FN, FN_IP8_17_15,
5460 GP_3_15_FN, FN_IP8_14_12,
5461 GP_3_14_FN, FN_IP8_11_9,
5462 GP_3_13_FN, FN_IP8_8_6,
5463 GP_3_12_FN, FN_IP8_5_3,
5464 GP_3_11_FN, FN_IP8_2_0,
5465 GP_3_10_FN, FN_IP7_29_27,
5466 GP_3_9_FN, FN_IP7_26_24,
5467 GP_3_8_FN, FN_IP7_23_21,
5468 GP_3_7_FN, FN_IP7_20_19,
5469 GP_3_6_FN, FN_IP7_18_17,
5470 GP_3_5_FN, FN_IP7_16_15,
5471 GP_3_4_FN, FN_IP7_14_13,
5472 GP_3_3_FN, FN_IP7_12_11,
5473 GP_3_2_FN, FN_IP7_10_9,
5474 GP_3_1_FN, FN_IP7_8_6,
5475 GP_3_0_FN, FN_IP7_5_3 }
5476 },
5477 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
5478 GP_4_31_FN, FN_IP15_5_4,
5479 GP_4_30_FN, FN_IP15_3_2,
5480 GP_4_29_FN, FN_IP15_1_0,
5481 GP_4_28_FN, FN_IP11_8_6,
5482 GP_4_27_FN, FN_IP11_5_3,
5483 GP_4_26_FN, FN_IP11_2_0,
5484 GP_4_25_FN, FN_IP10_31_29,
5485 GP_4_24_FN, FN_IP10_28_27,
5486 GP_4_23_FN, FN_IP10_26_25,
5487 GP_4_22_FN, FN_IP10_24_22,
5488 GP_4_21_FN, FN_IP10_21_19,
5489 GP_4_20_FN, FN_IP10_18_17,
5490 GP_4_19_FN, FN_IP10_16_15,
5491 GP_4_18_FN, FN_IP10_14_12,
5492 GP_4_17_FN, FN_IP10_11_9,
5493 GP_4_16_FN, FN_IP10_8_6,
5494 GP_4_15_FN, FN_IP10_5_3,
5495 GP_4_14_FN, FN_IP10_2_0,
5496 GP_4_13_FN, FN_IP9_31_29,
5497 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5498 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5499 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5500 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5501 GP_4_8_FN, FN_IP9_28_27,
5502 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5503 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5504 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5505 GP_4_4_FN, FN_IP9_26_25,
5506 GP_4_3_FN, FN_IP9_24_23,
5507 GP_4_2_FN, FN_IP9_22_21,
5508 GP_4_1_FN, FN_IP9_20_19,
5509 GP_4_0_FN, FN_VI0_CLK }
5510 },
5511 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5512 GP_5_31_FN, FN_IP3_24_22,
5513 GP_5_30_FN, FN_IP13_9_7,
5514 GP_5_29_FN, FN_IP13_6_5,
5515 GP_5_28_FN, FN_IP13_4_3,
5516 GP_5_27_FN, FN_IP13_2_0,
5517 GP_5_26_FN, FN_IP12_29_27,
5518 GP_5_25_FN, FN_IP12_26_24,
5519 GP_5_24_FN, FN_IP12_23_22,
5520 GP_5_23_FN, FN_IP12_21_20,
5521 GP_5_22_FN, FN_IP12_19_18,
5522 GP_5_21_FN, FN_IP12_17_16,
5523 GP_5_20_FN, FN_IP12_15_13,
5524 GP_5_19_FN, FN_IP12_12_10,
5525 GP_5_18_FN, FN_IP12_9_7,
5526 GP_5_17_FN, FN_IP12_6_4,
5527 GP_5_16_FN, FN_IP12_3_2,
5528 GP_5_15_FN, FN_IP12_1_0,
5529 GP_5_14_FN, FN_IP11_31_30,
5530 GP_5_13_FN, FN_IP11_29_28,
5531 GP_5_12_FN, FN_IP11_27,
5532 GP_5_11_FN, FN_IP11_26,
5533 GP_5_10_FN, FN_IP11_25,
5534 GP_5_9_FN, FN_IP11_24,
5535 GP_5_8_FN, FN_IP11_23,
5536 GP_5_7_FN, FN_IP11_22,
5537 GP_5_6_FN, FN_IP11_21,
5538 GP_5_5_FN, FN_IP11_20,
5539 GP_5_4_FN, FN_IP11_19,
5540 GP_5_3_FN, FN_IP11_18_17,
5541 GP_5_2_FN, FN_IP11_16_15,
5542 GP_5_1_FN, FN_IP11_14_12,
5543 GP_5_0_FN, FN_IP11_11_9 }
5544 },
5545 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5546 GP_6_31_FN, FN_DU0_DOTCLKIN,
5547 GP_6_30_FN, FN_USB1_OVC,
5548 GP_6_29_FN, FN_IP14_31_29,
5549 GP_6_28_FN, FN_IP14_28_26,
5550 GP_6_27_FN, FN_IP14_25_23,
5551 GP_6_26_FN, FN_IP14_22_20,
5552 GP_6_25_FN, FN_IP14_19_17,
5553 GP_6_24_FN, FN_IP14_16_14,
5554 GP_6_23_FN, FN_IP14_13_11,
5555 GP_6_22_FN, FN_IP14_10_8,
5556 GP_6_21_FN, FN_IP14_7,
5557 GP_6_20_FN, FN_IP14_6,
5558 GP_6_19_FN, FN_IP14_5,
5559 GP_6_18_FN, FN_IP14_4,
5560 GP_6_17_FN, FN_IP14_3,
5561 GP_6_16_FN, FN_IP14_2,
5562 GP_6_15_FN, FN_IP14_1_0,
5563 GP_6_14_FN, FN_IP13_30_28,
5564 GP_6_13_FN, FN_IP13_27,
5565 GP_6_12_FN, FN_IP13_26,
5566 GP_6_11_FN, FN_IP13_25,
5567 GP_6_10_FN, FN_IP13_24_23,
5568 GP_6_9_FN, FN_IP13_22,
b5973fcd 5569 GP_6_8_FN, FN_SD1_CLK,
50884519
HN
5570 GP_6_7_FN, FN_IP13_21_19,
5571 GP_6_6_FN, FN_IP13_18_16,
5572 GP_6_5_FN, FN_IP13_15,
5573 GP_6_4_FN, FN_IP13_14,
5574 GP_6_3_FN, FN_IP13_13,
5575 GP_6_2_FN, FN_IP13_12,
5576 GP_6_1_FN, FN_IP13_11,
5577 GP_6_0_FN, FN_IP13_10 }
5578 },
5579 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5580 0, 0,
5581 0, 0,
5582 0, 0,
5583 0, 0,
5584 0, 0,
5585 0, 0,
5586 GP_7_25_FN, FN_USB1_PWEN,
5587 GP_7_24_FN, FN_USB0_OVC,
5588 GP_7_23_FN, FN_USB0_PWEN,
5589 GP_7_22_FN, FN_IP15_14_12,
5590 GP_7_21_FN, FN_IP15_11_9,
5591 GP_7_20_FN, FN_IP15_8_6,
5592 GP_7_19_FN, FN_IP7_2_0,
5593 GP_7_18_FN, FN_IP6_29_27,
5594 GP_7_17_FN, FN_IP6_26_24,
5595 GP_7_16_FN, FN_IP6_23_21,
5596 GP_7_15_FN, FN_IP6_20_19,
5597 GP_7_14_FN, FN_IP6_18_16,
5598 GP_7_13_FN, FN_IP6_15_14,
5599 GP_7_12_FN, FN_IP6_13_12,
5600 GP_7_11_FN, FN_IP6_11_10,
5601 GP_7_10_FN, FN_IP6_9_8,
5602 GP_7_9_FN, FN_IP16_11_10,
5603 GP_7_8_FN, FN_IP16_9_8,
5604 GP_7_7_FN, FN_IP16_7_6,
5605 GP_7_6_FN, FN_IP16_5_3,
5606 GP_7_5_FN, FN_IP16_2_0,
5607 GP_7_4_FN, FN_IP15_29_27,
5608 GP_7_3_FN, FN_IP15_26_24,
5609 GP_7_2_FN, FN_IP15_23_21,
5610 GP_7_1_FN, FN_IP15_20_18,
5611 GP_7_0_FN, FN_IP15_17_15 }
5612 },
5613 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5614 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5615 1, 1, 1, 1, 1, 1, 1, 1) {
5616 /* IP0_31 [1] */
5617 0, 0,
5618 /* IP0_30_29 [2] */
5619 FN_A6, FN_MSIOF1_SCK,
5620 0, 0,
5621 /* IP0_28_27 [2] */
5622 FN_A5, FN_MSIOF0_RXD_B,
5623 0, 0,
5624 /* IP0_26_25 [2] */
5625 FN_A4, FN_MSIOF0_TXD_B,
5626 0, 0,
5627 /* IP0_24_23 [2] */
5628 FN_A3, FN_MSIOF0_SS2_B,
5629 0, 0,
5630 /* IP0_22_21 [2] */
5631 FN_A2, FN_MSIOF0_SS1_B,
5632 0, 0,
5633 /* IP0_20_19 [2] */
5634 FN_A1, FN_MSIOF0_SYNC_B,
5635 0, 0,
5636 /* IP0_18_16 [3] */
5637 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
5638 0, 0, 0,
5639 /* IP0_15 [1] */
5640 FN_D15, 0,
5641 /* IP0_14 [1] */
5642 FN_D14, 0,
5643 /* IP0_13 [1] */
5644 FN_D13, 0,
5645 /* IP0_12 [1] */
5646 FN_D12, 0,
5647 /* IP0_11 [1] */
5648 FN_D11, 0,
5649 /* IP0_10 [1] */
5650 FN_D10, 0,
5651 /* IP0_9 [1] */
5652 FN_D9, 0,
5653 /* IP0_8 [1] */
5654 FN_D8, 0,
5655 /* IP0_7 [1] */
5656 FN_D7, 0,
5657 /* IP0_6 [1] */
5658 FN_D6, 0,
5659 /* IP0_5 [1] */
5660 FN_D5, 0,
5661 /* IP0_4 [1] */
5662 FN_D4, 0,
5663 /* IP0_3 [1] */
5664 FN_D3, 0,
5665 /* IP0_2 [1] */
5666 FN_D2, 0,
5667 /* IP0_1 [1] */
5668 FN_D1, 0,
5669 /* IP0_0 [1] */
5670 FN_D0, 0, }
5671 },
5672 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5673 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5674 /* IP1_31_29 [3] */
5675 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5676 0, 0, 0,
5677 /* IP1_28_26 [3] */
5678 FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
5679 0, 0, 0, 0,
5680 /* IP1_25_23 [3] */
5681 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5682 0, 0, 0,
5683 /* IP1_22_20 [3] */
5684 FN_A15, FN_BPFCLK_C,
5685 0, 0, 0, 0, 0, 0,
5686 /* IP1_19_17 [3] */
5687 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5688 0, 0, 0,
5689 /* IP1_16_14 [3] */
5690 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5691 0, 0, 0, 0,
5692 /* IP1_13_11 [3] */
5693 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
5694 0, 0, 0, 0,
5695 /* IP1_10_8 [3] */
5696 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
5697 0, 0, 0, 0,
5698 /* IP1_7_6 [2] */
5699 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5700 /* IP1_5_4 [2] */
5701 FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
5702 /* IP1_3_2 [2] */
5703 FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
5704 /* IP1_1_0 [2] */
5705 FN_A7, FN_MSIOF1_SYNC,
5706 0, 0, }
5707 },
5708 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5709 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5710 /* IP2_31_20 [2] */
5711 0, 0, 0, 0,
5712 /* IP2_29_27 [3] */
5713 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5714 FN_ATAG0_N, 0, FN_EX_WAIT1,
5715 0, 0,
5716 /* IP2_26_25 [2] */
5717 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5718 /* IP2_24_23 [2] */
5719 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5720 /* IP2_22_21 [2] */
5721 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
5722 /* IP2_20_19 [2] */
5723 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
5724 /* IP2_18_16 [3] */
5725 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5726 0, 0,
5727 /* IP2_15_13 [3] */
5728 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5729 0, 0, 0,
5730 /* IP2_12_0 [3] */
5731 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5732 0, 0, 0,
5733 /* IP2_9_7 [3] */
5734 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5735 0, 0, 0,
5736 /* IP2_6_5 [2] */
5737 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5738 /* IP2_4_3 [2] */
5739 FN_A20, FN_SPCLK, 0, 0,
5740 /* IP2_2_0 [3] */
5741 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5742 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5743 },
5744 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5745 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5746 /* IP3_31 [1] */
5747 0, 0,
5748 /* IP3_30_28 [3] */
5749 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5750 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5751 0, 0, 0,
5752 /* IP3_27_25 [3] */
5753 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5754 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5755 0, 0, 0,
5756 /* IP3_24_22 [3] */
5757 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5758 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5759 /* IP3_21_20 [2] */
5760 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5761 /* IP3_19_18 [2] */
5762 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5763 /* IP3_17_16 [2] */
5764 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5765 /* IP3_15_14 [2] */
5766 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5767 /* IP3_13_12 [2] */
5768 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5769 /* IP3_11_9 [3] */
5770 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5771 0, 0, 0,
5772 /* IP3_8_6 [3] */
5773 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5774 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5775 /* IP3_5_3 [3] */
5776 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5777 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5778 /* IP3_2_0 [3] */
5779 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5780 0, 0, 0, }
5781 },
5782 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5783 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5784 /* IP4_31 [1] */
5785 0, 0,
5786 /* IP4_30_28 [3] */
5787 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5788 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5789 0, 0,
5790 /* IP4_27_26 [2] */
5791 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5792 /* IP4_25_24 [2] */
5793 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5794 /* IP4_23_22 [2] */
5795 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5796 /* IP4_21 [1] */
5797 FN_SSI_SDATA3, 0,
5798 /* IP4_20 [1] */
5799 FN_SSI_WS34, 0,
5800 /* IP4_19 [1] */
5801 FN_SSI_SCK34, 0,
5802 /* IP4_18_16 [3] */
5803 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5804 0, 0, 0, 0,
5805 /* IP4_15_13 [3] */
5806 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
5807 FN_GLO_Q1_D, FN_HCTS1_N_E,
5808 0, 0,
5809 /* IP4_12_10 [3] */
5810 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5811 0, 0, 0,
5812 /* IP4_9_8 [2] */
5813 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
5814 /* IP4_7_5 [3] */
5815 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
5816 0, 0, 0,
5817 /* IP4_4_2 [3] */
5818 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
5819 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5820 0, 0, 0,
5821 /* IP4_1_0 [2] */
5822 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
5823 },
5824 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5825 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5826 /* IP5_31_29 [3] */
5827 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5828 0, 0, 0, 0, 0,
5829 /* IP5_28_26 [3] */
5830 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5831 0, 0, 0, 0,
5832 /* IP5_25_24 [2] */
5833 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5834 /* IP5_23_22 [2] */
5835 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5836 /* IP5_21_20 [2] */
5837 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5838 /* IP5_19_17 [3] */
5839 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5840 0, 0, 0, 0,
5841 /* IP5_16_15 [2] */
5842 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5843 /* IP5_14_12 [3] */
5844 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5845 0, 0, 0, 0,
5846 /* IP5_11_9 [3] */
5847 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5848 0, 0, 0, 0,
5849 /* IP5_8_6 [3] */
5850 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5851 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5852 0, 0,
5853 /* IP5_5_3 [3] */
5854 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5855 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5856 0, 0,
5857 /* IP5_2_0 [3] */
5858 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5859 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5860 0, 0, }
5861 },
5862 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5863 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5864 /* IP6_31_30 [2] */
5865 0, 0, 0, 0,
5866 /* IP6_29_27 [3] */
5867 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5868 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5869 0, 0, 0,
5870 /* IP6_26_24 [3] */
5871 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5872 FN_GPS_CLK_C, FN_GPS_CLK_D,
5873 0, 0, 0,
5874 /* IP6_23_21 [3] */
5875 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5876 FN_SDA1_E, FN_MSIOF2_SYNC_E,
5877 0, 0, 0,
5878 /* IP6_20_19 [2] */
5879 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
5880 /* IP6_18_16 [3] */
5881 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
5882 0, 0, 0,
5883 /* IP6_15_14 [2] */
5884 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5885 /* IP6_13_12 [2] */
5886 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5887 /* IP6_11_10 [2] */
5888 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5889 /* IP6_9_8 [2] */
5890 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5891 /* IP6_7_6 [2] */
5892 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5893 /* IP6_5_3 [3] */
5894 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5895 FN_SCIFA2_RXD, FN_FMIN_E,
5896 0, 0,
5897 /* IP6_2_0 [3] */
5898 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5899 FN_SCIF_CLK, 0, FN_BPFCLK_E,
5900 0, 0, }
5901 },
5902 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5903 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5904 /* IP7_31_30 [2] */
5905 0, 0, 0, 0,
5906 /* IP7_29_27 [3] */
5907 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
5908 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
5909 0, 0,
5910 /* IP7_26_24 [3] */
5911 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
5912 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
5913 0, 0,
5914 /* IP7_23_21 [3] */
5915 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
5916 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
5917 0, 0,
5918 /* IP7_20_19 [2] */
5919 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
5920 /* IP7_18_17 [2] */
5921 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
5922 /* IP7_16_15 [2] */
5923 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
5924 /* IP7_14_13 [2] */
5925 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
5926 /* IP7_12_11 [2] */
5927 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
5928 /* IP7_10_9 [2] */
5929 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
5930 /* IP7_8_6 [3] */
5931 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
5932 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
5933 0, 0,
5934 /* IP7_5_3 [3] */
5935 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
5936 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
5937 0, 0,
5938 /* IP7_2_0 [3] */
5939 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
5940 FN_SCIF_CLK_B, FN_GPS_MAG_D,
5941 0, 0, }
5942 },
5943 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5944 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
5945 /* IP8_31 [1] */
5946 0, 0,
5947 /* IP8_30_28 [3] */
5948 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
5949 0, 0, 0,
5950 /* IP8_27_26 [2] */
5951 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
5952 /* IP8_25_24 [2] */
5953 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
5954 /* IP8_23_21 [3] */
5955 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
5956 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
5957 0, 0,
5958 /* IP8_20_18 [3] */
5959 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
5960 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
5961 0, 0,
5962 /* IP8_17_15 [3] */
5963 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
5964 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
5965 0, 0,
5966 /* IP8_14_12 [3] */
5967 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
5968 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
5969 0, 0, 0,
5970 /* IP8_11_9 [3] */
5971 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
5972 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
5973 0, 0, 0,
5974 /* IP8_8_6 [3] */
5975 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
5976 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
5977 0, 0,
5978 /* IP8_5_3 [3] */
5979 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
5980 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
5981 0, 0,
5982 /* IP8_2_0 [3] */
5983 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
5984 0, 0, 0, }
5985 },
5986 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5987 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
5988 /* IP9_31_29 [3] */
5989 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
5990 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
5991 /* IP9_28_27 [2] */
5992 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
5993 /* IP9_26_25 [2] */
5994 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
5995 /* IP9_24_23 [2] */
5996 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
5997 /* IP9_22_21 [2] */
5998 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
5999 /* IP9_20_19 [2] */
6000 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
6001 /* IP9_18_17 [2] */
6002 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
6003 /* IP9_16 [1] */
6004 FN_DU1_DISP, FN_QPOLA,
6005 /* IP9_15_13 [3] */
6006 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
6007 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
6008 0, 0, 0,
6009 /* IP9_12 [1] */
6010 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
6011 /* IP9_11 [1] */
6012 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
6013 /* IP9_10_8 [3] */
6014 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
6015 FN_TX3_B, FN_SCL2_B, FN_PWM4,
6016 0, 0,
6017 /* IP9_7 [1] */
6018 FN_DU1_DOTCLKOUT0, FN_QCLK,
6019 /* IP9_6 [1] */
6020 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
6021 /* IP9_5_3 [3] */
6022 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
6023 FN_SCIF3_SCK, FN_SCIFA3_SCK,
6024 0, 0, 0,
6025 /* IP9_2_0 [3] */
6026 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
6027 0, 0, 0, }
6028 },
6029 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
6030 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
6031 /* IP10_31_29 [3] */
6032 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
6033 0, 0, 0,
6034 /* IP10_28_27 [2] */
6035 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
6036 /* IP10_26_25 [2] */
6037 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
6038 /* IP10_24_22 [3] */
6039 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
6040 0, 0, 0,
6041 /* IP10_21_29 [3] */
6042 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
6043 FN_TS_SDATA0_C, FN_ATACS11_N,
6044 0, 0, 0,
6045 /* IP10_18_17 [2] */
6046 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
6047 /* IP10_16_15 [2] */
6048 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
6049 /* IP10_14_12 [3] */
6050 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
6051 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
6052 /* IP10_11_9 [3] */
6053 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
6054 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
6055 0, 0,
6056 /* IP10_8_6 [3] */
6057 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
6058 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
6059 /* IP10_5_3 [3] */
6060 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
6061 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
6062 /* IP10_2_0 [3] */
6063 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
6064 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
6065 },
6066 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
6067 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
6068 3, 3, 3, 3, 3) {
6069 /* IP11_31_30 [2] */
6070 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
6071 /* IP11_29_28 [2] */
6072 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
6073 /* IP11_27 [1] */
6074 FN_VI1_DATA7, FN_AVB_MDC,
6075 /* IP11_26 [1] */
6076 FN_VI1_DATA6, FN_AVB_MAGIC,
6077 /* IP11_25 [1] */
6078 FN_VI1_DATA5, FN_AVB_RX_DV,
6079 /* IP11_24 [1] */
6080 FN_VI1_DATA4, FN_AVB_MDIO,
6081 /* IP11_23 [1] */
6082 FN_VI1_DATA3, FN_AVB_RX_ER,
6083 /* IP11_22 [1] */
6084 FN_VI1_DATA2, FN_AVB_RXD7,
6085 /* IP11_21 [1] */
6086 FN_VI1_DATA1, FN_AVB_RXD6,
6087 /* IP11_20 [1] */
6088 FN_VI1_DATA0, FN_AVB_RXD5,
6089 /* IP11_19 [1] */
6090 FN_VI1_CLK, FN_AVB_RXD4,
6091 /* IP11_18_17 [2] */
6092 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
6093 /* IP11_16_15 [2] */
6094 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
6095 /* IP11_14_12 [3] */
6096 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
6097 FN_RX4_B, FN_SCIFA4_RXD_B,
6098 0, 0, 0,
6099 /* IP11_11_9 [3] */
6100 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
6101 FN_TX4_B, FN_SCIFA4_TXD_B,
6102 0, 0, 0,
6103 /* IP11_8_6 [3] */
6104 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
6105 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
6106 /* IP11_5_3 [3] */
6107 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
6108 0, 0, 0,
6109 /* IP11_2_0 [3] */
6110 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
6111 0, 0, 0, }
6112 },
6113 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
6114 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
6115 /* IP12_31_30 [2] */
6116 0, 0, 0, 0,
6117 /* IP12_29_27 [3] */
6118 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
6119 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
6120 0, 0, 0,
6121 /* IP12_26_24 [3] */
6122 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
6123 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
6124 0, 0, 0,
6125 /* IP12_23_22 [2] */
6126 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
6127 /* IP12_21_20 [2] */
6128 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
6129 /* IP12_19_18 [2] */
6130 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
6131 /* IP12_17_16 [2] */
6132 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
6133 /* IP12_15_13 [3] */
6134 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
6135 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
6136 0, 0, 0,
6137 /* IP12_12_10 [3] */
6138 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
6139 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
6140 0, 0, 0,
6141 /* IP12_9_7 [3] */
6142 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
6143 FN_SDA2_D, FN_MSIOF1_SCK_E,
6144 0, 0, 0,
6145 /* IP12_6_4 [3] */
6146 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
6147 FN_SCL2_D, FN_MSIOF1_RXD_E,
6148 0, 0, 0,
6149 /* IP12_3_2 [2] */
6150 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
6151 /* IP12_1_0 [2] */
6152 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
6153 },
6154 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
6155 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
6156 3, 2, 2, 3) {
6157 /* IP13_31 [1] */
6158 0, 0,
6159 /* IP13_30_28 [3] */
6160 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
6161 0, 0, 0, 0,
6162 /* IP13_27 [1] */
6163 FN_SD1_DATA3, FN_IERX_B,
6164 /* IP13_26 [1] */
6165 FN_SD1_DATA2, FN_IECLK_B,
6166 /* IP13_25 [1] */
6167 FN_SD1_DATA1, FN_IETX_B,
6168 /* IP13_24_23 [2] */
6169 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
6170 /* IP13_22 [1] */
6171 FN_SD1_CMD, FN_REMOCON_B,
6172 /* IP13_21_19 [3] */
6173 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
6174 FN_SCIFA5_RXD_B, FN_RX3_C,
6175 0, 0,
6176 /* IP13_18_16 [3] */
6177 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
6178 FN_SCIFA5_TXD_B, FN_TX3_C,
6179 0, 0,
6180 /* IP13_15 [1] */
6181 FN_SD0_DATA3, FN_SSL_B,
6182 /* IP13_14 [1] */
6183 FN_SD0_DATA2, FN_IO3_B,
6184 /* IP13_13 [1] */
6185 FN_SD0_DATA1, FN_IO2_B,
6186 /* IP13_12 [1] */
6187 FN_SD0_DATA0, FN_MISO_IO1_B,
6188 /* IP13_11 [1] */
6189 FN_SD0_CMD, FN_MOSI_IO0_B,
6190 /* IP13_10 [1] */
6191 FN_SD0_CLK, FN_SPCLK_B,
6192 /* IP13_9_7 [3] */
6193 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
6194 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
6195 0, 0, 0,
6196 /* IP13_6_5 [2] */
6197 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
6198 /* IP13_4_3 [2] */
6199 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6200 /* IP13_2_0 [3] */
6201 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6202 FN_ADICLK_B, FN_MSIOF0_SS1_C,
6203 0, 0, 0, }
6204 },
6205 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
6206 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
6207 /* IP14_31_29 [3] */
6208 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6209 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
6210 /* IP14_28_26 [3] */
6211 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6212 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
6213 /* IP14_25_23 [3] */
6214 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6215 0, 0, 0,
6216 /* IP14_22_20 [3] */
6217 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6218 0, 0, 0,
6219 /* IP14_19_17 [3] */
6220 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6221 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6222 0, 0,
6223 /* IP14_16_14 [3] */
6224 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6225 FN_VI1_CLK_C, FN_VI1_G0_B,
6226 0, 0,
6227 /* IP14_13_11 [3] */
6228 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6229 0, 0, 0,
6230 /* IP14_10_8 [3] */
6231 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6232 0, 0, 0,
6233 /* IP14_7 [1] */
6234 FN_SD2_DATA3, FN_MMC_D3,
6235 /* IP14_6 [1] */
6236 FN_SD2_DATA2, FN_MMC_D2,
6237 /* IP14_5 [1] */
6238 FN_SD2_DATA1, FN_MMC_D1,
6239 /* IP14_4 [1] */
6240 FN_SD2_DATA0, FN_MMC_D0,
6241 /* IP14_3 [1] */
6242 FN_SD2_CMD, FN_MMC_CMD,
6243 /* IP14_2 [1] */
6244 FN_SD2_CLK, FN_MMC_CLK,
6245 /* IP14_1_0 [2] */
6246 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
6247 },
6248 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
6249 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
6250 /* IP15_31_30 [2] */
6251 0, 0, 0, 0,
6252 /* IP15_29_27 [3] */
6253 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6254 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6255 0, 0,
6256 /* IP15_26_24 [3] */
6257 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6258 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6259 0, 0,
6260 /* IP15_23_21 [3] */
6261 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6262 FN_TCLK2, FN_VI1_DATA3_C, 0,
6263 /* IP15_20_18 [3] */
6264 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6265 0, 0, 0,
6266 /* IP15_17_15 [3] */
6267 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6268 FN_TCLK1, FN_VI1_DATA1_C,
6269 0, 0,
6270 /* IP15_14_12 [3] */
6271 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6272 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6273 0, 0,
6274 /* IP15_11_9 [3] */
6275 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6276 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6277 0, 0,
6278 /* IP15_8_6 [3] */
6279 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6280 FN_PWM5_B, FN_SCIFA3_TXD_C,
6281 0, 0, 0,
6282 /* IP15_5_4 [2] */
6283 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6284 /* IP15_3_2 [2] */
6285 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6286 /* IP15_1_0 [2] */
6287 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
6288 },
6289 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
6290 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
6291 /* IP16_31_28 [4] */
6292 0, 0, 0, 0, 0, 0, 0, 0,
6293 0, 0, 0, 0, 0, 0, 0, 0,
6294 /* IP16_27_24 [4] */
6295 0, 0, 0, 0, 0, 0, 0, 0,
6296 0, 0, 0, 0, 0, 0, 0, 0,
6297 /* IP16_23_20 [4] */
6298 0, 0, 0, 0, 0, 0, 0, 0,
6299 0, 0, 0, 0, 0, 0, 0, 0,
6300 /* IP16_19_16 [4] */
6301 0, 0, 0, 0, 0, 0, 0, 0,
6302 0, 0, 0, 0, 0, 0, 0, 0,
6303 /* IP16_15_12 [4] */
6304 0, 0, 0, 0, 0, 0, 0, 0,
6305 0, 0, 0, 0, 0, 0, 0, 0,
6306 /* IP16_11_10 [2] */
6307 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6308 /* IP16_9_8 [2] */
6309 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6310 /* IP16_7_6 [2] */
87f27fe1 6311 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
6312 /* IP16_5_3 [3] */
6313 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6314 FN_GLO_SS_C, FN_VI1_DATA7_C,
6315 0, 0, 0,
6316 /* IP16_2_0 [3] */
6317 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6318 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
6319 0, 0, 0, }
6320 },
6321 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
6322 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
6323 3, 2, 2, 2, 1, 2, 2, 2) {
5b441eba 6324 /* RESERVED [1] */
50884519
HN
6325 0, 0,
6326 /* SEL_SCIF1 [2] */
6327 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6328 /* SEL_SCIFB [2] */
6329 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6330 /* SEL_SCIFB2 [2] */
6331 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6332 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6333 /* SEL_SCIFB1 [3] */
6334 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6335 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6336 0, 0, 0, 0,
6337 /* SEL_SCIFA1 [2] */
6338 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6339 /* SEL_SSI9 [1] */
6340 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6341 /* SEL_SCFA [1] */
6342 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6343 /* SEL_QSP [1] */
6344 FN_SEL_QSP_0, FN_SEL_QSP_1,
6345 /* SEL_SSI7 [1] */
6346 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6347 /* SEL_HSCIF1 [3] */
6348 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6349 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6350 0, 0, 0,
5b441eba 6351 /* RESERVED [2] */
50884519
HN
6352 0, 0, 0, 0,
6353 /* SEL_VI1 [2] */
6354 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
5b441eba 6355 /* RESERVED [2] */
50884519
HN
6356 0, 0, 0, 0,
6357 /* SEL_TMU [1] */
6358 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6359 /* SEL_LBS [2] */
6360 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6361 /* SEL_TSIF0 [2] */
6362 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6363 /* SEL_SOF0 [2] */
6364 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
6365 },
6366 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6367 3, 1, 1, 3, 2, 1, 1, 2, 2,
6368 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
6369 /* SEL_SCIF0 [3] */
6370 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6371 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6372 0, 0, 0,
5b441eba 6373 /* RESERVED [1] */
50884519
HN
6374 0, 0,
6375 /* SEL_SCIF [1] */
6376 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6377 /* SEL_CAN0 [3] */
6378 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6379 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6380 0, 0,
6381 /* SEL_CAN1 [2] */
6382 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
5b441eba 6383 /* RESERVED [1] */
50884519
HN
6384 0, 0,
6385 /* SEL_SCIFA2 [1] */
6386 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6387 /* SEL_SCIF4 [2] */
6388 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
5b441eba 6389 /* RESERVED [2] */
50884519
HN
6390 0, 0, 0, 0,
6391 /* SEL_ADG [1] */
6392 FN_SEL_ADG_0, FN_SEL_ADG_1,
6393 /* SEL_FM [3] */
6394 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6395 FN_SEL_FM_3, FN_SEL_FM_4,
6396 0, 0, 0,
6397 /* SEL_SCIFA5 [2] */
6398 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
5b441eba 6399 /* RESERVED [1] */
50884519
HN
6400 0, 0,
6401 /* SEL_GPS [2] */
6402 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6403 /* SEL_SCIFA4 [2] */
6404 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6405 /* SEL_SCIFA3 [2] */
6406 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6407 /* SEL_SIM [1] */
6408 FN_SEL_SIM_0, FN_SEL_SIM_1,
5b441eba 6409 /* RESERVED [1] */
50884519
HN
6410 0, 0,
6411 /* SEL_SSI8 [1] */
6412 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
6413 },
6414 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6415 2, 2, 2, 2, 2, 2, 2, 2,
6416 1, 1, 2, 2, 3, 2, 2, 2, 1) {
6417 /* SEL_HSCIF2 [2] */
6418 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6419 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6420 /* SEL_CANCLK [2] */
6421 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6422 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6423 /* SEL_IIC8 [2] */
6424 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
6425 /* SEL_IIC7 [2] */
6426 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
6427 /* SEL_IIC4 [2] */
6428 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
6429 /* SEL_IIC3 [2] */
6430 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
6431 /* SEL_SCIF3 [2] */
6432 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6433 /* SEL_IEB [2] */
0c66c562 6434 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
50884519
HN
6435 /* SEL_MMC [1] */
6436 FN_SEL_MMC_0, FN_SEL_MMC_1,
6437 /* SEL_SCIF5 [1] */
6438 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
5b441eba 6439 /* RESERVED [2] */
50884519
HN
6440 0, 0, 0, 0,
6441 /* SEL_IIC2 [2] */
6442 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
6443 /* SEL_IIC1 [3] */
6444 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
6445 FN_SEL_IIC1_4,
6446 0, 0, 0,
6447 /* SEL_IIC0 [2] */
6448 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
5b441eba 6449 /* RESERVED [2] */
50884519 6450 0, 0, 0, 0,
5b441eba 6451 /* RESERVED [2] */
50884519 6452 0, 0, 0, 0,
5b441eba 6453 /* RESERVED [1] */
50884519
HN
6454 0, 0, }
6455 },
6456 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6457 3, 2, 2, 1, 1, 1, 1, 3, 2,
6458 2, 3, 1, 1, 1, 2, 2, 2, 2) {
6459 /* SEL_SOF1 [3] */
6460 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6461 FN_SEL_SOF1_4,
6462 0, 0, 0,
6463 /* SEL_HSCIF0 [2] */
6464 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6465 /* SEL_DIS [2] */
6466 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
5b441eba 6467 /* RESERVED [1] */
50884519
HN
6468 0, 0,
6469 /* SEL_RAD [1] */
6470 FN_SEL_RAD_0, FN_SEL_RAD_1,
6471 /* SEL_RCN [1] */
6472 FN_SEL_RCN_0, FN_SEL_RCN_1,
6473 /* SEL_RSP [1] */
6474 FN_SEL_RSP_0, FN_SEL_RSP_1,
6475 /* SEL_SCIF2 [3] */
6476 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6477 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6478 0, 0, 0,
5b441eba 6479 /* RESERVED [2] */
50884519 6480 0, 0, 0, 0,
5b441eba 6481 /* RESERVED [2] */
50884519
HN
6482 0, 0, 0, 0,
6483 /* SEL_SOF2 [3] */
6484 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6485 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6486 0, 0, 0,
5b441eba 6487 /* RESERVED [1] */
50884519
HN
6488 0, 0,
6489 /* SEL_SSI1 [1] */
6490 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6491 /* SEL_SSI0 [1] */
6492 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6493 /* SEL_SSP [2] */
6494 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
5b441eba 6495 /* RESERVED [2] */
50884519 6496 0, 0, 0, 0,
5b441eba 6497 /* RESERVED [2] */
50884519 6498 0, 0, 0, 0,
5b441eba 6499 /* RESERVED [2] */
50884519
HN
6500 0, 0, 0, 0, }
6501 },
6502 { },
6503};
6504
0e1396f1
SH
6505static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
6506{
6507 if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
6508 return -EINVAL;
6509
6510 *pocctrl = 0xe606008c;
6511
6512 return 31 - (pin & 0x1f);
6513}
6514
6515static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
6516 .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
6517};
6518
19e1e98f 6519#ifdef CONFIG_PINCTRL_PFC_R8A7791
50884519
HN
6520const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6521 .name = "r8a77910_pfc",
0e1396f1 6522 .ops = &r8a7791_pinmux_ops,
50884519
HN
6523 .unlock_reg = 0xe6060000, /* PMMR */
6524
6525 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6526
6527 .pins = pinmux_pins,
6528 .nr_pins = ARRAY_SIZE(pinmux_pins),
6529 .groups = pinmux_groups,
6530 .nr_groups = ARRAY_SIZE(pinmux_groups),
6531 .functions = pinmux_functions,
6532 .nr_functions = ARRAY_SIZE(pinmux_functions),
6533
6534 .cfg_regs = pinmux_config_regs,
6535
b8b47d67
GU
6536 .pinmux_data = pinmux_data,
6537 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
50884519 6538};
19e1e98f
UH
6539#endif
6540
6541#ifdef CONFIG_PINCTRL_PFC_R8A7793
6542const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6543 .name = "r8a77930_pfc",
aa6931f1 6544 .ops = &r8a7791_pinmux_ops,
19e1e98f
UH
6545 .unlock_reg = 0xe6060000, /* PMMR */
6546
6547 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6548
6549 .pins = pinmux_pins,
6550 .nr_pins = ARRAY_SIZE(pinmux_pins),
6551 .groups = pinmux_groups,
6552 .nr_groups = ARRAY_SIZE(pinmux_groups),
6553 .functions = pinmux_functions,
6554 .nr_functions = ARRAY_SIZE(pinmux_functions),
6555
6556 .cfg_regs = pinmux_config_regs,
6557
b8b47d67
GU
6558 .pinmux_data = pinmux_data,
6559 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
19e1e98f
UH
6560};
6561#endif