]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/sh-pfc/pfc-r8a7791.c
pinctrl: sh-pfc: r8a7778: Add bias (pull-up) pinconf support
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / sh-pfc / pfc-r8a7791.c
CommitLineData
50884519
HN
1/*
2 * r8a7791 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
12#include <linux/platform_data/gpio-rcar.h>
13
14#include "core.h"
15#include "sh_pfc.h"
16
441f77dc
LP
17#define PORT_GP_26(bank, fn, sfx) \
18 PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
19 PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
20 PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
21 PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
22 PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
23 PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
24 PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
25 PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
26 PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
27 PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
28 PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
29 PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
30 PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx)
31
50884519
HN
32#define CPU_ALL_PORT(fn, sfx) \
33 PORT_GP_32(0, fn, sfx), \
441f77dc 34 PORT_GP_26(1, fn, sfx), \
50884519
HN
35 PORT_GP_32(2, fn, sfx), \
36 PORT_GP_32(3, fn, sfx), \
37 PORT_GP_32(4, fn, sfx), \
38 PORT_GP_32(5, fn, sfx), \
39 PORT_GP_32(6, fn, sfx), \
441f77dc 40 PORT_GP_26(7, fn, sfx)
50884519
HN
41
42enum {
43 PINMUX_RESERVED = 0,
44
45 PINMUX_DATA_BEGIN,
46 GP_ALL(DATA),
47 PINMUX_DATA_END,
48
49 PINMUX_FUNCTION_BEGIN,
50 GP_ALL(FN),
51
52 /* GPSR0 */
53 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
54 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
55 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
56 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
57 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
58 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
59
60 /* GPSR1 */
61 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
62 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
63 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
64 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
65 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
66 FN_IP3_21_20,
67
68 /* GPSR2 */
69 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
70 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
71 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
72 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
73 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
74 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
75 FN_IP6_5_3, FN_IP6_7_6,
76
77 /* GPSR3 */
78 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
79 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
80 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
81 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
82 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
83 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
84 FN_IP9_18_17,
85
86 /* GPSR4 */
87 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
88 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
89 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
90 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
91 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
92 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
93 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
94 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
95
96 /* GPSR5 */
97 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
98 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
99 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
100 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
101 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
102 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
103 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
104
105 /* GPSR6 */
106 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
b5973fcd
MD
107 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
108 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
50884519
HN
109 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
110 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
111 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
112 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
113 FN_USB1_OVC, FN_DU0_DOTCLKIN,
114
115 /* GPSR7 */
116 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
117 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
118 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
119 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
120 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
121 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
122
123 /* IPSR0 */
124 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
125 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
126 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
127 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
128 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
129 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
130
131 /* IPSR1 */
132 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
133 FN_A9, FN_MSIOF1_SS2, FN_SDA0,
134 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
135 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
136 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
137 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
138 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
139 FN_A15, FN_BPFCLK_C,
140 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
141 FN_A17, FN_DACK2_B, FN_SDA0_C,
142 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
143
144 /* IPSR2 */
145 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
146 FN_A20, FN_SPCLK,
147 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
148 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
149 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
150 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
151 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
152 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
153 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
154 FN_EX_CS1_N, FN_MSIOF2_SCK,
155 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
156 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
157
158 /* IPSR3 */
159 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
160 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
161 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
162 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
163 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
164 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
165 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
166 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
167 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
168 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
169 FN_DACK0, FN_DRACK0, FN_REMOCON,
170 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
171 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
172 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
173 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
174
175 /* IPSR4 */
176 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
177 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
178 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
179 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
180 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
181 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
182 FN_GLO_Q1_D, FN_HCTS1_N_E,
183 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
184 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
185 FN_SSI_SCK4, FN_GLO_SS_D,
186 FN_SSI_WS4, FN_GLO_RFON_D,
187 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
188 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
189 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
190
191 /* IPSR5 */
192 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
193 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
194 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
195 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
196 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
197 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
198 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
199 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
200 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
201 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
202 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
203 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
204 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
205 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
206 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
207
208 /* IPSR6 */
209 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
210 FN_SCIF_CLK, FN_BPFCLK_E,
211 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
212 FN_SCIFA2_RXD, FN_FMIN_E,
213 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
214 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
215 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
216 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
217 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
218 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
219 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
220 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
221 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
222 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
223
224 /* IPSR7 */
225 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
226 FN_SCIF_CLK_B, FN_GPS_MAG_D,
227 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
228 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
229 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
230 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
231 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
232 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
233 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
234 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
235 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
236 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
237 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
238 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
239 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
240 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
241 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
242 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
243
244 /* IPSR8 */
245 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
246 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
247 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
248 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
249 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
250 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
251 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
252 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
253 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
254 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
255 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
256 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
257 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
258 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
259 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
260 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
261 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
262
263 /* IPSR9 */
264 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
265 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
266 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
267 FN_DU1_DOTCLKOUT0, FN_QCLK,
268 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
269 FN_TX3_B, FN_SCL2_B, FN_PWM4,
270 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
271 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
272 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
273 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
274 FN_DU1_DISP, FN_QPOLA,
275 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
276 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
277 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
278 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
279 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
280 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
281 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
282 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
283
284 /* IPSR10 */
285 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
286 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
287 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
288 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
289 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
290 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
291 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
292 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
293 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
294 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
295 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
296 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
297 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
298 FN_TS_SDATA0_C, FN_ATACS11_N,
299 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
300 FN_TS_SCK0_C, FN_ATAG1_N,
301 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
302 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
303 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
304
305 /* IPSR11 */
306 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
307 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
308 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
309 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
310 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
311 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
312 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
313 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
314 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
315 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
316 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
317 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
318 FN_VI1_DATA7, FN_AVB_MDC,
319 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
320 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
321
322 /* IPSR12 */
323 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
324 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
325 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
326 FN_SCL2_D, FN_MSIOF1_RXD_E,
327 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
328 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
329 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
330 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
331 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
332 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
333 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
334 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
335 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
336 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
337 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
338 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
339 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
340
341 /* IPSR13 */
342 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
343 FN_ADICLK_B, FN_MSIOF0_SS1_C,
344 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
345 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
346 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
347 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
348 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
349 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
350 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
351 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
352 FN_SCIFA5_TXD_B, FN_TX3_C,
353 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
354 FN_SCIFA5_RXD_B, FN_RX3_C,
355 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
356 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
357 FN_SD1_DATA3, FN_IERX_B,
358 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
359
360 /* IPSR14 */
361 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
362 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
363 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
364 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
365 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
366 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
367 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
368 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
369 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
370 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
371 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
372 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
373 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
374 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
375
376 /* IPSR15 */
377 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
378 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
379 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
380 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
381 FN_PWM5_B, FN_SCIFA3_TXD_C,
382 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
383 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
384 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
385 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
386 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
387 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
388 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
389 FN_TCLK2, FN_VI1_DATA3_C,
390 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
391 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
392
393 /* IPSR16 */
394 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
395 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
87f27fe1 396 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
397 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
398 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
399
400 /* MOD_SEL */
401 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
402 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
403 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
404 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
405 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
406 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
407 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
408 FN_SEL_QSP_0, FN_SEL_QSP_1,
409 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
410 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
411 FN_SEL_HSCIF1_4,
412 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
413 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
414 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
415 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
416 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
417
418 /* MOD_SEL2 */
419 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
420 FN_SEL_SCIF0_4,
421 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
422 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
423 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
424 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
425 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
426 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
427 FN_SEL_ADG_0, FN_SEL_ADG_1,
428 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
429 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
430 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
431 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
432 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
433 FN_SEL_SIM_0, FN_SEL_SIM_1,
434 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
435
436 /* MOD_SEL3 */
437 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
438 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
439 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
440 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
441 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
442 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
443 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
444 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
445 FN_SEL_MMC_0, FN_SEL_MMC_1,
446 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
447 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
448 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
449 FN_SEL_IIC1_4,
450 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
451
452 /* MOD_SEL4 */
453 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
454 FN_SEL_SOF1_4,
455 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
456 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
457 FN_SEL_RAD_0, FN_SEL_RAD_1,
458 FN_SEL_RCN_0, FN_SEL_RCN_1,
459 FN_SEL_RSP_0, FN_SEL_RSP_1,
460 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
461 FN_SEL_SCIF2_4,
462 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
463 FN_SEL_SOF2_4,
464 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
465 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
466 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
467 PINMUX_FUNCTION_END,
468
469 PINMUX_MARK_BEGIN,
470
471 EX_CS0_N_MARK, RD_N_MARK,
472
473 AUDIO_CLKA_MARK,
474
475 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
476 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
477 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
478
479 SD1_CLK_MARK,
480
481 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
482 DU0_DOTCLKIN_MARK,
483
484 /* IPSR0 */
485 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
486 D6_MARK, D7_MARK, D8_MARK,
487 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
488 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
489 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
490 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
491 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
492
493 /* IPSR1 */
494 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
495 A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
496 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
497 A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
498 A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
499 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
500 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
501 A15_MARK, BPFCLK_C_MARK,
502 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
503 A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
504 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
505
506 /* IPSR2 */
507 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
508 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
509 A20_MARK, SPCLK_MARK,
510 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
511 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
512 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
513 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
514 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
515 RX1_MARK, SCIFA1_RXD_MARK,
516 CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
517 CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
518 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
519 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
520 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
521 ATAG0_N_MARK, EX_WAIT1_MARK,
522
523 /* IPSR3 */
524 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
525 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
526 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
527 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
528 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
529 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
530 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
531 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
532 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
533 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
534 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
535 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
536 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
537 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
538 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
539 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
540 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
541 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
542
543 /* IPSR4 */
544 SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
545 SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
546 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
547 SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
548 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
549 SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
550 SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
551 SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
552 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
553 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
554 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
555 SSI_SCK4_MARK, GLO_SS_D_MARK,
556 SSI_WS4_MARK, GLO_RFON_D_MARK,
557 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
558 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
559 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
560
561 /* IPSR5 */
562 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
563 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
564 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
565 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
566 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
567 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
568 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
569 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
570 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
571 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
572 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
573 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
574 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
575 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
576 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
577
578 /* IPSR6 */
579 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
580 SCIF_CLK_MARK, BPFCLK_E_MARK,
581 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
582 SCIFA2_RXD_MARK, FMIN_E_MARK,
583 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
584 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
585 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
586 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
587 IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
588 IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
589 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
590 IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
591 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
592 SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
593 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
594 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
595 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
596 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
597
598 /* IPSR7 */
599 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
600 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
601 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
602 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
603 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
604 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
605 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
606 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
607 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
608 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
609 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
610 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
611 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
612 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
613 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
614 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
615 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
616 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
617
618 /* IPSR8 */
619 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
620 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
621 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
622 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
623 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
624 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
625 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
626 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
627 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
628 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
629 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
630 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
631 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
632 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
633 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
634 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
635 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
636 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
637
638 /* IPSR9 */
639 DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
640 DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
641 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
642 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
643 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
644 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
645 TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
646 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
647 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
648 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
649 CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
650 DU1_DISP_MARK, QPOLA_MARK,
651 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
652 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
653 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
654 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
655 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
656 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
657 VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
658 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
659
660 /* IPSR10 */
661 VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
662 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
663 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
664 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
665 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
666 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
667 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
668 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
669 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
670 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
671 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
672 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
673 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
674 TS_SDATA0_C_MARK, ATACS11_N_MARK,
675 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
676 TS_SCK0_C_MARK, ATAG1_N_MARK,
677 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
678 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
679 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
680
681 /* IPSR11 */
682 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
683 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
684 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
685 SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
686 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
687 TX4_B_MARK, SCIFA4_TXD_B_MARK,
688 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
689 RX4_B_MARK, SCIFA4_RXD_B_MARK,
690 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
691 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
692 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
693 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
694 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
695 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
696 VI1_DATA7_MARK, AVB_MDC_MARK,
697 ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
698 ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
699
700 /* IPSR12 */
701 ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
702 ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
703 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
704 SCL2_D_MARK, MSIOF1_RXD_E_MARK,
705 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
706 SDA2_D_MARK, MSIOF1_SCK_E_MARK,
707 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
708 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
709 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
710 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
711 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
712 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
713 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
714 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
715 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
716 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
717 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
718 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
719
720 /* IPSR13 */
721 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
722 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
723 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
724 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
725 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
726 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
727 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
728 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
729 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
730 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
731 SCIFA5_TXD_B_MARK, TX3_C_MARK,
732 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
733 SCIFA5_RXD_B_MARK, RX3_C_MARK,
734 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
735 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
736 SD1_DATA3_MARK, IERX_B_MARK,
737 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
738
739 /* IPSR14 */
740 SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
741 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
742 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
743 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
744 SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
745 SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
746 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
747 VI1_CLK_C_MARK, VI1_G0_B_MARK,
748 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
749 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
750 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
751 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
752 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
753 VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
754 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
755 VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
756
757 /* IPSR15 */
758 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
759 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
760 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
761 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
762 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
763 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
764 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
765 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
766 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
767 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
768 TCLK1_MARK, VI1_DATA1_C_MARK,
769 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
770 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
771 TCLK2_MARK, VI1_DATA3_C_MARK,
772 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
773 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
774 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
775 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
776
777 /* IPSR16 */
778 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
779 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
780 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
781 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
87f27fe1 782 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
50884519
HN
783 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
784 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
785 PINMUX_MARK_END,
786};
787
788static const u16 pinmux_data[] = {
789 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
790
791 PINMUX_DATA(EX_CS0_N_MARK, FN_EX_CS0_N),
792 PINMUX_DATA(RD_N_MARK, FN_RD_N),
793 PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
794 PINMUX_DATA(VI0_CLK_MARK, FN_VI0_CLK),
795 PINMUX_DATA(VI0_DATA0_VI0_B0_MARK, FN_VI0_DATA0_VI0_B0),
796 PINMUX_DATA(VI0_DATA1_VI0_B1_MARK, FN_VI0_DATA1_VI0_B1),
797 PINMUX_DATA(VI0_DATA2_VI0_B2_MARK, FN_VI0_DATA2_VI0_B2),
798 PINMUX_DATA(VI0_DATA4_VI0_B4_MARK, FN_VI0_DATA4_VI0_B4),
799 PINMUX_DATA(VI0_DATA5_VI0_B5_MARK, FN_VI0_DATA5_VI0_B5),
800 PINMUX_DATA(VI0_DATA6_VI0_B6_MARK, FN_VI0_DATA6_VI0_B6),
801 PINMUX_DATA(VI0_DATA7_VI0_B7_MARK, FN_VI0_DATA7_VI0_B7),
802 PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
803 PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
804 PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
805 PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
806 PINMUX_DATA(DU0_DOTCLKIN_MARK, FN_DU0_DOTCLKIN),
b5973fcd 807 PINMUX_DATA(SD1_CLK_MARK, FN_SD1_CLK),
50884519
HN
808
809 /* IPSR0 */
810 PINMUX_IPSR_DATA(IP0_0, D0),
811 PINMUX_IPSR_DATA(IP0_1, D1),
812 PINMUX_IPSR_DATA(IP0_2, D2),
813 PINMUX_IPSR_DATA(IP0_3, D3),
814 PINMUX_IPSR_DATA(IP0_4, D4),
815 PINMUX_IPSR_DATA(IP0_5, D5),
816 PINMUX_IPSR_DATA(IP0_6, D6),
817 PINMUX_IPSR_DATA(IP0_7, D7),
818 PINMUX_IPSR_DATA(IP0_8, D8),
819 PINMUX_IPSR_DATA(IP0_9, D9),
820 PINMUX_IPSR_DATA(IP0_10, D10),
821 PINMUX_IPSR_DATA(IP0_11, D11),
822 PINMUX_IPSR_DATA(IP0_12, D12),
823 PINMUX_IPSR_DATA(IP0_13, D13),
824 PINMUX_IPSR_DATA(IP0_14, D14),
825 PINMUX_IPSR_DATA(IP0_15, D15),
826 PINMUX_IPSR_DATA(IP0_18_16, A0),
13ce3c39
KM
827 PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
828 PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
829 PINMUX_IPSR_MSEL(IP0_18_16, SCL0_C, SEL_IIC0_2),
50884519
HN
830 PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
831 PINMUX_IPSR_DATA(IP0_20_19, A1),
13ce3c39 832 PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
50884519 833 PINMUX_IPSR_DATA(IP0_22_21, A2),
13ce3c39 834 PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
50884519 835 PINMUX_IPSR_DATA(IP0_24_23, A3),
13ce3c39 836 PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
50884519 837 PINMUX_IPSR_DATA(IP0_26_25, A4),
13ce3c39 838 PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
50884519 839 PINMUX_IPSR_DATA(IP0_28_27, A5),
13ce3c39 840 PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
50884519 841 PINMUX_IPSR_DATA(IP0_30_29, A6),
13ce3c39 842 PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
50884519
HN
843
844 /* IPSR1 */
845 PINMUX_IPSR_DATA(IP1_1_0, A7),
13ce3c39 846 PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
50884519 847 PINMUX_IPSR_DATA(IP1_3_2, A8),
13ce3c39
KM
848 PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
849 PINMUX_IPSR_MSEL(IP1_3_2, SCL0, SEL_IIC0_0),
50884519 850 PINMUX_IPSR_DATA(IP1_5_4, A9),
13ce3c39
KM
851 PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
852 PINMUX_IPSR_MSEL(IP1_5_4, SDA0, SEL_IIC0_0),
50884519 853 PINMUX_IPSR_DATA(IP1_7_6, A10),
13ce3c39
KM
854 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
855 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
50884519 856 PINMUX_IPSR_DATA(IP1_10_8, A11),
13ce3c39
KM
857 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
858 PINMUX_IPSR_MSEL(IP1_10_8, SCL3_D, SEL_IIC3_3),
859 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
50884519 860 PINMUX_IPSR_DATA(IP1_13_11, A12),
13ce3c39
KM
861 PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
862 PINMUX_IPSR_MSEL(IP1_13_11, SDA3_D, SEL_IIC3_3),
863 PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
50884519 864 PINMUX_IPSR_DATA(IP1_16_14, A13),
13ce3c39
KM
865 PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
866 PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
867 PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
50884519 868 PINMUX_IPSR_DATA(IP1_19_17, A14),
13ce3c39
KM
869 PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
870 PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
871 PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
872 PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
50884519 873 PINMUX_IPSR_DATA(IP1_22_20, A15),
13ce3c39 874 PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
50884519 875 PINMUX_IPSR_DATA(IP1_25_23, A16),
13ce3c39
KM
876 PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
877 PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
878 PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
50884519 879 PINMUX_IPSR_DATA(IP1_28_26, A17),
13ce3c39
KM
880 PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
881 PINMUX_IPSR_MSEL(IP1_28_26, SDA0_C, SEL_IIC0_2),
50884519 882 PINMUX_IPSR_DATA(IP1_31_29, A18),
13ce3c39
KM
883 PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
884 PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
885 PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
50884519
HN
886
887 /* IPSR2 */
888 PINMUX_IPSR_DATA(IP2_2_0, A19),
889 PINMUX_IPSR_DATA(IP2_2_0, DACK1),
13ce3c39
KM
890 PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
891 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
892 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
50884519 893 PINMUX_IPSR_DATA(IP2_2_0, A20),
13ce3c39 894 PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
50884519 895 PINMUX_IPSR_DATA(IP2_6_5, A21),
13ce3c39
KM
896 PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
897 PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
50884519 898 PINMUX_IPSR_DATA(IP2_9_7, A22),
13ce3c39
KM
899 PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
900 PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
901 PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
902 PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
50884519 903 PINMUX_IPSR_DATA(IP2_12_10, A23),
13ce3c39
KM
904 PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
905 PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
906 PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
907 PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
50884519 908 PINMUX_IPSR_DATA(IP2_15_13, A24),
13ce3c39
KM
909 PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
910 PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
911 PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
912 PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
50884519 913 PINMUX_IPSR_DATA(IP2_18_16, A25),
13ce3c39
KM
914 PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
915 PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
916 PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
917 PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
918 PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
50884519 919 PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
13ce3c39
KM
920 PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
921 PINMUX_IPSR_MSEL(IP2_20_19, SCL1, SEL_IIC1_0),
50884519 922 PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
13ce3c39
KM
923 PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
924 PINMUX_IPSR_MSEL(IP2_22_21, SDA1, SEL_IIC1_0),
50884519 925 PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
13ce3c39 926 PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
50884519 927 PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
13ce3c39
KM
928 PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
929 PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
50884519 930 PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
13ce3c39
KM
931 PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
932 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
933 PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
50884519
HN
934 PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
935
936 /* IPSR3 */
937 PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
13ce3c39
KM
938 PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
939 PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
50884519
HN
940 PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
941 PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
942 PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
13ce3c39
KM
943 PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
944 PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
945 PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
50884519
HN
946 PINMUX_IPSR_DATA(IP3_5_3, PWM1),
947 PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
948 PINMUX_IPSR_DATA(IP3_8_6, BS_N),
949 PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
13ce3c39
KM
950 PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
951 PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
952 PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
50884519
HN
953 PINMUX_IPSR_DATA(IP3_8_6, PWM2),
954 PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
955 PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
13ce3c39
KM
956 PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
957 PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
958 PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
959 PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
50884519 960 PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
13ce3c39
KM
961 PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
962 PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
50884519 963 PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
13ce3c39
KM
964 PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
965 PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
966 PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
50884519 967 PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
13ce3c39
KM
968 PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
969 PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
50884519
HN
970 PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
971 PINMUX_IPSR_DATA(IP3_19_18, PWM3),
972 PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
973 PINMUX_IPSR_DATA(IP3_21_20, DACK0),
974 PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
13ce3c39
KM
975 PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
976 PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
977 PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
978 PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
979 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
980 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
981 PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
982 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
983 PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
984 PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
985 PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
986 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
987 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
988 PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
989 PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
990 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
991 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
992 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
50884519
HN
993
994 /* IPSR4 */
13ce3c39
KM
995 PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
996 PINMUX_IPSR_MSEL(IP4_1_0, SCL0_B, SEL_IIC0_1),
997 PINMUX_IPSR_MSEL(IP4_1_0, SCL7_B, SEL_IIC7_1),
998 PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
999 PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
1000 PINMUX_IPSR_MSEL(IP4_4_2, SDA0_B, SEL_IIC0_1),
1001 PINMUX_IPSR_MSEL(IP4_4_2, SDA7_B, SEL_IIC7_1),
1002 PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
1003 PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1004 PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1005 PINMUX_IPSR_MSEL(IP4_7_5, SCL1_B, SEL_IIC1_1),
1006 PINMUX_IPSR_MSEL(IP4_7_5, SCL8_B, SEL_IIC8_1),
1007 PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1008 PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1009 PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1010 PINMUX_IPSR_MSEL(IP4_9_8, SDA1_B, SEL_IIC1_1),
1011 PINMUX_IPSR_MSEL(IP4_9_8, SDA8_B, SEL_IIC8_1),
1012 PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
50884519 1013 PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
13ce3c39
KM
1014 PINMUX_IPSR_MSEL(IP4_12_10, SCL2, SEL_IIC2_0),
1015 PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1016 PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
50884519 1017 PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
13ce3c39
KM
1018 PINMUX_IPSR_MSEL(IP4_15_13, SDA2, SEL_IIC2_0),
1019 PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1020 PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1021 PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
50884519 1022 PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
13ce3c39
KM
1023 PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1024 PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
50884519
HN
1025 PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
1026 PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
1027 PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
1028 PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
13ce3c39 1029 PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
50884519 1030 PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
13ce3c39 1031 PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
50884519 1032 PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
13ce3c39 1033 PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
50884519 1034 PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
13ce3c39
KM
1035 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1036 PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1037 PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1038 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
50884519
HN
1039 PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
1040
1041 /* IPSR5 */
1042 PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
13ce3c39
KM
1043 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1044 PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1045 PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1046 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
50884519
HN
1047 PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
1048 PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
13ce3c39
KM
1049 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1050 PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1051 PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1052 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
50884519
HN
1053 PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
1054 PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
13ce3c39
KM
1055 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1056 PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1057 PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1058 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
50884519
HN
1059 PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
1060 PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
13ce3c39
KM
1061 PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1062 PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
50884519
HN
1063 PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
1064 PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
13ce3c39
KM
1065 PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1066 PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
50884519 1067 PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
13ce3c39
KM
1068 PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1069 PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1070 PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1071 PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1072 PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1073 PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1074 PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1075 PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1076 PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1077 PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1078 PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1079 PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1080 PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1081 PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1082 PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1083 PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1084 PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1085 PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1086 PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1087 PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1088 PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1089 PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1090 PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
50884519
HN
1091
1092 /* IPSR6 */
13ce3c39
KM
1093 PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1094 PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1095 PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1096 PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1097 PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
50884519 1098 PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
13ce3c39
KM
1099 PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1100 PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1101 PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1102 PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1103 PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
50884519 1104 PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
13ce3c39
KM
1105 PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1106 PINMUX_IPSR_MSEL(IP6_5_3, TX2, SEL_SCIF2_0),
1107 PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
50884519 1108 PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
13ce3c39 1109 PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
50884519
HN
1110 PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
1111 PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
13ce3c39 1112 PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
50884519
HN
1113 PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
1114 PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
13ce3c39 1115 PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
50884519
HN
1116 PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
1117 PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
13ce3c39
KM
1118 PINMUX_IPSR_MSEL(IP6_15_14, SCL4_C, SEL_IIC4_2),
1119 PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
50884519
HN
1120 PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
1121 PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
13ce3c39
KM
1122 PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1123 PINMUX_IPSR_MSEL(IP6_18_16, SDA4_C, SEL_IIC4_2),
1124 PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
50884519
HN
1125 PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
1126 PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
13ce3c39
KM
1127 PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1128 PINMUX_IPSR_MSEL(IP6_20_19, SCL1_E, SEL_IIC1_4),
1129 PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
50884519 1130 PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
13ce3c39
KM
1131 PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1132 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1133 PINMUX_IPSR_MSEL(IP6_23_21, SDA1_E, SEL_IIC1_4),
1134 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
50884519 1135 PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
13ce3c39
KM
1136 PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1137 PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1138 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1139 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
50884519 1140 PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
13ce3c39
KM
1141 PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1142 PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1143 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1144 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
50884519
HN
1145
1146 /* IPSR7 */
1147 PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
13ce3c39
KM
1148 PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1149 PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1150 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1151 PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1152 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
50884519
HN
1153 PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
1154 PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
13ce3c39
KM
1155 PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1156 PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1157 PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1158 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
50884519
HN
1159 PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
1160 PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
13ce3c39
KM
1161 PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1162 PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1163 PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1164 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
50884519
HN
1165 PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
1166 PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
13ce3c39 1167 PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
50884519
HN
1168 PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
1169 PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
13ce3c39 1170 PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
50884519
HN
1171 PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
1172 PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
13ce3c39 1173 PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
50884519
HN
1174 PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
1175 PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
13ce3c39 1176 PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
50884519
HN
1177 PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
1178 PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
13ce3c39 1179 PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
50884519
HN
1180 PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
1181 PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
13ce3c39 1182 PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
50884519
HN
1183 PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
1184 PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
13ce3c39
KM
1185 PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1186 PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1187 PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1188 PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
50884519
HN
1189 PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
1190 PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
13ce3c39
KM
1191 PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1192 PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1193 PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1194 PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
50884519
HN
1195 PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
1196 PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
13ce3c39 1197 PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
50884519 1198 PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
13ce3c39
KM
1199 PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1200 PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
50884519
HN
1201
1202 /* IPSR8 */
1203 PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
1204 PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
13ce3c39
KM
1205 PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1206 PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
50884519
HN
1207 PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
1208 PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
13ce3c39
KM
1209 PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1210 PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1211 PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1212 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
50884519
HN
1213 PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
1214 PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
13ce3c39
KM
1215 PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1216 PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1217 PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1218 PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
50884519
HN
1219 PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
1220 PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
13ce3c39
KM
1221 PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1222 PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1223 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
50884519
HN
1224 PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
1225 PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
13ce3c39
KM
1226 PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1227 PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1228 PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
50884519
HN
1229 PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
1230 PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
13ce3c39
KM
1231 PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1232 PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1233 PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1234 PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
50884519
HN
1235 PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
1236 PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
13ce3c39
KM
1237 PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1238 PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1239 PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1240 PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
50884519
HN
1241 PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
1242 PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
13ce3c39 1243 PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
50884519 1244 PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
13ce3c39
KM
1245 PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1246 PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
50884519
HN
1247 PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
1248 PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
13ce3c39 1249 PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
50884519
HN
1250 PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
1251 PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
13ce3c39
KM
1252 PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1253 PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
50884519
HN
1254 PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
1255 PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
13ce3c39
KM
1256 PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1257 PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1258 PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
50884519
HN
1259
1260 /* IPSR9 */
1261 PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
1262 PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
13ce3c39
KM
1263 PINMUX_IPSR_MSEL(IP9_2_0, SCL3_C, SEL_IIC3_2),
1264 PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1265 PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
50884519
HN
1266 PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
1267 PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
13ce3c39
KM
1268 PINMUX_IPSR_MSEL(IP9_5_3, SDA3_C, SEL_IIC3_2),
1269 PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1270 PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1271 PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
50884519
HN
1272 PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
1273 PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
1274 PINMUX_IPSR_DATA(IP9_7, QCLK),
1275 PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
1276 PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
13ce3c39
KM
1277 PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1278 PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1279 PINMUX_IPSR_MSEL(IP9_10_8, SCL2_B, SEL_IIC2_1),
50884519
HN
1280 PINMUX_IPSR_DATA(IP9_10_8, PWM4),
1281 PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1282 PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
1283 PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1284 PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
1285 PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1286 PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
13ce3c39
KM
1287 PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1288 PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1289 PINMUX_IPSR_MSEL(IP9_15_13, SDA2_B, SEL_IIC2_1),
50884519
HN
1290 PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
1291 PINMUX_IPSR_DATA(IP9_16, QPOLA),
1292 PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
1293 PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
1294 PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
1295 PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
13ce3c39
KM
1296 PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1297 PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1298 PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
50884519 1299 PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
13ce3c39
KM
1300 PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1301 PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1302 PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
50884519 1303 PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
13ce3c39
KM
1304 PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1305 PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1306 PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
50884519 1307 PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
13ce3c39
KM
1308 PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1309 PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1310 PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
50884519 1311 PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
13ce3c39
KM
1312 PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1313 PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
50884519 1314 PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
13ce3c39
KM
1315 PINMUX_IPSR_MSEL(IP9_31_29, SCL8, SEL_IIC8_0),
1316 PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1317 PINMUX_IPSR_MSEL(IP9_31_29, SCL4, SEL_IIC4_0),
1318 PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1319 PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
50884519
HN
1320 PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
1321
1322 /* IPSR10 */
1323 PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
13ce3c39
KM
1324 PINMUX_IPSR_MSEL(IP10_2_0, SDA8, SEL_IIC8_0),
1325 PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1326 PINMUX_IPSR_MSEL(IP10_2_0, SDA4, SEL_IIC4_0),
1327 PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1328 PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
50884519
HN
1329 PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
1330 PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
1331 PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
13ce3c39
KM
1332 PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1333 PINMUX_IPSR_MSEL(IP10_5_3, SCL3_B, SEL_IIC3_1),
1334 PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1335 PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
50884519
HN
1336 PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
1337 PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
1338 PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
13ce3c39
KM
1339 PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1340 PINMUX_IPSR_MSEL(IP10_8_6, SDA3_B, SEL_IIC3_1),
1341 PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1342 PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
50884519
HN
1343 PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
1344 PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
1345 PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
13ce3c39
KM
1346 PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1347 PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1348 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1349 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
50884519
HN
1350 PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
1351 PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
13ce3c39
KM
1352 PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1353 PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1354 PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1355 PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1356 PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
50884519
HN
1357 PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
1358 PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
13ce3c39 1359 PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
50884519
HN
1360 PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
1361 PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
13ce3c39 1362 PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
50884519
HN
1363 PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
1364 PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
13ce3c39
KM
1365 PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1366 PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
50884519
HN
1367 PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
1368 PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
1369 PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
13ce3c39
KM
1370 PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1371 PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
50884519
HN
1372 PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
1373 PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
1374 PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
13ce3c39
KM
1375 PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1376 PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
50884519
HN
1377 PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
1378 PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
13ce3c39
KM
1379 PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1380 PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
50884519
HN
1381 PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
1382 PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
13ce3c39
KM
1383 PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1384 PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1385 PINMUX_IPSR_MSEL(IP10_31_29, SCL1_D, SEL_IIC1_3),
50884519
HN
1386
1387 /* IPSR11 */
1388 PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
1389 PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
13ce3c39
KM
1390 PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1391 PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1392 PINMUX_IPSR_MSEL(IP11_2_0, SDA1_D, SEL_IIC1_3),
50884519
HN
1393 PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
1394 PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
13ce3c39
KM
1395 PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1396 PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1397 PINMUX_IPSR_MSEL(IP11_5_3, SCL4_B, SEL_IIC4_1),
50884519 1398 PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
13ce3c39
KM
1399 PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1400 PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1401 PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1402 PINMUX_IPSR_MSEL(IP11_8_6, SDA4_B, SEL_IIC4_1),
1403 PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1404 PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1405 PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
50884519 1406 PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
13ce3c39
KM
1407 PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1408 PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1409 PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1410 PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
50884519 1411 PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
13ce3c39
KM
1412 PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1413 PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1414 PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1415 PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
50884519 1416 PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
13ce3c39
KM
1417 PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1418 PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
50884519 1419 PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
13ce3c39
KM
1420 PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1421 PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
50884519 1422 PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
13ce3c39 1423 PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
50884519 1424 PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
13ce3c39 1425 PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
50884519 1426 PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
13ce3c39 1427 PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
50884519 1428 PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
13ce3c39 1429 PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
50884519 1430 PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
13ce3c39 1431 PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
50884519 1432 PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
13ce3c39 1433 PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
50884519 1434 PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
13ce3c39 1435 PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
50884519 1436 PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
13ce3c39 1437 PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
50884519
HN
1438 PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
1439 PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
1440 PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
13ce3c39 1441 PINMUX_IPSR_MSEL(IP11_29_28, SCL2_C, SEL_IIC2_2),
50884519
HN
1442 PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
1443 PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
13ce3c39 1444 PINMUX_IPSR_MSEL(IP11_31_30, SDA2_C, SEL_IIC2_2),
50884519
HN
1445
1446 /* IPSR12 */
1447 PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
1448 PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
13ce3c39
KM
1449 PINMUX_IPSR_MSEL(IP12_1_0, SCL3, SEL_IIC3_0),
1450 PINMUX_IPSR_MSEL(IP12_1_0, SCL7, SEL_IIC7_0),
50884519
HN
1451 PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
1452 PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
13ce3c39
KM
1453 PINMUX_IPSR_MSEL(IP12_3_2, SDA3, SEL_IIC3_0),
1454 PINMUX_IPSR_MSEL(IP12_3_2, SDA7, SEL_IIC7_0),
50884519
HN
1455 PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
1456 PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
13ce3c39
KM
1457 PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1458 PINMUX_IPSR_MSEL(IP12_6_4, SCL2_D, SEL_IIC2_3),
1459 PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
50884519
HN
1460 PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
1461 PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
13ce3c39
KM
1462 PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1463 PINMUX_IPSR_MSEL(IP12_9_7, SDA2_D, SEL_IIC2_3),
1464 PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
50884519
HN
1465 PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
1466 PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
13ce3c39
KM
1467 PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1468 PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1469 PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
50884519
HN
1470 PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
1471 PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
13ce3c39
KM
1472 PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1473 PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1474 PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
50884519
HN
1475 PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
1476 PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
13ce3c39
KM
1477 PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1478 PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
50884519
HN
1479 PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
1480 PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
13ce3c39 1481 PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
50884519
HN
1482 PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
1483 PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
13ce3c39 1484 PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
50884519
HN
1485 PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
1486 PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
13ce3c39
KM
1487 PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1488 PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
50884519 1489 PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
13ce3c39
KM
1490 PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1491 PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1492 PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1493 PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
50884519 1494 PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
13ce3c39
KM
1495 PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1496 PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1497 PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
50884519
HN
1498
1499 /* IPSR13 */
13ce3c39 1500 PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
50884519 1501 PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
13ce3c39
KM
1502 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1503 PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1504 PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1505 PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
50884519 1506 PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
13ce3c39
KM
1507 PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1508 PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1509 PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
50884519 1510 PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
13ce3c39
KM
1511 PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1512 PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1513 PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
50884519
HN
1514 PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
1515 PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
13ce3c39
KM
1516 PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1517 PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
50884519 1518 PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
13ce3c39 1519 PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
50884519 1520 PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
13ce3c39 1521 PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
50884519 1522 PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
13ce3c39 1523 PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
50884519 1524 PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
13ce3c39 1525 PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
50884519 1526 PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
13ce3c39 1527 PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
50884519 1528 PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
13ce3c39 1529 PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
50884519 1530 PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
13ce3c39
KM
1531 PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1532 PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1533 PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1534 PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1535 PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
50884519 1536 PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
13ce3c39
KM
1537 PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1538 PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1539 PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1540 PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1541 PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
50884519 1542 PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
13ce3c39 1543 PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
50884519 1544 PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
13ce3c39 1545 PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
50884519 1546 PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
13ce3c39 1547 PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
50884519 1548 PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
13ce3c39 1549 PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
50884519 1550 PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
13ce3c39 1551 PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
50884519
HN
1552 PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
1553 PINMUX_IPSR_DATA(IP13_30_28, PWM0),
1554 PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
13ce3c39 1555 PINMUX_IPSR_MSEL(IP13_30_28, SCL1_C, SEL_IIC1_2),
50884519
HN
1556
1557 /* IPSR14 */
1558 PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
1559 PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
13ce3c39 1560 PINMUX_IPSR_MSEL(IP14_1_0, SDA1_C, SEL_IIC1_2),
50884519
HN
1561 PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
1562 PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
1563 PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
1564 PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
1565 PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
1566 PINMUX_IPSR_DATA(IP14_4, MMC_D0),
1567 PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
1568 PINMUX_IPSR_DATA(IP14_5, MMC_D1),
1569 PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
1570 PINMUX_IPSR_DATA(IP14_6, MMC_D2),
1571 PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
1572 PINMUX_IPSR_DATA(IP14_7, MMC_D3),
1573 PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
1574 PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
13ce3c39
KM
1575 PINMUX_IPSR_MSEL(IP14_10_8, SCL8_C, SEL_IIC8_2),
1576 PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1577 PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
50884519
HN
1578 PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
1579 PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
13ce3c39
KM
1580 PINMUX_IPSR_MSEL(IP14_13_11, SDA8_C, SEL_IIC8_2),
1581 PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1582 PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1583 PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1584 PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1585 PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1586 PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
50884519 1587 PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
13ce3c39
KM
1588 PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1589 PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1590 PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1591 PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
50884519 1592 PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
13ce3c39
KM
1593 PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1594 PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1595 PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
50884519 1596 PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
13ce3c39
KM
1597 PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1598 PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1599 PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
50884519 1600 PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
13ce3c39
KM
1601 PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1602 PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1603 PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1604 PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1605 PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1606 PINMUX_IPSR_MSEL(IP14_28_26, SCL7_C, SEL_IIC7_2),
50884519 1607 PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
13ce3c39
KM
1608 PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1609 PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1610 PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1611 PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1612 PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1613 PINMUX_IPSR_MSEL(IP14_31_29, SDA7_C, SEL_IIC7_2),
50884519
HN
1614 PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
1615
1616 /* IPSR15 */
13ce3c39
KM
1617 PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1618 PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1619 PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
50884519 1620 PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
13ce3c39
KM
1621 PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1622 PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1623 PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1624 PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1625 PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1626 PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1627 PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1628 PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
50884519 1629 PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
13ce3c39
KM
1630 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1631 PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1632 PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1633 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
50884519
HN
1634 PINMUX_IPSR_DATA(IP15_11_9, PWM5),
1635 PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
13ce3c39
KM
1636 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1637 PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1638 PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1639 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
50884519
HN
1640 PINMUX_IPSR_DATA(IP15_14_12, PWM6),
1641 PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
13ce3c39
KM
1642 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1643 PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1644 PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1645 PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1646 PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1647 PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1648 PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1649 PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1650 PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1651 PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1652 PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1653 PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1654 PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1655 PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
50884519 1656 PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
13ce3c39
KM
1657 PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1658 PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1659 PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1660 PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1661 PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1662 PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1663 PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1664 PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1665 PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1666 PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1667 PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
50884519
HN
1668
1669 /* IPSR16 */
13ce3c39
KM
1670 PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1671 PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
50884519 1672 PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
13ce3c39
KM
1673 PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1674 PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1675 PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1676 PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
50884519 1677 PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
13ce3c39
KM
1678 PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1679 PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1680 PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1681 PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
87f27fe1 1682 PINMUX_IPSR_DATA(IP16_7_6, MLB_CLK),
13ce3c39
KM
1683 PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1684 PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
50884519
HN
1685 PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
1686 PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
13ce3c39
KM
1687 PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1688 PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
50884519
HN
1689 PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
1690 PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
13ce3c39 1691 PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
50884519
HN
1692};
1693
44a45b55 1694static const struct sh_pfc_pin pinmux_pins[] = {
50884519
HN
1695 PINMUX_GPIO_GP_ALL(),
1696};
1697
c57a05b0
KM
1698/* - Audio Clock ------------------------------------------------------------ */
1699static const unsigned int audio_clk_a_pins[] = {
1700 /* CLK */
1701 RCAR_GP_PIN(2, 28),
1702};
1703
1704static const unsigned int audio_clk_a_mux[] = {
1705 AUDIO_CLKA_MARK,
1706};
1707
1708static const unsigned int audio_clk_b_pins[] = {
1709 /* CLK */
1710 RCAR_GP_PIN(2, 29),
1711};
1712
1713static const unsigned int audio_clk_b_mux[] = {
1714 AUDIO_CLKB_MARK,
1715};
1716
1717static const unsigned int audio_clk_b_b_pins[] = {
1718 /* CLK */
1719 RCAR_GP_PIN(7, 20),
1720};
1721
1722static const unsigned int audio_clk_b_b_mux[] = {
1723 AUDIO_CLKB_B_MARK,
1724};
1725
1726static const unsigned int audio_clk_c_pins[] = {
1727 /* CLK */
1728 RCAR_GP_PIN(2, 30),
1729};
1730
1731static const unsigned int audio_clk_c_mux[] = {
1732 AUDIO_CLKC_MARK,
1733};
1734
1735static const unsigned int audio_clkout_pins[] = {
1736 /* CLK */
1737 RCAR_GP_PIN(2, 31),
1738};
1739
1740static const unsigned int audio_clkout_mux[] = {
1741 AUDIO_CLKOUT_MARK,
1742};
1743
0e938675
SS
1744/* - CAN -------------------------------------------------------------------- */
1745
1746static const unsigned int can0_data_pins[] = {
1747 /* TX, RX */
1748 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1749};
1750
1751static const unsigned int can0_data_mux[] = {
1752 CAN0_TX_MARK, CAN0_RX_MARK,
1753};
1754
1755static const unsigned int can0_data_b_pins[] = {
1756 /* TX, RX */
1757 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1758};
1759
1760static const unsigned int can0_data_b_mux[] = {
1761 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1762};
1763
1764static const unsigned int can0_data_c_pins[] = {
1765 /* TX, RX */
1766 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1767};
1768
1769static const unsigned int can0_data_c_mux[] = {
1770 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1771};
1772
1773static const unsigned int can0_data_d_pins[] = {
1774 /* TX, RX */
1775 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1776};
1777
1778static const unsigned int can0_data_d_mux[] = {
1779 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1780};
1781
1782static const unsigned int can0_data_e_pins[] = {
1783 /* TX, RX */
1784 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1785};
1786
1787static const unsigned int can0_data_e_mux[] = {
1788 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1789};
1790
1791static const unsigned int can0_data_f_pins[] = {
1792 /* TX, RX */
1793 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1794};
1795
1796static const unsigned int can0_data_f_mux[] = {
1797 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1798};
1799
1800static const unsigned int can1_data_pins[] = {
1801 /* TX, RX */
1802 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1803};
1804
1805static const unsigned int can1_data_mux[] = {
1806 CAN1_TX_MARK, CAN1_RX_MARK,
1807};
1808
1809static const unsigned int can1_data_b_pins[] = {
1810 /* TX, RX */
1811 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1812};
1813
1814static const unsigned int can1_data_b_mux[] = {
1815 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1816};
1817
1818static const unsigned int can1_data_c_pins[] = {
1819 /* TX, RX */
1820 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1821};
1822
1823static const unsigned int can1_data_c_mux[] = {
1824 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1825};
1826
1827static const unsigned int can1_data_d_pins[] = {
1828 /* TX, RX */
1829 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1830};
1831
1832static const unsigned int can1_data_d_mux[] = {
1833 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1834};
1835
1836static const unsigned int can_clk_pins[] = {
1837 /* CLK */
1838 RCAR_GP_PIN(7, 2),
1839};
1840
1841static const unsigned int can_clk_mux[] = {
1842 CAN_CLK_MARK,
1843};
1844
1845static const unsigned int can_clk_b_pins[] = {
1846 /* CLK */
1847 RCAR_GP_PIN(5, 21),
1848};
1849
1850static const unsigned int can_clk_b_mux[] = {
1851 CAN_CLK_B_MARK,
1852};
1853
1854static const unsigned int can_clk_c_pins[] = {
1855 /* CLK */
1856 RCAR_GP_PIN(4, 30),
1857};
1858
1859static const unsigned int can_clk_c_mux[] = {
1860 CAN_CLK_C_MARK,
1861};
1862
1863static const unsigned int can_clk_d_pins[] = {
1864 /* CLK */
1865 RCAR_GP_PIN(7, 19),
1866};
1867
1868static const unsigned int can_clk_d_mux[] = {
1869 CAN_CLK_D_MARK,
1870};
c57a05b0 1871
50884519
HN
1872/* - DU --------------------------------------------------------------------- */
1873static const unsigned int du_rgb666_pins[] = {
1874 /* R[7:2], G[7:2], B[7:2] */
1875 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1876 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1877 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1878 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1879 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1880 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1881};
1882static const unsigned int du_rgb666_mux[] = {
1883 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1884 DU1_DR3_MARK, DU1_DR2_MARK,
1885 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1886 DU1_DG3_MARK, DU1_DG2_MARK,
1887 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1888 DU1_DB3_MARK, DU1_DB2_MARK,
1889};
1890static const unsigned int du_rgb888_pins[] = {
1891 /* R[7:0], G[7:0], B[7:0] */
1892 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1893 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1894 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1895 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1896 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1897 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1898 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1899 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1900 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
1901};
1902static const unsigned int du_rgb888_mux[] = {
1903 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1904 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1905 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1906 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1907 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1908 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1909};
1910static const unsigned int du_clk_out_0_pins[] = {
1911 /* CLKOUT */
1912 RCAR_GP_PIN(3, 25),
1913};
1914static const unsigned int du_clk_out_0_mux[] = {
1915 DU1_DOTCLKOUT0_MARK
1916};
1917static const unsigned int du_clk_out_1_pins[] = {
1918 /* CLKOUT */
1919 RCAR_GP_PIN(3, 26),
1920};
1921static const unsigned int du_clk_out_1_mux[] = {
1922 DU1_DOTCLKOUT1_MARK
1923};
bc41f9f1 1924static const unsigned int du_sync_pins[] = {
d10046e2
LP
1925 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1926 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
50884519 1927};
bc41f9f1 1928static const unsigned int du_sync_mux[] = {
50884519
HN
1929 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1930};
d10046e2
LP
1931static const unsigned int du_oddf_pins[] = {
1932 /* EXDISP/EXODDF/EXCDE */
1933 RCAR_GP_PIN(3, 29),
1934};
1935static const unsigned int du_oddf_mux[] = {
1936 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1937};
1938static const unsigned int du_cde_pins[] = {
1939 /* CDE */
1940 RCAR_GP_PIN(3, 31),
50884519 1941};
d10046e2
LP
1942static const unsigned int du_cde_mux[] = {
1943 DU1_CDE_MARK,
1944};
1945static const unsigned int du_disp_pins[] = {
1946 /* DISP */
1947 RCAR_GP_PIN(3, 30),
50884519 1948};
d10046e2
LP
1949static const unsigned int du_disp_mux[] = {
1950 DU1_DISP_MARK,
bc41f9f1 1951};
50884519
HN
1952static const unsigned int du0_clk_in_pins[] = {
1953 /* CLKIN */
1954 RCAR_GP_PIN(6, 31),
1955};
1956static const unsigned int du0_clk_in_mux[] = {
1957 DU0_DOTCLKIN_MARK
1958};
50884519
HN
1959static const unsigned int du1_clk_in_pins[] = {
1960 /* CLKIN */
bc41f9f1 1961 RCAR_GP_PIN(3, 24),
50884519
HN
1962};
1963static const unsigned int du1_clk_in_mux[] = {
bc41f9f1
LP
1964 DU1_DOTCLKIN_MARK
1965};
1966static const unsigned int du1_clk_in_b_pins[] = {
1967 /* CLKIN */
1968 RCAR_GP_PIN(7, 19),
1969};
1970static const unsigned int du1_clk_in_b_mux[] = {
1971 DU1_DOTCLKIN_B_MARK,
1972};
1973static const unsigned int du1_clk_in_c_pins[] = {
1974 /* CLKIN */
1975 RCAR_GP_PIN(7, 20),
1976};
1977static const unsigned int du1_clk_in_c_mux[] = {
1978 DU1_DOTCLKIN_C_MARK,
50884519
HN
1979};
1980/* - ETH -------------------------------------------------------------------- */
1981static const unsigned int eth_link_pins[] = {
1982 /* LINK */
1983 RCAR_GP_PIN(5, 18),
1984};
1985static const unsigned int eth_link_mux[] = {
1986 ETH_LINK_MARK,
1987};
1988static const unsigned int eth_magic_pins[] = {
1989 /* MAGIC */
1990 RCAR_GP_PIN(5, 22),
1991};
1992static const unsigned int eth_magic_mux[] = {
1993 ETH_MAGIC_MARK,
1994};
1995static const unsigned int eth_mdio_pins[] = {
1996 /* MDC, MDIO */
1997 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
1998};
1999static const unsigned int eth_mdio_mux[] = {
2000 ETH_MDC_MARK, ETH_MDIO_MARK,
2001};
2002static const unsigned int eth_rmii_pins[] = {
2003 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2004 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2005 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2006 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2007};
2008static const unsigned int eth_rmii_mux[] = {
2009 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2010 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2011};
7d98fd32
NI
2012
2013/* - HSCIF0 ----------------------------------------------------------------- */
2014static const unsigned int hscif0_data_pins[] = {
2015 /* RX, TX */
2016 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2017};
2018static const unsigned int hscif0_data_mux[] = {
2019 HRX0_MARK, HTX0_MARK,
2020};
2021static const unsigned int hscif0_clk_pins[] = {
2022 /* SCK */
2023 RCAR_GP_PIN(7, 2),
2024};
2025static const unsigned int hscif0_clk_mux[] = {
2026 HSCK0_MARK,
2027};
2028static const unsigned int hscif0_ctrl_pins[] = {
2029 /* RTS, CTS */
2030 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2031};
2032static const unsigned int hscif0_ctrl_mux[] = {
2033 HRTS0_N_MARK, HCTS0_N_MARK,
2034};
2035static const unsigned int hscif0_data_b_pins[] = {
2036 /* RX, TX */
2037 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2038};
2039static const unsigned int hscif0_data_b_mux[] = {
2040 HRX0_B_MARK, HTX0_B_MARK,
2041};
2042static const unsigned int hscif0_ctrl_b_pins[] = {
2043 /* RTS, CTS */
2044 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2045};
2046static const unsigned int hscif0_ctrl_b_mux[] = {
2047 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2048};
2049static const unsigned int hscif0_data_c_pins[] = {
2050 /* RX, TX */
2051 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2052};
2053static const unsigned int hscif0_data_c_mux[] = {
2054 HRX0_C_MARK, HTX0_C_MARK,
2055};
2056static const unsigned int hscif0_clk_c_pins[] = {
2057 /* SCK */
2058 RCAR_GP_PIN(5, 31),
2059};
2060static const unsigned int hscif0_clk_c_mux[] = {
2061 HSCK0_C_MARK,
2062};
2063/* - HSCIF1 ----------------------------------------------------------------- */
2064static const unsigned int hscif1_data_pins[] = {
2065 /* RX, TX */
2066 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2067};
2068static const unsigned int hscif1_data_mux[] = {
2069 HRX1_MARK, HTX1_MARK,
2070};
2071static const unsigned int hscif1_clk_pins[] = {
2072 /* SCK */
2073 RCAR_GP_PIN(7, 7),
2074};
2075static const unsigned int hscif1_clk_mux[] = {
2076 HSCK1_MARK,
2077};
2078static const unsigned int hscif1_ctrl_pins[] = {
2079 /* RTS, CTS */
2080 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2081};
2082static const unsigned int hscif1_ctrl_mux[] = {
2083 HRTS1_N_MARK, HCTS1_N_MARK,
2084};
2085static const unsigned int hscif1_data_b_pins[] = {
2086 /* RX, TX */
2087 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2088};
2089static const unsigned int hscif1_data_b_mux[] = {
2090 HRX1_B_MARK, HTX1_B_MARK,
2091};
2092static const unsigned int hscif1_data_c_pins[] = {
2093 /* RX, TX */
2094 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2095};
2096static const unsigned int hscif1_data_c_mux[] = {
2097 HRX1_C_MARK, HTX1_C_MARK,
2098};
2099static const unsigned int hscif1_clk_c_pins[] = {
2100 /* SCK */
2101 RCAR_GP_PIN(7, 16),
2102};
2103static const unsigned int hscif1_clk_c_mux[] = {
2104 HSCK1_C_MARK,
2105};
2106static const unsigned int hscif1_ctrl_c_pins[] = {
2107 /* RTS, CTS */
2108 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2109};
2110static const unsigned int hscif1_ctrl_c_mux[] = {
2111 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2112};
2113static const unsigned int hscif1_data_d_pins[] = {
2114 /* RX, TX */
2115 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2116};
2117static const unsigned int hscif1_data_d_mux[] = {
2118 HRX1_D_MARK, HTX1_D_MARK,
2119};
2120static const unsigned int hscif1_data_e_pins[] = {
2121 /* RX, TX */
2122 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2123};
2124static const unsigned int hscif1_data_e_mux[] = {
2125 HRX1_C_MARK, HTX1_C_MARK,
2126};
2127static const unsigned int hscif1_clk_e_pins[] = {
2128 /* SCK */
2129 RCAR_GP_PIN(2, 6),
2130};
2131static const unsigned int hscif1_clk_e_mux[] = {
2132 HSCK1_E_MARK,
2133};
2134static const unsigned int hscif1_ctrl_e_pins[] = {
2135 /* RTS, CTS */
2136 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2137};
2138static const unsigned int hscif1_ctrl_e_mux[] = {
2139 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2140};
2141/* - HSCIF2 ----------------------------------------------------------------- */
2142static const unsigned int hscif2_data_pins[] = {
2143 /* RX, TX */
2144 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2145};
2146static const unsigned int hscif2_data_mux[] = {
2147 HRX2_MARK, HTX2_MARK,
2148};
2149static const unsigned int hscif2_clk_pins[] = {
2150 /* SCK */
2151 RCAR_GP_PIN(4, 15),
2152};
2153static const unsigned int hscif2_clk_mux[] = {
2154 HSCK2_MARK,
2155};
2156static const unsigned int hscif2_ctrl_pins[] = {
2157 /* RTS, CTS */
2158 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2159};
2160static const unsigned int hscif2_ctrl_mux[] = {
2161 HRTS2_N_MARK, HCTS2_N_MARK,
2162};
2163static const unsigned int hscif2_data_b_pins[] = {
2164 /* RX, TX */
2165 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2166};
2167static const unsigned int hscif2_data_b_mux[] = {
2168 HRX2_B_MARK, HTX2_B_MARK,
2169};
2170static const unsigned int hscif2_ctrl_b_pins[] = {
2171 /* RTS, CTS */
2172 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2173};
2174static const unsigned int hscif2_ctrl_b_mux[] = {
2175 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2176};
2177static const unsigned int hscif2_data_c_pins[] = {
2178 /* RX, TX */
2179 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2180};
2181static const unsigned int hscif2_data_c_mux[] = {
2182 HRX2_C_MARK, HTX2_C_MARK,
2183};
2184static const unsigned int hscif2_clk_c_pins[] = {
2185 /* SCK */
2186 RCAR_GP_PIN(5, 31),
2187};
2188static const unsigned int hscif2_clk_c_mux[] = {
2189 HSCK2_C_MARK,
2190};
2191static const unsigned int hscif2_data_d_pins[] = {
2192 /* RX, TX */
2193 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2194};
2195static const unsigned int hscif2_data_d_mux[] = {
2196 HRX2_B_MARK, HTX2_D_MARK,
2197};
a5ffaf64
VB
2198/* - I2C0 ------------------------------------------------------------------- */
2199static const unsigned int i2c0_pins[] = {
2200 /* SCL, SDA */
2201 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2202};
2203static const unsigned int i2c0_mux[] = {
2204 SCL0_MARK, SDA0_MARK,
2205};
2206static const unsigned int i2c0_b_pins[] = {
2207 /* SCL, SDA */
2208 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2209};
2210static const unsigned int i2c0_b_mux[] = {
2211 SCL0_B_MARK, SDA0_B_MARK,
2212};
2213static const unsigned int i2c0_c_pins[] = {
2214 /* SCL, SDA */
2215 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2216};
2217static const unsigned int i2c0_c_mux[] = {
2218 SCL0_C_MARK, SDA0_C_MARK,
2219};
2220/* - I2C1 ------------------------------------------------------------------- */
2221static const unsigned int i2c1_pins[] = {
2222 /* SCL, SDA */
2223 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2224};
2225static const unsigned int i2c1_mux[] = {
2226 SCL1_MARK, SDA1_MARK,
2227};
2228static const unsigned int i2c1_b_pins[] = {
2229 /* SCL, SDA */
2230 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2231};
2232static const unsigned int i2c1_b_mux[] = {
2233 SCL1_B_MARK, SDA1_B_MARK,
2234};
2235static const unsigned int i2c1_c_pins[] = {
2236 /* SCL, SDA */
2237 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2238};
2239static const unsigned int i2c1_c_mux[] = {
2240 SCL1_C_MARK, SDA1_C_MARK,
2241};
2242static const unsigned int i2c1_d_pins[] = {
2243 /* SCL, SDA */
2244 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2245};
2246static const unsigned int i2c1_d_mux[] = {
2247 SCL1_D_MARK, SDA1_D_MARK,
2248};
2249static const unsigned int i2c1_e_pins[] = {
2250 /* SCL, SDA */
2251 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2252};
2253static const unsigned int i2c1_e_mux[] = {
2254 SCL1_E_MARK, SDA1_E_MARK,
2255};
2256/* - I2C2 ------------------------------------------------------------------- */
2257static const unsigned int i2c2_pins[] = {
2258 /* SCL, SDA */
2259 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2260};
2261static const unsigned int i2c2_mux[] = {
2262 SCL2_MARK, SDA2_MARK,
2263};
2264static const unsigned int i2c2_b_pins[] = {
2265 /* SCL, SDA */
2266 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2267};
2268static const unsigned int i2c2_b_mux[] = {
2269 SCL2_B_MARK, SDA2_B_MARK,
2270};
2271static const unsigned int i2c2_c_pins[] = {
2272 /* SCL, SDA */
2273 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2274};
2275static const unsigned int i2c2_c_mux[] = {
2276 SCL2_C_MARK, SDA2_C_MARK,
2277};
2278static const unsigned int i2c2_d_pins[] = {
2279 /* SCL, SDA */
2280 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2281};
2282static const unsigned int i2c2_d_mux[] = {
2283 SCL2_D_MARK, SDA2_D_MARK,
2284};
2285/* - I2C3 ------------------------------------------------------------------- */
2286static const unsigned int i2c3_pins[] = {
2287 /* SCL, SDA */
2288 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2289};
2290static const unsigned int i2c3_mux[] = {
2291 SCL3_MARK, SDA3_MARK,
2292};
2293static const unsigned int i2c3_b_pins[] = {
2294 /* SCL, SDA */
2295 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2296};
2297static const unsigned int i2c3_b_mux[] = {
2298 SCL3_B_MARK, SDA3_B_MARK,
2299};
2300static const unsigned int i2c3_c_pins[] = {
2301 /* SCL, SDA */
2302 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2303};
2304static const unsigned int i2c3_c_mux[] = {
2305 SCL3_C_MARK, SDA3_C_MARK,
2306};
2307static const unsigned int i2c3_d_pins[] = {
2308 /* SCL, SDA */
2309 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2310};
2311static const unsigned int i2c3_d_mux[] = {
2312 SCL3_D_MARK, SDA3_D_MARK,
2313};
2314/* - I2C4 ------------------------------------------------------------------- */
2315static const unsigned int i2c4_pins[] = {
2316 /* SCL, SDA */
2317 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2318};
2319static const unsigned int i2c4_mux[] = {
2320 SCL4_MARK, SDA4_MARK,
2321};
2322static const unsigned int i2c4_b_pins[] = {
2323 /* SCL, SDA */
2324 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2325};
2326static const unsigned int i2c4_b_mux[] = {
2327 SCL4_B_MARK, SDA4_B_MARK,
2328};
2329static const unsigned int i2c4_c_pins[] = {
2330 /* SCL, SDA */
2331 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2332};
2333static const unsigned int i2c4_c_mux[] = {
2334 SCL4_C_MARK, SDA4_C_MARK,
2335};
67871413
WS
2336/* - I2C7 ------------------------------------------------------------------- */
2337static const unsigned int i2c7_pins[] = {
2338 /* SCL, SDA */
2339 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2340};
2341static const unsigned int i2c7_mux[] = {
2342 SCL7_MARK, SDA7_MARK,
2343};
2344static const unsigned int i2c7_b_pins[] = {
2345 /* SCL, SDA */
2346 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2347};
2348static const unsigned int i2c7_b_mux[] = {
2349 SCL7_B_MARK, SDA7_B_MARK,
2350};
2351static const unsigned int i2c7_c_pins[] = {
2352 /* SCL, SDA */
2353 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2354};
2355static const unsigned int i2c7_c_mux[] = {
2356 SCL7_C_MARK, SDA7_C_MARK,
2357};
2358/* - I2C8 ------------------------------------------------------------------- */
2359static const unsigned int i2c8_pins[] = {
2360 /* SCL, SDA */
2361 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2362};
2363static const unsigned int i2c8_mux[] = {
2364 SCL8_MARK, SDA8_MARK,
2365};
2366static const unsigned int i2c8_b_pins[] = {
2367 /* SCL, SDA */
2368 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2369};
2370static const unsigned int i2c8_b_mux[] = {
2371 SCL8_B_MARK, SDA8_B_MARK,
2372};
2373static const unsigned int i2c8_c_pins[] = {
2374 /* SCL, SDA */
2375 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2376};
2377static const unsigned int i2c8_c_mux[] = {
2378 SCL8_C_MARK, SDA8_C_MARK,
2379};
50884519
HN
2380/* - INTC ------------------------------------------------------------------- */
2381static const unsigned int intc_irq0_pins[] = {
2382 /* IRQ */
2383 RCAR_GP_PIN(7, 10),
2384};
2385static const unsigned int intc_irq0_mux[] = {
2386 IRQ0_MARK,
2387};
2388static const unsigned int intc_irq1_pins[] = {
2389 /* IRQ */
2390 RCAR_GP_PIN(7, 11),
2391};
2392static const unsigned int intc_irq1_mux[] = {
2393 IRQ1_MARK,
2394};
2395static const unsigned int intc_irq2_pins[] = {
2396 /* IRQ */
2397 RCAR_GP_PIN(7, 12),
2398};
2399static const unsigned int intc_irq2_mux[] = {
2400 IRQ2_MARK,
2401};
2402static const unsigned int intc_irq3_pins[] = {
2403 /* IRQ */
2404 RCAR_GP_PIN(7, 13),
2405};
2406static const unsigned int intc_irq3_mux[] = {
2407 IRQ3_MARK,
2408};
8271ee96
SS
2409/* - MLB+ ------------------------------------------------------------------- */
2410static const unsigned int mlb_3pin_pins[] = {
2411 RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2412};
2413static const unsigned int mlb_3pin_mux[] = {
2414 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2415};
50884519
HN
2416/* - MMCIF ------------------------------------------------------------------ */
2417static const unsigned int mmc_data1_pins[] = {
2418 /* D[0] */
2419 RCAR_GP_PIN(6, 18),
2420};
2421static const unsigned int mmc_data1_mux[] = {
2422 MMC_D0_MARK,
2423};
2424static const unsigned int mmc_data4_pins[] = {
2425 /* D[0:3] */
2426 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2427 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2428};
2429static const unsigned int mmc_data4_mux[] = {
2430 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2431};
2432static const unsigned int mmc_data8_pins[] = {
2433 /* D[0:7] */
2434 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2435 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2436 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2437 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2438};
2439static const unsigned int mmc_data8_mux[] = {
2440 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2441 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2442};
2443static const unsigned int mmc_ctrl_pins[] = {
2444 /* CLK, CMD */
2445 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2446};
2447static const unsigned int mmc_ctrl_mux[] = {
2448 MMC_CLK_MARK, MMC_CMD_MARK,
2449};
2450/* - MSIOF0 ----------------------------------------------------------------- */
2451static const unsigned int msiof0_clk_pins[] = {
2452 /* SCK */
2453 RCAR_GP_PIN(6, 24),
2454};
2455static const unsigned int msiof0_clk_mux[] = {
2456 MSIOF0_SCK_MARK,
2457};
2458static const unsigned int msiof0_sync_pins[] = {
2459 /* SYNC */
2460 RCAR_GP_PIN(6, 25),
2461};
2462static const unsigned int msiof0_sync_mux[] = {
2463 MSIOF0_SYNC_MARK,
2464};
2465static const unsigned int msiof0_ss1_pins[] = {
2466 /* SS1 */
2467 RCAR_GP_PIN(6, 28),
2468};
2469static const unsigned int msiof0_ss1_mux[] = {
2470 MSIOF0_SS1_MARK,
2471};
2472static const unsigned int msiof0_ss2_pins[] = {
2473 /* SS2 */
2474 RCAR_GP_PIN(6, 29),
2475};
2476static const unsigned int msiof0_ss2_mux[] = {
2477 MSIOF0_SS2_MARK,
2478};
2479static const unsigned int msiof0_rx_pins[] = {
2480 /* RXD */
2481 RCAR_GP_PIN(6, 27),
2482};
2483static const unsigned int msiof0_rx_mux[] = {
2484 MSIOF0_RXD_MARK,
2485};
2486static const unsigned int msiof0_tx_pins[] = {
2487 /* TXD */
2488 RCAR_GP_PIN(6, 26),
2489};
2490static const unsigned int msiof0_tx_mux[] = {
2491 MSIOF0_TXD_MARK,
2492};
e6fae2d0
GU
2493
2494static const unsigned int msiof0_clk_b_pins[] = {
2495 /* SCK */
2496 RCAR_GP_PIN(0, 16),
2497};
2498static const unsigned int msiof0_clk_b_mux[] = {
2499 MSIOF0_SCK_B_MARK,
2500};
2501static const unsigned int msiof0_sync_b_pins[] = {
2502 /* SYNC */
2503 RCAR_GP_PIN(0, 17),
2504};
2505static const unsigned int msiof0_sync_b_mux[] = {
2506 MSIOF0_SYNC_B_MARK,
2507};
2508static const unsigned int msiof0_ss1_b_pins[] = {
2509 /* SS1 */
2510 RCAR_GP_PIN(0, 18),
2511};
2512static const unsigned int msiof0_ss1_b_mux[] = {
2513 MSIOF0_SS1_B_MARK,
2514};
2515static const unsigned int msiof0_ss2_b_pins[] = {
2516 /* SS2 */
2517 RCAR_GP_PIN(0, 19),
2518};
2519static const unsigned int msiof0_ss2_b_mux[] = {
2520 MSIOF0_SS2_B_MARK,
2521};
2522static const unsigned int msiof0_rx_b_pins[] = {
2523 /* RXD */
2524 RCAR_GP_PIN(0, 21),
2525};
2526static const unsigned int msiof0_rx_b_mux[] = {
2527 MSIOF0_RXD_B_MARK,
2528};
2529static const unsigned int msiof0_tx_b_pins[] = {
2530 /* TXD */
2531 RCAR_GP_PIN(0, 20),
2532};
2533static const unsigned int msiof0_tx_b_mux[] = {
2534 MSIOF0_TXD_B_MARK,
2535};
2536
2537static const unsigned int msiof0_clk_c_pins[] = {
2538 /* SCK */
2539 RCAR_GP_PIN(5, 26),
2540};
2541static const unsigned int msiof0_clk_c_mux[] = {
2542 MSIOF0_SCK_C_MARK,
2543};
2544static const unsigned int msiof0_sync_c_pins[] = {
2545 /* SYNC */
2546 RCAR_GP_PIN(5, 25),
2547};
2548static const unsigned int msiof0_sync_c_mux[] = {
2549 MSIOF0_SYNC_C_MARK,
2550};
2551static const unsigned int msiof0_ss1_c_pins[] = {
2552 /* SS1 */
2553 RCAR_GP_PIN(5, 27),
2554};
2555static const unsigned int msiof0_ss1_c_mux[] = {
2556 MSIOF0_SS1_C_MARK,
2557};
2558static const unsigned int msiof0_ss2_c_pins[] = {
2559 /* SS2 */
2560 RCAR_GP_PIN(5, 28),
2561};
2562static const unsigned int msiof0_ss2_c_mux[] = {
2563 MSIOF0_SS2_C_MARK,
2564};
2565static const unsigned int msiof0_rx_c_pins[] = {
2566 /* RXD */
2567 RCAR_GP_PIN(5, 29),
2568};
2569static const unsigned int msiof0_rx_c_mux[] = {
2570 MSIOF0_RXD_C_MARK,
2571};
2572static const unsigned int msiof0_tx_c_pins[] = {
2573 /* TXD */
2574 RCAR_GP_PIN(5, 30),
2575};
2576static const unsigned int msiof0_tx_c_mux[] = {
2577 MSIOF0_TXD_C_MARK,
2578};
50884519
HN
2579/* - MSIOF1 ----------------------------------------------------------------- */
2580static const unsigned int msiof1_clk_pins[] = {
2581 /* SCK */
2582 RCAR_GP_PIN(0, 22),
2583};
2584static const unsigned int msiof1_clk_mux[] = {
2585 MSIOF1_SCK_MARK,
2586};
2587static const unsigned int msiof1_sync_pins[] = {
2588 /* SYNC */
2589 RCAR_GP_PIN(0, 23),
2590};
2591static const unsigned int msiof1_sync_mux[] = {
2592 MSIOF1_SYNC_MARK,
2593};
2594static const unsigned int msiof1_ss1_pins[] = {
2595 /* SS1 */
2596 RCAR_GP_PIN(0, 24),
2597};
2598static const unsigned int msiof1_ss1_mux[] = {
2599 MSIOF1_SS1_MARK,
2600};
2601static const unsigned int msiof1_ss2_pins[] = {
2602 /* SS2 */
2603 RCAR_GP_PIN(0, 25),
2604};
2605static const unsigned int msiof1_ss2_mux[] = {
2606 MSIOF1_SS2_MARK,
2607};
2608static const unsigned int msiof1_rx_pins[] = {
2609 /* RXD */
2610 RCAR_GP_PIN(0, 27),
2611};
2612static const unsigned int msiof1_rx_mux[] = {
2613 MSIOF1_RXD_MARK,
2614};
2615static const unsigned int msiof1_tx_pins[] = {
2616 /* TXD */
2617 RCAR_GP_PIN(0, 26),
2618};
2619static const unsigned int msiof1_tx_mux[] = {
2620 MSIOF1_TXD_MARK,
2621};
e6fae2d0
GU
2622
2623static const unsigned int msiof1_clk_b_pins[] = {
2624 /* SCK */
2625 RCAR_GP_PIN(2, 29),
2626};
2627static const unsigned int msiof1_clk_b_mux[] = {
2628 MSIOF1_SCK_B_MARK,
2629};
2630static const unsigned int msiof1_sync_b_pins[] = {
2631 /* SYNC */
2632 RCAR_GP_PIN(2, 30),
2633};
2634static const unsigned int msiof1_sync_b_mux[] = {
2635 MSIOF1_SYNC_B_MARK,
2636};
2637static const unsigned int msiof1_ss1_b_pins[] = {
2638 /* SS1 */
2639 RCAR_GP_PIN(2, 31),
2640};
2641static const unsigned int msiof1_ss1_b_mux[] = {
2642 MSIOF1_SS1_B_MARK,
2643};
2644static const unsigned int msiof1_ss2_b_pins[] = {
2645 /* SS2 */
2646 RCAR_GP_PIN(7, 16),
2647};
2648static const unsigned int msiof1_ss2_b_mux[] = {
2649 MSIOF1_SS2_B_MARK,
2650};
2651static const unsigned int msiof1_rx_b_pins[] = {
2652 /* RXD */
2653 RCAR_GP_PIN(7, 18),
2654};
2655static const unsigned int msiof1_rx_b_mux[] = {
2656 MSIOF1_RXD_B_MARK,
2657};
2658static const unsigned int msiof1_tx_b_pins[] = {
2659 /* TXD */
2660 RCAR_GP_PIN(7, 17),
2661};
2662static const unsigned int msiof1_tx_b_mux[] = {
2663 MSIOF1_TXD_B_MARK,
2664};
2665
2666static const unsigned int msiof1_clk_c_pins[] = {
2667 /* SCK */
2668 RCAR_GP_PIN(2, 15),
2669};
2670static const unsigned int msiof1_clk_c_mux[] = {
2671 MSIOF1_SCK_C_MARK,
2672};
2673static const unsigned int msiof1_sync_c_pins[] = {
2674 /* SYNC */
2675 RCAR_GP_PIN(2, 16),
2676};
2677static const unsigned int msiof1_sync_c_mux[] = {
2678 MSIOF1_SYNC_C_MARK,
2679};
2680static const unsigned int msiof1_rx_c_pins[] = {
2681 /* RXD */
2682 RCAR_GP_PIN(2, 18),
2683};
2684static const unsigned int msiof1_rx_c_mux[] = {
2685 MSIOF1_RXD_C_MARK,
2686};
2687static const unsigned int msiof1_tx_c_pins[] = {
2688 /* TXD */
2689 RCAR_GP_PIN(2, 17),
2690};
2691static const unsigned int msiof1_tx_c_mux[] = {
2692 MSIOF1_TXD_C_MARK,
2693};
2694
2695static const unsigned int msiof1_clk_d_pins[] = {
2696 /* SCK */
2697 RCAR_GP_PIN(0, 28),
2698};
2699static const unsigned int msiof1_clk_d_mux[] = {
2700 MSIOF1_SCK_D_MARK,
2701};
2702static const unsigned int msiof1_sync_d_pins[] = {
2703 /* SYNC */
2704 RCAR_GP_PIN(0, 30),
2705};
2706static const unsigned int msiof1_sync_d_mux[] = {
2707 MSIOF1_SYNC_D_MARK,
2708};
2709static const unsigned int msiof1_ss1_d_pins[] = {
2710 /* SS1 */
2711 RCAR_GP_PIN(0, 29),
2712};
2713static const unsigned int msiof1_ss1_d_mux[] = {
2714 MSIOF1_SS1_D_MARK,
2715};
2716static const unsigned int msiof1_rx_d_pins[] = {
2717 /* RXD */
2718 RCAR_GP_PIN(0, 27),
2719};
2720static const unsigned int msiof1_rx_d_mux[] = {
2721 MSIOF1_RXD_D_MARK,
2722};
2723static const unsigned int msiof1_tx_d_pins[] = {
2724 /* TXD */
2725 RCAR_GP_PIN(0, 26),
2726};
2727static const unsigned int msiof1_tx_d_mux[] = {
2728 MSIOF1_TXD_D_MARK,
2729};
2730
2731static const unsigned int msiof1_clk_e_pins[] = {
2732 /* SCK */
2733 RCAR_GP_PIN(5, 18),
2734};
2735static const unsigned int msiof1_clk_e_mux[] = {
2736 MSIOF1_SCK_E_MARK,
2737};
2738static const unsigned int msiof1_sync_e_pins[] = {
2739 /* SYNC */
2740 RCAR_GP_PIN(5, 19),
2741};
2742static const unsigned int msiof1_sync_e_mux[] = {
2743 MSIOF1_SYNC_E_MARK,
2744};
2745static const unsigned int msiof1_rx_e_pins[] = {
2746 /* RXD */
2747 RCAR_GP_PIN(5, 17),
2748};
2749static const unsigned int msiof1_rx_e_mux[] = {
2750 MSIOF1_RXD_E_MARK,
2751};
2752static const unsigned int msiof1_tx_e_pins[] = {
2753 /* TXD */
2754 RCAR_GP_PIN(5, 20),
2755};
2756static const unsigned int msiof1_tx_e_mux[] = {
2757 MSIOF1_TXD_E_MARK,
2758};
50884519
HN
2759/* - MSIOF2 ----------------------------------------------------------------- */
2760static const unsigned int msiof2_clk_pins[] = {
2761 /* SCK */
2762 RCAR_GP_PIN(1, 13),
2763};
2764static const unsigned int msiof2_clk_mux[] = {
2765 MSIOF2_SCK_MARK,
2766};
2767static const unsigned int msiof2_sync_pins[] = {
2768 /* SYNC */
2769 RCAR_GP_PIN(1, 14),
2770};
2771static const unsigned int msiof2_sync_mux[] = {
2772 MSIOF2_SYNC_MARK,
2773};
2774static const unsigned int msiof2_ss1_pins[] = {
2775 /* SS1 */
2776 RCAR_GP_PIN(1, 17),
2777};
2778static const unsigned int msiof2_ss1_mux[] = {
2779 MSIOF2_SS1_MARK,
2780};
2781static const unsigned int msiof2_ss2_pins[] = {
2782 /* SS2 */
2783 RCAR_GP_PIN(1, 18),
2784};
2785static const unsigned int msiof2_ss2_mux[] = {
2786 MSIOF2_SS2_MARK,
2787};
2788static const unsigned int msiof2_rx_pins[] = {
2789 /* RXD */
2790 RCAR_GP_PIN(1, 16),
2791};
2792static const unsigned int msiof2_rx_mux[] = {
2793 MSIOF2_RXD_MARK,
2794};
2795static const unsigned int msiof2_tx_pins[] = {
2796 /* TXD */
2797 RCAR_GP_PIN(1, 15),
2798};
2799static const unsigned int msiof2_tx_mux[] = {
2800 MSIOF2_TXD_MARK,
2801};
e6fae2d0
GU
2802
2803static const unsigned int msiof2_clk_b_pins[] = {
2804 /* SCK */
2805 RCAR_GP_PIN(3, 0),
2806};
2807static const unsigned int msiof2_clk_b_mux[] = {
2808 MSIOF2_SCK_B_MARK,
2809};
2810static const unsigned int msiof2_sync_b_pins[] = {
2811 /* SYNC */
2812 RCAR_GP_PIN(3, 1),
2813};
2814static const unsigned int msiof2_sync_b_mux[] = {
2815 MSIOF2_SYNC_B_MARK,
2816};
2817static const unsigned int msiof2_ss1_b_pins[] = {
2818 /* SS1 */
2819 RCAR_GP_PIN(3, 8),
2820};
2821static const unsigned int msiof2_ss1_b_mux[] = {
2822 MSIOF2_SS1_B_MARK,
2823};
2824static const unsigned int msiof2_ss2_b_pins[] = {
2825 /* SS2 */
2826 RCAR_GP_PIN(3, 9),
2827};
2828static const unsigned int msiof2_ss2_b_mux[] = {
2829 MSIOF2_SS2_B_MARK,
2830};
2831static const unsigned int msiof2_rx_b_pins[] = {
2832 /* RXD */
2833 RCAR_GP_PIN(3, 17),
2834};
2835static const unsigned int msiof2_rx_b_mux[] = {
2836 MSIOF2_RXD_B_MARK,
2837};
2838static const unsigned int msiof2_tx_b_pins[] = {
2839 /* TXD */
2840 RCAR_GP_PIN(3, 16),
2841};
2842static const unsigned int msiof2_tx_b_mux[] = {
2843 MSIOF2_TXD_B_MARK,
2844};
2845
2846static const unsigned int msiof2_clk_c_pins[] = {
2847 /* SCK */
2848 RCAR_GP_PIN(2, 2),
2849};
2850static const unsigned int msiof2_clk_c_mux[] = {
2851 MSIOF2_SCK_C_MARK,
2852};
2853static const unsigned int msiof2_sync_c_pins[] = {
2854 /* SYNC */
2855 RCAR_GP_PIN(2, 3),
2856};
2857static const unsigned int msiof2_sync_c_mux[] = {
2858 MSIOF2_SYNC_C_MARK,
2859};
2860static const unsigned int msiof2_rx_c_pins[] = {
2861 /* RXD */
2862 RCAR_GP_PIN(2, 5),
2863};
2864static const unsigned int msiof2_rx_c_mux[] = {
2865 MSIOF2_RXD_C_MARK,
2866};
2867static const unsigned int msiof2_tx_c_pins[] = {
2868 /* TXD */
2869 RCAR_GP_PIN(2, 4),
2870};
2871static const unsigned int msiof2_tx_c_mux[] = {
2872 MSIOF2_TXD_C_MARK,
2873};
2874
2875static const unsigned int msiof2_clk_d_pins[] = {
2876 /* SCK */
2877 RCAR_GP_PIN(2, 14),
2878};
2879static const unsigned int msiof2_clk_d_mux[] = {
2880 MSIOF2_SCK_D_MARK,
2881};
2882static const unsigned int msiof2_sync_d_pins[] = {
2883 /* SYNC */
2884 RCAR_GP_PIN(2, 15),
2885};
2886static const unsigned int msiof2_sync_d_mux[] = {
2887 MSIOF2_SYNC_D_MARK,
2888};
2889static const unsigned int msiof2_ss1_d_pins[] = {
2890 /* SS1 */
2891 RCAR_GP_PIN(2, 17),
2892};
2893static const unsigned int msiof2_ss1_d_mux[] = {
2894 MSIOF2_SS1_D_MARK,
2895};
2896static const unsigned int msiof2_ss2_d_pins[] = {
2897 /* SS2 */
2898 RCAR_GP_PIN(2, 19),
2899};
2900static const unsigned int msiof2_ss2_d_mux[] = {
2901 MSIOF2_SS2_D_MARK,
2902};
2903static const unsigned int msiof2_rx_d_pins[] = {
2904 /* RXD */
2905 RCAR_GP_PIN(2, 18),
2906};
2907static const unsigned int msiof2_rx_d_mux[] = {
2908 MSIOF2_RXD_D_MARK,
2909};
2910static const unsigned int msiof2_tx_d_pins[] = {
2911 /* TXD */
2912 RCAR_GP_PIN(2, 16),
2913};
2914static const unsigned int msiof2_tx_d_mux[] = {
2915 MSIOF2_TXD_D_MARK,
2916};
2917
2918static const unsigned int msiof2_clk_e_pins[] = {
2919 /* SCK */
2920 RCAR_GP_PIN(7, 15),
2921};
2922static const unsigned int msiof2_clk_e_mux[] = {
2923 MSIOF2_SCK_E_MARK,
2924};
2925static const unsigned int msiof2_sync_e_pins[] = {
2926 /* SYNC */
2927 RCAR_GP_PIN(7, 16),
2928};
2929static const unsigned int msiof2_sync_e_mux[] = {
2930 MSIOF2_SYNC_E_MARK,
2931};
2932static const unsigned int msiof2_rx_e_pins[] = {
2933 /* RXD */
2934 RCAR_GP_PIN(7, 14),
2935};
2936static const unsigned int msiof2_rx_e_mux[] = {
2937 MSIOF2_RXD_E_MARK,
2938};
2939static const unsigned int msiof2_tx_e_pins[] = {
2940 /* TXD */
2941 RCAR_GP_PIN(7, 13),
2942};
2943static const unsigned int msiof2_tx_e_mux[] = {
2944 MSIOF2_TXD_E_MARK,
2945};
f9784298
YS
2946/* - PWM -------------------------------------------------------------------- */
2947static const unsigned int pwm0_pins[] = {
2948 RCAR_GP_PIN(6, 14),
2949};
2950static const unsigned int pwm0_mux[] = {
2951 PWM0_MARK,
2952};
2953static const unsigned int pwm0_b_pins[] = {
2954 RCAR_GP_PIN(5, 30),
2955};
2956static const unsigned int pwm0_b_mux[] = {
2957 PWM0_B_MARK,
2958};
2959static const unsigned int pwm1_pins[] = {
2960 RCAR_GP_PIN(1, 17),
2961};
2962static const unsigned int pwm1_mux[] = {
2963 PWM1_MARK,
2964};
2965static const unsigned int pwm1_b_pins[] = {
2966 RCAR_GP_PIN(6, 15),
2967};
2968static const unsigned int pwm1_b_mux[] = {
2969 PWM1_B_MARK,
2970};
2971static const unsigned int pwm2_pins[] = {
2972 RCAR_GP_PIN(1, 18),
2973};
2974static const unsigned int pwm2_mux[] = {
2975 PWM2_MARK,
2976};
2977static const unsigned int pwm2_b_pins[] = {
2978 RCAR_GP_PIN(0, 16),
2979};
2980static const unsigned int pwm2_b_mux[] = {
2981 PWM2_B_MARK,
2982};
2983static const unsigned int pwm3_pins[] = {
2984 RCAR_GP_PIN(1, 24),
2985};
2986static const unsigned int pwm3_mux[] = {
2987 PWM3_MARK,
2988};
2989static const unsigned int pwm4_pins[] = {
2990 RCAR_GP_PIN(3, 26),
2991};
2992static const unsigned int pwm4_mux[] = {
2993 PWM4_MARK,
2994};
2995static const unsigned int pwm4_b_pins[] = {
2996 RCAR_GP_PIN(3, 31),
2997};
2998static const unsigned int pwm4_b_mux[] = {
2999 PWM4_B_MARK,
3000};
3001static const unsigned int pwm5_pins[] = {
3002 RCAR_GP_PIN(7, 21),
3003};
3004static const unsigned int pwm5_mux[] = {
3005 PWM5_MARK,
3006};
3007static const unsigned int pwm5_b_pins[] = {
3008 RCAR_GP_PIN(7, 20),
3009};
3010static const unsigned int pwm5_b_mux[] = {
3011 PWM5_B_MARK,
3012};
3013static const unsigned int pwm6_pins[] = {
3014 RCAR_GP_PIN(7, 22),
3015};
3016static const unsigned int pwm6_mux[] = {
3017 PWM6_MARK,
3018};
2d0c386f
GU
3019/* - QSPI ------------------------------------------------------------------- */
3020static const unsigned int qspi_ctrl_pins[] = {
3021 /* SPCLK, SSL */
3022 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3023};
3024static const unsigned int qspi_ctrl_mux[] = {
3025 SPCLK_MARK, SSL_MARK,
3026};
3027static const unsigned int qspi_data2_pins[] = {
3028 /* MOSI_IO0, MISO_IO1 */
3029 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3030};
3031static const unsigned int qspi_data2_mux[] = {
3032 MOSI_IO0_MARK, MISO_IO1_MARK,
3033};
3034static const unsigned int qspi_data4_pins[] = {
3035 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3036 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3037 RCAR_GP_PIN(1, 8),
3038};
3039static const unsigned int qspi_data4_mux[] = {
3040 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3041};
3042
3043static const unsigned int qspi_ctrl_b_pins[] = {
3044 /* SPCLK, SSL */
3045 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3046};
3047static const unsigned int qspi_ctrl_b_mux[] = {
3048 SPCLK_B_MARK, SSL_B_MARK,
3049};
3050static const unsigned int qspi_data2_b_pins[] = {
3051 /* MOSI_IO0, MISO_IO1 */
3052 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3053};
3054static const unsigned int qspi_data2_b_mux[] = {
3055 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3056};
3057static const unsigned int qspi_data4_b_pins[] = {
3058 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3059 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3060 RCAR_GP_PIN(6, 4),
3061};
3062static const unsigned int qspi_data4_b_mux[] = {
3063 SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3064 IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
3065};
50884519
HN
3066/* - SCIF0 ------------------------------------------------------------------ */
3067static const unsigned int scif0_data_pins[] = {
3068 /* RX, TX */
3069 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3070};
3071static const unsigned int scif0_data_mux[] = {
3072 RX0_MARK, TX0_MARK,
3073};
3074static const unsigned int scif0_data_b_pins[] = {
3075 /* RX, TX */
3076 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3077};
3078static const unsigned int scif0_data_b_mux[] = {
3079 RX0_B_MARK, TX0_B_MARK,
3080};
3081static const unsigned int scif0_data_c_pins[] = {
3082 /* RX, TX */
3083 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3084};
3085static const unsigned int scif0_data_c_mux[] = {
3086 RX0_C_MARK, TX0_C_MARK,
3087};
3088static const unsigned int scif0_data_d_pins[] = {
3089 /* RX, TX */
3090 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3091};
3092static const unsigned int scif0_data_d_mux[] = {
3093 RX0_D_MARK, TX0_D_MARK,
3094};
3095static const unsigned int scif0_data_e_pins[] = {
3096 /* RX, TX */
3097 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3098};
3099static const unsigned int scif0_data_e_mux[] = {
3100 RX0_E_MARK, TX0_E_MARK,
3101};
3102/* - SCIF1 ------------------------------------------------------------------ */
3103static const unsigned int scif1_data_pins[] = {
3104 /* RX, TX */
3105 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3106};
3107static const unsigned int scif1_data_mux[] = {
3108 RX1_MARK, TX1_MARK,
3109};
3110static const unsigned int scif1_data_b_pins[] = {
3111 /* RX, TX */
3112 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3113};
3114static const unsigned int scif1_data_b_mux[] = {
3115 RX1_B_MARK, TX1_B_MARK,
3116};
3117static const unsigned int scif1_clk_b_pins[] = {
3118 /* SCK */
3119 RCAR_GP_PIN(3, 10),
3120};
3121static const unsigned int scif1_clk_b_mux[] = {
3122 SCIF1_SCK_B_MARK,
3123};
3124static const unsigned int scif1_data_c_pins[] = {
3125 /* RX, TX */
3126 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3127};
3128static const unsigned int scif1_data_c_mux[] = {
3129 RX1_C_MARK, TX1_C_MARK,
3130};
3131static const unsigned int scif1_data_d_pins[] = {
3132 /* RX, TX */
3133 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3134};
3135static const unsigned int scif1_data_d_mux[] = {
3136 RX1_D_MARK, TX1_D_MARK,
3137};
3138/* - SCIF2 ------------------------------------------------------------------ */
3139static const unsigned int scif2_data_pins[] = {
3140 /* RX, TX */
3141 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3142};
3143static const unsigned int scif2_data_mux[] = {
3144 RX2_MARK, TX2_MARK,
3145};
3146static const unsigned int scif2_data_b_pins[] = {
3147 /* RX, TX */
3148 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3149};
3150static const unsigned int scif2_data_b_mux[] = {
3151 RX2_B_MARK, TX2_B_MARK,
3152};
3153static const unsigned int scif2_clk_b_pins[] = {
3154 /* SCK */
3155 RCAR_GP_PIN(3, 18),
3156};
3157static const unsigned int scif2_clk_b_mux[] = {
3158 SCIF2_SCK_B_MARK,
3159};
3160static const unsigned int scif2_data_c_pins[] = {
3161 /* RX, TX */
3162 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3163};
3164static const unsigned int scif2_data_c_mux[] = {
3165 RX2_C_MARK, TX2_C_MARK,
3166};
3167static const unsigned int scif2_data_e_pins[] = {
3168 /* RX, TX */
3169 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3170};
3171static const unsigned int scif2_data_e_mux[] = {
3172 RX2_E_MARK, TX2_E_MARK,
3173};
3174/* - SCIF3 ------------------------------------------------------------------ */
3175static const unsigned int scif3_data_pins[] = {
3176 /* RX, TX */
3177 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3178};
3179static const unsigned int scif3_data_mux[] = {
3180 RX3_MARK, TX3_MARK,
3181};
3182static const unsigned int scif3_clk_pins[] = {
3183 /* SCK */
3184 RCAR_GP_PIN(3, 23),
3185};
3186static const unsigned int scif3_clk_mux[] = {
3187 SCIF3_SCK_MARK,
3188};
3189static const unsigned int scif3_data_b_pins[] = {
3190 /* RX, TX */
3191 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3192};
3193static const unsigned int scif3_data_b_mux[] = {
3194 RX3_B_MARK, TX3_B_MARK,
3195};
3196static const unsigned int scif3_clk_b_pins[] = {
3197 /* SCK */
3198 RCAR_GP_PIN(4, 8),
3199};
3200static const unsigned int scif3_clk_b_mux[] = {
3201 SCIF3_SCK_B_MARK,
3202};
3203static const unsigned int scif3_data_c_pins[] = {
3204 /* RX, TX */
3205 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3206};
3207static const unsigned int scif3_data_c_mux[] = {
3208 RX3_C_MARK, TX3_C_MARK,
3209};
3210static const unsigned int scif3_data_d_pins[] = {
3211 /* RX, TX */
3212 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3213};
3214static const unsigned int scif3_data_d_mux[] = {
3215 RX3_D_MARK, TX3_D_MARK,
3216};
3217/* - SCIF4 ------------------------------------------------------------------ */
3218static const unsigned int scif4_data_pins[] = {
3219 /* RX, TX */
3220 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3221};
3222static const unsigned int scif4_data_mux[] = {
3223 RX4_MARK, TX4_MARK,
3224};
3225static const unsigned int scif4_data_b_pins[] = {
3226 /* RX, TX */
3227 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3228};
3229static const unsigned int scif4_data_b_mux[] = {
3230 RX4_B_MARK, TX4_B_MARK,
3231};
3232static const unsigned int scif4_data_c_pins[] = {
3233 /* RX, TX */
3234 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3235};
3236static const unsigned int scif4_data_c_mux[] = {
3237 RX4_C_MARK, TX4_C_MARK,
3238};
3239/* - SCIF5 ------------------------------------------------------------------ */
3240static const unsigned int scif5_data_pins[] = {
3241 /* RX, TX */
3242 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3243};
3244static const unsigned int scif5_data_mux[] = {
3245 RX5_MARK, TX5_MARK,
3246};
3247static const unsigned int scif5_data_b_pins[] = {
3248 /* RX, TX */
3249 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3250};
3251static const unsigned int scif5_data_b_mux[] = {
3252 RX5_B_MARK, TX5_B_MARK,
3253};
3254/* - SCIFA0 ----------------------------------------------------------------- */
3255static const unsigned int scifa0_data_pins[] = {
3256 /* RXD, TXD */
3257 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3258};
3259static const unsigned int scifa0_data_mux[] = {
3260 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3261};
3262static const unsigned int scifa0_data_b_pins[] = {
3263 /* RXD, TXD */
3264 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3265};
3266static const unsigned int scifa0_data_b_mux[] = {
3267 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3268};
3269/* - SCIFA1 ----------------------------------------------------------------- */
3270static const unsigned int scifa1_data_pins[] = {
3271 /* RXD, TXD */
3272 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3273};
3274static const unsigned int scifa1_data_mux[] = {
3275 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3276};
3277static const unsigned int scifa1_clk_pins[] = {
3278 /* SCK */
3279 RCAR_GP_PIN(3, 10),
3280};
3281static const unsigned int scifa1_clk_mux[] = {
3282 SCIFA1_SCK_MARK,
3283};
3284static const unsigned int scifa1_data_b_pins[] = {
3285 /* RXD, TXD */
3286 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3287};
3288static const unsigned int scifa1_data_b_mux[] = {
3289 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3290};
3291static const unsigned int scifa1_clk_b_pins[] = {
3292 /* SCK */
3293 RCAR_GP_PIN(1, 0),
3294};
3295static const unsigned int scifa1_clk_b_mux[] = {
3296 SCIFA1_SCK_B_MARK,
3297};
3298static const unsigned int scifa1_data_c_pins[] = {
3299 /* RXD, TXD */
3300 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3301};
3302static const unsigned int scifa1_data_c_mux[] = {
3303 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3304};
3305/* - SCIFA2 ----------------------------------------------------------------- */
3306static const unsigned int scifa2_data_pins[] = {
3307 /* RXD, TXD */
3308 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3309};
3310static const unsigned int scifa2_data_mux[] = {
3311 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3312};
3313static const unsigned int scifa2_clk_pins[] = {
3314 /* SCK */
3315 RCAR_GP_PIN(3, 18),
3316};
3317static const unsigned int scifa2_clk_mux[] = {
3318 SCIFA2_SCK_MARK,
3319};
3320static const unsigned int scifa2_data_b_pins[] = {
3321 /* RXD, TXD */
3322 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3323};
3324static const unsigned int scifa2_data_b_mux[] = {
3325 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3326};
3327/* - SCIFA3 ----------------------------------------------------------------- */
3328static const unsigned int scifa3_data_pins[] = {
3329 /* RXD, TXD */
3330 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3331};
3332static const unsigned int scifa3_data_mux[] = {
3333 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3334};
3335static const unsigned int scifa3_clk_pins[] = {
3336 /* SCK */
3337 RCAR_GP_PIN(3, 23),
3338};
3339static const unsigned int scifa3_clk_mux[] = {
3340 SCIFA3_SCK_MARK,
3341};
3342static const unsigned int scifa3_data_b_pins[] = {
3343 /* RXD, TXD */
3344 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3345};
3346static const unsigned int scifa3_data_b_mux[] = {
3347 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3348};
3349static const unsigned int scifa3_clk_b_pins[] = {
3350 /* SCK */
3351 RCAR_GP_PIN(4, 8),
3352};
3353static const unsigned int scifa3_clk_b_mux[] = {
3354 SCIFA3_SCK_B_MARK,
3355};
3356static const unsigned int scifa3_data_c_pins[] = {
3357 /* RXD, TXD */
3358 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3359};
3360static const unsigned int scifa3_data_c_mux[] = {
3361 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3362};
3363static const unsigned int scifa3_clk_c_pins[] = {
3364 /* SCK */
3365 RCAR_GP_PIN(7, 22),
3366};
3367static const unsigned int scifa3_clk_c_mux[] = {
3368 SCIFA3_SCK_C_MARK,
3369};
3370/* - SCIFA4 ----------------------------------------------------------------- */
3371static const unsigned int scifa4_data_pins[] = {
3372 /* RXD, TXD */
3373 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3374};
3375static const unsigned int scifa4_data_mux[] = {
3376 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3377};
3378static const unsigned int scifa4_data_b_pins[] = {
3379 /* RXD, TXD */
3380 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3381};
3382static const unsigned int scifa4_data_b_mux[] = {
3383 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3384};
3385static const unsigned int scifa4_data_c_pins[] = {
3386 /* RXD, TXD */
3387 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3388};
3389static const unsigned int scifa4_data_c_mux[] = {
3390 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3391};
3392/* - SCIFA5 ----------------------------------------------------------------- */
3393static const unsigned int scifa5_data_pins[] = {
3394 /* RXD, TXD */
3395 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3396};
3397static const unsigned int scifa5_data_mux[] = {
3398 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3399};
3400static const unsigned int scifa5_data_b_pins[] = {
3401 /* RXD, TXD */
3402 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3403};
3404static const unsigned int scifa5_data_b_mux[] = {
3405 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3406};
3407static const unsigned int scifa5_data_c_pins[] = {
3408 /* RXD, TXD */
3409 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3410};
3411static const unsigned int scifa5_data_c_mux[] = {
3412 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3413};
3414/* - SCIFB0 ----------------------------------------------------------------- */
3415static const unsigned int scifb0_data_pins[] = {
3416 /* RXD, TXD */
3417 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3418};
3419static const unsigned int scifb0_data_mux[] = {
3420 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3421};
3422static const unsigned int scifb0_clk_pins[] = {
3423 /* SCK */
3424 RCAR_GP_PIN(7, 2),
3425};
3426static const unsigned int scifb0_clk_mux[] = {
3427 SCIFB0_SCK_MARK,
3428};
3429static const unsigned int scifb0_ctrl_pins[] = {
3430 /* RTS, CTS */
3431 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3432};
3433static const unsigned int scifb0_ctrl_mux[] = {
3434 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3435};
3436static const unsigned int scifb0_data_b_pins[] = {
3437 /* RXD, TXD */
3438 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3439};
3440static const unsigned int scifb0_data_b_mux[] = {
3441 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3442};
3443static const unsigned int scifb0_clk_b_pins[] = {
3444 /* SCK */
3445 RCAR_GP_PIN(5, 31),
3446};
3447static const unsigned int scifb0_clk_b_mux[] = {
3448 SCIFB0_SCK_B_MARK,
3449};
3450static const unsigned int scifb0_ctrl_b_pins[] = {
3451 /* RTS, CTS */
3452 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3453};
3454static const unsigned int scifb0_ctrl_b_mux[] = {
3455 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3456};
3457static const unsigned int scifb0_data_c_pins[] = {
3458 /* RXD, TXD */
3459 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3460};
3461static const unsigned int scifb0_data_c_mux[] = {
3462 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3463};
3464static const unsigned int scifb0_clk_c_pins[] = {
3465 /* SCK */
3466 RCAR_GP_PIN(2, 30),
3467};
3468static const unsigned int scifb0_clk_c_mux[] = {
3469 SCIFB0_SCK_C_MARK,
3470};
3471static const unsigned int scifb0_data_d_pins[] = {
3472 /* RXD, TXD */
3473 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3474};
3475static const unsigned int scifb0_data_d_mux[] = {
3476 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3477};
3478static const unsigned int scifb0_clk_d_pins[] = {
3479 /* SCK */
3480 RCAR_GP_PIN(4, 17),
3481};
3482static const unsigned int scifb0_clk_d_mux[] = {
3483 SCIFB0_SCK_D_MARK,
3484};
3485/* - SCIFB1 ----------------------------------------------------------------- */
3486static const unsigned int scifb1_data_pins[] = {
3487 /* RXD, TXD */
3488 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3489};
3490static const unsigned int scifb1_data_mux[] = {
3491 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3492};
3493static const unsigned int scifb1_clk_pins[] = {
3494 /* SCK */
3495 RCAR_GP_PIN(7, 7),
3496};
3497static const unsigned int scifb1_clk_mux[] = {
3498 SCIFB1_SCK_MARK,
3499};
3500static const unsigned int scifb1_ctrl_pins[] = {
3501 /* RTS, CTS */
3502 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3503};
3504static const unsigned int scifb1_ctrl_mux[] = {
3505 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3506};
3507static const unsigned int scifb1_data_b_pins[] = {
3508 /* RXD, TXD */
3509 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3510};
3511static const unsigned int scifb1_data_b_mux[] = {
3512 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3513};
3514static const unsigned int scifb1_clk_b_pins[] = {
3515 /* SCK */
3516 RCAR_GP_PIN(1, 3),
3517};
3518static const unsigned int scifb1_clk_b_mux[] = {
3519 SCIFB1_SCK_B_MARK,
3520};
3521static const unsigned int scifb1_data_c_pins[] = {
3522 /* RXD, TXD */
3523 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3524};
3525static const unsigned int scifb1_data_c_mux[] = {
3526 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3527};
3528static const unsigned int scifb1_clk_c_pins[] = {
3529 /* SCK */
3530 RCAR_GP_PIN(7, 11),
3531};
3532static const unsigned int scifb1_clk_c_mux[] = {
3533 SCIFB1_SCK_C_MARK,
3534};
3535static const unsigned int scifb1_data_d_pins[] = {
3536 /* RXD, TXD */
3537 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3538};
3539static const unsigned int scifb1_data_d_mux[] = {
3540 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3541};
3542/* - SCIFB2 ----------------------------------------------------------------- */
3543static const unsigned int scifb2_data_pins[] = {
3544 /* RXD, TXD */
3545 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3546};
3547static const unsigned int scifb2_data_mux[] = {
3548 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3549};
3550static const unsigned int scifb2_clk_pins[] = {
3551 /* SCK */
3552 RCAR_GP_PIN(4, 15),
3553};
3554static const unsigned int scifb2_clk_mux[] = {
3555 SCIFB2_SCK_MARK,
3556};
3557static const unsigned int scifb2_ctrl_pins[] = {
3558 /* RTS, CTS */
3559 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3560};
3561static const unsigned int scifb2_ctrl_mux[] = {
3562 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3563};
3564static const unsigned int scifb2_data_b_pins[] = {
3565 /* RXD, TXD */
3566 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3567};
3568static const unsigned int scifb2_data_b_mux[] = {
3569 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3570};
3571static const unsigned int scifb2_clk_b_pins[] = {
3572 /* SCK */
3573 RCAR_GP_PIN(5, 31),
3574};
3575static const unsigned int scifb2_clk_b_mux[] = {
3576 SCIFB2_SCK_B_MARK,
3577};
3578static const unsigned int scifb2_ctrl_b_pins[] = {
3579 /* RTS, CTS */
3580 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3581};
3582static const unsigned int scifb2_ctrl_b_mux[] = {
3583 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3584};
3585static const unsigned int scifb2_data_c_pins[] = {
3586 /* RXD, TXD */
3587 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3588};
3589static const unsigned int scifb2_data_c_mux[] = {
3590 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3591};
3592static const unsigned int scifb2_clk_c_pins[] = {
3593 /* SCK */
3594 RCAR_GP_PIN(5, 27),
3595};
3596static const unsigned int scifb2_clk_c_mux[] = {
3597 SCIFB2_SCK_C_MARK,
3598};
3599static const unsigned int scifb2_data_d_pins[] = {
3600 /* RXD, TXD */
3601 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3602};
3603static const unsigned int scifb2_data_d_mux[] = {
3604 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3605};
3606/* - SDHI0 ------------------------------------------------------------------ */
3607static const unsigned int sdhi0_data1_pins[] = {
3608 /* D0 */
3609 RCAR_GP_PIN(6, 2),
3610};
3611static const unsigned int sdhi0_data1_mux[] = {
3612 SD0_DATA0_MARK,
3613};
3614static const unsigned int sdhi0_data4_pins[] = {
3615 /* D[0:3] */
3616 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3617 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3618};
3619static const unsigned int sdhi0_data4_mux[] = {
3620 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3621};
3622static const unsigned int sdhi0_ctrl_pins[] = {
3623 /* CLK, CMD */
3624 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3625};
3626static const unsigned int sdhi0_ctrl_mux[] = {
3627 SD0_CLK_MARK, SD0_CMD_MARK,
3628};
3629static const unsigned int sdhi0_cd_pins[] = {
3630 /* CD */
3631 RCAR_GP_PIN(6, 6),
3632};
3633static const unsigned int sdhi0_cd_mux[] = {
3634 SD0_CD_MARK,
3635};
3636static const unsigned int sdhi0_wp_pins[] = {
3637 /* WP */
3638 RCAR_GP_PIN(6, 7),
3639};
3640static const unsigned int sdhi0_wp_mux[] = {
3641 SD0_WP_MARK,
3642};
3643/* - SDHI1 ------------------------------------------------------------------ */
3644static const unsigned int sdhi1_data1_pins[] = {
3645 /* D0 */
3646 RCAR_GP_PIN(6, 10),
3647};
3648static const unsigned int sdhi1_data1_mux[] = {
3649 SD1_DATA0_MARK,
3650};
3651static const unsigned int sdhi1_data4_pins[] = {
3652 /* D[0:3] */
3653 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3654 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3655};
3656static const unsigned int sdhi1_data4_mux[] = {
3657 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3658};
3659static const unsigned int sdhi1_ctrl_pins[] = {
3660 /* CLK, CMD */
3661 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3662};
3663static const unsigned int sdhi1_ctrl_mux[] = {
3664 SD1_CLK_MARK, SD1_CMD_MARK,
3665};
3666static const unsigned int sdhi1_cd_pins[] = {
3667 /* CD */
3668 RCAR_GP_PIN(6, 14),
3669};
3670static const unsigned int sdhi1_cd_mux[] = {
3671 SD1_CD_MARK,
3672};
3673static const unsigned int sdhi1_wp_pins[] = {
3674 /* WP */
3675 RCAR_GP_PIN(6, 15),
3676};
3677static const unsigned int sdhi1_wp_mux[] = {
3678 SD1_WP_MARK,
3679};
3680/* - SDHI2 ------------------------------------------------------------------ */
3681static const unsigned int sdhi2_data1_pins[] = {
3682 /* D0 */
3683 RCAR_GP_PIN(6, 18),
3684};
3685static const unsigned int sdhi2_data1_mux[] = {
3686 SD2_DATA0_MARK,
3687};
3688static const unsigned int sdhi2_data4_pins[] = {
3689 /* D[0:3] */
3690 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3691 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3692};
3693static const unsigned int sdhi2_data4_mux[] = {
3694 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3695};
3696static const unsigned int sdhi2_ctrl_pins[] = {
3697 /* CLK, CMD */
3698 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3699};
3700static const unsigned int sdhi2_ctrl_mux[] = {
3701 SD2_CLK_MARK, SD2_CMD_MARK,
3702};
3703static const unsigned int sdhi2_cd_pins[] = {
3704 /* CD */
3705 RCAR_GP_PIN(6, 22),
3706};
3707static const unsigned int sdhi2_cd_mux[] = {
3708 SD2_CD_MARK,
3709};
3710static const unsigned int sdhi2_wp_pins[] = {
3711 /* WP */
3712 RCAR_GP_PIN(6, 23),
3713};
3714static const unsigned int sdhi2_wp_mux[] = {
3715 SD2_WP_MARK,
3716};
b664cd1f
KM
3717
3718/* - SSI -------------------------------------------------------------------- */
3719static const unsigned int ssi0_data_pins[] = {
3720 /* SDATA */
3721 RCAR_GP_PIN(2, 2),
3722};
3723
3724static const unsigned int ssi0_data_mux[] = {
3725 SSI_SDATA0_MARK,
3726};
3727
3728static const unsigned int ssi0_data_b_pins[] = {
3729 /* SDATA */
3730 RCAR_GP_PIN(3, 4),
3731};
3732
3733static const unsigned int ssi0_data_b_mux[] = {
3734 SSI_SDATA0_B_MARK,
3735};
3736
3737static const unsigned int ssi0129_ctrl_pins[] = {
3738 /* SCK, WS */
3739 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3740};
3741
3742static const unsigned int ssi0129_ctrl_mux[] = {
3743 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3744};
3745
3746static const unsigned int ssi0129_ctrl_b_pins[] = {
3747 /* SCK, WS */
3748 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3749};
3750
3751static const unsigned int ssi0129_ctrl_b_mux[] = {
3752 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3753};
3754
3755static const unsigned int ssi1_data_pins[] = {
3756 /* SDATA */
3757 RCAR_GP_PIN(2, 5),
3758};
3759
3760static const unsigned int ssi1_data_mux[] = {
3761 SSI_SDATA1_MARK,
3762};
3763
3764static const unsigned int ssi1_data_b_pins[] = {
3765 /* SDATA */
3766 RCAR_GP_PIN(3, 7),
3767};
3768
3769static const unsigned int ssi1_data_b_mux[] = {
3770 SSI_SDATA1_B_MARK,
3771};
3772
3773static const unsigned int ssi1_ctrl_pins[] = {
3774 /* SCK, WS */
3775 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3776};
3777
3778static const unsigned int ssi1_ctrl_mux[] = {
3779 SSI_SCK1_MARK, SSI_WS1_MARK,
3780};
3781
3782static const unsigned int ssi1_ctrl_b_pins[] = {
3783 /* SCK, WS */
3784 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3785};
3786
3787static const unsigned int ssi1_ctrl_b_mux[] = {
3788 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3789};
3790
3791static const unsigned int ssi2_data_pins[] = {
3792 /* SDATA */
3793 RCAR_GP_PIN(2, 8),
3794};
3795
3796static const unsigned int ssi2_data_mux[] = {
3797 SSI_SDATA2_MARK,
3798};
3799
3800static const unsigned int ssi2_ctrl_pins[] = {
3801 /* SCK, WS */
3802 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3803};
3804
3805static const unsigned int ssi2_ctrl_mux[] = {
3806 SSI_SCK2_MARK, SSI_WS2_MARK,
3807};
3808
3809static const unsigned int ssi3_data_pins[] = {
3810 /* SDATA */
3811 RCAR_GP_PIN(2, 11),
3812};
3813
3814static const unsigned int ssi3_data_mux[] = {
3815 SSI_SDATA3_MARK,
3816};
3817
3818static const unsigned int ssi34_ctrl_pins[] = {
3819 /* SCK, WS */
3820 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3821};
3822
3823static const unsigned int ssi34_ctrl_mux[] = {
3824 SSI_SCK34_MARK, SSI_WS34_MARK,
3825};
3826
3827static const unsigned int ssi4_data_pins[] = {
3828 /* SDATA */
3829 RCAR_GP_PIN(2, 14),
3830};
3831
3832static const unsigned int ssi4_data_mux[] = {
3833 SSI_SDATA4_MARK,
3834};
3835
3836static const unsigned int ssi4_ctrl_pins[] = {
3837 /* SCK, WS */
3838 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3839};
3840
3841static const unsigned int ssi4_ctrl_mux[] = {
3842 SSI_SCK4_MARK, SSI_WS4_MARK,
3843};
3844
3845static const unsigned int ssi5_data_pins[] = {
3846 /* SDATA */
3847 RCAR_GP_PIN(2, 17),
3848};
3849
3850static const unsigned int ssi5_data_mux[] = {
3851 SSI_SDATA5_MARK,
3852};
3853
3854static const unsigned int ssi5_ctrl_pins[] = {
3855 /* SCK, WS */
3856 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3857};
3858
3859static const unsigned int ssi5_ctrl_mux[] = {
3860 SSI_SCK5_MARK, SSI_WS5_MARK,
3861};
3862
3863static const unsigned int ssi6_data_pins[] = {
3864 /* SDATA */
3865 RCAR_GP_PIN(2, 20),
3866};
3867
3868static const unsigned int ssi6_data_mux[] = {
3869 SSI_SDATA6_MARK,
3870};
3871
3872static const unsigned int ssi6_ctrl_pins[] = {
3873 /* SCK, WS */
3874 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
3875};
3876
3877static const unsigned int ssi6_ctrl_mux[] = {
3878 SSI_SCK6_MARK, SSI_WS6_MARK,
3879};
3880
3881static const unsigned int ssi7_data_pins[] = {
3882 /* SDATA */
3883 RCAR_GP_PIN(2, 23),
3884};
3885
3886static const unsigned int ssi7_data_mux[] = {
3887 SSI_SDATA7_MARK,
3888};
3889
3890static const unsigned int ssi7_data_b_pins[] = {
3891 /* SDATA */
3892 RCAR_GP_PIN(3, 12),
3893};
3894
3895static const unsigned int ssi7_data_b_mux[] = {
3896 SSI_SDATA7_B_MARK,
3897};
3898
3899static const unsigned int ssi78_ctrl_pins[] = {
3900 /* SCK, WS */
3901 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3902};
3903
3904static const unsigned int ssi78_ctrl_mux[] = {
3905 SSI_SCK78_MARK, SSI_WS78_MARK,
3906};
3907
3908static const unsigned int ssi78_ctrl_b_pins[] = {
3909 /* SCK, WS */
3910 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3911};
3912
3913static const unsigned int ssi78_ctrl_b_mux[] = {
3914 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3915};
3916
3917static const unsigned int ssi8_data_pins[] = {
3918 /* SDATA */
3919 RCAR_GP_PIN(2, 24),
3920};
3921
3922static const unsigned int ssi8_data_mux[] = {
3923 SSI_SDATA8_MARK,
3924};
3925
3926static const unsigned int ssi8_data_b_pins[] = {
3927 /* SDATA */
3928 RCAR_GP_PIN(3, 13),
3929};
3930
3931static const unsigned int ssi8_data_b_mux[] = {
3932 SSI_SDATA8_B_MARK,
3933};
3934
3935static const unsigned int ssi9_data_pins[] = {
3936 /* SDATA */
3937 RCAR_GP_PIN(2, 27),
3938};
3939
3940static const unsigned int ssi9_data_mux[] = {
3941 SSI_SDATA9_MARK,
3942};
3943
3944static const unsigned int ssi9_data_b_pins[] = {
3945 /* SDATA */
3946 RCAR_GP_PIN(3, 18),
3947};
3948
3949static const unsigned int ssi9_data_b_mux[] = {
3950 SSI_SDATA9_B_MARK,
3951};
3952
3953static const unsigned int ssi9_ctrl_pins[] = {
3954 /* SCK, WS */
3955 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
3956};
3957
3958static const unsigned int ssi9_ctrl_mux[] = {
3959 SSI_SCK9_MARK, SSI_WS9_MARK,
3960};
3961
3962static const unsigned int ssi9_ctrl_b_pins[] = {
3963 /* SCK, WS */
3964 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3965};
3966
3967static const unsigned int ssi9_ctrl_b_mux[] = {
3968 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3969};
3970
50884519 3971/* - USB0 ------------------------------------------------------------------- */
5e5a298c
VB
3972static const unsigned int usb0_pins[] = {
3973 RCAR_GP_PIN(7, 23), /* PWEN */
3974 RCAR_GP_PIN(7, 24), /* OVC */
50884519 3975};
5e5a298c 3976static const unsigned int usb0_mux[] = {
50884519 3977 USB0_PWEN_MARK,
50884519
HN
3978 USB0_OVC_MARK,
3979};
3980/* - USB1 ------------------------------------------------------------------- */
5e5a298c
VB
3981static const unsigned int usb1_pins[] = {
3982 RCAR_GP_PIN(7, 25), /* PWEN */
3983 RCAR_GP_PIN(6, 30), /* OVC */
50884519 3984};
5e5a298c 3985static const unsigned int usb1_mux[] = {
50884519 3986 USB1_PWEN_MARK,
50884519
HN
3987 USB1_OVC_MARK,
3988};
8e32c967
VB
3989/* - VIN0 ------------------------------------------------------------------- */
3990static const union vin_data vin0_data_pins = {
3991 .data24 = {
3992 /* B */
3993 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
3994 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3995 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3996 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3997 /* G */
3998 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3999 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4000 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4001 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4002 /* R */
4003 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4004 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4005 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4006 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4007 },
4008};
4009static const union vin_data vin0_data_mux = {
4010 .data24 = {
4011 /* B */
4012 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4013 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4014 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4015 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4016 /* G */
4017 VI0_G0_MARK, VI0_G1_MARK,
4018 VI0_G2_MARK, VI0_G3_MARK,
4019 VI0_G4_MARK, VI0_G5_MARK,
4020 VI0_G6_MARK, VI0_G7_MARK,
4021 /* R */
4022 VI0_R0_MARK, VI0_R1_MARK,
4023 VI0_R2_MARK, VI0_R3_MARK,
4024 VI0_R4_MARK, VI0_R5_MARK,
4025 VI0_R6_MARK, VI0_R7_MARK,
4026 },
4027};
4028static const unsigned int vin0_data18_pins[] = {
4029 /* B */
4030 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4031 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4032 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4033 /* G */
4034 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4035 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4036 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4037 /* R */
4038 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4039 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4040 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4041};
4042static const unsigned int vin0_data18_mux[] = {
4043 /* B */
4044 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4045 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4046 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4047 /* G */
4048 VI0_G2_MARK, VI0_G3_MARK,
4049 VI0_G4_MARK, VI0_G5_MARK,
4050 VI0_G6_MARK, VI0_G7_MARK,
4051 /* R */
4052 VI0_R2_MARK, VI0_R3_MARK,
4053 VI0_R4_MARK, VI0_R5_MARK,
4054 VI0_R6_MARK, VI0_R7_MARK,
4055};
4056static const unsigned int vin0_sync_pins[] = {
4057 RCAR_GP_PIN(4, 3), /* HSYNC */
4058 RCAR_GP_PIN(4, 4), /* VSYNC */
4059};
4060static const unsigned int vin0_sync_mux[] = {
4061 VI0_HSYNC_N_MARK,
4062 VI0_VSYNC_N_MARK,
4063};
4064static const unsigned int vin0_field_pins[] = {
4065 RCAR_GP_PIN(4, 2),
4066};
4067static const unsigned int vin0_field_mux[] = {
4068 VI0_FIELD_MARK,
4069};
4070static const unsigned int vin0_clkenb_pins[] = {
4071 RCAR_GP_PIN(4, 1),
4072};
4073static const unsigned int vin0_clkenb_mux[] = {
4074 VI0_CLKENB_MARK,
4075};
4076static const unsigned int vin0_clk_pins[] = {
4077 RCAR_GP_PIN(4, 0),
4078};
4079static const unsigned int vin0_clk_mux[] = {
4080 VI0_CLK_MARK,
4081};
4082/* - VIN1 ----------------------------------------------------------------- */
4083static const unsigned int vin1_data8_pins[] = {
4084 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4085 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4086 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4087 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4088};
4089static const unsigned int vin1_data8_mux[] = {
4090 VI1_DATA0_MARK, VI1_DATA1_MARK,
4091 VI1_DATA2_MARK, VI1_DATA3_MARK,
4092 VI1_DATA4_MARK, VI1_DATA5_MARK,
4093 VI1_DATA6_MARK, VI1_DATA7_MARK,
4094};
4095static const unsigned int vin1_sync_pins[] = {
4096 RCAR_GP_PIN(5, 0), /* HSYNC */
4097 RCAR_GP_PIN(5, 1), /* VSYNC */
4098};
4099static const unsigned int vin1_sync_mux[] = {
4100 VI1_HSYNC_N_MARK,
4101 VI1_VSYNC_N_MARK,
4102};
4103static const unsigned int vin1_field_pins[] = {
4104 RCAR_GP_PIN(5, 3),
4105};
4106static const unsigned int vin1_field_mux[] = {
4107 VI1_FIELD_MARK,
4108};
4109static const unsigned int vin1_clkenb_pins[] = {
4110 RCAR_GP_PIN(5, 2),
4111};
4112static const unsigned int vin1_clkenb_mux[] = {
4113 VI1_CLKENB_MARK,
4114};
4115static const unsigned int vin1_clk_pins[] = {
4116 RCAR_GP_PIN(5, 4),
4117};
4118static const unsigned int vin1_clk_mux[] = {
4119 VI1_CLK_MARK,
4120};
4121static const union vin_data vin1_b_data_pins = {
4122 .data24 = {
4123 /* B */
4124 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4125 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4126 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4127 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4128 /* G */
4129 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4130 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4131 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4132 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4133 /* R */
4134 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4135 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4136 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4137 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4138 },
4139};
4140static const union vin_data vin1_b_data_mux = {
4141 .data24 = {
4142 /* B */
4143 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4144 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4145 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4146 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4147 /* G */
4148 VI1_G0_B_MARK, VI1_G1_B_MARK,
4149 VI1_G2_B_MARK, VI1_G3_B_MARK,
4150 VI1_G4_B_MARK, VI1_G5_B_MARK,
4151 VI1_G6_B_MARK, VI1_G7_B_MARK,
4152 /* R */
4153 VI1_R0_B_MARK, VI1_R1_B_MARK,
4154 VI1_R2_B_MARK, VI1_R3_B_MARK,
4155 VI1_R4_B_MARK, VI1_R5_B_MARK,
4156 VI1_R6_B_MARK, VI1_R7_B_MARK,
4157 },
4158};
4159static const unsigned int vin1_b_data18_pins[] = {
4160 /* B */
4161 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4162 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4163 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4164 /* G */
4165 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4166 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4167 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4168 /* R */
4169 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4170 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4171 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4172};
4173static const unsigned int vin1_b_data18_mux[] = {
4174 /* B */
4175 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4176 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4177 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4178 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4179 /* G */
4180 VI1_G0_B_MARK, VI1_G1_B_MARK,
4181 VI1_G2_B_MARK, VI1_G3_B_MARK,
4182 VI1_G4_B_MARK, VI1_G5_B_MARK,
4183 VI1_G6_B_MARK, VI1_G7_B_MARK,
4184 /* R */
4185 VI1_R0_B_MARK, VI1_R1_B_MARK,
4186 VI1_R2_B_MARK, VI1_R3_B_MARK,
4187 VI1_R4_B_MARK, VI1_R5_B_MARK,
4188 VI1_R6_B_MARK, VI1_R7_B_MARK,
4189};
4190static const unsigned int vin1_b_sync_pins[] = {
4191 RCAR_GP_PIN(3, 17), /* HSYNC */
4192 RCAR_GP_PIN(3, 18), /* VSYNC */
4193};
4194static const unsigned int vin1_b_sync_mux[] = {
4195 VI1_HSYNC_N_B_MARK,
4196 VI1_VSYNC_N_B_MARK,
4197};
4198static const unsigned int vin1_b_field_pins[] = {
4199 RCAR_GP_PIN(3, 20),
4200};
4201static const unsigned int vin1_b_field_mux[] = {
4202 VI1_FIELD_B_MARK,
4203};
4204static const unsigned int vin1_b_clkenb_pins[] = {
4205 RCAR_GP_PIN(3, 19),
4206};
4207static const unsigned int vin1_b_clkenb_mux[] = {
4208 VI1_CLKENB_B_MARK,
4209};
4210static const unsigned int vin1_b_clk_pins[] = {
4211 RCAR_GP_PIN(3, 16),
4212};
4213static const unsigned int vin1_b_clk_mux[] = {
4214 VI1_CLK_B_MARK,
4215};
4216/* - VIN2 ----------------------------------------------------------------- */
4217static const unsigned int vin2_data8_pins[] = {
4218 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4219 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4220 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4221 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4222};
4223static const unsigned int vin2_data8_mux[] = {
4224 VI2_DATA0_MARK, VI2_DATA1_MARK,
4225 VI2_DATA2_MARK, VI2_DATA3_MARK,
4226 VI2_DATA4_MARK, VI2_DATA5_MARK,
4227 VI2_DATA6_MARK, VI2_DATA7_MARK,
4228};
4229static const unsigned int vin2_sync_pins[] = {
4230 RCAR_GP_PIN(4, 15), /* HSYNC */
4231 RCAR_GP_PIN(4, 16), /* VSYNC */
4232};
4233static const unsigned int vin2_sync_mux[] = {
4234 VI2_HSYNC_N_MARK,
4235 VI2_VSYNC_N_MARK,
4236};
4237static const unsigned int vin2_field_pins[] = {
4238 RCAR_GP_PIN(4, 18),
4239};
4240static const unsigned int vin2_field_mux[] = {
4241 VI2_FIELD_MARK,
4242};
4243static const unsigned int vin2_clkenb_pins[] = {
4244 RCAR_GP_PIN(4, 17),
4245};
4246static const unsigned int vin2_clkenb_mux[] = {
4247 VI2_CLKENB_MARK,
4248};
4249static const unsigned int vin2_clk_pins[] = {
4250 RCAR_GP_PIN(4, 19),
4251};
4252static const unsigned int vin2_clk_mux[] = {
4253 VI2_CLK_MARK,
4254};
4255
50884519 4256static const struct sh_pfc_pin_group pinmux_groups[] = {
c57a05b0
KM
4257 SH_PFC_PIN_GROUP(audio_clk_a),
4258 SH_PFC_PIN_GROUP(audio_clk_b),
4259 SH_PFC_PIN_GROUP(audio_clk_b_b),
4260 SH_PFC_PIN_GROUP(audio_clk_c),
4261 SH_PFC_PIN_GROUP(audio_clkout),
0e938675
SS
4262 SH_PFC_PIN_GROUP(can0_data),
4263 SH_PFC_PIN_GROUP(can0_data_b),
4264 SH_PFC_PIN_GROUP(can0_data_c),
4265 SH_PFC_PIN_GROUP(can0_data_d),
4266 SH_PFC_PIN_GROUP(can0_data_e),
4267 SH_PFC_PIN_GROUP(can0_data_f),
4268 SH_PFC_PIN_GROUP(can1_data),
4269 SH_PFC_PIN_GROUP(can1_data_b),
4270 SH_PFC_PIN_GROUP(can1_data_c),
4271 SH_PFC_PIN_GROUP(can1_data_d),
4272 SH_PFC_PIN_GROUP(can_clk),
4273 SH_PFC_PIN_GROUP(can_clk_b),
4274 SH_PFC_PIN_GROUP(can_clk_c),
4275 SH_PFC_PIN_GROUP(can_clk_d),
50884519
HN
4276 SH_PFC_PIN_GROUP(du_rgb666),
4277 SH_PFC_PIN_GROUP(du_rgb888),
4278 SH_PFC_PIN_GROUP(du_clk_out_0),
4279 SH_PFC_PIN_GROUP(du_clk_out_1),
bc41f9f1 4280 SH_PFC_PIN_GROUP(du_sync),
d10046e2
LP
4281 SH_PFC_PIN_GROUP(du_oddf),
4282 SH_PFC_PIN_GROUP(du_cde),
4283 SH_PFC_PIN_GROUP(du_disp),
50884519
HN
4284 SH_PFC_PIN_GROUP(du0_clk_in),
4285 SH_PFC_PIN_GROUP(du1_clk_in),
bc41f9f1
LP
4286 SH_PFC_PIN_GROUP(du1_clk_in_b),
4287 SH_PFC_PIN_GROUP(du1_clk_in_c),
50884519
HN
4288 SH_PFC_PIN_GROUP(eth_link),
4289 SH_PFC_PIN_GROUP(eth_magic),
4290 SH_PFC_PIN_GROUP(eth_mdio),
4291 SH_PFC_PIN_GROUP(eth_rmii),
7d98fd32
NI
4292 SH_PFC_PIN_GROUP(hscif0_data),
4293 SH_PFC_PIN_GROUP(hscif0_clk),
4294 SH_PFC_PIN_GROUP(hscif0_ctrl),
4295 SH_PFC_PIN_GROUP(hscif0_data_b),
4296 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4297 SH_PFC_PIN_GROUP(hscif0_data_c),
4298 SH_PFC_PIN_GROUP(hscif0_clk_c),
4299 SH_PFC_PIN_GROUP(hscif1_data),
4300 SH_PFC_PIN_GROUP(hscif1_clk),
4301 SH_PFC_PIN_GROUP(hscif1_ctrl),
4302 SH_PFC_PIN_GROUP(hscif1_data_b),
4303 SH_PFC_PIN_GROUP(hscif1_data_c),
4304 SH_PFC_PIN_GROUP(hscif1_clk_c),
4305 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4306 SH_PFC_PIN_GROUP(hscif1_data_d),
4307 SH_PFC_PIN_GROUP(hscif1_data_e),
4308 SH_PFC_PIN_GROUP(hscif1_clk_e),
4309 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4310 SH_PFC_PIN_GROUP(hscif2_data),
4311 SH_PFC_PIN_GROUP(hscif2_clk),
4312 SH_PFC_PIN_GROUP(hscif2_ctrl),
4313 SH_PFC_PIN_GROUP(hscif2_data_b),
4314 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4315 SH_PFC_PIN_GROUP(hscif2_data_c),
4316 SH_PFC_PIN_GROUP(hscif2_clk_c),
4317 SH_PFC_PIN_GROUP(hscif2_data_d),
a5ffaf64
VB
4318 SH_PFC_PIN_GROUP(i2c0),
4319 SH_PFC_PIN_GROUP(i2c0_b),
4320 SH_PFC_PIN_GROUP(i2c0_c),
4321 SH_PFC_PIN_GROUP(i2c1),
4322 SH_PFC_PIN_GROUP(i2c1_b),
4323 SH_PFC_PIN_GROUP(i2c1_c),
4324 SH_PFC_PIN_GROUP(i2c1_d),
4325 SH_PFC_PIN_GROUP(i2c1_e),
4326 SH_PFC_PIN_GROUP(i2c2),
4327 SH_PFC_PIN_GROUP(i2c2_b),
4328 SH_PFC_PIN_GROUP(i2c2_c),
4329 SH_PFC_PIN_GROUP(i2c2_d),
4330 SH_PFC_PIN_GROUP(i2c3),
4331 SH_PFC_PIN_GROUP(i2c3_b),
4332 SH_PFC_PIN_GROUP(i2c3_c),
4333 SH_PFC_PIN_GROUP(i2c3_d),
4334 SH_PFC_PIN_GROUP(i2c4),
4335 SH_PFC_PIN_GROUP(i2c4_b),
4336 SH_PFC_PIN_GROUP(i2c4_c),
67871413
WS
4337 SH_PFC_PIN_GROUP(i2c7),
4338 SH_PFC_PIN_GROUP(i2c7_b),
4339 SH_PFC_PIN_GROUP(i2c7_c),
4340 SH_PFC_PIN_GROUP(i2c8),
4341 SH_PFC_PIN_GROUP(i2c8_b),
4342 SH_PFC_PIN_GROUP(i2c8_c),
50884519
HN
4343 SH_PFC_PIN_GROUP(intc_irq0),
4344 SH_PFC_PIN_GROUP(intc_irq1),
4345 SH_PFC_PIN_GROUP(intc_irq2),
4346 SH_PFC_PIN_GROUP(intc_irq3),
8271ee96 4347 SH_PFC_PIN_GROUP(mlb_3pin),
50884519
HN
4348 SH_PFC_PIN_GROUP(mmc_data1),
4349 SH_PFC_PIN_GROUP(mmc_data4),
4350 SH_PFC_PIN_GROUP(mmc_data8),
4351 SH_PFC_PIN_GROUP(mmc_ctrl),
4352 SH_PFC_PIN_GROUP(msiof0_clk),
4353 SH_PFC_PIN_GROUP(msiof0_sync),
4354 SH_PFC_PIN_GROUP(msiof0_ss1),
4355 SH_PFC_PIN_GROUP(msiof0_ss2),
4356 SH_PFC_PIN_GROUP(msiof0_rx),
4357 SH_PFC_PIN_GROUP(msiof0_tx),
e6fae2d0
GU
4358 SH_PFC_PIN_GROUP(msiof0_clk_b),
4359 SH_PFC_PIN_GROUP(msiof0_sync_b),
4360 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4361 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4362 SH_PFC_PIN_GROUP(msiof0_rx_b),
4363 SH_PFC_PIN_GROUP(msiof0_tx_b),
4364 SH_PFC_PIN_GROUP(msiof0_clk_c),
4365 SH_PFC_PIN_GROUP(msiof0_sync_c),
4366 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4367 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4368 SH_PFC_PIN_GROUP(msiof0_rx_c),
4369 SH_PFC_PIN_GROUP(msiof0_tx_c),
50884519
HN
4370 SH_PFC_PIN_GROUP(msiof1_clk),
4371 SH_PFC_PIN_GROUP(msiof1_sync),
4372 SH_PFC_PIN_GROUP(msiof1_ss1),
4373 SH_PFC_PIN_GROUP(msiof1_ss2),
4374 SH_PFC_PIN_GROUP(msiof1_rx),
4375 SH_PFC_PIN_GROUP(msiof1_tx),
e6fae2d0
GU
4376 SH_PFC_PIN_GROUP(msiof1_clk_b),
4377 SH_PFC_PIN_GROUP(msiof1_sync_b),
4378 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4379 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4380 SH_PFC_PIN_GROUP(msiof1_rx_b),
4381 SH_PFC_PIN_GROUP(msiof1_tx_b),
4382 SH_PFC_PIN_GROUP(msiof1_clk_c),
4383 SH_PFC_PIN_GROUP(msiof1_sync_c),
4384 SH_PFC_PIN_GROUP(msiof1_rx_c),
4385 SH_PFC_PIN_GROUP(msiof1_tx_c),
4386 SH_PFC_PIN_GROUP(msiof1_clk_d),
4387 SH_PFC_PIN_GROUP(msiof1_sync_d),
4388 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4389 SH_PFC_PIN_GROUP(msiof1_rx_d),
4390 SH_PFC_PIN_GROUP(msiof1_tx_d),
4391 SH_PFC_PIN_GROUP(msiof1_clk_e),
4392 SH_PFC_PIN_GROUP(msiof1_sync_e),
4393 SH_PFC_PIN_GROUP(msiof1_rx_e),
4394 SH_PFC_PIN_GROUP(msiof1_tx_e),
50884519
HN
4395 SH_PFC_PIN_GROUP(msiof2_clk),
4396 SH_PFC_PIN_GROUP(msiof2_sync),
4397 SH_PFC_PIN_GROUP(msiof2_ss1),
4398 SH_PFC_PIN_GROUP(msiof2_ss2),
4399 SH_PFC_PIN_GROUP(msiof2_rx),
4400 SH_PFC_PIN_GROUP(msiof2_tx),
e6fae2d0
GU
4401 SH_PFC_PIN_GROUP(msiof2_clk_b),
4402 SH_PFC_PIN_GROUP(msiof2_sync_b),
4403 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4404 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4405 SH_PFC_PIN_GROUP(msiof2_rx_b),
4406 SH_PFC_PIN_GROUP(msiof2_tx_b),
4407 SH_PFC_PIN_GROUP(msiof2_clk_c),
4408 SH_PFC_PIN_GROUP(msiof2_sync_c),
4409 SH_PFC_PIN_GROUP(msiof2_rx_c),
4410 SH_PFC_PIN_GROUP(msiof2_tx_c),
4411 SH_PFC_PIN_GROUP(msiof2_clk_d),
4412 SH_PFC_PIN_GROUP(msiof2_sync_d),
4413 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4414 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4415 SH_PFC_PIN_GROUP(msiof2_rx_d),
4416 SH_PFC_PIN_GROUP(msiof2_tx_d),
4417 SH_PFC_PIN_GROUP(msiof2_clk_e),
4418 SH_PFC_PIN_GROUP(msiof2_sync_e),
4419 SH_PFC_PIN_GROUP(msiof2_rx_e),
4420 SH_PFC_PIN_GROUP(msiof2_tx_e),
f9784298
YS
4421 SH_PFC_PIN_GROUP(pwm0),
4422 SH_PFC_PIN_GROUP(pwm0_b),
4423 SH_PFC_PIN_GROUP(pwm1),
4424 SH_PFC_PIN_GROUP(pwm1_b),
4425 SH_PFC_PIN_GROUP(pwm2),
4426 SH_PFC_PIN_GROUP(pwm2_b),
4427 SH_PFC_PIN_GROUP(pwm3),
4428 SH_PFC_PIN_GROUP(pwm4),
4429 SH_PFC_PIN_GROUP(pwm4_b),
4430 SH_PFC_PIN_GROUP(pwm5),
4431 SH_PFC_PIN_GROUP(pwm5_b),
4432 SH_PFC_PIN_GROUP(pwm6),
2d0c386f
GU
4433 SH_PFC_PIN_GROUP(qspi_ctrl),
4434 SH_PFC_PIN_GROUP(qspi_data2),
4435 SH_PFC_PIN_GROUP(qspi_data4),
4436 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4437 SH_PFC_PIN_GROUP(qspi_data2_b),
4438 SH_PFC_PIN_GROUP(qspi_data4_b),
50884519
HN
4439 SH_PFC_PIN_GROUP(scif0_data),
4440 SH_PFC_PIN_GROUP(scif0_data_b),
4441 SH_PFC_PIN_GROUP(scif0_data_c),
4442 SH_PFC_PIN_GROUP(scif0_data_d),
4443 SH_PFC_PIN_GROUP(scif0_data_e),
4444 SH_PFC_PIN_GROUP(scif1_data),
4445 SH_PFC_PIN_GROUP(scif1_data_b),
4446 SH_PFC_PIN_GROUP(scif1_clk_b),
4447 SH_PFC_PIN_GROUP(scif1_data_c),
4448 SH_PFC_PIN_GROUP(scif1_data_d),
4449 SH_PFC_PIN_GROUP(scif2_data),
4450 SH_PFC_PIN_GROUP(scif2_data_b),
4451 SH_PFC_PIN_GROUP(scif2_clk_b),
4452 SH_PFC_PIN_GROUP(scif2_data_c),
4453 SH_PFC_PIN_GROUP(scif2_data_e),
4454 SH_PFC_PIN_GROUP(scif3_data),
4455 SH_PFC_PIN_GROUP(scif3_clk),
4456 SH_PFC_PIN_GROUP(scif3_data_b),
4457 SH_PFC_PIN_GROUP(scif3_clk_b),
4458 SH_PFC_PIN_GROUP(scif3_data_c),
4459 SH_PFC_PIN_GROUP(scif3_data_d),
4460 SH_PFC_PIN_GROUP(scif4_data),
4461 SH_PFC_PIN_GROUP(scif4_data_b),
4462 SH_PFC_PIN_GROUP(scif4_data_c),
4463 SH_PFC_PIN_GROUP(scif5_data),
4464 SH_PFC_PIN_GROUP(scif5_data_b),
4465 SH_PFC_PIN_GROUP(scifa0_data),
4466 SH_PFC_PIN_GROUP(scifa0_data_b),
4467 SH_PFC_PIN_GROUP(scifa1_data),
4468 SH_PFC_PIN_GROUP(scifa1_clk),
4469 SH_PFC_PIN_GROUP(scifa1_data_b),
4470 SH_PFC_PIN_GROUP(scifa1_clk_b),
4471 SH_PFC_PIN_GROUP(scifa1_data_c),
4472 SH_PFC_PIN_GROUP(scifa2_data),
4473 SH_PFC_PIN_GROUP(scifa2_clk),
4474 SH_PFC_PIN_GROUP(scifa2_data_b),
4475 SH_PFC_PIN_GROUP(scifa3_data),
4476 SH_PFC_PIN_GROUP(scifa3_clk),
4477 SH_PFC_PIN_GROUP(scifa3_data_b),
4478 SH_PFC_PIN_GROUP(scifa3_clk_b),
4479 SH_PFC_PIN_GROUP(scifa3_data_c),
4480 SH_PFC_PIN_GROUP(scifa3_clk_c),
4481 SH_PFC_PIN_GROUP(scifa4_data),
4482 SH_PFC_PIN_GROUP(scifa4_data_b),
4483 SH_PFC_PIN_GROUP(scifa4_data_c),
4484 SH_PFC_PIN_GROUP(scifa5_data),
4485 SH_PFC_PIN_GROUP(scifa5_data_b),
4486 SH_PFC_PIN_GROUP(scifa5_data_c),
4487 SH_PFC_PIN_GROUP(scifb0_data),
4488 SH_PFC_PIN_GROUP(scifb0_clk),
4489 SH_PFC_PIN_GROUP(scifb0_ctrl),
4490 SH_PFC_PIN_GROUP(scifb0_data_b),
4491 SH_PFC_PIN_GROUP(scifb0_clk_b),
4492 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4493 SH_PFC_PIN_GROUP(scifb0_data_c),
4494 SH_PFC_PIN_GROUP(scifb0_clk_c),
4495 SH_PFC_PIN_GROUP(scifb0_data_d),
4496 SH_PFC_PIN_GROUP(scifb0_clk_d),
4497 SH_PFC_PIN_GROUP(scifb1_data),
4498 SH_PFC_PIN_GROUP(scifb1_clk),
4499 SH_PFC_PIN_GROUP(scifb1_ctrl),
4500 SH_PFC_PIN_GROUP(scifb1_data_b),
4501 SH_PFC_PIN_GROUP(scifb1_clk_b),
4502 SH_PFC_PIN_GROUP(scifb1_data_c),
4503 SH_PFC_PIN_GROUP(scifb1_clk_c),
4504 SH_PFC_PIN_GROUP(scifb1_data_d),
4505 SH_PFC_PIN_GROUP(scifb2_data),
4506 SH_PFC_PIN_GROUP(scifb2_clk),
4507 SH_PFC_PIN_GROUP(scifb2_ctrl),
4508 SH_PFC_PIN_GROUP(scifb2_data_b),
4509 SH_PFC_PIN_GROUP(scifb2_clk_b),
4510 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4511 SH_PFC_PIN_GROUP(scifb2_data_c),
4512 SH_PFC_PIN_GROUP(scifb2_clk_c),
4513 SH_PFC_PIN_GROUP(scifb2_data_d),
4514 SH_PFC_PIN_GROUP(sdhi0_data1),
4515 SH_PFC_PIN_GROUP(sdhi0_data4),
4516 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4517 SH_PFC_PIN_GROUP(sdhi0_cd),
4518 SH_PFC_PIN_GROUP(sdhi0_wp),
4519 SH_PFC_PIN_GROUP(sdhi1_data1),
4520 SH_PFC_PIN_GROUP(sdhi1_data4),
4521 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4522 SH_PFC_PIN_GROUP(sdhi1_cd),
4523 SH_PFC_PIN_GROUP(sdhi1_wp),
4524 SH_PFC_PIN_GROUP(sdhi2_data1),
4525 SH_PFC_PIN_GROUP(sdhi2_data4),
4526 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4527 SH_PFC_PIN_GROUP(sdhi2_cd),
4528 SH_PFC_PIN_GROUP(sdhi2_wp),
b664cd1f
KM
4529 SH_PFC_PIN_GROUP(ssi0_data),
4530 SH_PFC_PIN_GROUP(ssi0_data_b),
4531 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4532 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4533 SH_PFC_PIN_GROUP(ssi1_data),
4534 SH_PFC_PIN_GROUP(ssi1_data_b),
4535 SH_PFC_PIN_GROUP(ssi1_ctrl),
4536 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4537 SH_PFC_PIN_GROUP(ssi2_data),
4538 SH_PFC_PIN_GROUP(ssi2_ctrl),
4539 SH_PFC_PIN_GROUP(ssi3_data),
4540 SH_PFC_PIN_GROUP(ssi34_ctrl),
4541 SH_PFC_PIN_GROUP(ssi4_data),
4542 SH_PFC_PIN_GROUP(ssi4_ctrl),
4543 SH_PFC_PIN_GROUP(ssi5_data),
4544 SH_PFC_PIN_GROUP(ssi5_ctrl),
4545 SH_PFC_PIN_GROUP(ssi6_data),
4546 SH_PFC_PIN_GROUP(ssi6_ctrl),
4547 SH_PFC_PIN_GROUP(ssi7_data),
4548 SH_PFC_PIN_GROUP(ssi7_data_b),
4549 SH_PFC_PIN_GROUP(ssi78_ctrl),
4550 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4551 SH_PFC_PIN_GROUP(ssi8_data),
4552 SH_PFC_PIN_GROUP(ssi8_data_b),
4553 SH_PFC_PIN_GROUP(ssi9_data),
4554 SH_PFC_PIN_GROUP(ssi9_data_b),
4555 SH_PFC_PIN_GROUP(ssi9_ctrl),
4556 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
5e5a298c
VB
4557 SH_PFC_PIN_GROUP(usb0),
4558 SH_PFC_PIN_GROUP(usb1),
8e32c967
VB
4559 VIN_DATA_PIN_GROUP(vin0_data, 24),
4560 VIN_DATA_PIN_GROUP(vin0_data, 20),
4561 SH_PFC_PIN_GROUP(vin0_data18),
4562 VIN_DATA_PIN_GROUP(vin0_data, 16),
4563 VIN_DATA_PIN_GROUP(vin0_data, 12),
4564 VIN_DATA_PIN_GROUP(vin0_data, 10),
4565 VIN_DATA_PIN_GROUP(vin0_data, 8),
4566 SH_PFC_PIN_GROUP(vin0_sync),
4567 SH_PFC_PIN_GROUP(vin0_field),
4568 SH_PFC_PIN_GROUP(vin0_clkenb),
4569 SH_PFC_PIN_GROUP(vin0_clk),
4570 SH_PFC_PIN_GROUP(vin1_data8),
4571 SH_PFC_PIN_GROUP(vin1_sync),
4572 SH_PFC_PIN_GROUP(vin1_field),
4573 SH_PFC_PIN_GROUP(vin1_clkenb),
4574 SH_PFC_PIN_GROUP(vin1_clk),
4575 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4576 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4577 SH_PFC_PIN_GROUP(vin1_b_data18),
4578 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4579 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4580 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4581 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4582 SH_PFC_PIN_GROUP(vin1_b_sync),
4583 SH_PFC_PIN_GROUP(vin1_b_field),
4584 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4585 SH_PFC_PIN_GROUP(vin1_b_clk),
4586 SH_PFC_PIN_GROUP(vin2_data8),
4587 SH_PFC_PIN_GROUP(vin2_sync),
4588 SH_PFC_PIN_GROUP(vin2_field),
4589 SH_PFC_PIN_GROUP(vin2_clkenb),
4590 SH_PFC_PIN_GROUP(vin2_clk),
50884519
HN
4591};
4592
c57a05b0
KM
4593static const char * const audio_clk_groups[] = {
4594 "audio_clk_a",
4595 "audio_clk_b",
4596 "audio_clk_b_b",
4597 "audio_clk_c",
4598 "audio_clkout",
4599};
4600
0e938675 4601static const char * const can0_groups[] = {
302fb178 4602 "can0_data",
0e938675
SS
4603 "can0_data_b",
4604 "can0_data_c",
4605 "can0_data_d",
4606 "can0_data_e",
4607 "can0_data_f",
302fb178 4608 "can_clk",
0e938675
SS
4609 "can_clk_b",
4610 "can_clk_c",
4611 "can_clk_d",
4612};
4613
4614static const char * const can1_groups[] = {
302fb178 4615 "can1_data",
0e938675
SS
4616 "can1_data_b",
4617 "can1_data_c",
4618 "can1_data_d",
302fb178 4619 "can_clk",
0e938675
SS
4620 "can_clk_b",
4621 "can_clk_c",
4622 "can_clk_d",
4623};
4624
50884519
HN
4625static const char * const du_groups[] = {
4626 "du_rgb666",
4627 "du_rgb888",
4628 "du_clk_out_0",
4629 "du_clk_out_1",
bc41f9f1 4630 "du_sync",
d10046e2
LP
4631 "du_oddf",
4632 "du_cde",
4633 "du_disp",
50884519
HN
4634};
4635
4636static const char * const du0_groups[] = {
4637 "du0_clk_in",
4638};
4639
4640static const char * const du1_groups[] = {
4641 "du1_clk_in",
bc41f9f1
LP
4642 "du1_clk_in_b",
4643 "du1_clk_in_c",
50884519
HN
4644};
4645
4646static const char * const eth_groups[] = {
4647 "eth_link",
4648 "eth_magic",
4649 "eth_mdio",
4650 "eth_rmii",
4651};
4652
7d98fd32
NI
4653static const char * const hscif0_groups[] = {
4654 "hscif0_data",
4655 "hscif0_clk",
4656 "hscif0_ctrl",
4657 "hscif0_data_b",
4658 "hscif0_ctrl_b",
4659 "hscif0_data_c",
4660 "hscif0_clk_c",
4661};
4662
4663static const char * const hscif1_groups[] = {
4664 "hscif1_data",
4665 "hscif1_clk",
4666 "hscif1_ctrl",
4667 "hscif1_data_b",
4668 "hscif1_data_c",
4669 "hscif1_clk_c",
4670 "hscif1_ctrl_c",
4671 "hscif1_data_d",
4672 "hscif1_data_e",
4673 "hscif1_clk_e",
4674 "hscif1_ctrl_e",
4675};
4676
4677static const char * const hscif2_groups[] = {
4678 "hscif2_data",
4679 "hscif2_clk",
4680 "hscif2_ctrl",
4681 "hscif2_data_b",
4682 "hscif2_ctrl_b",
4683 "hscif2_data_c",
4684 "hscif2_clk_c",
4685 "hscif2_data_d",
4686};
4687
a5ffaf64
VB
4688static const char * const i2c0_groups[] = {
4689 "i2c0",
4690 "i2c0_b",
4691 "i2c0_c",
4692};
4693
4694static const char * const i2c1_groups[] = {
4695 "i2c1",
4696 "i2c1_b",
4697 "i2c1_c",
4698 "i2c1_d",
4699 "i2c1_e",
4700};
4701
4702static const char * const i2c2_groups[] = {
4703 "i2c2",
4704 "i2c2_b",
4705 "i2c2_c",
4706 "i2c2_d",
4707};
4708
4709static const char * const i2c3_groups[] = {
4710 "i2c3",
4711 "i2c3_b",
4712 "i2c3_c",
4713 "i2c3_d",
4714};
4715
4716static const char * const i2c4_groups[] = {
4717 "i2c4",
4718 "i2c4_b",
4719 "i2c4_c",
4720};
4721
67871413
WS
4722static const char * const i2c7_groups[] = {
4723 "i2c7",
4724 "i2c7_b",
4725 "i2c7_c",
4726};
4727
4728static const char * const i2c8_groups[] = {
4729 "i2c8",
4730 "i2c8_b",
4731 "i2c8_c",
4732};
4733
50884519
HN
4734static const char * const intc_groups[] = {
4735 "intc_irq0",
4736 "intc_irq1",
4737 "intc_irq2",
4738 "intc_irq3",
4739};
4740
8271ee96
SS
4741static const char * const mlb_groups[] = {
4742 "mlb_3pin",
4743};
4744
50884519
HN
4745static const char * const mmc_groups[] = {
4746 "mmc_data1",
4747 "mmc_data4",
4748 "mmc_data8",
4749 "mmc_ctrl",
4750};
4751
4752static const char * const msiof0_groups[] = {
4753 "msiof0_clk",
2ef3967e
TY
4754 "msiof0_sync",
4755 "msiof0_ss1",
4756 "msiof0_ss2",
4757 "msiof0_rx",
4758 "msiof0_tx",
e6fae2d0
GU
4759 "msiof0_clk_b",
4760 "msiof0_sync_b",
4761 "msiof0_ss1_b",
4762 "msiof0_ss2_b",
4763 "msiof0_rx_b",
4764 "msiof0_tx_b",
4765 "msiof0_clk_c",
4766 "msiof0_sync_c",
4767 "msiof0_ss1_c",
4768 "msiof0_ss2_c",
4769 "msiof0_rx_c",
4770 "msiof0_tx_c",
50884519
HN
4771};
4772
4773static const char * const msiof1_groups[] = {
4774 "msiof1_clk",
2ef3967e
TY
4775 "msiof1_sync",
4776 "msiof1_ss1",
4777 "msiof1_ss2",
4778 "msiof1_rx",
4779 "msiof1_tx",
e6fae2d0
GU
4780 "msiof1_clk_b",
4781 "msiof1_sync_b",
4782 "msiof1_ss1_b",
4783 "msiof1_ss2_b",
4784 "msiof1_rx_b",
4785 "msiof1_tx_b",
4786 "msiof1_clk_c",
4787 "msiof1_sync_c",
4788 "msiof1_rx_c",
4789 "msiof1_tx_c",
4790 "msiof1_clk_d",
4791 "msiof1_sync_d",
4792 "msiof1_ss1_d",
4793 "msiof1_rx_d",
4794 "msiof1_tx_d",
4795 "msiof1_clk_e",
4796 "msiof1_sync_e",
4797 "msiof1_rx_e",
4798 "msiof1_tx_e",
50884519
HN
4799};
4800
4801static const char * const msiof2_groups[] = {
4802 "msiof2_clk",
2ef3967e
TY
4803 "msiof2_sync",
4804 "msiof2_ss1",
4805 "msiof2_ss2",
4806 "msiof2_rx",
4807 "msiof2_tx",
e6fae2d0
GU
4808 "msiof2_clk_b",
4809 "msiof2_sync_b",
4810 "msiof2_ss1_b",
4811 "msiof2_ss2_b",
4812 "msiof2_rx_b",
4813 "msiof2_tx_b",
4814 "msiof2_clk_c",
4815 "msiof2_sync_c",
4816 "msiof2_rx_c",
4817 "msiof2_tx_c",
4818 "msiof2_clk_d",
4819 "msiof2_sync_d",
4820 "msiof2_ss1_d",
4821 "msiof2_ss2_d",
4822 "msiof2_rx_d",
4823 "msiof2_tx_d",
4824 "msiof2_clk_e",
4825 "msiof2_sync_e",
4826 "msiof2_rx_e",
4827 "msiof2_tx_e",
50884519
HN
4828};
4829
f9784298
YS
4830static const char * const pwm0_groups[] = {
4831 "pwm0",
4832 "pwm0_b",
4833};
4834
4835static const char * const pwm1_groups[] = {
4836 "pwm1",
4837 "pwm1_b",
4838};
4839
4840static const char * const pwm2_groups[] = {
4841 "pwm2",
4842 "pwm2_b",
4843};
4844
4845static const char * const pwm3_groups[] = {
4846 "pwm3",
4847};
4848
4849static const char * const pwm4_groups[] = {
4850 "pwm4",
4851 "pwm4_b",
4852};
4853
4854static const char * const pwm5_groups[] = {
4855 "pwm5",
4856 "pwm5_b",
4857};
4858
4859static const char * const pwm6_groups[] = {
4860 "pwm6",
4861};
4862
2d0c386f
GU
4863static const char * const qspi_groups[] = {
4864 "qspi_ctrl",
4865 "qspi_data2",
4866 "qspi_data4",
4867 "qspi_ctrl_b",
4868 "qspi_data2_b",
4869 "qspi_data4_b",
50884519
HN
4870};
4871
4872static const char * const scif0_groups[] = {
4873 "scif0_data",
4874 "scif0_data_b",
4875 "scif0_data_c",
4876 "scif0_data_d",
4877 "scif0_data_e",
4878};
4879
4880static const char * const scif1_groups[] = {
4881 "scif1_data",
4882 "scif1_data_b",
4883 "scif1_clk_b",
4884 "scif1_data_c",
4885 "scif1_data_d",
4886};
4887
4888static const char * const scif2_groups[] = {
4889 "scif2_data",
4890 "scif2_data_b",
4891 "scif2_clk_b",
4892 "scif2_data_c",
4893 "scif2_data_e",
4894};
4895static const char * const scif3_groups[] = {
4896 "scif3_data",
4897 "scif3_clk",
4898 "scif3_data_b",
4899 "scif3_clk_b",
4900 "scif3_data_c",
4901 "scif3_data_d",
4902};
4903static const char * const scif4_groups[] = {
4904 "scif4_data",
4905 "scif4_data_b",
4906 "scif4_data_c",
4907};
4908static const char * const scif5_groups[] = {
4909 "scif5_data",
4910 "scif5_data_b",
4911};
4912static const char * const scifa0_groups[] = {
4913 "scifa0_data",
4914 "scifa0_data_b",
4915};
4916static const char * const scifa1_groups[] = {
4917 "scifa1_data",
4918 "scifa1_clk",
4919 "scifa1_data_b",
4920 "scifa1_clk_b",
4921 "scifa1_data_c",
4922};
4923static const char * const scifa2_groups[] = {
4924 "scifa2_data",
4925 "scifa2_clk",
4926 "scifa2_data_b",
4927};
4928static const char * const scifa3_groups[] = {
4929 "scifa3_data",
4930 "scifa3_clk",
4931 "scifa3_data_b",
4932 "scifa3_clk_b",
4933 "scifa3_data_c",
4934 "scifa3_clk_c",
4935};
4936static const char * const scifa4_groups[] = {
4937 "scifa4_data",
4938 "scifa4_data_b",
4939 "scifa4_data_c",
4940};
4941static const char * const scifa5_groups[] = {
4942 "scifa5_data",
4943 "scifa5_data_b",
4944 "scifa5_data_c",
4945};
4946static const char * const scifb0_groups[] = {
4947 "scifb0_data",
4948 "scifb0_clk",
4949 "scifb0_ctrl",
4950 "scifb0_data_b",
4951 "scifb0_clk_b",
4952 "scifb0_ctrl_b",
4953 "scifb0_data_c",
4954 "scifb0_clk_c",
4955 "scifb0_data_d",
4956 "scifb0_clk_d",
4957};
4958static const char * const scifb1_groups[] = {
4959 "scifb1_data",
4960 "scifb1_clk",
4961 "scifb1_ctrl",
4962 "scifb1_data_b",
4963 "scifb1_clk_b",
4964 "scifb1_data_c",
4965 "scifb1_clk_c",
4966 "scifb1_data_d",
4967};
4968static const char * const scifb2_groups[] = {
4969 "scifb2_data",
4970 "scifb2_clk",
4971 "scifb2_ctrl",
4972 "scifb2_data_b",
4973 "scifb2_clk_b",
4974 "scifb2_ctrl_b",
4975 "scifb0_data_c",
4976 "scifb2_clk_c",
4977 "scifb2_data_d",
4978};
4979
4980static const char * const sdhi0_groups[] = {
4981 "sdhi0_data1",
4982 "sdhi0_data4",
4983 "sdhi0_ctrl",
4984 "sdhi0_cd",
4985 "sdhi0_wp",
4986};
4987
4988static const char * const sdhi1_groups[] = {
4989 "sdhi1_data1",
4990 "sdhi1_data4",
4991 "sdhi1_ctrl",
4992 "sdhi1_cd",
4993 "sdhi1_wp",
4994};
4995
4996static const char * const sdhi2_groups[] = {
4997 "sdhi2_data1",
4998 "sdhi2_data4",
4999 "sdhi2_ctrl",
5000 "sdhi2_cd",
5001 "sdhi2_wp",
5002};
5003
b664cd1f
KM
5004static const char * const ssi_groups[] = {
5005 "ssi0_data",
5006 "ssi0_data_b",
5007 "ssi0129_ctrl",
5008 "ssi0129_ctrl_b",
5009 "ssi1_data",
5010 "ssi1_data_b",
5011 "ssi1_ctrl",
5012 "ssi1_ctrl_b",
5013 "ssi2_data",
5014 "ssi2_ctrl",
5015 "ssi3_data",
5016 "ssi34_ctrl",
5017 "ssi4_data",
5018 "ssi4_ctrl",
5019 "ssi5_data",
5020 "ssi5_ctrl",
5021 "ssi6_data",
5022 "ssi6_ctrl",
5023 "ssi7_data",
5024 "ssi7_data_b",
5025 "ssi78_ctrl",
5026 "ssi78_ctrl_b",
5027 "ssi8_data",
5028 "ssi8_data_b",
5029 "ssi9_data",
5030 "ssi9_data_b",
5031 "ssi9_ctrl",
5032 "ssi9_ctrl_b",
5033};
5034
50884519 5035static const char * const usb0_groups[] = {
5e5a298c 5036 "usb0",
50884519
HN
5037};
5038static const char * const usb1_groups[] = {
5e5a298c 5039 "usb1",
50884519
HN
5040};
5041
8e32c967
VB
5042static const char * const vin0_groups[] = {
5043 "vin0_data24",
5044 "vin0_data20",
5045 "vin0_data18",
5046 "vin0_data16",
5047 "vin0_data12",
5048 "vin0_data10",
5049 "vin0_data8",
5050 "vin0_sync",
5051 "vin0_field",
5052 "vin0_clkenb",
5053 "vin0_clk",
5054};
5055
5056static const char * const vin1_groups[] = {
5057 "vin1_data8",
5058 "vin1_sync",
5059 "vin1_field",
5060 "vin1_clkenb",
5061 "vin1_clk",
5062 "vin1_b_data24",
5063 "vin1_b_data20",
5064 "vin1_b_data18",
5065 "vin1_b_data16",
5066 "vin1_b_data12",
5067 "vin1_b_data10",
5068 "vin1_b_data8",
5069 "vin1_b_sync",
5070 "vin1_b_field",
5071 "vin1_b_clkenb",
5072 "vin1_b_clk",
5073};
5074
5075static const char * const vin2_groups[] = {
5076 "vin2_data8",
5077 "vin2_sync",
5078 "vin2_field",
5079 "vin2_clkenb",
5080 "vin2_clk",
5081};
5082
50884519 5083static const struct sh_pfc_function pinmux_functions[] = {
c57a05b0 5084 SH_PFC_FUNCTION(audio_clk),
0e938675
SS
5085 SH_PFC_FUNCTION(can0),
5086 SH_PFC_FUNCTION(can1),
50884519
HN
5087 SH_PFC_FUNCTION(du),
5088 SH_PFC_FUNCTION(du0),
5089 SH_PFC_FUNCTION(du1),
5090 SH_PFC_FUNCTION(eth),
7d98fd32
NI
5091 SH_PFC_FUNCTION(hscif0),
5092 SH_PFC_FUNCTION(hscif1),
5093 SH_PFC_FUNCTION(hscif2),
a5ffaf64
VB
5094 SH_PFC_FUNCTION(i2c0),
5095 SH_PFC_FUNCTION(i2c1),
5096 SH_PFC_FUNCTION(i2c2),
5097 SH_PFC_FUNCTION(i2c3),
5098 SH_PFC_FUNCTION(i2c4),
67871413
WS
5099 SH_PFC_FUNCTION(i2c7),
5100 SH_PFC_FUNCTION(i2c8),
50884519 5101 SH_PFC_FUNCTION(intc),
8271ee96 5102 SH_PFC_FUNCTION(mlb),
50884519
HN
5103 SH_PFC_FUNCTION(mmc),
5104 SH_PFC_FUNCTION(msiof0),
5105 SH_PFC_FUNCTION(msiof1),
5106 SH_PFC_FUNCTION(msiof2),
f9784298
YS
5107 SH_PFC_FUNCTION(pwm0),
5108 SH_PFC_FUNCTION(pwm1),
5109 SH_PFC_FUNCTION(pwm2),
5110 SH_PFC_FUNCTION(pwm3),
5111 SH_PFC_FUNCTION(pwm4),
5112 SH_PFC_FUNCTION(pwm5),
5113 SH_PFC_FUNCTION(pwm6),
2d0c386f 5114 SH_PFC_FUNCTION(qspi),
50884519
HN
5115 SH_PFC_FUNCTION(scif0),
5116 SH_PFC_FUNCTION(scif1),
5117 SH_PFC_FUNCTION(scif2),
5118 SH_PFC_FUNCTION(scif3),
5119 SH_PFC_FUNCTION(scif4),
5120 SH_PFC_FUNCTION(scif5),
5121 SH_PFC_FUNCTION(scifa0),
5122 SH_PFC_FUNCTION(scifa1),
5123 SH_PFC_FUNCTION(scifa2),
5124 SH_PFC_FUNCTION(scifa3),
5125 SH_PFC_FUNCTION(scifa4),
5126 SH_PFC_FUNCTION(scifa5),
5127 SH_PFC_FUNCTION(scifb0),
5128 SH_PFC_FUNCTION(scifb1),
5129 SH_PFC_FUNCTION(scifb2),
5130 SH_PFC_FUNCTION(sdhi0),
5131 SH_PFC_FUNCTION(sdhi1),
5132 SH_PFC_FUNCTION(sdhi2),
b664cd1f 5133 SH_PFC_FUNCTION(ssi),
50884519
HN
5134 SH_PFC_FUNCTION(usb0),
5135 SH_PFC_FUNCTION(usb1),
8e32c967
VB
5136 SH_PFC_FUNCTION(vin0),
5137 SH_PFC_FUNCTION(vin1),
5138 SH_PFC_FUNCTION(vin2),
50884519
HN
5139};
5140
44a45b55 5141static const struct pinmux_cfg_reg pinmux_config_regs[] = {
50884519
HN
5142 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
5143 GP_0_31_FN, FN_IP1_22_20,
5144 GP_0_30_FN, FN_IP1_19_17,
5145 GP_0_29_FN, FN_IP1_16_14,
5146 GP_0_28_FN, FN_IP1_13_11,
5147 GP_0_27_FN, FN_IP1_10_8,
5148 GP_0_26_FN, FN_IP1_7_6,
5149 GP_0_25_FN, FN_IP1_5_4,
5150 GP_0_24_FN, FN_IP1_3_2,
5151 GP_0_23_FN, FN_IP1_1_0,
5152 GP_0_22_FN, FN_IP0_30_29,
5153 GP_0_21_FN, FN_IP0_28_27,
5154 GP_0_20_FN, FN_IP0_26_25,
5155 GP_0_19_FN, FN_IP0_24_23,
5156 GP_0_18_FN, FN_IP0_22_21,
5157 GP_0_17_FN, FN_IP0_20_19,
5158 GP_0_16_FN, FN_IP0_18_16,
5159 GP_0_15_FN, FN_IP0_15,
5160 GP_0_14_FN, FN_IP0_14,
5161 GP_0_13_FN, FN_IP0_13,
5162 GP_0_12_FN, FN_IP0_12,
5163 GP_0_11_FN, FN_IP0_11,
5164 GP_0_10_FN, FN_IP0_10,
5165 GP_0_9_FN, FN_IP0_9,
5166 GP_0_8_FN, FN_IP0_8,
5167 GP_0_7_FN, FN_IP0_7,
5168 GP_0_6_FN, FN_IP0_6,
5169 GP_0_5_FN, FN_IP0_5,
5170 GP_0_4_FN, FN_IP0_4,
5171 GP_0_3_FN, FN_IP0_3,
5172 GP_0_2_FN, FN_IP0_2,
5173 GP_0_1_FN, FN_IP0_1,
5174 GP_0_0_FN, FN_IP0_0, }
5175 },
5176 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
5177 0, 0,
5178 0, 0,
5179 0, 0,
5180 0, 0,
5181 0, 0,
5182 0, 0,
5183 GP_1_25_FN, FN_IP3_21_20,
5184 GP_1_24_FN, FN_IP3_19_18,
5185 GP_1_23_FN, FN_IP3_17_16,
5186 GP_1_22_FN, FN_IP3_15_14,
5187 GP_1_21_FN, FN_IP3_13_12,
5188 GP_1_20_FN, FN_IP3_11_9,
5189 GP_1_19_FN, FN_RD_N,
5190 GP_1_18_FN, FN_IP3_8_6,
5191 GP_1_17_FN, FN_IP3_5_3,
5192 GP_1_16_FN, FN_IP3_2_0,
5193 GP_1_15_FN, FN_IP2_29_27,
5194 GP_1_14_FN, FN_IP2_26_25,
5195 GP_1_13_FN, FN_IP2_24_23,
5196 GP_1_12_FN, FN_EX_CS0_N,
5197 GP_1_11_FN, FN_IP2_22_21,
5198 GP_1_10_FN, FN_IP2_20_19,
5199 GP_1_9_FN, FN_IP2_18_16,
5200 GP_1_8_FN, FN_IP2_15_13,
5201 GP_1_7_FN, FN_IP2_12_10,
5202 GP_1_6_FN, FN_IP2_9_7,
5203 GP_1_5_FN, FN_IP2_6_5,
5204 GP_1_4_FN, FN_IP2_4_3,
5205 GP_1_3_FN, FN_IP2_2_0,
5206 GP_1_2_FN, FN_IP1_31_29,
5207 GP_1_1_FN, FN_IP1_28_26,
5208 GP_1_0_FN, FN_IP1_25_23, }
5209 },
5210 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
5211 GP_2_31_FN, FN_IP6_7_6,
5212 GP_2_30_FN, FN_IP6_5_3,
5213 GP_2_29_FN, FN_IP6_2_0,
5214 GP_2_28_FN, FN_AUDIO_CLKA,
5215 GP_2_27_FN, FN_IP5_31_29,
5216 GP_2_26_FN, FN_IP5_28_26,
5217 GP_2_25_FN, FN_IP5_25_24,
5218 GP_2_24_FN, FN_IP5_23_22,
5219 GP_2_23_FN, FN_IP5_21_20,
5220 GP_2_22_FN, FN_IP5_19_17,
5221 GP_2_21_FN, FN_IP5_16_15,
5222 GP_2_20_FN, FN_IP5_14_12,
5223 GP_2_19_FN, FN_IP5_11_9,
5224 GP_2_18_FN, FN_IP5_8_6,
5225 GP_2_17_FN, FN_IP5_5_3,
5226 GP_2_16_FN, FN_IP5_2_0,
5227 GP_2_15_FN, FN_IP4_30_28,
5228 GP_2_14_FN, FN_IP4_27_26,
5229 GP_2_13_FN, FN_IP4_25_24,
5230 GP_2_12_FN, FN_IP4_23_22,
5231 GP_2_11_FN, FN_IP4_21,
5232 GP_2_10_FN, FN_IP4_20,
5233 GP_2_9_FN, FN_IP4_19,
5234 GP_2_8_FN, FN_IP4_18_16,
5235 GP_2_7_FN, FN_IP4_15_13,
5236 GP_2_6_FN, FN_IP4_12_10,
5237 GP_2_5_FN, FN_IP4_9_8,
5238 GP_2_4_FN, FN_IP4_7_5,
5239 GP_2_3_FN, FN_IP4_4_2,
5240 GP_2_2_FN, FN_IP4_1_0,
5241 GP_2_1_FN, FN_IP3_30_28,
5242 GP_2_0_FN, FN_IP3_27_25 }
5243 },
5244 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
5245 GP_3_31_FN, FN_IP9_18_17,
5246 GP_3_30_FN, FN_IP9_16,
5247 GP_3_29_FN, FN_IP9_15_13,
5248 GP_3_28_FN, FN_IP9_12,
5249 GP_3_27_FN, FN_IP9_11,
5250 GP_3_26_FN, FN_IP9_10_8,
5251 GP_3_25_FN, FN_IP9_7,
5252 GP_3_24_FN, FN_IP9_6,
5253 GP_3_23_FN, FN_IP9_5_3,
5254 GP_3_22_FN, FN_IP9_2_0,
5255 GP_3_21_FN, FN_IP8_30_28,
5256 GP_3_20_FN, FN_IP8_27_26,
5257 GP_3_19_FN, FN_IP8_25_24,
5258 GP_3_18_FN, FN_IP8_23_21,
5259 GP_3_17_FN, FN_IP8_20_18,
5260 GP_3_16_FN, FN_IP8_17_15,
5261 GP_3_15_FN, FN_IP8_14_12,
5262 GP_3_14_FN, FN_IP8_11_9,
5263 GP_3_13_FN, FN_IP8_8_6,
5264 GP_3_12_FN, FN_IP8_5_3,
5265 GP_3_11_FN, FN_IP8_2_0,
5266 GP_3_10_FN, FN_IP7_29_27,
5267 GP_3_9_FN, FN_IP7_26_24,
5268 GP_3_8_FN, FN_IP7_23_21,
5269 GP_3_7_FN, FN_IP7_20_19,
5270 GP_3_6_FN, FN_IP7_18_17,
5271 GP_3_5_FN, FN_IP7_16_15,
5272 GP_3_4_FN, FN_IP7_14_13,
5273 GP_3_3_FN, FN_IP7_12_11,
5274 GP_3_2_FN, FN_IP7_10_9,
5275 GP_3_1_FN, FN_IP7_8_6,
5276 GP_3_0_FN, FN_IP7_5_3 }
5277 },
5278 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
5279 GP_4_31_FN, FN_IP15_5_4,
5280 GP_4_30_FN, FN_IP15_3_2,
5281 GP_4_29_FN, FN_IP15_1_0,
5282 GP_4_28_FN, FN_IP11_8_6,
5283 GP_4_27_FN, FN_IP11_5_3,
5284 GP_4_26_FN, FN_IP11_2_0,
5285 GP_4_25_FN, FN_IP10_31_29,
5286 GP_4_24_FN, FN_IP10_28_27,
5287 GP_4_23_FN, FN_IP10_26_25,
5288 GP_4_22_FN, FN_IP10_24_22,
5289 GP_4_21_FN, FN_IP10_21_19,
5290 GP_4_20_FN, FN_IP10_18_17,
5291 GP_4_19_FN, FN_IP10_16_15,
5292 GP_4_18_FN, FN_IP10_14_12,
5293 GP_4_17_FN, FN_IP10_11_9,
5294 GP_4_16_FN, FN_IP10_8_6,
5295 GP_4_15_FN, FN_IP10_5_3,
5296 GP_4_14_FN, FN_IP10_2_0,
5297 GP_4_13_FN, FN_IP9_31_29,
5298 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5299 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5300 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5301 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5302 GP_4_8_FN, FN_IP9_28_27,
5303 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5304 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5305 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5306 GP_4_4_FN, FN_IP9_26_25,
5307 GP_4_3_FN, FN_IP9_24_23,
5308 GP_4_2_FN, FN_IP9_22_21,
5309 GP_4_1_FN, FN_IP9_20_19,
5310 GP_4_0_FN, FN_VI0_CLK }
5311 },
5312 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5313 GP_5_31_FN, FN_IP3_24_22,
5314 GP_5_30_FN, FN_IP13_9_7,
5315 GP_5_29_FN, FN_IP13_6_5,
5316 GP_5_28_FN, FN_IP13_4_3,
5317 GP_5_27_FN, FN_IP13_2_0,
5318 GP_5_26_FN, FN_IP12_29_27,
5319 GP_5_25_FN, FN_IP12_26_24,
5320 GP_5_24_FN, FN_IP12_23_22,
5321 GP_5_23_FN, FN_IP12_21_20,
5322 GP_5_22_FN, FN_IP12_19_18,
5323 GP_5_21_FN, FN_IP12_17_16,
5324 GP_5_20_FN, FN_IP12_15_13,
5325 GP_5_19_FN, FN_IP12_12_10,
5326 GP_5_18_FN, FN_IP12_9_7,
5327 GP_5_17_FN, FN_IP12_6_4,
5328 GP_5_16_FN, FN_IP12_3_2,
5329 GP_5_15_FN, FN_IP12_1_0,
5330 GP_5_14_FN, FN_IP11_31_30,
5331 GP_5_13_FN, FN_IP11_29_28,
5332 GP_5_12_FN, FN_IP11_27,
5333 GP_5_11_FN, FN_IP11_26,
5334 GP_5_10_FN, FN_IP11_25,
5335 GP_5_9_FN, FN_IP11_24,
5336 GP_5_8_FN, FN_IP11_23,
5337 GP_5_7_FN, FN_IP11_22,
5338 GP_5_6_FN, FN_IP11_21,
5339 GP_5_5_FN, FN_IP11_20,
5340 GP_5_4_FN, FN_IP11_19,
5341 GP_5_3_FN, FN_IP11_18_17,
5342 GP_5_2_FN, FN_IP11_16_15,
5343 GP_5_1_FN, FN_IP11_14_12,
5344 GP_5_0_FN, FN_IP11_11_9 }
5345 },
5346 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5347 GP_6_31_FN, FN_DU0_DOTCLKIN,
5348 GP_6_30_FN, FN_USB1_OVC,
5349 GP_6_29_FN, FN_IP14_31_29,
5350 GP_6_28_FN, FN_IP14_28_26,
5351 GP_6_27_FN, FN_IP14_25_23,
5352 GP_6_26_FN, FN_IP14_22_20,
5353 GP_6_25_FN, FN_IP14_19_17,
5354 GP_6_24_FN, FN_IP14_16_14,
5355 GP_6_23_FN, FN_IP14_13_11,
5356 GP_6_22_FN, FN_IP14_10_8,
5357 GP_6_21_FN, FN_IP14_7,
5358 GP_6_20_FN, FN_IP14_6,
5359 GP_6_19_FN, FN_IP14_5,
5360 GP_6_18_FN, FN_IP14_4,
5361 GP_6_17_FN, FN_IP14_3,
5362 GP_6_16_FN, FN_IP14_2,
5363 GP_6_15_FN, FN_IP14_1_0,
5364 GP_6_14_FN, FN_IP13_30_28,
5365 GP_6_13_FN, FN_IP13_27,
5366 GP_6_12_FN, FN_IP13_26,
5367 GP_6_11_FN, FN_IP13_25,
5368 GP_6_10_FN, FN_IP13_24_23,
5369 GP_6_9_FN, FN_IP13_22,
b5973fcd 5370 GP_6_8_FN, FN_SD1_CLK,
50884519
HN
5371 GP_6_7_FN, FN_IP13_21_19,
5372 GP_6_6_FN, FN_IP13_18_16,
5373 GP_6_5_FN, FN_IP13_15,
5374 GP_6_4_FN, FN_IP13_14,
5375 GP_6_3_FN, FN_IP13_13,
5376 GP_6_2_FN, FN_IP13_12,
5377 GP_6_1_FN, FN_IP13_11,
5378 GP_6_0_FN, FN_IP13_10 }
5379 },
5380 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5381 0, 0,
5382 0, 0,
5383 0, 0,
5384 0, 0,
5385 0, 0,
5386 0, 0,
5387 GP_7_25_FN, FN_USB1_PWEN,
5388 GP_7_24_FN, FN_USB0_OVC,
5389 GP_7_23_FN, FN_USB0_PWEN,
5390 GP_7_22_FN, FN_IP15_14_12,
5391 GP_7_21_FN, FN_IP15_11_9,
5392 GP_7_20_FN, FN_IP15_8_6,
5393 GP_7_19_FN, FN_IP7_2_0,
5394 GP_7_18_FN, FN_IP6_29_27,
5395 GP_7_17_FN, FN_IP6_26_24,
5396 GP_7_16_FN, FN_IP6_23_21,
5397 GP_7_15_FN, FN_IP6_20_19,
5398 GP_7_14_FN, FN_IP6_18_16,
5399 GP_7_13_FN, FN_IP6_15_14,
5400 GP_7_12_FN, FN_IP6_13_12,
5401 GP_7_11_FN, FN_IP6_11_10,
5402 GP_7_10_FN, FN_IP6_9_8,
5403 GP_7_9_FN, FN_IP16_11_10,
5404 GP_7_8_FN, FN_IP16_9_8,
5405 GP_7_7_FN, FN_IP16_7_6,
5406 GP_7_6_FN, FN_IP16_5_3,
5407 GP_7_5_FN, FN_IP16_2_0,
5408 GP_7_4_FN, FN_IP15_29_27,
5409 GP_7_3_FN, FN_IP15_26_24,
5410 GP_7_2_FN, FN_IP15_23_21,
5411 GP_7_1_FN, FN_IP15_20_18,
5412 GP_7_0_FN, FN_IP15_17_15 }
5413 },
5414 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5415 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5416 1, 1, 1, 1, 1, 1, 1, 1) {
5417 /* IP0_31 [1] */
5418 0, 0,
5419 /* IP0_30_29 [2] */
5420 FN_A6, FN_MSIOF1_SCK,
5421 0, 0,
5422 /* IP0_28_27 [2] */
5423 FN_A5, FN_MSIOF0_RXD_B,
5424 0, 0,
5425 /* IP0_26_25 [2] */
5426 FN_A4, FN_MSIOF0_TXD_B,
5427 0, 0,
5428 /* IP0_24_23 [2] */
5429 FN_A3, FN_MSIOF0_SS2_B,
5430 0, 0,
5431 /* IP0_22_21 [2] */
5432 FN_A2, FN_MSIOF0_SS1_B,
5433 0, 0,
5434 /* IP0_20_19 [2] */
5435 FN_A1, FN_MSIOF0_SYNC_B,
5436 0, 0,
5437 /* IP0_18_16 [3] */
5438 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
5439 0, 0, 0,
5440 /* IP0_15 [1] */
5441 FN_D15, 0,
5442 /* IP0_14 [1] */
5443 FN_D14, 0,
5444 /* IP0_13 [1] */
5445 FN_D13, 0,
5446 /* IP0_12 [1] */
5447 FN_D12, 0,
5448 /* IP0_11 [1] */
5449 FN_D11, 0,
5450 /* IP0_10 [1] */
5451 FN_D10, 0,
5452 /* IP0_9 [1] */
5453 FN_D9, 0,
5454 /* IP0_8 [1] */
5455 FN_D8, 0,
5456 /* IP0_7 [1] */
5457 FN_D7, 0,
5458 /* IP0_6 [1] */
5459 FN_D6, 0,
5460 /* IP0_5 [1] */
5461 FN_D5, 0,
5462 /* IP0_4 [1] */
5463 FN_D4, 0,
5464 /* IP0_3 [1] */
5465 FN_D3, 0,
5466 /* IP0_2 [1] */
5467 FN_D2, 0,
5468 /* IP0_1 [1] */
5469 FN_D1, 0,
5470 /* IP0_0 [1] */
5471 FN_D0, 0, }
5472 },
5473 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5474 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5475 /* IP1_31_29 [3] */
5476 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5477 0, 0, 0,
5478 /* IP1_28_26 [3] */
5479 FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
5480 0, 0, 0, 0,
5481 /* IP1_25_23 [3] */
5482 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5483 0, 0, 0,
5484 /* IP1_22_20 [3] */
5485 FN_A15, FN_BPFCLK_C,
5486 0, 0, 0, 0, 0, 0,
5487 /* IP1_19_17 [3] */
5488 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5489 0, 0, 0,
5490 /* IP1_16_14 [3] */
5491 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5492 0, 0, 0, 0,
5493 /* IP1_13_11 [3] */
5494 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
5495 0, 0, 0, 0,
5496 /* IP1_10_8 [3] */
5497 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
5498 0, 0, 0, 0,
5499 /* IP1_7_6 [2] */
5500 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5501 /* IP1_5_4 [2] */
5502 FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
5503 /* IP1_3_2 [2] */
5504 FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
5505 /* IP1_1_0 [2] */
5506 FN_A7, FN_MSIOF1_SYNC,
5507 0, 0, }
5508 },
5509 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5510 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5511 /* IP2_31_20 [2] */
5512 0, 0, 0, 0,
5513 /* IP2_29_27 [3] */
5514 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5515 FN_ATAG0_N, 0, FN_EX_WAIT1,
5516 0, 0,
5517 /* IP2_26_25 [2] */
5518 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5519 /* IP2_24_23 [2] */
5520 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5521 /* IP2_22_21 [2] */
5522 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
5523 /* IP2_20_19 [2] */
5524 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
5525 /* IP2_18_16 [3] */
5526 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5527 0, 0,
5528 /* IP2_15_13 [3] */
5529 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5530 0, 0, 0,
5531 /* IP2_12_0 [3] */
5532 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5533 0, 0, 0,
5534 /* IP2_9_7 [3] */
5535 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5536 0, 0, 0,
5537 /* IP2_6_5 [2] */
5538 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5539 /* IP2_4_3 [2] */
5540 FN_A20, FN_SPCLK, 0, 0,
5541 /* IP2_2_0 [3] */
5542 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5543 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5544 },
5545 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5546 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5547 /* IP3_31 [1] */
5548 0, 0,
5549 /* IP3_30_28 [3] */
5550 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5551 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5552 0, 0, 0,
5553 /* IP3_27_25 [3] */
5554 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5555 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5556 0, 0, 0,
5557 /* IP3_24_22 [3] */
5558 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5559 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5560 /* IP3_21_20 [2] */
5561 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5562 /* IP3_19_18 [2] */
5563 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5564 /* IP3_17_16 [2] */
5565 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5566 /* IP3_15_14 [2] */
5567 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5568 /* IP3_13_12 [2] */
5569 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5570 /* IP3_11_9 [3] */
5571 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5572 0, 0, 0,
5573 /* IP3_8_6 [3] */
5574 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5575 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5576 /* IP3_5_3 [3] */
5577 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5578 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5579 /* IP3_2_0 [3] */
5580 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5581 0, 0, 0, }
5582 },
5583 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5584 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5585 /* IP4_31 [1] */
5586 0, 0,
5587 /* IP4_30_28 [3] */
5588 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5589 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5590 0, 0,
5591 /* IP4_27_26 [2] */
5592 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5593 /* IP4_25_24 [2] */
5594 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5595 /* IP4_23_22 [2] */
5596 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5597 /* IP4_21 [1] */
5598 FN_SSI_SDATA3, 0,
5599 /* IP4_20 [1] */
5600 FN_SSI_WS34, 0,
5601 /* IP4_19 [1] */
5602 FN_SSI_SCK34, 0,
5603 /* IP4_18_16 [3] */
5604 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5605 0, 0, 0, 0,
5606 /* IP4_15_13 [3] */
5607 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
5608 FN_GLO_Q1_D, FN_HCTS1_N_E,
5609 0, 0,
5610 /* IP4_12_10 [3] */
5611 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5612 0, 0, 0,
5613 /* IP4_9_8 [2] */
5614 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
5615 /* IP4_7_5 [3] */
5616 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
5617 0, 0, 0,
5618 /* IP4_4_2 [3] */
5619 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
5620 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5621 0, 0, 0,
5622 /* IP4_1_0 [2] */
5623 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
5624 },
5625 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5626 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5627 /* IP5_31_29 [3] */
5628 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5629 0, 0, 0, 0, 0,
5630 /* IP5_28_26 [3] */
5631 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5632 0, 0, 0, 0,
5633 /* IP5_25_24 [2] */
5634 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5635 /* IP5_23_22 [2] */
5636 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5637 /* IP5_21_20 [2] */
5638 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5639 /* IP5_19_17 [3] */
5640 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5641 0, 0, 0, 0,
5642 /* IP5_16_15 [2] */
5643 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5644 /* IP5_14_12 [3] */
5645 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5646 0, 0, 0, 0,
5647 /* IP5_11_9 [3] */
5648 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5649 0, 0, 0, 0,
5650 /* IP5_8_6 [3] */
5651 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5652 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5653 0, 0,
5654 /* IP5_5_3 [3] */
5655 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5656 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5657 0, 0,
5658 /* IP5_2_0 [3] */
5659 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5660 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5661 0, 0, }
5662 },
5663 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5664 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5665 /* IP6_31_30 [2] */
5666 0, 0, 0, 0,
5667 /* IP6_29_27 [3] */
5668 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5669 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5670 0, 0, 0,
5671 /* IP6_26_24 [3] */
5672 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5673 FN_GPS_CLK_C, FN_GPS_CLK_D,
5674 0, 0, 0,
5675 /* IP6_23_21 [3] */
5676 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5677 FN_SDA1_E, FN_MSIOF2_SYNC_E,
5678 0, 0, 0,
5679 /* IP6_20_19 [2] */
5680 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
5681 /* IP6_18_16 [3] */
5682 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
5683 0, 0, 0,
5684 /* IP6_15_14 [2] */
5685 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5686 /* IP6_13_12 [2] */
5687 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5688 /* IP6_11_10 [2] */
5689 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5690 /* IP6_9_8 [2] */
5691 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5692 /* IP6_7_6 [2] */
5693 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5694 /* IP6_5_3 [3] */
5695 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5696 FN_SCIFA2_RXD, FN_FMIN_E,
5697 0, 0,
5698 /* IP6_2_0 [3] */
5699 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5700 FN_SCIF_CLK, 0, FN_BPFCLK_E,
5701 0, 0, }
5702 },
5703 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5704 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5705 /* IP7_31_30 [2] */
5706 0, 0, 0, 0,
5707 /* IP7_29_27 [3] */
5708 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
5709 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
5710 0, 0,
5711 /* IP7_26_24 [3] */
5712 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
5713 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
5714 0, 0,
5715 /* IP7_23_21 [3] */
5716 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
5717 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
5718 0, 0,
5719 /* IP7_20_19 [2] */
5720 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
5721 /* IP7_18_17 [2] */
5722 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
5723 /* IP7_16_15 [2] */
5724 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
5725 /* IP7_14_13 [2] */
5726 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
5727 /* IP7_12_11 [2] */
5728 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
5729 /* IP7_10_9 [2] */
5730 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
5731 /* IP7_8_6 [3] */
5732 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
5733 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
5734 0, 0,
5735 /* IP7_5_3 [3] */
5736 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
5737 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
5738 0, 0,
5739 /* IP7_2_0 [3] */
5740 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
5741 FN_SCIF_CLK_B, FN_GPS_MAG_D,
5742 0, 0, }
5743 },
5744 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5745 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
5746 /* IP8_31 [1] */
5747 0, 0,
5748 /* IP8_30_28 [3] */
5749 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
5750 0, 0, 0,
5751 /* IP8_27_26 [2] */
5752 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
5753 /* IP8_25_24 [2] */
5754 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
5755 /* IP8_23_21 [3] */
5756 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
5757 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
5758 0, 0,
5759 /* IP8_20_18 [3] */
5760 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
5761 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
5762 0, 0,
5763 /* IP8_17_15 [3] */
5764 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
5765 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
5766 0, 0,
5767 /* IP8_14_12 [3] */
5768 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
5769 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
5770 0, 0, 0,
5771 /* IP8_11_9 [3] */
5772 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
5773 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
5774 0, 0, 0,
5775 /* IP8_8_6 [3] */
5776 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
5777 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
5778 0, 0,
5779 /* IP8_5_3 [3] */
5780 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
5781 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
5782 0, 0,
5783 /* IP8_2_0 [3] */
5784 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
5785 0, 0, 0, }
5786 },
5787 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5788 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
5789 /* IP9_31_29 [3] */
5790 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
5791 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
5792 /* IP9_28_27 [2] */
5793 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
5794 /* IP9_26_25 [2] */
5795 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
5796 /* IP9_24_23 [2] */
5797 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
5798 /* IP9_22_21 [2] */
5799 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
5800 /* IP9_20_19 [2] */
5801 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
5802 /* IP9_18_17 [2] */
5803 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
5804 /* IP9_16 [1] */
5805 FN_DU1_DISP, FN_QPOLA,
5806 /* IP9_15_13 [3] */
5807 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
5808 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
5809 0, 0, 0,
5810 /* IP9_12 [1] */
5811 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
5812 /* IP9_11 [1] */
5813 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
5814 /* IP9_10_8 [3] */
5815 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
5816 FN_TX3_B, FN_SCL2_B, FN_PWM4,
5817 0, 0,
5818 /* IP9_7 [1] */
5819 FN_DU1_DOTCLKOUT0, FN_QCLK,
5820 /* IP9_6 [1] */
5821 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
5822 /* IP9_5_3 [3] */
5823 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
5824 FN_SCIF3_SCK, FN_SCIFA3_SCK,
5825 0, 0, 0,
5826 /* IP9_2_0 [3] */
5827 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
5828 0, 0, 0, }
5829 },
5830 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5831 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
5832 /* IP10_31_29 [3] */
5833 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
5834 0, 0, 0,
5835 /* IP10_28_27 [2] */
5836 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
5837 /* IP10_26_25 [2] */
5838 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
5839 /* IP10_24_22 [3] */
5840 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
5841 0, 0, 0,
5842 /* IP10_21_29 [3] */
5843 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
5844 FN_TS_SDATA0_C, FN_ATACS11_N,
5845 0, 0, 0,
5846 /* IP10_18_17 [2] */
5847 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
5848 /* IP10_16_15 [2] */
5849 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
5850 /* IP10_14_12 [3] */
5851 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
5852 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
5853 /* IP10_11_9 [3] */
5854 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
5855 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
5856 0, 0,
5857 /* IP10_8_6 [3] */
5858 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
5859 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
5860 /* IP10_5_3 [3] */
5861 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
5862 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
5863 /* IP10_2_0 [3] */
5864 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
5865 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
5866 },
5867 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5868 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
5869 3, 3, 3, 3, 3) {
5870 /* IP11_31_30 [2] */
5871 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
5872 /* IP11_29_28 [2] */
5873 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
5874 /* IP11_27 [1] */
5875 FN_VI1_DATA7, FN_AVB_MDC,
5876 /* IP11_26 [1] */
5877 FN_VI1_DATA6, FN_AVB_MAGIC,
5878 /* IP11_25 [1] */
5879 FN_VI1_DATA5, FN_AVB_RX_DV,
5880 /* IP11_24 [1] */
5881 FN_VI1_DATA4, FN_AVB_MDIO,
5882 /* IP11_23 [1] */
5883 FN_VI1_DATA3, FN_AVB_RX_ER,
5884 /* IP11_22 [1] */
5885 FN_VI1_DATA2, FN_AVB_RXD7,
5886 /* IP11_21 [1] */
5887 FN_VI1_DATA1, FN_AVB_RXD6,
5888 /* IP11_20 [1] */
5889 FN_VI1_DATA0, FN_AVB_RXD5,
5890 /* IP11_19 [1] */
5891 FN_VI1_CLK, FN_AVB_RXD4,
5892 /* IP11_18_17 [2] */
5893 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
5894 /* IP11_16_15 [2] */
5895 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
5896 /* IP11_14_12 [3] */
5897 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
5898 FN_RX4_B, FN_SCIFA4_RXD_B,
5899 0, 0, 0,
5900 /* IP11_11_9 [3] */
5901 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
5902 FN_TX4_B, FN_SCIFA4_TXD_B,
5903 0, 0, 0,
5904 /* IP11_8_6 [3] */
5905 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
5906 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
5907 /* IP11_5_3 [3] */
5908 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
5909 0, 0, 0,
5910 /* IP11_2_0 [3] */
5911 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
5912 0, 0, 0, }
5913 },
5914 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5915 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
5916 /* IP12_31_30 [2] */
5917 0, 0, 0, 0,
5918 /* IP12_29_27 [3] */
5919 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
5920 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
5921 0, 0, 0,
5922 /* IP12_26_24 [3] */
5923 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
5924 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
5925 0, 0, 0,
5926 /* IP12_23_22 [2] */
5927 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
5928 /* IP12_21_20 [2] */
5929 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
5930 /* IP12_19_18 [2] */
5931 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
5932 /* IP12_17_16 [2] */
5933 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
5934 /* IP12_15_13 [3] */
5935 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
5936 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
5937 0, 0, 0,
5938 /* IP12_12_10 [3] */
5939 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
5940 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
5941 0, 0, 0,
5942 /* IP12_9_7 [3] */
5943 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
5944 FN_SDA2_D, FN_MSIOF1_SCK_E,
5945 0, 0, 0,
5946 /* IP12_6_4 [3] */
5947 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
5948 FN_SCL2_D, FN_MSIOF1_RXD_E,
5949 0, 0, 0,
5950 /* IP12_3_2 [2] */
5951 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
5952 /* IP12_1_0 [2] */
5953 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
5954 },
5955 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5956 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
5957 3, 2, 2, 3) {
5958 /* IP13_31 [1] */
5959 0, 0,
5960 /* IP13_30_28 [3] */
5961 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
5962 0, 0, 0, 0,
5963 /* IP13_27 [1] */
5964 FN_SD1_DATA3, FN_IERX_B,
5965 /* IP13_26 [1] */
5966 FN_SD1_DATA2, FN_IECLK_B,
5967 /* IP13_25 [1] */
5968 FN_SD1_DATA1, FN_IETX_B,
5969 /* IP13_24_23 [2] */
5970 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
5971 /* IP13_22 [1] */
5972 FN_SD1_CMD, FN_REMOCON_B,
5973 /* IP13_21_19 [3] */
5974 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
5975 FN_SCIFA5_RXD_B, FN_RX3_C,
5976 0, 0,
5977 /* IP13_18_16 [3] */
5978 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
5979 FN_SCIFA5_TXD_B, FN_TX3_C,
5980 0, 0,
5981 /* IP13_15 [1] */
5982 FN_SD0_DATA3, FN_SSL_B,
5983 /* IP13_14 [1] */
5984 FN_SD0_DATA2, FN_IO3_B,
5985 /* IP13_13 [1] */
5986 FN_SD0_DATA1, FN_IO2_B,
5987 /* IP13_12 [1] */
5988 FN_SD0_DATA0, FN_MISO_IO1_B,
5989 /* IP13_11 [1] */
5990 FN_SD0_CMD, FN_MOSI_IO0_B,
5991 /* IP13_10 [1] */
5992 FN_SD0_CLK, FN_SPCLK_B,
5993 /* IP13_9_7 [3] */
5994 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
5995 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
5996 0, 0, 0,
5997 /* IP13_6_5 [2] */
5998 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
5999 /* IP13_4_3 [2] */
6000 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6001 /* IP13_2_0 [3] */
6002 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6003 FN_ADICLK_B, FN_MSIOF0_SS1_C,
6004 0, 0, 0, }
6005 },
6006 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
6007 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
6008 /* IP14_31_29 [3] */
6009 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6010 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
6011 /* IP14_28_26 [3] */
6012 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6013 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
6014 /* IP14_25_23 [3] */
6015 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6016 0, 0, 0,
6017 /* IP14_22_20 [3] */
6018 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6019 0, 0, 0,
6020 /* IP14_19_17 [3] */
6021 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6022 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6023 0, 0,
6024 /* IP14_16_14 [3] */
6025 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6026 FN_VI1_CLK_C, FN_VI1_G0_B,
6027 0, 0,
6028 /* IP14_13_11 [3] */
6029 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6030 0, 0, 0,
6031 /* IP14_10_8 [3] */
6032 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6033 0, 0, 0,
6034 /* IP14_7 [1] */
6035 FN_SD2_DATA3, FN_MMC_D3,
6036 /* IP14_6 [1] */
6037 FN_SD2_DATA2, FN_MMC_D2,
6038 /* IP14_5 [1] */
6039 FN_SD2_DATA1, FN_MMC_D1,
6040 /* IP14_4 [1] */
6041 FN_SD2_DATA0, FN_MMC_D0,
6042 /* IP14_3 [1] */
6043 FN_SD2_CMD, FN_MMC_CMD,
6044 /* IP14_2 [1] */
6045 FN_SD2_CLK, FN_MMC_CLK,
6046 /* IP14_1_0 [2] */
6047 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
6048 },
6049 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
6050 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
6051 /* IP15_31_30 [2] */
6052 0, 0, 0, 0,
6053 /* IP15_29_27 [3] */
6054 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6055 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6056 0, 0,
6057 /* IP15_26_24 [3] */
6058 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6059 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6060 0, 0,
6061 /* IP15_23_21 [3] */
6062 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6063 FN_TCLK2, FN_VI1_DATA3_C, 0,
6064 /* IP15_20_18 [3] */
6065 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6066 0, 0, 0,
6067 /* IP15_17_15 [3] */
6068 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6069 FN_TCLK1, FN_VI1_DATA1_C,
6070 0, 0,
6071 /* IP15_14_12 [3] */
6072 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6073 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6074 0, 0,
6075 /* IP15_11_9 [3] */
6076 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6077 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6078 0, 0,
6079 /* IP15_8_6 [3] */
6080 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6081 FN_PWM5_B, FN_SCIFA3_TXD_C,
6082 0, 0, 0,
6083 /* IP15_5_4 [2] */
6084 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6085 /* IP15_3_2 [2] */
6086 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6087 /* IP15_1_0 [2] */
6088 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
6089 },
6090 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
6091 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
6092 /* IP16_31_28 [4] */
6093 0, 0, 0, 0, 0, 0, 0, 0,
6094 0, 0, 0, 0, 0, 0, 0, 0,
6095 /* IP16_27_24 [4] */
6096 0, 0, 0, 0, 0, 0, 0, 0,
6097 0, 0, 0, 0, 0, 0, 0, 0,
6098 /* IP16_23_20 [4] */
6099 0, 0, 0, 0, 0, 0, 0, 0,
6100 0, 0, 0, 0, 0, 0, 0, 0,
6101 /* IP16_19_16 [4] */
6102 0, 0, 0, 0, 0, 0, 0, 0,
6103 0, 0, 0, 0, 0, 0, 0, 0,
6104 /* IP16_15_12 [4] */
6105 0, 0, 0, 0, 0, 0, 0, 0,
6106 0, 0, 0, 0, 0, 0, 0, 0,
6107 /* IP16_11_10 [2] */
6108 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6109 /* IP16_9_8 [2] */
6110 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6111 /* IP16_7_6 [2] */
87f27fe1 6112 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
6113 /* IP16_5_3 [3] */
6114 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6115 FN_GLO_SS_C, FN_VI1_DATA7_C,
6116 0, 0, 0,
6117 /* IP16_2_0 [3] */
6118 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6119 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
6120 0, 0, 0, }
6121 },
6122 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
6123 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
6124 3, 2, 2, 2, 1, 2, 2, 2) {
5b441eba 6125 /* RESERVED [1] */
50884519
HN
6126 0, 0,
6127 /* SEL_SCIF1 [2] */
6128 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6129 /* SEL_SCIFB [2] */
6130 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6131 /* SEL_SCIFB2 [2] */
6132 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6133 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6134 /* SEL_SCIFB1 [3] */
6135 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6136 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6137 0, 0, 0, 0,
6138 /* SEL_SCIFA1 [2] */
6139 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6140 /* SEL_SSI9 [1] */
6141 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6142 /* SEL_SCFA [1] */
6143 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6144 /* SEL_QSP [1] */
6145 FN_SEL_QSP_0, FN_SEL_QSP_1,
6146 /* SEL_SSI7 [1] */
6147 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6148 /* SEL_HSCIF1 [3] */
6149 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6150 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6151 0, 0, 0,
5b441eba 6152 /* RESERVED [2] */
50884519
HN
6153 0, 0, 0, 0,
6154 /* SEL_VI1 [2] */
6155 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
5b441eba 6156 /* RESERVED [2] */
50884519
HN
6157 0, 0, 0, 0,
6158 /* SEL_TMU [1] */
6159 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6160 /* SEL_LBS [2] */
6161 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6162 /* SEL_TSIF0 [2] */
6163 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6164 /* SEL_SOF0 [2] */
6165 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
6166 },
6167 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6168 3, 1, 1, 3, 2, 1, 1, 2, 2,
6169 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
6170 /* SEL_SCIF0 [3] */
6171 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6172 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6173 0, 0, 0,
5b441eba 6174 /* RESERVED [1] */
50884519
HN
6175 0, 0,
6176 /* SEL_SCIF [1] */
6177 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6178 /* SEL_CAN0 [3] */
6179 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6180 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6181 0, 0,
6182 /* SEL_CAN1 [2] */
6183 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
5b441eba 6184 /* RESERVED [1] */
50884519
HN
6185 0, 0,
6186 /* SEL_SCIFA2 [1] */
6187 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6188 /* SEL_SCIF4 [2] */
6189 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
5b441eba 6190 /* RESERVED [2] */
50884519
HN
6191 0, 0, 0, 0,
6192 /* SEL_ADG [1] */
6193 FN_SEL_ADG_0, FN_SEL_ADG_1,
6194 /* SEL_FM [3] */
6195 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6196 FN_SEL_FM_3, FN_SEL_FM_4,
6197 0, 0, 0,
6198 /* SEL_SCIFA5 [2] */
6199 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
5b441eba 6200 /* RESERVED [1] */
50884519
HN
6201 0, 0,
6202 /* SEL_GPS [2] */
6203 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6204 /* SEL_SCIFA4 [2] */
6205 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6206 /* SEL_SCIFA3 [2] */
6207 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6208 /* SEL_SIM [1] */
6209 FN_SEL_SIM_0, FN_SEL_SIM_1,
5b441eba 6210 /* RESERVED [1] */
50884519
HN
6211 0, 0,
6212 /* SEL_SSI8 [1] */
6213 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
6214 },
6215 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6216 2, 2, 2, 2, 2, 2, 2, 2,
6217 1, 1, 2, 2, 3, 2, 2, 2, 1) {
6218 /* SEL_HSCIF2 [2] */
6219 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6220 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6221 /* SEL_CANCLK [2] */
6222 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6223 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6224 /* SEL_IIC8 [2] */
6225 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
6226 /* SEL_IIC7 [2] */
6227 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
6228 /* SEL_IIC4 [2] */
6229 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
6230 /* SEL_IIC3 [2] */
6231 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
6232 /* SEL_SCIF3 [2] */
6233 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6234 /* SEL_IEB [2] */
0c66c562 6235 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
50884519
HN
6236 /* SEL_MMC [1] */
6237 FN_SEL_MMC_0, FN_SEL_MMC_1,
6238 /* SEL_SCIF5 [1] */
6239 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
5b441eba 6240 /* RESERVED [2] */
50884519
HN
6241 0, 0, 0, 0,
6242 /* SEL_IIC2 [2] */
6243 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
6244 /* SEL_IIC1 [3] */
6245 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
6246 FN_SEL_IIC1_4,
6247 0, 0, 0,
6248 /* SEL_IIC0 [2] */
6249 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
5b441eba 6250 /* RESERVED [2] */
50884519 6251 0, 0, 0, 0,
5b441eba 6252 /* RESERVED [2] */
50884519 6253 0, 0, 0, 0,
5b441eba 6254 /* RESERVED [1] */
50884519
HN
6255 0, 0, }
6256 },
6257 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6258 3, 2, 2, 1, 1, 1, 1, 3, 2,
6259 2, 3, 1, 1, 1, 2, 2, 2, 2) {
6260 /* SEL_SOF1 [3] */
6261 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6262 FN_SEL_SOF1_4,
6263 0, 0, 0,
6264 /* SEL_HSCIF0 [2] */
6265 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6266 /* SEL_DIS [2] */
6267 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
5b441eba 6268 /* RESERVED [1] */
50884519
HN
6269 0, 0,
6270 /* SEL_RAD [1] */
6271 FN_SEL_RAD_0, FN_SEL_RAD_1,
6272 /* SEL_RCN [1] */
6273 FN_SEL_RCN_0, FN_SEL_RCN_1,
6274 /* SEL_RSP [1] */
6275 FN_SEL_RSP_0, FN_SEL_RSP_1,
6276 /* SEL_SCIF2 [3] */
6277 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6278 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6279 0, 0, 0,
5b441eba 6280 /* RESERVED [2] */
50884519 6281 0, 0, 0, 0,
5b441eba 6282 /* RESERVED [2] */
50884519
HN
6283 0, 0, 0, 0,
6284 /* SEL_SOF2 [3] */
6285 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6286 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6287 0, 0, 0,
5b441eba 6288 /* RESERVED [1] */
50884519
HN
6289 0, 0,
6290 /* SEL_SSI1 [1] */
6291 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6292 /* SEL_SSI0 [1] */
6293 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6294 /* SEL_SSP [2] */
6295 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
5b441eba 6296 /* RESERVED [2] */
50884519 6297 0, 0, 0, 0,
5b441eba 6298 /* RESERVED [2] */
50884519 6299 0, 0, 0, 0,
5b441eba 6300 /* RESERVED [2] */
50884519
HN
6301 0, 0, 0, 0, }
6302 },
6303 { },
6304};
6305
19e1e98f 6306#ifdef CONFIG_PINCTRL_PFC_R8A7791
50884519
HN
6307const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6308 .name = "r8a77910_pfc",
6309 .unlock_reg = 0xe6060000, /* PMMR */
6310
6311 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6312
6313 .pins = pinmux_pins,
6314 .nr_pins = ARRAY_SIZE(pinmux_pins),
6315 .groups = pinmux_groups,
6316 .nr_groups = ARRAY_SIZE(pinmux_groups),
6317 .functions = pinmux_functions,
6318 .nr_functions = ARRAY_SIZE(pinmux_functions),
6319
6320 .cfg_regs = pinmux_config_regs,
6321
6322 .gpio_data = pinmux_data,
6323 .gpio_data_size = ARRAY_SIZE(pinmux_data),
6324};
19e1e98f
UH
6325#endif
6326
6327#ifdef CONFIG_PINCTRL_PFC_R8A7793
6328const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6329 .name = "r8a77930_pfc",
6330 .unlock_reg = 0xe6060000, /* PMMR */
6331
6332 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6333
6334 .pins = pinmux_pins,
6335 .nr_pins = ARRAY_SIZE(pinmux_pins),
6336 .groups = pinmux_groups,
6337 .nr_groups = ARRAY_SIZE(pinmux_groups),
6338 .functions = pinmux_functions,
6339 .nr_functions = ARRAY_SIZE(pinmux_functions),
6340
6341 .cfg_regs = pinmux_config_regs,
6342
6343 .gpio_data = pinmux_data,
6344 .gpio_data_size = ARRAY_SIZE(pinmux_data),
6345};
6346#endif