]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/sh-pfc/pfc-r8a7791.c
pinctrl: sh-pfc: sh73a0: Add MSIOF support
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / sh-pfc / pfc-r8a7791.c
CommitLineData
50884519
HN
1/*
2 * r8a7791 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
50884519
HN
12
13#include "core.h"
14#include "sh_pfc.h"
15
16#define CPU_ALL_PORT(fn, sfx) \
17 PORT_GP_32(0, fn, sfx), \
441f77dc 18 PORT_GP_26(1, fn, sfx), \
50884519
HN
19 PORT_GP_32(2, fn, sfx), \
20 PORT_GP_32(3, fn, sfx), \
21 PORT_GP_32(4, fn, sfx), \
22 PORT_GP_32(5, fn, sfx), \
23 PORT_GP_32(6, fn, sfx), \
441f77dc 24 PORT_GP_26(7, fn, sfx)
50884519
HN
25
26enum {
27 PINMUX_RESERVED = 0,
28
29 PINMUX_DATA_BEGIN,
30 GP_ALL(DATA),
31 PINMUX_DATA_END,
32
33 PINMUX_FUNCTION_BEGIN,
34 GP_ALL(FN),
35
36 /* GPSR0 */
37 FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
38 FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
39 FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
40 FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
41 FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
42 FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
43
44 /* GPSR1 */
45 FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
46 FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
47 FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
48 FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
49 FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
50 FN_IP3_21_20,
51
52 /* GPSR2 */
53 FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
54 FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
55 FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
56 FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
57 FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
58 FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
59 FN_IP6_5_3, FN_IP6_7_6,
60
61 /* GPSR3 */
62 FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
63 FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
64 FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
65 FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
66 FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
67 FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
68 FN_IP9_18_17,
69
70 /* GPSR4 */
71 FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
72 FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
73 FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
74 FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
75 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
76 FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
77 FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
78 FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
79
80 /* GPSR5 */
81 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
82 FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
83 FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
84 FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
85 FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
86 FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
87 FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
88
89 /* GPSR6 */
90 FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
b5973fcd
MD
91 FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
92 FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
50884519
HN
93 FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
94 FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
95 FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
96 FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
97 FN_USB1_OVC, FN_DU0_DOTCLKIN,
98
99 /* GPSR7 */
100 FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
101 FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
102 FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
103 FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
104 FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
105 FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
106
107 /* IPSR0 */
108 FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
109 FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
110 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
111 FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
112 FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
113 FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
114
115 /* IPSR1 */
116 FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
117 FN_A9, FN_MSIOF1_SS2, FN_SDA0,
118 FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
119 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
120 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
121 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
122 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
123 FN_A15, FN_BPFCLK_C,
124 FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
125 FN_A17, FN_DACK2_B, FN_SDA0_C,
126 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
127
128 /* IPSR2 */
129 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
130 FN_A20, FN_SPCLK,
131 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
132 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
133 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
134 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
135 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
136 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
137 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
138 FN_EX_CS1_N, FN_MSIOF2_SCK,
139 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
140 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
141
142 /* IPSR3 */
143 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
144 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
145 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
146 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
147 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
148 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
149 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
150 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
151 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
152 FN_DREQ0, FN_PWM3, FN_TPU_TO3,
153 FN_DACK0, FN_DRACK0, FN_REMOCON,
154 FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
155 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
156 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
157 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
158
159 /* IPSR4 */
160 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
161 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
162 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
163 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
164 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
165 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
166 FN_GLO_Q1_D, FN_HCTS1_N_E,
167 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
168 FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
169 FN_SSI_SCK4, FN_GLO_SS_D,
170 FN_SSI_WS4, FN_GLO_RFON_D,
171 FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
172 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
173 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
174
175 /* IPSR5 */
176 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
177 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
178 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
179 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
180 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
181 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
182 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
183 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
184 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
185 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
186 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
187 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
188 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
189 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
190 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
191
192 /* IPSR6 */
193 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
194 FN_SCIF_CLK, FN_BPFCLK_E,
195 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
196 FN_SCIFA2_RXD, FN_FMIN_E,
197 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
198 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
199 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
200 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
201 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
202 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
203 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
204 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
205 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
206 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
207
208 /* IPSR7 */
209 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
210 FN_SCIF_CLK_B, FN_GPS_MAG_D,
211 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
212 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
213 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
214 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
215 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
216 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
217 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
218 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
219 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
220 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
221 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
222 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
223 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
224 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
225 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
226 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
227
228 /* IPSR8 */
229 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
230 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
231 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
232 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
233 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
234 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
235 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
236 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
237 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
238 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
239 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
240 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
241 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
242 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
243 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
244 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
245 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
246
247 /* IPSR9 */
248 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
249 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
250 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
251 FN_DU1_DOTCLKOUT0, FN_QCLK,
252 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
253 FN_TX3_B, FN_SCL2_B, FN_PWM4,
254 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
255 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
256 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
257 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
258 FN_DU1_DISP, FN_QPOLA,
259 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
260 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
261 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
262 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
263 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
264 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
265 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
266 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
267
268 /* IPSR10 */
269 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
270 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
271 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
272 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
273 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
274 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
275 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
276 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
277 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
278 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
279 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
280 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
281 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
282 FN_TS_SDATA0_C, FN_ATACS11_N,
283 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
284 FN_TS_SCK0_C, FN_ATAG1_N,
285 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
286 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
287 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
288
289 /* IPSR11 */
290 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
291 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
292 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
293 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
294 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
295 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
296 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
297 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
298 FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
299 FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
300 FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
301 FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
302 FN_VI1_DATA7, FN_AVB_MDC,
303 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
304 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
305
306 /* IPSR12 */
307 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
308 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
309 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
310 FN_SCL2_D, FN_MSIOF1_RXD_E,
311 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
312 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
313 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
314 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
315 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
316 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
317 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
318 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
319 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
320 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
321 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
322 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
323 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
324
325 /* IPSR13 */
326 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
327 FN_ADICLK_B, FN_MSIOF0_SS1_C,
328 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
329 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
330 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
331 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
332 FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
333 FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
334 FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
335 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
336 FN_SCIFA5_TXD_B, FN_TX3_C,
337 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
338 FN_SCIFA5_RXD_B, FN_RX3_C,
339 FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
340 FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
341 FN_SD1_DATA3, FN_IERX_B,
342 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
343
344 /* IPSR14 */
345 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
346 FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
347 FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
348 FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
349 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
350 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
351 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
352 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
353 FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
354 FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
355 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
356 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
357 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
358 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
359
360 /* IPSR15 */
361 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
362 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
363 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
364 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
365 FN_PWM5_B, FN_SCIFA3_TXD_C,
366 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
367 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
368 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
369 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
370 FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
371 FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
372 FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
373 FN_TCLK2, FN_VI1_DATA3_C,
374 FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
375 FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
376
377 /* IPSR16 */
378 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
379 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
87f27fe1 380 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
381 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
382 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
383
384 /* MOD_SEL */
385 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
386 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
387 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
388 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
389 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
390 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
391 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
392 FN_SEL_QSP_0, FN_SEL_QSP_1,
393 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
394 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
395 FN_SEL_HSCIF1_4,
396 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
397 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
398 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
399 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
400 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
401
402 /* MOD_SEL2 */
403 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
404 FN_SEL_SCIF0_4,
405 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
406 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
407 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
408 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
409 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
410 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
411 FN_SEL_ADG_0, FN_SEL_ADG_1,
412 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
413 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
414 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
415 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
416 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
417 FN_SEL_SIM_0, FN_SEL_SIM_1,
418 FN_SEL_SSI8_0, FN_SEL_SSI8_1,
419
420 /* MOD_SEL3 */
421 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
422 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
423 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
424 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
425 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
426 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
427 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
428 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
429 FN_SEL_MMC_0, FN_SEL_MMC_1,
430 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
431 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
432 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
433 FN_SEL_IIC1_4,
434 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
435
436 /* MOD_SEL4 */
437 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
438 FN_SEL_SOF1_4,
439 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
440 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
441 FN_SEL_RAD_0, FN_SEL_RAD_1,
442 FN_SEL_RCN_0, FN_SEL_RCN_1,
443 FN_SEL_RSP_0, FN_SEL_RSP_1,
444 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
445 FN_SEL_SCIF2_4,
446 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
447 FN_SEL_SOF2_4,
448 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
449 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
450 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
451 PINMUX_FUNCTION_END,
452
453 PINMUX_MARK_BEGIN,
454
455 EX_CS0_N_MARK, RD_N_MARK,
456
457 AUDIO_CLKA_MARK,
458
459 VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
460 VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
461 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
462
463 SD1_CLK_MARK,
464
465 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
466 DU0_DOTCLKIN_MARK,
467
468 /* IPSR0 */
469 D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
470 D6_MARK, D7_MARK, D8_MARK,
471 D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
472 A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
473 A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
474 A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
475 A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
476
477 /* IPSR1 */
478 A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
479 A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
480 A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
481 A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
482 A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
483 A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
484 A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
485 A15_MARK, BPFCLK_C_MARK,
486 A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
487 A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
488 A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
489
490 /* IPSR2 */
491 A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
492 SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
493 A20_MARK, SPCLK_MARK,
494 A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
495 A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
496 A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
497 A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
498 A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
499 RX1_MARK, SCIFA1_RXD_MARK,
500 CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
501 CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
502 EX_CS1_N_MARK, MSIOF2_SCK_MARK,
503 EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
504 EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
505 ATAG0_N_MARK, EX_WAIT1_MARK,
506
507 /* IPSR3 */
508 EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
509 EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
510 SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
511 BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
512 SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
513 RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
514 SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
515 WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
516 WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
517 EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
518 DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
519 DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
520 SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
521 SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
522 SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
523 SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
524 SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
525 SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
526
527 /* IPSR4 */
528 SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
529 SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
530 MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
531 SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
532 MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
533 SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
534 SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
535 SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
536 GLO_Q1_D_MARK, HCTS1_N_E_MARK,
537 SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
538 SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
539 SSI_SCK4_MARK, GLO_SS_D_MARK,
540 SSI_WS4_MARK, GLO_RFON_D_MARK,
541 SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
542 SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
543 MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
544
545 /* IPSR5 */
546 SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
547 MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
548 SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
549 MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
550 SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
551 MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
552 SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
553 SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
554 SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
555 SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
556 SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
557 SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
558 SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
559 SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
560 SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
561
562 /* IPSR6 */
563 AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
564 SCIF_CLK_MARK, BPFCLK_E_MARK,
565 AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
566 SCIFA2_RXD_MARK, FMIN_E_MARK,
567 AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
568 IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
569 IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
570 IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
571 IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
572 IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
573 MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
574 IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
575 IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
576 SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
577 IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
578 GPS_CLK_C_MARK, GPS_CLK_D_MARK,
579 IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
580 GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
581
582 /* IPSR7 */
583 IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
584 SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
585 DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
586 SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
587 DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
588 SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
589 DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
590 DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
591 DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
592 DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
593 DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
594 DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
595 DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
596 SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
597 DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
598 SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
599 DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
600 SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
601
602 /* IPSR8 */
603 DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
604 DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
605 SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
606 DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
607 SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
608 DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
609 SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
610 DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
611 SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
612 DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
613 SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
614 DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
615 SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
616 DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
617 SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
618 DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
619 DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
620 DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
621
622 /* IPSR9 */
623 DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
624 DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
625 SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
626 DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
627 DU1_DOTCLKOUT0_MARK, QCLK_MARK,
628 DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
629 TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
630 DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
631 DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
632 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
633 CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
634 DU1_DISP_MARK, QPOLA_MARK,
635 DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
636 VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
637 VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
638 VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
639 VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
640 VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
641 VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
642 HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
643
644 /* IPSR10 */
645 VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
646 HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
647 VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
648 HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
649 VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
650 HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
651 VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
652 HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
653 VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
654 CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
655 VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
656 VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
657 VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
658 TS_SDATA0_C_MARK, ATACS11_N_MARK,
659 VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
660 TS_SCK0_C_MARK, ATAG1_N_MARK,
661 VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
662 VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
663 VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
664
665 /* IPSR11 */
666 VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
667 VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
668 VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
669 SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
670 VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
671 TX4_B_MARK, SCIFA4_TXD_B_MARK,
672 VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
673 RX4_B_MARK, SCIFA4_RXD_B_MARK,
674 VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
675 VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
676 VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
677 VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
678 VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
679 VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
680 VI1_DATA7_MARK, AVB_MDC_MARK,
681 ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
682 ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
683
684 /* IPSR12 */
685 ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
686 ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
687 ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
688 SCL2_D_MARK, MSIOF1_RXD_E_MARK,
689 ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
690 SDA2_D_MARK, MSIOF1_SCK_E_MARK,
691 ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
692 CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
693 ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
694 CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
695 ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
696 ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
697 ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
698 ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
699 STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
700 ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
701 STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
702 ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
703
704 /* IPSR13 */
705 STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
706 ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
707 STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
708 STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
709 STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
710 ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
711 SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
712 SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
713 SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
714 SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
715 SCIFA5_TXD_B_MARK, TX3_C_MARK,
716 SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
717 SCIFA5_RXD_B_MARK, RX3_C_MARK,
718 SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
719 SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
720 SD1_DATA3_MARK, IERX_B_MARK,
721 SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
722
723 /* IPSR14 */
724 SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
725 SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
726 SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
727 SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
728 SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
729 SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
730 MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
731 VI1_CLK_C_MARK, VI1_G0_B_MARK,
732 MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
733 VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
734 MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
735 MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
736 MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
737 VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
738 MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
739 VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
740
741 /* IPSR15 */
742 SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
743 SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
744 SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
745 GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
746 PWM5_B_MARK, SCIFA3_TXD_C_MARK,
747 GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
748 VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
749 GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
750 VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
751 HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
752 TCLK1_MARK, VI1_DATA1_C_MARK,
753 HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
754 HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
755 TCLK2_MARK, VI1_DATA3_C_MARK,
756 HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
757 CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
758 HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
759 CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
760
761 /* IPSR16 */
762 HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
763 GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
764 HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
765 GLO_SS_C_MARK, VI1_DATA7_C_MARK,
87f27fe1 766 HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
50884519
HN
767 HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
768 HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
769 PINMUX_MARK_END,
770};
771
772static const u16 pinmux_data[] = {
773 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
774
bc3341dd
GU
775 PINMUX_SINGLE(EX_CS0_N),
776 PINMUX_SINGLE(RD_N),
777 PINMUX_SINGLE(AUDIO_CLKA),
778 PINMUX_SINGLE(VI0_CLK),
779 PINMUX_SINGLE(VI0_DATA0_VI0_B0),
780 PINMUX_SINGLE(VI0_DATA1_VI0_B1),
781 PINMUX_SINGLE(VI0_DATA2_VI0_B2),
782 PINMUX_SINGLE(VI0_DATA4_VI0_B4),
783 PINMUX_SINGLE(VI0_DATA5_VI0_B5),
784 PINMUX_SINGLE(VI0_DATA6_VI0_B6),
785 PINMUX_SINGLE(VI0_DATA7_VI0_B7),
786 PINMUX_SINGLE(USB0_PWEN),
787 PINMUX_SINGLE(USB0_OVC),
788 PINMUX_SINGLE(USB1_PWEN),
789 PINMUX_SINGLE(USB1_OVC),
790 PINMUX_SINGLE(DU0_DOTCLKIN),
791 PINMUX_SINGLE(SD1_CLK),
50884519
HN
792
793 /* IPSR0 */
794 PINMUX_IPSR_DATA(IP0_0, D0),
795 PINMUX_IPSR_DATA(IP0_1, D1),
796 PINMUX_IPSR_DATA(IP0_2, D2),
797 PINMUX_IPSR_DATA(IP0_3, D3),
798 PINMUX_IPSR_DATA(IP0_4, D4),
799 PINMUX_IPSR_DATA(IP0_5, D5),
800 PINMUX_IPSR_DATA(IP0_6, D6),
801 PINMUX_IPSR_DATA(IP0_7, D7),
802 PINMUX_IPSR_DATA(IP0_8, D8),
803 PINMUX_IPSR_DATA(IP0_9, D9),
804 PINMUX_IPSR_DATA(IP0_10, D10),
805 PINMUX_IPSR_DATA(IP0_11, D11),
806 PINMUX_IPSR_DATA(IP0_12, D12),
807 PINMUX_IPSR_DATA(IP0_13, D13),
808 PINMUX_IPSR_DATA(IP0_14, D14),
809 PINMUX_IPSR_DATA(IP0_15, D15),
810 PINMUX_IPSR_DATA(IP0_18_16, A0),
13ce3c39
KM
811 PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
812 PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
813 PINMUX_IPSR_MSEL(IP0_18_16, SCL0_C, SEL_IIC0_2),
50884519
HN
814 PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
815 PINMUX_IPSR_DATA(IP0_20_19, A1),
13ce3c39 816 PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
50884519 817 PINMUX_IPSR_DATA(IP0_22_21, A2),
13ce3c39 818 PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
50884519 819 PINMUX_IPSR_DATA(IP0_24_23, A3),
13ce3c39 820 PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
50884519 821 PINMUX_IPSR_DATA(IP0_26_25, A4),
13ce3c39 822 PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
50884519 823 PINMUX_IPSR_DATA(IP0_28_27, A5),
13ce3c39 824 PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
50884519 825 PINMUX_IPSR_DATA(IP0_30_29, A6),
13ce3c39 826 PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
50884519
HN
827
828 /* IPSR1 */
829 PINMUX_IPSR_DATA(IP1_1_0, A7),
13ce3c39 830 PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
50884519 831 PINMUX_IPSR_DATA(IP1_3_2, A8),
13ce3c39
KM
832 PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
833 PINMUX_IPSR_MSEL(IP1_3_2, SCL0, SEL_IIC0_0),
50884519 834 PINMUX_IPSR_DATA(IP1_5_4, A9),
13ce3c39
KM
835 PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
836 PINMUX_IPSR_MSEL(IP1_5_4, SDA0, SEL_IIC0_0),
50884519 837 PINMUX_IPSR_DATA(IP1_7_6, A10),
13ce3c39
KM
838 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
839 PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
50884519 840 PINMUX_IPSR_DATA(IP1_10_8, A11),
13ce3c39
KM
841 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
842 PINMUX_IPSR_MSEL(IP1_10_8, SCL3_D, SEL_IIC3_3),
843 PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
50884519 844 PINMUX_IPSR_DATA(IP1_13_11, A12),
13ce3c39
KM
845 PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
846 PINMUX_IPSR_MSEL(IP1_13_11, SDA3_D, SEL_IIC3_3),
847 PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
50884519 848 PINMUX_IPSR_DATA(IP1_16_14, A13),
13ce3c39
KM
849 PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
850 PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
851 PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
50884519 852 PINMUX_IPSR_DATA(IP1_19_17, A14),
13ce3c39
KM
853 PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
854 PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
855 PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
856 PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
50884519 857 PINMUX_IPSR_DATA(IP1_22_20, A15),
13ce3c39 858 PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
50884519 859 PINMUX_IPSR_DATA(IP1_25_23, A16),
13ce3c39
KM
860 PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
861 PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
862 PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
50884519 863 PINMUX_IPSR_DATA(IP1_28_26, A17),
13ce3c39
KM
864 PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
865 PINMUX_IPSR_MSEL(IP1_28_26, SDA0_C, SEL_IIC0_2),
50884519 866 PINMUX_IPSR_DATA(IP1_31_29, A18),
13ce3c39
KM
867 PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
868 PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
869 PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
50884519
HN
870
871 /* IPSR2 */
872 PINMUX_IPSR_DATA(IP2_2_0, A19),
873 PINMUX_IPSR_DATA(IP2_2_0, DACK1),
13ce3c39
KM
874 PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
875 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
876 PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
50884519 877 PINMUX_IPSR_DATA(IP2_2_0, A20),
13ce3c39 878 PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
50884519 879 PINMUX_IPSR_DATA(IP2_6_5, A21),
13ce3c39
KM
880 PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
881 PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
50884519 882 PINMUX_IPSR_DATA(IP2_9_7, A22),
13ce3c39
KM
883 PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
884 PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
885 PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
886 PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
50884519 887 PINMUX_IPSR_DATA(IP2_12_10, A23),
13ce3c39
KM
888 PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
889 PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
890 PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
891 PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
50884519 892 PINMUX_IPSR_DATA(IP2_15_13, A24),
13ce3c39
KM
893 PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
894 PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
895 PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
896 PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
50884519 897 PINMUX_IPSR_DATA(IP2_18_16, A25),
13ce3c39
KM
898 PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
899 PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
900 PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
901 PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
902 PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
50884519 903 PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
13ce3c39
KM
904 PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
905 PINMUX_IPSR_MSEL(IP2_20_19, SCL1, SEL_IIC1_0),
50884519 906 PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
13ce3c39
KM
907 PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
908 PINMUX_IPSR_MSEL(IP2_22_21, SDA1, SEL_IIC1_0),
50884519 909 PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
13ce3c39 910 PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
50884519 911 PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
13ce3c39
KM
912 PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
913 PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
50884519 914 PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
13ce3c39
KM
915 PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
916 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
917 PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
50884519
HN
918 PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
919
920 /* IPSR3 */
921 PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
13ce3c39
KM
922 PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
923 PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
50884519
HN
924 PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
925 PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
926 PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
13ce3c39
KM
927 PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
928 PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
929 PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
50884519
HN
930 PINMUX_IPSR_DATA(IP3_5_3, PWM1),
931 PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
932 PINMUX_IPSR_DATA(IP3_8_6, BS_N),
933 PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
13ce3c39
KM
934 PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
935 PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
936 PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
50884519
HN
937 PINMUX_IPSR_DATA(IP3_8_6, PWM2),
938 PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
939 PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
13ce3c39
KM
940 PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
941 PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
942 PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
943 PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
50884519 944 PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
13ce3c39
KM
945 PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
946 PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
50884519 947 PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
13ce3c39
KM
948 PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
949 PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
950 PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
50884519 951 PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
13ce3c39
KM
952 PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
953 PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
50884519
HN
954 PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
955 PINMUX_IPSR_DATA(IP3_19_18, PWM3),
956 PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
957 PINMUX_IPSR_DATA(IP3_21_20, DACK0),
958 PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
13ce3c39
KM
959 PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
960 PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
961 PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
962 PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
963 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
964 PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
965 PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
966 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
967 PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
968 PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
969 PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
970 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
971 PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
972 PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
973 PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
974 PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
975 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
976 PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
50884519
HN
977
978 /* IPSR4 */
13ce3c39
KM
979 PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
980 PINMUX_IPSR_MSEL(IP4_1_0, SCL0_B, SEL_IIC0_1),
981 PINMUX_IPSR_MSEL(IP4_1_0, SCL7_B, SEL_IIC7_1),
982 PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
983 PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
984 PINMUX_IPSR_MSEL(IP4_4_2, SDA0_B, SEL_IIC0_1),
985 PINMUX_IPSR_MSEL(IP4_4_2, SDA7_B, SEL_IIC7_1),
986 PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
987 PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
988 PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
989 PINMUX_IPSR_MSEL(IP4_7_5, SCL1_B, SEL_IIC1_1),
990 PINMUX_IPSR_MSEL(IP4_7_5, SCL8_B, SEL_IIC8_1),
991 PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
992 PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
993 PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
994 PINMUX_IPSR_MSEL(IP4_9_8, SDA1_B, SEL_IIC1_1),
995 PINMUX_IPSR_MSEL(IP4_9_8, SDA8_B, SEL_IIC8_1),
996 PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
50884519 997 PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
13ce3c39
KM
998 PINMUX_IPSR_MSEL(IP4_12_10, SCL2, SEL_IIC2_0),
999 PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1000 PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
50884519 1001 PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
13ce3c39
KM
1002 PINMUX_IPSR_MSEL(IP4_15_13, SDA2, SEL_IIC2_0),
1003 PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1004 PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1005 PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
50884519 1006 PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
13ce3c39
KM
1007 PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1008 PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
50884519
HN
1009 PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
1010 PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
1011 PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
1012 PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
13ce3c39 1013 PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
50884519 1014 PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
13ce3c39 1015 PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
50884519 1016 PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
13ce3c39 1017 PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
50884519 1018 PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
13ce3c39
KM
1019 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1020 PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1021 PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1022 PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
50884519
HN
1023 PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
1024
1025 /* IPSR5 */
1026 PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
13ce3c39
KM
1027 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1028 PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1029 PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1030 PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
50884519
HN
1031 PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
1032 PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
13ce3c39
KM
1033 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1034 PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1035 PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1036 PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
50884519
HN
1037 PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
1038 PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
13ce3c39
KM
1039 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1040 PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1041 PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1042 PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
50884519
HN
1043 PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
1044 PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
13ce3c39
KM
1045 PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1046 PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
50884519
HN
1047 PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
1048 PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
13ce3c39
KM
1049 PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1050 PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
50884519 1051 PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
13ce3c39
KM
1052 PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1053 PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1054 PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1055 PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1056 PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1057 PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1058 PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1059 PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1060 PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1061 PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1062 PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1063 PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1064 PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1065 PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1066 PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1067 PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1068 PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1069 PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1070 PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1071 PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1072 PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1073 PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1074 PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
50884519
HN
1075
1076 /* IPSR6 */
13ce3c39
KM
1077 PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1078 PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1079 PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1080 PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1081 PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
50884519 1082 PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
13ce3c39
KM
1083 PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1084 PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1085 PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1086 PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1087 PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
50884519 1088 PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
13ce3c39
KM
1089 PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1090 PINMUX_IPSR_MSEL(IP6_5_3, TX2, SEL_SCIF2_0),
1091 PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
50884519 1092 PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
13ce3c39 1093 PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
50884519
HN
1094 PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
1095 PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
13ce3c39 1096 PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
50884519
HN
1097 PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
1098 PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
13ce3c39 1099 PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
50884519
HN
1100 PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
1101 PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
13ce3c39
KM
1102 PINMUX_IPSR_MSEL(IP6_15_14, SCL4_C, SEL_IIC4_2),
1103 PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
50884519
HN
1104 PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
1105 PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
13ce3c39
KM
1106 PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1107 PINMUX_IPSR_MSEL(IP6_18_16, SDA4_C, SEL_IIC4_2),
1108 PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
50884519
HN
1109 PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
1110 PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
13ce3c39
KM
1111 PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1112 PINMUX_IPSR_MSEL(IP6_20_19, SCL1_E, SEL_IIC1_4),
1113 PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
50884519 1114 PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
13ce3c39
KM
1115 PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1116 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1117 PINMUX_IPSR_MSEL(IP6_23_21, SDA1_E, SEL_IIC1_4),
1118 PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
50884519 1119 PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
13ce3c39
KM
1120 PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1121 PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1122 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1123 PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
50884519 1124 PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
13ce3c39
KM
1125 PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1126 PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1127 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1128 PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
50884519
HN
1129
1130 /* IPSR7 */
1131 PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
13ce3c39
KM
1132 PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1133 PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1134 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1135 PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1136 PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
50884519
HN
1137 PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
1138 PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
13ce3c39
KM
1139 PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1140 PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1141 PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1142 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
50884519
HN
1143 PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
1144 PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
13ce3c39
KM
1145 PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1146 PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1147 PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1148 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
50884519
HN
1149 PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
1150 PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
13ce3c39 1151 PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
50884519
HN
1152 PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
1153 PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
13ce3c39 1154 PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
50884519
HN
1155 PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
1156 PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
13ce3c39 1157 PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
50884519
HN
1158 PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
1159 PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
13ce3c39 1160 PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
50884519
HN
1161 PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
1162 PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
13ce3c39 1163 PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
50884519
HN
1164 PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
1165 PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
13ce3c39 1166 PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
50884519
HN
1167 PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
1168 PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
13ce3c39
KM
1169 PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1170 PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1171 PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1172 PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
50884519
HN
1173 PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
1174 PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
13ce3c39
KM
1175 PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1176 PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1177 PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1178 PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
50884519
HN
1179 PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
1180 PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
13ce3c39 1181 PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
50884519 1182 PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
13ce3c39
KM
1183 PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1184 PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
50884519
HN
1185
1186 /* IPSR8 */
1187 PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
1188 PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
13ce3c39
KM
1189 PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1190 PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
50884519
HN
1191 PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
1192 PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
13ce3c39
KM
1193 PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1194 PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1195 PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1196 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
50884519
HN
1197 PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
1198 PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
13ce3c39
KM
1199 PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1200 PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1201 PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1202 PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
50884519
HN
1203 PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
1204 PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
13ce3c39
KM
1205 PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1206 PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1207 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
50884519
HN
1208 PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
1209 PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
13ce3c39
KM
1210 PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1211 PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1212 PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
50884519
HN
1213 PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
1214 PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
13ce3c39
KM
1215 PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1216 PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1217 PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1218 PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
50884519
HN
1219 PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
1220 PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
13ce3c39
KM
1221 PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1222 PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1223 PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1224 PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
50884519
HN
1225 PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
1226 PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
13ce3c39 1227 PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
50884519 1228 PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
13ce3c39
KM
1229 PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1230 PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
50884519
HN
1231 PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
1232 PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
13ce3c39 1233 PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
50884519
HN
1234 PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
1235 PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
13ce3c39
KM
1236 PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1237 PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
50884519
HN
1238 PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
1239 PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
13ce3c39
KM
1240 PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1241 PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1242 PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
50884519
HN
1243
1244 /* IPSR9 */
1245 PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
1246 PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
13ce3c39
KM
1247 PINMUX_IPSR_MSEL(IP9_2_0, SCL3_C, SEL_IIC3_2),
1248 PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1249 PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
50884519
HN
1250 PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
1251 PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
13ce3c39
KM
1252 PINMUX_IPSR_MSEL(IP9_5_3, SDA3_C, SEL_IIC3_2),
1253 PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1254 PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1255 PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
50884519
HN
1256 PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
1257 PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
1258 PINMUX_IPSR_DATA(IP9_7, QCLK),
1259 PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
1260 PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
13ce3c39
KM
1261 PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1262 PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1263 PINMUX_IPSR_MSEL(IP9_10_8, SCL2_B, SEL_IIC2_1),
50884519
HN
1264 PINMUX_IPSR_DATA(IP9_10_8, PWM4),
1265 PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1266 PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
1267 PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1268 PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
1269 PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1270 PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
13ce3c39
KM
1271 PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1272 PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1273 PINMUX_IPSR_MSEL(IP9_15_13, SDA2_B, SEL_IIC2_1),
50884519
HN
1274 PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
1275 PINMUX_IPSR_DATA(IP9_16, QPOLA),
1276 PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
1277 PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
1278 PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
1279 PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
13ce3c39
KM
1280 PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1281 PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1282 PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
50884519 1283 PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
13ce3c39
KM
1284 PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1285 PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1286 PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
50884519 1287 PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
13ce3c39
KM
1288 PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1289 PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1290 PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
50884519 1291 PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
13ce3c39
KM
1292 PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1293 PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1294 PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
50884519 1295 PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
13ce3c39
KM
1296 PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1297 PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
50884519 1298 PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
13ce3c39
KM
1299 PINMUX_IPSR_MSEL(IP9_31_29, SCL8, SEL_IIC8_0),
1300 PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1301 PINMUX_IPSR_MSEL(IP9_31_29, SCL4, SEL_IIC4_0),
1302 PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1303 PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
50884519
HN
1304 PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
1305
1306 /* IPSR10 */
1307 PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
13ce3c39
KM
1308 PINMUX_IPSR_MSEL(IP10_2_0, SDA8, SEL_IIC8_0),
1309 PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1310 PINMUX_IPSR_MSEL(IP10_2_0, SDA4, SEL_IIC4_0),
1311 PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1312 PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
50884519
HN
1313 PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
1314 PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
1315 PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
13ce3c39
KM
1316 PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1317 PINMUX_IPSR_MSEL(IP10_5_3, SCL3_B, SEL_IIC3_1),
1318 PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1319 PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
50884519
HN
1320 PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
1321 PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
1322 PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
13ce3c39
KM
1323 PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1324 PINMUX_IPSR_MSEL(IP10_8_6, SDA3_B, SEL_IIC3_1),
1325 PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1326 PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
50884519
HN
1327 PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
1328 PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
1329 PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
13ce3c39
KM
1330 PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1331 PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1332 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1333 PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
50884519
HN
1334 PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
1335 PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
13ce3c39
KM
1336 PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1337 PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1338 PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1339 PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1340 PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
50884519
HN
1341 PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
1342 PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
13ce3c39 1343 PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
50884519
HN
1344 PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
1345 PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
13ce3c39 1346 PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
50884519
HN
1347 PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
1348 PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
13ce3c39
KM
1349 PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1350 PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
50884519
HN
1351 PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
1352 PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
1353 PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
13ce3c39
KM
1354 PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1355 PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
50884519
HN
1356 PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
1357 PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
1358 PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
13ce3c39
KM
1359 PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1360 PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
50884519
HN
1361 PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
1362 PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
13ce3c39
KM
1363 PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1364 PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
50884519
HN
1365 PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
1366 PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
13ce3c39
KM
1367 PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1368 PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1369 PINMUX_IPSR_MSEL(IP10_31_29, SCL1_D, SEL_IIC1_3),
50884519
HN
1370
1371 /* IPSR11 */
1372 PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
1373 PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
13ce3c39
KM
1374 PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1375 PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1376 PINMUX_IPSR_MSEL(IP11_2_0, SDA1_D, SEL_IIC1_3),
50884519
HN
1377 PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
1378 PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
13ce3c39
KM
1379 PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1380 PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1381 PINMUX_IPSR_MSEL(IP11_5_3, SCL4_B, SEL_IIC4_1),
50884519 1382 PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
13ce3c39
KM
1383 PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1384 PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1385 PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1386 PINMUX_IPSR_MSEL(IP11_8_6, SDA4_B, SEL_IIC4_1),
1387 PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1388 PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1389 PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
50884519 1390 PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
13ce3c39
KM
1391 PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1392 PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1393 PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1394 PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
50884519 1395 PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
13ce3c39
KM
1396 PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1397 PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1398 PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1399 PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
50884519 1400 PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
13ce3c39
KM
1401 PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1402 PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
50884519 1403 PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
13ce3c39
KM
1404 PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1405 PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
50884519 1406 PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
13ce3c39 1407 PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
50884519 1408 PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
13ce3c39 1409 PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
50884519 1410 PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
13ce3c39 1411 PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
50884519 1412 PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
13ce3c39 1413 PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
50884519 1414 PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
13ce3c39 1415 PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
50884519 1416 PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
13ce3c39 1417 PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
50884519 1418 PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
13ce3c39 1419 PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
50884519 1420 PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
13ce3c39 1421 PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
50884519
HN
1422 PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
1423 PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
1424 PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
13ce3c39 1425 PINMUX_IPSR_MSEL(IP11_29_28, SCL2_C, SEL_IIC2_2),
50884519
HN
1426 PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
1427 PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
13ce3c39 1428 PINMUX_IPSR_MSEL(IP11_31_30, SDA2_C, SEL_IIC2_2),
50884519
HN
1429
1430 /* IPSR12 */
1431 PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
1432 PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
13ce3c39
KM
1433 PINMUX_IPSR_MSEL(IP12_1_0, SCL3, SEL_IIC3_0),
1434 PINMUX_IPSR_MSEL(IP12_1_0, SCL7, SEL_IIC7_0),
50884519
HN
1435 PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
1436 PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
13ce3c39
KM
1437 PINMUX_IPSR_MSEL(IP12_3_2, SDA3, SEL_IIC3_0),
1438 PINMUX_IPSR_MSEL(IP12_3_2, SDA7, SEL_IIC7_0),
50884519
HN
1439 PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
1440 PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
13ce3c39
KM
1441 PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1442 PINMUX_IPSR_MSEL(IP12_6_4, SCL2_D, SEL_IIC2_3),
1443 PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
50884519
HN
1444 PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
1445 PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
13ce3c39
KM
1446 PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1447 PINMUX_IPSR_MSEL(IP12_9_7, SDA2_D, SEL_IIC2_3),
1448 PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
50884519
HN
1449 PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
1450 PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
13ce3c39
KM
1451 PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1452 PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1453 PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
50884519
HN
1454 PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
1455 PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
13ce3c39
KM
1456 PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1457 PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1458 PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
50884519
HN
1459 PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
1460 PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
13ce3c39
KM
1461 PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1462 PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
50884519
HN
1463 PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
1464 PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
13ce3c39 1465 PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
50884519
HN
1466 PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
1467 PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
13ce3c39 1468 PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
50884519
HN
1469 PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
1470 PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
13ce3c39
KM
1471 PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1472 PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
50884519 1473 PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
13ce3c39
KM
1474 PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1475 PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1476 PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1477 PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
50884519 1478 PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
13ce3c39
KM
1479 PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1480 PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1481 PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
50884519
HN
1482
1483 /* IPSR13 */
13ce3c39 1484 PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
50884519 1485 PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
13ce3c39
KM
1486 PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1487 PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1488 PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1489 PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
50884519 1490 PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
13ce3c39
KM
1491 PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1492 PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1493 PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
50884519 1494 PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
13ce3c39
KM
1495 PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1496 PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1497 PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
50884519
HN
1498 PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
1499 PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
13ce3c39
KM
1500 PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1501 PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
50884519 1502 PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
13ce3c39 1503 PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
50884519 1504 PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
13ce3c39 1505 PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
50884519 1506 PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
13ce3c39 1507 PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
50884519 1508 PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
13ce3c39 1509 PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
50884519 1510 PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
13ce3c39 1511 PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
50884519 1512 PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
13ce3c39 1513 PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
50884519 1514 PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
13ce3c39
KM
1515 PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1516 PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1517 PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1518 PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1519 PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
50884519 1520 PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
13ce3c39
KM
1521 PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1522 PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1523 PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1524 PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1525 PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
50884519 1526 PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
13ce3c39 1527 PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
50884519 1528 PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
13ce3c39 1529 PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
50884519 1530 PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
13ce3c39 1531 PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
50884519 1532 PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
13ce3c39 1533 PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
50884519 1534 PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
13ce3c39 1535 PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
50884519
HN
1536 PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
1537 PINMUX_IPSR_DATA(IP13_30_28, PWM0),
1538 PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
13ce3c39 1539 PINMUX_IPSR_MSEL(IP13_30_28, SCL1_C, SEL_IIC1_2),
50884519
HN
1540
1541 /* IPSR14 */
1542 PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
1543 PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
13ce3c39 1544 PINMUX_IPSR_MSEL(IP14_1_0, SDA1_C, SEL_IIC1_2),
50884519
HN
1545 PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
1546 PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
1547 PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
1548 PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
1549 PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
1550 PINMUX_IPSR_DATA(IP14_4, MMC_D0),
1551 PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
1552 PINMUX_IPSR_DATA(IP14_5, MMC_D1),
1553 PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
1554 PINMUX_IPSR_DATA(IP14_6, MMC_D2),
1555 PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
1556 PINMUX_IPSR_DATA(IP14_7, MMC_D3),
1557 PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
1558 PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
13ce3c39
KM
1559 PINMUX_IPSR_MSEL(IP14_10_8, SCL8_C, SEL_IIC8_2),
1560 PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1561 PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
50884519
HN
1562 PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
1563 PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
13ce3c39
KM
1564 PINMUX_IPSR_MSEL(IP14_13_11, SDA8_C, SEL_IIC8_2),
1565 PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1566 PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1567 PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1568 PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1569 PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1570 PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
50884519 1571 PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
13ce3c39
KM
1572 PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1573 PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1574 PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1575 PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
50884519 1576 PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
13ce3c39
KM
1577 PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1578 PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1579 PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
50884519 1580 PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
13ce3c39
KM
1581 PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1582 PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1583 PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
50884519 1584 PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
13ce3c39
KM
1585 PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1586 PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1587 PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1588 PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1589 PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1590 PINMUX_IPSR_MSEL(IP14_28_26, SCL7_C, SEL_IIC7_2),
50884519 1591 PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
13ce3c39
KM
1592 PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1593 PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1594 PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1595 PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1596 PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1597 PINMUX_IPSR_MSEL(IP14_31_29, SDA7_C, SEL_IIC7_2),
50884519
HN
1598 PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
1599
1600 /* IPSR15 */
13ce3c39
KM
1601 PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1602 PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1603 PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
50884519 1604 PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
13ce3c39
KM
1605 PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1606 PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1607 PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1608 PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1609 PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1610 PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1611 PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1612 PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
50884519 1613 PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
13ce3c39
KM
1614 PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1615 PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1616 PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1617 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
50884519
HN
1618 PINMUX_IPSR_DATA(IP15_11_9, PWM5),
1619 PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
13ce3c39
KM
1620 PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1621 PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1622 PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1623 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
50884519
HN
1624 PINMUX_IPSR_DATA(IP15_14_12, PWM6),
1625 PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
13ce3c39
KM
1626 PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1627 PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1628 PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1629 PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1630 PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1631 PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1632 PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1633 PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1634 PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1635 PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1636 PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1637 PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1638 PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1639 PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
50884519 1640 PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
13ce3c39
KM
1641 PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1642 PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1643 PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1644 PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1645 PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1646 PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1647 PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1648 PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1649 PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1650 PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1651 PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
50884519
HN
1652
1653 /* IPSR16 */
13ce3c39
KM
1654 PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1655 PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
50884519 1656 PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
13ce3c39
KM
1657 PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1658 PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1659 PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1660 PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
50884519 1661 PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
13ce3c39
KM
1662 PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1663 PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1664 PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1665 PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
87f27fe1 1666 PINMUX_IPSR_DATA(IP16_7_6, MLB_CLK),
13ce3c39
KM
1667 PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1668 PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
50884519
HN
1669 PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
1670 PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
13ce3c39
KM
1671 PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1672 PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
50884519
HN
1673 PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
1674 PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
13ce3c39 1675 PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
50884519
HN
1676};
1677
44a45b55 1678static const struct sh_pfc_pin pinmux_pins[] = {
50884519
HN
1679 PINMUX_GPIO_GP_ALL(),
1680};
1681
c57a05b0
KM
1682/* - Audio Clock ------------------------------------------------------------ */
1683static const unsigned int audio_clk_a_pins[] = {
1684 /* CLK */
1685 RCAR_GP_PIN(2, 28),
1686};
1687
1688static const unsigned int audio_clk_a_mux[] = {
1689 AUDIO_CLKA_MARK,
1690};
1691
1692static const unsigned int audio_clk_b_pins[] = {
1693 /* CLK */
1694 RCAR_GP_PIN(2, 29),
1695};
1696
1697static const unsigned int audio_clk_b_mux[] = {
1698 AUDIO_CLKB_MARK,
1699};
1700
1701static const unsigned int audio_clk_b_b_pins[] = {
1702 /* CLK */
1703 RCAR_GP_PIN(7, 20),
1704};
1705
1706static const unsigned int audio_clk_b_b_mux[] = {
1707 AUDIO_CLKB_B_MARK,
1708};
1709
1710static const unsigned int audio_clk_c_pins[] = {
1711 /* CLK */
1712 RCAR_GP_PIN(2, 30),
1713};
1714
1715static const unsigned int audio_clk_c_mux[] = {
1716 AUDIO_CLKC_MARK,
1717};
1718
1719static const unsigned int audio_clkout_pins[] = {
1720 /* CLK */
1721 RCAR_GP_PIN(2, 31),
1722};
1723
1724static const unsigned int audio_clkout_mux[] = {
1725 AUDIO_CLKOUT_MARK,
1726};
1727
0e938675
SS
1728/* - CAN -------------------------------------------------------------------- */
1729
1730static const unsigned int can0_data_pins[] = {
1731 /* TX, RX */
1732 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1733};
1734
1735static const unsigned int can0_data_mux[] = {
1736 CAN0_TX_MARK, CAN0_RX_MARK,
1737};
1738
1739static const unsigned int can0_data_b_pins[] = {
1740 /* TX, RX */
1741 RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1742};
1743
1744static const unsigned int can0_data_b_mux[] = {
1745 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1746};
1747
1748static const unsigned int can0_data_c_pins[] = {
1749 /* TX, RX */
1750 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1751};
1752
1753static const unsigned int can0_data_c_mux[] = {
1754 CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1755};
1756
1757static const unsigned int can0_data_d_pins[] = {
1758 /* TX, RX */
1759 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1760};
1761
1762static const unsigned int can0_data_d_mux[] = {
1763 CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1764};
1765
1766static const unsigned int can0_data_e_pins[] = {
1767 /* TX, RX */
1768 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1769};
1770
1771static const unsigned int can0_data_e_mux[] = {
1772 CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1773};
1774
1775static const unsigned int can0_data_f_pins[] = {
1776 /* TX, RX */
1777 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1778};
1779
1780static const unsigned int can0_data_f_mux[] = {
1781 CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1782};
1783
1784static const unsigned int can1_data_pins[] = {
1785 /* TX, RX */
1786 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1787};
1788
1789static const unsigned int can1_data_mux[] = {
1790 CAN1_TX_MARK, CAN1_RX_MARK,
1791};
1792
1793static const unsigned int can1_data_b_pins[] = {
1794 /* TX, RX */
1795 RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1796};
1797
1798static const unsigned int can1_data_b_mux[] = {
1799 CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1800};
1801
1802static const unsigned int can1_data_c_pins[] = {
1803 /* TX, RX */
1804 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1805};
1806
1807static const unsigned int can1_data_c_mux[] = {
1808 CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1809};
1810
1811static const unsigned int can1_data_d_pins[] = {
1812 /* TX, RX */
1813 RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1814};
1815
1816static const unsigned int can1_data_d_mux[] = {
1817 CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1818};
1819
1820static const unsigned int can_clk_pins[] = {
1821 /* CLK */
1822 RCAR_GP_PIN(7, 2),
1823};
1824
1825static const unsigned int can_clk_mux[] = {
1826 CAN_CLK_MARK,
1827};
1828
1829static const unsigned int can_clk_b_pins[] = {
1830 /* CLK */
1831 RCAR_GP_PIN(5, 21),
1832};
1833
1834static const unsigned int can_clk_b_mux[] = {
1835 CAN_CLK_B_MARK,
1836};
1837
1838static const unsigned int can_clk_c_pins[] = {
1839 /* CLK */
1840 RCAR_GP_PIN(4, 30),
1841};
1842
1843static const unsigned int can_clk_c_mux[] = {
1844 CAN_CLK_C_MARK,
1845};
1846
1847static const unsigned int can_clk_d_pins[] = {
1848 /* CLK */
1849 RCAR_GP_PIN(7, 19),
1850};
1851
1852static const unsigned int can_clk_d_mux[] = {
1853 CAN_CLK_D_MARK,
1854};
c57a05b0 1855
50884519
HN
1856/* - DU --------------------------------------------------------------------- */
1857static const unsigned int du_rgb666_pins[] = {
1858 /* R[7:2], G[7:2], B[7:2] */
1859 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1860 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1861 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1862 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1863 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1864 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1865};
1866static const unsigned int du_rgb666_mux[] = {
1867 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1868 DU1_DR3_MARK, DU1_DR2_MARK,
1869 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1870 DU1_DG3_MARK, DU1_DG2_MARK,
1871 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1872 DU1_DB3_MARK, DU1_DB2_MARK,
1873};
1874static const unsigned int du_rgb888_pins[] = {
1875 /* R[7:0], G[7:0], B[7:0] */
1876 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
1877 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
1878 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1879 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1880 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
1881 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1882 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
1883 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
1884 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
1885};
1886static const unsigned int du_rgb888_mux[] = {
1887 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1888 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1889 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1890 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1891 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1892 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1893};
1894static const unsigned int du_clk_out_0_pins[] = {
1895 /* CLKOUT */
1896 RCAR_GP_PIN(3, 25),
1897};
1898static const unsigned int du_clk_out_0_mux[] = {
1899 DU1_DOTCLKOUT0_MARK
1900};
1901static const unsigned int du_clk_out_1_pins[] = {
1902 /* CLKOUT */
1903 RCAR_GP_PIN(3, 26),
1904};
1905static const unsigned int du_clk_out_1_mux[] = {
1906 DU1_DOTCLKOUT1_MARK
1907};
bc41f9f1 1908static const unsigned int du_sync_pins[] = {
d10046e2
LP
1909 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1910 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
50884519 1911};
bc41f9f1 1912static const unsigned int du_sync_mux[] = {
50884519
HN
1913 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1914};
d10046e2
LP
1915static const unsigned int du_oddf_pins[] = {
1916 /* EXDISP/EXODDF/EXCDE */
1917 RCAR_GP_PIN(3, 29),
1918};
1919static const unsigned int du_oddf_mux[] = {
1920 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1921};
1922static const unsigned int du_cde_pins[] = {
1923 /* CDE */
1924 RCAR_GP_PIN(3, 31),
50884519 1925};
d10046e2
LP
1926static const unsigned int du_cde_mux[] = {
1927 DU1_CDE_MARK,
1928};
1929static const unsigned int du_disp_pins[] = {
1930 /* DISP */
1931 RCAR_GP_PIN(3, 30),
50884519 1932};
d10046e2
LP
1933static const unsigned int du_disp_mux[] = {
1934 DU1_DISP_MARK,
bc41f9f1 1935};
50884519
HN
1936static const unsigned int du0_clk_in_pins[] = {
1937 /* CLKIN */
1938 RCAR_GP_PIN(6, 31),
1939};
1940static const unsigned int du0_clk_in_mux[] = {
1941 DU0_DOTCLKIN_MARK
1942};
50884519
HN
1943static const unsigned int du1_clk_in_pins[] = {
1944 /* CLKIN */
bc41f9f1 1945 RCAR_GP_PIN(3, 24),
50884519
HN
1946};
1947static const unsigned int du1_clk_in_mux[] = {
bc41f9f1
LP
1948 DU1_DOTCLKIN_MARK
1949};
1950static const unsigned int du1_clk_in_b_pins[] = {
1951 /* CLKIN */
1952 RCAR_GP_PIN(7, 19),
1953};
1954static const unsigned int du1_clk_in_b_mux[] = {
1955 DU1_DOTCLKIN_B_MARK,
1956};
1957static const unsigned int du1_clk_in_c_pins[] = {
1958 /* CLKIN */
1959 RCAR_GP_PIN(7, 20),
1960};
1961static const unsigned int du1_clk_in_c_mux[] = {
1962 DU1_DOTCLKIN_C_MARK,
50884519
HN
1963};
1964/* - ETH -------------------------------------------------------------------- */
1965static const unsigned int eth_link_pins[] = {
1966 /* LINK */
1967 RCAR_GP_PIN(5, 18),
1968};
1969static const unsigned int eth_link_mux[] = {
1970 ETH_LINK_MARK,
1971};
1972static const unsigned int eth_magic_pins[] = {
1973 /* MAGIC */
1974 RCAR_GP_PIN(5, 22),
1975};
1976static const unsigned int eth_magic_mux[] = {
1977 ETH_MAGIC_MARK,
1978};
1979static const unsigned int eth_mdio_pins[] = {
1980 /* MDC, MDIO */
1981 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
1982};
1983static const unsigned int eth_mdio_mux[] = {
1984 ETH_MDC_MARK, ETH_MDIO_MARK,
1985};
1986static const unsigned int eth_rmii_pins[] = {
1987 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1988 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
1989 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
1990 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
1991};
1992static const unsigned int eth_rmii_mux[] = {
1993 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
1994 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
1995};
7d98fd32
NI
1996
1997/* - HSCIF0 ----------------------------------------------------------------- */
1998static const unsigned int hscif0_data_pins[] = {
1999 /* RX, TX */
2000 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2001};
2002static const unsigned int hscif0_data_mux[] = {
2003 HRX0_MARK, HTX0_MARK,
2004};
2005static const unsigned int hscif0_clk_pins[] = {
2006 /* SCK */
2007 RCAR_GP_PIN(7, 2),
2008};
2009static const unsigned int hscif0_clk_mux[] = {
2010 HSCK0_MARK,
2011};
2012static const unsigned int hscif0_ctrl_pins[] = {
2013 /* RTS, CTS */
2014 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2015};
2016static const unsigned int hscif0_ctrl_mux[] = {
2017 HRTS0_N_MARK, HCTS0_N_MARK,
2018};
2019static const unsigned int hscif0_data_b_pins[] = {
2020 /* RX, TX */
2021 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2022};
2023static const unsigned int hscif0_data_b_mux[] = {
2024 HRX0_B_MARK, HTX0_B_MARK,
2025};
2026static const unsigned int hscif0_ctrl_b_pins[] = {
2027 /* RTS, CTS */
2028 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2029};
2030static const unsigned int hscif0_ctrl_b_mux[] = {
2031 HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2032};
2033static const unsigned int hscif0_data_c_pins[] = {
2034 /* RX, TX */
2035 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2036};
2037static const unsigned int hscif0_data_c_mux[] = {
2038 HRX0_C_MARK, HTX0_C_MARK,
2039};
2040static const unsigned int hscif0_clk_c_pins[] = {
2041 /* SCK */
2042 RCAR_GP_PIN(5, 31),
2043};
2044static const unsigned int hscif0_clk_c_mux[] = {
2045 HSCK0_C_MARK,
2046};
2047/* - HSCIF1 ----------------------------------------------------------------- */
2048static const unsigned int hscif1_data_pins[] = {
2049 /* RX, TX */
2050 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2051};
2052static const unsigned int hscif1_data_mux[] = {
2053 HRX1_MARK, HTX1_MARK,
2054};
2055static const unsigned int hscif1_clk_pins[] = {
2056 /* SCK */
2057 RCAR_GP_PIN(7, 7),
2058};
2059static const unsigned int hscif1_clk_mux[] = {
2060 HSCK1_MARK,
2061};
2062static const unsigned int hscif1_ctrl_pins[] = {
2063 /* RTS, CTS */
2064 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2065};
2066static const unsigned int hscif1_ctrl_mux[] = {
2067 HRTS1_N_MARK, HCTS1_N_MARK,
2068};
2069static const unsigned int hscif1_data_b_pins[] = {
2070 /* RX, TX */
2071 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2072};
2073static const unsigned int hscif1_data_b_mux[] = {
2074 HRX1_B_MARK, HTX1_B_MARK,
2075};
2076static const unsigned int hscif1_data_c_pins[] = {
2077 /* RX, TX */
2078 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2079};
2080static const unsigned int hscif1_data_c_mux[] = {
2081 HRX1_C_MARK, HTX1_C_MARK,
2082};
2083static const unsigned int hscif1_clk_c_pins[] = {
2084 /* SCK */
2085 RCAR_GP_PIN(7, 16),
2086};
2087static const unsigned int hscif1_clk_c_mux[] = {
2088 HSCK1_C_MARK,
2089};
2090static const unsigned int hscif1_ctrl_c_pins[] = {
2091 /* RTS, CTS */
2092 RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2093};
2094static const unsigned int hscif1_ctrl_c_mux[] = {
2095 HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2096};
2097static const unsigned int hscif1_data_d_pins[] = {
2098 /* RX, TX */
2099 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2100};
2101static const unsigned int hscif1_data_d_mux[] = {
2102 HRX1_D_MARK, HTX1_D_MARK,
2103};
2104static const unsigned int hscif1_data_e_pins[] = {
2105 /* RX, TX */
2106 RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2107};
2108static const unsigned int hscif1_data_e_mux[] = {
2109 HRX1_C_MARK, HTX1_C_MARK,
2110};
2111static const unsigned int hscif1_clk_e_pins[] = {
2112 /* SCK */
2113 RCAR_GP_PIN(2, 6),
2114};
2115static const unsigned int hscif1_clk_e_mux[] = {
2116 HSCK1_E_MARK,
2117};
2118static const unsigned int hscif1_ctrl_e_pins[] = {
2119 /* RTS, CTS */
2120 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2121};
2122static const unsigned int hscif1_ctrl_e_mux[] = {
2123 HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2124};
2125/* - HSCIF2 ----------------------------------------------------------------- */
2126static const unsigned int hscif2_data_pins[] = {
2127 /* RX, TX */
2128 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2129};
2130static const unsigned int hscif2_data_mux[] = {
2131 HRX2_MARK, HTX2_MARK,
2132};
2133static const unsigned int hscif2_clk_pins[] = {
2134 /* SCK */
2135 RCAR_GP_PIN(4, 15),
2136};
2137static const unsigned int hscif2_clk_mux[] = {
2138 HSCK2_MARK,
2139};
2140static const unsigned int hscif2_ctrl_pins[] = {
2141 /* RTS, CTS */
2142 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2143};
2144static const unsigned int hscif2_ctrl_mux[] = {
2145 HRTS2_N_MARK, HCTS2_N_MARK,
2146};
2147static const unsigned int hscif2_data_b_pins[] = {
2148 /* RX, TX */
2149 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2150};
2151static const unsigned int hscif2_data_b_mux[] = {
2152 HRX2_B_MARK, HTX2_B_MARK,
2153};
2154static const unsigned int hscif2_ctrl_b_pins[] = {
2155 /* RTS, CTS */
2156 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2157};
2158static const unsigned int hscif2_ctrl_b_mux[] = {
2159 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2160};
2161static const unsigned int hscif2_data_c_pins[] = {
2162 /* RX, TX */
2163 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2164};
2165static const unsigned int hscif2_data_c_mux[] = {
2166 HRX2_C_MARK, HTX2_C_MARK,
2167};
2168static const unsigned int hscif2_clk_c_pins[] = {
2169 /* SCK */
2170 RCAR_GP_PIN(5, 31),
2171};
2172static const unsigned int hscif2_clk_c_mux[] = {
2173 HSCK2_C_MARK,
2174};
2175static const unsigned int hscif2_data_d_pins[] = {
2176 /* RX, TX */
2177 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2178};
2179static const unsigned int hscif2_data_d_mux[] = {
2180 HRX2_B_MARK, HTX2_D_MARK,
2181};
a5ffaf64
VB
2182/* - I2C0 ------------------------------------------------------------------- */
2183static const unsigned int i2c0_pins[] = {
2184 /* SCL, SDA */
2185 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2186};
2187static const unsigned int i2c0_mux[] = {
2188 SCL0_MARK, SDA0_MARK,
2189};
2190static const unsigned int i2c0_b_pins[] = {
2191 /* SCL, SDA */
2192 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2193};
2194static const unsigned int i2c0_b_mux[] = {
2195 SCL0_B_MARK, SDA0_B_MARK,
2196};
2197static const unsigned int i2c0_c_pins[] = {
2198 /* SCL, SDA */
2199 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2200};
2201static const unsigned int i2c0_c_mux[] = {
2202 SCL0_C_MARK, SDA0_C_MARK,
2203};
2204/* - I2C1 ------------------------------------------------------------------- */
2205static const unsigned int i2c1_pins[] = {
2206 /* SCL, SDA */
2207 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2208};
2209static const unsigned int i2c1_mux[] = {
2210 SCL1_MARK, SDA1_MARK,
2211};
2212static const unsigned int i2c1_b_pins[] = {
2213 /* SCL, SDA */
2214 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2215};
2216static const unsigned int i2c1_b_mux[] = {
2217 SCL1_B_MARK, SDA1_B_MARK,
2218};
2219static const unsigned int i2c1_c_pins[] = {
2220 /* SCL, SDA */
2221 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2222};
2223static const unsigned int i2c1_c_mux[] = {
2224 SCL1_C_MARK, SDA1_C_MARK,
2225};
2226static const unsigned int i2c1_d_pins[] = {
2227 /* SCL, SDA */
2228 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2229};
2230static const unsigned int i2c1_d_mux[] = {
2231 SCL1_D_MARK, SDA1_D_MARK,
2232};
2233static const unsigned int i2c1_e_pins[] = {
2234 /* SCL, SDA */
2235 RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2236};
2237static const unsigned int i2c1_e_mux[] = {
2238 SCL1_E_MARK, SDA1_E_MARK,
2239};
2240/* - I2C2 ------------------------------------------------------------------- */
2241static const unsigned int i2c2_pins[] = {
2242 /* SCL, SDA */
2243 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2244};
2245static const unsigned int i2c2_mux[] = {
2246 SCL2_MARK, SDA2_MARK,
2247};
2248static const unsigned int i2c2_b_pins[] = {
2249 /* SCL, SDA */
2250 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2251};
2252static const unsigned int i2c2_b_mux[] = {
2253 SCL2_B_MARK, SDA2_B_MARK,
2254};
2255static const unsigned int i2c2_c_pins[] = {
2256 /* SCL, SDA */
2257 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2258};
2259static const unsigned int i2c2_c_mux[] = {
2260 SCL2_C_MARK, SDA2_C_MARK,
2261};
2262static const unsigned int i2c2_d_pins[] = {
2263 /* SCL, SDA */
2264 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2265};
2266static const unsigned int i2c2_d_mux[] = {
2267 SCL2_D_MARK, SDA2_D_MARK,
2268};
2269/* - I2C3 ------------------------------------------------------------------- */
2270static const unsigned int i2c3_pins[] = {
2271 /* SCL, SDA */
2272 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2273};
2274static const unsigned int i2c3_mux[] = {
2275 SCL3_MARK, SDA3_MARK,
2276};
2277static const unsigned int i2c3_b_pins[] = {
2278 /* SCL, SDA */
2279 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2280};
2281static const unsigned int i2c3_b_mux[] = {
2282 SCL3_B_MARK, SDA3_B_MARK,
2283};
2284static const unsigned int i2c3_c_pins[] = {
2285 /* SCL, SDA */
2286 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2287};
2288static const unsigned int i2c3_c_mux[] = {
2289 SCL3_C_MARK, SDA3_C_MARK,
2290};
2291static const unsigned int i2c3_d_pins[] = {
2292 /* SCL, SDA */
2293 RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2294};
2295static const unsigned int i2c3_d_mux[] = {
2296 SCL3_D_MARK, SDA3_D_MARK,
2297};
2298/* - I2C4 ------------------------------------------------------------------- */
2299static const unsigned int i2c4_pins[] = {
2300 /* SCL, SDA */
2301 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2302};
2303static const unsigned int i2c4_mux[] = {
2304 SCL4_MARK, SDA4_MARK,
2305};
2306static const unsigned int i2c4_b_pins[] = {
2307 /* SCL, SDA */
2308 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2309};
2310static const unsigned int i2c4_b_mux[] = {
2311 SCL4_B_MARK, SDA4_B_MARK,
2312};
2313static const unsigned int i2c4_c_pins[] = {
2314 /* SCL, SDA */
2315 RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2316};
2317static const unsigned int i2c4_c_mux[] = {
2318 SCL4_C_MARK, SDA4_C_MARK,
2319};
67871413
WS
2320/* - I2C7 ------------------------------------------------------------------- */
2321static const unsigned int i2c7_pins[] = {
2322 /* SCL, SDA */
2323 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2324};
2325static const unsigned int i2c7_mux[] = {
2326 SCL7_MARK, SDA7_MARK,
2327};
2328static const unsigned int i2c7_b_pins[] = {
2329 /* SCL, SDA */
2330 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2331};
2332static const unsigned int i2c7_b_mux[] = {
2333 SCL7_B_MARK, SDA7_B_MARK,
2334};
2335static const unsigned int i2c7_c_pins[] = {
2336 /* SCL, SDA */
2337 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2338};
2339static const unsigned int i2c7_c_mux[] = {
2340 SCL7_C_MARK, SDA7_C_MARK,
2341};
2342/* - I2C8 ------------------------------------------------------------------- */
2343static const unsigned int i2c8_pins[] = {
2344 /* SCL, SDA */
2345 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2346};
2347static const unsigned int i2c8_mux[] = {
2348 SCL8_MARK, SDA8_MARK,
2349};
2350static const unsigned int i2c8_b_pins[] = {
2351 /* SCL, SDA */
2352 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2353};
2354static const unsigned int i2c8_b_mux[] = {
2355 SCL8_B_MARK, SDA8_B_MARK,
2356};
2357static const unsigned int i2c8_c_pins[] = {
2358 /* SCL, SDA */
2359 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2360};
2361static const unsigned int i2c8_c_mux[] = {
2362 SCL8_C_MARK, SDA8_C_MARK,
2363};
50884519
HN
2364/* - INTC ------------------------------------------------------------------- */
2365static const unsigned int intc_irq0_pins[] = {
2366 /* IRQ */
2367 RCAR_GP_PIN(7, 10),
2368};
2369static const unsigned int intc_irq0_mux[] = {
2370 IRQ0_MARK,
2371};
2372static const unsigned int intc_irq1_pins[] = {
2373 /* IRQ */
2374 RCAR_GP_PIN(7, 11),
2375};
2376static const unsigned int intc_irq1_mux[] = {
2377 IRQ1_MARK,
2378};
2379static const unsigned int intc_irq2_pins[] = {
2380 /* IRQ */
2381 RCAR_GP_PIN(7, 12),
2382};
2383static const unsigned int intc_irq2_mux[] = {
2384 IRQ2_MARK,
2385};
2386static const unsigned int intc_irq3_pins[] = {
2387 /* IRQ */
2388 RCAR_GP_PIN(7, 13),
2389};
2390static const unsigned int intc_irq3_mux[] = {
2391 IRQ3_MARK,
2392};
8271ee96
SS
2393/* - MLB+ ------------------------------------------------------------------- */
2394static const unsigned int mlb_3pin_pins[] = {
2395 RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2396};
2397static const unsigned int mlb_3pin_mux[] = {
2398 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2399};
50884519
HN
2400/* - MMCIF ------------------------------------------------------------------ */
2401static const unsigned int mmc_data1_pins[] = {
2402 /* D[0] */
2403 RCAR_GP_PIN(6, 18),
2404};
2405static const unsigned int mmc_data1_mux[] = {
2406 MMC_D0_MARK,
2407};
2408static const unsigned int mmc_data4_pins[] = {
2409 /* D[0:3] */
2410 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2411 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2412};
2413static const unsigned int mmc_data4_mux[] = {
2414 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2415};
2416static const unsigned int mmc_data8_pins[] = {
2417 /* D[0:7] */
2418 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2419 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2420 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2421 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2422};
2423static const unsigned int mmc_data8_mux[] = {
2424 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2425 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2426};
2427static const unsigned int mmc_ctrl_pins[] = {
2428 /* CLK, CMD */
2429 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2430};
2431static const unsigned int mmc_ctrl_mux[] = {
2432 MMC_CLK_MARK, MMC_CMD_MARK,
2433};
2434/* - MSIOF0 ----------------------------------------------------------------- */
2435static const unsigned int msiof0_clk_pins[] = {
2436 /* SCK */
2437 RCAR_GP_PIN(6, 24),
2438};
2439static const unsigned int msiof0_clk_mux[] = {
2440 MSIOF0_SCK_MARK,
2441};
2442static const unsigned int msiof0_sync_pins[] = {
2443 /* SYNC */
2444 RCAR_GP_PIN(6, 25),
2445};
2446static const unsigned int msiof0_sync_mux[] = {
2447 MSIOF0_SYNC_MARK,
2448};
2449static const unsigned int msiof0_ss1_pins[] = {
2450 /* SS1 */
2451 RCAR_GP_PIN(6, 28),
2452};
2453static const unsigned int msiof0_ss1_mux[] = {
2454 MSIOF0_SS1_MARK,
2455};
2456static const unsigned int msiof0_ss2_pins[] = {
2457 /* SS2 */
2458 RCAR_GP_PIN(6, 29),
2459};
2460static const unsigned int msiof0_ss2_mux[] = {
2461 MSIOF0_SS2_MARK,
2462};
2463static const unsigned int msiof0_rx_pins[] = {
2464 /* RXD */
2465 RCAR_GP_PIN(6, 27),
2466};
2467static const unsigned int msiof0_rx_mux[] = {
2468 MSIOF0_RXD_MARK,
2469};
2470static const unsigned int msiof0_tx_pins[] = {
2471 /* TXD */
2472 RCAR_GP_PIN(6, 26),
2473};
2474static const unsigned int msiof0_tx_mux[] = {
2475 MSIOF0_TXD_MARK,
2476};
e6fae2d0
GU
2477
2478static const unsigned int msiof0_clk_b_pins[] = {
2479 /* SCK */
2480 RCAR_GP_PIN(0, 16),
2481};
2482static const unsigned int msiof0_clk_b_mux[] = {
2483 MSIOF0_SCK_B_MARK,
2484};
2485static const unsigned int msiof0_sync_b_pins[] = {
2486 /* SYNC */
2487 RCAR_GP_PIN(0, 17),
2488};
2489static const unsigned int msiof0_sync_b_mux[] = {
2490 MSIOF0_SYNC_B_MARK,
2491};
2492static const unsigned int msiof0_ss1_b_pins[] = {
2493 /* SS1 */
2494 RCAR_GP_PIN(0, 18),
2495};
2496static const unsigned int msiof0_ss1_b_mux[] = {
2497 MSIOF0_SS1_B_MARK,
2498};
2499static const unsigned int msiof0_ss2_b_pins[] = {
2500 /* SS2 */
2501 RCAR_GP_PIN(0, 19),
2502};
2503static const unsigned int msiof0_ss2_b_mux[] = {
2504 MSIOF0_SS2_B_MARK,
2505};
2506static const unsigned int msiof0_rx_b_pins[] = {
2507 /* RXD */
2508 RCAR_GP_PIN(0, 21),
2509};
2510static const unsigned int msiof0_rx_b_mux[] = {
2511 MSIOF0_RXD_B_MARK,
2512};
2513static const unsigned int msiof0_tx_b_pins[] = {
2514 /* TXD */
2515 RCAR_GP_PIN(0, 20),
2516};
2517static const unsigned int msiof0_tx_b_mux[] = {
2518 MSIOF0_TXD_B_MARK,
2519};
2520
2521static const unsigned int msiof0_clk_c_pins[] = {
2522 /* SCK */
2523 RCAR_GP_PIN(5, 26),
2524};
2525static const unsigned int msiof0_clk_c_mux[] = {
2526 MSIOF0_SCK_C_MARK,
2527};
2528static const unsigned int msiof0_sync_c_pins[] = {
2529 /* SYNC */
2530 RCAR_GP_PIN(5, 25),
2531};
2532static const unsigned int msiof0_sync_c_mux[] = {
2533 MSIOF0_SYNC_C_MARK,
2534};
2535static const unsigned int msiof0_ss1_c_pins[] = {
2536 /* SS1 */
2537 RCAR_GP_PIN(5, 27),
2538};
2539static const unsigned int msiof0_ss1_c_mux[] = {
2540 MSIOF0_SS1_C_MARK,
2541};
2542static const unsigned int msiof0_ss2_c_pins[] = {
2543 /* SS2 */
2544 RCAR_GP_PIN(5, 28),
2545};
2546static const unsigned int msiof0_ss2_c_mux[] = {
2547 MSIOF0_SS2_C_MARK,
2548};
2549static const unsigned int msiof0_rx_c_pins[] = {
2550 /* RXD */
2551 RCAR_GP_PIN(5, 29),
2552};
2553static const unsigned int msiof0_rx_c_mux[] = {
2554 MSIOF0_RXD_C_MARK,
2555};
2556static const unsigned int msiof0_tx_c_pins[] = {
2557 /* TXD */
2558 RCAR_GP_PIN(5, 30),
2559};
2560static const unsigned int msiof0_tx_c_mux[] = {
2561 MSIOF0_TXD_C_MARK,
2562};
50884519
HN
2563/* - MSIOF1 ----------------------------------------------------------------- */
2564static const unsigned int msiof1_clk_pins[] = {
2565 /* SCK */
2566 RCAR_GP_PIN(0, 22),
2567};
2568static const unsigned int msiof1_clk_mux[] = {
2569 MSIOF1_SCK_MARK,
2570};
2571static const unsigned int msiof1_sync_pins[] = {
2572 /* SYNC */
2573 RCAR_GP_PIN(0, 23),
2574};
2575static const unsigned int msiof1_sync_mux[] = {
2576 MSIOF1_SYNC_MARK,
2577};
2578static const unsigned int msiof1_ss1_pins[] = {
2579 /* SS1 */
2580 RCAR_GP_PIN(0, 24),
2581};
2582static const unsigned int msiof1_ss1_mux[] = {
2583 MSIOF1_SS1_MARK,
2584};
2585static const unsigned int msiof1_ss2_pins[] = {
2586 /* SS2 */
2587 RCAR_GP_PIN(0, 25),
2588};
2589static const unsigned int msiof1_ss2_mux[] = {
2590 MSIOF1_SS2_MARK,
2591};
2592static const unsigned int msiof1_rx_pins[] = {
2593 /* RXD */
2594 RCAR_GP_PIN(0, 27),
2595};
2596static const unsigned int msiof1_rx_mux[] = {
2597 MSIOF1_RXD_MARK,
2598};
2599static const unsigned int msiof1_tx_pins[] = {
2600 /* TXD */
2601 RCAR_GP_PIN(0, 26),
2602};
2603static const unsigned int msiof1_tx_mux[] = {
2604 MSIOF1_TXD_MARK,
2605};
e6fae2d0
GU
2606
2607static const unsigned int msiof1_clk_b_pins[] = {
2608 /* SCK */
2609 RCAR_GP_PIN(2, 29),
2610};
2611static const unsigned int msiof1_clk_b_mux[] = {
2612 MSIOF1_SCK_B_MARK,
2613};
2614static const unsigned int msiof1_sync_b_pins[] = {
2615 /* SYNC */
2616 RCAR_GP_PIN(2, 30),
2617};
2618static const unsigned int msiof1_sync_b_mux[] = {
2619 MSIOF1_SYNC_B_MARK,
2620};
2621static const unsigned int msiof1_ss1_b_pins[] = {
2622 /* SS1 */
2623 RCAR_GP_PIN(2, 31),
2624};
2625static const unsigned int msiof1_ss1_b_mux[] = {
2626 MSIOF1_SS1_B_MARK,
2627};
2628static const unsigned int msiof1_ss2_b_pins[] = {
2629 /* SS2 */
2630 RCAR_GP_PIN(7, 16),
2631};
2632static const unsigned int msiof1_ss2_b_mux[] = {
2633 MSIOF1_SS2_B_MARK,
2634};
2635static const unsigned int msiof1_rx_b_pins[] = {
2636 /* RXD */
2637 RCAR_GP_PIN(7, 18),
2638};
2639static const unsigned int msiof1_rx_b_mux[] = {
2640 MSIOF1_RXD_B_MARK,
2641};
2642static const unsigned int msiof1_tx_b_pins[] = {
2643 /* TXD */
2644 RCAR_GP_PIN(7, 17),
2645};
2646static const unsigned int msiof1_tx_b_mux[] = {
2647 MSIOF1_TXD_B_MARK,
2648};
2649
2650static const unsigned int msiof1_clk_c_pins[] = {
2651 /* SCK */
2652 RCAR_GP_PIN(2, 15),
2653};
2654static const unsigned int msiof1_clk_c_mux[] = {
2655 MSIOF1_SCK_C_MARK,
2656};
2657static const unsigned int msiof1_sync_c_pins[] = {
2658 /* SYNC */
2659 RCAR_GP_PIN(2, 16),
2660};
2661static const unsigned int msiof1_sync_c_mux[] = {
2662 MSIOF1_SYNC_C_MARK,
2663};
2664static const unsigned int msiof1_rx_c_pins[] = {
2665 /* RXD */
2666 RCAR_GP_PIN(2, 18),
2667};
2668static const unsigned int msiof1_rx_c_mux[] = {
2669 MSIOF1_RXD_C_MARK,
2670};
2671static const unsigned int msiof1_tx_c_pins[] = {
2672 /* TXD */
2673 RCAR_GP_PIN(2, 17),
2674};
2675static const unsigned int msiof1_tx_c_mux[] = {
2676 MSIOF1_TXD_C_MARK,
2677};
2678
2679static const unsigned int msiof1_clk_d_pins[] = {
2680 /* SCK */
2681 RCAR_GP_PIN(0, 28),
2682};
2683static const unsigned int msiof1_clk_d_mux[] = {
2684 MSIOF1_SCK_D_MARK,
2685};
2686static const unsigned int msiof1_sync_d_pins[] = {
2687 /* SYNC */
2688 RCAR_GP_PIN(0, 30),
2689};
2690static const unsigned int msiof1_sync_d_mux[] = {
2691 MSIOF1_SYNC_D_MARK,
2692};
2693static const unsigned int msiof1_ss1_d_pins[] = {
2694 /* SS1 */
2695 RCAR_GP_PIN(0, 29),
2696};
2697static const unsigned int msiof1_ss1_d_mux[] = {
2698 MSIOF1_SS1_D_MARK,
2699};
2700static const unsigned int msiof1_rx_d_pins[] = {
2701 /* RXD */
2702 RCAR_GP_PIN(0, 27),
2703};
2704static const unsigned int msiof1_rx_d_mux[] = {
2705 MSIOF1_RXD_D_MARK,
2706};
2707static const unsigned int msiof1_tx_d_pins[] = {
2708 /* TXD */
2709 RCAR_GP_PIN(0, 26),
2710};
2711static const unsigned int msiof1_tx_d_mux[] = {
2712 MSIOF1_TXD_D_MARK,
2713};
2714
2715static const unsigned int msiof1_clk_e_pins[] = {
2716 /* SCK */
2717 RCAR_GP_PIN(5, 18),
2718};
2719static const unsigned int msiof1_clk_e_mux[] = {
2720 MSIOF1_SCK_E_MARK,
2721};
2722static const unsigned int msiof1_sync_e_pins[] = {
2723 /* SYNC */
2724 RCAR_GP_PIN(5, 19),
2725};
2726static const unsigned int msiof1_sync_e_mux[] = {
2727 MSIOF1_SYNC_E_MARK,
2728};
2729static const unsigned int msiof1_rx_e_pins[] = {
2730 /* RXD */
2731 RCAR_GP_PIN(5, 17),
2732};
2733static const unsigned int msiof1_rx_e_mux[] = {
2734 MSIOF1_RXD_E_MARK,
2735};
2736static const unsigned int msiof1_tx_e_pins[] = {
2737 /* TXD */
2738 RCAR_GP_PIN(5, 20),
2739};
2740static const unsigned int msiof1_tx_e_mux[] = {
2741 MSIOF1_TXD_E_MARK,
2742};
50884519
HN
2743/* - MSIOF2 ----------------------------------------------------------------- */
2744static const unsigned int msiof2_clk_pins[] = {
2745 /* SCK */
2746 RCAR_GP_PIN(1, 13),
2747};
2748static const unsigned int msiof2_clk_mux[] = {
2749 MSIOF2_SCK_MARK,
2750};
2751static const unsigned int msiof2_sync_pins[] = {
2752 /* SYNC */
2753 RCAR_GP_PIN(1, 14),
2754};
2755static const unsigned int msiof2_sync_mux[] = {
2756 MSIOF2_SYNC_MARK,
2757};
2758static const unsigned int msiof2_ss1_pins[] = {
2759 /* SS1 */
2760 RCAR_GP_PIN(1, 17),
2761};
2762static const unsigned int msiof2_ss1_mux[] = {
2763 MSIOF2_SS1_MARK,
2764};
2765static const unsigned int msiof2_ss2_pins[] = {
2766 /* SS2 */
2767 RCAR_GP_PIN(1, 18),
2768};
2769static const unsigned int msiof2_ss2_mux[] = {
2770 MSIOF2_SS2_MARK,
2771};
2772static const unsigned int msiof2_rx_pins[] = {
2773 /* RXD */
2774 RCAR_GP_PIN(1, 16),
2775};
2776static const unsigned int msiof2_rx_mux[] = {
2777 MSIOF2_RXD_MARK,
2778};
2779static const unsigned int msiof2_tx_pins[] = {
2780 /* TXD */
2781 RCAR_GP_PIN(1, 15),
2782};
2783static const unsigned int msiof2_tx_mux[] = {
2784 MSIOF2_TXD_MARK,
2785};
e6fae2d0
GU
2786
2787static const unsigned int msiof2_clk_b_pins[] = {
2788 /* SCK */
2789 RCAR_GP_PIN(3, 0),
2790};
2791static const unsigned int msiof2_clk_b_mux[] = {
2792 MSIOF2_SCK_B_MARK,
2793};
2794static const unsigned int msiof2_sync_b_pins[] = {
2795 /* SYNC */
2796 RCAR_GP_PIN(3, 1),
2797};
2798static const unsigned int msiof2_sync_b_mux[] = {
2799 MSIOF2_SYNC_B_MARK,
2800};
2801static const unsigned int msiof2_ss1_b_pins[] = {
2802 /* SS1 */
2803 RCAR_GP_PIN(3, 8),
2804};
2805static const unsigned int msiof2_ss1_b_mux[] = {
2806 MSIOF2_SS1_B_MARK,
2807};
2808static const unsigned int msiof2_ss2_b_pins[] = {
2809 /* SS2 */
2810 RCAR_GP_PIN(3, 9),
2811};
2812static const unsigned int msiof2_ss2_b_mux[] = {
2813 MSIOF2_SS2_B_MARK,
2814};
2815static const unsigned int msiof2_rx_b_pins[] = {
2816 /* RXD */
2817 RCAR_GP_PIN(3, 17),
2818};
2819static const unsigned int msiof2_rx_b_mux[] = {
2820 MSIOF2_RXD_B_MARK,
2821};
2822static const unsigned int msiof2_tx_b_pins[] = {
2823 /* TXD */
2824 RCAR_GP_PIN(3, 16),
2825};
2826static const unsigned int msiof2_tx_b_mux[] = {
2827 MSIOF2_TXD_B_MARK,
2828};
2829
2830static const unsigned int msiof2_clk_c_pins[] = {
2831 /* SCK */
2832 RCAR_GP_PIN(2, 2),
2833};
2834static const unsigned int msiof2_clk_c_mux[] = {
2835 MSIOF2_SCK_C_MARK,
2836};
2837static const unsigned int msiof2_sync_c_pins[] = {
2838 /* SYNC */
2839 RCAR_GP_PIN(2, 3),
2840};
2841static const unsigned int msiof2_sync_c_mux[] = {
2842 MSIOF2_SYNC_C_MARK,
2843};
2844static const unsigned int msiof2_rx_c_pins[] = {
2845 /* RXD */
2846 RCAR_GP_PIN(2, 5),
2847};
2848static const unsigned int msiof2_rx_c_mux[] = {
2849 MSIOF2_RXD_C_MARK,
2850};
2851static const unsigned int msiof2_tx_c_pins[] = {
2852 /* TXD */
2853 RCAR_GP_PIN(2, 4),
2854};
2855static const unsigned int msiof2_tx_c_mux[] = {
2856 MSIOF2_TXD_C_MARK,
2857};
2858
2859static const unsigned int msiof2_clk_d_pins[] = {
2860 /* SCK */
2861 RCAR_GP_PIN(2, 14),
2862};
2863static const unsigned int msiof2_clk_d_mux[] = {
2864 MSIOF2_SCK_D_MARK,
2865};
2866static const unsigned int msiof2_sync_d_pins[] = {
2867 /* SYNC */
2868 RCAR_GP_PIN(2, 15),
2869};
2870static const unsigned int msiof2_sync_d_mux[] = {
2871 MSIOF2_SYNC_D_MARK,
2872};
2873static const unsigned int msiof2_ss1_d_pins[] = {
2874 /* SS1 */
2875 RCAR_GP_PIN(2, 17),
2876};
2877static const unsigned int msiof2_ss1_d_mux[] = {
2878 MSIOF2_SS1_D_MARK,
2879};
2880static const unsigned int msiof2_ss2_d_pins[] = {
2881 /* SS2 */
2882 RCAR_GP_PIN(2, 19),
2883};
2884static const unsigned int msiof2_ss2_d_mux[] = {
2885 MSIOF2_SS2_D_MARK,
2886};
2887static const unsigned int msiof2_rx_d_pins[] = {
2888 /* RXD */
2889 RCAR_GP_PIN(2, 18),
2890};
2891static const unsigned int msiof2_rx_d_mux[] = {
2892 MSIOF2_RXD_D_MARK,
2893};
2894static const unsigned int msiof2_tx_d_pins[] = {
2895 /* TXD */
2896 RCAR_GP_PIN(2, 16),
2897};
2898static const unsigned int msiof2_tx_d_mux[] = {
2899 MSIOF2_TXD_D_MARK,
2900};
2901
2902static const unsigned int msiof2_clk_e_pins[] = {
2903 /* SCK */
2904 RCAR_GP_PIN(7, 15),
2905};
2906static const unsigned int msiof2_clk_e_mux[] = {
2907 MSIOF2_SCK_E_MARK,
2908};
2909static const unsigned int msiof2_sync_e_pins[] = {
2910 /* SYNC */
2911 RCAR_GP_PIN(7, 16),
2912};
2913static const unsigned int msiof2_sync_e_mux[] = {
2914 MSIOF2_SYNC_E_MARK,
2915};
2916static const unsigned int msiof2_rx_e_pins[] = {
2917 /* RXD */
2918 RCAR_GP_PIN(7, 14),
2919};
2920static const unsigned int msiof2_rx_e_mux[] = {
2921 MSIOF2_RXD_E_MARK,
2922};
2923static const unsigned int msiof2_tx_e_pins[] = {
2924 /* TXD */
2925 RCAR_GP_PIN(7, 13),
2926};
2927static const unsigned int msiof2_tx_e_mux[] = {
2928 MSIOF2_TXD_E_MARK,
2929};
f9784298
YS
2930/* - PWM -------------------------------------------------------------------- */
2931static const unsigned int pwm0_pins[] = {
2932 RCAR_GP_PIN(6, 14),
2933};
2934static const unsigned int pwm0_mux[] = {
2935 PWM0_MARK,
2936};
2937static const unsigned int pwm0_b_pins[] = {
2938 RCAR_GP_PIN(5, 30),
2939};
2940static const unsigned int pwm0_b_mux[] = {
2941 PWM0_B_MARK,
2942};
2943static const unsigned int pwm1_pins[] = {
2944 RCAR_GP_PIN(1, 17),
2945};
2946static const unsigned int pwm1_mux[] = {
2947 PWM1_MARK,
2948};
2949static const unsigned int pwm1_b_pins[] = {
2950 RCAR_GP_PIN(6, 15),
2951};
2952static const unsigned int pwm1_b_mux[] = {
2953 PWM1_B_MARK,
2954};
2955static const unsigned int pwm2_pins[] = {
2956 RCAR_GP_PIN(1, 18),
2957};
2958static const unsigned int pwm2_mux[] = {
2959 PWM2_MARK,
2960};
2961static const unsigned int pwm2_b_pins[] = {
2962 RCAR_GP_PIN(0, 16),
2963};
2964static const unsigned int pwm2_b_mux[] = {
2965 PWM2_B_MARK,
2966};
2967static const unsigned int pwm3_pins[] = {
2968 RCAR_GP_PIN(1, 24),
2969};
2970static const unsigned int pwm3_mux[] = {
2971 PWM3_MARK,
2972};
2973static const unsigned int pwm4_pins[] = {
2974 RCAR_GP_PIN(3, 26),
2975};
2976static const unsigned int pwm4_mux[] = {
2977 PWM4_MARK,
2978};
2979static const unsigned int pwm4_b_pins[] = {
2980 RCAR_GP_PIN(3, 31),
2981};
2982static const unsigned int pwm4_b_mux[] = {
2983 PWM4_B_MARK,
2984};
2985static const unsigned int pwm5_pins[] = {
2986 RCAR_GP_PIN(7, 21),
2987};
2988static const unsigned int pwm5_mux[] = {
2989 PWM5_MARK,
2990};
2991static const unsigned int pwm5_b_pins[] = {
2992 RCAR_GP_PIN(7, 20),
2993};
2994static const unsigned int pwm5_b_mux[] = {
2995 PWM5_B_MARK,
2996};
2997static const unsigned int pwm6_pins[] = {
2998 RCAR_GP_PIN(7, 22),
2999};
3000static const unsigned int pwm6_mux[] = {
3001 PWM6_MARK,
3002};
2d0c386f
GU
3003/* - QSPI ------------------------------------------------------------------- */
3004static const unsigned int qspi_ctrl_pins[] = {
3005 /* SPCLK, SSL */
3006 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3007};
3008static const unsigned int qspi_ctrl_mux[] = {
3009 SPCLK_MARK, SSL_MARK,
3010};
3011static const unsigned int qspi_data2_pins[] = {
3012 /* MOSI_IO0, MISO_IO1 */
3013 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3014};
3015static const unsigned int qspi_data2_mux[] = {
3016 MOSI_IO0_MARK, MISO_IO1_MARK,
3017};
3018static const unsigned int qspi_data4_pins[] = {
3019 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3020 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3021 RCAR_GP_PIN(1, 8),
3022};
3023static const unsigned int qspi_data4_mux[] = {
3024 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3025};
3026
3027static const unsigned int qspi_ctrl_b_pins[] = {
3028 /* SPCLK, SSL */
3029 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3030};
3031static const unsigned int qspi_ctrl_b_mux[] = {
3032 SPCLK_B_MARK, SSL_B_MARK,
3033};
3034static const unsigned int qspi_data2_b_pins[] = {
3035 /* MOSI_IO0, MISO_IO1 */
3036 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3037};
3038static const unsigned int qspi_data2_b_mux[] = {
3039 MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3040};
3041static const unsigned int qspi_data4_b_pins[] = {
3042 /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3043 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3044 RCAR_GP_PIN(6, 4),
3045};
3046static const unsigned int qspi_data4_b_mux[] = {
3047 SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3048 IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
3049};
50884519
HN
3050/* - SCIF0 ------------------------------------------------------------------ */
3051static const unsigned int scif0_data_pins[] = {
3052 /* RX, TX */
3053 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3054};
3055static const unsigned int scif0_data_mux[] = {
3056 RX0_MARK, TX0_MARK,
3057};
3058static const unsigned int scif0_data_b_pins[] = {
3059 /* RX, TX */
3060 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3061};
3062static const unsigned int scif0_data_b_mux[] = {
3063 RX0_B_MARK, TX0_B_MARK,
3064};
3065static const unsigned int scif0_data_c_pins[] = {
3066 /* RX, TX */
3067 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3068};
3069static const unsigned int scif0_data_c_mux[] = {
3070 RX0_C_MARK, TX0_C_MARK,
3071};
3072static const unsigned int scif0_data_d_pins[] = {
3073 /* RX, TX */
3074 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3075};
3076static const unsigned int scif0_data_d_mux[] = {
3077 RX0_D_MARK, TX0_D_MARK,
3078};
3079static const unsigned int scif0_data_e_pins[] = {
3080 /* RX, TX */
3081 RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3082};
3083static const unsigned int scif0_data_e_mux[] = {
3084 RX0_E_MARK, TX0_E_MARK,
3085};
3086/* - SCIF1 ------------------------------------------------------------------ */
3087static const unsigned int scif1_data_pins[] = {
3088 /* RX, TX */
3089 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3090};
3091static const unsigned int scif1_data_mux[] = {
3092 RX1_MARK, TX1_MARK,
3093};
3094static const unsigned int scif1_data_b_pins[] = {
3095 /* RX, TX */
3096 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3097};
3098static const unsigned int scif1_data_b_mux[] = {
3099 RX1_B_MARK, TX1_B_MARK,
3100};
3101static const unsigned int scif1_clk_b_pins[] = {
3102 /* SCK */
3103 RCAR_GP_PIN(3, 10),
3104};
3105static const unsigned int scif1_clk_b_mux[] = {
3106 SCIF1_SCK_B_MARK,
3107};
3108static const unsigned int scif1_data_c_pins[] = {
3109 /* RX, TX */
3110 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3111};
3112static const unsigned int scif1_data_c_mux[] = {
3113 RX1_C_MARK, TX1_C_MARK,
3114};
3115static const unsigned int scif1_data_d_pins[] = {
3116 /* RX, TX */
3117 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3118};
3119static const unsigned int scif1_data_d_mux[] = {
3120 RX1_D_MARK, TX1_D_MARK,
3121};
3122/* - SCIF2 ------------------------------------------------------------------ */
3123static const unsigned int scif2_data_pins[] = {
3124 /* RX, TX */
3125 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3126};
3127static const unsigned int scif2_data_mux[] = {
3128 RX2_MARK, TX2_MARK,
3129};
3130static const unsigned int scif2_data_b_pins[] = {
3131 /* RX, TX */
3132 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3133};
3134static const unsigned int scif2_data_b_mux[] = {
3135 RX2_B_MARK, TX2_B_MARK,
3136};
3137static const unsigned int scif2_clk_b_pins[] = {
3138 /* SCK */
3139 RCAR_GP_PIN(3, 18),
3140};
3141static const unsigned int scif2_clk_b_mux[] = {
3142 SCIF2_SCK_B_MARK,
3143};
3144static const unsigned int scif2_data_c_pins[] = {
3145 /* RX, TX */
3146 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3147};
3148static const unsigned int scif2_data_c_mux[] = {
3149 RX2_C_MARK, TX2_C_MARK,
3150};
3151static const unsigned int scif2_data_e_pins[] = {
3152 /* RX, TX */
3153 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3154};
3155static const unsigned int scif2_data_e_mux[] = {
3156 RX2_E_MARK, TX2_E_MARK,
3157};
3158/* - SCIF3 ------------------------------------------------------------------ */
3159static const unsigned int scif3_data_pins[] = {
3160 /* RX, TX */
3161 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3162};
3163static const unsigned int scif3_data_mux[] = {
3164 RX3_MARK, TX3_MARK,
3165};
3166static const unsigned int scif3_clk_pins[] = {
3167 /* SCK */
3168 RCAR_GP_PIN(3, 23),
3169};
3170static const unsigned int scif3_clk_mux[] = {
3171 SCIF3_SCK_MARK,
3172};
3173static const unsigned int scif3_data_b_pins[] = {
3174 /* RX, TX */
3175 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3176};
3177static const unsigned int scif3_data_b_mux[] = {
3178 RX3_B_MARK, TX3_B_MARK,
3179};
3180static const unsigned int scif3_clk_b_pins[] = {
3181 /* SCK */
3182 RCAR_GP_PIN(4, 8),
3183};
3184static const unsigned int scif3_clk_b_mux[] = {
3185 SCIF3_SCK_B_MARK,
3186};
3187static const unsigned int scif3_data_c_pins[] = {
3188 /* RX, TX */
3189 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3190};
3191static const unsigned int scif3_data_c_mux[] = {
3192 RX3_C_MARK, TX3_C_MARK,
3193};
3194static const unsigned int scif3_data_d_pins[] = {
3195 /* RX, TX */
3196 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3197};
3198static const unsigned int scif3_data_d_mux[] = {
3199 RX3_D_MARK, TX3_D_MARK,
3200};
3201/* - SCIF4 ------------------------------------------------------------------ */
3202static const unsigned int scif4_data_pins[] = {
3203 /* RX, TX */
3204 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3205};
3206static const unsigned int scif4_data_mux[] = {
3207 RX4_MARK, TX4_MARK,
3208};
3209static const unsigned int scif4_data_b_pins[] = {
3210 /* RX, TX */
3211 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3212};
3213static const unsigned int scif4_data_b_mux[] = {
3214 RX4_B_MARK, TX4_B_MARK,
3215};
3216static const unsigned int scif4_data_c_pins[] = {
3217 /* RX, TX */
3218 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3219};
3220static const unsigned int scif4_data_c_mux[] = {
3221 RX4_C_MARK, TX4_C_MARK,
3222};
3223/* - SCIF5 ------------------------------------------------------------------ */
3224static const unsigned int scif5_data_pins[] = {
3225 /* RX, TX */
3226 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3227};
3228static const unsigned int scif5_data_mux[] = {
3229 RX5_MARK, TX5_MARK,
3230};
3231static const unsigned int scif5_data_b_pins[] = {
3232 /* RX, TX */
3233 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3234};
3235static const unsigned int scif5_data_b_mux[] = {
3236 RX5_B_MARK, TX5_B_MARK,
3237};
3238/* - SCIFA0 ----------------------------------------------------------------- */
3239static const unsigned int scifa0_data_pins[] = {
3240 /* RXD, TXD */
3241 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3242};
3243static const unsigned int scifa0_data_mux[] = {
3244 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3245};
3246static const unsigned int scifa0_data_b_pins[] = {
3247 /* RXD, TXD */
3248 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3249};
3250static const unsigned int scifa0_data_b_mux[] = {
3251 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3252};
3253/* - SCIFA1 ----------------------------------------------------------------- */
3254static const unsigned int scifa1_data_pins[] = {
3255 /* RXD, TXD */
3256 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3257};
3258static const unsigned int scifa1_data_mux[] = {
3259 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3260};
3261static const unsigned int scifa1_clk_pins[] = {
3262 /* SCK */
3263 RCAR_GP_PIN(3, 10),
3264};
3265static const unsigned int scifa1_clk_mux[] = {
3266 SCIFA1_SCK_MARK,
3267};
3268static const unsigned int scifa1_data_b_pins[] = {
3269 /* RXD, TXD */
3270 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3271};
3272static const unsigned int scifa1_data_b_mux[] = {
3273 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3274};
3275static const unsigned int scifa1_clk_b_pins[] = {
3276 /* SCK */
3277 RCAR_GP_PIN(1, 0),
3278};
3279static const unsigned int scifa1_clk_b_mux[] = {
3280 SCIFA1_SCK_B_MARK,
3281};
3282static const unsigned int scifa1_data_c_pins[] = {
3283 /* RXD, TXD */
3284 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3285};
3286static const unsigned int scifa1_data_c_mux[] = {
3287 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3288};
3289/* - SCIFA2 ----------------------------------------------------------------- */
3290static const unsigned int scifa2_data_pins[] = {
3291 /* RXD, TXD */
3292 RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3293};
3294static const unsigned int scifa2_data_mux[] = {
3295 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3296};
3297static const unsigned int scifa2_clk_pins[] = {
3298 /* SCK */
3299 RCAR_GP_PIN(3, 18),
3300};
3301static const unsigned int scifa2_clk_mux[] = {
3302 SCIFA2_SCK_MARK,
3303};
3304static const unsigned int scifa2_data_b_pins[] = {
3305 /* RXD, TXD */
3306 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3307};
3308static const unsigned int scifa2_data_b_mux[] = {
3309 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3310};
3311/* - SCIFA3 ----------------------------------------------------------------- */
3312static const unsigned int scifa3_data_pins[] = {
3313 /* RXD, TXD */
3314 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3315};
3316static const unsigned int scifa3_data_mux[] = {
3317 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3318};
3319static const unsigned int scifa3_clk_pins[] = {
3320 /* SCK */
3321 RCAR_GP_PIN(3, 23),
3322};
3323static const unsigned int scifa3_clk_mux[] = {
3324 SCIFA3_SCK_MARK,
3325};
3326static const unsigned int scifa3_data_b_pins[] = {
3327 /* RXD, TXD */
3328 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3329};
3330static const unsigned int scifa3_data_b_mux[] = {
3331 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3332};
3333static const unsigned int scifa3_clk_b_pins[] = {
3334 /* SCK */
3335 RCAR_GP_PIN(4, 8),
3336};
3337static const unsigned int scifa3_clk_b_mux[] = {
3338 SCIFA3_SCK_B_MARK,
3339};
3340static const unsigned int scifa3_data_c_pins[] = {
3341 /* RXD, TXD */
3342 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3343};
3344static const unsigned int scifa3_data_c_mux[] = {
3345 SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3346};
3347static const unsigned int scifa3_clk_c_pins[] = {
3348 /* SCK */
3349 RCAR_GP_PIN(7, 22),
3350};
3351static const unsigned int scifa3_clk_c_mux[] = {
3352 SCIFA3_SCK_C_MARK,
3353};
3354/* - SCIFA4 ----------------------------------------------------------------- */
3355static const unsigned int scifa4_data_pins[] = {
3356 /* RXD, TXD */
3357 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3358};
3359static const unsigned int scifa4_data_mux[] = {
3360 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3361};
3362static const unsigned int scifa4_data_b_pins[] = {
3363 /* RXD, TXD */
3364 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3365};
3366static const unsigned int scifa4_data_b_mux[] = {
3367 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3368};
3369static const unsigned int scifa4_data_c_pins[] = {
3370 /* RXD, TXD */
3371 RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3372};
3373static const unsigned int scifa4_data_c_mux[] = {
3374 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3375};
3376/* - SCIFA5 ----------------------------------------------------------------- */
3377static const unsigned int scifa5_data_pins[] = {
3378 /* RXD, TXD */
3379 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3380};
3381static const unsigned int scifa5_data_mux[] = {
3382 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3383};
3384static const unsigned int scifa5_data_b_pins[] = {
3385 /* RXD, TXD */
3386 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3387};
3388static const unsigned int scifa5_data_b_mux[] = {
3389 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3390};
3391static const unsigned int scifa5_data_c_pins[] = {
3392 /* RXD, TXD */
3393 RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3394};
3395static const unsigned int scifa5_data_c_mux[] = {
3396 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3397};
3398/* - SCIFB0 ----------------------------------------------------------------- */
3399static const unsigned int scifb0_data_pins[] = {
3400 /* RXD, TXD */
3401 RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3402};
3403static const unsigned int scifb0_data_mux[] = {
3404 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3405};
3406static const unsigned int scifb0_clk_pins[] = {
3407 /* SCK */
3408 RCAR_GP_PIN(7, 2),
3409};
3410static const unsigned int scifb0_clk_mux[] = {
3411 SCIFB0_SCK_MARK,
3412};
3413static const unsigned int scifb0_ctrl_pins[] = {
3414 /* RTS, CTS */
3415 RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3416};
3417static const unsigned int scifb0_ctrl_mux[] = {
3418 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3419};
3420static const unsigned int scifb0_data_b_pins[] = {
3421 /* RXD, TXD */
3422 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3423};
3424static const unsigned int scifb0_data_b_mux[] = {
3425 SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3426};
3427static const unsigned int scifb0_clk_b_pins[] = {
3428 /* SCK */
3429 RCAR_GP_PIN(5, 31),
3430};
3431static const unsigned int scifb0_clk_b_mux[] = {
3432 SCIFB0_SCK_B_MARK,
3433};
3434static const unsigned int scifb0_ctrl_b_pins[] = {
3435 /* RTS, CTS */
3436 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3437};
3438static const unsigned int scifb0_ctrl_b_mux[] = {
3439 SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3440};
3441static const unsigned int scifb0_data_c_pins[] = {
3442 /* RXD, TXD */
3443 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3444};
3445static const unsigned int scifb0_data_c_mux[] = {
3446 SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3447};
3448static const unsigned int scifb0_clk_c_pins[] = {
3449 /* SCK */
3450 RCAR_GP_PIN(2, 30),
3451};
3452static const unsigned int scifb0_clk_c_mux[] = {
3453 SCIFB0_SCK_C_MARK,
3454};
3455static const unsigned int scifb0_data_d_pins[] = {
3456 /* RXD, TXD */
3457 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3458};
3459static const unsigned int scifb0_data_d_mux[] = {
3460 SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3461};
3462static const unsigned int scifb0_clk_d_pins[] = {
3463 /* SCK */
3464 RCAR_GP_PIN(4, 17),
3465};
3466static const unsigned int scifb0_clk_d_mux[] = {
3467 SCIFB0_SCK_D_MARK,
3468};
3469/* - SCIFB1 ----------------------------------------------------------------- */
3470static const unsigned int scifb1_data_pins[] = {
3471 /* RXD, TXD */
3472 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3473};
3474static const unsigned int scifb1_data_mux[] = {
3475 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3476};
3477static const unsigned int scifb1_clk_pins[] = {
3478 /* SCK */
3479 RCAR_GP_PIN(7, 7),
3480};
3481static const unsigned int scifb1_clk_mux[] = {
3482 SCIFB1_SCK_MARK,
3483};
3484static const unsigned int scifb1_ctrl_pins[] = {
3485 /* RTS, CTS */
3486 RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3487};
3488static const unsigned int scifb1_ctrl_mux[] = {
3489 SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3490};
3491static const unsigned int scifb1_data_b_pins[] = {
3492 /* RXD, TXD */
3493 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3494};
3495static const unsigned int scifb1_data_b_mux[] = {
3496 SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3497};
3498static const unsigned int scifb1_clk_b_pins[] = {
3499 /* SCK */
3500 RCAR_GP_PIN(1, 3),
3501};
3502static const unsigned int scifb1_clk_b_mux[] = {
3503 SCIFB1_SCK_B_MARK,
3504};
3505static const unsigned int scifb1_data_c_pins[] = {
3506 /* RXD, TXD */
3507 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3508};
3509static const unsigned int scifb1_data_c_mux[] = {
3510 SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3511};
3512static const unsigned int scifb1_clk_c_pins[] = {
3513 /* SCK */
3514 RCAR_GP_PIN(7, 11),
3515};
3516static const unsigned int scifb1_clk_c_mux[] = {
3517 SCIFB1_SCK_C_MARK,
3518};
3519static const unsigned int scifb1_data_d_pins[] = {
3520 /* RXD, TXD */
3521 RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3522};
3523static const unsigned int scifb1_data_d_mux[] = {
3524 SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3525};
3526/* - SCIFB2 ----------------------------------------------------------------- */
3527static const unsigned int scifb2_data_pins[] = {
3528 /* RXD, TXD */
3529 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3530};
3531static const unsigned int scifb2_data_mux[] = {
3532 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3533};
3534static const unsigned int scifb2_clk_pins[] = {
3535 /* SCK */
3536 RCAR_GP_PIN(4, 15),
3537};
3538static const unsigned int scifb2_clk_mux[] = {
3539 SCIFB2_SCK_MARK,
3540};
3541static const unsigned int scifb2_ctrl_pins[] = {
3542 /* RTS, CTS */
3543 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3544};
3545static const unsigned int scifb2_ctrl_mux[] = {
3546 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3547};
3548static const unsigned int scifb2_data_b_pins[] = {
3549 /* RXD, TXD */
3550 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3551};
3552static const unsigned int scifb2_data_b_mux[] = {
3553 SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3554};
3555static const unsigned int scifb2_clk_b_pins[] = {
3556 /* SCK */
3557 RCAR_GP_PIN(5, 31),
3558};
3559static const unsigned int scifb2_clk_b_mux[] = {
3560 SCIFB2_SCK_B_MARK,
3561};
3562static const unsigned int scifb2_ctrl_b_pins[] = {
3563 /* RTS, CTS */
3564 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3565};
3566static const unsigned int scifb2_ctrl_b_mux[] = {
3567 SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3568};
3569static const unsigned int scifb2_data_c_pins[] = {
3570 /* RXD, TXD */
3571 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3572};
3573static const unsigned int scifb2_data_c_mux[] = {
3574 SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3575};
3576static const unsigned int scifb2_clk_c_pins[] = {
3577 /* SCK */
3578 RCAR_GP_PIN(5, 27),
3579};
3580static const unsigned int scifb2_clk_c_mux[] = {
3581 SCIFB2_SCK_C_MARK,
3582};
3583static const unsigned int scifb2_data_d_pins[] = {
3584 /* RXD, TXD */
3585 RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3586};
3587static const unsigned int scifb2_data_d_mux[] = {
3588 SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3589};
3590/* - SDHI0 ------------------------------------------------------------------ */
3591static const unsigned int sdhi0_data1_pins[] = {
3592 /* D0 */
3593 RCAR_GP_PIN(6, 2),
3594};
3595static const unsigned int sdhi0_data1_mux[] = {
3596 SD0_DATA0_MARK,
3597};
3598static const unsigned int sdhi0_data4_pins[] = {
3599 /* D[0:3] */
3600 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3601 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3602};
3603static const unsigned int sdhi0_data4_mux[] = {
3604 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3605};
3606static const unsigned int sdhi0_ctrl_pins[] = {
3607 /* CLK, CMD */
3608 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3609};
3610static const unsigned int sdhi0_ctrl_mux[] = {
3611 SD0_CLK_MARK, SD0_CMD_MARK,
3612};
3613static const unsigned int sdhi0_cd_pins[] = {
3614 /* CD */
3615 RCAR_GP_PIN(6, 6),
3616};
3617static const unsigned int sdhi0_cd_mux[] = {
3618 SD0_CD_MARK,
3619};
3620static const unsigned int sdhi0_wp_pins[] = {
3621 /* WP */
3622 RCAR_GP_PIN(6, 7),
3623};
3624static const unsigned int sdhi0_wp_mux[] = {
3625 SD0_WP_MARK,
3626};
3627/* - SDHI1 ------------------------------------------------------------------ */
3628static const unsigned int sdhi1_data1_pins[] = {
3629 /* D0 */
3630 RCAR_GP_PIN(6, 10),
3631};
3632static const unsigned int sdhi1_data1_mux[] = {
3633 SD1_DATA0_MARK,
3634};
3635static const unsigned int sdhi1_data4_pins[] = {
3636 /* D[0:3] */
3637 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3638 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3639};
3640static const unsigned int sdhi1_data4_mux[] = {
3641 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3642};
3643static const unsigned int sdhi1_ctrl_pins[] = {
3644 /* CLK, CMD */
3645 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3646};
3647static const unsigned int sdhi1_ctrl_mux[] = {
3648 SD1_CLK_MARK, SD1_CMD_MARK,
3649};
3650static const unsigned int sdhi1_cd_pins[] = {
3651 /* CD */
3652 RCAR_GP_PIN(6, 14),
3653};
3654static const unsigned int sdhi1_cd_mux[] = {
3655 SD1_CD_MARK,
3656};
3657static const unsigned int sdhi1_wp_pins[] = {
3658 /* WP */
3659 RCAR_GP_PIN(6, 15),
3660};
3661static const unsigned int sdhi1_wp_mux[] = {
3662 SD1_WP_MARK,
3663};
3664/* - SDHI2 ------------------------------------------------------------------ */
3665static const unsigned int sdhi2_data1_pins[] = {
3666 /* D0 */
3667 RCAR_GP_PIN(6, 18),
3668};
3669static const unsigned int sdhi2_data1_mux[] = {
3670 SD2_DATA0_MARK,
3671};
3672static const unsigned int sdhi2_data4_pins[] = {
3673 /* D[0:3] */
3674 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3675 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3676};
3677static const unsigned int sdhi2_data4_mux[] = {
3678 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3679};
3680static const unsigned int sdhi2_ctrl_pins[] = {
3681 /* CLK, CMD */
3682 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3683};
3684static const unsigned int sdhi2_ctrl_mux[] = {
3685 SD2_CLK_MARK, SD2_CMD_MARK,
3686};
3687static const unsigned int sdhi2_cd_pins[] = {
3688 /* CD */
3689 RCAR_GP_PIN(6, 22),
3690};
3691static const unsigned int sdhi2_cd_mux[] = {
3692 SD2_CD_MARK,
3693};
3694static const unsigned int sdhi2_wp_pins[] = {
3695 /* WP */
3696 RCAR_GP_PIN(6, 23),
3697};
3698static const unsigned int sdhi2_wp_mux[] = {
3699 SD2_WP_MARK,
3700};
b664cd1f
KM
3701
3702/* - SSI -------------------------------------------------------------------- */
3703static const unsigned int ssi0_data_pins[] = {
3704 /* SDATA */
3705 RCAR_GP_PIN(2, 2),
3706};
3707
3708static const unsigned int ssi0_data_mux[] = {
3709 SSI_SDATA0_MARK,
3710};
3711
3712static const unsigned int ssi0_data_b_pins[] = {
3713 /* SDATA */
3714 RCAR_GP_PIN(3, 4),
3715};
3716
3717static const unsigned int ssi0_data_b_mux[] = {
3718 SSI_SDATA0_B_MARK,
3719};
3720
3721static const unsigned int ssi0129_ctrl_pins[] = {
3722 /* SCK, WS */
3723 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3724};
3725
3726static const unsigned int ssi0129_ctrl_mux[] = {
3727 SSI_SCK0129_MARK, SSI_WS0129_MARK,
3728};
3729
3730static const unsigned int ssi0129_ctrl_b_pins[] = {
3731 /* SCK, WS */
3732 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3733};
3734
3735static const unsigned int ssi0129_ctrl_b_mux[] = {
3736 SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3737};
3738
3739static const unsigned int ssi1_data_pins[] = {
3740 /* SDATA */
3741 RCAR_GP_PIN(2, 5),
3742};
3743
3744static const unsigned int ssi1_data_mux[] = {
3745 SSI_SDATA1_MARK,
3746};
3747
3748static const unsigned int ssi1_data_b_pins[] = {
3749 /* SDATA */
3750 RCAR_GP_PIN(3, 7),
3751};
3752
3753static const unsigned int ssi1_data_b_mux[] = {
3754 SSI_SDATA1_B_MARK,
3755};
3756
3757static const unsigned int ssi1_ctrl_pins[] = {
3758 /* SCK, WS */
3759 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3760};
3761
3762static const unsigned int ssi1_ctrl_mux[] = {
3763 SSI_SCK1_MARK, SSI_WS1_MARK,
3764};
3765
3766static const unsigned int ssi1_ctrl_b_pins[] = {
3767 /* SCK, WS */
3768 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3769};
3770
3771static const unsigned int ssi1_ctrl_b_mux[] = {
3772 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3773};
3774
3775static const unsigned int ssi2_data_pins[] = {
3776 /* SDATA */
3777 RCAR_GP_PIN(2, 8),
3778};
3779
3780static const unsigned int ssi2_data_mux[] = {
3781 SSI_SDATA2_MARK,
3782};
3783
3784static const unsigned int ssi2_ctrl_pins[] = {
3785 /* SCK, WS */
3786 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3787};
3788
3789static const unsigned int ssi2_ctrl_mux[] = {
3790 SSI_SCK2_MARK, SSI_WS2_MARK,
3791};
3792
3793static const unsigned int ssi3_data_pins[] = {
3794 /* SDATA */
3795 RCAR_GP_PIN(2, 11),
3796};
3797
3798static const unsigned int ssi3_data_mux[] = {
3799 SSI_SDATA3_MARK,
3800};
3801
3802static const unsigned int ssi34_ctrl_pins[] = {
3803 /* SCK, WS */
3804 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3805};
3806
3807static const unsigned int ssi34_ctrl_mux[] = {
3808 SSI_SCK34_MARK, SSI_WS34_MARK,
3809};
3810
3811static const unsigned int ssi4_data_pins[] = {
3812 /* SDATA */
3813 RCAR_GP_PIN(2, 14),
3814};
3815
3816static const unsigned int ssi4_data_mux[] = {
3817 SSI_SDATA4_MARK,
3818};
3819
3820static const unsigned int ssi4_ctrl_pins[] = {
3821 /* SCK, WS */
3822 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3823};
3824
3825static const unsigned int ssi4_ctrl_mux[] = {
3826 SSI_SCK4_MARK, SSI_WS4_MARK,
3827};
3828
3829static const unsigned int ssi5_data_pins[] = {
3830 /* SDATA */
3831 RCAR_GP_PIN(2, 17),
3832};
3833
3834static const unsigned int ssi5_data_mux[] = {
3835 SSI_SDATA5_MARK,
3836};
3837
3838static const unsigned int ssi5_ctrl_pins[] = {
3839 /* SCK, WS */
3840 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
3841};
3842
3843static const unsigned int ssi5_ctrl_mux[] = {
3844 SSI_SCK5_MARK, SSI_WS5_MARK,
3845};
3846
3847static const unsigned int ssi6_data_pins[] = {
3848 /* SDATA */
3849 RCAR_GP_PIN(2, 20),
3850};
3851
3852static const unsigned int ssi6_data_mux[] = {
3853 SSI_SDATA6_MARK,
3854};
3855
3856static const unsigned int ssi6_ctrl_pins[] = {
3857 /* SCK, WS */
3858 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
3859};
3860
3861static const unsigned int ssi6_ctrl_mux[] = {
3862 SSI_SCK6_MARK, SSI_WS6_MARK,
3863};
3864
3865static const unsigned int ssi7_data_pins[] = {
3866 /* SDATA */
3867 RCAR_GP_PIN(2, 23),
3868};
3869
3870static const unsigned int ssi7_data_mux[] = {
3871 SSI_SDATA7_MARK,
3872};
3873
3874static const unsigned int ssi7_data_b_pins[] = {
3875 /* SDATA */
3876 RCAR_GP_PIN(3, 12),
3877};
3878
3879static const unsigned int ssi7_data_b_mux[] = {
3880 SSI_SDATA7_B_MARK,
3881};
3882
3883static const unsigned int ssi78_ctrl_pins[] = {
3884 /* SCK, WS */
3885 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3886};
3887
3888static const unsigned int ssi78_ctrl_mux[] = {
3889 SSI_SCK78_MARK, SSI_WS78_MARK,
3890};
3891
3892static const unsigned int ssi78_ctrl_b_pins[] = {
3893 /* SCK, WS */
3894 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3895};
3896
3897static const unsigned int ssi78_ctrl_b_mux[] = {
3898 SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3899};
3900
3901static const unsigned int ssi8_data_pins[] = {
3902 /* SDATA */
3903 RCAR_GP_PIN(2, 24),
3904};
3905
3906static const unsigned int ssi8_data_mux[] = {
3907 SSI_SDATA8_MARK,
3908};
3909
3910static const unsigned int ssi8_data_b_pins[] = {
3911 /* SDATA */
3912 RCAR_GP_PIN(3, 13),
3913};
3914
3915static const unsigned int ssi8_data_b_mux[] = {
3916 SSI_SDATA8_B_MARK,
3917};
3918
3919static const unsigned int ssi9_data_pins[] = {
3920 /* SDATA */
3921 RCAR_GP_PIN(2, 27),
3922};
3923
3924static const unsigned int ssi9_data_mux[] = {
3925 SSI_SDATA9_MARK,
3926};
3927
3928static const unsigned int ssi9_data_b_pins[] = {
3929 /* SDATA */
3930 RCAR_GP_PIN(3, 18),
3931};
3932
3933static const unsigned int ssi9_data_b_mux[] = {
3934 SSI_SDATA9_B_MARK,
3935};
3936
3937static const unsigned int ssi9_ctrl_pins[] = {
3938 /* SCK, WS */
3939 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
3940};
3941
3942static const unsigned int ssi9_ctrl_mux[] = {
3943 SSI_SCK9_MARK, SSI_WS9_MARK,
3944};
3945
3946static const unsigned int ssi9_ctrl_b_pins[] = {
3947 /* SCK, WS */
3948 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3949};
3950
3951static const unsigned int ssi9_ctrl_b_mux[] = {
3952 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3953};
3954
50884519 3955/* - USB0 ------------------------------------------------------------------- */
5e5a298c
VB
3956static const unsigned int usb0_pins[] = {
3957 RCAR_GP_PIN(7, 23), /* PWEN */
3958 RCAR_GP_PIN(7, 24), /* OVC */
50884519 3959};
5e5a298c 3960static const unsigned int usb0_mux[] = {
50884519 3961 USB0_PWEN_MARK,
50884519
HN
3962 USB0_OVC_MARK,
3963};
3964/* - USB1 ------------------------------------------------------------------- */
5e5a298c
VB
3965static const unsigned int usb1_pins[] = {
3966 RCAR_GP_PIN(7, 25), /* PWEN */
3967 RCAR_GP_PIN(6, 30), /* OVC */
50884519 3968};
5e5a298c 3969static const unsigned int usb1_mux[] = {
50884519 3970 USB1_PWEN_MARK,
50884519
HN
3971 USB1_OVC_MARK,
3972};
8e32c967
VB
3973/* - VIN0 ------------------------------------------------------------------- */
3974static const union vin_data vin0_data_pins = {
3975 .data24 = {
3976 /* B */
3977 RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
3978 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3979 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3980 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3981 /* G */
3982 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3983 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3984 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3985 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
3986 /* R */
3987 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
3988 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
3989 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3990 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3991 },
3992};
3993static const union vin_data vin0_data_mux = {
3994 .data24 = {
3995 /* B */
3996 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3997 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3998 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3999 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4000 /* G */
4001 VI0_G0_MARK, VI0_G1_MARK,
4002 VI0_G2_MARK, VI0_G3_MARK,
4003 VI0_G4_MARK, VI0_G5_MARK,
4004 VI0_G6_MARK, VI0_G7_MARK,
4005 /* R */
4006 VI0_R0_MARK, VI0_R1_MARK,
4007 VI0_R2_MARK, VI0_R3_MARK,
4008 VI0_R4_MARK, VI0_R5_MARK,
4009 VI0_R6_MARK, VI0_R7_MARK,
4010 },
4011};
4012static const unsigned int vin0_data18_pins[] = {
4013 /* B */
4014 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4015 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4016 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4017 /* G */
4018 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4019 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4020 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4021 /* R */
4022 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4023 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4024 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4025};
4026static const unsigned int vin0_data18_mux[] = {
4027 /* B */
4028 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4029 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4030 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4031 /* G */
4032 VI0_G2_MARK, VI0_G3_MARK,
4033 VI0_G4_MARK, VI0_G5_MARK,
4034 VI0_G6_MARK, VI0_G7_MARK,
4035 /* R */
4036 VI0_R2_MARK, VI0_R3_MARK,
4037 VI0_R4_MARK, VI0_R5_MARK,
4038 VI0_R6_MARK, VI0_R7_MARK,
4039};
4040static const unsigned int vin0_sync_pins[] = {
4041 RCAR_GP_PIN(4, 3), /* HSYNC */
4042 RCAR_GP_PIN(4, 4), /* VSYNC */
4043};
4044static const unsigned int vin0_sync_mux[] = {
4045 VI0_HSYNC_N_MARK,
4046 VI0_VSYNC_N_MARK,
4047};
4048static const unsigned int vin0_field_pins[] = {
4049 RCAR_GP_PIN(4, 2),
4050};
4051static const unsigned int vin0_field_mux[] = {
4052 VI0_FIELD_MARK,
4053};
4054static const unsigned int vin0_clkenb_pins[] = {
4055 RCAR_GP_PIN(4, 1),
4056};
4057static const unsigned int vin0_clkenb_mux[] = {
4058 VI0_CLKENB_MARK,
4059};
4060static const unsigned int vin0_clk_pins[] = {
4061 RCAR_GP_PIN(4, 0),
4062};
4063static const unsigned int vin0_clk_mux[] = {
4064 VI0_CLK_MARK,
4065};
4066/* - VIN1 ----------------------------------------------------------------- */
4067static const unsigned int vin1_data8_pins[] = {
4068 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4069 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4070 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4071 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4072};
4073static const unsigned int vin1_data8_mux[] = {
4074 VI1_DATA0_MARK, VI1_DATA1_MARK,
4075 VI1_DATA2_MARK, VI1_DATA3_MARK,
4076 VI1_DATA4_MARK, VI1_DATA5_MARK,
4077 VI1_DATA6_MARK, VI1_DATA7_MARK,
4078};
4079static const unsigned int vin1_sync_pins[] = {
4080 RCAR_GP_PIN(5, 0), /* HSYNC */
4081 RCAR_GP_PIN(5, 1), /* VSYNC */
4082};
4083static const unsigned int vin1_sync_mux[] = {
4084 VI1_HSYNC_N_MARK,
4085 VI1_VSYNC_N_MARK,
4086};
4087static const unsigned int vin1_field_pins[] = {
4088 RCAR_GP_PIN(5, 3),
4089};
4090static const unsigned int vin1_field_mux[] = {
4091 VI1_FIELD_MARK,
4092};
4093static const unsigned int vin1_clkenb_pins[] = {
4094 RCAR_GP_PIN(5, 2),
4095};
4096static const unsigned int vin1_clkenb_mux[] = {
4097 VI1_CLKENB_MARK,
4098};
4099static const unsigned int vin1_clk_pins[] = {
4100 RCAR_GP_PIN(5, 4),
4101};
4102static const unsigned int vin1_clk_mux[] = {
4103 VI1_CLK_MARK,
4104};
4105static const union vin_data vin1_b_data_pins = {
4106 .data24 = {
4107 /* B */
4108 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4109 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4110 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4111 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4112 /* G */
4113 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4114 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4115 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4116 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4117 /* R */
4118 RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4119 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4120 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4121 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4122 },
4123};
4124static const union vin_data vin1_b_data_mux = {
4125 .data24 = {
4126 /* B */
4127 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4128 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4129 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4130 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4131 /* G */
4132 VI1_G0_B_MARK, VI1_G1_B_MARK,
4133 VI1_G2_B_MARK, VI1_G3_B_MARK,
4134 VI1_G4_B_MARK, VI1_G5_B_MARK,
4135 VI1_G6_B_MARK, VI1_G7_B_MARK,
4136 /* R */
4137 VI1_R0_B_MARK, VI1_R1_B_MARK,
4138 VI1_R2_B_MARK, VI1_R3_B_MARK,
4139 VI1_R4_B_MARK, VI1_R5_B_MARK,
4140 VI1_R6_B_MARK, VI1_R7_B_MARK,
4141 },
4142};
4143static const unsigned int vin1_b_data18_pins[] = {
4144 /* B */
4145 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4146 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4147 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4148 /* G */
4149 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4150 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4151 RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4152 /* R */
4153 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4154 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4155 RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4156};
4157static const unsigned int vin1_b_data18_mux[] = {
4158 /* B */
4159 VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4160 VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4161 VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4162 VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4163 /* G */
4164 VI1_G0_B_MARK, VI1_G1_B_MARK,
4165 VI1_G2_B_MARK, VI1_G3_B_MARK,
4166 VI1_G4_B_MARK, VI1_G5_B_MARK,
4167 VI1_G6_B_MARK, VI1_G7_B_MARK,
4168 /* R */
4169 VI1_R0_B_MARK, VI1_R1_B_MARK,
4170 VI1_R2_B_MARK, VI1_R3_B_MARK,
4171 VI1_R4_B_MARK, VI1_R5_B_MARK,
4172 VI1_R6_B_MARK, VI1_R7_B_MARK,
4173};
4174static const unsigned int vin1_b_sync_pins[] = {
4175 RCAR_GP_PIN(3, 17), /* HSYNC */
4176 RCAR_GP_PIN(3, 18), /* VSYNC */
4177};
4178static const unsigned int vin1_b_sync_mux[] = {
4179 VI1_HSYNC_N_B_MARK,
4180 VI1_VSYNC_N_B_MARK,
4181};
4182static const unsigned int vin1_b_field_pins[] = {
4183 RCAR_GP_PIN(3, 20),
4184};
4185static const unsigned int vin1_b_field_mux[] = {
4186 VI1_FIELD_B_MARK,
4187};
4188static const unsigned int vin1_b_clkenb_pins[] = {
4189 RCAR_GP_PIN(3, 19),
4190};
4191static const unsigned int vin1_b_clkenb_mux[] = {
4192 VI1_CLKENB_B_MARK,
4193};
4194static const unsigned int vin1_b_clk_pins[] = {
4195 RCAR_GP_PIN(3, 16),
4196};
4197static const unsigned int vin1_b_clk_mux[] = {
4198 VI1_CLK_B_MARK,
4199};
4200/* - VIN2 ----------------------------------------------------------------- */
4201static const unsigned int vin2_data8_pins[] = {
4202 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4203 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4204 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4205 RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4206};
4207static const unsigned int vin2_data8_mux[] = {
4208 VI2_DATA0_MARK, VI2_DATA1_MARK,
4209 VI2_DATA2_MARK, VI2_DATA3_MARK,
4210 VI2_DATA4_MARK, VI2_DATA5_MARK,
4211 VI2_DATA6_MARK, VI2_DATA7_MARK,
4212};
4213static const unsigned int vin2_sync_pins[] = {
4214 RCAR_GP_PIN(4, 15), /* HSYNC */
4215 RCAR_GP_PIN(4, 16), /* VSYNC */
4216};
4217static const unsigned int vin2_sync_mux[] = {
4218 VI2_HSYNC_N_MARK,
4219 VI2_VSYNC_N_MARK,
4220};
4221static const unsigned int vin2_field_pins[] = {
4222 RCAR_GP_PIN(4, 18),
4223};
4224static const unsigned int vin2_field_mux[] = {
4225 VI2_FIELD_MARK,
4226};
4227static const unsigned int vin2_clkenb_pins[] = {
4228 RCAR_GP_PIN(4, 17),
4229};
4230static const unsigned int vin2_clkenb_mux[] = {
4231 VI2_CLKENB_MARK,
4232};
4233static const unsigned int vin2_clk_pins[] = {
4234 RCAR_GP_PIN(4, 19),
4235};
4236static const unsigned int vin2_clk_mux[] = {
4237 VI2_CLK_MARK,
4238};
4239
50884519 4240static const struct sh_pfc_pin_group pinmux_groups[] = {
c57a05b0
KM
4241 SH_PFC_PIN_GROUP(audio_clk_a),
4242 SH_PFC_PIN_GROUP(audio_clk_b),
4243 SH_PFC_PIN_GROUP(audio_clk_b_b),
4244 SH_PFC_PIN_GROUP(audio_clk_c),
4245 SH_PFC_PIN_GROUP(audio_clkout),
0e938675
SS
4246 SH_PFC_PIN_GROUP(can0_data),
4247 SH_PFC_PIN_GROUP(can0_data_b),
4248 SH_PFC_PIN_GROUP(can0_data_c),
4249 SH_PFC_PIN_GROUP(can0_data_d),
4250 SH_PFC_PIN_GROUP(can0_data_e),
4251 SH_PFC_PIN_GROUP(can0_data_f),
4252 SH_PFC_PIN_GROUP(can1_data),
4253 SH_PFC_PIN_GROUP(can1_data_b),
4254 SH_PFC_PIN_GROUP(can1_data_c),
4255 SH_PFC_PIN_GROUP(can1_data_d),
4256 SH_PFC_PIN_GROUP(can_clk),
4257 SH_PFC_PIN_GROUP(can_clk_b),
4258 SH_PFC_PIN_GROUP(can_clk_c),
4259 SH_PFC_PIN_GROUP(can_clk_d),
50884519
HN
4260 SH_PFC_PIN_GROUP(du_rgb666),
4261 SH_PFC_PIN_GROUP(du_rgb888),
4262 SH_PFC_PIN_GROUP(du_clk_out_0),
4263 SH_PFC_PIN_GROUP(du_clk_out_1),
bc41f9f1 4264 SH_PFC_PIN_GROUP(du_sync),
d10046e2
LP
4265 SH_PFC_PIN_GROUP(du_oddf),
4266 SH_PFC_PIN_GROUP(du_cde),
4267 SH_PFC_PIN_GROUP(du_disp),
50884519
HN
4268 SH_PFC_PIN_GROUP(du0_clk_in),
4269 SH_PFC_PIN_GROUP(du1_clk_in),
bc41f9f1
LP
4270 SH_PFC_PIN_GROUP(du1_clk_in_b),
4271 SH_PFC_PIN_GROUP(du1_clk_in_c),
50884519
HN
4272 SH_PFC_PIN_GROUP(eth_link),
4273 SH_PFC_PIN_GROUP(eth_magic),
4274 SH_PFC_PIN_GROUP(eth_mdio),
4275 SH_PFC_PIN_GROUP(eth_rmii),
7d98fd32
NI
4276 SH_PFC_PIN_GROUP(hscif0_data),
4277 SH_PFC_PIN_GROUP(hscif0_clk),
4278 SH_PFC_PIN_GROUP(hscif0_ctrl),
4279 SH_PFC_PIN_GROUP(hscif0_data_b),
4280 SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4281 SH_PFC_PIN_GROUP(hscif0_data_c),
4282 SH_PFC_PIN_GROUP(hscif0_clk_c),
4283 SH_PFC_PIN_GROUP(hscif1_data),
4284 SH_PFC_PIN_GROUP(hscif1_clk),
4285 SH_PFC_PIN_GROUP(hscif1_ctrl),
4286 SH_PFC_PIN_GROUP(hscif1_data_b),
4287 SH_PFC_PIN_GROUP(hscif1_data_c),
4288 SH_PFC_PIN_GROUP(hscif1_clk_c),
4289 SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4290 SH_PFC_PIN_GROUP(hscif1_data_d),
4291 SH_PFC_PIN_GROUP(hscif1_data_e),
4292 SH_PFC_PIN_GROUP(hscif1_clk_e),
4293 SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4294 SH_PFC_PIN_GROUP(hscif2_data),
4295 SH_PFC_PIN_GROUP(hscif2_clk),
4296 SH_PFC_PIN_GROUP(hscif2_ctrl),
4297 SH_PFC_PIN_GROUP(hscif2_data_b),
4298 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4299 SH_PFC_PIN_GROUP(hscif2_data_c),
4300 SH_PFC_PIN_GROUP(hscif2_clk_c),
4301 SH_PFC_PIN_GROUP(hscif2_data_d),
a5ffaf64
VB
4302 SH_PFC_PIN_GROUP(i2c0),
4303 SH_PFC_PIN_GROUP(i2c0_b),
4304 SH_PFC_PIN_GROUP(i2c0_c),
4305 SH_PFC_PIN_GROUP(i2c1),
4306 SH_PFC_PIN_GROUP(i2c1_b),
4307 SH_PFC_PIN_GROUP(i2c1_c),
4308 SH_PFC_PIN_GROUP(i2c1_d),
4309 SH_PFC_PIN_GROUP(i2c1_e),
4310 SH_PFC_PIN_GROUP(i2c2),
4311 SH_PFC_PIN_GROUP(i2c2_b),
4312 SH_PFC_PIN_GROUP(i2c2_c),
4313 SH_PFC_PIN_GROUP(i2c2_d),
4314 SH_PFC_PIN_GROUP(i2c3),
4315 SH_PFC_PIN_GROUP(i2c3_b),
4316 SH_PFC_PIN_GROUP(i2c3_c),
4317 SH_PFC_PIN_GROUP(i2c3_d),
4318 SH_PFC_PIN_GROUP(i2c4),
4319 SH_PFC_PIN_GROUP(i2c4_b),
4320 SH_PFC_PIN_GROUP(i2c4_c),
67871413
WS
4321 SH_PFC_PIN_GROUP(i2c7),
4322 SH_PFC_PIN_GROUP(i2c7_b),
4323 SH_PFC_PIN_GROUP(i2c7_c),
4324 SH_PFC_PIN_GROUP(i2c8),
4325 SH_PFC_PIN_GROUP(i2c8_b),
4326 SH_PFC_PIN_GROUP(i2c8_c),
50884519
HN
4327 SH_PFC_PIN_GROUP(intc_irq0),
4328 SH_PFC_PIN_GROUP(intc_irq1),
4329 SH_PFC_PIN_GROUP(intc_irq2),
4330 SH_PFC_PIN_GROUP(intc_irq3),
8271ee96 4331 SH_PFC_PIN_GROUP(mlb_3pin),
50884519
HN
4332 SH_PFC_PIN_GROUP(mmc_data1),
4333 SH_PFC_PIN_GROUP(mmc_data4),
4334 SH_PFC_PIN_GROUP(mmc_data8),
4335 SH_PFC_PIN_GROUP(mmc_ctrl),
4336 SH_PFC_PIN_GROUP(msiof0_clk),
4337 SH_PFC_PIN_GROUP(msiof0_sync),
4338 SH_PFC_PIN_GROUP(msiof0_ss1),
4339 SH_PFC_PIN_GROUP(msiof0_ss2),
4340 SH_PFC_PIN_GROUP(msiof0_rx),
4341 SH_PFC_PIN_GROUP(msiof0_tx),
e6fae2d0
GU
4342 SH_PFC_PIN_GROUP(msiof0_clk_b),
4343 SH_PFC_PIN_GROUP(msiof0_sync_b),
4344 SH_PFC_PIN_GROUP(msiof0_ss1_b),
4345 SH_PFC_PIN_GROUP(msiof0_ss2_b),
4346 SH_PFC_PIN_GROUP(msiof0_rx_b),
4347 SH_PFC_PIN_GROUP(msiof0_tx_b),
4348 SH_PFC_PIN_GROUP(msiof0_clk_c),
4349 SH_PFC_PIN_GROUP(msiof0_sync_c),
4350 SH_PFC_PIN_GROUP(msiof0_ss1_c),
4351 SH_PFC_PIN_GROUP(msiof0_ss2_c),
4352 SH_PFC_PIN_GROUP(msiof0_rx_c),
4353 SH_PFC_PIN_GROUP(msiof0_tx_c),
50884519
HN
4354 SH_PFC_PIN_GROUP(msiof1_clk),
4355 SH_PFC_PIN_GROUP(msiof1_sync),
4356 SH_PFC_PIN_GROUP(msiof1_ss1),
4357 SH_PFC_PIN_GROUP(msiof1_ss2),
4358 SH_PFC_PIN_GROUP(msiof1_rx),
4359 SH_PFC_PIN_GROUP(msiof1_tx),
e6fae2d0
GU
4360 SH_PFC_PIN_GROUP(msiof1_clk_b),
4361 SH_PFC_PIN_GROUP(msiof1_sync_b),
4362 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4363 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4364 SH_PFC_PIN_GROUP(msiof1_rx_b),
4365 SH_PFC_PIN_GROUP(msiof1_tx_b),
4366 SH_PFC_PIN_GROUP(msiof1_clk_c),
4367 SH_PFC_PIN_GROUP(msiof1_sync_c),
4368 SH_PFC_PIN_GROUP(msiof1_rx_c),
4369 SH_PFC_PIN_GROUP(msiof1_tx_c),
4370 SH_PFC_PIN_GROUP(msiof1_clk_d),
4371 SH_PFC_PIN_GROUP(msiof1_sync_d),
4372 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4373 SH_PFC_PIN_GROUP(msiof1_rx_d),
4374 SH_PFC_PIN_GROUP(msiof1_tx_d),
4375 SH_PFC_PIN_GROUP(msiof1_clk_e),
4376 SH_PFC_PIN_GROUP(msiof1_sync_e),
4377 SH_PFC_PIN_GROUP(msiof1_rx_e),
4378 SH_PFC_PIN_GROUP(msiof1_tx_e),
50884519
HN
4379 SH_PFC_PIN_GROUP(msiof2_clk),
4380 SH_PFC_PIN_GROUP(msiof2_sync),
4381 SH_PFC_PIN_GROUP(msiof2_ss1),
4382 SH_PFC_PIN_GROUP(msiof2_ss2),
4383 SH_PFC_PIN_GROUP(msiof2_rx),
4384 SH_PFC_PIN_GROUP(msiof2_tx),
e6fae2d0
GU
4385 SH_PFC_PIN_GROUP(msiof2_clk_b),
4386 SH_PFC_PIN_GROUP(msiof2_sync_b),
4387 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4388 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4389 SH_PFC_PIN_GROUP(msiof2_rx_b),
4390 SH_PFC_PIN_GROUP(msiof2_tx_b),
4391 SH_PFC_PIN_GROUP(msiof2_clk_c),
4392 SH_PFC_PIN_GROUP(msiof2_sync_c),
4393 SH_PFC_PIN_GROUP(msiof2_rx_c),
4394 SH_PFC_PIN_GROUP(msiof2_tx_c),
4395 SH_PFC_PIN_GROUP(msiof2_clk_d),
4396 SH_PFC_PIN_GROUP(msiof2_sync_d),
4397 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4398 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4399 SH_PFC_PIN_GROUP(msiof2_rx_d),
4400 SH_PFC_PIN_GROUP(msiof2_tx_d),
4401 SH_PFC_PIN_GROUP(msiof2_clk_e),
4402 SH_PFC_PIN_GROUP(msiof2_sync_e),
4403 SH_PFC_PIN_GROUP(msiof2_rx_e),
4404 SH_PFC_PIN_GROUP(msiof2_tx_e),
f9784298
YS
4405 SH_PFC_PIN_GROUP(pwm0),
4406 SH_PFC_PIN_GROUP(pwm0_b),
4407 SH_PFC_PIN_GROUP(pwm1),
4408 SH_PFC_PIN_GROUP(pwm1_b),
4409 SH_PFC_PIN_GROUP(pwm2),
4410 SH_PFC_PIN_GROUP(pwm2_b),
4411 SH_PFC_PIN_GROUP(pwm3),
4412 SH_PFC_PIN_GROUP(pwm4),
4413 SH_PFC_PIN_GROUP(pwm4_b),
4414 SH_PFC_PIN_GROUP(pwm5),
4415 SH_PFC_PIN_GROUP(pwm5_b),
4416 SH_PFC_PIN_GROUP(pwm6),
2d0c386f
GU
4417 SH_PFC_PIN_GROUP(qspi_ctrl),
4418 SH_PFC_PIN_GROUP(qspi_data2),
4419 SH_PFC_PIN_GROUP(qspi_data4),
4420 SH_PFC_PIN_GROUP(qspi_ctrl_b),
4421 SH_PFC_PIN_GROUP(qspi_data2_b),
4422 SH_PFC_PIN_GROUP(qspi_data4_b),
50884519
HN
4423 SH_PFC_PIN_GROUP(scif0_data),
4424 SH_PFC_PIN_GROUP(scif0_data_b),
4425 SH_PFC_PIN_GROUP(scif0_data_c),
4426 SH_PFC_PIN_GROUP(scif0_data_d),
4427 SH_PFC_PIN_GROUP(scif0_data_e),
4428 SH_PFC_PIN_GROUP(scif1_data),
4429 SH_PFC_PIN_GROUP(scif1_data_b),
4430 SH_PFC_PIN_GROUP(scif1_clk_b),
4431 SH_PFC_PIN_GROUP(scif1_data_c),
4432 SH_PFC_PIN_GROUP(scif1_data_d),
4433 SH_PFC_PIN_GROUP(scif2_data),
4434 SH_PFC_PIN_GROUP(scif2_data_b),
4435 SH_PFC_PIN_GROUP(scif2_clk_b),
4436 SH_PFC_PIN_GROUP(scif2_data_c),
4437 SH_PFC_PIN_GROUP(scif2_data_e),
4438 SH_PFC_PIN_GROUP(scif3_data),
4439 SH_PFC_PIN_GROUP(scif3_clk),
4440 SH_PFC_PIN_GROUP(scif3_data_b),
4441 SH_PFC_PIN_GROUP(scif3_clk_b),
4442 SH_PFC_PIN_GROUP(scif3_data_c),
4443 SH_PFC_PIN_GROUP(scif3_data_d),
4444 SH_PFC_PIN_GROUP(scif4_data),
4445 SH_PFC_PIN_GROUP(scif4_data_b),
4446 SH_PFC_PIN_GROUP(scif4_data_c),
4447 SH_PFC_PIN_GROUP(scif5_data),
4448 SH_PFC_PIN_GROUP(scif5_data_b),
4449 SH_PFC_PIN_GROUP(scifa0_data),
4450 SH_PFC_PIN_GROUP(scifa0_data_b),
4451 SH_PFC_PIN_GROUP(scifa1_data),
4452 SH_PFC_PIN_GROUP(scifa1_clk),
4453 SH_PFC_PIN_GROUP(scifa1_data_b),
4454 SH_PFC_PIN_GROUP(scifa1_clk_b),
4455 SH_PFC_PIN_GROUP(scifa1_data_c),
4456 SH_PFC_PIN_GROUP(scifa2_data),
4457 SH_PFC_PIN_GROUP(scifa2_clk),
4458 SH_PFC_PIN_GROUP(scifa2_data_b),
4459 SH_PFC_PIN_GROUP(scifa3_data),
4460 SH_PFC_PIN_GROUP(scifa3_clk),
4461 SH_PFC_PIN_GROUP(scifa3_data_b),
4462 SH_PFC_PIN_GROUP(scifa3_clk_b),
4463 SH_PFC_PIN_GROUP(scifa3_data_c),
4464 SH_PFC_PIN_GROUP(scifa3_clk_c),
4465 SH_PFC_PIN_GROUP(scifa4_data),
4466 SH_PFC_PIN_GROUP(scifa4_data_b),
4467 SH_PFC_PIN_GROUP(scifa4_data_c),
4468 SH_PFC_PIN_GROUP(scifa5_data),
4469 SH_PFC_PIN_GROUP(scifa5_data_b),
4470 SH_PFC_PIN_GROUP(scifa5_data_c),
4471 SH_PFC_PIN_GROUP(scifb0_data),
4472 SH_PFC_PIN_GROUP(scifb0_clk),
4473 SH_PFC_PIN_GROUP(scifb0_ctrl),
4474 SH_PFC_PIN_GROUP(scifb0_data_b),
4475 SH_PFC_PIN_GROUP(scifb0_clk_b),
4476 SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4477 SH_PFC_PIN_GROUP(scifb0_data_c),
4478 SH_PFC_PIN_GROUP(scifb0_clk_c),
4479 SH_PFC_PIN_GROUP(scifb0_data_d),
4480 SH_PFC_PIN_GROUP(scifb0_clk_d),
4481 SH_PFC_PIN_GROUP(scifb1_data),
4482 SH_PFC_PIN_GROUP(scifb1_clk),
4483 SH_PFC_PIN_GROUP(scifb1_ctrl),
4484 SH_PFC_PIN_GROUP(scifb1_data_b),
4485 SH_PFC_PIN_GROUP(scifb1_clk_b),
4486 SH_PFC_PIN_GROUP(scifb1_data_c),
4487 SH_PFC_PIN_GROUP(scifb1_clk_c),
4488 SH_PFC_PIN_GROUP(scifb1_data_d),
4489 SH_PFC_PIN_GROUP(scifb2_data),
4490 SH_PFC_PIN_GROUP(scifb2_clk),
4491 SH_PFC_PIN_GROUP(scifb2_ctrl),
4492 SH_PFC_PIN_GROUP(scifb2_data_b),
4493 SH_PFC_PIN_GROUP(scifb2_clk_b),
4494 SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4495 SH_PFC_PIN_GROUP(scifb2_data_c),
4496 SH_PFC_PIN_GROUP(scifb2_clk_c),
4497 SH_PFC_PIN_GROUP(scifb2_data_d),
4498 SH_PFC_PIN_GROUP(sdhi0_data1),
4499 SH_PFC_PIN_GROUP(sdhi0_data4),
4500 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4501 SH_PFC_PIN_GROUP(sdhi0_cd),
4502 SH_PFC_PIN_GROUP(sdhi0_wp),
4503 SH_PFC_PIN_GROUP(sdhi1_data1),
4504 SH_PFC_PIN_GROUP(sdhi1_data4),
4505 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4506 SH_PFC_PIN_GROUP(sdhi1_cd),
4507 SH_PFC_PIN_GROUP(sdhi1_wp),
4508 SH_PFC_PIN_GROUP(sdhi2_data1),
4509 SH_PFC_PIN_GROUP(sdhi2_data4),
4510 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4511 SH_PFC_PIN_GROUP(sdhi2_cd),
4512 SH_PFC_PIN_GROUP(sdhi2_wp),
b664cd1f
KM
4513 SH_PFC_PIN_GROUP(ssi0_data),
4514 SH_PFC_PIN_GROUP(ssi0_data_b),
4515 SH_PFC_PIN_GROUP(ssi0129_ctrl),
4516 SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4517 SH_PFC_PIN_GROUP(ssi1_data),
4518 SH_PFC_PIN_GROUP(ssi1_data_b),
4519 SH_PFC_PIN_GROUP(ssi1_ctrl),
4520 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4521 SH_PFC_PIN_GROUP(ssi2_data),
4522 SH_PFC_PIN_GROUP(ssi2_ctrl),
4523 SH_PFC_PIN_GROUP(ssi3_data),
4524 SH_PFC_PIN_GROUP(ssi34_ctrl),
4525 SH_PFC_PIN_GROUP(ssi4_data),
4526 SH_PFC_PIN_GROUP(ssi4_ctrl),
4527 SH_PFC_PIN_GROUP(ssi5_data),
4528 SH_PFC_PIN_GROUP(ssi5_ctrl),
4529 SH_PFC_PIN_GROUP(ssi6_data),
4530 SH_PFC_PIN_GROUP(ssi6_ctrl),
4531 SH_PFC_PIN_GROUP(ssi7_data),
4532 SH_PFC_PIN_GROUP(ssi7_data_b),
4533 SH_PFC_PIN_GROUP(ssi78_ctrl),
4534 SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4535 SH_PFC_PIN_GROUP(ssi8_data),
4536 SH_PFC_PIN_GROUP(ssi8_data_b),
4537 SH_PFC_PIN_GROUP(ssi9_data),
4538 SH_PFC_PIN_GROUP(ssi9_data_b),
4539 SH_PFC_PIN_GROUP(ssi9_ctrl),
4540 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
5e5a298c
VB
4541 SH_PFC_PIN_GROUP(usb0),
4542 SH_PFC_PIN_GROUP(usb1),
8e32c967
VB
4543 VIN_DATA_PIN_GROUP(vin0_data, 24),
4544 VIN_DATA_PIN_GROUP(vin0_data, 20),
4545 SH_PFC_PIN_GROUP(vin0_data18),
4546 VIN_DATA_PIN_GROUP(vin0_data, 16),
4547 VIN_DATA_PIN_GROUP(vin0_data, 12),
4548 VIN_DATA_PIN_GROUP(vin0_data, 10),
4549 VIN_DATA_PIN_GROUP(vin0_data, 8),
4550 SH_PFC_PIN_GROUP(vin0_sync),
4551 SH_PFC_PIN_GROUP(vin0_field),
4552 SH_PFC_PIN_GROUP(vin0_clkenb),
4553 SH_PFC_PIN_GROUP(vin0_clk),
4554 SH_PFC_PIN_GROUP(vin1_data8),
4555 SH_PFC_PIN_GROUP(vin1_sync),
4556 SH_PFC_PIN_GROUP(vin1_field),
4557 SH_PFC_PIN_GROUP(vin1_clkenb),
4558 SH_PFC_PIN_GROUP(vin1_clk),
4559 VIN_DATA_PIN_GROUP(vin1_b_data, 24),
4560 VIN_DATA_PIN_GROUP(vin1_b_data, 20),
4561 SH_PFC_PIN_GROUP(vin1_b_data18),
4562 VIN_DATA_PIN_GROUP(vin1_b_data, 16),
4563 VIN_DATA_PIN_GROUP(vin1_b_data, 12),
4564 VIN_DATA_PIN_GROUP(vin1_b_data, 10),
4565 VIN_DATA_PIN_GROUP(vin1_b_data, 8),
4566 SH_PFC_PIN_GROUP(vin1_b_sync),
4567 SH_PFC_PIN_GROUP(vin1_b_field),
4568 SH_PFC_PIN_GROUP(vin1_b_clkenb),
4569 SH_PFC_PIN_GROUP(vin1_b_clk),
4570 SH_PFC_PIN_GROUP(vin2_data8),
4571 SH_PFC_PIN_GROUP(vin2_sync),
4572 SH_PFC_PIN_GROUP(vin2_field),
4573 SH_PFC_PIN_GROUP(vin2_clkenb),
4574 SH_PFC_PIN_GROUP(vin2_clk),
50884519
HN
4575};
4576
c57a05b0
KM
4577static const char * const audio_clk_groups[] = {
4578 "audio_clk_a",
4579 "audio_clk_b",
4580 "audio_clk_b_b",
4581 "audio_clk_c",
4582 "audio_clkout",
4583};
4584
0e938675 4585static const char * const can0_groups[] = {
302fb178 4586 "can0_data",
0e938675
SS
4587 "can0_data_b",
4588 "can0_data_c",
4589 "can0_data_d",
4590 "can0_data_e",
4591 "can0_data_f",
302fb178 4592 "can_clk",
0e938675
SS
4593 "can_clk_b",
4594 "can_clk_c",
4595 "can_clk_d",
4596};
4597
4598static const char * const can1_groups[] = {
302fb178 4599 "can1_data",
0e938675
SS
4600 "can1_data_b",
4601 "can1_data_c",
4602 "can1_data_d",
302fb178 4603 "can_clk",
0e938675
SS
4604 "can_clk_b",
4605 "can_clk_c",
4606 "can_clk_d",
4607};
4608
50884519
HN
4609static const char * const du_groups[] = {
4610 "du_rgb666",
4611 "du_rgb888",
4612 "du_clk_out_0",
4613 "du_clk_out_1",
bc41f9f1 4614 "du_sync",
d10046e2
LP
4615 "du_oddf",
4616 "du_cde",
4617 "du_disp",
50884519
HN
4618};
4619
4620static const char * const du0_groups[] = {
4621 "du0_clk_in",
4622};
4623
4624static const char * const du1_groups[] = {
4625 "du1_clk_in",
bc41f9f1
LP
4626 "du1_clk_in_b",
4627 "du1_clk_in_c",
50884519
HN
4628};
4629
4630static const char * const eth_groups[] = {
4631 "eth_link",
4632 "eth_magic",
4633 "eth_mdio",
4634 "eth_rmii",
4635};
4636
7d98fd32
NI
4637static const char * const hscif0_groups[] = {
4638 "hscif0_data",
4639 "hscif0_clk",
4640 "hscif0_ctrl",
4641 "hscif0_data_b",
4642 "hscif0_ctrl_b",
4643 "hscif0_data_c",
4644 "hscif0_clk_c",
4645};
4646
4647static const char * const hscif1_groups[] = {
4648 "hscif1_data",
4649 "hscif1_clk",
4650 "hscif1_ctrl",
4651 "hscif1_data_b",
4652 "hscif1_data_c",
4653 "hscif1_clk_c",
4654 "hscif1_ctrl_c",
4655 "hscif1_data_d",
4656 "hscif1_data_e",
4657 "hscif1_clk_e",
4658 "hscif1_ctrl_e",
4659};
4660
4661static const char * const hscif2_groups[] = {
4662 "hscif2_data",
4663 "hscif2_clk",
4664 "hscif2_ctrl",
4665 "hscif2_data_b",
4666 "hscif2_ctrl_b",
4667 "hscif2_data_c",
4668 "hscif2_clk_c",
4669 "hscif2_data_d",
4670};
4671
a5ffaf64
VB
4672static const char * const i2c0_groups[] = {
4673 "i2c0",
4674 "i2c0_b",
4675 "i2c0_c",
4676};
4677
4678static const char * const i2c1_groups[] = {
4679 "i2c1",
4680 "i2c1_b",
4681 "i2c1_c",
4682 "i2c1_d",
4683 "i2c1_e",
4684};
4685
4686static const char * const i2c2_groups[] = {
4687 "i2c2",
4688 "i2c2_b",
4689 "i2c2_c",
4690 "i2c2_d",
4691};
4692
4693static const char * const i2c3_groups[] = {
4694 "i2c3",
4695 "i2c3_b",
4696 "i2c3_c",
4697 "i2c3_d",
4698};
4699
4700static const char * const i2c4_groups[] = {
4701 "i2c4",
4702 "i2c4_b",
4703 "i2c4_c",
4704};
4705
67871413
WS
4706static const char * const i2c7_groups[] = {
4707 "i2c7",
4708 "i2c7_b",
4709 "i2c7_c",
4710};
4711
4712static const char * const i2c8_groups[] = {
4713 "i2c8",
4714 "i2c8_b",
4715 "i2c8_c",
4716};
4717
50884519
HN
4718static const char * const intc_groups[] = {
4719 "intc_irq0",
4720 "intc_irq1",
4721 "intc_irq2",
4722 "intc_irq3",
4723};
4724
8271ee96
SS
4725static const char * const mlb_groups[] = {
4726 "mlb_3pin",
4727};
4728
50884519
HN
4729static const char * const mmc_groups[] = {
4730 "mmc_data1",
4731 "mmc_data4",
4732 "mmc_data8",
4733 "mmc_ctrl",
4734};
4735
4736static const char * const msiof0_groups[] = {
4737 "msiof0_clk",
2ef3967e
TY
4738 "msiof0_sync",
4739 "msiof0_ss1",
4740 "msiof0_ss2",
4741 "msiof0_rx",
4742 "msiof0_tx",
e6fae2d0
GU
4743 "msiof0_clk_b",
4744 "msiof0_sync_b",
4745 "msiof0_ss1_b",
4746 "msiof0_ss2_b",
4747 "msiof0_rx_b",
4748 "msiof0_tx_b",
4749 "msiof0_clk_c",
4750 "msiof0_sync_c",
4751 "msiof0_ss1_c",
4752 "msiof0_ss2_c",
4753 "msiof0_rx_c",
4754 "msiof0_tx_c",
50884519
HN
4755};
4756
4757static const char * const msiof1_groups[] = {
4758 "msiof1_clk",
2ef3967e
TY
4759 "msiof1_sync",
4760 "msiof1_ss1",
4761 "msiof1_ss2",
4762 "msiof1_rx",
4763 "msiof1_tx",
e6fae2d0
GU
4764 "msiof1_clk_b",
4765 "msiof1_sync_b",
4766 "msiof1_ss1_b",
4767 "msiof1_ss2_b",
4768 "msiof1_rx_b",
4769 "msiof1_tx_b",
4770 "msiof1_clk_c",
4771 "msiof1_sync_c",
4772 "msiof1_rx_c",
4773 "msiof1_tx_c",
4774 "msiof1_clk_d",
4775 "msiof1_sync_d",
4776 "msiof1_ss1_d",
4777 "msiof1_rx_d",
4778 "msiof1_tx_d",
4779 "msiof1_clk_e",
4780 "msiof1_sync_e",
4781 "msiof1_rx_e",
4782 "msiof1_tx_e",
50884519
HN
4783};
4784
4785static const char * const msiof2_groups[] = {
4786 "msiof2_clk",
2ef3967e
TY
4787 "msiof2_sync",
4788 "msiof2_ss1",
4789 "msiof2_ss2",
4790 "msiof2_rx",
4791 "msiof2_tx",
e6fae2d0
GU
4792 "msiof2_clk_b",
4793 "msiof2_sync_b",
4794 "msiof2_ss1_b",
4795 "msiof2_ss2_b",
4796 "msiof2_rx_b",
4797 "msiof2_tx_b",
4798 "msiof2_clk_c",
4799 "msiof2_sync_c",
4800 "msiof2_rx_c",
4801 "msiof2_tx_c",
4802 "msiof2_clk_d",
4803 "msiof2_sync_d",
4804 "msiof2_ss1_d",
4805 "msiof2_ss2_d",
4806 "msiof2_rx_d",
4807 "msiof2_tx_d",
4808 "msiof2_clk_e",
4809 "msiof2_sync_e",
4810 "msiof2_rx_e",
4811 "msiof2_tx_e",
50884519
HN
4812};
4813
f9784298
YS
4814static const char * const pwm0_groups[] = {
4815 "pwm0",
4816 "pwm0_b",
4817};
4818
4819static const char * const pwm1_groups[] = {
4820 "pwm1",
4821 "pwm1_b",
4822};
4823
4824static const char * const pwm2_groups[] = {
4825 "pwm2",
4826 "pwm2_b",
4827};
4828
4829static const char * const pwm3_groups[] = {
4830 "pwm3",
4831};
4832
4833static const char * const pwm4_groups[] = {
4834 "pwm4",
4835 "pwm4_b",
4836};
4837
4838static const char * const pwm5_groups[] = {
4839 "pwm5",
4840 "pwm5_b",
4841};
4842
4843static const char * const pwm6_groups[] = {
4844 "pwm6",
4845};
4846
2d0c386f
GU
4847static const char * const qspi_groups[] = {
4848 "qspi_ctrl",
4849 "qspi_data2",
4850 "qspi_data4",
4851 "qspi_ctrl_b",
4852 "qspi_data2_b",
4853 "qspi_data4_b",
50884519
HN
4854};
4855
4856static const char * const scif0_groups[] = {
4857 "scif0_data",
4858 "scif0_data_b",
4859 "scif0_data_c",
4860 "scif0_data_d",
4861 "scif0_data_e",
4862};
4863
4864static const char * const scif1_groups[] = {
4865 "scif1_data",
4866 "scif1_data_b",
4867 "scif1_clk_b",
4868 "scif1_data_c",
4869 "scif1_data_d",
4870};
4871
4872static const char * const scif2_groups[] = {
4873 "scif2_data",
4874 "scif2_data_b",
4875 "scif2_clk_b",
4876 "scif2_data_c",
4877 "scif2_data_e",
4878};
4879static const char * const scif3_groups[] = {
4880 "scif3_data",
4881 "scif3_clk",
4882 "scif3_data_b",
4883 "scif3_clk_b",
4884 "scif3_data_c",
4885 "scif3_data_d",
4886};
4887static const char * const scif4_groups[] = {
4888 "scif4_data",
4889 "scif4_data_b",
4890 "scif4_data_c",
4891};
4892static const char * const scif5_groups[] = {
4893 "scif5_data",
4894 "scif5_data_b",
4895};
4896static const char * const scifa0_groups[] = {
4897 "scifa0_data",
4898 "scifa0_data_b",
4899};
4900static const char * const scifa1_groups[] = {
4901 "scifa1_data",
4902 "scifa1_clk",
4903 "scifa1_data_b",
4904 "scifa1_clk_b",
4905 "scifa1_data_c",
4906};
4907static const char * const scifa2_groups[] = {
4908 "scifa2_data",
4909 "scifa2_clk",
4910 "scifa2_data_b",
4911};
4912static const char * const scifa3_groups[] = {
4913 "scifa3_data",
4914 "scifa3_clk",
4915 "scifa3_data_b",
4916 "scifa3_clk_b",
4917 "scifa3_data_c",
4918 "scifa3_clk_c",
4919};
4920static const char * const scifa4_groups[] = {
4921 "scifa4_data",
4922 "scifa4_data_b",
4923 "scifa4_data_c",
4924};
4925static const char * const scifa5_groups[] = {
4926 "scifa5_data",
4927 "scifa5_data_b",
4928 "scifa5_data_c",
4929};
4930static const char * const scifb0_groups[] = {
4931 "scifb0_data",
4932 "scifb0_clk",
4933 "scifb0_ctrl",
4934 "scifb0_data_b",
4935 "scifb0_clk_b",
4936 "scifb0_ctrl_b",
4937 "scifb0_data_c",
4938 "scifb0_clk_c",
4939 "scifb0_data_d",
4940 "scifb0_clk_d",
4941};
4942static const char * const scifb1_groups[] = {
4943 "scifb1_data",
4944 "scifb1_clk",
4945 "scifb1_ctrl",
4946 "scifb1_data_b",
4947 "scifb1_clk_b",
4948 "scifb1_data_c",
4949 "scifb1_clk_c",
4950 "scifb1_data_d",
4951};
4952static const char * const scifb2_groups[] = {
4953 "scifb2_data",
4954 "scifb2_clk",
4955 "scifb2_ctrl",
4956 "scifb2_data_b",
4957 "scifb2_clk_b",
4958 "scifb2_ctrl_b",
4959 "scifb0_data_c",
4960 "scifb2_clk_c",
4961 "scifb2_data_d",
4962};
4963
4964static const char * const sdhi0_groups[] = {
4965 "sdhi0_data1",
4966 "sdhi0_data4",
4967 "sdhi0_ctrl",
4968 "sdhi0_cd",
4969 "sdhi0_wp",
4970};
4971
4972static const char * const sdhi1_groups[] = {
4973 "sdhi1_data1",
4974 "sdhi1_data4",
4975 "sdhi1_ctrl",
4976 "sdhi1_cd",
4977 "sdhi1_wp",
4978};
4979
4980static const char * const sdhi2_groups[] = {
4981 "sdhi2_data1",
4982 "sdhi2_data4",
4983 "sdhi2_ctrl",
4984 "sdhi2_cd",
4985 "sdhi2_wp",
4986};
4987
b664cd1f
KM
4988static const char * const ssi_groups[] = {
4989 "ssi0_data",
4990 "ssi0_data_b",
4991 "ssi0129_ctrl",
4992 "ssi0129_ctrl_b",
4993 "ssi1_data",
4994 "ssi1_data_b",
4995 "ssi1_ctrl",
4996 "ssi1_ctrl_b",
4997 "ssi2_data",
4998 "ssi2_ctrl",
4999 "ssi3_data",
5000 "ssi34_ctrl",
5001 "ssi4_data",
5002 "ssi4_ctrl",
5003 "ssi5_data",
5004 "ssi5_ctrl",
5005 "ssi6_data",
5006 "ssi6_ctrl",
5007 "ssi7_data",
5008 "ssi7_data_b",
5009 "ssi78_ctrl",
5010 "ssi78_ctrl_b",
5011 "ssi8_data",
5012 "ssi8_data_b",
5013 "ssi9_data",
5014 "ssi9_data_b",
5015 "ssi9_ctrl",
5016 "ssi9_ctrl_b",
5017};
5018
50884519 5019static const char * const usb0_groups[] = {
5e5a298c 5020 "usb0",
50884519
HN
5021};
5022static const char * const usb1_groups[] = {
5e5a298c 5023 "usb1",
50884519
HN
5024};
5025
8e32c967
VB
5026static const char * const vin0_groups[] = {
5027 "vin0_data24",
5028 "vin0_data20",
5029 "vin0_data18",
5030 "vin0_data16",
5031 "vin0_data12",
5032 "vin0_data10",
5033 "vin0_data8",
5034 "vin0_sync",
5035 "vin0_field",
5036 "vin0_clkenb",
5037 "vin0_clk",
5038};
5039
5040static const char * const vin1_groups[] = {
5041 "vin1_data8",
5042 "vin1_sync",
5043 "vin1_field",
5044 "vin1_clkenb",
5045 "vin1_clk",
5046 "vin1_b_data24",
5047 "vin1_b_data20",
5048 "vin1_b_data18",
5049 "vin1_b_data16",
5050 "vin1_b_data12",
5051 "vin1_b_data10",
5052 "vin1_b_data8",
5053 "vin1_b_sync",
5054 "vin1_b_field",
5055 "vin1_b_clkenb",
5056 "vin1_b_clk",
5057};
5058
5059static const char * const vin2_groups[] = {
5060 "vin2_data8",
5061 "vin2_sync",
5062 "vin2_field",
5063 "vin2_clkenb",
5064 "vin2_clk",
5065};
5066
50884519 5067static const struct sh_pfc_function pinmux_functions[] = {
c57a05b0 5068 SH_PFC_FUNCTION(audio_clk),
0e938675
SS
5069 SH_PFC_FUNCTION(can0),
5070 SH_PFC_FUNCTION(can1),
50884519
HN
5071 SH_PFC_FUNCTION(du),
5072 SH_PFC_FUNCTION(du0),
5073 SH_PFC_FUNCTION(du1),
5074 SH_PFC_FUNCTION(eth),
7d98fd32
NI
5075 SH_PFC_FUNCTION(hscif0),
5076 SH_PFC_FUNCTION(hscif1),
5077 SH_PFC_FUNCTION(hscif2),
a5ffaf64
VB
5078 SH_PFC_FUNCTION(i2c0),
5079 SH_PFC_FUNCTION(i2c1),
5080 SH_PFC_FUNCTION(i2c2),
5081 SH_PFC_FUNCTION(i2c3),
5082 SH_PFC_FUNCTION(i2c4),
67871413
WS
5083 SH_PFC_FUNCTION(i2c7),
5084 SH_PFC_FUNCTION(i2c8),
50884519 5085 SH_PFC_FUNCTION(intc),
8271ee96 5086 SH_PFC_FUNCTION(mlb),
50884519
HN
5087 SH_PFC_FUNCTION(mmc),
5088 SH_PFC_FUNCTION(msiof0),
5089 SH_PFC_FUNCTION(msiof1),
5090 SH_PFC_FUNCTION(msiof2),
f9784298
YS
5091 SH_PFC_FUNCTION(pwm0),
5092 SH_PFC_FUNCTION(pwm1),
5093 SH_PFC_FUNCTION(pwm2),
5094 SH_PFC_FUNCTION(pwm3),
5095 SH_PFC_FUNCTION(pwm4),
5096 SH_PFC_FUNCTION(pwm5),
5097 SH_PFC_FUNCTION(pwm6),
2d0c386f 5098 SH_PFC_FUNCTION(qspi),
50884519
HN
5099 SH_PFC_FUNCTION(scif0),
5100 SH_PFC_FUNCTION(scif1),
5101 SH_PFC_FUNCTION(scif2),
5102 SH_PFC_FUNCTION(scif3),
5103 SH_PFC_FUNCTION(scif4),
5104 SH_PFC_FUNCTION(scif5),
5105 SH_PFC_FUNCTION(scifa0),
5106 SH_PFC_FUNCTION(scifa1),
5107 SH_PFC_FUNCTION(scifa2),
5108 SH_PFC_FUNCTION(scifa3),
5109 SH_PFC_FUNCTION(scifa4),
5110 SH_PFC_FUNCTION(scifa5),
5111 SH_PFC_FUNCTION(scifb0),
5112 SH_PFC_FUNCTION(scifb1),
5113 SH_PFC_FUNCTION(scifb2),
5114 SH_PFC_FUNCTION(sdhi0),
5115 SH_PFC_FUNCTION(sdhi1),
5116 SH_PFC_FUNCTION(sdhi2),
b664cd1f 5117 SH_PFC_FUNCTION(ssi),
50884519
HN
5118 SH_PFC_FUNCTION(usb0),
5119 SH_PFC_FUNCTION(usb1),
8e32c967
VB
5120 SH_PFC_FUNCTION(vin0),
5121 SH_PFC_FUNCTION(vin1),
5122 SH_PFC_FUNCTION(vin2),
50884519
HN
5123};
5124
44a45b55 5125static const struct pinmux_cfg_reg pinmux_config_regs[] = {
50884519
HN
5126 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
5127 GP_0_31_FN, FN_IP1_22_20,
5128 GP_0_30_FN, FN_IP1_19_17,
5129 GP_0_29_FN, FN_IP1_16_14,
5130 GP_0_28_FN, FN_IP1_13_11,
5131 GP_0_27_FN, FN_IP1_10_8,
5132 GP_0_26_FN, FN_IP1_7_6,
5133 GP_0_25_FN, FN_IP1_5_4,
5134 GP_0_24_FN, FN_IP1_3_2,
5135 GP_0_23_FN, FN_IP1_1_0,
5136 GP_0_22_FN, FN_IP0_30_29,
5137 GP_0_21_FN, FN_IP0_28_27,
5138 GP_0_20_FN, FN_IP0_26_25,
5139 GP_0_19_FN, FN_IP0_24_23,
5140 GP_0_18_FN, FN_IP0_22_21,
5141 GP_0_17_FN, FN_IP0_20_19,
5142 GP_0_16_FN, FN_IP0_18_16,
5143 GP_0_15_FN, FN_IP0_15,
5144 GP_0_14_FN, FN_IP0_14,
5145 GP_0_13_FN, FN_IP0_13,
5146 GP_0_12_FN, FN_IP0_12,
5147 GP_0_11_FN, FN_IP0_11,
5148 GP_0_10_FN, FN_IP0_10,
5149 GP_0_9_FN, FN_IP0_9,
5150 GP_0_8_FN, FN_IP0_8,
5151 GP_0_7_FN, FN_IP0_7,
5152 GP_0_6_FN, FN_IP0_6,
5153 GP_0_5_FN, FN_IP0_5,
5154 GP_0_4_FN, FN_IP0_4,
5155 GP_0_3_FN, FN_IP0_3,
5156 GP_0_2_FN, FN_IP0_2,
5157 GP_0_1_FN, FN_IP0_1,
5158 GP_0_0_FN, FN_IP0_0, }
5159 },
5160 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
5161 0, 0,
5162 0, 0,
5163 0, 0,
5164 0, 0,
5165 0, 0,
5166 0, 0,
5167 GP_1_25_FN, FN_IP3_21_20,
5168 GP_1_24_FN, FN_IP3_19_18,
5169 GP_1_23_FN, FN_IP3_17_16,
5170 GP_1_22_FN, FN_IP3_15_14,
5171 GP_1_21_FN, FN_IP3_13_12,
5172 GP_1_20_FN, FN_IP3_11_9,
5173 GP_1_19_FN, FN_RD_N,
5174 GP_1_18_FN, FN_IP3_8_6,
5175 GP_1_17_FN, FN_IP3_5_3,
5176 GP_1_16_FN, FN_IP3_2_0,
5177 GP_1_15_FN, FN_IP2_29_27,
5178 GP_1_14_FN, FN_IP2_26_25,
5179 GP_1_13_FN, FN_IP2_24_23,
5180 GP_1_12_FN, FN_EX_CS0_N,
5181 GP_1_11_FN, FN_IP2_22_21,
5182 GP_1_10_FN, FN_IP2_20_19,
5183 GP_1_9_FN, FN_IP2_18_16,
5184 GP_1_8_FN, FN_IP2_15_13,
5185 GP_1_7_FN, FN_IP2_12_10,
5186 GP_1_6_FN, FN_IP2_9_7,
5187 GP_1_5_FN, FN_IP2_6_5,
5188 GP_1_4_FN, FN_IP2_4_3,
5189 GP_1_3_FN, FN_IP2_2_0,
5190 GP_1_2_FN, FN_IP1_31_29,
5191 GP_1_1_FN, FN_IP1_28_26,
5192 GP_1_0_FN, FN_IP1_25_23, }
5193 },
5194 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
5195 GP_2_31_FN, FN_IP6_7_6,
5196 GP_2_30_FN, FN_IP6_5_3,
5197 GP_2_29_FN, FN_IP6_2_0,
5198 GP_2_28_FN, FN_AUDIO_CLKA,
5199 GP_2_27_FN, FN_IP5_31_29,
5200 GP_2_26_FN, FN_IP5_28_26,
5201 GP_2_25_FN, FN_IP5_25_24,
5202 GP_2_24_FN, FN_IP5_23_22,
5203 GP_2_23_FN, FN_IP5_21_20,
5204 GP_2_22_FN, FN_IP5_19_17,
5205 GP_2_21_FN, FN_IP5_16_15,
5206 GP_2_20_FN, FN_IP5_14_12,
5207 GP_2_19_FN, FN_IP5_11_9,
5208 GP_2_18_FN, FN_IP5_8_6,
5209 GP_2_17_FN, FN_IP5_5_3,
5210 GP_2_16_FN, FN_IP5_2_0,
5211 GP_2_15_FN, FN_IP4_30_28,
5212 GP_2_14_FN, FN_IP4_27_26,
5213 GP_2_13_FN, FN_IP4_25_24,
5214 GP_2_12_FN, FN_IP4_23_22,
5215 GP_2_11_FN, FN_IP4_21,
5216 GP_2_10_FN, FN_IP4_20,
5217 GP_2_9_FN, FN_IP4_19,
5218 GP_2_8_FN, FN_IP4_18_16,
5219 GP_2_7_FN, FN_IP4_15_13,
5220 GP_2_6_FN, FN_IP4_12_10,
5221 GP_2_5_FN, FN_IP4_9_8,
5222 GP_2_4_FN, FN_IP4_7_5,
5223 GP_2_3_FN, FN_IP4_4_2,
5224 GP_2_2_FN, FN_IP4_1_0,
5225 GP_2_1_FN, FN_IP3_30_28,
5226 GP_2_0_FN, FN_IP3_27_25 }
5227 },
5228 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
5229 GP_3_31_FN, FN_IP9_18_17,
5230 GP_3_30_FN, FN_IP9_16,
5231 GP_3_29_FN, FN_IP9_15_13,
5232 GP_3_28_FN, FN_IP9_12,
5233 GP_3_27_FN, FN_IP9_11,
5234 GP_3_26_FN, FN_IP9_10_8,
5235 GP_3_25_FN, FN_IP9_7,
5236 GP_3_24_FN, FN_IP9_6,
5237 GP_3_23_FN, FN_IP9_5_3,
5238 GP_3_22_FN, FN_IP9_2_0,
5239 GP_3_21_FN, FN_IP8_30_28,
5240 GP_3_20_FN, FN_IP8_27_26,
5241 GP_3_19_FN, FN_IP8_25_24,
5242 GP_3_18_FN, FN_IP8_23_21,
5243 GP_3_17_FN, FN_IP8_20_18,
5244 GP_3_16_FN, FN_IP8_17_15,
5245 GP_3_15_FN, FN_IP8_14_12,
5246 GP_3_14_FN, FN_IP8_11_9,
5247 GP_3_13_FN, FN_IP8_8_6,
5248 GP_3_12_FN, FN_IP8_5_3,
5249 GP_3_11_FN, FN_IP8_2_0,
5250 GP_3_10_FN, FN_IP7_29_27,
5251 GP_3_9_FN, FN_IP7_26_24,
5252 GP_3_8_FN, FN_IP7_23_21,
5253 GP_3_7_FN, FN_IP7_20_19,
5254 GP_3_6_FN, FN_IP7_18_17,
5255 GP_3_5_FN, FN_IP7_16_15,
5256 GP_3_4_FN, FN_IP7_14_13,
5257 GP_3_3_FN, FN_IP7_12_11,
5258 GP_3_2_FN, FN_IP7_10_9,
5259 GP_3_1_FN, FN_IP7_8_6,
5260 GP_3_0_FN, FN_IP7_5_3 }
5261 },
5262 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
5263 GP_4_31_FN, FN_IP15_5_4,
5264 GP_4_30_FN, FN_IP15_3_2,
5265 GP_4_29_FN, FN_IP15_1_0,
5266 GP_4_28_FN, FN_IP11_8_6,
5267 GP_4_27_FN, FN_IP11_5_3,
5268 GP_4_26_FN, FN_IP11_2_0,
5269 GP_4_25_FN, FN_IP10_31_29,
5270 GP_4_24_FN, FN_IP10_28_27,
5271 GP_4_23_FN, FN_IP10_26_25,
5272 GP_4_22_FN, FN_IP10_24_22,
5273 GP_4_21_FN, FN_IP10_21_19,
5274 GP_4_20_FN, FN_IP10_18_17,
5275 GP_4_19_FN, FN_IP10_16_15,
5276 GP_4_18_FN, FN_IP10_14_12,
5277 GP_4_17_FN, FN_IP10_11_9,
5278 GP_4_16_FN, FN_IP10_8_6,
5279 GP_4_15_FN, FN_IP10_5_3,
5280 GP_4_14_FN, FN_IP10_2_0,
5281 GP_4_13_FN, FN_IP9_31_29,
5282 GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5283 GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5284 GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5285 GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5286 GP_4_8_FN, FN_IP9_28_27,
5287 GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5288 GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5289 GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5290 GP_4_4_FN, FN_IP9_26_25,
5291 GP_4_3_FN, FN_IP9_24_23,
5292 GP_4_2_FN, FN_IP9_22_21,
5293 GP_4_1_FN, FN_IP9_20_19,
5294 GP_4_0_FN, FN_VI0_CLK }
5295 },
5296 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
5297 GP_5_31_FN, FN_IP3_24_22,
5298 GP_5_30_FN, FN_IP13_9_7,
5299 GP_5_29_FN, FN_IP13_6_5,
5300 GP_5_28_FN, FN_IP13_4_3,
5301 GP_5_27_FN, FN_IP13_2_0,
5302 GP_5_26_FN, FN_IP12_29_27,
5303 GP_5_25_FN, FN_IP12_26_24,
5304 GP_5_24_FN, FN_IP12_23_22,
5305 GP_5_23_FN, FN_IP12_21_20,
5306 GP_5_22_FN, FN_IP12_19_18,
5307 GP_5_21_FN, FN_IP12_17_16,
5308 GP_5_20_FN, FN_IP12_15_13,
5309 GP_5_19_FN, FN_IP12_12_10,
5310 GP_5_18_FN, FN_IP12_9_7,
5311 GP_5_17_FN, FN_IP12_6_4,
5312 GP_5_16_FN, FN_IP12_3_2,
5313 GP_5_15_FN, FN_IP12_1_0,
5314 GP_5_14_FN, FN_IP11_31_30,
5315 GP_5_13_FN, FN_IP11_29_28,
5316 GP_5_12_FN, FN_IP11_27,
5317 GP_5_11_FN, FN_IP11_26,
5318 GP_5_10_FN, FN_IP11_25,
5319 GP_5_9_FN, FN_IP11_24,
5320 GP_5_8_FN, FN_IP11_23,
5321 GP_5_7_FN, FN_IP11_22,
5322 GP_5_6_FN, FN_IP11_21,
5323 GP_5_5_FN, FN_IP11_20,
5324 GP_5_4_FN, FN_IP11_19,
5325 GP_5_3_FN, FN_IP11_18_17,
5326 GP_5_2_FN, FN_IP11_16_15,
5327 GP_5_1_FN, FN_IP11_14_12,
5328 GP_5_0_FN, FN_IP11_11_9 }
5329 },
5330 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
5331 GP_6_31_FN, FN_DU0_DOTCLKIN,
5332 GP_6_30_FN, FN_USB1_OVC,
5333 GP_6_29_FN, FN_IP14_31_29,
5334 GP_6_28_FN, FN_IP14_28_26,
5335 GP_6_27_FN, FN_IP14_25_23,
5336 GP_6_26_FN, FN_IP14_22_20,
5337 GP_6_25_FN, FN_IP14_19_17,
5338 GP_6_24_FN, FN_IP14_16_14,
5339 GP_6_23_FN, FN_IP14_13_11,
5340 GP_6_22_FN, FN_IP14_10_8,
5341 GP_6_21_FN, FN_IP14_7,
5342 GP_6_20_FN, FN_IP14_6,
5343 GP_6_19_FN, FN_IP14_5,
5344 GP_6_18_FN, FN_IP14_4,
5345 GP_6_17_FN, FN_IP14_3,
5346 GP_6_16_FN, FN_IP14_2,
5347 GP_6_15_FN, FN_IP14_1_0,
5348 GP_6_14_FN, FN_IP13_30_28,
5349 GP_6_13_FN, FN_IP13_27,
5350 GP_6_12_FN, FN_IP13_26,
5351 GP_6_11_FN, FN_IP13_25,
5352 GP_6_10_FN, FN_IP13_24_23,
5353 GP_6_9_FN, FN_IP13_22,
b5973fcd 5354 GP_6_8_FN, FN_SD1_CLK,
50884519
HN
5355 GP_6_7_FN, FN_IP13_21_19,
5356 GP_6_6_FN, FN_IP13_18_16,
5357 GP_6_5_FN, FN_IP13_15,
5358 GP_6_4_FN, FN_IP13_14,
5359 GP_6_3_FN, FN_IP13_13,
5360 GP_6_2_FN, FN_IP13_12,
5361 GP_6_1_FN, FN_IP13_11,
5362 GP_6_0_FN, FN_IP13_10 }
5363 },
5364 { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
5365 0, 0,
5366 0, 0,
5367 0, 0,
5368 0, 0,
5369 0, 0,
5370 0, 0,
5371 GP_7_25_FN, FN_USB1_PWEN,
5372 GP_7_24_FN, FN_USB0_OVC,
5373 GP_7_23_FN, FN_USB0_PWEN,
5374 GP_7_22_FN, FN_IP15_14_12,
5375 GP_7_21_FN, FN_IP15_11_9,
5376 GP_7_20_FN, FN_IP15_8_6,
5377 GP_7_19_FN, FN_IP7_2_0,
5378 GP_7_18_FN, FN_IP6_29_27,
5379 GP_7_17_FN, FN_IP6_26_24,
5380 GP_7_16_FN, FN_IP6_23_21,
5381 GP_7_15_FN, FN_IP6_20_19,
5382 GP_7_14_FN, FN_IP6_18_16,
5383 GP_7_13_FN, FN_IP6_15_14,
5384 GP_7_12_FN, FN_IP6_13_12,
5385 GP_7_11_FN, FN_IP6_11_10,
5386 GP_7_10_FN, FN_IP6_9_8,
5387 GP_7_9_FN, FN_IP16_11_10,
5388 GP_7_8_FN, FN_IP16_9_8,
5389 GP_7_7_FN, FN_IP16_7_6,
5390 GP_7_6_FN, FN_IP16_5_3,
5391 GP_7_5_FN, FN_IP16_2_0,
5392 GP_7_4_FN, FN_IP15_29_27,
5393 GP_7_3_FN, FN_IP15_26_24,
5394 GP_7_2_FN, FN_IP15_23_21,
5395 GP_7_1_FN, FN_IP15_20_18,
5396 GP_7_0_FN, FN_IP15_17_15 }
5397 },
5398 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5399 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
5400 1, 1, 1, 1, 1, 1, 1, 1) {
5401 /* IP0_31 [1] */
5402 0, 0,
5403 /* IP0_30_29 [2] */
5404 FN_A6, FN_MSIOF1_SCK,
5405 0, 0,
5406 /* IP0_28_27 [2] */
5407 FN_A5, FN_MSIOF0_RXD_B,
5408 0, 0,
5409 /* IP0_26_25 [2] */
5410 FN_A4, FN_MSIOF0_TXD_B,
5411 0, 0,
5412 /* IP0_24_23 [2] */
5413 FN_A3, FN_MSIOF0_SS2_B,
5414 0, 0,
5415 /* IP0_22_21 [2] */
5416 FN_A2, FN_MSIOF0_SS1_B,
5417 0, 0,
5418 /* IP0_20_19 [2] */
5419 FN_A1, FN_MSIOF0_SYNC_B,
5420 0, 0,
5421 /* IP0_18_16 [3] */
5422 FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
5423 0, 0, 0,
5424 /* IP0_15 [1] */
5425 FN_D15, 0,
5426 /* IP0_14 [1] */
5427 FN_D14, 0,
5428 /* IP0_13 [1] */
5429 FN_D13, 0,
5430 /* IP0_12 [1] */
5431 FN_D12, 0,
5432 /* IP0_11 [1] */
5433 FN_D11, 0,
5434 /* IP0_10 [1] */
5435 FN_D10, 0,
5436 /* IP0_9 [1] */
5437 FN_D9, 0,
5438 /* IP0_8 [1] */
5439 FN_D8, 0,
5440 /* IP0_7 [1] */
5441 FN_D7, 0,
5442 /* IP0_6 [1] */
5443 FN_D6, 0,
5444 /* IP0_5 [1] */
5445 FN_D5, 0,
5446 /* IP0_4 [1] */
5447 FN_D4, 0,
5448 /* IP0_3 [1] */
5449 FN_D3, 0,
5450 /* IP0_2 [1] */
5451 FN_D2, 0,
5452 /* IP0_1 [1] */
5453 FN_D1, 0,
5454 /* IP0_0 [1] */
5455 FN_D0, 0, }
5456 },
5457 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5458 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
5459 /* IP1_31_29 [3] */
5460 FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5461 0, 0, 0,
5462 /* IP1_28_26 [3] */
5463 FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
5464 0, 0, 0, 0,
5465 /* IP1_25_23 [3] */
5466 FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5467 0, 0, 0,
5468 /* IP1_22_20 [3] */
5469 FN_A15, FN_BPFCLK_C,
5470 0, 0, 0, 0, 0, 0,
5471 /* IP1_19_17 [3] */
5472 FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5473 0, 0, 0,
5474 /* IP1_16_14 [3] */
5475 FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5476 0, 0, 0, 0,
5477 /* IP1_13_11 [3] */
5478 FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
5479 0, 0, 0, 0,
5480 /* IP1_10_8 [3] */
5481 FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
5482 0, 0, 0, 0,
5483 /* IP1_7_6 [2] */
5484 FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5485 /* IP1_5_4 [2] */
5486 FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
5487 /* IP1_3_2 [2] */
5488 FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
5489 /* IP1_1_0 [2] */
5490 FN_A7, FN_MSIOF1_SYNC,
5491 0, 0, }
5492 },
5493 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5494 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
5495 /* IP2_31_20 [2] */
5496 0, 0, 0, 0,
5497 /* IP2_29_27 [3] */
5498 FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5499 FN_ATAG0_N, 0, FN_EX_WAIT1,
5500 0, 0,
5501 /* IP2_26_25 [2] */
5502 FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5503 /* IP2_24_23 [2] */
5504 FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5505 /* IP2_22_21 [2] */
5506 FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
5507 /* IP2_20_19 [2] */
5508 FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
5509 /* IP2_18_16 [3] */
5510 FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5511 0, 0,
5512 /* IP2_15_13 [3] */
5513 FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5514 0, 0, 0,
5515 /* IP2_12_0 [3] */
5516 FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5517 0, 0, 0,
5518 /* IP2_9_7 [3] */
5519 FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5520 0, 0, 0,
5521 /* IP2_6_5 [2] */
5522 FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5523 /* IP2_4_3 [2] */
5524 FN_A20, FN_SPCLK, 0, 0,
5525 /* IP2_2_0 [3] */
5526 FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5527 FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
5528 },
5529 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5530 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
5531 /* IP3_31 [1] */
5532 0, 0,
5533 /* IP3_30_28 [3] */
5534 FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5535 FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5536 0, 0, 0,
5537 /* IP3_27_25 [3] */
5538 FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5539 FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5540 0, 0, 0,
5541 /* IP3_24_22 [3] */
5542 FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5543 FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5544 /* IP3_21_20 [2] */
5545 FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5546 /* IP3_19_18 [2] */
5547 FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5548 /* IP3_17_16 [2] */
5549 FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5550 /* IP3_15_14 [2] */
5551 FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5552 /* IP3_13_12 [2] */
5553 FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5554 /* IP3_11_9 [3] */
5555 FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5556 0, 0, 0,
5557 /* IP3_8_6 [3] */
5558 FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5559 FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5560 /* IP3_5_3 [3] */
5561 FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5562 FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5563 /* IP3_2_0 [3] */
5564 FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5565 0, 0, 0, }
5566 },
5567 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5568 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
5569 /* IP4_31 [1] */
5570 0, 0,
5571 /* IP4_30_28 [3] */
5572 FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5573 FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5574 0, 0,
5575 /* IP4_27_26 [2] */
5576 FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5577 /* IP4_25_24 [2] */
5578 FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5579 /* IP4_23_22 [2] */
5580 FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5581 /* IP4_21 [1] */
5582 FN_SSI_SDATA3, 0,
5583 /* IP4_20 [1] */
5584 FN_SSI_WS34, 0,
5585 /* IP4_19 [1] */
5586 FN_SSI_SCK34, 0,
5587 /* IP4_18_16 [3] */
5588 FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5589 0, 0, 0, 0,
5590 /* IP4_15_13 [3] */
5591 FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
5592 FN_GLO_Q1_D, FN_HCTS1_N_E,
5593 0, 0,
5594 /* IP4_12_10 [3] */
5595 FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5596 0, 0, 0,
5597 /* IP4_9_8 [2] */
5598 FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
5599 /* IP4_7_5 [3] */
5600 FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
5601 0, 0, 0,
5602 /* IP4_4_2 [3] */
5603 FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
5604 FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5605 0, 0, 0,
5606 /* IP4_1_0 [2] */
5607 FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
5608 },
5609 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5610 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
5611 /* IP5_31_29 [3] */
5612 FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5613 0, 0, 0, 0, 0,
5614 /* IP5_28_26 [3] */
5615 FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5616 0, 0, 0, 0,
5617 /* IP5_25_24 [2] */
5618 FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5619 /* IP5_23_22 [2] */
5620 FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5621 /* IP5_21_20 [2] */
5622 FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5623 /* IP5_19_17 [3] */
5624 FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5625 0, 0, 0, 0,
5626 /* IP5_16_15 [2] */
5627 FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5628 /* IP5_14_12 [3] */
5629 FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5630 0, 0, 0, 0,
5631 /* IP5_11_9 [3] */
5632 FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5633 0, 0, 0, 0,
5634 /* IP5_8_6 [3] */
5635 FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5636 FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5637 0, 0,
5638 /* IP5_5_3 [3] */
5639 FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5640 FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5641 0, 0,
5642 /* IP5_2_0 [3] */
5643 FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5644 FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5645 0, 0, }
5646 },
5647 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5648 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
5649 /* IP6_31_30 [2] */
5650 0, 0, 0, 0,
5651 /* IP6_29_27 [3] */
5652 FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5653 FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5654 0, 0, 0,
5655 /* IP6_26_24 [3] */
5656 FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5657 FN_GPS_CLK_C, FN_GPS_CLK_D,
5658 0, 0, 0,
5659 /* IP6_23_21 [3] */
5660 FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5661 FN_SDA1_E, FN_MSIOF2_SYNC_E,
5662 0, 0, 0,
5663 /* IP6_20_19 [2] */
5664 FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
5665 /* IP6_18_16 [3] */
5666 FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
5667 0, 0, 0,
5668 /* IP6_15_14 [2] */
5669 FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5670 /* IP6_13_12 [2] */
5671 FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5672 /* IP6_11_10 [2] */
5673 FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5674 /* IP6_9_8 [2] */
5675 FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5676 /* IP6_7_6 [2] */
5677 FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5678 /* IP6_5_3 [3] */
5679 FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5680 FN_SCIFA2_RXD, FN_FMIN_E,
5681 0, 0,
5682 /* IP6_2_0 [3] */
5683 FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5684 FN_SCIF_CLK, 0, FN_BPFCLK_E,
5685 0, 0, }
5686 },
5687 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5688 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
5689 /* IP7_31_30 [2] */
5690 0, 0, 0, 0,
5691 /* IP7_29_27 [3] */
5692 FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
5693 FN_SCIFA1_SCK, FN_SSI_SCK78_B,
5694 0, 0,
5695 /* IP7_26_24 [3] */
5696 FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
5697 FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
5698 0, 0,
5699 /* IP7_23_21 [3] */
5700 FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
5701 FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
5702 0, 0,
5703 /* IP7_20_19 [2] */
5704 FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
5705 /* IP7_18_17 [2] */
5706 FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
5707 /* IP7_16_15 [2] */
5708 FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
5709 /* IP7_14_13 [2] */
5710 FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
5711 /* IP7_12_11 [2] */
5712 FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
5713 /* IP7_10_9 [2] */
5714 FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
5715 /* IP7_8_6 [3] */
5716 FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
5717 FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
5718 0, 0,
5719 /* IP7_5_3 [3] */
5720 FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
5721 FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
5722 0, 0,
5723 /* IP7_2_0 [3] */
5724 FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
5725 FN_SCIF_CLK_B, FN_GPS_MAG_D,
5726 0, 0, }
5727 },
5728 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5729 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
5730 /* IP8_31 [1] */
5731 0, 0,
5732 /* IP8_30_28 [3] */
5733 FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
5734 0, 0, 0,
5735 /* IP8_27_26 [2] */
5736 FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
5737 /* IP8_25_24 [2] */
5738 FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
5739 /* IP8_23_21 [3] */
5740 FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
5741 FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
5742 0, 0,
5743 /* IP8_20_18 [3] */
5744 FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
5745 FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
5746 0, 0,
5747 /* IP8_17_15 [3] */
5748 FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
5749 FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
5750 0, 0,
5751 /* IP8_14_12 [3] */
5752 FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
5753 FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
5754 0, 0, 0,
5755 /* IP8_11_9 [3] */
5756 FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
5757 FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
5758 0, 0, 0,
5759 /* IP8_8_6 [3] */
5760 FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
5761 FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
5762 0, 0,
5763 /* IP8_5_3 [3] */
5764 FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
5765 FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
5766 0, 0,
5767 /* IP8_2_0 [3] */
5768 FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
5769 0, 0, 0, }
5770 },
5771 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5772 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
5773 /* IP9_31_29 [3] */
5774 FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
5775 FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
5776 /* IP9_28_27 [2] */
5777 FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
5778 /* IP9_26_25 [2] */
5779 FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
5780 /* IP9_24_23 [2] */
5781 FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
5782 /* IP9_22_21 [2] */
5783 FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
5784 /* IP9_20_19 [2] */
5785 FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
5786 /* IP9_18_17 [2] */
5787 FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
5788 /* IP9_16 [1] */
5789 FN_DU1_DISP, FN_QPOLA,
5790 /* IP9_15_13 [3] */
5791 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
5792 FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
5793 0, 0, 0,
5794 /* IP9_12 [1] */
5795 FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
5796 /* IP9_11 [1] */
5797 FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
5798 /* IP9_10_8 [3] */
5799 FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
5800 FN_TX3_B, FN_SCL2_B, FN_PWM4,
5801 0, 0,
5802 /* IP9_7 [1] */
5803 FN_DU1_DOTCLKOUT0, FN_QCLK,
5804 /* IP9_6 [1] */
5805 FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
5806 /* IP9_5_3 [3] */
5807 FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
5808 FN_SCIF3_SCK, FN_SCIFA3_SCK,
5809 0, 0, 0,
5810 /* IP9_2_0 [3] */
5811 FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
5812 0, 0, 0, }
5813 },
5814 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5815 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
5816 /* IP10_31_29 [3] */
5817 FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
5818 0, 0, 0,
5819 /* IP10_28_27 [2] */
5820 FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
5821 /* IP10_26_25 [2] */
5822 FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
5823 /* IP10_24_22 [3] */
5824 FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
5825 0, 0, 0,
5826 /* IP10_21_29 [3] */
5827 FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
5828 FN_TS_SDATA0_C, FN_ATACS11_N,
5829 0, 0, 0,
5830 /* IP10_18_17 [2] */
5831 FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
5832 /* IP10_16_15 [2] */
5833 FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
5834 /* IP10_14_12 [3] */
5835 FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
5836 FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
5837 /* IP10_11_9 [3] */
5838 FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
5839 FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
5840 0, 0,
5841 /* IP10_8_6 [3] */
5842 FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
5843 FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
5844 /* IP10_5_3 [3] */
5845 FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
5846 FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
5847 /* IP10_2_0 [3] */
5848 FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
5849 FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
5850 },
5851 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5852 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
5853 3, 3, 3, 3, 3) {
5854 /* IP11_31_30 [2] */
5855 FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
5856 /* IP11_29_28 [2] */
5857 FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
5858 /* IP11_27 [1] */
5859 FN_VI1_DATA7, FN_AVB_MDC,
5860 /* IP11_26 [1] */
5861 FN_VI1_DATA6, FN_AVB_MAGIC,
5862 /* IP11_25 [1] */
5863 FN_VI1_DATA5, FN_AVB_RX_DV,
5864 /* IP11_24 [1] */
5865 FN_VI1_DATA4, FN_AVB_MDIO,
5866 /* IP11_23 [1] */
5867 FN_VI1_DATA3, FN_AVB_RX_ER,
5868 /* IP11_22 [1] */
5869 FN_VI1_DATA2, FN_AVB_RXD7,
5870 /* IP11_21 [1] */
5871 FN_VI1_DATA1, FN_AVB_RXD6,
5872 /* IP11_20 [1] */
5873 FN_VI1_DATA0, FN_AVB_RXD5,
5874 /* IP11_19 [1] */
5875 FN_VI1_CLK, FN_AVB_RXD4,
5876 /* IP11_18_17 [2] */
5877 FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
5878 /* IP11_16_15 [2] */
5879 FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
5880 /* IP11_14_12 [3] */
5881 FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
5882 FN_RX4_B, FN_SCIFA4_RXD_B,
5883 0, 0, 0,
5884 /* IP11_11_9 [3] */
5885 FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
5886 FN_TX4_B, FN_SCIFA4_TXD_B,
5887 0, 0, 0,
5888 /* IP11_8_6 [3] */
5889 FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
5890 FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
5891 /* IP11_5_3 [3] */
5892 FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
5893 0, 0, 0,
5894 /* IP11_2_0 [3] */
5895 FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
5896 0, 0, 0, }
5897 },
5898 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5899 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
5900 /* IP12_31_30 [2] */
5901 0, 0, 0, 0,
5902 /* IP12_29_27 [3] */
5903 FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
5904 FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
5905 0, 0, 0,
5906 /* IP12_26_24 [3] */
5907 FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
5908 FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
5909 0, 0, 0,
5910 /* IP12_23_22 [2] */
5911 FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
5912 /* IP12_21_20 [2] */
5913 FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
5914 /* IP12_19_18 [2] */
5915 FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
5916 /* IP12_17_16 [2] */
5917 FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
5918 /* IP12_15_13 [3] */
5919 FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
5920 FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
5921 0, 0, 0,
5922 /* IP12_12_10 [3] */
5923 FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
5924 FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
5925 0, 0, 0,
5926 /* IP12_9_7 [3] */
5927 FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
5928 FN_SDA2_D, FN_MSIOF1_SCK_E,
5929 0, 0, 0,
5930 /* IP12_6_4 [3] */
5931 FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
5932 FN_SCL2_D, FN_MSIOF1_RXD_E,
5933 0, 0, 0,
5934 /* IP12_3_2 [2] */
5935 FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
5936 /* IP12_1_0 [2] */
5937 FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
5938 },
5939 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5940 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
5941 3, 2, 2, 3) {
5942 /* IP13_31 [1] */
5943 0, 0,
5944 /* IP13_30_28 [3] */
5945 FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
5946 0, 0, 0, 0,
5947 /* IP13_27 [1] */
5948 FN_SD1_DATA3, FN_IERX_B,
5949 /* IP13_26 [1] */
5950 FN_SD1_DATA2, FN_IECLK_B,
5951 /* IP13_25 [1] */
5952 FN_SD1_DATA1, FN_IETX_B,
5953 /* IP13_24_23 [2] */
5954 FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
5955 /* IP13_22 [1] */
5956 FN_SD1_CMD, FN_REMOCON_B,
5957 /* IP13_21_19 [3] */
5958 FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
5959 FN_SCIFA5_RXD_B, FN_RX3_C,
5960 0, 0,
5961 /* IP13_18_16 [3] */
5962 FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
5963 FN_SCIFA5_TXD_B, FN_TX3_C,
5964 0, 0,
5965 /* IP13_15 [1] */
5966 FN_SD0_DATA3, FN_SSL_B,
5967 /* IP13_14 [1] */
5968 FN_SD0_DATA2, FN_IO3_B,
5969 /* IP13_13 [1] */
5970 FN_SD0_DATA1, FN_IO2_B,
5971 /* IP13_12 [1] */
5972 FN_SD0_DATA0, FN_MISO_IO1_B,
5973 /* IP13_11 [1] */
5974 FN_SD0_CMD, FN_MOSI_IO0_B,
5975 /* IP13_10 [1] */
5976 FN_SD0_CLK, FN_SPCLK_B,
5977 /* IP13_9_7 [3] */
5978 FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
5979 FN_ADICHS2_B, FN_MSIOF0_TXD_C,
5980 0, 0, 0,
5981 /* IP13_6_5 [2] */
5982 FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
5983 /* IP13_4_3 [2] */
5984 FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
5985 /* IP13_2_0 [3] */
5986 FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
5987 FN_ADICLK_B, FN_MSIOF0_SS1_C,
5988 0, 0, 0, }
5989 },
5990 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
5991 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
5992 /* IP14_31_29 [3] */
5993 FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
5994 FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
5995 /* IP14_28_26 [3] */
5996 FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
5997 FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
5998 /* IP14_25_23 [3] */
5999 FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6000 0, 0, 0,
6001 /* IP14_22_20 [3] */
6002 FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6003 0, 0, 0,
6004 /* IP14_19_17 [3] */
6005 FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6006 FN_VI1_CLKENB_C, FN_VI1_G1_B,
6007 0, 0,
6008 /* IP14_16_14 [3] */
6009 FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6010 FN_VI1_CLK_C, FN_VI1_G0_B,
6011 0, 0,
6012 /* IP14_13_11 [3] */
6013 FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6014 0, 0, 0,
6015 /* IP14_10_8 [3] */
6016 FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6017 0, 0, 0,
6018 /* IP14_7 [1] */
6019 FN_SD2_DATA3, FN_MMC_D3,
6020 /* IP14_6 [1] */
6021 FN_SD2_DATA2, FN_MMC_D2,
6022 /* IP14_5 [1] */
6023 FN_SD2_DATA1, FN_MMC_D1,
6024 /* IP14_4 [1] */
6025 FN_SD2_DATA0, FN_MMC_D0,
6026 /* IP14_3 [1] */
6027 FN_SD2_CMD, FN_MMC_CMD,
6028 /* IP14_2 [1] */
6029 FN_SD2_CLK, FN_MMC_CLK,
6030 /* IP14_1_0 [2] */
6031 FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
6032 },
6033 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
6034 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
6035 /* IP15_31_30 [2] */
6036 0, 0, 0, 0,
6037 /* IP15_29_27 [3] */
6038 FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6039 FN_CAN0_TX_B, FN_VI1_DATA5_C,
6040 0, 0,
6041 /* IP15_26_24 [3] */
6042 FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6043 FN_CAN0_RX_B, FN_VI1_DATA4_C,
6044 0, 0,
6045 /* IP15_23_21 [3] */
6046 FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6047 FN_TCLK2, FN_VI1_DATA3_C, 0,
6048 /* IP15_20_18 [3] */
6049 FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6050 0, 0, 0,
6051 /* IP15_17_15 [3] */
6052 FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6053 FN_TCLK1, FN_VI1_DATA1_C,
6054 0, 0,
6055 /* IP15_14_12 [3] */
6056 FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6057 FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6058 0, 0,
6059 /* IP15_11_9 [3] */
6060 FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6061 FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6062 0, 0,
6063 /* IP15_8_6 [3] */
6064 FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6065 FN_PWM5_B, FN_SCIFA3_TXD_C,
6066 0, 0, 0,
6067 /* IP15_5_4 [2] */
6068 FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6069 /* IP15_3_2 [2] */
6070 FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6071 /* IP15_1_0 [2] */
6072 FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
6073 },
6074 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
6075 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
6076 /* IP16_31_28 [4] */
6077 0, 0, 0, 0, 0, 0, 0, 0,
6078 0, 0, 0, 0, 0, 0, 0, 0,
6079 /* IP16_27_24 [4] */
6080 0, 0, 0, 0, 0, 0, 0, 0,
6081 0, 0, 0, 0, 0, 0, 0, 0,
6082 /* IP16_23_20 [4] */
6083 0, 0, 0, 0, 0, 0, 0, 0,
6084 0, 0, 0, 0, 0, 0, 0, 0,
6085 /* IP16_19_16 [4] */
6086 0, 0, 0, 0, 0, 0, 0, 0,
6087 0, 0, 0, 0, 0, 0, 0, 0,
6088 /* IP16_15_12 [4] */
6089 0, 0, 0, 0, 0, 0, 0, 0,
6090 0, 0, 0, 0, 0, 0, 0, 0,
6091 /* IP16_11_10 [2] */
6092 FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6093 /* IP16_9_8 [2] */
6094 FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6095 /* IP16_7_6 [2] */
87f27fe1 6096 FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
50884519
HN
6097 /* IP16_5_3 [3] */
6098 FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6099 FN_GLO_SS_C, FN_VI1_DATA7_C,
6100 0, 0, 0,
6101 /* IP16_2_0 [3] */
6102 FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6103 FN_GLO_SDATA_C, FN_VI1_DATA6_C,
6104 0, 0, 0, }
6105 },
6106 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
6107 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
6108 3, 2, 2, 2, 1, 2, 2, 2) {
5b441eba 6109 /* RESERVED [1] */
50884519
HN
6110 0, 0,
6111 /* SEL_SCIF1 [2] */
6112 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6113 /* SEL_SCIFB [2] */
6114 FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6115 /* SEL_SCIFB2 [2] */
6116 FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6117 FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6118 /* SEL_SCIFB1 [3] */
6119 FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6120 FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6121 0, 0, 0, 0,
6122 /* SEL_SCIFA1 [2] */
6123 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6124 /* SEL_SSI9 [1] */
6125 FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6126 /* SEL_SCFA [1] */
6127 FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6128 /* SEL_QSP [1] */
6129 FN_SEL_QSP_0, FN_SEL_QSP_1,
6130 /* SEL_SSI7 [1] */
6131 FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6132 /* SEL_HSCIF1 [3] */
6133 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6134 FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6135 0, 0, 0,
5b441eba 6136 /* RESERVED [2] */
50884519
HN
6137 0, 0, 0, 0,
6138 /* SEL_VI1 [2] */
6139 FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
5b441eba 6140 /* RESERVED [2] */
50884519
HN
6141 0, 0, 0, 0,
6142 /* SEL_TMU [1] */
6143 FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6144 /* SEL_LBS [2] */
6145 FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6146 /* SEL_TSIF0 [2] */
6147 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6148 /* SEL_SOF0 [2] */
6149 FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
6150 },
6151 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6152 3, 1, 1, 3, 2, 1, 1, 2, 2,
6153 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
6154 /* SEL_SCIF0 [3] */
6155 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6156 FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6157 0, 0, 0,
5b441eba 6158 /* RESERVED [1] */
50884519
HN
6159 0, 0,
6160 /* SEL_SCIF [1] */
6161 FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6162 /* SEL_CAN0 [3] */
6163 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6164 FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6165 0, 0,
6166 /* SEL_CAN1 [2] */
6167 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
5b441eba 6168 /* RESERVED [1] */
50884519
HN
6169 0, 0,
6170 /* SEL_SCIFA2 [1] */
6171 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6172 /* SEL_SCIF4 [2] */
6173 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
5b441eba 6174 /* RESERVED [2] */
50884519
HN
6175 0, 0, 0, 0,
6176 /* SEL_ADG [1] */
6177 FN_SEL_ADG_0, FN_SEL_ADG_1,
6178 /* SEL_FM [3] */
6179 FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6180 FN_SEL_FM_3, FN_SEL_FM_4,
6181 0, 0, 0,
6182 /* SEL_SCIFA5 [2] */
6183 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
5b441eba 6184 /* RESERVED [1] */
50884519
HN
6185 0, 0,
6186 /* SEL_GPS [2] */
6187 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6188 /* SEL_SCIFA4 [2] */
6189 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6190 /* SEL_SCIFA3 [2] */
6191 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6192 /* SEL_SIM [1] */
6193 FN_SEL_SIM_0, FN_SEL_SIM_1,
5b441eba 6194 /* RESERVED [1] */
50884519
HN
6195 0, 0,
6196 /* SEL_SSI8 [1] */
6197 FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
6198 },
6199 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6200 2, 2, 2, 2, 2, 2, 2, 2,
6201 1, 1, 2, 2, 3, 2, 2, 2, 1) {
6202 /* SEL_HSCIF2 [2] */
6203 FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6204 FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6205 /* SEL_CANCLK [2] */
6206 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6207 FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6208 /* SEL_IIC8 [2] */
6209 FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
6210 /* SEL_IIC7 [2] */
6211 FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
6212 /* SEL_IIC4 [2] */
6213 FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
6214 /* SEL_IIC3 [2] */
6215 FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
6216 /* SEL_SCIF3 [2] */
6217 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6218 /* SEL_IEB [2] */
0c66c562 6219 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
50884519
HN
6220 /* SEL_MMC [1] */
6221 FN_SEL_MMC_0, FN_SEL_MMC_1,
6222 /* SEL_SCIF5 [1] */
6223 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
5b441eba 6224 /* RESERVED [2] */
50884519
HN
6225 0, 0, 0, 0,
6226 /* SEL_IIC2 [2] */
6227 FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
6228 /* SEL_IIC1 [3] */
6229 FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
6230 FN_SEL_IIC1_4,
6231 0, 0, 0,
6232 /* SEL_IIC0 [2] */
6233 FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
5b441eba 6234 /* RESERVED [2] */
50884519 6235 0, 0, 0, 0,
5b441eba 6236 /* RESERVED [2] */
50884519 6237 0, 0, 0, 0,
5b441eba 6238 /* RESERVED [1] */
50884519
HN
6239 0, 0, }
6240 },
6241 { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6242 3, 2, 2, 1, 1, 1, 1, 3, 2,
6243 2, 3, 1, 1, 1, 2, 2, 2, 2) {
6244 /* SEL_SOF1 [3] */
6245 FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6246 FN_SEL_SOF1_4,
6247 0, 0, 0,
6248 /* SEL_HSCIF0 [2] */
6249 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6250 /* SEL_DIS [2] */
6251 FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
5b441eba 6252 /* RESERVED [1] */
50884519
HN
6253 0, 0,
6254 /* SEL_RAD [1] */
6255 FN_SEL_RAD_0, FN_SEL_RAD_1,
6256 /* SEL_RCN [1] */
6257 FN_SEL_RCN_0, FN_SEL_RCN_1,
6258 /* SEL_RSP [1] */
6259 FN_SEL_RSP_0, FN_SEL_RSP_1,
6260 /* SEL_SCIF2 [3] */
6261 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6262 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6263 0, 0, 0,
5b441eba 6264 /* RESERVED [2] */
50884519 6265 0, 0, 0, 0,
5b441eba 6266 /* RESERVED [2] */
50884519
HN
6267 0, 0, 0, 0,
6268 /* SEL_SOF2 [3] */
6269 FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6270 FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6271 0, 0, 0,
5b441eba 6272 /* RESERVED [1] */
50884519
HN
6273 0, 0,
6274 /* SEL_SSI1 [1] */
6275 FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6276 /* SEL_SSI0 [1] */
6277 FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6278 /* SEL_SSP [2] */
6279 FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
5b441eba 6280 /* RESERVED [2] */
50884519 6281 0, 0, 0, 0,
5b441eba 6282 /* RESERVED [2] */
50884519 6283 0, 0, 0, 0,
5b441eba 6284 /* RESERVED [2] */
50884519
HN
6285 0, 0, 0, 0, }
6286 },
6287 { },
6288};
6289
19e1e98f 6290#ifdef CONFIG_PINCTRL_PFC_R8A7791
50884519
HN
6291const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6292 .name = "r8a77910_pfc",
6293 .unlock_reg = 0xe6060000, /* PMMR */
6294
6295 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6296
6297 .pins = pinmux_pins,
6298 .nr_pins = ARRAY_SIZE(pinmux_pins),
6299 .groups = pinmux_groups,
6300 .nr_groups = ARRAY_SIZE(pinmux_groups),
6301 .functions = pinmux_functions,
6302 .nr_functions = ARRAY_SIZE(pinmux_functions),
6303
6304 .cfg_regs = pinmux_config_regs,
6305
b8b47d67
GU
6306 .pinmux_data = pinmux_data,
6307 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
50884519 6308};
19e1e98f
UH
6309#endif
6310
6311#ifdef CONFIG_PINCTRL_PFC_R8A7793
6312const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6313 .name = "r8a77930_pfc",
6314 .unlock_reg = 0xe6060000, /* PMMR */
6315
6316 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6317
6318 .pins = pinmux_pins,
6319 .nr_pins = ARRAY_SIZE(pinmux_pins),
6320 .groups = pinmux_groups,
6321 .nr_groups = ARRAY_SIZE(pinmux_groups),
6322 .functions = pinmux_functions,
6323 .nr_functions = ARRAY_SIZE(pinmux_functions),
6324
6325 .cfg_regs = pinmux_config_regs,
6326
b8b47d67
GU
6327 .pinmux_data = pinmux_data,
6328 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
19e1e98f
UH
6329};
6330#endif