]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/sh-pfc/pfc-r8a7795.c
pinctrl: sh-pfc: r8a7792: Add DU pin groups
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / sh-pfc / pfc-r8a7795.c
CommitLineData
0b0ffc96 1/*
adc9ad09 2 * R8A7795 processor support - PFC hardware block.
0b0ffc96
TK
3 *
4 * Copyright (C) 2015 Renesas Electronics Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 */
10
11#include <linux/kernel.h>
0b0ffc96
TK
12
13#include "core.h"
14#include "sh_pfc.h"
15
56065524
UH
16#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | \
17 SH_PFC_PIN_CFG_PULL_UP | \
18 SH_PFC_PIN_CFG_PULL_DOWN)
19
0b0ffc96 20#define CPU_ALL_PORT(fn, sfx) \
56065524
UH
21 PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
22 PORT_GP_CFG_28(1, fn, sfx, CFG_FLAGS), \
23 PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
24 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
25 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
28 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
30 PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
31 PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
0b0ffc96
TK
33/*
34 * F_() : just information
35 * FM() : macro for FN_xxx / xxx_MARK
36 */
37
38/* GPSR0 */
39#define GPSR0_15 F_(D15, IP7_11_8)
40#define GPSR0_14 F_(D14, IP7_7_4)
41#define GPSR0_13 F_(D13, IP7_3_0)
42#define GPSR0_12 F_(D12, IP6_31_28)
43#define GPSR0_11 F_(D11, IP6_27_24)
44#define GPSR0_10 F_(D10, IP6_23_20)
45#define GPSR0_9 F_(D9, IP6_19_16)
46#define GPSR0_8 F_(D8, IP6_15_12)
47#define GPSR0_7 F_(D7, IP6_11_8)
48#define GPSR0_6 F_(D6, IP6_7_4)
49#define GPSR0_5 F_(D5, IP6_3_0)
50#define GPSR0_4 F_(D4, IP5_31_28)
51#define GPSR0_3 F_(D3, IP5_27_24)
52#define GPSR0_2 F_(D2, IP5_23_20)
53#define GPSR0_1 F_(D1, IP5_19_16)
54#define GPSR0_0 F_(D0, IP5_15_12)
55
56/* GPSR1 */
57#define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
58#define GPSR1_26 F_(WE1_N, IP5_7_4)
59#define GPSR1_25 F_(WE0_N, IP5_3_0)
60#define GPSR1_24 F_(RD_WR_N, IP4_31_28)
61#define GPSR1_23 F_(RD_N, IP4_27_24)
62#define GPSR1_22 F_(BS_N, IP4_23_20)
63#define GPSR1_21 F_(CS1_N_A26, IP4_19_16)
64#define GPSR1_20 F_(CS0_N, IP4_15_12)
65#define GPSR1_19 F_(A19, IP4_11_8)
66#define GPSR1_18 F_(A18, IP4_7_4)
67#define GPSR1_17 F_(A17, IP4_3_0)
68#define GPSR1_16 F_(A16, IP3_31_28)
69#define GPSR1_15 F_(A15, IP3_27_24)
70#define GPSR1_14 F_(A14, IP3_23_20)
71#define GPSR1_13 F_(A13, IP3_19_16)
72#define GPSR1_12 F_(A12, IP3_15_12)
73#define GPSR1_11 F_(A11, IP3_11_8)
74#define GPSR1_10 F_(A10, IP3_7_4)
75#define GPSR1_9 F_(A9, IP3_3_0)
76#define GPSR1_8 F_(A8, IP2_31_28)
77#define GPSR1_7 F_(A7, IP2_27_24)
78#define GPSR1_6 F_(A6, IP2_23_20)
79#define GPSR1_5 F_(A5, IP2_19_16)
80#define GPSR1_4 F_(A4, IP2_15_12)
81#define GPSR1_3 F_(A3, IP2_11_8)
82#define GPSR1_2 F_(A2, IP2_7_4)
83#define GPSR1_1 F_(A1, IP2_3_0)
84#define GPSR1_0 F_(A0, IP1_31_28)
85
86/* GPSR2 */
87#define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
88#define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
89#define GPSR2_12 F_(AVB_LINK, IP0_15_12)
90#define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
91#define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
92#define GPSR2_9 F_(AVB_MDC, IP0_3_0)
93#define GPSR2_8 F_(PWM2_A, IP1_27_24)
94#define GPSR2_7 F_(PWM1_A, IP1_23_20)
95#define GPSR2_6 F_(PWM0, IP1_19_16)
96#define GPSR2_5 F_(IRQ5, IP1_15_12)
97#define GPSR2_4 F_(IRQ4, IP1_11_8)
98#define GPSR2_3 F_(IRQ3, IP1_7_4)
99#define GPSR2_2 F_(IRQ2, IP1_3_0)
100#define GPSR2_1 F_(IRQ1, IP0_31_28)
101#define GPSR2_0 F_(IRQ0, IP0_27_24)
102
103/* GPSR3 */
104#define GPSR3_15 F_(SD1_WP, IP10_23_20)
105#define GPSR3_14 F_(SD1_CD, IP10_19_16)
106#define GPSR3_13 F_(SD0_WP, IP10_15_12)
107#define GPSR3_12 F_(SD0_CD, IP10_11_8)
108#define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
109#define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
110#define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
111#define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
112#define GPSR3_7 F_(SD1_CMD, IP8_15_12)
113#define GPSR3_6 F_(SD1_CLK, IP8_11_8)
114#define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
115#define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
116#define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
117#define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
118#define GPSR3_1 F_(SD0_CMD, IP7_23_20)
119#define GPSR3_0 F_(SD0_CLK, IP7_19_16)
120
121/* GPSR4 */
122#define GPSR4_17 FM(SD3_DS)
123#define GPSR4_16 F_(SD3_DAT7, IP10_7_4)
124#define GPSR4_15 F_(SD3_DAT6, IP10_3_0)
125#define GPSR4_14 F_(SD3_DAT5, IP9_31_28)
126#define GPSR4_13 F_(SD3_DAT4, IP9_27_24)
127#define GPSR4_12 FM(SD3_DAT3)
128#define GPSR4_11 FM(SD3_DAT2)
129#define GPSR4_10 FM(SD3_DAT1)
130#define GPSR4_9 FM(SD3_DAT0)
131#define GPSR4_8 FM(SD3_CMD)
132#define GPSR4_7 FM(SD3_CLK)
133#define GPSR4_6 F_(SD2_DS, IP9_23_20)
134#define GPSR4_5 F_(SD2_DAT3, IP9_19_16)
135#define GPSR4_4 F_(SD2_DAT2, IP9_15_12)
136#define GPSR4_3 F_(SD2_DAT1, IP9_11_8)
137#define GPSR4_2 F_(SD2_DAT0, IP9_7_4)
138#define GPSR4_1 FM(SD2_CMD)
139#define GPSR4_0 F_(SD2_CLK, IP9_3_0)
140
141/* GPSR5 */
142#define GPSR5_25 F_(MLB_DAT, IP13_19_16)
143#define GPSR5_24 F_(MLB_SIG, IP13_15_12)
144#define GPSR5_23 F_(MLB_CLK, IP13_11_8)
145#define GPSR5_22 FM(MSIOF0_RXD)
146#define GPSR5_21 F_(MSIOF0_SS2, IP13_7_4)
147#define GPSR5_20 FM(MSIOF0_TXD)
148#define GPSR5_19 F_(MSIOF0_SS1, IP13_3_0)
149#define GPSR5_18 F_(MSIOF0_SYNC, IP12_31_28)
150#define GPSR5_17 FM(MSIOF0_SCK)
151#define GPSR5_16 F_(HRTS0_N, IP12_27_24)
152#define GPSR5_15 F_(HCTS0_N, IP12_23_20)
153#define GPSR5_14 F_(HTX0, IP12_19_16)
154#define GPSR5_13 F_(HRX0, IP12_15_12)
155#define GPSR5_12 F_(HSCK0, IP12_11_8)
156#define GPSR5_11 F_(RX2_A, IP12_7_4)
157#define GPSR5_10 F_(TX2_A, IP12_3_0)
158#define GPSR5_9 F_(SCK2, IP11_31_28)
159#define GPSR5_8 F_(RTS1_N_TANS, IP11_27_24)
160#define GPSR5_7 F_(CTS1_N, IP11_23_20)
161#define GPSR5_6 F_(TX1_A, IP11_19_16)
162#define GPSR5_5 F_(RX1_A, IP11_15_12)
163#define GPSR5_4 F_(RTS0_N_TANS, IP11_11_8)
164#define GPSR5_3 F_(CTS0_N, IP11_7_4)
165#define GPSR5_2 F_(TX0, IP11_3_0)
166#define GPSR5_1 F_(RX0, IP10_31_28)
167#define GPSR5_0 F_(SCK0, IP10_27_24)
168
169/* GPSR6 */
170#define GPSR6_31 F_(USB31_OVC, IP17_7_4)
171#define GPSR6_30 F_(USB31_PWEN, IP17_3_0)
172#define GPSR6_29 F_(USB30_OVC, IP16_31_28)
173#define GPSR6_28 F_(USB30_PWEN, IP16_27_24)
174#define GPSR6_27 F_(USB1_OVC, IP16_23_20)
175#define GPSR6_26 F_(USB1_PWEN, IP16_19_16)
176#define GPSR6_25 F_(USB0_OVC, IP16_15_12)
177#define GPSR6_24 F_(USB0_PWEN, IP16_11_8)
178#define GPSR6_23 F_(AUDIO_CLKB_B, IP16_7_4)
179#define GPSR6_22 F_(AUDIO_CLKA_A, IP16_3_0)
180#define GPSR6_21 F_(SSI_SDATA9_A, IP15_31_28)
181#define GPSR6_20 F_(SSI_SDATA8, IP15_27_24)
182#define GPSR6_19 F_(SSI_SDATA7, IP15_23_20)
183#define GPSR6_18 F_(SSI_WS78, IP15_19_16)
184#define GPSR6_17 F_(SSI_SCK78, IP15_15_12)
185#define GPSR6_16 F_(SSI_SDATA6, IP15_11_8)
186#define GPSR6_15 F_(SSI_WS6, IP15_7_4)
187#define GPSR6_14 F_(SSI_SCK6, IP15_3_0)
188#define GPSR6_13 FM(SSI_SDATA5)
189#define GPSR6_12 FM(SSI_WS5)
190#define GPSR6_11 FM(SSI_SCK5)
191#define GPSR6_10 F_(SSI_SDATA4, IP14_31_28)
192#define GPSR6_9 F_(SSI_WS4, IP14_27_24)
193#define GPSR6_8 F_(SSI_SCK4, IP14_23_20)
194#define GPSR6_7 F_(SSI_SDATA3, IP14_19_16)
195#define GPSR6_6 F_(SSI_WS34, IP14_15_12)
196#define GPSR6_5 F_(SSI_SCK34, IP14_11_8)
197#define GPSR6_4 F_(SSI_SDATA2_A, IP14_7_4)
198#define GPSR6_3 F_(SSI_SDATA1_A, IP14_3_0)
199#define GPSR6_2 F_(SSI_SDATA0, IP13_31_28)
00edf542
GU
200#define GPSR6_1 F_(SSI_WS01239, IP13_27_24)
201#define GPSR6_0 F_(SSI_SCK01239, IP13_23_20)
0b0ffc96
TK
202
203/* GPSR7 */
204#define GPSR7_3 FM(HDMI1_CEC)
205#define GPSR7_2 FM(HDMI0_CEC)
206#define GPSR7_1 FM(AVS2)
207#define GPSR7_0 FM(AVS1)
208
209
210/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
211#define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212#define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213#define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214#define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215#define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216#define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_TANS_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217#define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218#define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219#define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220#define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221#define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222#define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223#define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224#define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225#define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226#define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227#define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228#define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229#define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230
231/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
232#define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233#define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234#define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235#define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236#define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237#define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238#define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_TANS_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239#define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240#define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241#define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242#define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243#define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244#define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245#define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
246#define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
247#define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
248#define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249#define IP4_19_16 FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250#define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251#define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252#define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253#define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254#define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N_TANS) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255#define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256#define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257#define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258#define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259#define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260#define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261#define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262#define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263#define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264#define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265#define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266#define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267#define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_TANS_C)FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268#define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269#define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270#define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271#define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272#define IP7_15_12 FM(FSCLKST) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273#define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274
275/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
276#define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277#define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278#define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279#define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280#define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281#define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) F_(0, 0) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283#define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) F_(0, 0) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) F_(0, 0) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) F_(0, 0) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287#define IP9_3_0 FM(SD2_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288#define IP9_7_4 FM(SD2_DAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289#define IP9_11_8 FM(SD2_DAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290#define IP9_15_12 FM(SD2_DAT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP9_19_16 FM(SD2_DAT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP9_23_20 FM(SD2_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP9_27_24 FM(SD3_DAT4) FM(SD2_CD_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP9_31_28 FM(SD3_DAT5) FM(SD2_WP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295#define IP10_3_0 FM(SD3_DAT6) FM(SD3_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP10_7_4 FM(SD3_DAT7) FM(SD3_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP10_11_8 FM(SD0_CD) F_(0, 0) F_(0, 0) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298#define IP10_15_12 FM(SD0_WP) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299#define IP10_19_16 FM(SD1_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300#define IP10_23_20 FM(SD1_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP10_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP10_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303#define IP11_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304#define IP11_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305#define IP11_11_8 FM(RTS0_N_TANS) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306#define IP11_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP11_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP11_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP11_27_24 FM(RTS1_N_TANS) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP11_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311#define IP12_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312#define IP12_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313#define IP12_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314#define IP12_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315#define IP12_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316#define IP12_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP12_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318
319/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
320#define IP12_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321#define IP13_3_0 FM(MSIOF0_SS1) FM(RX5) F_(0, 0) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP13_7_4 FM(MSIOF0_SS2) FM(TX5) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP13_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324#define IP13_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325#define IP13_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
00edf542
GU
326#define IP13_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP13_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
0b0ffc96
TK
328#define IP13_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP14_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330#define IP14_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331#define IP14_11_8 FM(SSI_SCK34) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332#define IP14_15_12 FM(SSI_WS34) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333#define IP14_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334#define IP14_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335#define IP14_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336#define IP14_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP15_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP15_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP15_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340#define IP15_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341#define IP15_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342#define IP15_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343#define IP15_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344#define IP15_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345#define IP16_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP16_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP16_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348#define IP16_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349#define IP16_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350#define IP16_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351#define IP16_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352#define IP16_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_B) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353#define IP17_3_0 FM(USB31_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354#define IP17_7_4 FM(USB31_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355
356#define PINMUX_GPSR \
357\
358 GPSR6_31 \
359 GPSR6_30 \
360 GPSR6_29 \
361 GPSR6_28 \
362 GPSR1_27 GPSR6_27 \
363 GPSR1_26 GPSR6_26 \
364 GPSR1_25 GPSR5_25 GPSR6_25 \
365 GPSR1_24 GPSR5_24 GPSR6_24 \
366 GPSR1_23 GPSR5_23 GPSR6_23 \
367 GPSR1_22 GPSR5_22 GPSR6_22 \
368 GPSR1_21 GPSR5_21 GPSR6_21 \
369 GPSR1_20 GPSR5_20 GPSR6_20 \
370 GPSR1_19 GPSR5_19 GPSR6_19 \
371 GPSR1_18 GPSR5_18 GPSR6_18 \
372 GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
373 GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
374GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
375GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
376GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
377GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
378GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
379GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
380GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
381GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
382GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
383GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
384GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
385GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
386GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
387GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
388GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
389GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
390
391#define PINMUX_IPSR \
392\
393FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
394FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
395FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
396FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
397FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
398FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
399FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
400FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
401\
402FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
403FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
404FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
405FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
406FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
407FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
408FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
409FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
410\
411FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
412FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
413FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
414FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
415FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
416FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
417FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
418FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
419\
420FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
421FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
422FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
423FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
424FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
425FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
426FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
427FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
428\
429FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 \
430FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 \
431FM(IP16_11_8) IP16_11_8 \
432FM(IP16_15_12) IP16_15_12 \
433FM(IP16_19_16) IP16_19_16 \
434FM(IP16_23_20) IP16_23_20 \
435FM(IP16_27_24) IP16_27_24 \
436FM(IP16_31_28) IP16_31_28
437
438/* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
439#define MOD_SEL0_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3)
440#define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
441#define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
442#define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
443#define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
444#define MOD_SEL0_21_20 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0)
445#define MOD_SEL0_19 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
446#define MOD_SEL0_18 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
447#define MOD_SEL0_17 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
448#define MOD_SEL0_16_15 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
449#define MOD_SEL0_14 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
450#define MOD_SEL0_13 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
451#define MOD_SEL0_12 FM(SEL_FSO_0) FM(SEL_FSO_1)
452#define MOD_SEL0_11 FM(SEL_FM_0) FM(SEL_FM_1)
453#define MOD_SEL0_10 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
454#define MOD_SEL0_9 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
455#define MOD_SEL0_8 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
456#define MOD_SEL0_7_6 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
457#define MOD_SEL0_5_4 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
458#define MOD_SEL0_3 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
459#define MOD_SEL0_2_1 FM(SEL_ADG_0) FM(SEL_ADG_1) FM(SEL_ADG_2) FM(SEL_ADG_3)
460
461/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
462#define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
463#define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
464#define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
465#define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
466#define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
467#define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
468#define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
469#define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
470#define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
471#define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
472#define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
473#define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
474#define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
fd1aa743 475#define MOD_SEL1_10 FM(SEL_SATA_0) FM(SEL_SATA_1)
0b0ffc96
TK
476#define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
477#define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
478#define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
479#define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
480#define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
481#define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
482#define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
483#define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
484
485/* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
486#define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
487#define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
488#define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
0b0ffc96
TK
489#define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
490
491#define PINMUX_MOD_SELS\
492\
493 MOD_SEL1_31_30 MOD_SEL2_31 \
494MOD_SEL0_30_29 MOD_SEL2_30 \
495 MOD_SEL1_29_28_27 MOD_SEL2_29 \
496MOD_SEL0_28_27 \
497\
498MOD_SEL0_26_25_24 MOD_SEL1_26 \
499 MOD_SEL1_25_24 \
500\
501MOD_SEL0_23 MOD_SEL1_23_22_21 \
502MOD_SEL0_22 \
503MOD_SEL0_21_20 \
504 MOD_SEL1_20 \
505MOD_SEL0_19 MOD_SEL1_19 \
506MOD_SEL0_18 MOD_SEL1_18_17 \
507MOD_SEL0_17 \
508MOD_SEL0_16_15 MOD_SEL1_16 \
509 MOD_SEL1_15_14 \
510MOD_SEL0_14 \
511MOD_SEL0_13 MOD_SEL1_13 \
512MOD_SEL0_12 MOD_SEL1_12 \
513MOD_SEL0_11 MOD_SEL1_11 \
514MOD_SEL0_10 MOD_SEL1_10 \
515MOD_SEL0_9 MOD_SEL1_9 \
516MOD_SEL0_8 \
517MOD_SEL0_7_6 \
518 MOD_SEL1_6 \
519MOD_SEL0_5_4 MOD_SEL1_5 \
520 MOD_SEL1_4 \
521MOD_SEL0_3 MOD_SEL1_3 \
a5d2dade 522MOD_SEL0_2_1 MOD_SEL1_2 \
0b0ffc96
TK
523 MOD_SEL1_1 \
524 MOD_SEL1_0 MOD_SEL2_0
525
526
527enum {
528 PINMUX_RESERVED = 0,
529
530 PINMUX_DATA_BEGIN,
531 GP_ALL(DATA),
532 PINMUX_DATA_END,
533
534#define F_(x, y)
535#define FM(x) FN_##x,
536 PINMUX_FUNCTION_BEGIN,
537 GP_ALL(FN),
538 PINMUX_GPSR
539 PINMUX_IPSR
540 PINMUX_MOD_SELS
541 PINMUX_FUNCTION_END,
542#undef F_
543#undef FM
544
545#define F_(x, y)
546#define FM(x) x##_MARK,
547 PINMUX_MARK_BEGIN,
548 PINMUX_GPSR
549 PINMUX_IPSR
550 PINMUX_MOD_SELS
551 PINMUX_MARK_END,
552#undef F_
553#undef FM
554};
555
556static const u16 pinmux_data[] = {
557 PINMUX_DATA_GP_ALL(),
558
8d4df573
GU
559 PINMUX_SINGLE(AVS1),
560 PINMUX_SINGLE(AVS2),
561 PINMUX_SINGLE(HDMI0_CEC),
562 PINMUX_SINGLE(HDMI1_CEC),
d07640f5
KM
563 PINMUX_SINGLE(I2C_SEL_0_1),
564 PINMUX_SINGLE(I2C_SEL_3_1),
565 PINMUX_SINGLE(I2C_SEL_5_1),
8d4df573
GU
566 PINMUX_SINGLE(MSIOF0_RXD),
567 PINMUX_SINGLE(MSIOF0_SCK),
568 PINMUX_SINGLE(MSIOF0_TXD),
569 PINMUX_SINGLE(SD2_CMD),
570 PINMUX_SINGLE(SD3_CLK),
571 PINMUX_SINGLE(SD3_CMD),
572 PINMUX_SINGLE(SD3_DAT0),
573 PINMUX_SINGLE(SD3_DAT1),
574 PINMUX_SINGLE(SD3_DAT2),
575 PINMUX_SINGLE(SD3_DAT3),
576 PINMUX_SINGLE(SD3_DS),
577 PINMUX_SINGLE(SSI_SCK5),
578 PINMUX_SINGLE(SSI_SDATA5),
579 PINMUX_SINGLE(SSI_WS5),
580
0b0ffc96 581 /* IPSR0 */
e01678e3 582 PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
0b0ffc96
TK
583 PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
584
e01678e3 585 PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
0b0ffc96
TK
586 PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
587 PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
588
e01678e3 589 PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
0b0ffc96
TK
590 PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
591 PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
592
e01678e3 593 PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
0b0ffc96
TK
594 PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
595 PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
596
597 PINMUX_IPSR_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, SEL_ETHERAVB_0),
598 PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_RXD_C, SEL_MSIOF2_2),
599 PINMUX_IPSR_MSEL(IP0_19_16, CTS4_N_A, SEL_SCIF4_0),
600
601 PINMUX_IPSR_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
602 PINMUX_IPSR_MSEL(IP0_23_20, MSIOF2_TXD_C, SEL_MSIOF2_2),
603 PINMUX_IPSR_MSEL(IP0_23_20, RTS4_N_TANS_A, SEL_SCIF4_0),
604
e01678e3
GU
605 PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
606 PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
607 PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
0b0ffc96
TK
608 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
609 PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
610 PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
611
e01678e3
GU
612 PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
613 PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
614 PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
0b0ffc96
TK
615 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
616 PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
617 PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
618
619 /* IPSR1 */
e01678e3
GU
620 PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
621 PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
622 PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
0b0ffc96
TK
623 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
624 PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
625
e01678e3
GU
626 PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
627 PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
628 PINMUX_IPSR_GPSR(IP1_7_4, A25),
629 PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
0b0ffc96
TK
630 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
631 PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
632
e01678e3
GU
633 PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
634 PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
635 PINMUX_IPSR_GPSR(IP1_11_8, A24),
636 PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
0b0ffc96
TK
637 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
638 PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
639
e01678e3
GU
640 PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
641 PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
642 PINMUX_IPSR_GPSR(IP1_15_12, A23),
643 PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
0b0ffc96
TK
644 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
645 PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
646
e01678e3
GU
647 PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
648 PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
649 PINMUX_IPSR_GPSR(IP1_19_16, A22),
0b0ffc96
TK
650 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
651 PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
652
653 PINMUX_IPSR_MSEL(IP1_23_20, PWM1_A, SEL_PWM1_0),
e01678e3 654 PINMUX_IPSR_GPSR(IP1_23_20, A21),
0b0ffc96
TK
655 PINMUX_IPSR_MSEL(IP1_23_20, HRX3_D, SEL_HSCIF3_3),
656 PINMUX_IPSR_MSEL(IP1_23_20, VI4_DATA7_B, SEL_VIN4_1),
657 PINMUX_IPSR_MSEL(IP1_23_20, IERX_B, SEL_IEBUS_1),
658
659 PINMUX_IPSR_MSEL(IP1_27_24, PWM2_A, SEL_PWM2_0),
e01678e3 660 PINMUX_IPSR_GPSR(IP1_27_24, A20),
0b0ffc96
TK
661 PINMUX_IPSR_MSEL(IP1_27_24, HTX3_D, SEL_HSCIF3_3),
662 PINMUX_IPSR_MSEL(IP1_27_24, IETX_B, SEL_IEBUS_1),
663
e01678e3
GU
664 PINMUX_IPSR_GPSR(IP1_31_28, A0),
665 PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
0b0ffc96 666 PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
e01678e3
GU
667 PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
668 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
0b0ffc96
TK
669 PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
670
671 /* IPSR2 */
e01678e3
GU
672 PINMUX_IPSR_GPSR(IP2_3_0, A1),
673 PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
0b0ffc96 674 PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
e01678e3
GU
675 PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
676 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
0b0ffc96
TK
677 PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
678
e01678e3
GU
679 PINMUX_IPSR_GPSR(IP2_7_4, A2),
680 PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
0b0ffc96 681 PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
e01678e3
GU
682 PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
683 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
0b0ffc96
TK
684 PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
685
e01678e3
GU
686 PINMUX_IPSR_GPSR(IP2_11_8, A3),
687 PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
0b0ffc96 688 PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
e01678e3
GU
689 PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
690 PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
0b0ffc96
TK
691 PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
692
e01678e3
GU
693 PINMUX_IPSR_GPSR(IP2_15_12, A4),
694 PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
0b0ffc96 695 PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
e01678e3
GU
696 PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
697 PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
698 PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
0b0ffc96 699
e01678e3
GU
700 PINMUX_IPSR_GPSR(IP2_19_16, A5),
701 PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
0b0ffc96
TK
702 PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
703 PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
e01678e3
GU
704 PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
705 PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
706 PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
0b0ffc96 707
e01678e3
GU
708 PINMUX_IPSR_GPSR(IP2_23_20, A6),
709 PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
0b0ffc96
TK
710 PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
711 PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
e01678e3
GU
712 PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
713 PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
714 PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
0b0ffc96 715
e01678e3
GU
716 PINMUX_IPSR_GPSR(IP2_27_24, A7),
717 PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
0b0ffc96
TK
718 PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
719 PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
e01678e3
GU
720 PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
721 PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
722 PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
0b0ffc96 723
e01678e3 724 PINMUX_IPSR_GPSR(IP2_31_28, A8),
0b0ffc96
TK
725 PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
726 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
727 PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
728 PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
729 PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
730 PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
731
732 /* IPSR3 */
e01678e3 733 PINMUX_IPSR_GPSR(IP3_3_0, A9),
0b0ffc96
TK
734 PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
735 PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
e01678e3 736 PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
0b0ffc96 737
e01678e3 738 PINMUX_IPSR_GPSR(IP3_7_4, A10),
0b0ffc96
TK
739 PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
740 PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_TANS_B, SEL_SCIF4_1),
e01678e3 741 PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
0b0ffc96 742
e01678e3 743 PINMUX_IPSR_GPSR(IP3_11_8, A11),
0b0ffc96
TK
744 PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
745 PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
746 PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
e01678e3
GU
747 PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
748 PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
0b0ffc96
TK
749 PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
750 PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
751 PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
752
e01678e3
GU
753 PINMUX_IPSR_GPSR(IP3_15_12, A12),
754 PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
0b0ffc96
TK
755 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
756 PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
e01678e3
GU
757 PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
758 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
0b0ffc96 759
e01678e3
GU
760 PINMUX_IPSR_GPSR(IP3_19_16, A13),
761 PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
0b0ffc96
TK
762 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
763 PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
e01678e3
GU
764 PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
765 PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
0b0ffc96 766
e01678e3
GU
767 PINMUX_IPSR_GPSR(IP3_23_20, A14),
768 PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
0b0ffc96 769 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
e01678e3
GU
770 PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
771 PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
772 PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
0b0ffc96 773
e01678e3
GU
774 PINMUX_IPSR_GPSR(IP3_27_24, A15),
775 PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
0b0ffc96 776 PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
e01678e3
GU
777 PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
778 PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
779 PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
0b0ffc96 780
e01678e3
GU
781 PINMUX_IPSR_GPSR(IP3_31_28, A16),
782 PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
783 PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
784 PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
0b0ffc96
TK
785
786 /* IPSR4 */
e01678e3
GU
787 PINMUX_IPSR_GPSR(IP4_3_0, A17),
788 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
789 PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
790 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
791
792 PINMUX_IPSR_GPSR(IP4_7_4, A18),
793 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
794 PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
795 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
796
797 PINMUX_IPSR_GPSR(IP4_11_8, A19),
798 PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
799 PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
800 PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
801
802 PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
803 PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
804
805 PINMUX_IPSR_GPSR(IP4_19_16, CS1_N_A26),
806 PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
0b0ffc96
TK
807 PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
808
e01678e3
GU
809 PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
810 PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
0b0ffc96 811 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
e01678e3
GU
812 PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
813 PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
814 PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
815 PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
0b0ffc96
TK
816 PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
817
e01678e3 818 PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
0b0ffc96
TK
819 PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
820 PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
821 PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
822 PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
823 PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
824
e01678e3 825 PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
0b0ffc96
TK
826 PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
827 PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
828 PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
829 PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
830 PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
831
832 /* IPSR5 */
e01678e3 833 PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
0b0ffc96 834 PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
e01678e3
GU
835 PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
836 PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
0b0ffc96 837 PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
e01678e3 838 PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
0b0ffc96
TK
839 PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
840
e01678e3 841 PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
0b0ffc96 842 PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
e01678e3
GU
843 PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N_TANS),
844 PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
0b0ffc96 845 PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
e01678e3
GU
846 PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
847 PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
0b0ffc96
TK
848 PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
849
850 PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
e01678e3
GU
851 PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
852 PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
853 PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
0b0ffc96 854
e01678e3 855 PINMUX_IPSR_GPSR(IP5_15_12, D0),
0b0ffc96
TK
856 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
857 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
e01678e3
GU
858 PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
859 PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
0b0ffc96 860
e01678e3 861 PINMUX_IPSR_GPSR(IP5_19_16, D1),
0b0ffc96
TK
862 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
863 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
e01678e3
GU
864 PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
865 PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
0b0ffc96 866
e01678e3 867 PINMUX_IPSR_GPSR(IP5_23_20, D2),
0b0ffc96 868 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
e01678e3
GU
869 PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
870 PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
0b0ffc96 871
e01678e3 872 PINMUX_IPSR_GPSR(IP5_27_24, D3),
0b0ffc96 873 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
e01678e3
GU
874 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
875 PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
0b0ffc96 876
e01678e3 877 PINMUX_IPSR_GPSR(IP5_31_28, D4),
0b0ffc96 878 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
e01678e3
GU
879 PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
880 PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
0b0ffc96
TK
881
882 /* IPSR6 */
e01678e3 883 PINMUX_IPSR_GPSR(IP6_3_0, D5),
0b0ffc96 884 PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
e01678e3
GU
885 PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
886 PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
0b0ffc96 887
e01678e3 888 PINMUX_IPSR_GPSR(IP6_7_4, D6),
0b0ffc96 889 PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
e01678e3
GU
890 PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
891 PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
0b0ffc96 892
e01678e3 893 PINMUX_IPSR_GPSR(IP6_11_8, D7),
0b0ffc96 894 PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
e01678e3
GU
895 PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
896 PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
0b0ffc96 897
e01678e3
GU
898 PINMUX_IPSR_GPSR(IP6_15_12, D8),
899 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
0b0ffc96
TK
900 PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
901 PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
902 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
e01678e3 903 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
0b0ffc96 904
e01678e3
GU
905 PINMUX_IPSR_GPSR(IP6_19_16, D9),
906 PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
0b0ffc96
TK
907 PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
908 PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
e01678e3 909 PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
0b0ffc96 910
e01678e3
GU
911 PINMUX_IPSR_GPSR(IP6_23_20, D10),
912 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
0b0ffc96
TK
913 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
914 PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
915 PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
916 PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
e01678e3 917 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
0b0ffc96 918
e01678e3
GU
919 PINMUX_IPSR_GPSR(IP6_27_24, D11),
920 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
0b0ffc96
TK
921 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
922 PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
923 PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
924 PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
e01678e3 925 PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
0b0ffc96 926
e01678e3
GU
927 PINMUX_IPSR_GPSR(IP6_31_28, D12),
928 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
0b0ffc96
TK
929 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
930 PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
931 PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
e01678e3 932 PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
0b0ffc96
TK
933
934 /* IPSR7 */
e01678e3
GU
935 PINMUX_IPSR_GPSR(IP7_3_0, D13),
936 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
0b0ffc96
TK
937 PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
938 PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
939 PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
e01678e3 940 PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
0b0ffc96 941
e01678e3
GU
942 PINMUX_IPSR_GPSR(IP7_7_4, D14),
943 PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
0b0ffc96
TK
944 PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
945 PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
946 PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
e01678e3 947 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
0b0ffc96
TK
948 PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
949
e01678e3
GU
950 PINMUX_IPSR_GPSR(IP7_11_8, D15),
951 PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
0b0ffc96
TK
952 PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
953 PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
954 PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
e01678e3 955 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
0b0ffc96
TK
956 PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
957
e01678e3 958 PINMUX_IPSR_GPSR(IP7_15_12, FSCLKST),
0b0ffc96 959
e01678e3 960 PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
0b0ffc96
TK
961 PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
962 PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
963
e01678e3 964 PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
0b0ffc96
TK
965 PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
966 PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
967
e01678e3 968 PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
0b0ffc96
TK
969 PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
970 PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
971 PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
972
e01678e3 973 PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
0b0ffc96
TK
974 PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
975 PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
976 PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
977
978 /* IPSR8 */
e01678e3 979 PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
0b0ffc96
TK
980 PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
981 PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
982 PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
983
e01678e3 984 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
0b0ffc96
TK
985 PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
986 PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
987 PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
988
e01678e3 989 PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
0b0ffc96
TK
990 PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
991 PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
992
e01678e3 993 PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
0b0ffc96
TK
994 PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
995 PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
996 PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
997
e01678e3
GU
998 PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
999 PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
0b0ffc96
TK
1000 PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
1001 PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
1002 PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
1003
e01678e3
GU
1004 PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
1005 PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
0b0ffc96
TK
1006 PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
1007 PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
1008 PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
1009
e01678e3
GU
1010 PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1011 PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
0b0ffc96
TK
1012 PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
1013 PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1014 PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1015
e01678e3
GU
1016 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1017 PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
0b0ffc96
TK
1018 PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
1019 PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1020 PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1021
1022 /* IPSR9 */
e01678e3 1023 PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
0b0ffc96 1024
e01678e3 1025 PINMUX_IPSR_GPSR(IP9_7_4, SD2_DAT0),
0b0ffc96 1026
e01678e3 1027 PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT1),
0b0ffc96 1028
e01678e3 1029 PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT2),
0b0ffc96 1030
e01678e3 1031 PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT3),
0b0ffc96 1032
e01678e3 1033 PINMUX_IPSR_GPSR(IP9_23_20, SD2_DS),
fd1aa743 1034 PINMUX_IPSR_MSEL(IP9_23_20, SATA_DEVSLP_B, SEL_SATA_1),
0b0ffc96 1035
e01678e3 1036 PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT4),
0b0ffc96
TK
1037 PINMUX_IPSR_MSEL(IP9_27_24, SD2_CD_A, SEL_SDHI2_0),
1038
e01678e3 1039 PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT5),
0b0ffc96
TK
1040 PINMUX_IPSR_MSEL(IP9_31_28, SD2_WP_A, SEL_SDHI2_0),
1041
1042 /* IPSR10 */
e01678e3
GU
1043 PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT6),
1044 PINMUX_IPSR_GPSR(IP10_3_0, SD3_CD),
0b0ffc96 1045
e01678e3
GU
1046 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT7),
1047 PINMUX_IPSR_GPSR(IP10_7_4, SD3_WP),
0b0ffc96 1048
e01678e3 1049 PINMUX_IPSR_GPSR(IP10_11_8, SD0_CD),
0b0ffc96
TK
1050 PINMUX_IPSR_MSEL(IP10_11_8, SCL2_B, SEL_I2C2_1),
1051 PINMUX_IPSR_MSEL(IP10_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1052
e01678e3 1053 PINMUX_IPSR_GPSR(IP10_15_12, SD0_WP),
0b0ffc96
TK
1054 PINMUX_IPSR_MSEL(IP10_15_12, SDA2_B, SEL_I2C2_1),
1055
e01678e3 1056 PINMUX_IPSR_GPSR(IP10_19_16, SD1_CD),
0b0ffc96
TK
1057 PINMUX_IPSR_MSEL(IP10_19_16, SIM0_CLK_B, SEL_SIMCARD_1),
1058
e01678e3 1059 PINMUX_IPSR_GPSR(IP10_23_20, SD1_WP),
0b0ffc96
TK
1060 PINMUX_IPSR_MSEL(IP10_23_20, SIM0_D_B, SEL_SIMCARD_1),
1061
e01678e3 1062 PINMUX_IPSR_GPSR(IP10_27_24, SCK0),
0b0ffc96
TK
1063 PINMUX_IPSR_MSEL(IP10_27_24, HSCK1_B, SEL_HSCIF1_1),
1064 PINMUX_IPSR_MSEL(IP10_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
1065 PINMUX_IPSR_MSEL(IP10_27_24, AUDIO_CLKC_B, SEL_ADG_1),
1066 PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
1067 PINMUX_IPSR_MSEL(IP10_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1068 PINMUX_IPSR_MSEL(IP10_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1069 PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
e01678e3 1070 PINMUX_IPSR_GPSR(IP10_27_24, ADICHS2),
0b0ffc96 1071
e01678e3 1072 PINMUX_IPSR_GPSR(IP10_31_28, RX0),
0b0ffc96
TK
1073 PINMUX_IPSR_MSEL(IP10_31_28, HRX1_B, SEL_HSCIF1_1),
1074 PINMUX_IPSR_MSEL(IP10_31_28, TS_SCK0_C, SEL_TSIF0_2),
1075 PINMUX_IPSR_MSEL(IP10_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1076 PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1077
1078 /* IPSR11 */
e01678e3 1079 PINMUX_IPSR_GPSR(IP11_3_0, TX0),
0b0ffc96
TK
1080 PINMUX_IPSR_MSEL(IP11_3_0, HTX1_B, SEL_HSCIF1_1),
1081 PINMUX_IPSR_MSEL(IP11_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1082 PINMUX_IPSR_MSEL(IP11_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1083 PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1084
e01678e3 1085 PINMUX_IPSR_GPSR(IP11_7_4, CTS0_N),
0b0ffc96
TK
1086 PINMUX_IPSR_MSEL(IP11_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1087 PINMUX_IPSR_MSEL(IP11_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1088 PINMUX_IPSR_MSEL(IP11_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1089 PINMUX_IPSR_MSEL(IP11_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1090 PINMUX_IPSR_MSEL(IP11_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1091 PINMUX_IPSR_MSEL(IP11_7_4, AUDIO_CLKOUT_C, SEL_ADG_2),
e01678e3 1092 PINMUX_IPSR_GPSR(IP11_7_4, ADICS_SAMP),
0b0ffc96 1093
e01678e3 1094 PINMUX_IPSR_GPSR(IP11_11_8, RTS0_N_TANS),
0b0ffc96
TK
1095 PINMUX_IPSR_MSEL(IP11_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1096 PINMUX_IPSR_MSEL(IP11_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
1097 PINMUX_IPSR_MSEL(IP11_11_8, AUDIO_CLKA_B, SEL_ADG_1),
1098 PINMUX_IPSR_MSEL(IP11_11_8, SCL2_A, SEL_I2C2_0),
1099 PINMUX_IPSR_MSEL(IP11_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1100 PINMUX_IPSR_MSEL(IP11_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
e01678e3 1101 PINMUX_IPSR_GPSR(IP11_11_8, ADICHS1),
0b0ffc96
TK
1102
1103 PINMUX_IPSR_MSEL(IP11_15_12, RX1_A, SEL_SCIF1_0),
1104 PINMUX_IPSR_MSEL(IP11_15_12, HRX1_A, SEL_HSCIF1_0),
1105 PINMUX_IPSR_MSEL(IP11_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1106 PINMUX_IPSR_MSEL(IP11_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1107 PINMUX_IPSR_MSEL(IP11_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1108
1109 PINMUX_IPSR_MSEL(IP11_19_16, TX1_A, SEL_SCIF1_0),
1110 PINMUX_IPSR_MSEL(IP11_19_16, HTX1_A, SEL_HSCIF1_0),
1111 PINMUX_IPSR_MSEL(IP11_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1112 PINMUX_IPSR_MSEL(IP11_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1113 PINMUX_IPSR_MSEL(IP11_19_16, RIF1_D0_C, SEL_DRIF1_2),
1114
e01678e3 1115 PINMUX_IPSR_GPSR(IP11_23_20, CTS1_N),
0b0ffc96
TK
1116 PINMUX_IPSR_MSEL(IP11_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1117 PINMUX_IPSR_MSEL(IP11_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1118 PINMUX_IPSR_MSEL(IP11_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1119 PINMUX_IPSR_MSEL(IP11_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1120 PINMUX_IPSR_MSEL(IP11_23_20, RIF1_D0_B, SEL_DRIF1_1),
e01678e3 1121 PINMUX_IPSR_GPSR(IP11_23_20, ADIDATA),
0b0ffc96 1122
e01678e3 1123 PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
0b0ffc96
TK
1124 PINMUX_IPSR_MSEL(IP11_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1125 PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1126 PINMUX_IPSR_MSEL(IP11_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1127 PINMUX_IPSR_MSEL(IP11_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1128 PINMUX_IPSR_MSEL(IP11_27_24, RIF1_D1_B, SEL_DRIF1_1),
e01678e3 1129 PINMUX_IPSR_GPSR(IP11_27_24, ADICHS0),
0b0ffc96 1130
e01678e3 1131 PINMUX_IPSR_GPSR(IP11_31_28, SCK2),
0b0ffc96
TK
1132 PINMUX_IPSR_MSEL(IP11_31_28, SCIF_CLK_B, SEL_SCIF1_1),
1133 PINMUX_IPSR_MSEL(IP11_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1134 PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK1_C, SEL_TSIF1_2),
1135 PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1136 PINMUX_IPSR_MSEL(IP11_31_28, RIF1_CLK_B, SEL_DRIF1_1),
e01678e3 1137 PINMUX_IPSR_GPSR(IP11_31_28, ADICLK),
0b0ffc96
TK
1138
1139 /* IPSR12 */
1140 PINMUX_IPSR_MSEL(IP12_3_0, TX2_A, SEL_SCIF2_0),
1141 PINMUX_IPSR_MSEL(IP12_3_0, SD2_CD_B, SEL_SDHI2_1),
1142 PINMUX_IPSR_MSEL(IP12_3_0, SCL1_A, SEL_I2C1_0),
1143 PINMUX_IPSR_MSEL(IP12_3_0, FMCLK_A, SEL_FM_0),
1144 PINMUX_IPSR_MSEL(IP12_3_0, RIF1_D1_C, SEL_DRIF1_2),
1145 PINMUX_IPSR_MSEL(IP12_3_0, FSO_CFE_0_B, SEL_FSO_1),
1146
1147 PINMUX_IPSR_MSEL(IP12_7_4, RX2_A, SEL_SCIF2_0),
1148 PINMUX_IPSR_MSEL(IP12_7_4, SD2_WP_B, SEL_SDHI2_1),
1149 PINMUX_IPSR_MSEL(IP12_7_4, SDA1_A, SEL_I2C1_0),
1150 PINMUX_IPSR_MSEL(IP12_7_4, FMIN_A, SEL_FM_0),
1151 PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1152 PINMUX_IPSR_MSEL(IP12_7_4, FSO_CFE_1_B, SEL_FSO_1),
1153
e01678e3 1154 PINMUX_IPSR_GPSR(IP12_11_8, HSCK0),
0b0ffc96
TK
1155 PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
1156 PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKB_A, SEL_ADG_0),
1157 PINMUX_IPSR_MSEL(IP12_11_8, SSI_SDATA1_B, SEL_SSI_1),
1158 PINMUX_IPSR_MSEL(IP12_11_8, TS_SCK0_D, SEL_TSIF0_3),
1159 PINMUX_IPSR_MSEL(IP12_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1160 PINMUX_IPSR_MSEL(IP12_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1161
e01678e3 1162 PINMUX_IPSR_GPSR(IP12_15_12, HRX0),
0b0ffc96
TK
1163 PINMUX_IPSR_MSEL(IP12_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1164 PINMUX_IPSR_MSEL(IP12_15_12, SSI_SDATA2_B, SEL_SSI_1),
1165 PINMUX_IPSR_MSEL(IP12_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1166 PINMUX_IPSR_MSEL(IP12_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1167 PINMUX_IPSR_MSEL(IP12_15_12, RIF0_D0_C, SEL_DRIF0_2),
1168
e01678e3 1169 PINMUX_IPSR_GPSR(IP12_19_16, HTX0),
0b0ffc96
TK
1170 PINMUX_IPSR_MSEL(IP12_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1171 PINMUX_IPSR_MSEL(IP12_19_16, SSI_SDATA9_B, SEL_SSI_1),
1172 PINMUX_IPSR_MSEL(IP12_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1173 PINMUX_IPSR_MSEL(IP12_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1174 PINMUX_IPSR_MSEL(IP12_19_16, RIF0_D1_C, SEL_DRIF0_2),
1175
e01678e3 1176 PINMUX_IPSR_GPSR(IP12_23_20, HCTS0_N),
0b0ffc96
TK
1177 PINMUX_IPSR_MSEL(IP12_23_20, RX2_B, SEL_SCIF2_1),
1178 PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1179 PINMUX_IPSR_MSEL(IP12_23_20, SSI_SCK9_A, SEL_SSI_0),
1180 PINMUX_IPSR_MSEL(IP12_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1181 PINMUX_IPSR_MSEL(IP12_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1182 PINMUX_IPSR_MSEL(IP12_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1183 PINMUX_IPSR_MSEL(IP12_23_20, AUDIO_CLKOUT1_A, SEL_ADG_0),
1184
e01678e3 1185 PINMUX_IPSR_GPSR(IP12_27_24, HRTS0_N),
0b0ffc96
TK
1186 PINMUX_IPSR_MSEL(IP12_27_24, TX2_B, SEL_SCIF2_1),
1187 PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1188 PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS9_A, SEL_SSI_0),
1189 PINMUX_IPSR_MSEL(IP12_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1190 PINMUX_IPSR_MSEL(IP12_27_24, BPFCLK_A, SEL_FM_0),
1191 PINMUX_IPSR_MSEL(IP12_27_24, AUDIO_CLKOUT2_A, SEL_ADG_0),
1192
e01678e3 1193 PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
0b0ffc96
TK
1194 PINMUX_IPSR_MSEL(IP12_31_28, AUDIO_CLKOUT_A, SEL_ADG_0),
1195
1196 /* IPSR13 */
e01678e3
GU
1197 PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1198 PINMUX_IPSR_GPSR(IP13_3_0, RX5),
0b0ffc96
TK
1199 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKA_C, SEL_ADG_2),
1200 PINMUX_IPSR_MSEL(IP13_3_0, SSI_SCK2_A, SEL_SSI_0),
1201 PINMUX_IPSR_MSEL(IP13_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1202 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKOUT3_A, SEL_ADG_0),
1203 PINMUX_IPSR_MSEL(IP13_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1204
e01678e3
GU
1205 PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1206 PINMUX_IPSR_GPSR(IP13_7_4, TX5),
0b0ffc96
TK
1207 PINMUX_IPSR_MSEL(IP13_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
1208 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKC_A, SEL_ADG_0),
1209 PINMUX_IPSR_MSEL(IP13_7_4, SSI_WS2_A, SEL_SSI_0),
1210 PINMUX_IPSR_MSEL(IP13_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1211 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKOUT_D, SEL_ADG_3),
1212 PINMUX_IPSR_MSEL(IP13_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1213
e01678e3 1214 PINMUX_IPSR_GPSR(IP13_11_8, MLB_CLK),
0b0ffc96
TK
1215 PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1216 PINMUX_IPSR_MSEL(IP13_11_8, SCL1_B, SEL_I2C1_1),
1217
e01678e3 1218 PINMUX_IPSR_GPSR(IP13_15_12, MLB_SIG),
0b0ffc96
TK
1219 PINMUX_IPSR_MSEL(IP13_15_12, RX1_B, SEL_SCIF1_1),
1220 PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1221 PINMUX_IPSR_MSEL(IP13_15_12, SDA1_B, SEL_I2C1_1),
1222
e01678e3 1223 PINMUX_IPSR_GPSR(IP13_19_16, MLB_DAT),
0b0ffc96
TK
1224 PINMUX_IPSR_MSEL(IP13_19_16, TX1_B, SEL_SCIF1_1),
1225 PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1226
00edf542 1227 PINMUX_IPSR_GPSR(IP13_23_20, SSI_SCK01239),
0b0ffc96
TK
1228 PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1229
00edf542 1230 PINMUX_IPSR_GPSR(IP13_27_24, SSI_WS01239),
0b0ffc96
TK
1231 PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1232
e01678e3 1233 PINMUX_IPSR_GPSR(IP13_31_28, SSI_SDATA0),
0b0ffc96
TK
1234 PINMUX_IPSR_MSEL(IP13_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1235
1236 /* IPSR14 */
1237 PINMUX_IPSR_MSEL(IP14_3_0, SSI_SDATA1_A, SEL_SSI_0),
1238
1239 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA2_A, SEL_SSI_0),
1240 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SCK1_B, SEL_SSI_1),
1241
e01678e3 1242 PINMUX_IPSR_GPSR(IP14_11_8, SSI_SCK34),
0b0ffc96
TK
1243 PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1244 PINMUX_IPSR_MSEL(IP14_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1245
e01678e3 1246 PINMUX_IPSR_GPSR(IP14_15_12, SSI_WS34),
0b0ffc96
TK
1247 PINMUX_IPSR_MSEL(IP14_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1248 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1249 PINMUX_IPSR_MSEL(IP14_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1250
e01678e3 1251 PINMUX_IPSR_GPSR(IP14_19_16, SSI_SDATA3),
0b0ffc96
TK
1252 PINMUX_IPSR_MSEL(IP14_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1253 PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1254 PINMUX_IPSR_MSEL(IP14_19_16, TS_SCK0_A, SEL_TSIF0_0),
1255 PINMUX_IPSR_MSEL(IP14_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1256 PINMUX_IPSR_MSEL(IP14_19_16, RIF0_D1_A, SEL_DRIF0_0),
1257 PINMUX_IPSR_MSEL(IP14_19_16, RIF2_D0_A, SEL_DRIF2_0),
1258
e01678e3 1259 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK4),
0b0ffc96
TK
1260 PINMUX_IPSR_MSEL(IP14_23_20, HRX2_A, SEL_HSCIF2_0),
1261 PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1262 PINMUX_IPSR_MSEL(IP14_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1263 PINMUX_IPSR_MSEL(IP14_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1264 PINMUX_IPSR_MSEL(IP14_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1265 PINMUX_IPSR_MSEL(IP14_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1266
e01678e3 1267 PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS4),
0b0ffc96
TK
1268 PINMUX_IPSR_MSEL(IP14_27_24, HTX2_A, SEL_HSCIF2_0),
1269 PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1270 PINMUX_IPSR_MSEL(IP14_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1271 PINMUX_IPSR_MSEL(IP14_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1272 PINMUX_IPSR_MSEL(IP14_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1273 PINMUX_IPSR_MSEL(IP14_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1274
e01678e3 1275 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA4),
0b0ffc96
TK
1276 PINMUX_IPSR_MSEL(IP14_31_28, HSCK2_A, SEL_HSCIF2_0),
1277 PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1278 PINMUX_IPSR_MSEL(IP14_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1279 PINMUX_IPSR_MSEL(IP14_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1280 PINMUX_IPSR_MSEL(IP14_31_28, RIF0_D0_A, SEL_DRIF0_0),
1281 PINMUX_IPSR_MSEL(IP14_31_28, RIF2_D1_A, SEL_DRIF2_0),
1282
1283 /* IPSR15 */
e01678e3
GU
1284 PINMUX_IPSR_GPSR(IP15_3_0, SSI_SCK6),
1285 PINMUX_IPSR_GPSR(IP15_3_0, USB2_PWEN),
0b0ffc96
TK
1286 PINMUX_IPSR_MSEL(IP15_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1287
e01678e3
GU
1288 PINMUX_IPSR_GPSR(IP15_7_4, SSI_WS6),
1289 PINMUX_IPSR_GPSR(IP15_7_4, USB2_OVC),
0b0ffc96
TK
1290 PINMUX_IPSR_MSEL(IP15_7_4, SIM0_D_D, SEL_SIMCARD_3),
1291
e01678e3 1292 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SDATA6),
0b0ffc96 1293 PINMUX_IPSR_MSEL(IP15_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
fd1aa743 1294 PINMUX_IPSR_MSEL(IP15_11_8, SATA_DEVSLP_A, SEL_SATA_0),
0b0ffc96 1295
e01678e3 1296 PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK78),
0b0ffc96
TK
1297 PINMUX_IPSR_MSEL(IP15_15_12, HRX2_B, SEL_HSCIF2_1),
1298 PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1299 PINMUX_IPSR_MSEL(IP15_15_12, TS_SCK1_A, SEL_TSIF1_0),
1300 PINMUX_IPSR_MSEL(IP15_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1301 PINMUX_IPSR_MSEL(IP15_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1302 PINMUX_IPSR_MSEL(IP15_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1303
e01678e3 1304 PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS78),
0b0ffc96
TK
1305 PINMUX_IPSR_MSEL(IP15_19_16, HTX2_B, SEL_HSCIF2_1),
1306 PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1307 PINMUX_IPSR_MSEL(IP15_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1308 PINMUX_IPSR_MSEL(IP15_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1309 PINMUX_IPSR_MSEL(IP15_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1310 PINMUX_IPSR_MSEL(IP15_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1311
e01678e3 1312 PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA7),
0b0ffc96
TK
1313 PINMUX_IPSR_MSEL(IP15_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1314 PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1315 PINMUX_IPSR_MSEL(IP15_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1316 PINMUX_IPSR_MSEL(IP15_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1317 PINMUX_IPSR_MSEL(IP15_23_20, RIF1_D0_A, SEL_DRIF1_0),
1318 PINMUX_IPSR_MSEL(IP15_23_20, RIF3_D0_A, SEL_DRIF3_0),
1319 PINMUX_IPSR_MSEL(IP15_23_20, TCLK2_A, SEL_TIMER_TMU_0),
1320
e01678e3 1321 PINMUX_IPSR_GPSR(IP15_27_24, SSI_SDATA8),
0b0ffc96
TK
1322 PINMUX_IPSR_MSEL(IP15_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1323 PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1324 PINMUX_IPSR_MSEL(IP15_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1325 PINMUX_IPSR_MSEL(IP15_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1326 PINMUX_IPSR_MSEL(IP15_27_24, RIF1_D1_A, SEL_DRIF1_0),
1327 PINMUX_IPSR_MSEL(IP15_27_24, RIF3_D1_A, SEL_DRIF3_0),
1328
1329 PINMUX_IPSR_MSEL(IP15_31_28, SSI_SDATA9_A, SEL_SSI_0),
1330 PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_B, SEL_HSCIF2_1),
1331 PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1332 PINMUX_IPSR_MSEL(IP15_31_28, HSCK1_A, SEL_HSCIF1_0),
1333 PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS1_B, SEL_SSI_1),
e01678e3 1334 PINMUX_IPSR_GPSR(IP15_31_28, SCK1),
0b0ffc96 1335 PINMUX_IPSR_MSEL(IP15_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
e01678e3 1336 PINMUX_IPSR_GPSR(IP15_31_28, SCK5),
0b0ffc96
TK
1337
1338 /* IPSR16 */
1339 PINMUX_IPSR_MSEL(IP16_3_0, AUDIO_CLKA_A, SEL_ADG_0),
e01678e3 1340 PINMUX_IPSR_GPSR(IP16_3_0, CC5_OSCOUT),
0b0ffc96
TK
1341
1342 PINMUX_IPSR_MSEL(IP16_7_4, AUDIO_CLKB_B, SEL_ADG_1),
1343 PINMUX_IPSR_MSEL(IP16_7_4, SCIF_CLK_A, SEL_SCIF1_0),
1344 PINMUX_IPSR_MSEL(IP16_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1345 PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_REMOCON_0),
1346 PINMUX_IPSR_MSEL(IP16_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1347
e01678e3 1348 PINMUX_IPSR_GPSR(IP16_11_8, USB0_PWEN),
0b0ffc96
TK
1349 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1350 PINMUX_IPSR_MSEL(IP16_11_8, TS_SCK1_D, SEL_TSIF1_3),
1351 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1352 PINMUX_IPSR_MSEL(IP16_11_8, BPFCLK_B, SEL_FM_1),
1353 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1354
e01678e3 1355 PINMUX_IPSR_GPSR(IP16_15_12, USB0_OVC),
0b0ffc96
TK
1356 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_D_C, SEL_SIMCARD_2),
1357 PINMUX_IPSR_MSEL(IP16_11_8, TS_SDAT1_D, SEL_TSIF1_3),
1358 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISD_1_D, SEL_SSP1_1_3),
1359 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_SYNC_B, SEL_DRIF3_1),
1360
e01678e3 1361 PINMUX_IPSR_GPSR(IP16_19_16, USB1_PWEN),
0b0ffc96
TK
1362 PINMUX_IPSR_MSEL(IP16_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1363 PINMUX_IPSR_MSEL(IP16_19_16, SSI_SCK1_A, SEL_SSI_0),
1364 PINMUX_IPSR_MSEL(IP16_19_16, TS_SCK0_E, SEL_TSIF0_4),
1365 PINMUX_IPSR_MSEL(IP16_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1366 PINMUX_IPSR_MSEL(IP16_19_16, FMCLK_B, SEL_FM_1),
1367 PINMUX_IPSR_MSEL(IP16_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1368 PINMUX_IPSR_MSEL(IP16_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1369
e01678e3 1370 PINMUX_IPSR_GPSR(IP16_23_20, USB1_OVC),
0b0ffc96
TK
1371 PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1372 PINMUX_IPSR_MSEL(IP16_23_20, SSI_WS1_A, SEL_SSI_0),
1373 PINMUX_IPSR_MSEL(IP16_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1374 PINMUX_IPSR_MSEL(IP16_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1375 PINMUX_IPSR_MSEL(IP16_23_20, FMIN_B, SEL_FM_1),
1376 PINMUX_IPSR_MSEL(IP16_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1377 PINMUX_IPSR_MSEL(IP16_23_20, REMOCON_B, SEL_REMOCON_1),
1378
e01678e3 1379 PINMUX_IPSR_GPSR(IP16_27_24, USB30_PWEN),
0b0ffc96
TK
1380 PINMUX_IPSR_MSEL(IP16_27_24, AUDIO_CLKOUT_B, SEL_ADG_1),
1381 PINMUX_IPSR_MSEL(IP16_27_24, SSI_SCK2_B, SEL_SSI_1),
1382 PINMUX_IPSR_MSEL(IP16_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1383 PINMUX_IPSR_MSEL(IP16_27_24, STP_ISEN_1_D, SEL_SSP1_1_2),
1384 PINMUX_IPSR_MSEL(IP16_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1385 PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D0_B, SEL_DRIF3_1),
1386 PINMUX_IPSR_MSEL(IP16_27_24, TCLK2_B, SEL_TIMER_TMU_1),
e01678e3 1387 PINMUX_IPSR_GPSR(IP16_27_24, TPU0TO0),
0b0ffc96 1388
e01678e3 1389 PINMUX_IPSR_GPSR(IP16_31_28, USB30_OVC),
0b0ffc96
TK
1390 PINMUX_IPSR_MSEL(IP16_31_28, AUDIO_CLKOUT1_B, SEL_ADG_1),
1391 PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS2_B, SEL_SSI_1),
1392 PINMUX_IPSR_MSEL(IP16_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1393 PINMUX_IPSR_MSEL(IP16_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1394 PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1395 PINMUX_IPSR_MSEL(IP16_31_28, RIF3_D1_B, SEL_DRIF3_1),
1396 PINMUX_IPSR_MSEL(IP16_31_28, FSO_TOE_B, SEL_FSO_1),
e01678e3 1397 PINMUX_IPSR_GPSR(IP16_31_28, TPU0TO1),
0b0ffc96
TK
1398
1399 /* IPSR17 */
e01678e3 1400 PINMUX_IPSR_GPSR(IP17_3_0, USB31_PWEN),
0b0ffc96
TK
1401 PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKOUT2_B, SEL_ADG_1),
1402 PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_B, SEL_SSI_1),
1403 PINMUX_IPSR_MSEL(IP17_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1404 PINMUX_IPSR_MSEL(IP17_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1405 PINMUX_IPSR_MSEL(IP17_3_0, RIF2_D0_B, SEL_DRIF2_1),
e01678e3 1406 PINMUX_IPSR_GPSR(IP17_3_0, TPU0TO2),
0b0ffc96 1407
e01678e3 1408 PINMUX_IPSR_GPSR(IP17_7_4, USB31_OVC),
0b0ffc96
TK
1409 PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKOUT3_B, SEL_ADG_1),
1410 PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_B, SEL_SSI_1),
1411 PINMUX_IPSR_MSEL(IP17_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1412 PINMUX_IPSR_MSEL(IP17_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1413 PINMUX_IPSR_MSEL(IP17_7_4, RIF2_D1_B, SEL_DRIF2_1),
e01678e3 1414 PINMUX_IPSR_GPSR(IP17_7_4, TPU0TO3),
0b0ffc96
TK
1415};
1416
1417static const struct sh_pfc_pin pinmux_pins[] = {
1418 PINMUX_GPIO_GP_ALL(),
1419};
1420
c33a7fe3
KM
1421/* - AUDIO CLOCK ------------------------------------------------------------ */
1422static const unsigned int audio_clk_a_a_pins[] = {
1423 /* CLK A */
1424 RCAR_GP_PIN(6, 22),
1425};
1426static const unsigned int audio_clk_a_a_mux[] = {
1427 AUDIO_CLKA_A_MARK,
1428};
1429static const unsigned int audio_clk_a_b_pins[] = {
1430 /* CLK A */
1431 RCAR_GP_PIN(5, 4),
1432};
1433static const unsigned int audio_clk_a_b_mux[] = {
1434 AUDIO_CLKA_B_MARK,
1435};
1436static const unsigned int audio_clk_a_c_pins[] = {
1437 /* CLK A */
1438 RCAR_GP_PIN(5, 19),
1439};
1440static const unsigned int audio_clk_a_c_mux[] = {
1441 AUDIO_CLKA_C_MARK,
1442};
1443static const unsigned int audio_clk_b_a_pins[] = {
1444 /* CLK B */
1445 RCAR_GP_PIN(5, 12),
1446};
1447static const unsigned int audio_clk_b_a_mux[] = {
1448 AUDIO_CLKB_A_MARK,
1449};
1450static const unsigned int audio_clk_b_b_pins[] = {
1451 /* CLK B */
1452 RCAR_GP_PIN(6, 23),
1453};
1454static const unsigned int audio_clk_b_b_mux[] = {
1455 AUDIO_CLKB_B_MARK,
1456};
1457static const unsigned int audio_clk_c_a_pins[] = {
1458 /* CLK C */
1459 RCAR_GP_PIN(5, 21),
1460};
1461static const unsigned int audio_clk_c_a_mux[] = {
1462 AUDIO_CLKC_A_MARK,
1463};
1464static const unsigned int audio_clk_c_b_pins[] = {
1465 /* CLK C */
1466 RCAR_GP_PIN(5, 0),
1467};
1468static const unsigned int audio_clk_c_b_mux[] = {
1469 AUDIO_CLKC_B_MARK,
1470};
1471static const unsigned int audio_clkout_a_pins[] = {
1472 /* CLKOUT */
1473 RCAR_GP_PIN(5, 18),
1474};
1475static const unsigned int audio_clkout_a_mux[] = {
1476 AUDIO_CLKOUT_A_MARK,
1477};
1478static const unsigned int audio_clkout_b_pins[] = {
1479 /* CLKOUT */
1480 RCAR_GP_PIN(6, 28),
1481};
1482static const unsigned int audio_clkout_b_mux[] = {
1483 AUDIO_CLKOUT_B_MARK,
1484};
1485static const unsigned int audio_clkout_c_pins[] = {
1486 /* CLKOUT */
1487 RCAR_GP_PIN(5, 3),
1488};
1489static const unsigned int audio_clkout_c_mux[] = {
1490 AUDIO_CLKOUT_C_MARK,
1491};
1492static const unsigned int audio_clkout_d_pins[] = {
1493 /* CLKOUT */
1494 RCAR_GP_PIN(5, 21),
1495};
1496static const unsigned int audio_clkout_d_mux[] = {
1497 AUDIO_CLKOUT_D_MARK,
1498};
1499static const unsigned int audio_clkout1_a_pins[] = {
1500 /* CLKOUT1 */
1501 RCAR_GP_PIN(5, 15),
1502};
1503static const unsigned int audio_clkout1_a_mux[] = {
1504 AUDIO_CLKOUT1_A_MARK,
1505};
1506static const unsigned int audio_clkout1_b_pins[] = {
1507 /* CLKOUT1 */
1508 RCAR_GP_PIN(6, 29),
1509};
1510static const unsigned int audio_clkout1_b_mux[] = {
1511 AUDIO_CLKOUT1_B_MARK,
1512};
1513static const unsigned int audio_clkout2_a_pins[] = {
1514 /* CLKOUT2 */
1515 RCAR_GP_PIN(5, 16),
1516};
1517static const unsigned int audio_clkout2_a_mux[] = {
1518 AUDIO_CLKOUT2_A_MARK,
1519};
1520static const unsigned int audio_clkout2_b_pins[] = {
1521 /* CLKOUT2 */
1522 RCAR_GP_PIN(6, 30),
1523};
1524static const unsigned int audio_clkout2_b_mux[] = {
1525 AUDIO_CLKOUT2_B_MARK,
1526};
1527
1528static const unsigned int audio_clkout3_a_pins[] = {
1529 /* CLKOUT3 */
1530 RCAR_GP_PIN(5, 19),
1531};
1532static const unsigned int audio_clkout3_a_mux[] = {
1533 AUDIO_CLKOUT3_A_MARK,
1534};
1535static const unsigned int audio_clkout3_b_pins[] = {
1536 /* CLKOUT3 */
1537 RCAR_GP_PIN(6, 31),
1538};
1539static const unsigned int audio_clkout3_b_mux[] = {
1540 AUDIO_CLKOUT3_B_MARK,
1541};
1542
819fd4bf
TK
1543/* - EtherAVB --------------------------------------------------------------- */
1544static const unsigned int avb_link_pins[] = {
1545 /* AVB_LINK */
1546 RCAR_GP_PIN(2, 12),
1547};
1548static const unsigned int avb_link_mux[] = {
1549 AVB_LINK_MARK,
1550};
1551static const unsigned int avb_magic_pins[] = {
1552 /* AVB_MAGIC_ */
1553 RCAR_GP_PIN(2, 10),
1554};
1555static const unsigned int avb_magic_mux[] = {
1556 AVB_MAGIC_MARK,
1557};
1558static const unsigned int avb_phy_int_pins[] = {
1559 /* AVB_PHY_INT */
1560 RCAR_GP_PIN(2, 11),
1561};
1562static const unsigned int avb_phy_int_mux[] = {
1563 AVB_PHY_INT_MARK,
1564};
1565static const unsigned int avb_mdc_pins[] = {
1566 /* AVB_MDC */
1567 RCAR_GP_PIN(2, 9),
1568};
1569static const unsigned int avb_mdc_mux[] = {
1570 AVB_MDC_MARK,
1571};
1572static const unsigned int avb_avtp_pps_pins[] = {
1573 /* AVB_AVTP_PPS */
1574 RCAR_GP_PIN(2, 6),
1575};
1576static const unsigned int avb_avtp_pps_mux[] = {
1577 AVB_AVTP_PPS_MARK,
1578};
1579static const unsigned int avb_avtp_match_a_pins[] = {
1580 /* AVB_AVTP_MATCH_A */
1581 RCAR_GP_PIN(2, 13),
1582};
1583static const unsigned int avb_avtp_match_a_mux[] = {
1584 AVB_AVTP_MATCH_A_MARK,
1585};
1586static const unsigned int avb_avtp_capture_a_pins[] = {
1587 /* AVB_AVTP_CAPTURE_A */
1588 RCAR_GP_PIN(2, 14),
1589};
1590static const unsigned int avb_avtp_capture_a_mux[] = {
1591 AVB_AVTP_CAPTURE_A_MARK,
1592};
1593static const unsigned int avb_avtp_match_b_pins[] = {
1594 /* AVB_AVTP_MATCH_B */
1595 RCAR_GP_PIN(1, 8),
1596};
1597static const unsigned int avb_avtp_match_b_mux[] = {
1598 AVB_AVTP_MATCH_B_MARK,
1599};
1600static const unsigned int avb_avtp_capture_b_pins[] = {
1601 /* AVB_AVTP_CAPTURE_B */
1602 RCAR_GP_PIN(1, 11),
1603};
1604static const unsigned int avb_avtp_capture_b_mux[] = {
1605 AVB_AVTP_CAPTURE_B_MARK,
1606};
1607
a4d9791f
RS
1608/* - CAN ------------------------------------------------------------------ */
1609static const unsigned int can0_data_a_pins[] = {
1610 /* TX, RX */
1611 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1612};
1613static const unsigned int can0_data_a_mux[] = {
1614 CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1615};
1616static const unsigned int can0_data_b_pins[] = {
1617 /* TX, RX */
1618 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1619};
1620static const unsigned int can0_data_b_mux[] = {
1621 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1622};
1623static const unsigned int can1_data_pins[] = {
1624 /* TX, RX */
1625 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1626};
1627static const unsigned int can1_data_mux[] = {
1628 CAN1_TX_MARK, CAN1_RX_MARK,
1629};
1630
1631/* - CAN Clock -------------------------------------------------------------- */
1632static const unsigned int can_clk_pins[] = {
1633 /* CLK */
1634 RCAR_GP_PIN(1, 25),
1635};
1636static const unsigned int can_clk_mux[] = {
1637 CAN_CLK_MARK,
1638};
1639
4412bb5d
RS
1640/* - CAN FD --------------------------------------------------------------- */
1641static const unsigned int canfd0_data_a_pins[] = {
1642 /* TX, RX */
1643 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1644};
1645static const unsigned int canfd0_data_a_mux[] = {
1646 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1647};
1648static const unsigned int canfd0_data_b_pins[] = {
1649 /* TX, RX */
1650 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1651};
1652static const unsigned int canfd0_data_b_mux[] = {
1653 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1654};
1655static const unsigned int canfd1_data_pins[] = {
1656 /* TX, RX */
1657 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1658};
1659static const unsigned int canfd1_data_mux[] = {
1660 CANFD1_TX_MARK, CANFD1_RX_MARK,
1661};
1662
2d775831
RS
1663/* - DRIF0 --------------------------------------------------------------- */
1664static const unsigned int drif0_ctrl_a_pins[] = {
1665 /* CLK, SYNC */
1666 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1667};
1668static const unsigned int drif0_ctrl_a_mux[] = {
1669 RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1670};
1671static const unsigned int drif0_data0_a_pins[] = {
1672 /* D0 */
1673 RCAR_GP_PIN(6, 10),
1674};
1675static const unsigned int drif0_data0_a_mux[] = {
1676 RIF0_D0_A_MARK,
1677};
1678static const unsigned int drif0_data1_a_pins[] = {
1679 /* D1 */
1680 RCAR_GP_PIN(6, 7),
1681};
1682static const unsigned int drif0_data1_a_mux[] = {
1683 RIF0_D1_A_MARK,
1684};
1685static const unsigned int drif0_ctrl_b_pins[] = {
1686 /* CLK, SYNC */
1687 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1688};
1689static const unsigned int drif0_ctrl_b_mux[] = {
1690 RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1691};
1692static const unsigned int drif0_data0_b_pins[] = {
1693 /* D0 */
1694 RCAR_GP_PIN(5, 1),
1695};
1696static const unsigned int drif0_data0_b_mux[] = {
1697 RIF0_D0_B_MARK,
1698};
1699static const unsigned int drif0_data1_b_pins[] = {
1700 /* D1 */
1701 RCAR_GP_PIN(5, 2),
1702};
1703static const unsigned int drif0_data1_b_mux[] = {
1704 RIF0_D1_B_MARK,
1705};
1706static const unsigned int drif0_ctrl_c_pins[] = {
1707 /* CLK, SYNC */
1708 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1709};
1710static const unsigned int drif0_ctrl_c_mux[] = {
1711 RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1712};
1713static const unsigned int drif0_data0_c_pins[] = {
1714 /* D0 */
1715 RCAR_GP_PIN(5, 13),
1716};
1717static const unsigned int drif0_data0_c_mux[] = {
1718 RIF0_D0_C_MARK,
1719};
1720static const unsigned int drif0_data1_c_pins[] = {
1721 /* D1 */
1722 RCAR_GP_PIN(5, 14),
1723};
1724static const unsigned int drif0_data1_c_mux[] = {
1725 RIF0_D1_C_MARK,
1726};
1727/* - DRIF1 --------------------------------------------------------------- */
1728static const unsigned int drif1_ctrl_a_pins[] = {
1729 /* CLK, SYNC */
1730 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1731};
1732static const unsigned int drif1_ctrl_a_mux[] = {
1733 RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1734};
1735static const unsigned int drif1_data0_a_pins[] = {
1736 /* D0 */
1737 RCAR_GP_PIN(6, 19),
1738};
1739static const unsigned int drif1_data0_a_mux[] = {
1740 RIF1_D0_A_MARK,
1741};
1742static const unsigned int drif1_data1_a_pins[] = {
1743 /* D1 */
1744 RCAR_GP_PIN(6, 20),
1745};
1746static const unsigned int drif1_data1_a_mux[] = {
1747 RIF1_D1_A_MARK,
1748};
1749static const unsigned int drif1_ctrl_b_pins[] = {
1750 /* CLK, SYNC */
1751 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1752};
1753static const unsigned int drif1_ctrl_b_mux[] = {
1754 RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1755};
1756static const unsigned int drif1_data0_b_pins[] = {
1757 /* D0 */
1758 RCAR_GP_PIN(5, 7),
1759};
1760static const unsigned int drif1_data0_b_mux[] = {
1761 RIF1_D0_B_MARK,
1762};
1763static const unsigned int drif1_data1_b_pins[] = {
1764 /* D1 */
1765 RCAR_GP_PIN(5, 8),
1766};
1767static const unsigned int drif1_data1_b_mux[] = {
1768 RIF1_D1_B_MARK,
1769};
1770static const unsigned int drif1_ctrl_c_pins[] = {
1771 /* CLK, SYNC */
1772 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1773};
1774static const unsigned int drif1_ctrl_c_mux[] = {
1775 RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1776};
1777static const unsigned int drif1_data0_c_pins[] = {
1778 /* D0 */
1779 RCAR_GP_PIN(5, 6),
1780};
1781static const unsigned int drif1_data0_c_mux[] = {
1782 RIF1_D0_C_MARK,
1783};
1784static const unsigned int drif1_data1_c_pins[] = {
1785 /* D1 */
1786 RCAR_GP_PIN(5, 10),
1787};
1788static const unsigned int drif1_data1_c_mux[] = {
1789 RIF1_D1_C_MARK,
1790};
1791/* - DRIF2 --------------------------------------------------------------- */
1792static const unsigned int drif2_ctrl_a_pins[] = {
1793 /* CLK, SYNC */
1794 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1795};
1796static const unsigned int drif2_ctrl_a_mux[] = {
1797 RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1798};
1799static const unsigned int drif2_data0_a_pins[] = {
1800 /* D0 */
1801 RCAR_GP_PIN(6, 7),
1802};
1803static const unsigned int drif2_data0_a_mux[] = {
1804 RIF2_D0_A_MARK,
1805};
1806static const unsigned int drif2_data1_a_pins[] = {
1807 /* D1 */
1808 RCAR_GP_PIN(6, 10),
1809};
1810static const unsigned int drif2_data1_a_mux[] = {
1811 RIF2_D1_A_MARK,
1812};
1813static const unsigned int drif2_ctrl_b_pins[] = {
1814 /* CLK, SYNC */
1815 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
1816};
1817static const unsigned int drif2_ctrl_b_mux[] = {
1818 RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1819};
1820static const unsigned int drif2_data0_b_pins[] = {
1821 /* D0 */
1822 RCAR_GP_PIN(6, 30),
1823};
1824static const unsigned int drif2_data0_b_mux[] = {
1825 RIF2_D0_B_MARK,
1826};
1827static const unsigned int drif2_data1_b_pins[] = {
1828 /* D1 */
1829 RCAR_GP_PIN(6, 31),
1830};
1831static const unsigned int drif2_data1_b_mux[] = {
1832 RIF2_D1_B_MARK,
1833};
1834/* - DRIF3 --------------------------------------------------------------- */
1835static const unsigned int drif3_ctrl_a_pins[] = {
1836 /* CLK, SYNC */
1837 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1838};
1839static const unsigned int drif3_ctrl_a_mux[] = {
1840 RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
1841};
1842static const unsigned int drif3_data0_a_pins[] = {
1843 /* D0 */
1844 RCAR_GP_PIN(6, 19),
1845};
1846static const unsigned int drif3_data0_a_mux[] = {
1847 RIF3_D0_A_MARK,
1848};
1849static const unsigned int drif3_data1_a_pins[] = {
1850 /* D1 */
1851 RCAR_GP_PIN(6, 20),
1852};
1853static const unsigned int drif3_data1_a_mux[] = {
1854 RIF3_D1_A_MARK,
1855};
1856static const unsigned int drif3_ctrl_b_pins[] = {
1857 /* CLK, SYNC */
1858 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
1859};
1860static const unsigned int drif3_ctrl_b_mux[] = {
1861 RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
1862};
1863static const unsigned int drif3_data0_b_pins[] = {
1864 /* D0 */
1865 RCAR_GP_PIN(6, 28),
1866};
1867static const unsigned int drif3_data0_b_mux[] = {
1868 RIF3_D0_B_MARK,
1869};
1870static const unsigned int drif3_data1_b_pins[] = {
1871 /* D1 */
1872 RCAR_GP_PIN(6, 29),
1873};
1874static const unsigned int drif3_data1_b_mux[] = {
1875 RIF3_D1_B_MARK,
1876};
1877
a56069c4
GU
1878/* - HSCIF0 ----------------------------------------------------------------- */
1879static const unsigned int hscif0_data_pins[] = {
1880 /* RX, TX */
1881 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
1882};
1883static const unsigned int hscif0_data_mux[] = {
1884 HRX0_MARK, HTX0_MARK,
1885};
1886static const unsigned int hscif0_clk_pins[] = {
1887 /* SCK */
1888 RCAR_GP_PIN(5, 12),
1889};
1890static const unsigned int hscif0_clk_mux[] = {
1891 HSCK0_MARK,
1892};
1893static const unsigned int hscif0_ctrl_pins[] = {
1894 /* RTS, CTS */
1895 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
1896};
1897static const unsigned int hscif0_ctrl_mux[] = {
1898 HRTS0_N_MARK, HCTS0_N_MARK,
1899};
1900/* - HSCIF1 ----------------------------------------------------------------- */
1901static const unsigned int hscif1_data_a_pins[] = {
1902 /* RX, TX */
1903 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
1904};
1905static const unsigned int hscif1_data_a_mux[] = {
1906 HRX1_A_MARK, HTX1_A_MARK,
1907};
1908static const unsigned int hscif1_clk_a_pins[] = {
1909 /* SCK */
1910 RCAR_GP_PIN(6, 21),
1911};
1912static const unsigned int hscif1_clk_a_mux[] = {
1913 HSCK1_A_MARK,
1914};
1915static const unsigned int hscif1_ctrl_a_pins[] = {
1916 /* RTS, CTS */
1917 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
1918};
1919static const unsigned int hscif1_ctrl_a_mux[] = {
1920 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
1921};
1922
1923static const unsigned int hscif1_data_b_pins[] = {
1924 /* RX, TX */
1925 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1926};
1927static const unsigned int hscif1_data_b_mux[] = {
1928 HRX1_B_MARK, HTX1_B_MARK,
1929};
1930static const unsigned int hscif1_clk_b_pins[] = {
1931 /* SCK */
1932 RCAR_GP_PIN(5, 0),
1933};
1934static const unsigned int hscif1_clk_b_mux[] = {
1935 HSCK1_B_MARK,
1936};
1937static const unsigned int hscif1_ctrl_b_pins[] = {
1938 /* RTS, CTS */
1939 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
1940};
1941static const unsigned int hscif1_ctrl_b_mux[] = {
1942 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
1943};
1944/* - HSCIF2 ----------------------------------------------------------------- */
1945static const unsigned int hscif2_data_a_pins[] = {
1946 /* RX, TX */
1947 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1948};
1949static const unsigned int hscif2_data_a_mux[] = {
1950 HRX2_A_MARK, HTX2_A_MARK,
1951};
1952static const unsigned int hscif2_clk_a_pins[] = {
1953 /* SCK */
1954 RCAR_GP_PIN(6, 10),
1955};
1956static const unsigned int hscif2_clk_a_mux[] = {
1957 HSCK2_A_MARK,
1958};
1959static const unsigned int hscif2_ctrl_a_pins[] = {
1960 /* RTS, CTS */
1961 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1962};
1963static const unsigned int hscif2_ctrl_a_mux[] = {
1964 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
1965};
1966
1967static const unsigned int hscif2_data_b_pins[] = {
1968 /* RX, TX */
1969 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1970};
1971static const unsigned int hscif2_data_b_mux[] = {
1972 HRX2_B_MARK, HTX2_B_MARK,
1973};
1974static const unsigned int hscif2_clk_b_pins[] = {
1975 /* SCK */
1976 RCAR_GP_PIN(6, 21),
1977};
1978static const unsigned int hscif2_clk_b_mux[] = {
1979 HSCK1_B_MARK,
1980};
1981static const unsigned int hscif2_ctrl_b_pins[] = {
1982 /* RTS, CTS */
1983 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
1984};
1985static const unsigned int hscif2_ctrl_b_mux[] = {
1986 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
1987};
1988/* - HSCIF3 ----------------------------------------------------------------- */
1989static const unsigned int hscif3_data_a_pins[] = {
1990 /* RX, TX */
1991 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1992};
1993static const unsigned int hscif3_data_a_mux[] = {
1994 HRX3_A_MARK, HTX3_A_MARK,
1995};
1996static const unsigned int hscif3_clk_pins[] = {
1997 /* SCK */
1998 RCAR_GP_PIN(1, 22),
1999};
2000static const unsigned int hscif3_clk_mux[] = {
2001 HSCK3_MARK,
2002};
2003static const unsigned int hscif3_ctrl_pins[] = {
2004 /* RTS, CTS */
2005 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2006};
2007static const unsigned int hscif3_ctrl_mux[] = {
2008 HRTS3_N_MARK, HCTS3_N_MARK,
2009};
2010
2011static const unsigned int hscif3_data_b_pins[] = {
2012 /* RX, TX */
2013 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2014};
2015static const unsigned int hscif3_data_b_mux[] = {
2016 HRX3_B_MARK, HTX3_B_MARK,
2017};
2018static const unsigned int hscif3_data_c_pins[] = {
2019 /* RX, TX */
2020 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2021};
2022static const unsigned int hscif3_data_c_mux[] = {
2023 HRX3_C_MARK, HTX3_C_MARK,
2024};
2025static const unsigned int hscif3_data_d_pins[] = {
2026 /* RX, TX */
2027 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2028};
2029static const unsigned int hscif3_data_d_mux[] = {
2030 HRX3_D_MARK, HTX3_D_MARK,
2031};
2032/* - HSCIF4 ----------------------------------------------------------------- */
2033static const unsigned int hscif4_data_a_pins[] = {
2034 /* RX, TX */
2035 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2036};
2037static const unsigned int hscif4_data_a_mux[] = {
2038 HRX4_A_MARK, HTX4_A_MARK,
2039};
2040static const unsigned int hscif4_clk_pins[] = {
2041 /* SCK */
2042 RCAR_GP_PIN(1, 11),
2043};
2044static const unsigned int hscif4_clk_mux[] = {
2045 HSCK4_MARK,
2046};
2047static const unsigned int hscif4_ctrl_pins[] = {
2048 /* RTS, CTS */
2049 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2050};
2051static const unsigned int hscif4_ctrl_mux[] = {
2052 HRTS4_N_MARK, HCTS3_N_MARK,
2053};
2054
2055static const unsigned int hscif4_data_b_pins[] = {
2056 /* RX, TX */
2057 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2058};
2059static const unsigned int hscif4_data_b_mux[] = {
2060 HRX4_B_MARK, HTX4_B_MARK,
2061};
2062
2544ef72
KM
2063/* - I2C -------------------------------------------------------------------- */
2064static const unsigned int i2c1_a_pins[] = {
2065 /* SDA, SCL */
2066 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2067};
2068static const unsigned int i2c1_a_mux[] = {
2069 SDA1_A_MARK, SCL1_A_MARK,
2070};
2071static const unsigned int i2c1_b_pins[] = {
2072 /* SDA, SCL */
2073 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2074};
2075static const unsigned int i2c1_b_mux[] = {
2076 SDA1_B_MARK, SCL1_B_MARK,
2077};
2078static const unsigned int i2c2_a_pins[] = {
2079 /* SDA, SCL */
2080 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2081};
2082static const unsigned int i2c2_a_mux[] = {
2083 SDA2_A_MARK, SCL2_A_MARK,
2084};
2085static const unsigned int i2c2_b_pins[] = {
2086 /* SDA, SCL */
2087 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2088};
2089static const unsigned int i2c2_b_mux[] = {
2090 SDA2_B_MARK, SCL2_B_MARK,
2091};
2092static const unsigned int i2c6_a_pins[] = {
2093 /* SDA, SCL */
2094 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2095};
2096static const unsigned int i2c6_a_mux[] = {
2097 SDA6_A_MARK, SCL6_A_MARK,
2098};
2099static const unsigned int i2c6_b_pins[] = {
2100 /* SDA, SCL */
2101 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2102};
2103static const unsigned int i2c6_b_mux[] = {
2104 SDA6_B_MARK, SCL6_B_MARK,
2105};
2106static const unsigned int i2c6_c_pins[] = {
2107 /* SDA, SCL */
2108 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2109};
2110static const unsigned int i2c6_c_mux[] = {
2111 SDA6_C_MARK, SCL6_C_MARK,
2112};
2113
bb46f6f3
MD
2114/* - INTC-EX ---------------------------------------------------------------- */
2115static const unsigned int intc_ex_irq0_pins[] = {
2116 /* IRQ0 */
2117 RCAR_GP_PIN(2, 0),
2118};
2119static const unsigned int intc_ex_irq0_mux[] = {
2120 IRQ0_MARK,
2121};
2122static const unsigned int intc_ex_irq1_pins[] = {
2123 /* IRQ1 */
2124 RCAR_GP_PIN(2, 1),
2125};
2126static const unsigned int intc_ex_irq1_mux[] = {
2127 IRQ1_MARK,
2128};
2129static const unsigned int intc_ex_irq2_pins[] = {
2130 /* IRQ2 */
2131 RCAR_GP_PIN(2, 2),
2132};
2133static const unsigned int intc_ex_irq2_mux[] = {
2134 IRQ2_MARK,
2135};
2136static const unsigned int intc_ex_irq3_pins[] = {
2137 /* IRQ3 */
2138 RCAR_GP_PIN(2, 3),
2139};
2140static const unsigned int intc_ex_irq3_mux[] = {
2141 IRQ3_MARK,
2142};
2143static const unsigned int intc_ex_irq4_pins[] = {
2144 /* IRQ4 */
2145 RCAR_GP_PIN(2, 4),
2146};
2147static const unsigned int intc_ex_irq4_mux[] = {
2148 IRQ4_MARK,
2149};
2150static const unsigned int intc_ex_irq5_pins[] = {
2151 /* IRQ5 */
2152 RCAR_GP_PIN(2, 5),
2153};
2154static const unsigned int intc_ex_irq5_mux[] = {
2155 IRQ5_MARK,
2156};
2157
e7419b81
GU
2158/* - MSIOF0 ----------------------------------------------------------------- */
2159static const unsigned int msiof0_clk_pins[] = {
2160 /* SCK */
2161 RCAR_GP_PIN(5, 17),
2162};
2163static const unsigned int msiof0_clk_mux[] = {
2164 MSIOF0_SCK_MARK,
2165};
2166static const unsigned int msiof0_sync_pins[] = {
2167 /* SYNC */
2168 RCAR_GP_PIN(5, 18),
2169};
2170static const unsigned int msiof0_sync_mux[] = {
2171 MSIOF0_SYNC_MARK,
2172};
2173static const unsigned int msiof0_ss1_pins[] = {
2174 /* SS1 */
2175 RCAR_GP_PIN(5, 19),
2176};
2177static const unsigned int msiof0_ss1_mux[] = {
2178 MSIOF0_SS1_MARK,
2179};
2180static const unsigned int msiof0_ss2_pins[] = {
2181 /* SS2 */
2182 RCAR_GP_PIN(5, 21),
2183};
2184static const unsigned int msiof0_ss2_mux[] = {
2185 MSIOF0_SS2_MARK,
2186};
2187static const unsigned int msiof0_txd_pins[] = {
2188 /* TXD */
2189 RCAR_GP_PIN(5, 20),
2190};
2191static const unsigned int msiof0_txd_mux[] = {
2192 MSIOF0_TXD_MARK,
2193};
2194static const unsigned int msiof0_rxd_pins[] = {
2195 /* RXD */
2196 RCAR_GP_PIN(5, 22),
2197};
2198static const unsigned int msiof0_rxd_mux[] = {
2199 MSIOF0_RXD_MARK,
2200};
2201/* - MSIOF1 ----------------------------------------------------------------- */
2202static const unsigned int msiof1_clk_a_pins[] = {
2203 /* SCK */
2204 RCAR_GP_PIN(6, 8),
2205};
2206static const unsigned int msiof1_clk_a_mux[] = {
2207 MSIOF1_SCK_A_MARK,
2208};
2209static const unsigned int msiof1_sync_a_pins[] = {
2210 /* SYNC */
2211 RCAR_GP_PIN(6, 9),
2212};
2213static const unsigned int msiof1_sync_a_mux[] = {
2214 MSIOF1_SYNC_A_MARK,
2215};
2216static const unsigned int msiof1_ss1_a_pins[] = {
2217 /* SS1 */
2218 RCAR_GP_PIN(6, 5),
2219};
2220static const unsigned int msiof1_ss1_a_mux[] = {
2221 MSIOF1_SS1_A_MARK,
2222};
2223static const unsigned int msiof1_ss2_a_pins[] = {
2224 /* SS2 */
2225 RCAR_GP_PIN(6, 6),
2226};
2227static const unsigned int msiof1_ss2_a_mux[] = {
2228 MSIOF1_SS2_A_MARK,
2229};
2230static const unsigned int msiof1_txd_a_pins[] = {
2231 /* TXD */
2232 RCAR_GP_PIN(6, 7),
2233};
2234static const unsigned int msiof1_txd_a_mux[] = {
2235 MSIOF1_TXD_A_MARK,
2236};
2237static const unsigned int msiof1_rxd_a_pins[] = {
2238 /* RXD */
2239 RCAR_GP_PIN(6, 10),
2240};
2241static const unsigned int msiof1_rxd_a_mux[] = {
2242 MSIOF1_RXD_A_MARK,
2243};
2244static const unsigned int msiof1_clk_b_pins[] = {
2245 /* SCK */
2246 RCAR_GP_PIN(5, 9),
2247};
2248static const unsigned int msiof1_clk_b_mux[] = {
2249 MSIOF1_SCK_B_MARK,
2250};
2251static const unsigned int msiof1_sync_b_pins[] = {
2252 /* SYNC */
2253 RCAR_GP_PIN(5, 3),
2254};
2255static const unsigned int msiof1_sync_b_mux[] = {
2256 MSIOF1_SYNC_B_MARK,
2257};
2258static const unsigned int msiof1_ss1_b_pins[] = {
2259 /* SS1 */
2260 RCAR_GP_PIN(5, 4),
2261};
2262static const unsigned int msiof1_ss1_b_mux[] = {
2263 MSIOF1_SS1_B_MARK,
2264};
2265static const unsigned int msiof1_ss2_b_pins[] = {
2266 /* SS2 */
2267 RCAR_GP_PIN(5, 0),
2268};
2269static const unsigned int msiof1_ss2_b_mux[] = {
2270 MSIOF1_SS2_B_MARK,
2271};
2272static const unsigned int msiof1_txd_b_pins[] = {
2273 /* TXD */
2274 RCAR_GP_PIN(5, 8),
2275};
2276static const unsigned int msiof1_txd_b_mux[] = {
2277 MSIOF1_TXD_B_MARK,
2278};
2279static const unsigned int msiof1_rxd_b_pins[] = {
2280 /* RXD */
2281 RCAR_GP_PIN(5, 7),
2282};
2283static const unsigned int msiof1_rxd_b_mux[] = {
2284 MSIOF1_RXD_B_MARK,
2285};
2286static const unsigned int msiof1_clk_c_pins[] = {
2287 /* SCK */
2288 RCAR_GP_PIN(6, 17),
2289};
2290static const unsigned int msiof1_clk_c_mux[] = {
2291 MSIOF1_SCK_C_MARK,
2292};
2293static const unsigned int msiof1_sync_c_pins[] = {
2294 /* SYNC */
2295 RCAR_GP_PIN(6, 18),
2296};
2297static const unsigned int msiof1_sync_c_mux[] = {
2298 MSIOF1_SYNC_C_MARK,
2299};
2300static const unsigned int msiof1_ss1_c_pins[] = {
2301 /* SS1 */
2302 RCAR_GP_PIN(6, 21),
2303};
2304static const unsigned int msiof1_ss1_c_mux[] = {
2305 MSIOF1_SS1_C_MARK,
2306};
2307static const unsigned int msiof1_ss2_c_pins[] = {
2308 /* SS2 */
2309 RCAR_GP_PIN(6, 27),
2310};
2311static const unsigned int msiof1_ss2_c_mux[] = {
2312 MSIOF1_SS2_C_MARK,
2313};
2314static const unsigned int msiof1_txd_c_pins[] = {
2315 /* TXD */
2316 RCAR_GP_PIN(6, 20),
2317};
2318static const unsigned int msiof1_txd_c_mux[] = {
2319 MSIOF1_TXD_C_MARK,
2320};
2321static const unsigned int msiof1_rxd_c_pins[] = {
2322 /* RXD */
2323 RCAR_GP_PIN(6, 19),
2324};
2325static const unsigned int msiof1_rxd_c_mux[] = {
2326 MSIOF1_RXD_C_MARK,
2327};
2328static const unsigned int msiof1_clk_d_pins[] = {
2329 /* SCK */
2330 RCAR_GP_PIN(5, 12),
2331};
2332static const unsigned int msiof1_clk_d_mux[] = {
2333 MSIOF1_SCK_D_MARK,
2334};
2335static const unsigned int msiof1_sync_d_pins[] = {
2336 /* SYNC */
2337 RCAR_GP_PIN(5, 15),
2338};
2339static const unsigned int msiof1_sync_d_mux[] = {
2340 MSIOF1_SYNC_D_MARK,
2341};
2342static const unsigned int msiof1_ss1_d_pins[] = {
2343 /* SS1 */
2344 RCAR_GP_PIN(5, 16),
2345};
2346static const unsigned int msiof1_ss1_d_mux[] = {
2347 MSIOF1_SS1_D_MARK,
2348};
2349static const unsigned int msiof1_ss2_d_pins[] = {
2350 /* SS2 */
2351 RCAR_GP_PIN(5, 21),
2352};
2353static const unsigned int msiof1_ss2_d_mux[] = {
2354 MSIOF1_SS2_D_MARK,
2355};
2356static const unsigned int msiof1_txd_d_pins[] = {
2357 /* TXD */
2358 RCAR_GP_PIN(5, 14),
2359};
2360static const unsigned int msiof1_txd_d_mux[] = {
2361 MSIOF1_TXD_D_MARK,
2362};
2363static const unsigned int msiof1_rxd_d_pins[] = {
2364 /* RXD */
2365 RCAR_GP_PIN(5, 13),
2366};
2367static const unsigned int msiof1_rxd_d_mux[] = {
2368 MSIOF1_RXD_D_MARK,
2369};
2370static const unsigned int msiof1_clk_e_pins[] = {
2371 /* SCK */
2372 RCAR_GP_PIN(3, 0),
2373};
2374static const unsigned int msiof1_clk_e_mux[] = {
2375 MSIOF1_SCK_E_MARK,
2376};
2377static const unsigned int msiof1_sync_e_pins[] = {
2378 /* SYNC */
2379 RCAR_GP_PIN(3, 1),
2380};
2381static const unsigned int msiof1_sync_e_mux[] = {
2382 MSIOF1_SYNC_E_MARK,
2383};
2384static const unsigned int msiof1_ss1_e_pins[] = {
2385 /* SS1 */
2386 RCAR_GP_PIN(3, 4),
2387};
2388static const unsigned int msiof1_ss1_e_mux[] = {
2389 MSIOF1_SS1_E_MARK,
2390};
2391static const unsigned int msiof1_ss2_e_pins[] = {
2392 /* SS2 */
2393 RCAR_GP_PIN(3, 5),
2394};
2395static const unsigned int msiof1_ss2_e_mux[] = {
2396 MSIOF1_SS2_E_MARK,
2397};
2398static const unsigned int msiof1_txd_e_pins[] = {
2399 /* TXD */
2400 RCAR_GP_PIN(3, 3),
2401};
2402static const unsigned int msiof1_txd_e_mux[] = {
2403 MSIOF1_TXD_E_MARK,
2404};
2405static const unsigned int msiof1_rxd_e_pins[] = {
2406 /* RXD */
2407 RCAR_GP_PIN(3, 2),
2408};
2409static const unsigned int msiof1_rxd_e_mux[] = {
2410 MSIOF1_RXD_E_MARK,
2411};
2412static const unsigned int msiof1_clk_f_pins[] = {
2413 /* SCK */
2414 RCAR_GP_PIN(5, 23),
2415};
2416static const unsigned int msiof1_clk_f_mux[] = {
2417 MSIOF1_SCK_F_MARK,
2418};
2419static const unsigned int msiof1_sync_f_pins[] = {
2420 /* SYNC */
2421 RCAR_GP_PIN(5, 24),
2422};
2423static const unsigned int msiof1_sync_f_mux[] = {
2424 MSIOF1_SYNC_F_MARK,
2425};
2426static const unsigned int msiof1_ss1_f_pins[] = {
2427 /* SS1 */
2428 RCAR_GP_PIN(6, 1),
2429};
2430static const unsigned int msiof1_ss1_f_mux[] = {
2431 MSIOF1_SS1_F_MARK,
2432};
2433static const unsigned int msiof1_ss2_f_pins[] = {
2434 /* SS2 */
2435 RCAR_GP_PIN(6, 2),
2436};
2437static const unsigned int msiof1_ss2_f_mux[] = {
2438 MSIOF1_SS2_F_MARK,
2439};
2440static const unsigned int msiof1_txd_f_pins[] = {
2441 /* TXD */
2442 RCAR_GP_PIN(6, 0),
2443};
2444static const unsigned int msiof1_txd_f_mux[] = {
2445 MSIOF1_TXD_F_MARK,
2446};
2447static const unsigned int msiof1_rxd_f_pins[] = {
2448 /* RXD */
2449 RCAR_GP_PIN(5, 25),
2450};
2451static const unsigned int msiof1_rxd_f_mux[] = {
2452 MSIOF1_RXD_F_MARK,
2453};
2454static const unsigned int msiof1_clk_g_pins[] = {
2455 /* SCK */
2456 RCAR_GP_PIN(3, 6),
2457};
2458static const unsigned int msiof1_clk_g_mux[] = {
2459 MSIOF1_SCK_G_MARK,
2460};
2461static const unsigned int msiof1_sync_g_pins[] = {
2462 /* SYNC */
2463 RCAR_GP_PIN(3, 7),
2464};
2465static const unsigned int msiof1_sync_g_mux[] = {
2466 MSIOF1_SYNC_G_MARK,
2467};
2468static const unsigned int msiof1_ss1_g_pins[] = {
2469 /* SS1 */
2470 RCAR_GP_PIN(3, 10),
2471};
2472static const unsigned int msiof1_ss1_g_mux[] = {
2473 MSIOF1_SS1_G_MARK,
2474};
2475static const unsigned int msiof1_ss2_g_pins[] = {
2476 /* SS2 */
2477 RCAR_GP_PIN(3, 11),
2478};
2479static const unsigned int msiof1_ss2_g_mux[] = {
2480 MSIOF1_SS2_G_MARK,
2481};
2482static const unsigned int msiof1_txd_g_pins[] = {
2483 /* TXD */
2484 RCAR_GP_PIN(3, 9),
2485};
2486static const unsigned int msiof1_txd_g_mux[] = {
2487 MSIOF1_TXD_G_MARK,
2488};
2489static const unsigned int msiof1_rxd_g_pins[] = {
2490 /* RXD */
2491 RCAR_GP_PIN(3, 8),
2492};
2493static const unsigned int msiof1_rxd_g_mux[] = {
2494 MSIOF1_RXD_G_MARK,
2495};
2496/* - MSIOF2 ----------------------------------------------------------------- */
2497static const unsigned int msiof2_clk_a_pins[] = {
2498 /* SCK */
2499 RCAR_GP_PIN(1, 9),
2500};
2501static const unsigned int msiof2_clk_a_mux[] = {
2502 MSIOF2_SCK_A_MARK,
2503};
2504static const unsigned int msiof2_sync_a_pins[] = {
2505 /* SYNC */
2506 RCAR_GP_PIN(1, 8),
2507};
2508static const unsigned int msiof2_sync_a_mux[] = {
2509 MSIOF2_SYNC_A_MARK,
2510};
2511static const unsigned int msiof2_ss1_a_pins[] = {
2512 /* SS1 */
2513 RCAR_GP_PIN(1, 6),
2514};
2515static const unsigned int msiof2_ss1_a_mux[] = {
2516 MSIOF2_SS1_A_MARK,
2517};
2518static const unsigned int msiof2_ss2_a_pins[] = {
2519 /* SS2 */
2520 RCAR_GP_PIN(1, 7),
2521};
2522static const unsigned int msiof2_ss2_a_mux[] = {
2523 MSIOF2_SS2_A_MARK,
2524};
2525static const unsigned int msiof2_txd_a_pins[] = {
2526 /* TXD */
2527 RCAR_GP_PIN(1, 11),
2528};
2529static const unsigned int msiof2_txd_a_mux[] = {
2530 MSIOF2_TXD_A_MARK,
2531};
2532static const unsigned int msiof2_rxd_a_pins[] = {
2533 /* RXD */
2534 RCAR_GP_PIN(1, 10),
2535};
2536static const unsigned int msiof2_rxd_a_mux[] = {
2537 MSIOF2_RXD_A_MARK,
2538};
2539static const unsigned int msiof2_clk_b_pins[] = {
2540 /* SCK */
2541 RCAR_GP_PIN(0, 4),
2542};
2543static const unsigned int msiof2_clk_b_mux[] = {
2544 MSIOF2_SCK_B_MARK,
2545};
2546static const unsigned int msiof2_sync_b_pins[] = {
2547 /* SYNC */
2548 RCAR_GP_PIN(0, 5),
2549};
2550static const unsigned int msiof2_sync_b_mux[] = {
2551 MSIOF2_SYNC_B_MARK,
2552};
2553static const unsigned int msiof2_ss1_b_pins[] = {
2554 /* SS1 */
2555 RCAR_GP_PIN(0, 0),
2556};
2557static const unsigned int msiof2_ss1_b_mux[] = {
2558 MSIOF2_SS1_B_MARK,
2559};
2560static const unsigned int msiof2_ss2_b_pins[] = {
2561 /* SS2 */
2562 RCAR_GP_PIN(0, 1),
2563};
2564static const unsigned int msiof2_ss2_b_mux[] = {
2565 MSIOF2_SS2_B_MARK,
2566};
2567static const unsigned int msiof2_txd_b_pins[] = {
2568 /* TXD */
2569 RCAR_GP_PIN(0, 7),
2570};
2571static const unsigned int msiof2_txd_b_mux[] = {
2572 MSIOF2_TXD_B_MARK,
2573};
2574static const unsigned int msiof2_rxd_b_pins[] = {
2575 /* RXD */
2576 RCAR_GP_PIN(0, 6),
2577};
2578static const unsigned int msiof2_rxd_b_mux[] = {
2579 MSIOF2_RXD_B_MARK,
2580};
2581static const unsigned int msiof2_clk_c_pins[] = {
2582 /* SCK */
2583 RCAR_GP_PIN(2, 12),
2584};
2585static const unsigned int msiof2_clk_c_mux[] = {
2586 MSIOF2_SCK_C_MARK,
2587};
2588static const unsigned int msiof2_sync_c_pins[] = {
2589 /* SYNC */
2590 RCAR_GP_PIN(2, 11),
2591};
2592static const unsigned int msiof2_sync_c_mux[] = {
2593 MSIOF2_SYNC_C_MARK,
2594};
2595static const unsigned int msiof2_ss1_c_pins[] = {
2596 /* SS1 */
2597 RCAR_GP_PIN(2, 10),
2598};
2599static const unsigned int msiof2_ss1_c_mux[] = {
2600 MSIOF2_SS1_C_MARK,
2601};
2602static const unsigned int msiof2_ss2_c_pins[] = {
2603 /* SS2 */
2604 RCAR_GP_PIN(2, 9),
2605};
2606static const unsigned int msiof2_ss2_c_mux[] = {
2607 MSIOF2_SS2_C_MARK,
2608};
2609static const unsigned int msiof2_txd_c_pins[] = {
2610 /* TXD */
2611 RCAR_GP_PIN(2, 14),
2612};
2613static const unsigned int msiof2_txd_c_mux[] = {
2614 MSIOF2_TXD_C_MARK,
2615};
2616static const unsigned int msiof2_rxd_c_pins[] = {
2617 /* RXD */
2618 RCAR_GP_PIN(2, 13),
2619};
2620static const unsigned int msiof2_rxd_c_mux[] = {
2621 MSIOF2_RXD_C_MARK,
2622};
2623static const unsigned int msiof2_clk_d_pins[] = {
2624 /* SCK */
2625 RCAR_GP_PIN(0, 8),
2626};
2627static const unsigned int msiof2_clk_d_mux[] = {
2628 MSIOF2_SCK_D_MARK,
2629};
2630static const unsigned int msiof2_sync_d_pins[] = {
2631 /* SYNC */
2632 RCAR_GP_PIN(0, 9),
2633};
2634static const unsigned int msiof2_sync_d_mux[] = {
2635 MSIOF2_SYNC_D_MARK,
2636};
2637static const unsigned int msiof2_ss1_d_pins[] = {
2638 /* SS1 */
2639 RCAR_GP_PIN(0, 12),
2640};
2641static const unsigned int msiof2_ss1_d_mux[] = {
2642 MSIOF2_SS1_D_MARK,
2643};
2644static const unsigned int msiof2_ss2_d_pins[] = {
2645 /* SS2 */
2646 RCAR_GP_PIN(0, 13),
2647};
2648static const unsigned int msiof2_ss2_d_mux[] = {
2649 MSIOF2_SS2_D_MARK,
2650};
2651static const unsigned int msiof2_txd_d_pins[] = {
2652 /* TXD */
2653 RCAR_GP_PIN(0, 11),
2654};
2655static const unsigned int msiof2_txd_d_mux[] = {
2656 MSIOF2_TXD_D_MARK,
2657};
2658static const unsigned int msiof2_rxd_d_pins[] = {
2659 /* RXD */
2660 RCAR_GP_PIN(0, 10),
2661};
2662static const unsigned int msiof2_rxd_d_mux[] = {
2663 MSIOF2_RXD_D_MARK,
2664};
2665/* - MSIOF3 ----------------------------------------------------------------- */
2666static const unsigned int msiof3_clk_a_pins[] = {
2667 /* SCK */
2668 RCAR_GP_PIN(0, 0),
2669};
2670static const unsigned int msiof3_clk_a_mux[] = {
2671 MSIOF3_SCK_A_MARK,
2672};
2673static const unsigned int msiof3_sync_a_pins[] = {
2674 /* SYNC */
2675 RCAR_GP_PIN(0, 1),
2676};
2677static const unsigned int msiof3_sync_a_mux[] = {
2678 MSIOF3_SYNC_A_MARK,
2679};
2680static const unsigned int msiof3_ss1_a_pins[] = {
2681 /* SS1 */
2682 RCAR_GP_PIN(0, 14),
2683};
2684static const unsigned int msiof3_ss1_a_mux[] = {
2685 MSIOF3_SS1_A_MARK,
2686};
2687static const unsigned int msiof3_ss2_a_pins[] = {
2688 /* SS2 */
2689 RCAR_GP_PIN(0, 15),
2690};
2691static const unsigned int msiof3_ss2_a_mux[] = {
2692 MSIOF3_SS2_A_MARK,
2693};
2694static const unsigned int msiof3_txd_a_pins[] = {
2695 /* TXD */
2696 RCAR_GP_PIN(0, 3),
2697};
2698static const unsigned int msiof3_txd_a_mux[] = {
2699 MSIOF3_TXD_A_MARK,
2700};
2701static const unsigned int msiof3_rxd_a_pins[] = {
2702 /* RXD */
2703 RCAR_GP_PIN(0, 2),
2704};
2705static const unsigned int msiof3_rxd_a_mux[] = {
2706 MSIOF3_RXD_A_MARK,
2707};
2708static const unsigned int msiof3_clk_b_pins[] = {
2709 /* SCK */
2710 RCAR_GP_PIN(1, 2),
2711};
2712static const unsigned int msiof3_clk_b_mux[] = {
2713 MSIOF3_SCK_B_MARK,
2714};
2715static const unsigned int msiof3_sync_b_pins[] = {
2716 /* SYNC */
2717 RCAR_GP_PIN(1, 0),
2718};
2719static const unsigned int msiof3_sync_b_mux[] = {
2720 MSIOF3_SYNC_B_MARK,
2721};
2722static const unsigned int msiof3_ss1_b_pins[] = {
2723 /* SS1 */
2724 RCAR_GP_PIN(1, 4),
2725};
2726static const unsigned int msiof3_ss1_b_mux[] = {
2727 MSIOF3_SS1_B_MARK,
2728};
2729static const unsigned int msiof3_ss2_b_pins[] = {
2730 /* SS2 */
2731 RCAR_GP_PIN(1, 5),
2732};
2733static const unsigned int msiof3_ss2_b_mux[] = {
2734 MSIOF3_SS2_B_MARK,
2735};
2736static const unsigned int msiof3_txd_b_pins[] = {
2737 /* TXD */
2738 RCAR_GP_PIN(1, 1),
2739};
2740static const unsigned int msiof3_txd_b_mux[] = {
2741 MSIOF3_TXD_B_MARK,
2742};
2743static const unsigned int msiof3_rxd_b_pins[] = {
2744 /* RXD */
2745 RCAR_GP_PIN(1, 3),
2746};
2747static const unsigned int msiof3_rxd_b_mux[] = {
2748 MSIOF3_RXD_B_MARK,
2749};
2750static const unsigned int msiof3_clk_c_pins[] = {
2751 /* SCK */
2752 RCAR_GP_PIN(1, 12),
2753};
2754static const unsigned int msiof3_clk_c_mux[] = {
2755 MSIOF3_SCK_C_MARK,
2756};
2757static const unsigned int msiof3_sync_c_pins[] = {
2758 /* SYNC */
2759 RCAR_GP_PIN(1, 13),
2760};
2761static const unsigned int msiof3_sync_c_mux[] = {
2762 MSIOF3_SYNC_C_MARK,
2763};
2764static const unsigned int msiof3_txd_c_pins[] = {
2765 /* TXD */
2766 RCAR_GP_PIN(1, 15),
2767};
2768static const unsigned int msiof3_txd_c_mux[] = {
2769 MSIOF3_TXD_C_MARK,
2770};
2771static const unsigned int msiof3_rxd_c_pins[] = {
2772 /* RXD */
2773 RCAR_GP_PIN(1, 14),
2774};
2775static const unsigned int msiof3_rxd_c_mux[] = {
2776 MSIOF3_RXD_C_MARK,
2777};
2778static const unsigned int msiof3_clk_d_pins[] = {
2779 /* SCK */
2780 RCAR_GP_PIN(1, 22),
2781};
2782static const unsigned int msiof3_clk_d_mux[] = {
2783 MSIOF3_SCK_D_MARK,
2784};
2785static const unsigned int msiof3_sync_d_pins[] = {
2786 /* SYNC */
2787 RCAR_GP_PIN(1, 23),
2788};
2789static const unsigned int msiof3_sync_d_mux[] = {
2790 MSIOF3_SYNC_D_MARK,
2791};
2792static const unsigned int msiof3_ss1_d_pins[] = {
2793 /* SS1 */
2794 RCAR_GP_PIN(1, 26),
2795};
2796static const unsigned int msiof3_ss1_d_mux[] = {
2797 MSIOF3_SS1_D_MARK,
2798};
2799static const unsigned int msiof3_txd_d_pins[] = {
2800 /* TXD */
2801 RCAR_GP_PIN(1, 25),
2802};
2803static const unsigned int msiof3_txd_d_mux[] = {
2804 MSIOF3_TXD_D_MARK,
2805};
2806static const unsigned int msiof3_rxd_d_pins[] = {
2807 /* RXD */
2808 RCAR_GP_PIN(1, 24),
2809};
2810static const unsigned int msiof3_rxd_d_mux[] = {
2811 MSIOF3_RXD_D_MARK,
2812};
2813
4ca88cf6
TK
2814/* - PWM0 --------------------------------------------------------------------*/
2815static const unsigned int pwm0_pins[] = {
2816 /* PWM */
2817 RCAR_GP_PIN(2, 6),
2818};
2819static const unsigned int pwm0_mux[] = {
2820 PWM0_MARK,
2821};
2822/* - PWM1 --------------------------------------------------------------------*/
2823static const unsigned int pwm1_a_pins[] = {
2824 /* PWM */
2825 RCAR_GP_PIN(2, 7),
2826};
2827static const unsigned int pwm1_a_mux[] = {
2828 PWM1_A_MARK,
2829};
2830static const unsigned int pwm1_b_pins[] = {
2831 /* PWM */
2832 RCAR_GP_PIN(1, 8),
2833};
2834static const unsigned int pwm1_b_mux[] = {
2835 PWM1_B_MARK,
2836};
2837/* - PWM2 --------------------------------------------------------------------*/
2838static const unsigned int pwm2_a_pins[] = {
2839 /* PWM */
2840 RCAR_GP_PIN(2, 8),
2841};
2842static const unsigned int pwm2_a_mux[] = {
2843 PWM2_A_MARK,
2844};
2845static const unsigned int pwm2_b_pins[] = {
2846 /* PWM */
2847 RCAR_GP_PIN(1, 11),
2848};
2849static const unsigned int pwm2_b_mux[] = {
2850 PWM2_B_MARK,
2851};
2852/* - PWM3 --------------------------------------------------------------------*/
2853static const unsigned int pwm3_a_pins[] = {
2854 /* PWM */
2855 RCAR_GP_PIN(1, 0),
2856};
2857static const unsigned int pwm3_a_mux[] = {
2858 PWM3_A_MARK,
2859};
2860static const unsigned int pwm3_b_pins[] = {
2861 /* PWM */
2862 RCAR_GP_PIN(2, 2),
2863};
2864static const unsigned int pwm3_b_mux[] = {
2865 PWM3_B_MARK,
2866};
2867/* - PWM4 --------------------------------------------------------------------*/
2868static const unsigned int pwm4_a_pins[] = {
2869 /* PWM */
2870 RCAR_GP_PIN(1, 1),
2871};
2872static const unsigned int pwm4_a_mux[] = {
2873 PWM4_A_MARK,
2874};
2875static const unsigned int pwm4_b_pins[] = {
2876 /* PWM */
2877 RCAR_GP_PIN(2, 3),
2878};
2879static const unsigned int pwm4_b_mux[] = {
2880 PWM4_B_MARK,
2881};
2882/* - PWM5 --------------------------------------------------------------------*/
2883static const unsigned int pwm5_a_pins[] = {
2884 /* PWM */
2885 RCAR_GP_PIN(1, 2),
2886};
2887static const unsigned int pwm5_a_mux[] = {
2888 PWM5_A_MARK,
2889};
2890static const unsigned int pwm5_b_pins[] = {
2891 /* PWM */
2892 RCAR_GP_PIN(2, 4),
2893};
2894static const unsigned int pwm5_b_mux[] = {
2895 PWM5_B_MARK,
2896};
2897/* - PWM6 --------------------------------------------------------------------*/
2898static const unsigned int pwm6_a_pins[] = {
2899 /* PWM */
2900 RCAR_GP_PIN(1, 3),
2901};
2902static const unsigned int pwm6_a_mux[] = {
2903 PWM6_A_MARK,
2904};
2905static const unsigned int pwm6_b_pins[] = {
2906 /* PWM */
2907 RCAR_GP_PIN(2, 5),
2908};
2909static const unsigned int pwm6_b_mux[] = {
2910 PWM6_B_MARK,
2911};
2912
34dc4e16
TK
2913/* - SATA --------------------------------------------------------------------*/
2914static const unsigned int sata0_devslp_a_pins[] = {
2915 /* DEVSLP */
2916 RCAR_GP_PIN(6, 16),
2917};
2918static const unsigned int sata0_devslp_a_mux[] = {
2919 SATA_DEVSLP_A_MARK,
2920};
2921static const unsigned int sata0_devslp_b_pins[] = {
2922 /* DEVSLP */
2923 RCAR_GP_PIN(4, 6),
2924};
2925static const unsigned int sata0_devslp_b_mux[] = {
2926 SATA_DEVSLP_B_MARK,
2927};
2928
ff8459a5
GU
2929/* - SCIF0 ------------------------------------------------------------------ */
2930static const unsigned int scif0_data_pins[] = {
2931 /* RX, TX */
2932 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2933};
2934static const unsigned int scif0_data_mux[] = {
2935 RX0_MARK, TX0_MARK,
2936};
2937static const unsigned int scif0_clk_pins[] = {
2938 /* SCK */
2939 RCAR_GP_PIN(5, 0),
2940};
2941static const unsigned int scif0_clk_mux[] = {
2942 SCK0_MARK,
2943};
2944static const unsigned int scif0_ctrl_pins[] = {
2945 /* RTS, CTS */
2946 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2947};
2948static const unsigned int scif0_ctrl_mux[] = {
2949 RTS0_N_TANS_MARK, CTS0_N_MARK,
2950};
2951/* - SCIF1 ------------------------------------------------------------------ */
2952static const unsigned int scif1_data_a_pins[] = {
2953 /* RX, TX */
2954 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2955};
2956static const unsigned int scif1_data_a_mux[] = {
2957 RX1_A_MARK, TX1_A_MARK,
2958};
2959static const unsigned int scif1_clk_pins[] = {
2960 /* SCK */
2961 RCAR_GP_PIN(6, 21),
2962};
2963static const unsigned int scif1_clk_mux[] = {
2964 SCK1_MARK,
2965};
2966static const unsigned int scif1_ctrl_pins[] = {
2967 /* RTS, CTS */
2968 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2969};
2970static const unsigned int scif1_ctrl_mux[] = {
2971 RTS1_N_TANS_MARK, CTS1_N_MARK,
2972};
2973
2974static const unsigned int scif1_data_b_pins[] = {
2975 /* RX, TX */
2976 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2977};
2978static const unsigned int scif1_data_b_mux[] = {
2979 RX1_B_MARK, TX1_B_MARK,
2980};
2981/* - SCIF2 ------------------------------------------------------------------ */
2982static const unsigned int scif2_data_a_pins[] = {
2983 /* RX, TX */
2984 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2985};
2986static const unsigned int scif2_data_a_mux[] = {
2987 RX2_A_MARK, TX2_A_MARK,
2988};
2989static const unsigned int scif2_clk_pins[] = {
2990 /* SCK */
2991 RCAR_GP_PIN(5, 9),
2992};
2993static const unsigned int scif2_clk_mux[] = {
2994 SCK2_MARK,
2995};
2996static const unsigned int scif2_data_b_pins[] = {
2997 /* RX, TX */
2998 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2999};
3000static const unsigned int scif2_data_b_mux[] = {
3001 RX2_B_MARK, TX2_B_MARK,
3002};
3003/* - SCIF3 ------------------------------------------------------------------ */
3004static const unsigned int scif3_data_a_pins[] = {
3005 /* RX, TX */
3006 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3007};
3008static const unsigned int scif3_data_a_mux[] = {
3009 RX3_A_MARK, TX3_A_MARK,
3010};
3011static const unsigned int scif3_clk_pins[] = {
3012 /* SCK */
3013 RCAR_GP_PIN(1, 22),
3014};
3015static const unsigned int scif3_clk_mux[] = {
3016 SCK3_MARK,
3017};
3018static const unsigned int scif3_ctrl_pins[] = {
3019 /* RTS, CTS */
3020 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3021};
3022static const unsigned int scif3_ctrl_mux[] = {
3023 RTS3_N_TANS_MARK, CTS3_N_MARK,
3024};
3025static const unsigned int scif3_data_b_pins[] = {
3026 /* RX, TX */
3027 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3028};
3029static const unsigned int scif3_data_b_mux[] = {
3030 RX3_B_MARK, TX3_B_MARK,
3031};
3032/* - SCIF4 ------------------------------------------------------------------ */
3033static const unsigned int scif4_data_a_pins[] = {
3034 /* RX, TX */
3035 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3036};
3037static const unsigned int scif4_data_a_mux[] = {
3038 RX4_A_MARK, TX4_A_MARK,
3039};
3040static const unsigned int scif4_clk_a_pins[] = {
3041 /* SCK */
3042 RCAR_GP_PIN(2, 10),
3043};
3044static const unsigned int scif4_clk_a_mux[] = {
3045 SCK4_A_MARK,
3046};
3047static const unsigned int scif4_ctrl_a_pins[] = {
3048 /* RTS, CTS */
3049 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3050};
3051static const unsigned int scif4_ctrl_a_mux[] = {
3052 RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
3053};
3054static const unsigned int scif4_data_b_pins[] = {
3055 /* RX, TX */
3056 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3057};
3058static const unsigned int scif4_data_b_mux[] = {
3059 RX4_B_MARK, TX4_B_MARK,
3060};
3061static const unsigned int scif4_clk_b_pins[] = {
3062 /* SCK */
3063 RCAR_GP_PIN(1, 5),
3064};
3065static const unsigned int scif4_clk_b_mux[] = {
3066 SCK4_B_MARK,
3067};
3068static const unsigned int scif4_ctrl_b_pins[] = {
3069 /* RTS, CTS */
3070 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3071};
3072static const unsigned int scif4_ctrl_b_mux[] = {
3073 RTS4_N_TANS_B_MARK, CTS4_N_B_MARK,
3074};
3075static const unsigned int scif4_data_c_pins[] = {
3076 /* RX, TX */
3077 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3078};
3079static const unsigned int scif4_data_c_mux[] = {
3080 RX4_C_MARK, TX4_C_MARK,
3081};
3082static const unsigned int scif4_clk_c_pins[] = {
3083 /* SCK */
3084 RCAR_GP_PIN(0, 8),
3085};
3086static const unsigned int scif4_clk_c_mux[] = {
3087 SCK4_C_MARK,
3088};
3089static const unsigned int scif4_ctrl_c_pins[] = {
3090 /* RTS, CTS */
3091 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3092};
3093static const unsigned int scif4_ctrl_c_mux[] = {
3094 RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
3095};
3096/* - SCIF5 ------------------------------------------------------------------ */
3097static const unsigned int scif5_data_pins[] = {
3098 /* RX, TX */
3099 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3100};
3101static const unsigned int scif5_data_mux[] = {
3102 RX5_MARK, TX5_MARK,
3103};
3104static const unsigned int scif5_clk_pins[] = {
3105 /* SCK */
3106 RCAR_GP_PIN(6, 21),
3107};
3108static const unsigned int scif5_clk_mux[] = {
3109 SCK5_MARK,
3110};
20cacae1
TK
3111/* - SDHI0 ------------------------------------------------------------------ */
3112static const unsigned int sdhi0_data1_pins[] = {
3113 /* D0 */
3114 RCAR_GP_PIN(3, 2),
3115};
3116static const unsigned int sdhi0_data1_mux[] = {
3117 SD0_DAT0_MARK,
3118};
3119static const unsigned int sdhi0_data4_pins[] = {
3120 /* D[0:3] */
3121 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3122 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3123};
3124static const unsigned int sdhi0_data4_mux[] = {
3125 SD0_DAT0_MARK, SD0_DAT1_MARK,
3126 SD0_DAT2_MARK, SD0_DAT3_MARK,
3127};
3128static const unsigned int sdhi0_ctrl_pins[] = {
3129 /* CLK, CMD */
3130 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3131};
3132static const unsigned int sdhi0_ctrl_mux[] = {
3133 SD0_CLK_MARK, SD0_CMD_MARK,
3134};
3135static const unsigned int sdhi0_cd_pins[] = {
3136 /* CD */
3137 RCAR_GP_PIN(3, 12),
3138};
3139static const unsigned int sdhi0_cd_mux[] = {
3140 SD0_CD_MARK,
3141};
3142static const unsigned int sdhi0_wp_pins[] = {
3143 /* WP */
3144 RCAR_GP_PIN(3, 13),
3145};
3146static const unsigned int sdhi0_wp_mux[] = {
3147 SD0_WP_MARK,
3148};
3149/* - SDHI1 ------------------------------------------------------------------ */
3150static const unsigned int sdhi1_data1_pins[] = {
3151 /* D0 */
3152 RCAR_GP_PIN(3, 8),
3153};
3154static const unsigned int sdhi1_data1_mux[] = {
3155 SD1_DAT0_MARK,
3156};
3157static const unsigned int sdhi1_data4_pins[] = {
3158 /* D[0:3] */
3159 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3160 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3161};
3162static const unsigned int sdhi1_data4_mux[] = {
3163 SD1_DAT0_MARK, SD1_DAT1_MARK,
3164 SD1_DAT2_MARK, SD1_DAT3_MARK,
3165};
3166static const unsigned int sdhi1_ctrl_pins[] = {
3167 /* CLK, CMD */
3168 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3169};
3170static const unsigned int sdhi1_ctrl_mux[] = {
3171 SD1_CLK_MARK, SD1_CMD_MARK,
3172};
3173static const unsigned int sdhi1_cd_pins[] = {
3174 /* CD */
3175 RCAR_GP_PIN(3, 14),
3176};
3177static const unsigned int sdhi1_cd_mux[] = {
3178 SD1_CD_MARK,
3179};
3180static const unsigned int sdhi1_wp_pins[] = {
3181 /* WP */
3182 RCAR_GP_PIN(3, 15),
3183};
3184static const unsigned int sdhi1_wp_mux[] = {
3185 SD1_WP_MARK,
3186};
3187/* - SDHI2 ------------------------------------------------------------------ */
3188static const unsigned int sdhi2_data1_pins[] = {
3189 /* D0 */
3190 RCAR_GP_PIN(4, 2),
3191};
3192static const unsigned int sdhi2_data1_mux[] = {
3193 SD2_DAT0_MARK,
3194};
3195static const unsigned int sdhi2_data4_pins[] = {
3196 /* D[0:3] */
3197 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3198 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3199};
3200static const unsigned int sdhi2_data4_mux[] = {
3201 SD2_DAT0_MARK, SD2_DAT1_MARK,
3202 SD2_DAT2_MARK, SD2_DAT3_MARK,
3203};
3204static const unsigned int sdhi2_data8_pins[] = {
3205 /* D[0:7] */
3206 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3207 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3208 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3209 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3210};
3211static const unsigned int sdhi2_data8_mux[] = {
3212 SD2_DAT0_MARK, SD2_DAT1_MARK,
3213 SD2_DAT2_MARK, SD2_DAT3_MARK,
3214 SD2_DAT4_MARK, SD2_DAT5_MARK,
3215 SD2_DAT6_MARK, SD2_DAT7_MARK,
3216};
3217static const unsigned int sdhi2_ctrl_pins[] = {
3218 /* CLK, CMD */
3219 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3220};
3221static const unsigned int sdhi2_ctrl_mux[] = {
3222 SD2_CLK_MARK, SD2_CMD_MARK,
3223};
3224static const unsigned int sdhi2_cd_a_pins[] = {
3225 /* CD */
3226 RCAR_GP_PIN(4, 13),
3227};
3228static const unsigned int sdhi2_cd_a_mux[] = {
3229 SD2_CD_A_MARK,
3230};
3231static const unsigned int sdhi2_cd_b_pins[] = {
3232 /* CD */
3233 RCAR_GP_PIN(5, 10),
3234};
3235static const unsigned int sdhi2_cd_b_mux[] = {
3236 SD2_CD_B_MARK,
3237};
3238static const unsigned int sdhi2_wp_a_pins[] = {
3239 /* WP */
3240 RCAR_GP_PIN(4, 14),
3241};
3242static const unsigned int sdhi2_wp_a_mux[] = {
3243 SD2_WP_A_MARK,
3244};
3245static const unsigned int sdhi2_wp_b_pins[] = {
3246 /* WP */
3247 RCAR_GP_PIN(5, 11),
3248};
3249static const unsigned int sdhi2_wp_b_mux[] = {
3250 SD2_WP_B_MARK,
3251};
3252static const unsigned int sdhi2_ds_pins[] = {
3253 /* DS */
3254 RCAR_GP_PIN(4, 6),
3255};
3256static const unsigned int sdhi2_ds_mux[] = {
3257 SD2_DS_MARK,
3258};
3259/* - SDHI3 ------------------------------------------------------------------ */
3260static const unsigned int sdhi3_data1_pins[] = {
3261 /* D0 */
3262 RCAR_GP_PIN(4, 9),
3263};
3264static const unsigned int sdhi3_data1_mux[] = {
3265 SD3_DAT0_MARK,
3266};
3267static const unsigned int sdhi3_data4_pins[] = {
3268 /* D[0:3] */
3269 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3270 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3271};
3272static const unsigned int sdhi3_data4_mux[] = {
3273 SD3_DAT0_MARK, SD3_DAT1_MARK,
3274 SD3_DAT2_MARK, SD3_DAT3_MARK,
3275};
3276static const unsigned int sdhi3_data8_pins[] = {
3277 /* D[0:7] */
3278 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3279 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3280 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3281 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3282};
3283static const unsigned int sdhi3_data8_mux[] = {
3284 SD3_DAT0_MARK, SD3_DAT1_MARK,
3285 SD3_DAT2_MARK, SD3_DAT3_MARK,
3286 SD3_DAT4_MARK, SD3_DAT5_MARK,
3287 SD3_DAT6_MARK, SD3_DAT7_MARK,
3288};
3289static const unsigned int sdhi3_ctrl_pins[] = {
3290 /* CLK, CMD */
3291 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3292};
3293static const unsigned int sdhi3_ctrl_mux[] = {
3294 SD3_CLK_MARK, SD3_CMD_MARK,
3295};
3296static const unsigned int sdhi3_cd_pins[] = {
3297 /* CD */
3298 RCAR_GP_PIN(4, 15),
3299};
3300static const unsigned int sdhi3_cd_mux[] = {
3301 SD3_CD_MARK,
3302};
3303static const unsigned int sdhi3_wp_pins[] = {
3304 /* WP */
3305 RCAR_GP_PIN(4, 16),
3306};
3307static const unsigned int sdhi3_wp_mux[] = {
3308 SD3_WP_MARK,
3309};
3310static const unsigned int sdhi3_ds_pins[] = {
3311 /* DS */
3312 RCAR_GP_PIN(4, 17),
3313};
3314static const unsigned int sdhi3_ds_mux[] = {
3315 SD3_DS_MARK,
3316};
ff8459a5 3317
f27200f9
GU
3318/* - SCIF Clock ------------------------------------------------------------- */
3319static const unsigned int scif_clk_a_pins[] = {
3320 /* SCIF_CLK */
3321 RCAR_GP_PIN(6, 23),
3322};
3323static const unsigned int scif_clk_a_mux[] = {
3324 SCIF_CLK_A_MARK,
3325};
3326static const unsigned int scif_clk_b_pins[] = {
3327 /* SCIF_CLK */
3328 RCAR_GP_PIN(5, 9),
3329};
3330static const unsigned int scif_clk_b_mux[] = {
3331 SCIF_CLK_B_MARK,
3332};
3333
9b132ba3
KM
3334/* - SSI -------------------------------------------------------------------- */
3335static const unsigned int ssi0_data_pins[] = {
3336 /* SDATA */
3337 RCAR_GP_PIN(6, 2),
3338};
3339static const unsigned int ssi0_data_mux[] = {
3340 SSI_SDATA0_MARK,
3341};
3342static const unsigned int ssi01239_ctrl_pins[] = {
3343 /* SCK, WS */
3344 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3345};
3346static const unsigned int ssi01239_ctrl_mux[] = {
00edf542 3347 SSI_SCK01239_MARK, SSI_WS01239_MARK,
9b132ba3
KM
3348};
3349static const unsigned int ssi1_data_a_pins[] = {
3350 /* SDATA */
3351 RCAR_GP_PIN(6, 3),
3352};
3353static const unsigned int ssi1_data_a_mux[] = {
3354 SSI_SDATA1_A_MARK,
3355};
3356static const unsigned int ssi1_data_b_pins[] = {
3357 /* SDATA */
3358 RCAR_GP_PIN(5, 12),
3359};
3360static const unsigned int ssi1_data_b_mux[] = {
3361 SSI_SDATA1_B_MARK,
3362};
3363static const unsigned int ssi1_ctrl_a_pins[] = {
3364 /* SCK, WS */
3365 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3366};
3367static const unsigned int ssi1_ctrl_a_mux[] = {
3368 SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3369};
3370static const unsigned int ssi1_ctrl_b_pins[] = {
3371 /* SCK, WS */
3372 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3373};
3374static const unsigned int ssi1_ctrl_b_mux[] = {
3375 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3376};
3377static const unsigned int ssi2_data_a_pins[] = {
3378 /* SDATA */
3379 RCAR_GP_PIN(6, 4),
3380};
3381static const unsigned int ssi2_data_a_mux[] = {
3382 SSI_SDATA2_A_MARK,
3383};
3384static const unsigned int ssi2_data_b_pins[] = {
3385 /* SDATA */
3386 RCAR_GP_PIN(5, 13),
3387};
3388static const unsigned int ssi2_data_b_mux[] = {
3389 SSI_SDATA2_B_MARK,
3390};
3391static const unsigned int ssi2_ctrl_a_pins[] = {
3392 /* SCK, WS */
3393 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3394};
3395static const unsigned int ssi2_ctrl_a_mux[] = {
3396 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3397};
3398static const unsigned int ssi2_ctrl_b_pins[] = {
3399 /* SCK, WS */
3400 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3401};
3402static const unsigned int ssi2_ctrl_b_mux[] = {
3403 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3404};
3405static const unsigned int ssi3_data_pins[] = {
3406 /* SDATA */
3407 RCAR_GP_PIN(6, 7),
3408};
3409static const unsigned int ssi3_data_mux[] = {
3410 SSI_SDATA3_MARK,
3411};
3412static const unsigned int ssi34_ctrl_pins[] = {
3413 /* SCK, WS */
3414 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3415};
3416static const unsigned int ssi34_ctrl_mux[] = {
3417 SSI_SCK34_MARK, SSI_WS34_MARK,
3418};
3419static const unsigned int ssi4_data_pins[] = {
3420 /* SDATA */
3421 RCAR_GP_PIN(6, 10),
3422};
3423static const unsigned int ssi4_data_mux[] = {
3424 SSI_SDATA4_MARK,
3425};
3426static const unsigned int ssi4_ctrl_pins[] = {
3427 /* SCK, WS */
3428 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3429};
3430static const unsigned int ssi4_ctrl_mux[] = {
3431 SSI_SCK4_MARK, SSI_WS4_MARK,
3432};
3433static const unsigned int ssi5_data_pins[] = {
3434 /* SDATA */
3435 RCAR_GP_PIN(6, 13),
3436};
3437static const unsigned int ssi5_data_mux[] = {
3438 SSI_SDATA5_MARK,
3439};
3440static const unsigned int ssi5_ctrl_pins[] = {
3441 /* SCK, WS */
3442 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3443};
3444static const unsigned int ssi5_ctrl_mux[] = {
3445 SSI_SCK5_MARK, SSI_WS5_MARK,
3446};
3447static const unsigned int ssi6_data_pins[] = {
3448 /* SDATA */
3449 RCAR_GP_PIN(6, 16),
3450};
3451static const unsigned int ssi6_data_mux[] = {
3452 SSI_SDATA6_MARK,
3453};
3454static const unsigned int ssi6_ctrl_pins[] = {
3455 /* SCK, WS */
3456 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3457};
3458static const unsigned int ssi6_ctrl_mux[] = {
3459 SSI_SCK6_MARK, SSI_WS6_MARK,
3460};
3461static const unsigned int ssi7_data_pins[] = {
3462 /* SDATA */
3463 RCAR_GP_PIN(6, 19),
3464};
3465static const unsigned int ssi7_data_mux[] = {
3466 SSI_SDATA7_MARK,
3467};
3468static const unsigned int ssi78_ctrl_pins[] = {
3469 /* SCK, WS */
3470 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3471};
3472static const unsigned int ssi78_ctrl_mux[] = {
3473 SSI_SCK78_MARK, SSI_WS78_MARK,
3474};
3475static const unsigned int ssi8_data_pins[] = {
3476 /* SDATA */
3477 RCAR_GP_PIN(6, 20),
3478};
3479static const unsigned int ssi8_data_mux[] = {
3480 SSI_SDATA8_MARK,
3481};
3482static const unsigned int ssi9_data_a_pins[] = {
3483 /* SDATA */
3484 RCAR_GP_PIN(6, 21),
3485};
3486static const unsigned int ssi9_data_a_mux[] = {
3487 SSI_SDATA9_A_MARK,
3488};
3489static const unsigned int ssi9_data_b_pins[] = {
3490 /* SDATA */
3491 RCAR_GP_PIN(5, 14),
3492};
3493static const unsigned int ssi9_data_b_mux[] = {
3494 SSI_SDATA9_B_MARK,
3495};
3496static const unsigned int ssi9_ctrl_a_pins[] = {
3497 /* SCK, WS */
3498 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3499};
3500static const unsigned int ssi9_ctrl_a_mux[] = {
3501 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3502};
3503static const unsigned int ssi9_ctrl_b_pins[] = {
3504 /* SCK, WS */
3505 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3506};
3507static const unsigned int ssi9_ctrl_b_mux[] = {
3508 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3509};
3510
76250a6c
TK
3511/* - USB0 ------------------------------------------------------------------- */
3512static const unsigned int usb0_pins[] = {
3513 /* PWEN, OVC */
3514 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3515};
3516static const unsigned int usb0_mux[] = {
3517 USB0_PWEN_MARK, USB0_OVC_MARK,
3518};
3519/* - USB1 ------------------------------------------------------------------- */
3520static const unsigned int usb1_pins[] = {
3521 /* PWEN, OVC */
3522 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3523};
3524static const unsigned int usb1_mux[] = {
3525 USB1_PWEN_MARK, USB1_OVC_MARK,
3526};
3527/* - USB2 ------------------------------------------------------------------- */
3528static const unsigned int usb2_pins[] = {
3529 /* PWEN, OVC */
3530 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3531};
3532static const unsigned int usb2_mux[] = {
3533 USB2_PWEN_MARK, USB2_OVC_MARK,
3534};
3535
0b0ffc96 3536static const struct sh_pfc_pin_group pinmux_groups[] = {
c33a7fe3
KM
3537 SH_PFC_PIN_GROUP(audio_clk_a_a),
3538 SH_PFC_PIN_GROUP(audio_clk_a_b),
3539 SH_PFC_PIN_GROUP(audio_clk_a_c),
3540 SH_PFC_PIN_GROUP(audio_clk_b_a),
3541 SH_PFC_PIN_GROUP(audio_clk_b_b),
3542 SH_PFC_PIN_GROUP(audio_clk_c_a),
3543 SH_PFC_PIN_GROUP(audio_clk_c_b),
3544 SH_PFC_PIN_GROUP(audio_clkout_a),
3545 SH_PFC_PIN_GROUP(audio_clkout_b),
3546 SH_PFC_PIN_GROUP(audio_clkout_c),
3547 SH_PFC_PIN_GROUP(audio_clkout_d),
3548 SH_PFC_PIN_GROUP(audio_clkout1_a),
3549 SH_PFC_PIN_GROUP(audio_clkout1_b),
3550 SH_PFC_PIN_GROUP(audio_clkout2_a),
3551 SH_PFC_PIN_GROUP(audio_clkout2_b),
3552 SH_PFC_PIN_GROUP(audio_clkout3_a),
3553 SH_PFC_PIN_GROUP(audio_clkout3_b),
819fd4bf
TK
3554 SH_PFC_PIN_GROUP(avb_link),
3555 SH_PFC_PIN_GROUP(avb_magic),
3556 SH_PFC_PIN_GROUP(avb_phy_int),
3557 SH_PFC_PIN_GROUP(avb_mdc),
3558 SH_PFC_PIN_GROUP(avb_avtp_pps),
3559 SH_PFC_PIN_GROUP(avb_avtp_match_a),
3560 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
3561 SH_PFC_PIN_GROUP(avb_avtp_match_b),
3562 SH_PFC_PIN_GROUP(avb_avtp_capture_b),
a4d9791f
RS
3563 SH_PFC_PIN_GROUP(can0_data_a),
3564 SH_PFC_PIN_GROUP(can0_data_b),
3565 SH_PFC_PIN_GROUP(can1_data),
3566 SH_PFC_PIN_GROUP(can_clk),
4412bb5d
RS
3567 SH_PFC_PIN_GROUP(canfd0_data_a),
3568 SH_PFC_PIN_GROUP(canfd0_data_b),
3569 SH_PFC_PIN_GROUP(canfd1_data),
2d775831
RS
3570 SH_PFC_PIN_GROUP(drif0_ctrl_a),
3571 SH_PFC_PIN_GROUP(drif0_data0_a),
3572 SH_PFC_PIN_GROUP(drif0_data1_a),
3573 SH_PFC_PIN_GROUP(drif0_ctrl_b),
3574 SH_PFC_PIN_GROUP(drif0_data0_b),
3575 SH_PFC_PIN_GROUP(drif0_data1_b),
3576 SH_PFC_PIN_GROUP(drif0_ctrl_c),
3577 SH_PFC_PIN_GROUP(drif0_data0_c),
3578 SH_PFC_PIN_GROUP(drif0_data1_c),
3579 SH_PFC_PIN_GROUP(drif1_ctrl_a),
3580 SH_PFC_PIN_GROUP(drif1_data0_a),
3581 SH_PFC_PIN_GROUP(drif1_data1_a),
3582 SH_PFC_PIN_GROUP(drif1_ctrl_b),
3583 SH_PFC_PIN_GROUP(drif1_data0_b),
3584 SH_PFC_PIN_GROUP(drif1_data1_b),
3585 SH_PFC_PIN_GROUP(drif1_ctrl_c),
3586 SH_PFC_PIN_GROUP(drif1_data0_c),
3587 SH_PFC_PIN_GROUP(drif1_data1_c),
3588 SH_PFC_PIN_GROUP(drif2_ctrl_a),
3589 SH_PFC_PIN_GROUP(drif2_data0_a),
3590 SH_PFC_PIN_GROUP(drif2_data1_a),
3591 SH_PFC_PIN_GROUP(drif2_ctrl_b),
3592 SH_PFC_PIN_GROUP(drif2_data0_b),
3593 SH_PFC_PIN_GROUP(drif2_data1_b),
3594 SH_PFC_PIN_GROUP(drif3_ctrl_a),
3595 SH_PFC_PIN_GROUP(drif3_data0_a),
3596 SH_PFC_PIN_GROUP(drif3_data1_a),
3597 SH_PFC_PIN_GROUP(drif3_ctrl_b),
3598 SH_PFC_PIN_GROUP(drif3_data0_b),
3599 SH_PFC_PIN_GROUP(drif3_data1_b),
a56069c4
GU
3600 SH_PFC_PIN_GROUP(hscif0_data),
3601 SH_PFC_PIN_GROUP(hscif0_clk),
3602 SH_PFC_PIN_GROUP(hscif0_ctrl),
3603 SH_PFC_PIN_GROUP(hscif1_data_a),
3604 SH_PFC_PIN_GROUP(hscif1_clk_a),
3605 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
3606 SH_PFC_PIN_GROUP(hscif1_data_b),
3607 SH_PFC_PIN_GROUP(hscif1_clk_b),
3608 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3609 SH_PFC_PIN_GROUP(hscif2_data_a),
3610 SH_PFC_PIN_GROUP(hscif2_clk_a),
3611 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3612 SH_PFC_PIN_GROUP(hscif2_data_b),
3613 SH_PFC_PIN_GROUP(hscif2_clk_b),
3614 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
3615 SH_PFC_PIN_GROUP(hscif3_data_a),
3616 SH_PFC_PIN_GROUP(hscif3_clk),
3617 SH_PFC_PIN_GROUP(hscif3_ctrl),
3618 SH_PFC_PIN_GROUP(hscif3_data_b),
3619 SH_PFC_PIN_GROUP(hscif3_data_c),
3620 SH_PFC_PIN_GROUP(hscif3_data_d),
3621 SH_PFC_PIN_GROUP(hscif4_data_a),
3622 SH_PFC_PIN_GROUP(hscif4_clk),
3623 SH_PFC_PIN_GROUP(hscif4_ctrl),
3624 SH_PFC_PIN_GROUP(hscif4_data_b),
2544ef72
KM
3625 SH_PFC_PIN_GROUP(i2c1_a),
3626 SH_PFC_PIN_GROUP(i2c1_b),
3627 SH_PFC_PIN_GROUP(i2c2_a),
3628 SH_PFC_PIN_GROUP(i2c2_b),
3629 SH_PFC_PIN_GROUP(i2c6_a),
3630 SH_PFC_PIN_GROUP(i2c6_b),
3631 SH_PFC_PIN_GROUP(i2c6_c),
bb46f6f3
MD
3632 SH_PFC_PIN_GROUP(intc_ex_irq0),
3633 SH_PFC_PIN_GROUP(intc_ex_irq1),
3634 SH_PFC_PIN_GROUP(intc_ex_irq2),
3635 SH_PFC_PIN_GROUP(intc_ex_irq3),
3636 SH_PFC_PIN_GROUP(intc_ex_irq4),
3637 SH_PFC_PIN_GROUP(intc_ex_irq5),
e7419b81
GU
3638 SH_PFC_PIN_GROUP(msiof0_clk),
3639 SH_PFC_PIN_GROUP(msiof0_sync),
3640 SH_PFC_PIN_GROUP(msiof0_ss1),
3641 SH_PFC_PIN_GROUP(msiof0_ss2),
3642 SH_PFC_PIN_GROUP(msiof0_txd),
3643 SH_PFC_PIN_GROUP(msiof0_rxd),
3644 SH_PFC_PIN_GROUP(msiof1_clk_a),
3645 SH_PFC_PIN_GROUP(msiof1_sync_a),
3646 SH_PFC_PIN_GROUP(msiof1_ss1_a),
3647 SH_PFC_PIN_GROUP(msiof1_ss2_a),
3648 SH_PFC_PIN_GROUP(msiof1_txd_a),
3649 SH_PFC_PIN_GROUP(msiof1_rxd_a),
3650 SH_PFC_PIN_GROUP(msiof1_clk_b),
3651 SH_PFC_PIN_GROUP(msiof1_sync_b),
3652 SH_PFC_PIN_GROUP(msiof1_ss1_b),
3653 SH_PFC_PIN_GROUP(msiof1_ss2_b),
3654 SH_PFC_PIN_GROUP(msiof1_txd_b),
3655 SH_PFC_PIN_GROUP(msiof1_rxd_b),
3656 SH_PFC_PIN_GROUP(msiof1_clk_c),
3657 SH_PFC_PIN_GROUP(msiof1_sync_c),
3658 SH_PFC_PIN_GROUP(msiof1_ss1_c),
3659 SH_PFC_PIN_GROUP(msiof1_ss2_c),
3660 SH_PFC_PIN_GROUP(msiof1_txd_c),
3661 SH_PFC_PIN_GROUP(msiof1_rxd_c),
3662 SH_PFC_PIN_GROUP(msiof1_clk_d),
3663 SH_PFC_PIN_GROUP(msiof1_sync_d),
3664 SH_PFC_PIN_GROUP(msiof1_ss1_d),
3665 SH_PFC_PIN_GROUP(msiof1_ss2_d),
3666 SH_PFC_PIN_GROUP(msiof1_txd_d),
3667 SH_PFC_PIN_GROUP(msiof1_rxd_d),
3668 SH_PFC_PIN_GROUP(msiof1_clk_e),
3669 SH_PFC_PIN_GROUP(msiof1_sync_e),
3670 SH_PFC_PIN_GROUP(msiof1_ss1_e),
3671 SH_PFC_PIN_GROUP(msiof1_ss2_e),
3672 SH_PFC_PIN_GROUP(msiof1_txd_e),
3673 SH_PFC_PIN_GROUP(msiof1_rxd_e),
3674 SH_PFC_PIN_GROUP(msiof1_clk_f),
3675 SH_PFC_PIN_GROUP(msiof1_sync_f),
3676 SH_PFC_PIN_GROUP(msiof1_ss1_f),
3677 SH_PFC_PIN_GROUP(msiof1_ss2_f),
3678 SH_PFC_PIN_GROUP(msiof1_txd_f),
3679 SH_PFC_PIN_GROUP(msiof1_rxd_f),
3680 SH_PFC_PIN_GROUP(msiof1_clk_g),
3681 SH_PFC_PIN_GROUP(msiof1_sync_g),
3682 SH_PFC_PIN_GROUP(msiof1_ss1_g),
3683 SH_PFC_PIN_GROUP(msiof1_ss2_g),
3684 SH_PFC_PIN_GROUP(msiof1_txd_g),
3685 SH_PFC_PIN_GROUP(msiof1_rxd_g),
3686 SH_PFC_PIN_GROUP(msiof2_clk_a),
3687 SH_PFC_PIN_GROUP(msiof2_sync_a),
3688 SH_PFC_PIN_GROUP(msiof2_ss1_a),
3689 SH_PFC_PIN_GROUP(msiof2_ss2_a),
3690 SH_PFC_PIN_GROUP(msiof2_txd_a),
3691 SH_PFC_PIN_GROUP(msiof2_rxd_a),
3692 SH_PFC_PIN_GROUP(msiof2_clk_b),
3693 SH_PFC_PIN_GROUP(msiof2_sync_b),
3694 SH_PFC_PIN_GROUP(msiof2_ss1_b),
3695 SH_PFC_PIN_GROUP(msiof2_ss2_b),
3696 SH_PFC_PIN_GROUP(msiof2_txd_b),
3697 SH_PFC_PIN_GROUP(msiof2_rxd_b),
3698 SH_PFC_PIN_GROUP(msiof2_clk_c),
3699 SH_PFC_PIN_GROUP(msiof2_sync_c),
3700 SH_PFC_PIN_GROUP(msiof2_ss1_c),
3701 SH_PFC_PIN_GROUP(msiof2_ss2_c),
3702 SH_PFC_PIN_GROUP(msiof2_txd_c),
3703 SH_PFC_PIN_GROUP(msiof2_rxd_c),
3704 SH_PFC_PIN_GROUP(msiof2_clk_d),
3705 SH_PFC_PIN_GROUP(msiof2_sync_d),
3706 SH_PFC_PIN_GROUP(msiof2_ss1_d),
3707 SH_PFC_PIN_GROUP(msiof2_ss2_d),
3708 SH_PFC_PIN_GROUP(msiof2_txd_d),
3709 SH_PFC_PIN_GROUP(msiof2_rxd_d),
3710 SH_PFC_PIN_GROUP(msiof3_clk_a),
3711 SH_PFC_PIN_GROUP(msiof3_sync_a),
3712 SH_PFC_PIN_GROUP(msiof3_ss1_a),
3713 SH_PFC_PIN_GROUP(msiof3_ss2_a),
3714 SH_PFC_PIN_GROUP(msiof3_txd_a),
3715 SH_PFC_PIN_GROUP(msiof3_rxd_a),
3716 SH_PFC_PIN_GROUP(msiof3_clk_b),
3717 SH_PFC_PIN_GROUP(msiof3_sync_b),
3718 SH_PFC_PIN_GROUP(msiof3_ss1_b),
3719 SH_PFC_PIN_GROUP(msiof3_ss2_b),
3720 SH_PFC_PIN_GROUP(msiof3_txd_b),
3721 SH_PFC_PIN_GROUP(msiof3_rxd_b),
3722 SH_PFC_PIN_GROUP(msiof3_clk_c),
3723 SH_PFC_PIN_GROUP(msiof3_sync_c),
3724 SH_PFC_PIN_GROUP(msiof3_txd_c),
3725 SH_PFC_PIN_GROUP(msiof3_rxd_c),
3726 SH_PFC_PIN_GROUP(msiof3_clk_d),
3727 SH_PFC_PIN_GROUP(msiof3_sync_d),
3728 SH_PFC_PIN_GROUP(msiof3_ss1_d),
3729 SH_PFC_PIN_GROUP(msiof3_txd_d),
3730 SH_PFC_PIN_GROUP(msiof3_rxd_d),
4ca88cf6
TK
3731 SH_PFC_PIN_GROUP(pwm0),
3732 SH_PFC_PIN_GROUP(pwm1_a),
3733 SH_PFC_PIN_GROUP(pwm1_b),
3734 SH_PFC_PIN_GROUP(pwm2_a),
3735 SH_PFC_PIN_GROUP(pwm2_b),
3736 SH_PFC_PIN_GROUP(pwm3_a),
3737 SH_PFC_PIN_GROUP(pwm3_b),
3738 SH_PFC_PIN_GROUP(pwm4_a),
3739 SH_PFC_PIN_GROUP(pwm4_b),
3740 SH_PFC_PIN_GROUP(pwm5_a),
3741 SH_PFC_PIN_GROUP(pwm5_b),
3742 SH_PFC_PIN_GROUP(pwm6_a),
3743 SH_PFC_PIN_GROUP(pwm6_b),
34dc4e16
TK
3744 SH_PFC_PIN_GROUP(sata0_devslp_a),
3745 SH_PFC_PIN_GROUP(sata0_devslp_b),
ff8459a5
GU
3746 SH_PFC_PIN_GROUP(scif0_data),
3747 SH_PFC_PIN_GROUP(scif0_clk),
3748 SH_PFC_PIN_GROUP(scif0_ctrl),
3749 SH_PFC_PIN_GROUP(scif1_data_a),
3750 SH_PFC_PIN_GROUP(scif1_clk),
3751 SH_PFC_PIN_GROUP(scif1_ctrl),
3752 SH_PFC_PIN_GROUP(scif1_data_b),
3753 SH_PFC_PIN_GROUP(scif2_data_a),
3754 SH_PFC_PIN_GROUP(scif2_clk),
3755 SH_PFC_PIN_GROUP(scif2_data_b),
3756 SH_PFC_PIN_GROUP(scif3_data_a),
3757 SH_PFC_PIN_GROUP(scif3_clk),
3758 SH_PFC_PIN_GROUP(scif3_ctrl),
3759 SH_PFC_PIN_GROUP(scif3_data_b),
3760 SH_PFC_PIN_GROUP(scif4_data_a),
3761 SH_PFC_PIN_GROUP(scif4_clk_a),
3762 SH_PFC_PIN_GROUP(scif4_ctrl_a),
3763 SH_PFC_PIN_GROUP(scif4_data_b),
3764 SH_PFC_PIN_GROUP(scif4_clk_b),
3765 SH_PFC_PIN_GROUP(scif4_ctrl_b),
3766 SH_PFC_PIN_GROUP(scif4_data_c),
3767 SH_PFC_PIN_GROUP(scif4_clk_c),
3768 SH_PFC_PIN_GROUP(scif4_ctrl_c),
3769 SH_PFC_PIN_GROUP(scif5_data),
3770 SH_PFC_PIN_GROUP(scif5_clk),
f27200f9
GU
3771 SH_PFC_PIN_GROUP(scif_clk_a),
3772 SH_PFC_PIN_GROUP(scif_clk_b),
20cacae1
TK
3773 SH_PFC_PIN_GROUP(sdhi0_data1),
3774 SH_PFC_PIN_GROUP(sdhi0_data4),
3775 SH_PFC_PIN_GROUP(sdhi0_ctrl),
3776 SH_PFC_PIN_GROUP(sdhi0_cd),
3777 SH_PFC_PIN_GROUP(sdhi0_wp),
3778 SH_PFC_PIN_GROUP(sdhi1_data1),
3779 SH_PFC_PIN_GROUP(sdhi1_data4),
3780 SH_PFC_PIN_GROUP(sdhi1_ctrl),
3781 SH_PFC_PIN_GROUP(sdhi1_cd),
3782 SH_PFC_PIN_GROUP(sdhi1_wp),
3783 SH_PFC_PIN_GROUP(sdhi2_data1),
3784 SH_PFC_PIN_GROUP(sdhi2_data4),
3785 SH_PFC_PIN_GROUP(sdhi2_data8),
3786 SH_PFC_PIN_GROUP(sdhi2_ctrl),
3787 SH_PFC_PIN_GROUP(sdhi2_cd_a),
3788 SH_PFC_PIN_GROUP(sdhi2_wp_a),
3789 SH_PFC_PIN_GROUP(sdhi2_cd_b),
3790 SH_PFC_PIN_GROUP(sdhi2_wp_b),
3791 SH_PFC_PIN_GROUP(sdhi2_ds),
3792 SH_PFC_PIN_GROUP(sdhi3_data1),
3793 SH_PFC_PIN_GROUP(sdhi3_data4),
3794 SH_PFC_PIN_GROUP(sdhi3_data8),
3795 SH_PFC_PIN_GROUP(sdhi3_ctrl),
3796 SH_PFC_PIN_GROUP(sdhi3_cd),
3797 SH_PFC_PIN_GROUP(sdhi3_wp),
3798 SH_PFC_PIN_GROUP(sdhi3_ds),
9b132ba3
KM
3799 SH_PFC_PIN_GROUP(ssi0_data),
3800 SH_PFC_PIN_GROUP(ssi01239_ctrl),
3801 SH_PFC_PIN_GROUP(ssi1_data_a),
3802 SH_PFC_PIN_GROUP(ssi1_data_b),
3803 SH_PFC_PIN_GROUP(ssi1_ctrl_a),
3804 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
3805 SH_PFC_PIN_GROUP(ssi2_data_a),
3806 SH_PFC_PIN_GROUP(ssi2_data_b),
3807 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
3808 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
3809 SH_PFC_PIN_GROUP(ssi3_data),
3810 SH_PFC_PIN_GROUP(ssi34_ctrl),
3811 SH_PFC_PIN_GROUP(ssi4_data),
3812 SH_PFC_PIN_GROUP(ssi4_ctrl),
3813 SH_PFC_PIN_GROUP(ssi5_data),
3814 SH_PFC_PIN_GROUP(ssi5_ctrl),
3815 SH_PFC_PIN_GROUP(ssi6_data),
3816 SH_PFC_PIN_GROUP(ssi6_ctrl),
3817 SH_PFC_PIN_GROUP(ssi7_data),
3818 SH_PFC_PIN_GROUP(ssi78_ctrl),
3819 SH_PFC_PIN_GROUP(ssi8_data),
3820 SH_PFC_PIN_GROUP(ssi9_data_a),
3821 SH_PFC_PIN_GROUP(ssi9_data_b),
3822 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
3823 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
76250a6c
TK
3824 SH_PFC_PIN_GROUP(usb0),
3825 SH_PFC_PIN_GROUP(usb1),
3826 SH_PFC_PIN_GROUP(usb2),
ff8459a5
GU
3827};
3828
c33a7fe3
KM
3829static const char * const audio_clk_groups[] = {
3830 "audio_clk_a_a",
3831 "audio_clk_a_b",
3832 "audio_clk_a_c",
3833 "audio_clk_b_a",
3834 "audio_clk_b_b",
3835 "audio_clk_c_a",
3836 "audio_clk_c_b",
3837 "audio_clkout_a",
3838 "audio_clkout_b",
3839 "audio_clkout_c",
3840 "audio_clkout_d",
3841 "audio_clkout1_a",
3842 "audio_clkout1_b",
3843 "audio_clkout2_a",
3844 "audio_clkout2_b",
3845 "audio_clkout3_a",
3846 "audio_clkout3_b",
3847};
3848
819fd4bf
TK
3849static const char * const avb_groups[] = {
3850 "avb_link",
3851 "avb_magic",
3852 "avb_phy_int",
3853 "avb_mdc",
3854 "avb_avtp_pps",
3855 "avb_avtp_match_a",
3856 "avb_avtp_capture_a",
3857 "avb_avtp_match_b",
3858 "avb_avtp_capture_b",
3859};
3860
a4d9791f
RS
3861static const char * const can0_groups[] = {
3862 "can0_data_a",
3863 "can0_data_b",
3864};
3865
3866static const char * const can1_groups[] = {
3867 "can1_data",
3868};
3869
3870static const char * const can_clk_groups[] = {
3871 "can_clk",
3872};
3873
4412bb5d
RS
3874static const char * const canfd0_groups[] = {
3875 "canfd0_data_a",
3876 "canfd0_data_b",
3877};
3878
3879static const char * const canfd1_groups[] = {
3880 "canfd1_data",
3881};
3882
2d775831
RS
3883static const char * const drif0_groups[] = {
3884 "drif0_ctrl_a",
3885 "drif0_data0_a",
3886 "drif0_data1_a",
3887 "drif0_ctrl_b",
3888 "drif0_data0_b",
3889 "drif0_data1_b",
3890 "drif0_ctrl_c",
3891 "drif0_data0_c",
3892 "drif0_data1_c",
3893};
3894
3895static const char * const drif1_groups[] = {
3896 "drif1_ctrl_a",
3897 "drif1_data0_a",
3898 "drif1_data1_a",
3899 "drif1_ctrl_b",
3900 "drif1_data0_b",
3901 "drif1_data1_b",
3902 "drif1_ctrl_c",
3903 "drif1_data0_c",
3904 "drif1_data1_c",
3905};
3906
3907static const char * const drif2_groups[] = {
3908 "drif2_ctrl_a",
3909 "drif2_data0_a",
3910 "drif2_data1_a",
3911 "drif2_ctrl_b",
3912 "drif2_data0_b",
3913 "drif2_data1_b",
3914};
3915
3916static const char * const drif3_groups[] = {
3917 "drif3_ctrl_a",
3918 "drif3_data0_a",
3919 "drif3_data1_a",
3920 "drif3_ctrl_b",
3921 "drif3_data0_b",
3922 "drif3_data1_b",
3923};
3924
a56069c4
GU
3925static const char * const hscif0_groups[] = {
3926 "hscif0_data",
3927 "hscif0_clk",
3928 "hscif0_ctrl",
3929};
3930
3931static const char * const hscif1_groups[] = {
3932 "hscif1_data_a",
3933 "hscif1_clk_a",
3934 "hscif1_ctrl_a",
3935 "hscif1_data_b",
3936 "hscif1_clk_b",
3937 "hscif1_ctrl_b",
3938};
3939
3940static const char * const hscif2_groups[] = {
3941 "hscif2_data_a",
3942 "hscif2_clk_a",
3943 "hscif2_ctrl_a",
3944 "hscif2_data_b",
3945 "hscif2_clk_b",
3946 "hscif2_ctrl_b",
3947};
3948
3949static const char * const hscif3_groups[] = {
3950 "hscif3_data_a",
3951 "hscif3_clk",
3952 "hscif3_ctrl",
3953 "hscif3_data_b",
3954 "hscif3_data_c",
3955 "hscif3_data_d",
3956};
3957
3958static const char * const hscif4_groups[] = {
3959 "hscif4_data_a",
3960 "hscif4_clk",
3961 "hscif4_ctrl",
3962 "hscif4_data_b",
3963};
3964
2544ef72
KM
3965static const char * const i2c1_groups[] = {
3966 "i2c1_a",
3967 "i2c1_b",
3968};
3969
3970static const char * const i2c2_groups[] = {
3971 "i2c2_a",
3972 "i2c2_b",
3973};
3974
3975static const char * const i2c6_groups[] = {
3976 "i2c6_a",
3977 "i2c6_b",
3978 "i2c6_c",
3979};
3980
bb46f6f3
MD
3981static const char * const intc_ex_groups[] = {
3982 "intc_ex_irq0",
3983 "intc_ex_irq1",
3984 "intc_ex_irq2",
3985 "intc_ex_irq3",
3986 "intc_ex_irq4",
3987 "intc_ex_irq5",
3988};
3989
e7419b81
GU
3990static const char * const msiof0_groups[] = {
3991 "msiof0_clk",
3992 "msiof0_sync",
3993 "msiof0_ss1",
3994 "msiof0_ss2",
3995 "msiof0_txd",
3996 "msiof0_rxd",
3997};
3998
3999static const char * const msiof1_groups[] = {
4000 "msiof1_clk_a",
4001 "msiof1_sync_a",
4002 "msiof1_ss1_a",
4003 "msiof1_ss2_a",
4004 "msiof1_txd_a",
4005 "msiof1_rxd_a",
4006 "msiof1_clk_b",
4007 "msiof1_sync_b",
4008 "msiof1_ss1_b",
4009 "msiof1_ss2_b",
4010 "msiof1_txd_b",
4011 "msiof1_rxd_b",
4012 "msiof1_clk_c",
4013 "msiof1_sync_c",
4014 "msiof1_ss1_c",
4015 "msiof1_ss2_c",
4016 "msiof1_txd_c",
4017 "msiof1_rxd_c",
4018 "msiof1_clk_d",
4019 "msiof1_sync_d",
4020 "msiof1_ss1_d",
4021 "msiof1_ss2_d",
4022 "msiof1_txd_d",
4023 "msiof1_rxd_d",
4024 "msiof1_clk_e",
4025 "msiof1_sync_e",
4026 "msiof1_ss1_e",
4027 "msiof1_ss2_e",
4028 "msiof1_txd_e",
4029 "msiof1_rxd_e",
4030 "msiof1_clk_f",
4031 "msiof1_sync_f",
4032 "msiof1_ss1_f",
4033 "msiof1_ss2_f",
4034 "msiof1_txd_f",
4035 "msiof1_rxd_f",
4036 "msiof1_clk_g",
4037 "msiof1_sync_g",
4038 "msiof1_ss1_g",
4039 "msiof1_ss2_g",
4040 "msiof1_txd_g",
4041 "msiof1_rxd_g",
4042};
4043
4044static const char * const msiof2_groups[] = {
4045 "msiof2_clk_a",
4046 "msiof2_sync_a",
4047 "msiof2_ss1_a",
4048 "msiof2_ss2_a",
4049 "msiof2_txd_a",
4050 "msiof2_rxd_a",
4051 "msiof2_clk_b",
4052 "msiof2_sync_b",
4053 "msiof2_ss1_b",
4054 "msiof2_ss2_b",
4055 "msiof2_txd_b",
4056 "msiof2_rxd_b",
4057 "msiof2_clk_c",
4058 "msiof2_sync_c",
4059 "msiof2_ss1_c",
4060 "msiof2_ss2_c",
4061 "msiof2_txd_c",
4062 "msiof2_rxd_c",
4063 "msiof2_clk_d",
4064 "msiof2_sync_d",
4065 "msiof2_ss1_d",
4066 "msiof2_ss2_d",
4067 "msiof2_txd_d",
4068 "msiof2_rxd_d",
4069};
4070
4071static const char * const msiof3_groups[] = {
4072 "msiof3_clk_a",
4073 "msiof3_sync_a",
4074 "msiof3_ss1_a",
4075 "msiof3_ss2_a",
4076 "msiof3_txd_a",
4077 "msiof3_rxd_a",
4078 "msiof3_clk_b",
4079 "msiof3_sync_b",
4080 "msiof3_ss1_b",
4081 "msiof3_ss2_b",
4082 "msiof3_txd_b",
4083 "msiof3_rxd_b",
4084 "msiof3_clk_c",
4085 "msiof3_sync_c",
4086 "msiof3_txd_c",
4087 "msiof3_rxd_c",
4088 "msiof3_clk_d",
4089 "msiof3_sync_d",
4090 "msiof3_ss1_d",
4091 "msiof3_txd_d",
4092 "msiof3_rxd_d",
4093};
4094
4ca88cf6
TK
4095static const char * const pwm0_groups[] = {
4096 "pwm0",
4097};
4098
4099static const char * const pwm1_groups[] = {
4100 "pwm1_a",
4101 "pwm1_b",
4102};
4103
4104static const char * const pwm2_groups[] = {
4105 "pwm2_a",
4106 "pwm2_b",
4107};
4108
4109static const char * const pwm3_groups[] = {
4110 "pwm3_a",
4111 "pwm3_b",
4112};
4113
4114static const char * const pwm4_groups[] = {
4115 "pwm4_a",
4116 "pwm4_b",
4117};
4118
4119static const char * const pwm5_groups[] = {
4120 "pwm5_a",
4121 "pwm5_b",
4122};
4123
4124static const char * const pwm6_groups[] = {
4125 "pwm6_a",
4126 "pwm6_b",
4127};
4128
34dc4e16
TK
4129static const char * const sata0_groups[] = {
4130 "sata0_devslp_a",
4131 "sata0_devslp_b",
4132};
4133
ff8459a5
GU
4134static const char * const scif0_groups[] = {
4135 "scif0_data",
4136 "scif0_clk",
4137 "scif0_ctrl",
4138};
4139
4140static const char * const scif1_groups[] = {
4141 "scif1_data_a",
4142 "scif1_clk",
4143 "scif1_ctrl",
4144 "scif1_data_b",
4145};
4146
4147static const char * const scif2_groups[] = {
4148 "scif2_data_a",
4149 "scif2_clk",
4150 "scif2_data_b",
4151};
4152
4153static const char * const scif3_groups[] = {
4154 "scif3_data_a",
4155 "scif3_clk",
4156 "scif3_ctrl",
4157 "scif3_data_b",
4158};
4159
4160static const char * const scif4_groups[] = {
4161 "scif4_data_a",
4162 "scif4_clk_a",
4163 "scif4_ctrl_a",
4164 "scif4_data_b",
4165 "scif4_clk_b",
4166 "scif4_ctrl_b",
4167 "scif4_data_c",
4168 "scif4_clk_c",
4169 "scif4_ctrl_c",
4170};
4171
4172static const char * const scif5_groups[] = {
4173 "scif5_data",
4174 "scif5_clk",
0b0ffc96
TK
4175};
4176
f27200f9
GU
4177static const char * const scif_clk_groups[] = {
4178 "scif_clk_a",
4179 "scif_clk_b",
4180};
4181
20cacae1
TK
4182static const char * const sdhi0_groups[] = {
4183 "sdhi0_data1",
4184 "sdhi0_data4",
4185 "sdhi0_ctrl",
4186 "sdhi0_cd",
4187 "sdhi0_wp",
4188};
4189
4190static const char * const sdhi1_groups[] = {
4191 "sdhi1_data1",
4192 "sdhi1_data4",
4193 "sdhi1_ctrl",
4194 "sdhi1_cd",
4195 "sdhi1_wp",
4196};
4197
4198static const char * const sdhi2_groups[] = {
4199 "sdhi2_data1",
4200 "sdhi2_data4",
4201 "sdhi2_data8",
4202 "sdhi2_ctrl",
4203 "sdhi2_cd_a",
4204 "sdhi2_wp_a",
4205 "sdhi2_cd_b",
4206 "sdhi2_wp_b",
4207 "sdhi2_ds",
4208};
4209
4210static const char * const sdhi3_groups[] = {
4211 "sdhi3_data1",
4212 "sdhi3_data4",
4213 "sdhi3_data8",
4214 "sdhi3_ctrl",
4215 "sdhi3_cd",
4216 "sdhi3_wp",
4217 "sdhi3_ds",
4218};
4219
9b132ba3
KM
4220static const char * const ssi_groups[] = {
4221 "ssi0_data",
4222 "ssi01239_ctrl",
4223 "ssi1_data_a",
4224 "ssi1_data_b",
4225 "ssi1_ctrl_a",
4226 "ssi1_ctrl_b",
4227 "ssi2_data_a",
4228 "ssi2_data_b",
4229 "ssi2_ctrl_a",
4230 "ssi2_ctrl_b",
4231 "ssi3_data",
4232 "ssi34_ctrl",
4233 "ssi4_data",
4234 "ssi4_ctrl",
4235 "ssi5_data",
4236 "ssi5_ctrl",
4237 "ssi6_data",
4238 "ssi6_ctrl",
4239 "ssi7_data",
4240 "ssi78_ctrl",
4241 "ssi8_data",
4242 "ssi9_data_a",
4243 "ssi9_data_b",
4244 "ssi9_ctrl_a",
4245 "ssi9_ctrl_b",
4246};
4247
76250a6c
TK
4248static const char * const usb0_groups[] = {
4249 "usb0",
4250};
4251
4252static const char * const usb1_groups[] = {
4253 "usb1",
4254};
4255
4256static const char * const usb2_groups[] = {
4257 "usb2",
4258};
4259
0b0ffc96 4260static const struct sh_pfc_function pinmux_functions[] = {
c33a7fe3 4261 SH_PFC_FUNCTION(audio_clk),
819fd4bf 4262 SH_PFC_FUNCTION(avb),
a4d9791f
RS
4263 SH_PFC_FUNCTION(can0),
4264 SH_PFC_FUNCTION(can1),
4265 SH_PFC_FUNCTION(can_clk),
4412bb5d
RS
4266 SH_PFC_FUNCTION(canfd0),
4267 SH_PFC_FUNCTION(canfd1),
2d775831
RS
4268 SH_PFC_FUNCTION(drif0),
4269 SH_PFC_FUNCTION(drif1),
4270 SH_PFC_FUNCTION(drif2),
4271 SH_PFC_FUNCTION(drif3),
a56069c4
GU
4272 SH_PFC_FUNCTION(hscif0),
4273 SH_PFC_FUNCTION(hscif1),
4274 SH_PFC_FUNCTION(hscif2),
4275 SH_PFC_FUNCTION(hscif3),
4276 SH_PFC_FUNCTION(hscif4),
2544ef72
KM
4277 SH_PFC_FUNCTION(i2c1),
4278 SH_PFC_FUNCTION(i2c2),
4279 SH_PFC_FUNCTION(i2c6),
bb46f6f3 4280 SH_PFC_FUNCTION(intc_ex),
e7419b81
GU
4281 SH_PFC_FUNCTION(msiof0),
4282 SH_PFC_FUNCTION(msiof1),
4283 SH_PFC_FUNCTION(msiof2),
4284 SH_PFC_FUNCTION(msiof3),
4ca88cf6
TK
4285 SH_PFC_FUNCTION(pwm0),
4286 SH_PFC_FUNCTION(pwm1),
4287 SH_PFC_FUNCTION(pwm2),
4288 SH_PFC_FUNCTION(pwm3),
4289 SH_PFC_FUNCTION(pwm4),
4290 SH_PFC_FUNCTION(pwm5),
4291 SH_PFC_FUNCTION(pwm6),
34dc4e16 4292 SH_PFC_FUNCTION(sata0),
ff8459a5
GU
4293 SH_PFC_FUNCTION(scif0),
4294 SH_PFC_FUNCTION(scif1),
4295 SH_PFC_FUNCTION(scif2),
4296 SH_PFC_FUNCTION(scif3),
4297 SH_PFC_FUNCTION(scif4),
4298 SH_PFC_FUNCTION(scif5),
f27200f9 4299 SH_PFC_FUNCTION(scif_clk),
20cacae1
TK
4300 SH_PFC_FUNCTION(sdhi0),
4301 SH_PFC_FUNCTION(sdhi1),
4302 SH_PFC_FUNCTION(sdhi2),
4303 SH_PFC_FUNCTION(sdhi3),
9b132ba3 4304 SH_PFC_FUNCTION(ssi),
76250a6c
TK
4305 SH_PFC_FUNCTION(usb0),
4306 SH_PFC_FUNCTION(usb1),
4307 SH_PFC_FUNCTION(usb2),
0b0ffc96
TK
4308};
4309
4310static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4311#define F_(x, y) FN_##y
4312#define FM(x) FN_##x
4313 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
4314 0, 0,
4315 0, 0,
4316 0, 0,
4317 0, 0,
4318 0, 0,
4319 0, 0,
4320 0, 0,
4321 0, 0,
4322 0, 0,
4323 0, 0,
4324 0, 0,
4325 0, 0,
4326 0, 0,
4327 0, 0,
4328 0, 0,
4329 0, 0,
4330 GP_0_15_FN, GPSR0_15,
4331 GP_0_14_FN, GPSR0_14,
4332 GP_0_13_FN, GPSR0_13,
4333 GP_0_12_FN, GPSR0_12,
4334 GP_0_11_FN, GPSR0_11,
4335 GP_0_10_FN, GPSR0_10,
4336 GP_0_9_FN, GPSR0_9,
4337 GP_0_8_FN, GPSR0_8,
4338 GP_0_7_FN, GPSR0_7,
4339 GP_0_6_FN, GPSR0_6,
4340 GP_0_5_FN, GPSR0_5,
4341 GP_0_4_FN, GPSR0_4,
4342 GP_0_3_FN, GPSR0_3,
4343 GP_0_2_FN, GPSR0_2,
4344 GP_0_1_FN, GPSR0_1,
4345 GP_0_0_FN, GPSR0_0, }
4346 },
4347 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
4348 0, 0,
4349 0, 0,
4350 0, 0,
4351 0, 0,
4352 GP_1_27_FN, GPSR1_27,
4353 GP_1_26_FN, GPSR1_26,
4354 GP_1_25_FN, GPSR1_25,
4355 GP_1_24_FN, GPSR1_24,
4356 GP_1_23_FN, GPSR1_23,
4357 GP_1_22_FN, GPSR1_22,
4358 GP_1_21_FN, GPSR1_21,
4359 GP_1_20_FN, GPSR1_20,
4360 GP_1_19_FN, GPSR1_19,
4361 GP_1_18_FN, GPSR1_18,
4362 GP_1_17_FN, GPSR1_17,
4363 GP_1_16_FN, GPSR1_16,
4364 GP_1_15_FN, GPSR1_15,
4365 GP_1_14_FN, GPSR1_14,
4366 GP_1_13_FN, GPSR1_13,
4367 GP_1_12_FN, GPSR1_12,
4368 GP_1_11_FN, GPSR1_11,
4369 GP_1_10_FN, GPSR1_10,
4370 GP_1_9_FN, GPSR1_9,
4371 GP_1_8_FN, GPSR1_8,
4372 GP_1_7_FN, GPSR1_7,
4373 GP_1_6_FN, GPSR1_6,
4374 GP_1_5_FN, GPSR1_5,
4375 GP_1_4_FN, GPSR1_4,
4376 GP_1_3_FN, GPSR1_3,
4377 GP_1_2_FN, GPSR1_2,
4378 GP_1_1_FN, GPSR1_1,
4379 GP_1_0_FN, GPSR1_0, }
4380 },
4381 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
4382 0, 0,
4383 0, 0,
4384 0, 0,
4385 0, 0,
4386 0, 0,
4387 0, 0,
4388 0, 0,
4389 0, 0,
4390 0, 0,
4391 0, 0,
4392 0, 0,
4393 0, 0,
4394 0, 0,
4395 0, 0,
4396 0, 0,
4397 0, 0,
4398 0, 0,
4399 GP_2_14_FN, GPSR2_14,
4400 GP_2_13_FN, GPSR2_13,
4401 GP_2_12_FN, GPSR2_12,
4402 GP_2_11_FN, GPSR2_11,
4403 GP_2_10_FN, GPSR2_10,
4404 GP_2_9_FN, GPSR2_9,
4405 GP_2_8_FN, GPSR2_8,
4406 GP_2_7_FN, GPSR2_7,
4407 GP_2_6_FN, GPSR2_6,
4408 GP_2_5_FN, GPSR2_5,
4409 GP_2_4_FN, GPSR2_4,
4410 GP_2_3_FN, GPSR2_3,
4411 GP_2_2_FN, GPSR2_2,
4412 GP_2_1_FN, GPSR2_1,
4413 GP_2_0_FN, GPSR2_0, }
4414 },
4415 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
4416 0, 0,
4417 0, 0,
4418 0, 0,
4419 0, 0,
4420 0, 0,
4421 0, 0,
4422 0, 0,
4423 0, 0,
4424 0, 0,
4425 0, 0,
4426 0, 0,
4427 0, 0,
4428 0, 0,
4429 0, 0,
4430 0, 0,
4431 0, 0,
4432 GP_3_15_FN, GPSR3_15,
4433 GP_3_14_FN, GPSR3_14,
4434 GP_3_13_FN, GPSR3_13,
4435 GP_3_12_FN, GPSR3_12,
4436 GP_3_11_FN, GPSR3_11,
4437 GP_3_10_FN, GPSR3_10,
4438 GP_3_9_FN, GPSR3_9,
4439 GP_3_8_FN, GPSR3_8,
4440 GP_3_7_FN, GPSR3_7,
4441 GP_3_6_FN, GPSR3_6,
4442 GP_3_5_FN, GPSR3_5,
4443 GP_3_4_FN, GPSR3_4,
4444 GP_3_3_FN, GPSR3_3,
4445 GP_3_2_FN, GPSR3_2,
4446 GP_3_1_FN, GPSR3_1,
4447 GP_3_0_FN, GPSR3_0, }
4448 },
4449 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
4450 0, 0,
4451 0, 0,
4452 0, 0,
4453 0, 0,
4454 0, 0,
4455 0, 0,
4456 0, 0,
4457 0, 0,
4458 0, 0,
4459 0, 0,
4460 0, 0,
4461 0, 0,
4462 0, 0,
4463 0, 0,
4464 GP_4_17_FN, GPSR4_17,
4465 GP_4_16_FN, GPSR4_16,
4466 GP_4_15_FN, GPSR4_15,
4467 GP_4_14_FN, GPSR4_14,
4468 GP_4_13_FN, GPSR4_13,
4469 GP_4_12_FN, GPSR4_12,
4470 GP_4_11_FN, GPSR4_11,
4471 GP_4_10_FN, GPSR4_10,
4472 GP_4_9_FN, GPSR4_9,
4473 GP_4_8_FN, GPSR4_8,
4474 GP_4_7_FN, GPSR4_7,
4475 GP_4_6_FN, GPSR4_6,
4476 GP_4_5_FN, GPSR4_5,
4477 GP_4_4_FN, GPSR4_4,
4478 GP_4_3_FN, GPSR4_3,
4479 GP_4_2_FN, GPSR4_2,
4480 GP_4_1_FN, GPSR4_1,
4481 GP_4_0_FN, GPSR4_0, }
4482 },
4483 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
4484 0, 0,
4485 0, 0,
4486 0, 0,
4487 0, 0,
4488 0, 0,
4489 0, 0,
4490 GP_5_25_FN, GPSR5_25,
4491 GP_5_24_FN, GPSR5_24,
4492 GP_5_23_FN, GPSR5_23,
4493 GP_5_22_FN, GPSR5_22,
4494 GP_5_21_FN, GPSR5_21,
4495 GP_5_20_FN, GPSR5_20,
4496 GP_5_19_FN, GPSR5_19,
4497 GP_5_18_FN, GPSR5_18,
4498 GP_5_17_FN, GPSR5_17,
4499 GP_5_16_FN, GPSR5_16,
4500 GP_5_15_FN, GPSR5_15,
4501 GP_5_14_FN, GPSR5_14,
4502 GP_5_13_FN, GPSR5_13,
4503 GP_5_12_FN, GPSR5_12,
4504 GP_5_11_FN, GPSR5_11,
4505 GP_5_10_FN, GPSR5_10,
4506 GP_5_9_FN, GPSR5_9,
4507 GP_5_8_FN, GPSR5_8,
4508 GP_5_7_FN, GPSR5_7,
4509 GP_5_6_FN, GPSR5_6,
4510 GP_5_5_FN, GPSR5_5,
4511 GP_5_4_FN, GPSR5_4,
4512 GP_5_3_FN, GPSR5_3,
4513 GP_5_2_FN, GPSR5_2,
4514 GP_5_1_FN, GPSR5_1,
4515 GP_5_0_FN, GPSR5_0, }
4516 },
4517 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
4518 GP_6_31_FN, GPSR6_31,
4519 GP_6_30_FN, GPSR6_30,
4520 GP_6_29_FN, GPSR6_29,
4521 GP_6_28_FN, GPSR6_28,
4522 GP_6_27_FN, GPSR6_27,
4523 GP_6_26_FN, GPSR6_26,
4524 GP_6_25_FN, GPSR6_25,
4525 GP_6_24_FN, GPSR6_24,
4526 GP_6_23_FN, GPSR6_23,
4527 GP_6_22_FN, GPSR6_22,
4528 GP_6_21_FN, GPSR6_21,
4529 GP_6_20_FN, GPSR6_20,
4530 GP_6_19_FN, GPSR6_19,
4531 GP_6_18_FN, GPSR6_18,
4532 GP_6_17_FN, GPSR6_17,
4533 GP_6_16_FN, GPSR6_16,
4534 GP_6_15_FN, GPSR6_15,
4535 GP_6_14_FN, GPSR6_14,
4536 GP_6_13_FN, GPSR6_13,
4537 GP_6_12_FN, GPSR6_12,
4538 GP_6_11_FN, GPSR6_11,
4539 GP_6_10_FN, GPSR6_10,
4540 GP_6_9_FN, GPSR6_9,
4541 GP_6_8_FN, GPSR6_8,
4542 GP_6_7_FN, GPSR6_7,
4543 GP_6_6_FN, GPSR6_6,
4544 GP_6_5_FN, GPSR6_5,
4545 GP_6_4_FN, GPSR6_4,
4546 GP_6_3_FN, GPSR6_3,
4547 GP_6_2_FN, GPSR6_2,
4548 GP_6_1_FN, GPSR6_1,
4549 GP_6_0_FN, GPSR6_0, }
4550 },
4551 { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1) {
4552 0, 0,
4553 0, 0,
4554 0, 0,
4555 0, 0,
4556 0, 0,
4557 0, 0,
4558 0, 0,
4559 0, 0,
4560 0, 0,
4561 0, 0,
4562 0, 0,
4563 0, 0,
4564 0, 0,
4565 0, 0,
4566 0, 0,
4567 0, 0,
4568 0, 0,
4569 0, 0,
4570 0, 0,
4571 0, 0,
4572 0, 0,
4573 0, 0,
4574 0, 0,
4575 0, 0,
4576 0, 0,
4577 0, 0,
4578 0, 0,
4579 0, 0,
4580 GP_7_3_FN, GPSR7_3,
4581 GP_7_2_FN, GPSR7_2,
4582 GP_7_1_FN, GPSR7_1,
4583 GP_7_0_FN, GPSR7_0, }
4584 },
4585#undef F_
4586#undef FM
4587
4588#define F_(x, y) x,
4589#define FM(x) FN_##x,
4590 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
4591 IP0_31_28
4592 IP0_27_24
4593 IP0_23_20
4594 IP0_19_16
4595 IP0_15_12
4596 IP0_11_8
4597 IP0_7_4
4598 IP0_3_0 }
4599 },
4600 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
4601 IP1_31_28
4602 IP1_27_24
4603 IP1_23_20
4604 IP1_19_16
4605 IP1_15_12
4606 IP1_11_8
4607 IP1_7_4
4608 IP1_3_0 }
4609 },
4610 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
4611 IP2_31_28
4612 IP2_27_24
4613 IP2_23_20
4614 IP2_19_16
4615 IP2_15_12
4616 IP2_11_8
4617 IP2_7_4
4618 IP2_3_0 }
4619 },
4620 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
4621 IP3_31_28
4622 IP3_27_24
4623 IP3_23_20
4624 IP3_19_16
4625 IP3_15_12
4626 IP3_11_8
4627 IP3_7_4
4628 IP3_3_0 }
4629 },
4630 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
4631 IP4_31_28
4632 IP4_27_24
4633 IP4_23_20
4634 IP4_19_16
4635 IP4_15_12
4636 IP4_11_8
4637 IP4_7_4
4638 IP4_3_0 }
4639 },
4640 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
4641 IP5_31_28
4642 IP5_27_24
4643 IP5_23_20
4644 IP5_19_16
4645 IP5_15_12
4646 IP5_11_8
4647 IP5_7_4
4648 IP5_3_0 }
4649 },
4650 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
4651 IP6_31_28
4652 IP6_27_24
4653 IP6_23_20
4654 IP6_19_16
4655 IP6_15_12
4656 IP6_11_8
4657 IP6_7_4
4658 IP6_3_0 }
4659 },
4660 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
4661 IP7_31_28
4662 IP7_27_24
4663 IP7_23_20
4664 IP7_19_16
4665 IP7_15_12
4666 IP7_11_8
4667 IP7_7_4
4668 IP7_3_0 }
4669 },
4670 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
4671 IP8_31_28
4672 IP8_27_24
4673 IP8_23_20
4674 IP8_19_16
4675 IP8_15_12
4676 IP8_11_8
4677 IP8_7_4
4678 IP8_3_0 }
4679 },
4680 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
4681 IP9_31_28
4682 IP9_27_24
4683 IP9_23_20
4684 IP9_19_16
4685 IP9_15_12
4686 IP9_11_8
4687 IP9_7_4
4688 IP9_3_0 }
4689 },
4690 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
4691 IP10_31_28
4692 IP10_27_24
4693 IP10_23_20
4694 IP10_19_16
4695 IP10_15_12
4696 IP10_11_8
4697 IP10_7_4
4698 IP10_3_0 }
4699 },
4700 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
4701 IP11_31_28
4702 IP11_27_24
4703 IP11_23_20
4704 IP11_19_16
4705 IP11_15_12
4706 IP11_11_8
4707 IP11_7_4
4708 IP11_3_0 }
4709 },
4710 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
4711 IP12_31_28
4712 IP12_27_24
4713 IP12_23_20
4714 IP12_19_16
4715 IP12_15_12
4716 IP12_11_8
4717 IP12_7_4
4718 IP12_3_0 }
4719 },
4720 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
4721 IP13_31_28
4722 IP13_27_24
4723 IP13_23_20
4724 IP13_19_16
4725 IP13_15_12
4726 IP13_11_8
4727 IP13_7_4
4728 IP13_3_0 }
4729 },
4730 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
4731 IP14_31_28
4732 IP14_27_24
4733 IP14_23_20
4734 IP14_19_16
4735 IP14_15_12
4736 IP14_11_8
4737 IP14_7_4
4738 IP14_3_0 }
4739 },
4740 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
4741 IP15_31_28
4742 IP15_27_24
4743 IP15_23_20
4744 IP15_19_16
4745 IP15_15_12
4746 IP15_11_8
4747 IP15_7_4
4748 IP15_3_0 }
4749 },
4750 { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4) {
4751 IP16_31_28
4752 IP16_27_24
4753 IP16_23_20
4754 IP16_19_16
4755 IP16_15_12
4756 IP16_11_8
4757 IP16_7_4
4758 IP16_3_0 }
4759 },
4760 { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4) {
4761 /* IP17_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4762 /* IP17_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4763 /* IP17_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4764 /* IP17_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4765 /* IP17_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4766 /* IP17_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4767 IP17_7_4
4768 IP17_3_0 }
4769 },
4770#undef F_
4771#undef FM
4772
4773#define F_(x, y) x,
4774#define FM(x) FN_##x,
4775 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
4776 1, 2, 2, 3, 1, 1, 2, 1, 1, 1,
4777 2, 1, 1, 1, 1, 1, 1, 1, 2, 2, 1, 2, 1) {
4778 0, 0, /* RESERVED 31 */
4779 MOD_SEL0_30_29
4780 MOD_SEL0_28_27
4781 MOD_SEL0_26_25_24
4782 MOD_SEL0_23
4783 MOD_SEL0_22
4784 MOD_SEL0_21_20
4785 MOD_SEL0_19
4786 MOD_SEL0_18
4787 MOD_SEL0_17
4788 MOD_SEL0_16_15
4789 MOD_SEL0_14
4790 MOD_SEL0_13
4791 MOD_SEL0_12
4792 MOD_SEL0_11
4793 MOD_SEL0_10
4794 MOD_SEL0_9
4795 MOD_SEL0_8
4796 MOD_SEL0_7_6
4797 MOD_SEL0_5_4
4798 MOD_SEL0_3
4799 MOD_SEL0_2_1
4800 0, 0, /* RESERVED 0 */ }
4801 },
4802 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
4803 2, 3, 1, 2, 3, 1, 1, 2, 1,
4804 2, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
4805 MOD_SEL1_31_30
4806 MOD_SEL1_29_28_27
4807 MOD_SEL1_26
4808 MOD_SEL1_25_24
4809 MOD_SEL1_23_22_21
4810 MOD_SEL1_20
4811 MOD_SEL1_19
4812 MOD_SEL1_18_17
4813 MOD_SEL1_16
4814 MOD_SEL1_15_14
4815 MOD_SEL1_13
4816 MOD_SEL1_12
4817 MOD_SEL1_11
4818 MOD_SEL1_10
4819 MOD_SEL1_9
4820 0, 0, 0, 0, /* RESERVED 8, 7 */
4821 MOD_SEL1_6
4822 MOD_SEL1_5
4823 MOD_SEL1_4
4824 MOD_SEL1_3
4825 MOD_SEL1_2
4826 MOD_SEL1_1
4827 MOD_SEL1_0 }
4828 },
4829 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
4830 1, 1, 1, 1, 4, 4, 4,
4831 4, 4, 4, 1, 2, 1) {
4832 MOD_SEL2_31
4833 MOD_SEL2_30
4834 MOD_SEL2_29
4835 /* RESERVED 28 */
4836 0, 0,
4837 /* RESERVED 27, 26, 25, 24 */
4838 0, 0, 0, 0, 0, 0, 0, 0,
4839 0, 0, 0, 0, 0, 0, 0, 0,
4840 /* RESERVED 23, 22, 21, 20 */
4841 0, 0, 0, 0, 0, 0, 0, 0,
4842 0, 0, 0, 0, 0, 0, 0, 0,
4843 /* RESERVED 19, 18, 17, 16 */
4844 0, 0, 0, 0, 0, 0, 0, 0,
4845 0, 0, 0, 0, 0, 0, 0, 0,
4846 /* RESERVED 15, 14, 13, 12 */
4847 0, 0, 0, 0, 0, 0, 0, 0,
4848 0, 0, 0, 0, 0, 0, 0, 0,
4849 /* RESERVED 11, 10, 9, 8 */
4850 0, 0, 0, 0, 0, 0, 0, 0,
4851 0, 0, 0, 0, 0, 0, 0, 0,
4852 /* RESERVED 7, 6, 5, 4 */
4853 0, 0, 0, 0, 0, 0, 0, 0,
4854 0, 0, 0, 0, 0, 0, 0, 0,
4855 /* RESERVED 3 */
4856 0, 0,
a5d2dade
GU
4857 /* RESERVED 2, 1 */
4858 0, 0, 0, 0,
0b0ffc96
TK
4859 MOD_SEL2_0 }
4860 },
4861 { },
4862};
4863
92e6d9a2
LP
4864static const struct pinmux_drive_reg pinmux_drive_regs[] = {
4865 { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
4866 { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
4867 { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
4868 { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
4869 } },
4870 { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
4871 { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
4872 { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
4873 { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
4874 { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
4875 { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
4876 { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
4877 { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
4878 { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
4879 } },
4880 { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
4881 { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
4882 { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
4883 { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
4884 { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
4885 { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
4886 { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
4887 { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
4888 { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
4889 } },
4890 { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
4891 { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
4892 { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
4893 { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
4894 { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
4895 { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
4896 { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
4897 { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
4898 { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
4899 } },
4900 { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
4901 { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
4902 { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
4903 { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
4904 { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
4905 { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
4906 { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
4907 { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
4908 { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
4909 } },
4910 { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
4911 { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
4912 { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
4913 { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
4914 { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
4915 { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
4916 { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
4917 { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
4918 } },
4919 { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
4920 { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
4921 { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
4922 { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
4923 { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
4924 { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
4925 { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
4926 { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
4927 } },
4928 { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
4929 { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
4930 { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
4931 { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
4932 { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
4933 { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
4934 { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
4935 { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
4936 { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
4937 } },
4938 { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
4939 { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
4940 { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
4941 { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
4942 { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
4943 { RCAR_GP_PIN(7, 2), 12, 3 }, /* HDMI0_CEC */
4944 { RCAR_GP_PIN(7, 3), 8, 3 }, /* HDMI1_CEC */
4945 } },
4946 { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
4947 { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
4948 { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
4949 { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
4950 { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
4951 { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
4952 { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
4953 } },
4954 { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
4955 { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
4956 { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
4957 { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
4958 { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
4959 { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
4960 { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
4961 { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
4962 { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
4963 } },
4964 { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
4965 { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
4966 { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
4967 { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
4968 { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
4969 { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
4970 { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
4971 { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
4972 { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
4973 } },
4974 { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
4975 { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
4976 { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
4977 { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
4978 { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
4979 { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
4980 { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
4981 { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
4982 { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
4983 } },
4984 { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
4985 { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
4986 { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
4987 { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
4988 { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
4989 { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
4990 { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
4991 { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
4992 { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
4993 } },
4994 { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
4995 { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0_TANS */
4996 { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
4997 { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
4998 { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
4999 { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1_TANS */
5000 { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
5001 { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
5002 { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
5003 } },
5004 { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
5005 { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
5006 { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
5007 { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
5008 { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
5009 { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
5010 { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
5011 { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
5012 { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
5013 } },
5014 { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
5015 { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
5016 { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
5017 { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
5018 { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
5019 { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
5020 { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
5021 { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
5022 } },
5023 { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
5024 { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
5025 { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
5026 { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
5027 { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
5028 { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK34 */
5029 { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS34 */
5030 { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
5031 { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
5032 } },
5033 { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
5034 { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
5035 { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
5036 { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
5037 { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
5038 { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
5039 { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
5040 { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
5041 { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
5042 } },
5043 { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
5044 { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
5045 { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
5046 { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
5047 { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
5048 { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
5049 { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
5050 { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
5051 { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
5052 } },
5053 { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
5054 { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
5055 { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
5056 { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
5057 { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
5058 { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
5059 { RCAR_GP_PIN(6, 30), 8, 3 }, /* USB31_PWEN */
5060 { RCAR_GP_PIN(6, 31), 4, 3 }, /* USB31_OVC */
5061 } },
5062 { },
5063};
5064
e9eace32
WS
5065static int r8a7795_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
5066{
5067 int bit = -EINVAL;
5068
5069 *pocctrl = 0xe6060380;
5070
5071 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5072 bit = pin & 0x1f;
5073
5074 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
5075 bit = (pin & 0x1f) + 12;
5076
5077 return bit;
5078}
5079
56065524
UH
5080#define PUEN 0xe6060400
5081#define PUD 0xe6060440
5082
5083#define PU0 0x00
5084#define PU1 0x04
5085#define PU2 0x08
5086#define PU3 0x0c
5087#define PU4 0x10
5088#define PU5 0x14
5089#define PU6 0x18
5090
5091static const struct {
5092 u16 reg : 11;
5093 u16 bit : 5;
5094} pullups[] = {
5095 [RCAR_GP_PIN(2, 11)] = { PU0, 31 }, /* AVB_PHY_INT */
5096 [RCAR_GP_PIN(2, 10)] = { PU0, 30 }, /* AVB_MAGIC */
5097 [RCAR_GP_PIN(2, 9)] = { PU0, 29 }, /* AVB_MDC */
5098
5099 [RCAR_GP_PIN(1, 19)] = { PU1, 31 }, /* A19 */
5100 [RCAR_GP_PIN(1, 18)] = { PU1, 30 }, /* A18 */
5101 [RCAR_GP_PIN(1, 17)] = { PU1, 29 }, /* A17 */
5102 [RCAR_GP_PIN(1, 16)] = { PU1, 28 }, /* A16 */
5103 [RCAR_GP_PIN(1, 15)] = { PU1, 27 }, /* A15 */
5104 [RCAR_GP_PIN(1, 14)] = { PU1, 26 }, /* A14 */
5105 [RCAR_GP_PIN(1, 13)] = { PU1, 25 }, /* A13 */
5106 [RCAR_GP_PIN(1, 12)] = { PU1, 24 }, /* A12 */
5107 [RCAR_GP_PIN(1, 11)] = { PU1, 23 }, /* A11 */
5108 [RCAR_GP_PIN(1, 10)] = { PU1, 22 }, /* A10 */
5109 [RCAR_GP_PIN(1, 9)] = { PU1, 21 }, /* A9 */
5110 [RCAR_GP_PIN(1, 8)] = { PU1, 20 }, /* A8 */
5111 [RCAR_GP_PIN(1, 7)] = { PU1, 19 }, /* A7 */
5112 [RCAR_GP_PIN(1, 6)] = { PU1, 18 }, /* A6 */
5113 [RCAR_GP_PIN(1, 5)] = { PU1, 17 }, /* A5 */
5114 [RCAR_GP_PIN(1, 4)] = { PU1, 16 }, /* A4 */
5115 [RCAR_GP_PIN(1, 3)] = { PU1, 15 }, /* A3 */
5116 [RCAR_GP_PIN(1, 2)] = { PU1, 14 }, /* A2 */
5117 [RCAR_GP_PIN(1, 1)] = { PU1, 13 }, /* A1 */
5118 [RCAR_GP_PIN(1, 0)] = { PU1, 12 }, /* A0 */
5119 [RCAR_GP_PIN(2, 8)] = { PU1, 11 }, /* PWM2_A */
5120 [RCAR_GP_PIN(2, 7)] = { PU1, 10 }, /* PWM1_A */
5121 [RCAR_GP_PIN(2, 6)] = { PU1, 9 }, /* PWM0 */
5122 [RCAR_GP_PIN(2, 5)] = { PU1, 8 }, /* IRQ5 */
5123 [RCAR_GP_PIN(2, 4)] = { PU1, 7 }, /* IRQ4 */
5124 [RCAR_GP_PIN(2, 3)] = { PU1, 6 }, /* IRQ3 */
5125 [RCAR_GP_PIN(2, 2)] = { PU1, 5 }, /* IRQ2 */
5126 [RCAR_GP_PIN(2, 1)] = { PU1, 4 }, /* IRQ1 */
5127 [RCAR_GP_PIN(2, 0)] = { PU1, 3 }, /* IRQ0 */
5128 [RCAR_GP_PIN(2, 14)] = { PU1, 2 }, /* AVB_AVTP_CAPTURE_A */
5129 [RCAR_GP_PIN(2, 13)] = { PU1, 1 }, /* AVB_AVTP_MATCH_A */
5130 [RCAR_GP_PIN(2, 12)] = { PU1, 0 }, /* AVB_LINK */
5131
5132 [RCAR_GP_PIN(7, 3)] = { PU2, 29 }, /* HDMI1_CEC */
5133 [RCAR_GP_PIN(7, 2)] = { PU2, 28 }, /* HDMI0_CEC */
5134 [RCAR_GP_PIN(7, 1)] = { PU2, 27 }, /* AVS2 */
5135 [RCAR_GP_PIN(7, 0)] = { PU2, 26 }, /* AVS1 */
5136 [RCAR_GP_PIN(0, 15)] = { PU2, 25 }, /* D15 */
5137 [RCAR_GP_PIN(0, 14)] = { PU2, 24 }, /* D14 */
5138 [RCAR_GP_PIN(0, 13)] = { PU2, 23 }, /* D13 */
5139 [RCAR_GP_PIN(0, 12)] = { PU2, 22 }, /* D12 */
5140 [RCAR_GP_PIN(0, 11)] = { PU2, 21 }, /* D11 */
5141 [RCAR_GP_PIN(0, 10)] = { PU2, 20 }, /* D10 */
5142 [RCAR_GP_PIN(0, 9)] = { PU2, 19 }, /* D9 */
5143 [RCAR_GP_PIN(0, 8)] = { PU2, 18 }, /* D8 */
5144 [RCAR_GP_PIN(0, 7)] = { PU2, 17 }, /* D7 */
5145 [RCAR_GP_PIN(0, 6)] = { PU2, 16 }, /* D6 */
5146 [RCAR_GP_PIN(0, 5)] = { PU2, 15 }, /* D5 */
5147 [RCAR_GP_PIN(0, 4)] = { PU2, 14 }, /* D4 */
5148 [RCAR_GP_PIN(0, 3)] = { PU2, 13 }, /* D3 */
5149 [RCAR_GP_PIN(0, 2)] = { PU2, 12 }, /* D2 */
5150 [RCAR_GP_PIN(0, 1)] = { PU2, 11 }, /* D1 */
5151 [RCAR_GP_PIN(0, 0)] = { PU2, 10 }, /* D0 */
5152 [RCAR_GP_PIN(1, 27)] = { PU2, 8 }, /* EX_WAIT0_A */
5153 [RCAR_GP_PIN(1, 26)] = { PU2, 7 }, /* WE1_N */
5154 [RCAR_GP_PIN(1, 25)] = { PU2, 6 }, /* WE0_N */
5155 [RCAR_GP_PIN(1, 24)] = { PU2, 5 }, /* RD_WR_N */
5156 [RCAR_GP_PIN(1, 23)] = { PU2, 4 }, /* RD_N */
5157 [RCAR_GP_PIN(1, 22)] = { PU2, 3 }, /* BS_N */
5158 [RCAR_GP_PIN(1, 21)] = { PU2, 2 }, /* CS1_N_A26 */
5159 [RCAR_GP_PIN(1, 20)] = { PU2, 1 }, /* CS0_N */
5160
5161 [RCAR_GP_PIN(4, 9)] = { PU3, 31 }, /* SD3_DAT0 */
5162 [RCAR_GP_PIN(4, 8)] = { PU3, 30 }, /* SD3_CMD */
5163 [RCAR_GP_PIN(4, 7)] = { PU3, 29 }, /* SD3_CLK */
5164 [RCAR_GP_PIN(4, 6)] = { PU3, 28 }, /* SD2_DS */
5165 [RCAR_GP_PIN(4, 5)] = { PU3, 27 }, /* SD2_DAT3 */
5166 [RCAR_GP_PIN(4, 4)] = { PU3, 26 }, /* SD2_DAT2 */
5167 [RCAR_GP_PIN(4, 3)] = { PU3, 25 }, /* SD2_DAT1 */
5168 [RCAR_GP_PIN(4, 2)] = { PU3, 24 }, /* SD2_DAT0 */
5169 [RCAR_GP_PIN(4, 1)] = { PU3, 23 }, /* SD2_CMD */
5170 [RCAR_GP_PIN(4, 0)] = { PU3, 22 }, /* SD2_CLK */
5171 [RCAR_GP_PIN(3, 11)] = { PU3, 21 }, /* SD1_DAT3 */
5172 [RCAR_GP_PIN(3, 10)] = { PU3, 20 }, /* SD1_DAT2 */
5173 [RCAR_GP_PIN(3, 9)] = { PU3, 19 }, /* SD1_DAT1 */
5174 [RCAR_GP_PIN(3, 8)] = { PU3, 18 }, /* SD1_DAT0 */
5175 [RCAR_GP_PIN(3, 7)] = { PU3, 17 }, /* SD1_CMD */
5176 [RCAR_GP_PIN(3, 6)] = { PU3, 16 }, /* SD1_CLK */
5177 [RCAR_GP_PIN(3, 5)] = { PU3, 15 }, /* SD0_DAT3 */
5178 [RCAR_GP_PIN(3, 4)] = { PU3, 14 }, /* SD0_DAT2 */
5179 [RCAR_GP_PIN(3, 3)] = { PU3, 13 }, /* SD0_DAT1 */
5180 [RCAR_GP_PIN(3, 2)] = { PU3, 12 }, /* SD0_DAT0 */
5181 [RCAR_GP_PIN(3, 1)] = { PU3, 11 }, /* SD0_CMD */
5182 [RCAR_GP_PIN(3, 0)] = { PU3, 10 }, /* SD0_CLK */
5183
5184 [RCAR_GP_PIN(5, 19)] = { PU4, 31 }, /* MSIOF0_SS1 */
5185 [RCAR_GP_PIN(5, 18)] = { PU4, 30 }, /* MSIOF0_SYNC */
5186 [RCAR_GP_PIN(5, 17)] = { PU4, 29 }, /* MSIOF0_SCK */
5187 [RCAR_GP_PIN(5, 16)] = { PU4, 28 }, /* HRTS0_N */
5188 [RCAR_GP_PIN(5, 15)] = { PU4, 27 }, /* HCTS0_N */
5189 [RCAR_GP_PIN(5, 14)] = { PU4, 26 }, /* HTX0 */
5190 [RCAR_GP_PIN(5, 13)] = { PU4, 25 }, /* HRX0 */
5191 [RCAR_GP_PIN(5, 12)] = { PU4, 24 }, /* HSCK0 */
5192 [RCAR_GP_PIN(5, 11)] = { PU4, 23 }, /* RX2_A */
5193 [RCAR_GP_PIN(5, 10)] = { PU4, 22 }, /* TX2_A */
5194 [RCAR_GP_PIN(5, 9)] = { PU4, 21 }, /* SCK2 */
5195 [RCAR_GP_PIN(5, 8)] = { PU4, 20 }, /* RTS1_N_TANS */
5196 [RCAR_GP_PIN(5, 7)] = { PU4, 19 }, /* CTS1_N */
5197 [RCAR_GP_PIN(5, 6)] = { PU4, 18 }, /* TX1_A */
5198 [RCAR_GP_PIN(5, 5)] = { PU4, 17 }, /* RX1_A */
5199 [RCAR_GP_PIN(5, 4)] = { PU4, 16 }, /* RTS0_N_TANS */
5200 [RCAR_GP_PIN(5, 3)] = { PU4, 15 }, /* CTS0_N */
5201 [RCAR_GP_PIN(5, 2)] = { PU4, 14 }, /* TX0 */
5202 [RCAR_GP_PIN(5, 1)] = { PU4, 13 }, /* RX0 */
5203 [RCAR_GP_PIN(5, 0)] = { PU4, 12 }, /* SCK0 */
5204 [RCAR_GP_PIN(3, 15)] = { PU4, 11 }, /* SD1_WP */
5205 [RCAR_GP_PIN(3, 14)] = { PU4, 10 }, /* SD1_CD */
5206 [RCAR_GP_PIN(3, 13)] = { PU4, 9 }, /* SD0_WP */
5207 [RCAR_GP_PIN(3, 12)] = { PU4, 8 }, /* SD0_CD */
5208 [RCAR_GP_PIN(4, 17)] = { PU4, 7 }, /* SD3_DS */
5209 [RCAR_GP_PIN(4, 16)] = { PU4, 6 }, /* SD3_DAT7 */
5210 [RCAR_GP_PIN(4, 15)] = { PU4, 5 }, /* SD3_DAT6 */
5211 [RCAR_GP_PIN(4, 14)] = { PU4, 4 }, /* SD3_DAT5 */
5212 [RCAR_GP_PIN(4, 13)] = { PU4, 3 }, /* SD3_DAT4 */
5213 [RCAR_GP_PIN(4, 12)] = { PU4, 2 }, /* SD3_DAT3 */
5214 [RCAR_GP_PIN(4, 11)] = { PU4, 1 }, /* SD3_DAT2 */
5215 [RCAR_GP_PIN(4, 10)] = { PU4, 0 }, /* SD3_DAT1 */
5216
5217 [RCAR_GP_PIN(6, 24)] = { PU5, 31 }, /* USB0_PWEN */
5218 [RCAR_GP_PIN(6, 23)] = { PU5, 30 }, /* AUDIO_CLKB_B */
5219 [RCAR_GP_PIN(6, 22)] = { PU5, 29 }, /* AUDIO_CLKA_A */
5220 [RCAR_GP_PIN(6, 21)] = { PU5, 28 }, /* SSI_SDATA9_A */
5221 [RCAR_GP_PIN(6, 20)] = { PU5, 27 }, /* SSI_SDATA8 */
5222 [RCAR_GP_PIN(6, 19)] = { PU5, 26 }, /* SSI_SDATA7 */
5223 [RCAR_GP_PIN(6, 18)] = { PU5, 25 }, /* SSI_WS78 */
5224 [RCAR_GP_PIN(6, 17)] = { PU5, 24 }, /* SSI_SCK78 */
5225 [RCAR_GP_PIN(6, 16)] = { PU5, 23 }, /* SSI_SDATA6 */
5226 [RCAR_GP_PIN(6, 15)] = { PU5, 22 }, /* SSI_WS6 */
5227 [RCAR_GP_PIN(6, 14)] = { PU5, 21 }, /* SSI_SCK6 */
5228 [RCAR_GP_PIN(6, 13)] = { PU5, 20 }, /* SSI_SDATA5 */
5229 [RCAR_GP_PIN(6, 12)] = { PU5, 19 }, /* SSI_WS5 */
5230 [RCAR_GP_PIN(6, 11)] = { PU5, 18 }, /* SSI_SCK5 */
5231 [RCAR_GP_PIN(6, 10)] = { PU5, 17 }, /* SSI_SDATA4 */
5232 [RCAR_GP_PIN(6, 9)] = { PU5, 16 }, /* SSI_WS4 */
5233 [RCAR_GP_PIN(6, 8)] = { PU5, 15 }, /* SSI_SCK4 */
5234 [RCAR_GP_PIN(6, 7)] = { PU5, 14 }, /* SSI_SDATA3 */
5235 [RCAR_GP_PIN(6, 6)] = { PU5, 13 }, /* SSI_WS34 */
5236 [RCAR_GP_PIN(6, 5)] = { PU5, 12 }, /* SSI_SCK34 */
5237 [RCAR_GP_PIN(6, 4)] = { PU5, 11 }, /* SSI_SDATA2_A */
5238 [RCAR_GP_PIN(6, 3)] = { PU5, 10 }, /* SSI_SDATA1_A */
5239 [RCAR_GP_PIN(6, 2)] = { PU5, 9 }, /* SSI_SDATA0 */
5240 [RCAR_GP_PIN(6, 1)] = { PU5, 8 }, /* SSI_WS01239 */
5241 [RCAR_GP_PIN(6, 0)] = { PU5, 7 }, /* SSI_SCK01239 */
5242 [RCAR_GP_PIN(5, 25)] = { PU5, 5 }, /* MLB_DAT */
5243 [RCAR_GP_PIN(5, 24)] = { PU5, 4 }, /* MLB_SIG */
5244 [RCAR_GP_PIN(5, 23)] = { PU5, 3 }, /* MLB_CLK */
5245 [RCAR_GP_PIN(5, 22)] = { PU5, 2 }, /* MSIOF0_RXD */
5246 [RCAR_GP_PIN(5, 21)] = { PU5, 1 }, /* MSIOF0_SS2 */
5247 [RCAR_GP_PIN(5, 20)] = { PU5, 0 }, /* MSIOF0_TXD */
5248
5249 [RCAR_GP_PIN(6, 31)] = { PU6, 6 }, /* USB31_OVC */
5250 [RCAR_GP_PIN(6, 30)] = { PU6, 5 }, /* USB31_PWEN */
5251 [RCAR_GP_PIN(6, 29)] = { PU6, 4 }, /* USB30_OVC */
5252 [RCAR_GP_PIN(6, 28)] = { PU6, 3 }, /* USB30_PWEN */
5253 [RCAR_GP_PIN(6, 27)] = { PU6, 2 }, /* USB1_OVC */
5254 [RCAR_GP_PIN(6, 26)] = { PU6, 1 }, /* USB1_PWEN */
5255 [RCAR_GP_PIN(6, 25)] = { PU6, 0 }, /* USB0_OVC */
5256};
5257
5258static unsigned int r8a7795_pinmux_get_bias(struct sh_pfc *pfc,
5259 unsigned int pin)
5260{
5261 u32 reg;
5262 u32 bit;
5263
5264 if (WARN_ON_ONCE(!pullups[pin].reg))
5265 return PIN_CONFIG_BIAS_DISABLE;
5266
5267 reg = pullups[pin].reg;
5268 bit = BIT(pullups[pin].bit);
5269
5270 if (sh_pfc_read_reg(pfc, PUEN + reg, 32) & bit) {
5271 if (sh_pfc_read_reg(pfc, PUD + reg, 32) & bit)
5272 return PIN_CONFIG_BIAS_PULL_UP;
5273 else
5274 return PIN_CONFIG_BIAS_PULL_DOWN;
5275 } else
5276 return PIN_CONFIG_BIAS_DISABLE;
5277}
5278
5279static void r8a7795_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5280 unsigned int bias)
5281{
5282 u32 enable, updown;
5283 u32 reg;
5284 u32 bit;
5285
5286 if (WARN_ON_ONCE(!pullups[pin].reg))
5287 return;
5288
5289 reg = pullups[pin].reg;
5290 bit = BIT(pullups[pin].bit);
5291
5292 enable = sh_pfc_read_reg(pfc, PUEN + reg, 32) & ~bit;
5293 if (bias != PIN_CONFIG_BIAS_DISABLE)
5294 enable |= bit;
5295
5296 updown = sh_pfc_read_reg(pfc, PUD + reg, 32) & ~bit;
5297 if (bias == PIN_CONFIG_BIAS_PULL_UP)
5298 updown |= bit;
5299
5300 sh_pfc_write_reg(pfc, PUD + reg, 32, updown);
5301 sh_pfc_write_reg(pfc, PUEN + reg, 32, enable);
5302}
5303
e9eace32
WS
5304static const struct sh_pfc_soc_operations r8a7795_pinmux_ops = {
5305 .pin_to_pocctrl = r8a7795_pin_to_pocctrl,
56065524
UH
5306 .get_bias = r8a7795_pinmux_get_bias,
5307 .set_bias = r8a7795_pinmux_set_bias,
e9eace32
WS
5308};
5309
0b0ffc96
TK
5310const struct sh_pfc_soc_info r8a7795_pinmux_info = {
5311 .name = "r8a77950_pfc",
e9eace32 5312 .ops = &r8a7795_pinmux_ops,
0b0ffc96
TK
5313 .unlock_reg = 0xe6060000, /* PMMR */
5314
5315 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5316
5317 .pins = pinmux_pins,
5318 .nr_pins = ARRAY_SIZE(pinmux_pins),
5319 .groups = pinmux_groups,
5320 .nr_groups = ARRAY_SIZE(pinmux_groups),
5321 .functions = pinmux_functions,
5322 .nr_functions = ARRAY_SIZE(pinmux_functions),
5323
5324 .cfg_regs = pinmux_config_regs,
92e6d9a2 5325 .drive_regs = pinmux_drive_regs,
0b0ffc96 5326
b8b47d67
GU
5327 .pinmux_data = pinmux_data,
5328 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
0b0ffc96 5329};