]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pinctrl/sh-pfc/pfc-r8a7796.c
pinctrl: sh-pfc: r8a7796: Add Audio clock pin support
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / sh-pfc / pfc-r8a7796.c
CommitLineData
f9aece73
TK
1/*
2 * R8A7796 processor support - PFC hardware block.
3 *
4 * Copyright (C) 2016 Renesas Electronics Corp.
5 *
6 * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7795.c
7 *
8 * R-Car Gen3 processor support - PFC hardware block.
9 *
10 * Copyright (C) 2015 Renesas Electronics Corporation
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; version 2 of the License.
15 */
16
17#include <linux/kernel.h>
18
19#include "core.h"
20#include "sh_pfc.h"
21
2d40bd24
NS
22#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | \
23 SH_PFC_PIN_CFG_PULL_UP | \
24 SH_PFC_PIN_CFG_PULL_DOWN)
9e35d6fa 25
f9aece73 26#define CPU_ALL_PORT(fn, sfx) \
9e35d6fa
NS
27 PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
28 PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS), \
29 PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
31 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
33 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
34 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
36 PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
37 PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
38 PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
f9aece73
TK
39/*
40 * F_() : just information
41 * FM() : macro for FN_xxx / xxx_MARK
42 */
43
44/* GPSR0 */
45#define GPSR0_15 F_(D15, IP7_11_8)
46#define GPSR0_14 F_(D14, IP7_7_4)
47#define GPSR0_13 F_(D13, IP7_3_0)
48#define GPSR0_12 F_(D12, IP6_31_28)
49#define GPSR0_11 F_(D11, IP6_27_24)
50#define GPSR0_10 F_(D10, IP6_23_20)
51#define GPSR0_9 F_(D9, IP6_19_16)
52#define GPSR0_8 F_(D8, IP6_15_12)
53#define GPSR0_7 F_(D7, IP6_11_8)
54#define GPSR0_6 F_(D6, IP6_7_4)
55#define GPSR0_5 F_(D5, IP6_3_0)
56#define GPSR0_4 F_(D4, IP5_31_28)
57#define GPSR0_3 F_(D3, IP5_27_24)
58#define GPSR0_2 F_(D2, IP5_23_20)
59#define GPSR0_1 F_(D1, IP5_19_16)
60#define GPSR0_0 F_(D0, IP5_15_12)
61
62/* GPSR1 */
63#define GPSR1_28 FM(CLKOUT)
64#define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
65#define GPSR1_26 F_(WE1_N, IP5_7_4)
66#define GPSR1_25 F_(WE0_N, IP5_3_0)
67#define GPSR1_24 F_(RD_WR_N, IP4_31_28)
68#define GPSR1_23 F_(RD_N, IP4_27_24)
69#define GPSR1_22 F_(BS_N, IP4_23_20)
70#define GPSR1_21 F_(CS1_N_A26, IP4_19_16)
71#define GPSR1_20 F_(CS0_N, IP4_15_12)
72#define GPSR1_19 F_(A19, IP4_11_8)
73#define GPSR1_18 F_(A18, IP4_7_4)
74#define GPSR1_17 F_(A17, IP4_3_0)
75#define GPSR1_16 F_(A16, IP3_31_28)
76#define GPSR1_15 F_(A15, IP3_27_24)
77#define GPSR1_14 F_(A14, IP3_23_20)
78#define GPSR1_13 F_(A13, IP3_19_16)
79#define GPSR1_12 F_(A12, IP3_15_12)
80#define GPSR1_11 F_(A11, IP3_11_8)
81#define GPSR1_10 F_(A10, IP3_7_4)
82#define GPSR1_9 F_(A9, IP3_3_0)
83#define GPSR1_8 F_(A8, IP2_31_28)
84#define GPSR1_7 F_(A7, IP2_27_24)
85#define GPSR1_6 F_(A6, IP2_23_20)
86#define GPSR1_5 F_(A5, IP2_19_16)
87#define GPSR1_4 F_(A4, IP2_15_12)
88#define GPSR1_3 F_(A3, IP2_11_8)
89#define GPSR1_2 F_(A2, IP2_7_4)
90#define GPSR1_1 F_(A1, IP2_3_0)
91#define GPSR1_0 F_(A0, IP1_31_28)
92
93/* GPSR2 */
94#define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
95#define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
96#define GPSR2_12 F_(AVB_LINK, IP0_15_12)
97#define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
98#define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
99#define GPSR2_9 F_(AVB_MDC, IP0_3_0)
100#define GPSR2_8 F_(PWM2_A, IP1_27_24)
101#define GPSR2_7 F_(PWM1_A, IP1_23_20)
102#define GPSR2_6 F_(PWM0, IP1_19_16)
103#define GPSR2_5 F_(IRQ5, IP1_15_12)
104#define GPSR2_4 F_(IRQ4, IP1_11_8)
105#define GPSR2_3 F_(IRQ3, IP1_7_4)
106#define GPSR2_2 F_(IRQ2, IP1_3_0)
107#define GPSR2_1 F_(IRQ1, IP0_31_28)
108#define GPSR2_0 F_(IRQ0, IP0_27_24)
109
110/* GPSR3 */
111#define GPSR3_15 F_(SD1_WP, IP11_23_20)
112#define GPSR3_14 F_(SD1_CD, IP11_19_16)
113#define GPSR3_13 F_(SD0_WP, IP11_15_12)
114#define GPSR3_12 F_(SD0_CD, IP11_11_8)
115#define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
116#define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
117#define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
118#define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
119#define GPSR3_7 F_(SD1_CMD, IP8_15_12)
120#define GPSR3_6 F_(SD1_CLK, IP8_11_8)
121#define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
122#define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
123#define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
124#define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
125#define GPSR3_1 F_(SD0_CMD, IP7_23_20)
126#define GPSR3_0 F_(SD0_CLK, IP7_19_16)
127
128/* GPSR4 */
0f866a96
GU
129#define GPSR4_17 F_(SD3_DS, IP11_7_4)
130#define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
131#define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
132#define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
133#define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
f9aece73
TK
134#define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
135#define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
136#define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
137#define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
138#define GPSR4_8 F_(SD3_CMD, IP10_3_0)
139#define GPSR4_7 F_(SD3_CLK, IP9_31_28)
0f866a96
GU
140#define GPSR4_6 F_(SD2_DS, IP9_27_24)
141#define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
142#define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
143#define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
144#define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
f9aece73
TK
145#define GPSR4_1 F_(SD2_CMD, IP9_7_4)
146#define GPSR4_0 F_(SD2_CLK, IP9_3_0)
147
148/* GPSR5 */
149#define GPSR5_25 F_(MLB_DAT, IP14_19_16)
150#define GPSR5_24 F_(MLB_SIG, IP14_15_12)
151#define GPSR5_23 F_(MLB_CLK, IP14_11_8)
152#define GPSR5_22 FM(MSIOF0_RXD)
153#define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
154#define GPSR5_20 FM(MSIOF0_TXD)
155#define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
156#define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
157#define GPSR5_17 FM(MSIOF0_SCK)
158#define GPSR5_16 F_(HRTS0_N, IP13_27_24)
159#define GPSR5_15 F_(HCTS0_N, IP13_23_20)
160#define GPSR5_14 F_(HTX0, IP13_19_16)
161#define GPSR5_13 F_(HRX0, IP13_15_12)
162#define GPSR5_12 F_(HSCK0, IP13_11_8)
163#define GPSR5_11 F_(RX2_A, IP13_7_4)
164#define GPSR5_10 F_(TX2_A, IP13_3_0)
165#define GPSR5_9 F_(SCK2, IP12_31_28)
166#define GPSR5_8 F_(RTS1_N_TANS, IP12_27_24)
167#define GPSR5_7 F_(CTS1_N, IP12_23_20)
168#define GPSR5_6 F_(TX1_A, IP12_19_16)
169#define GPSR5_5 F_(RX1_A, IP12_15_12)
170#define GPSR5_4 F_(RTS0_N_TANS, IP12_11_8)
171#define GPSR5_3 F_(CTS0_N, IP12_7_4)
172#define GPSR5_2 F_(TX0, IP12_3_0)
173#define GPSR5_1 F_(RX0, IP11_31_28)
174#define GPSR5_0 F_(SCK0, IP11_27_24)
175
176/* GPSR6 */
177#define GPSR6_31 F_(GP6_31, IP18_7_4)
178#define GPSR6_30 F_(GP6_30, IP18_3_0)
179#define GPSR6_29 F_(USB30_OVC, IP17_31_28)
180#define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
181#define GPSR6_27 F_(USB1_OVC, IP17_23_20)
182#define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
183#define GPSR6_25 F_(USB0_OVC, IP17_15_12)
184#define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
185#define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
186#define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
187#define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
188#define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
189#define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
190#define GPSR6_18 F_(SSI_WS78, IP16_19_16)
191#define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
192#define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
193#define GPSR6_15 F_(SSI_WS6, IP16_7_4)
194#define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
195#define GPSR6_13 FM(SSI_SDATA5)
196#define GPSR6_12 FM(SSI_WS5)
197#define GPSR6_11 FM(SSI_SCK5)
198#define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
199#define GPSR6_9 F_(SSI_WS4, IP15_27_24)
200#define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
201#define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
07073b88
KM
202#define GPSR6_6 F_(SSI_WS349, IP15_15_12)
203#define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
f9aece73
TK
204#define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
205#define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
206#define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
54040326
KM
207#define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
208#define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
f9aece73
TK
209
210/* GPSR7 */
211#define GPSR7_3 FM(GP7_03)
212#define GPSR7_2 FM(HDMI0_CEC)
213#define GPSR7_1 FM(AVS2)
214#define GPSR7_0 FM(AVS1)
215
216
217/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
218#define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219#define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220#define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221#define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222#define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223#define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_TANS_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224#define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225#define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226#define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227#define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228#define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229#define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) F_(0, 0) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230#define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231#define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232#define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233#define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234#define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235#define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236#define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237#define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238#define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239#define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240#define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241#define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242#define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243#define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_TANS_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244#define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245
246/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
247#define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
248#define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249#define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250#define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251#define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252#define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253#define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254#define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255#define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256#define IP4_19_16 FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257#define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258#define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259#define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260#define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261#define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N_TANS) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262#define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263#define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264#define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265#define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266#define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267#define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268#define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269#define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270#define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271#define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272#define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273#define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274#define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_TANS_C)FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275#define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276
277/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
278#define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279#define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280#define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281#define IP7_15_12 FM(FSCLKST) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283#define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287#define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288#define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289#define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290#define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP9_3_0 FM(SD2_CLK) F_(0, 0) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295#define IP9_7_4 FM(SD2_CMD) F_(0, 0) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP9_11_8 FM(SD2_DAT0) F_(0, 0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP9_15_12 FM(SD2_DAT1) F_(0, 0) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298#define IP9_19_16 FM(SD2_DAT2) F_(0, 0) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299#define IP9_23_20 FM(SD2_DAT3) F_(0, 0) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300#define IP9_27_24 FM(SD2_DS) F_(0, 0) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP9_31_28 FM(SD3_CLK) F_(0, 0) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP10_3_0 FM(SD3_CMD) F_(0, 0) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303#define IP10_7_4 FM(SD3_DAT0) F_(0, 0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304#define IP10_11_8 FM(SD3_DAT1) F_(0, 0) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305#define IP10_15_12 FM(SD3_DAT2) F_(0, 0) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306#define IP10_19_16 FM(SD3_DAT3) F_(0, 0) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) F_(0, 0) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) F_(0, 0) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) F_(0, 0) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) F_(0, 0) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311#define IP11_7_4 FM(SD3_DS) F_(0, 0) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312#define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313
314/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
315#define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316#define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318#define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319#define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320#define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321#define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP12_11_8 FM(RTS0_N_TANS) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) FM(FSO_TOE_A) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324#define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325#define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326#define IP12_27_24 FM(RTS1_N_TANS) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328#define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330#define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331#define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332#define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333#define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334#define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335#define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
336#define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340#define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
54040326
KM
341#define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342#define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
f9aece73
TK
343
344/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
345#define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
07073b88
KM
348#define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349#define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
f9aece73
TK
350#define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351#define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352#define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353#define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354#define IP16_3_0 FM(SSI_SCK6) F_(0, 0) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355#define IP16_7_4 FM(SSI_WS6) F_(0, 0) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356#define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357#define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358#define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359#define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360#define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361#define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
362#define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
363#define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364#define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
365#define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
366#define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
367#define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
368#define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
369#define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_B) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370#define IP18_3_0 FM(GP6_30) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) FM(FSO_CFE_0_A) FM(TPU0TO2) F_(0, 0) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0)
371#define IP18_7_4 FM(GP6_31) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) FM(FSO_CFE_1_A) FM(TPU0TO3) F_(0, 0) FM(FMIN_C) FM(FMIN_D) F_(0, 0)
372
373#define PINMUX_GPSR \
374\
375 GPSR6_31 \
376 GPSR6_30 \
377 GPSR6_29 \
378 GPSR1_28 GPSR6_28 \
379 GPSR1_27 GPSR6_27 \
380 GPSR1_26 GPSR6_26 \
381 GPSR1_25 GPSR5_25 GPSR6_25 \
382 GPSR1_24 GPSR5_24 GPSR6_24 \
383 GPSR1_23 GPSR5_23 GPSR6_23 \
384 GPSR1_22 GPSR5_22 GPSR6_22 \
385 GPSR1_21 GPSR5_21 GPSR6_21 \
386 GPSR1_20 GPSR5_20 GPSR6_20 \
387 GPSR1_19 GPSR5_19 GPSR6_19 \
388 GPSR1_18 GPSR5_18 GPSR6_18 \
389 GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
390 GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
391GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
392GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
393GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
394GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
395GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
396GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
397GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
398GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
399GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
400GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
401GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
402GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
403GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
404GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
405GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
406GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
407
408#define PINMUX_IPSR \
409\
410FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
411FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
412FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
413FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
414FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
415FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
416FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
417FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
418\
419FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
420FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
421FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
422FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
423FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
424FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
425FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
426FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
427\
428FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
429FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
430FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
431FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
432FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
433FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
434FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
435FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
436\
437FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
438FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
439FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
440FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
441FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
442FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
443FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
444FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
445\
446FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
447FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
448FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
449FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
450FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
451FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
452FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
453FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
454
455/* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
456#define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
457#define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
458#define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
459#define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
460#define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
461#define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
462#define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
463#define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
464#define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
465#define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
466#define MOD_SEL0_15 FM(SEL_FSO_0) FM(SEL_FSO_1)
467#define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
468#define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
469#define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
470#define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
471#define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
472#define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
473#define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
474#define MOD_SEL0_4_3 FM(SEL_ADG_A_0) FM(SEL_ADG_A_1) FM(SEL_ADG_A_2) FM(SEL_ADG_A_3)
475#define MOD_SEL0_2 FM(SEL_5LINE_0) FM(SEL_5LINE_1)
476
477/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
478#define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
479#define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
480#define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
481#define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
482#define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
483#define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
484#define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
485#define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
486#define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
487#define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
488#define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
489#define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
490#define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
491#define MOD_SEL1_10 FM(SEL_SATA_0) FM(SEL_SATA_1)
492#define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
493#define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
494#define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
495#define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
496#define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
497#define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
498#define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
499#define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
500
501/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
502#define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
503#define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
504#define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
505#define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
506#define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
507#define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
508#define MOD_SEL2_22 FM(SEL_NDF_0) FM(SEL_NDF_1)
509#define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
510#define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
511#define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
512#define MOD_SEL2_18 FM(SEL_ADG_B_0) FM(SEL_ADG_B_1)
513#define MOD_SEL2_17 FM(SEL_ADG_C_0) FM(SEL_ADG_C_1)
514#define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
515
516#define PINMUX_MOD_SELS \
517\
518MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
519 MOD_SEL2_30 \
520 MOD_SEL1_29_28_27 MOD_SEL2_29 \
521MOD_SEL0_28_27 MOD_SEL2_28_27 \
522MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
523 MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
524MOD_SEL0_23 MOD_SEL1_23_22_21 \
525MOD_SEL0_22 MOD_SEL2_22 \
526MOD_SEL0_21 MOD_SEL2_21 \
527MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
528MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
529MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
530 MOD_SEL2_17 \
531MOD_SEL0_16 MOD_SEL1_16 \
532MOD_SEL0_15 MOD_SEL1_15_14 \
533MOD_SEL0_14_13 \
534 MOD_SEL1_13 \
535MOD_SEL0_12 MOD_SEL1_12 \
536MOD_SEL0_11 MOD_SEL1_11 \
537MOD_SEL0_10 MOD_SEL1_10 \
538MOD_SEL0_9_8 MOD_SEL1_9 \
539MOD_SEL0_7_6 \
540 MOD_SEL1_6 \
541MOD_SEL0_5 MOD_SEL1_5 \
542MOD_SEL0_4_3 MOD_SEL1_4 \
543 MOD_SEL1_3 \
544MOD_SEL0_2 MOD_SEL1_2 \
545 MOD_SEL1_1 \
546 MOD_SEL1_0 MOD_SEL2_0
547
9e35d6fa
NS
548/*
549 * These pins are not able to be muxed but have other properties
550 * that can be set, such as drive-strength or pull-up/pull-down enable.
551 */
552#define PINMUX_STATIC \
553 FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
554 FM(QSPI0_IO2) FM(QSPI0_IO3) \
555 FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
556 FM(QSPI1_IO2) FM(QSPI1_IO3) \
557 FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
558 FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
559 FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
560 FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
561 FM(PRESETOUT) \
562 FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) \
2d40bd24 563 FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
9e35d6fa 564
f9aece73
TK
565enum {
566 PINMUX_RESERVED = 0,
567
568 PINMUX_DATA_BEGIN,
569 GP_ALL(DATA),
570 PINMUX_DATA_END,
571
572#define F_(x, y)
573#define FM(x) FN_##x,
574 PINMUX_FUNCTION_BEGIN,
575 GP_ALL(FN),
576 PINMUX_GPSR
577 PINMUX_IPSR
578 PINMUX_MOD_SELS
579 PINMUX_FUNCTION_END,
580#undef F_
581#undef FM
582
583#define F_(x, y)
584#define FM(x) x##_MARK,
585 PINMUX_MARK_BEGIN,
586 PINMUX_GPSR
587 PINMUX_IPSR
588 PINMUX_MOD_SELS
9e35d6fa 589 PINMUX_STATIC
f9aece73
TK
590 PINMUX_MARK_END,
591#undef F_
592#undef FM
593};
594
595static const u16 pinmux_data[] = {
596 PINMUX_DATA_GP_ALL(),
597
598 PINMUX_SINGLE(AVS1),
599 PINMUX_SINGLE(AVS2),
600 PINMUX_SINGLE(CLKOUT),
601 PINMUX_SINGLE(GP7_03),
602 PINMUX_SINGLE(HDMI0_CEC),
603 PINMUX_SINGLE(MSIOF0_RXD),
604 PINMUX_SINGLE(MSIOF0_SCK),
605 PINMUX_SINGLE(MSIOF0_TXD),
606 PINMUX_SINGLE(SSI_SCK5),
607 PINMUX_SINGLE(SSI_SDATA5),
608 PINMUX_SINGLE(SSI_WS5),
609
610 /* IPSR0 */
611 PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
612 PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
613
614 PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
615 PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
616 PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
617
618 PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
619 PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
620 PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
621
622 PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
623 PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
624 PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
625
626 PINMUX_IPSR_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, SEL_ETHERAVB_0),
627 PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_RXD_C, SEL_MSIOF2_2),
628 PINMUX_IPSR_MSEL(IP0_19_16, CTS4_N_A, SEL_SCIF4_0),
629
630 PINMUX_IPSR_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
631 PINMUX_IPSR_MSEL(IP0_23_20, MSIOF2_TXD_C, SEL_MSIOF2_2),
632 PINMUX_IPSR_MSEL(IP0_23_20, RTS4_N_TANS_A, SEL_SCIF4_0),
633
634 PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
635 PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
636 PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
637 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
638 PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
639 PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
640 PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
641
642 PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
643 PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
644 PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
645 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
646 PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
647 PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
648 PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS1_E, SEL_MSIOF3_4),
649
650 /* IPSR1 */
651 PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
652 PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
653 PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
654 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
655 PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
656 PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
657
658 PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
659 PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
660 PINMUX_IPSR_GPSR(IP1_7_4, A25),
661 PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
662 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
663 PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
664 PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
665
666 PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
667 PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
668 PINMUX_IPSR_GPSR(IP1_11_8, A24),
669 PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
670 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
671 PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
672 PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
673
674 PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
675 PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
676 PINMUX_IPSR_GPSR(IP1_15_12, A23),
677 PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
678 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
679 PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
680 PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
681
682 PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
683 PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
684 PINMUX_IPSR_GPSR(IP1_19_16, A22),
685 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
686 PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
687
688 PINMUX_IPSR_MSEL(IP1_23_20, PWM1_A, SEL_PWM1_0),
689 PINMUX_IPSR_GPSR(IP1_23_20, A21),
690 PINMUX_IPSR_MSEL(IP1_23_20, HRX3_D, SEL_HSCIF3_3),
691 PINMUX_IPSR_MSEL(IP1_23_20, VI4_DATA7_B, SEL_VIN4_1),
692 PINMUX_IPSR_MSEL(IP1_23_20, IERX_B, SEL_IEBUS_1),
693
694 PINMUX_IPSR_MSEL(IP1_27_24, PWM2_A, SEL_PWM2_0),
695 PINMUX_IPSR_GPSR(IP1_27_24, A20),
696 PINMUX_IPSR_MSEL(IP1_27_24, HTX3_D, SEL_HSCIF3_3),
697 PINMUX_IPSR_MSEL(IP1_27_24, IETX_B, SEL_IEBUS_1),
698
699 PINMUX_IPSR_GPSR(IP1_31_28, A0),
700 PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
701 PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
702 PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
703 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
704 PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
705
706 /* IPSR2 */
707 PINMUX_IPSR_GPSR(IP2_3_0, A1),
708 PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
709 PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
710 PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
711 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
712 PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
713
714 PINMUX_IPSR_GPSR(IP2_7_4, A2),
715 PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
716 PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
717 PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
718 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
719 PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
720
721 PINMUX_IPSR_GPSR(IP2_11_8, A3),
722 PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
723 PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
724 PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
725 PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
726 PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
727
728 PINMUX_IPSR_GPSR(IP2_15_12, A4),
729 PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
730 PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
731 PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
732 PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
733 PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
734
735 PINMUX_IPSR_GPSR(IP2_19_16, A5),
736 PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
737 PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
738 PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
739 PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
740 PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
741 PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
742
743 PINMUX_IPSR_GPSR(IP2_23_20, A6),
744 PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
745 PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
746 PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
747 PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
748 PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
749 PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
750
751 PINMUX_IPSR_GPSR(IP2_27_24, A7),
752 PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
753 PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
754 PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
755 PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
756 PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
757 PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
758
759 PINMUX_IPSR_GPSR(IP2_31_28, A8),
760 PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
761 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
762 PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
763 PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
764 PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
765 PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
766
767 /* IPSR3 */
768 PINMUX_IPSR_GPSR(IP3_3_0, A9),
769 PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
770 PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
771 PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
772
773 PINMUX_IPSR_GPSR(IP3_7_4, A10),
774 PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
775 PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_TANS_B, SEL_SCIF4_1),
776 PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
777
778 PINMUX_IPSR_GPSR(IP3_11_8, A11),
779 PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
780 PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
781 PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
782 PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
783 PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
784 PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
785 PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
786 PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
787
788 PINMUX_IPSR_GPSR(IP3_15_12, A12),
789 PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
790 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
791 PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
792 PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
793 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
794
795 PINMUX_IPSR_GPSR(IP3_19_16, A13),
796 PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
797 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
798 PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
799 PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
800 PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
801
802 PINMUX_IPSR_GPSR(IP3_23_20, A14),
803 PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
804 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
805 PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
806 PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
807 PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
808
809 PINMUX_IPSR_GPSR(IP3_27_24, A15),
810 PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
811 PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
812 PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
813 PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
814 PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
815
816 PINMUX_IPSR_GPSR(IP3_31_28, A16),
817 PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
818 PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
819 PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
820
821 /* IPSR4 */
822 PINMUX_IPSR_GPSR(IP4_3_0, A17),
823 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
824 PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
825 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
826
827 PINMUX_IPSR_GPSR(IP4_7_4, A18),
828 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
829 PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
830 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
831
832 PINMUX_IPSR_GPSR(IP4_11_8, A19),
833 PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
834 PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
835 PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
836
837 PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
838 PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
839
840 PINMUX_IPSR_GPSR(IP4_19_16, CS1_N_A26),
841 PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
842 PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
843
844 PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
845 PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
846 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
847 PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
848 PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
849 PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
850 PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
851 PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
852
853 PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
854 PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
855 PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
856 PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
857 PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
858 PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
859
860 PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
861 PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
862 PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
863 PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
864 PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
865 PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
866
867 /* IPSR5 */
868 PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
869 PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
870 PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
871 PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
872 PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
873 PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
874 PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
875
876 PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
877 PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
878 PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N_TANS),
879 PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
880 PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
881 PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
882 PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
883 PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
884
885 PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
886 PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
887 PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
888 PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
889
890 PINMUX_IPSR_GPSR(IP5_15_12, D0),
891 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
892 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
893 PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
894 PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
895
896 PINMUX_IPSR_GPSR(IP5_19_16, D1),
897 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
898 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
899 PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
900 PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
901
902 PINMUX_IPSR_GPSR(IP5_23_20, D2),
903 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
904 PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
905 PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
906
907 PINMUX_IPSR_GPSR(IP5_27_24, D3),
908 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
909 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
910 PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
911
912 PINMUX_IPSR_GPSR(IP5_31_28, D4),
913 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
914 PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
915 PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
916
917 /* IPSR6 */
918 PINMUX_IPSR_GPSR(IP6_3_0, D5),
919 PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
920 PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
921 PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
922
923 PINMUX_IPSR_GPSR(IP6_7_4, D6),
924 PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
925 PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
926 PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
927
928 PINMUX_IPSR_GPSR(IP6_11_8, D7),
929 PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
930 PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
931 PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
932
933 PINMUX_IPSR_GPSR(IP6_15_12, D8),
934 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
935 PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
936 PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
937 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
938 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
939
940 PINMUX_IPSR_GPSR(IP6_19_16, D9),
941 PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
942 PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
943 PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
944 PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
945
946 PINMUX_IPSR_GPSR(IP6_23_20, D10),
947 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
948 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
949 PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
950 PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
951 PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
952 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
953
954 PINMUX_IPSR_GPSR(IP6_27_24, D11),
955 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
956 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
957 PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
958 PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
959 PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
960 PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
961
962 PINMUX_IPSR_GPSR(IP6_31_28, D12),
963 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
964 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
965 PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
966 PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
967 PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
968
969 /* IPSR7 */
970 PINMUX_IPSR_GPSR(IP7_3_0, D13),
971 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
972 PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
973 PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
974 PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
975 PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
976
977 PINMUX_IPSR_GPSR(IP7_7_4, D14),
978 PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
979 PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
980 PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
981 PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
982 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
983 PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
984
985 PINMUX_IPSR_GPSR(IP7_11_8, D15),
986 PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
987 PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
988 PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
989 PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
990 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
991 PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
992
993 PINMUX_IPSR_GPSR(IP7_15_12, FSCLKST),
994
995 PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
996 PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
997 PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
998
999 PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
1000 PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
1001 PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
1002
1003 PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
1004 PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
1005 PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
1006 PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
1007
1008 PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
1009 PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
1010 PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
1011 PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
1012
1013 /* IPSR8 */
1014 PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
1015 PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
1016 PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
1017 PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
1018
1019 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
1020 PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
1021 PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
1022 PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
1023
1024 PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
1025 PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
1026 PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
1027
1028 PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
1029 PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
1030 PINMUX_IPSR_MSEL(IP8_15_12, NFCE_N_B, SEL_NDF_1),
1031 PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
1032 PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
1033
1034 PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
1035 PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
1036 PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
1037 PINMUX_IPSR_MSEL(IP8_19_16, NFWP_N_B, SEL_NDF_1),
1038 PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
1039 PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
1040
1041 PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
1042 PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
1043 PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
1044 PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDF_1),
1045 PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
1046 PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
1047
1048 PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1049 PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
1050 PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
1051 PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDF_1),
1052 PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1053 PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1054
1055 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1056 PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
1057 PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
1058 PINMUX_IPSR_MSEL(IP8_31_28, NFRB_N_B, SEL_NDF_1),
1059 PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1060 PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1061
1062 /* IPSR9 */
1063 PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
1064 PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
1065
1066 PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
1067 PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
1068
1069 PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
1070 PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
1071
1072 PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
1073 PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
1074
1075 PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
1076 PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
1077
1078 PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
1079 PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
1080
1081 PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
1082 PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
1083
1084 PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
1085 PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
1086
1087 /* IPSR10 */
1088 PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
1089 PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
1090
1091 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
1092 PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
1093
1094 PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
1095 PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
1096
1097 PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
1098 PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
1099
1100 PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
1101 PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
1102
1103 PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
1104 PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
1105 PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
1106
1107 PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
1108 PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
1109 PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
1110
1111 PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
1112 PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
1113 PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
1114
1115 /* IPSR11 */
1116 PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
1117 PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
1118 PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
1119
1120 PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
1121 PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
1122
1123 PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
1124 PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
1125 PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1126
1127 PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
1128 PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
1129
1130 PINMUX_IPSR_GPSR(IP11_19_16, SD1_CD),
1131 PINMUX_IPSR_MSEL(IP11_19_16, SIM0_CLK_B, SEL_SIMCARD_1),
1132
1133 PINMUX_IPSR_GPSR(IP11_23_20, SD1_WP),
1134 PINMUX_IPSR_MSEL(IP11_23_20, SIM0_D_B, SEL_SIMCARD_1),
1135
1136 PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
1137 PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
1138 PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
1139 PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADG_C_1),
1140 PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
1141 PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1142 PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1143 PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1144 PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
1145 PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
1146
1147 PINMUX_IPSR_GPSR(IP11_31_28, RX0),
1148 PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
1149 PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
1150 PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1151 PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
1152
1153 /* IPSR12 */
1154 PINMUX_IPSR_GPSR(IP12_3_0, TX0),
1155 PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
1156 PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1157 PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1158 PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
1159
1160 PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
1161 PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1162 PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1163 PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1164 PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1165 PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1166 PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
1167 PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
1168
1169 PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N_TANS),
1170 PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1171 PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
1172 PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADG_A_1),
1173 PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
1174 PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1175 PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
1176 PINMUX_IPSR_MSEL(IP12_11_8, FSO_TOE_A, SEL_FSO_0),
1177 PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
1178
1179 PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
1180 PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
1181 PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1182 PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1183 PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1184
1185 PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
1186 PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
1187 PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1188 PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1189 PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
1190
1191 PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
1192 PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1193 PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1194 PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1195 PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1196 PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
1197 PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
1198
1199 PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N_TANS),
1200 PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1201 PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1202 PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1203 PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1204 PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
1205 PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
1206
1207 PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
1208 PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF1_1),
1209 PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1210 PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
1211 PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1212 PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
1213 PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
1214
1215 /* IPSR13 */
1216 PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
1217 PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
1218 PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
1219 PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
1220 PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
1221 PINMUX_IPSR_MSEL(IP13_3_0, FSO_CFE_0_B, SEL_FSO_1),
1222
1223 PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
1224 PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
1225 PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
1226 PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
1227 PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1228 PINMUX_IPSR_MSEL(IP13_7_4, FSO_CFE_1_B, SEL_FSO_1),
1229
1230 PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
1231 PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
1232 PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADG_B_0),
1233 PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI_1),
1234 PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
1235 PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1236 PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1237 PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
1238
1239 PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
1240 PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1241 PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI_1),
1242 PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1243 PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1244 PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
1245
1246 PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
1247 PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1248 PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI_1),
1249 PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1250 PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1251 PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
1252
1253 PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
1254 PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
1255 PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1256 PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI_0),
1257 PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1258 PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1259 PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1260 PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
1261
1262 PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
1263 PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
1264 PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1265 PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI_0),
1266 PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1267 PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
1268 PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
1269
1270 PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
1271 PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
1272 PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
1273 PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
1274
1275 /* IPSR14 */
1276 PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
1277 PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
1278 PINMUX_IPSR_MSEL(IP14_3_0, NFWP_N_A, SEL_NDF_0),
1279 PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADG_A_2),
1280 PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI_0),
1281 PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1282 PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
1283 PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1284
1285 PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
1286 PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
1287 PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
1288 PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADG_C_0),
1289 PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI_0),
1290 PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1291 PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
1292 PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1293
1294 PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
1295 PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1296 PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
1297
1298 PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
1299 PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
1300 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1301 PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
1302
1303 PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
1304 PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
1305 PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1306
54040326 1307 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
f9aece73
TK
1308 PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1309
54040326 1310 PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
f9aece73
TK
1311 PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1312
1313 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
1314 PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1315
1316 /* IPSR15 */
1317 PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI_0),
1318
1319 PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI_0),
1320 PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI_1),
1321
07073b88 1322 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
f9aece73
TK
1323 PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1324 PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1325
07073b88 1326 PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
f9aece73
TK
1327 PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1328 PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1329 PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1330
1331 PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
1332 PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1333 PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1334 PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
1335 PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1336 PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
1337 PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
1338
1339 PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
1340 PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
1341 PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1342 PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1343 PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1344 PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1345 PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1346
1347 PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
1348 PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
1349 PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1350 PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1351 PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1352 PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1353 PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1354
1355 PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
1356 PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
1357 PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1358 PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1359 PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1360 PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
1361 PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
1362
1363 /* IPSR16 */
1364 PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
1365 PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1366
1367 PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
1368 PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
1369
1370 PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
1371 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
1372
1373 PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
1374 PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
1375 PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1376 PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
1377 PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1378 PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1379 PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1380
1381 PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
1382 PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
1383 PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1384 PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1385 PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1386 PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1387 PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1388
1389 PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
1390 PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1391 PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1392 PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1393 PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1394 PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
1395 PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
1396 PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU_0),
1397
1398 PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
1399 PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1400 PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1401 PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1402 PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1403 PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
1404 PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
1405
1406 PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI_0),
1407 PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
1408 PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1409 PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
1410 PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI_1),
1411 PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
1412 PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
1413 PINMUX_IPSR_GPSR(IP16_31_28, SCK5_A),
1414
1415 /* IPSR17 */
1416 PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADG_A_0),
1417 PINMUX_IPSR_GPSR(IP17_3_0, CC5_OSCOUT),
1418
1419 PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADG_B_1),
1420 PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF1_0),
1421 PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1422 PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
1423 PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1424
1425 PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
1426 PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1427 PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
1428 PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1429 PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
1430 PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1431 PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
1432
1433 PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
1434 PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
1435 PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
1436 PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
1437 PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
1438 PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
1439
1440 PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
1441 PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1442 PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI_0),
1443 PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
1444 PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1445 PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
1446 PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1447 PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1448 PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
1449
1450 PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
1451 PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1452 PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI_0),
1453 PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1454 PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1455 PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
1456 PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1457 PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
1458 PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
1459
1460 PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
1461 PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
1462 PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI_1),
1463 PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1464 PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_2),
1465 PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1466 PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
1467 PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU_1),
1468 PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
1469 PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
1470 PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
1471
1472 PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
1473 PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
1474 PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI_1),
1475 PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1476 PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1477 PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1478 PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
1479 PINMUX_IPSR_MSEL(IP17_31_28, FSO_TOE_B, SEL_FSO_1),
1480 PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
1481
1482 /* IPSR18 */
1483 PINMUX_IPSR_GPSR(IP18_3_0, GP6_30),
1484 PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
1485 PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI_1),
1486 PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1487 PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1488 PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
1489 PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
1490 PINMUX_IPSR_MSEL(IP18_3_0, FSO_CFE_0_A, SEL_FSO_0),
1491 PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
1492 PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
1493
1494 PINMUX_IPSR_GPSR(IP18_7_4, GP6_31),
1495 PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
1496 PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI_1),
1497 PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1498 PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1499 PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
1500 PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
1501 PINMUX_IPSR_MSEL(IP18_7_4, FSO_CFE_1_A, SEL_FSO_0),
1502 PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
1503 PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
1504
1505 /* I2C */
1506 PINMUX_IPSR_NOGP(0, I2C_SEL_0_1),
1507 PINMUX_IPSR_NOGP(0, I2C_SEL_3_1),
1508 PINMUX_IPSR_NOGP(0, I2C_SEL_5_1),
9e35d6fa
NS
1509
1510/*
1511 * Static pins can not be muxed between different functions but
1512 * still needs a mark entry in the pinmux list. Add each static
1513 * pin to the list without an associated function. The sh-pfc
1514 * core will do the right thing and skip trying to mux then pin
1515 * while still applying configuration to it
1516 */
1517#define FM(x) PINMUX_DATA(x##_MARK, 0),
1518 PINMUX_STATIC
1519#undef FM
f9aece73
TK
1520};
1521
9e35d6fa
NS
1522/*
1523 * R8A7796 has 8 banks with 32 GPIOs in each => 256 GPIOs.
1524 * Physical layout rows: A - AW, cols: 1 - 39.
1525 */
1526#define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
1527#define PIN_NUMBER(r, c) (((r) - 'A') * 39 + (c) + 300)
1528#define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
1529
f9aece73
TK
1530static const struct sh_pfc_pin pinmux_pins[] = {
1531 PINMUX_GPIO_GP_ALL(),
9e35d6fa
NS
1532
1533 /*
1534 * Pins not associated with a GPIO port.
1535 *
1536 * The pin positions are different between different r8a7796
1537 * packages, all that is needed for the pfc driver is a unique
1538 * number for each pin. To this end use the pin layout from
1539 * R-Car M3SiP to calculate a unique number for each pin.
1540 */
2d40bd24
NS
1541 SH_PFC_PIN_NAMED_CFG('A', 8, AVB_TX_CTL, CFG_FLAGS),
1542 SH_PFC_PIN_NAMED_CFG('A', 9, AVB_MDIO, CFG_FLAGS),
1543 SH_PFC_PIN_NAMED_CFG('A', 12, AVB_TXCREFCLK, CFG_FLAGS),
1544 SH_PFC_PIN_NAMED_CFG('A', 13, AVB_RD0, CFG_FLAGS),
1545 SH_PFC_PIN_NAMED_CFG('A', 14, AVB_RD2, CFG_FLAGS),
1546 SH_PFC_PIN_NAMED_CFG('A', 16, AVB_RX_CTL, CFG_FLAGS),
1547 SH_PFC_PIN_NAMED_CFG('A', 17, AVB_TD2, CFG_FLAGS),
1548 SH_PFC_PIN_NAMED_CFG('A', 18, AVB_TD0, CFG_FLAGS),
1549 SH_PFC_PIN_NAMED_CFG('A', 19, AVB_TXC, CFG_FLAGS),
1550 SH_PFC_PIN_NAMED_CFG('B', 13, AVB_RD1, CFG_FLAGS),
1551 SH_PFC_PIN_NAMED_CFG('B', 14, AVB_RD3, CFG_FLAGS),
1552 SH_PFC_PIN_NAMED_CFG('B', 17, AVB_TD3, CFG_FLAGS),
1553 SH_PFC_PIN_NAMED_CFG('B', 18, AVB_TD1, CFG_FLAGS),
1554 SH_PFC_PIN_NAMED_CFG('B', 19, AVB_RXC, CFG_FLAGS),
1555 SH_PFC_PIN_NAMED_CFG('C', 1, PRESETOUT#, CFG_FLAGS),
1556 SH_PFC_PIN_NAMED_CFG('H', 37, MLB_REF, CFG_FLAGS),
1557 SH_PFC_PIN_NAMED_CFG('V', 3, QSPI1_SPCLK, CFG_FLAGS),
1558 SH_PFC_PIN_NAMED_CFG('V', 5, QSPI1_SSL, CFG_FLAGS),
1559 SH_PFC_PIN_NAMED_CFG('V', 6, RPC_WP#, CFG_FLAGS),
1560 SH_PFC_PIN_NAMED_CFG('V', 7, RPC_RESET#, CFG_FLAGS),
1561 SH_PFC_PIN_NAMED_CFG('W', 3, QSPI0_SPCLK, CFG_FLAGS),
1562 SH_PFC_PIN_NAMED_CFG('Y', 3, QSPI0_SSL, CFG_FLAGS),
1563 SH_PFC_PIN_NAMED_CFG('Y', 6, QSPI0_IO2, CFG_FLAGS),
1564 SH_PFC_PIN_NAMED_CFG('Y', 7, RPC_INT#, CFG_FLAGS),
1565 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 4, QSPI0_MISO_IO1, CFG_FLAGS),
1566 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 6, QSPI0_IO3, CFG_FLAGS),
1567 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 3, QSPI1_IO3, CFG_FLAGS),
1568 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 5, QSPI0_MOSI_IO0, CFG_FLAGS),
1569 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 7, QSPI1_MOSI_IO0, CFG_FLAGS),
1570 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 38, FSCLKST, CFG_FLAGS),
1571 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 39, EXTALR, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
1572 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 4, QSPI1_IO2, CFG_FLAGS),
1573 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 5, QSPI1_MISO_IO1, CFG_FLAGS),
1574 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 7, DU_DOTCLKIN0, CFG_FLAGS),
1575 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 8, DU_DOTCLKIN1, CFG_FLAGS),
1576 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 8, DU_DOTCLKIN2, CFG_FLAGS),
1577 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 26, TRST#, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
1578 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 29, TDI, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
1579 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 30, TMS, CFG_FLAGS),
1580 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 27, TCK, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
9e35d6fa 1581 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 28, TDO, SH_PFC_PIN_CFG_DRIVE_STRENGTH),
2d40bd24 1582 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 30, ASEBRK, CFG_FLAGS),
f9aece73
TK
1583};
1584
60ffe393
KM
1585/* - AUDIO CLOCK ------------------------------------------------------------ */
1586static const unsigned int audio_clk_a_a_pins[] = {
1587 /* CLK A */
1588 RCAR_GP_PIN(6, 22),
1589};
1590static const unsigned int audio_clk_a_a_mux[] = {
1591 AUDIO_CLKA_A_MARK,
1592};
1593static const unsigned int audio_clk_a_b_pins[] = {
1594 /* CLK A */
1595 RCAR_GP_PIN(5, 4),
1596};
1597static const unsigned int audio_clk_a_b_mux[] = {
1598 AUDIO_CLKA_B_MARK,
1599};
1600static const unsigned int audio_clk_a_c_pins[] = {
1601 /* CLK A */
1602 RCAR_GP_PIN(5, 19),
1603};
1604static const unsigned int audio_clk_a_c_mux[] = {
1605 AUDIO_CLKA_C_MARK,
1606};
1607static const unsigned int audio_clk_b_a_pins[] = {
1608 /* CLK B */
1609 RCAR_GP_PIN(5, 12),
1610};
1611static const unsigned int audio_clk_b_a_mux[] = {
1612 AUDIO_CLKB_A_MARK,
1613};
1614static const unsigned int audio_clk_b_b_pins[] = {
1615 /* CLK B */
1616 RCAR_GP_PIN(6, 23),
1617};
1618static const unsigned int audio_clk_b_b_mux[] = {
1619 AUDIO_CLKB_B_MARK,
1620};
1621static const unsigned int audio_clk_c_a_pins[] = {
1622 /* CLK C */
1623 RCAR_GP_PIN(5, 21),
1624};
1625static const unsigned int audio_clk_c_a_mux[] = {
1626 AUDIO_CLKC_A_MARK,
1627};
1628static const unsigned int audio_clk_c_b_pins[] = {
1629 /* CLK C */
1630 RCAR_GP_PIN(5, 0),
1631};
1632static const unsigned int audio_clk_c_b_mux[] = {
1633 AUDIO_CLKC_B_MARK,
1634};
1635static const unsigned int audio_clkout_a_pins[] = {
1636 /* CLKOUT */
1637 RCAR_GP_PIN(5, 18),
1638};
1639static const unsigned int audio_clkout_a_mux[] = {
1640 AUDIO_CLKOUT_A_MARK,
1641};
1642static const unsigned int audio_clkout_b_pins[] = {
1643 /* CLKOUT */
1644 RCAR_GP_PIN(6, 28),
1645};
1646static const unsigned int audio_clkout_b_mux[] = {
1647 AUDIO_CLKOUT_B_MARK,
1648};
1649static const unsigned int audio_clkout_c_pins[] = {
1650 /* CLKOUT */
1651 RCAR_GP_PIN(5, 3),
1652};
1653static const unsigned int audio_clkout_c_mux[] = {
1654 AUDIO_CLKOUT_C_MARK,
1655};
1656static const unsigned int audio_clkout_d_pins[] = {
1657 /* CLKOUT */
1658 RCAR_GP_PIN(5, 21),
1659};
1660static const unsigned int audio_clkout_d_mux[] = {
1661 AUDIO_CLKOUT_D_MARK,
1662};
1663static const unsigned int audio_clkout1_a_pins[] = {
1664 /* CLKOUT1 */
1665 RCAR_GP_PIN(5, 15),
1666};
1667static const unsigned int audio_clkout1_a_mux[] = {
1668 AUDIO_CLKOUT1_A_MARK,
1669};
1670static const unsigned int audio_clkout1_b_pins[] = {
1671 /* CLKOUT1 */
1672 RCAR_GP_PIN(6, 29),
1673};
1674static const unsigned int audio_clkout1_b_mux[] = {
1675 AUDIO_CLKOUT1_B_MARK,
1676};
1677static const unsigned int audio_clkout2_a_pins[] = {
1678 /* CLKOUT2 */
1679 RCAR_GP_PIN(5, 16),
1680};
1681static const unsigned int audio_clkout2_a_mux[] = {
1682 AUDIO_CLKOUT2_A_MARK,
1683};
1684static const unsigned int audio_clkout2_b_pins[] = {
1685 /* CLKOUT2 */
1686 RCAR_GP_PIN(6, 30),
1687};
1688static const unsigned int audio_clkout2_b_mux[] = {
1689 AUDIO_CLKOUT2_B_MARK,
1690};
1691
1692static const unsigned int audio_clkout3_a_pins[] = {
1693 /* CLKOUT3 */
1694 RCAR_GP_PIN(5, 19),
1695};
1696static const unsigned int audio_clkout3_a_mux[] = {
1697 AUDIO_CLKOUT3_A_MARK,
1698};
1699static const unsigned int audio_clkout3_b_pins[] = {
1700 /* CLKOUT3 */
1701 RCAR_GP_PIN(6, 31),
1702};
1703static const unsigned int audio_clkout3_b_mux[] = {
1704 AUDIO_CLKOUT3_B_MARK,
1705};
1706
9c99a63e
TK
1707/* - EtherAVB --------------------------------------------------------------- */
1708static const unsigned int avb_link_pins[] = {
1709 /* AVB_LINK */
1710 RCAR_GP_PIN(2, 12),
1711};
1712static const unsigned int avb_link_mux[] = {
1713 AVB_LINK_MARK,
1714};
1715static const unsigned int avb_magic_pins[] = {
1716 /* AVB_MAGIC_ */
1717 RCAR_GP_PIN(2, 10),
1718};
1719static const unsigned int avb_magic_mux[] = {
1720 AVB_MAGIC_MARK,
1721};
1722static const unsigned int avb_phy_int_pins[] = {
1723 /* AVB_PHY_INT */
1724 RCAR_GP_PIN(2, 11),
1725};
1726static const unsigned int avb_phy_int_mux[] = {
1727 AVB_PHY_INT_MARK,
1728};
1729static const unsigned int avb_mdc_pins[] = {
41397032
GU
1730 /* AVB_MDC, AVB_MDIO */
1731 RCAR_GP_PIN(2, 9), PIN_NUMBER('A', 9),
9c99a63e
TK
1732};
1733static const unsigned int avb_mdc_mux[] = {
41397032
GU
1734 AVB_MDC_MARK, AVB_MDIO_MARK,
1735};
1736static const unsigned int avb_mii_pins[] = {
1737 /*
1738 * AVB_TX_CTL, AVB_TXC, AVB_TD0,
1739 * AVB_TD1, AVB_TD2, AVB_TD3,
1740 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1741 * AVB_RD1, AVB_RD2, AVB_RD3,
1742 * AVB_TXCREFCLK
1743 */
1744 PIN_NUMBER('A', 8), PIN_NUMBER('A', 19), PIN_NUMBER('A', 18),
1745 PIN_NUMBER('B', 18), PIN_NUMBER('A', 17), PIN_NUMBER('B', 17),
1746 PIN_NUMBER('A', 16), PIN_NUMBER('B', 19), PIN_NUMBER('A', 13),
1747 PIN_NUMBER('B', 13), PIN_NUMBER('A', 14), PIN_NUMBER('B', 14),
1748 PIN_NUMBER('A', 12),
1749
1750};
1751static const unsigned int avb_mii_mux[] = {
1752 AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
1753 AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
1754 AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1755 AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1756 AVB_TXCREFCLK_MARK,
9c99a63e
TK
1757};
1758static const unsigned int avb_avtp_pps_pins[] = {
1759 /* AVB_AVTP_PPS */
1760 RCAR_GP_PIN(2, 6),
1761};
1762static const unsigned int avb_avtp_pps_mux[] = {
1763 AVB_AVTP_PPS_MARK,
1764};
1765static const unsigned int avb_avtp_match_a_pins[] = {
1766 /* AVB_AVTP_MATCH_A */
1767 RCAR_GP_PIN(2, 13),
1768};
1769static const unsigned int avb_avtp_match_a_mux[] = {
1770 AVB_AVTP_MATCH_A_MARK,
1771};
1772static const unsigned int avb_avtp_capture_a_pins[] = {
1773 /* AVB_AVTP_CAPTURE_A */
1774 RCAR_GP_PIN(2, 14),
1775};
1776static const unsigned int avb_avtp_capture_a_mux[] = {
1777 AVB_AVTP_CAPTURE_A_MARK,
1778};
1779static const unsigned int avb_avtp_match_b_pins[] = {
1780 /* AVB_AVTP_MATCH_B */
1781 RCAR_GP_PIN(1, 8),
1782};
1783static const unsigned int avb_avtp_match_b_mux[] = {
1784 AVB_AVTP_MATCH_B_MARK,
1785};
1786static const unsigned int avb_avtp_capture_b_pins[] = {
1787 /* AVB_AVTP_CAPTURE_B */
1788 RCAR_GP_PIN(1, 11),
1789};
1790static const unsigned int avb_avtp_capture_b_mux[] = {
1791 AVB_AVTP_CAPTURE_B_MARK,
1792};
1793
cf75341a
CP
1794/* - CAN ------------------------------------------------------------------ */
1795static const unsigned int can0_data_a_pins[] = {
1796 /* TX, RX */
1797 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1798};
1799static const unsigned int can0_data_a_mux[] = {
1800 CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1801};
1802static const unsigned int can0_data_b_pins[] = {
1803 /* TX, RX */
1804 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1805};
1806static const unsigned int can0_data_b_mux[] = {
1807 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1808};
1809static const unsigned int can1_data_pins[] = {
1810 /* TX, RX */
1811 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1812};
1813static const unsigned int can1_data_mux[] = {
1814 CAN1_TX_MARK, CAN1_RX_MARK,
1815};
1816
1817/* - CAN Clock -------------------------------------------------------------- */
1818static const unsigned int can_clk_pins[] = {
1819 /* CLK */
1820 RCAR_GP_PIN(1, 25),
1821};
1822static const unsigned int can_clk_mux[] = {
1823 CAN_CLK_MARK,
1824};
1825
3dc93dce
CP
1826/* - CAN FD --------------------------------------------------------------- */
1827static const unsigned int canfd0_data_a_pins[] = {
1828 /* TX, RX */
1829 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1830};
1831static const unsigned int canfd0_data_a_mux[] = {
1832 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1833};
1834static const unsigned int canfd0_data_b_pins[] = {
1835 /* TX, RX */
1836 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1837};
1838static const unsigned int canfd0_data_b_mux[] = {
1839 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1840};
1841static const unsigned int canfd1_data_pins[] = {
1842 /* TX, RX */
1843 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1844};
1845static const unsigned int canfd1_data_mux[] = {
1846 CANFD1_TX_MARK, CANFD1_RX_MARK,
1847};
1848
fb082831
RS
1849/* - DRIF0 --------------------------------------------------------------- */
1850static const unsigned int drif0_ctrl_a_pins[] = {
1851 /* CLK, SYNC */
1852 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1853};
1854static const unsigned int drif0_ctrl_a_mux[] = {
1855 RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1856};
1857static const unsigned int drif0_data0_a_pins[] = {
1858 /* D0 */
1859 RCAR_GP_PIN(6, 10),
1860};
1861static const unsigned int drif0_data0_a_mux[] = {
1862 RIF0_D0_A_MARK,
1863};
1864static const unsigned int drif0_data1_a_pins[] = {
1865 /* D1 */
1866 RCAR_GP_PIN(6, 7),
1867};
1868static const unsigned int drif0_data1_a_mux[] = {
1869 RIF0_D1_A_MARK,
1870};
1871static const unsigned int drif0_ctrl_b_pins[] = {
1872 /* CLK, SYNC */
1873 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1874};
1875static const unsigned int drif0_ctrl_b_mux[] = {
1876 RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1877};
1878static const unsigned int drif0_data0_b_pins[] = {
1879 /* D0 */
1880 RCAR_GP_PIN(5, 1),
1881};
1882static const unsigned int drif0_data0_b_mux[] = {
1883 RIF0_D0_B_MARK,
1884};
1885static const unsigned int drif0_data1_b_pins[] = {
1886 /* D1 */
1887 RCAR_GP_PIN(5, 2),
1888};
1889static const unsigned int drif0_data1_b_mux[] = {
1890 RIF0_D1_B_MARK,
1891};
1892static const unsigned int drif0_ctrl_c_pins[] = {
1893 /* CLK, SYNC */
1894 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1895};
1896static const unsigned int drif0_ctrl_c_mux[] = {
1897 RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1898};
1899static const unsigned int drif0_data0_c_pins[] = {
1900 /* D0 */
1901 RCAR_GP_PIN(5, 13),
1902};
1903static const unsigned int drif0_data0_c_mux[] = {
1904 RIF0_D0_C_MARK,
1905};
1906static const unsigned int drif0_data1_c_pins[] = {
1907 /* D1 */
1908 RCAR_GP_PIN(5, 14),
1909};
1910static const unsigned int drif0_data1_c_mux[] = {
1911 RIF0_D1_C_MARK,
1912};
1913/* - DRIF1 --------------------------------------------------------------- */
1914static const unsigned int drif1_ctrl_a_pins[] = {
1915 /* CLK, SYNC */
1916 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1917};
1918static const unsigned int drif1_ctrl_a_mux[] = {
1919 RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1920};
1921static const unsigned int drif1_data0_a_pins[] = {
1922 /* D0 */
1923 RCAR_GP_PIN(6, 19),
1924};
1925static const unsigned int drif1_data0_a_mux[] = {
1926 RIF1_D0_A_MARK,
1927};
1928static const unsigned int drif1_data1_a_pins[] = {
1929 /* D1 */
1930 RCAR_GP_PIN(6, 20),
1931};
1932static const unsigned int drif1_data1_a_mux[] = {
1933 RIF1_D1_A_MARK,
1934};
1935static const unsigned int drif1_ctrl_b_pins[] = {
1936 /* CLK, SYNC */
1937 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1938};
1939static const unsigned int drif1_ctrl_b_mux[] = {
1940 RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1941};
1942static const unsigned int drif1_data0_b_pins[] = {
1943 /* D0 */
1944 RCAR_GP_PIN(5, 7),
1945};
1946static const unsigned int drif1_data0_b_mux[] = {
1947 RIF1_D0_B_MARK,
1948};
1949static const unsigned int drif1_data1_b_pins[] = {
1950 /* D1 */
1951 RCAR_GP_PIN(5, 8),
1952};
1953static const unsigned int drif1_data1_b_mux[] = {
1954 RIF1_D1_B_MARK,
1955};
1956static const unsigned int drif1_ctrl_c_pins[] = {
1957 /* CLK, SYNC */
1958 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1959};
1960static const unsigned int drif1_ctrl_c_mux[] = {
1961 RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1962};
1963static const unsigned int drif1_data0_c_pins[] = {
1964 /* D0 */
1965 RCAR_GP_PIN(5, 6),
1966};
1967static const unsigned int drif1_data0_c_mux[] = {
1968 RIF1_D0_C_MARK,
1969};
1970static const unsigned int drif1_data1_c_pins[] = {
1971 /* D1 */
1972 RCAR_GP_PIN(5, 10),
1973};
1974static const unsigned int drif1_data1_c_mux[] = {
1975 RIF1_D1_C_MARK,
1976};
1977/* - DRIF2 --------------------------------------------------------------- */
1978static const unsigned int drif2_ctrl_a_pins[] = {
1979 /* CLK, SYNC */
1980 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1981};
1982static const unsigned int drif2_ctrl_a_mux[] = {
1983 RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1984};
1985static const unsigned int drif2_data0_a_pins[] = {
1986 /* D0 */
1987 RCAR_GP_PIN(6, 7),
1988};
1989static const unsigned int drif2_data0_a_mux[] = {
1990 RIF2_D0_A_MARK,
1991};
1992static const unsigned int drif2_data1_a_pins[] = {
1993 /* D1 */
1994 RCAR_GP_PIN(6, 10),
1995};
1996static const unsigned int drif2_data1_a_mux[] = {
1997 RIF2_D1_A_MARK,
1998};
1999static const unsigned int drif2_ctrl_b_pins[] = {
2000 /* CLK, SYNC */
2001 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
2002};
2003static const unsigned int drif2_ctrl_b_mux[] = {
2004 RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
2005};
2006static const unsigned int drif2_data0_b_pins[] = {
2007 /* D0 */
2008 RCAR_GP_PIN(6, 30),
2009};
2010static const unsigned int drif2_data0_b_mux[] = {
2011 RIF2_D0_B_MARK,
2012};
2013static const unsigned int drif2_data1_b_pins[] = {
2014 /* D1 */
2015 RCAR_GP_PIN(6, 31),
2016};
2017static const unsigned int drif2_data1_b_mux[] = {
2018 RIF2_D1_B_MARK,
2019};
2020/* - DRIF3 --------------------------------------------------------------- */
2021static const unsigned int drif3_ctrl_a_pins[] = {
2022 /* CLK, SYNC */
2023 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2024};
2025static const unsigned int drif3_ctrl_a_mux[] = {
2026 RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
2027};
2028static const unsigned int drif3_data0_a_pins[] = {
2029 /* D0 */
2030 RCAR_GP_PIN(6, 19),
2031};
2032static const unsigned int drif3_data0_a_mux[] = {
2033 RIF3_D0_A_MARK,
2034};
2035static const unsigned int drif3_data1_a_pins[] = {
2036 /* D1 */
2037 RCAR_GP_PIN(6, 20),
2038};
2039static const unsigned int drif3_data1_a_mux[] = {
2040 RIF3_D1_A_MARK,
2041};
2042static const unsigned int drif3_ctrl_b_pins[] = {
2043 /* CLK, SYNC */
2044 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2045};
2046static const unsigned int drif3_ctrl_b_mux[] = {
2047 RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
2048};
2049static const unsigned int drif3_data0_b_pins[] = {
2050 /* D0 */
2051 RCAR_GP_PIN(6, 28),
2052};
2053static const unsigned int drif3_data0_b_mux[] = {
2054 RIF3_D0_B_MARK,
2055};
2056static const unsigned int drif3_data1_b_pins[] = {
2057 /* D1 */
2058 RCAR_GP_PIN(6, 29),
2059};
2060static const unsigned int drif3_data1_b_mux[] = {
2061 RIF3_D1_B_MARK,
2062};
2063
cccc618a
NS
2064/* - DU --------------------------------------------------------------------- */
2065static const unsigned int du_rgb666_pins[] = {
2066 /* R[7:2], G[7:2], B[7:2] */
2067 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2068 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2069 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2070 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2071 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2072 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2073};
2074static const unsigned int du_rgb666_mux[] = {
2075 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2076 DU_DR3_MARK, DU_DR2_MARK,
2077 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2078 DU_DG3_MARK, DU_DG2_MARK,
2079 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2080 DU_DB3_MARK, DU_DB2_MARK,
2081};
2082static const unsigned int du_rgb888_pins[] = {
2083 /* R[7:0], G[7:0], B[7:0] */
2084 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2085 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2086 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
2087 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2088 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2089 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2090 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2091 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2092 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2093};
2094static const unsigned int du_rgb888_mux[] = {
2095 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2096 DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2097 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2098 DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2099 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2100 DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2101};
2102static const unsigned int du_clk_out_0_pins[] = {
2103 /* CLKOUT */
2104 RCAR_GP_PIN(1, 27),
2105};
2106static const unsigned int du_clk_out_0_mux[] = {
2107 DU_DOTCLKOUT0_MARK
2108};
2109static const unsigned int du_clk_out_1_pins[] = {
2110 /* CLKOUT */
2111 RCAR_GP_PIN(2, 3),
2112};
2113static const unsigned int du_clk_out_1_mux[] = {
2114 DU_DOTCLKOUT1_MARK
2115};
2116static const unsigned int du_sync_pins[] = {
2117 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2118 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2119};
2120static const unsigned int du_sync_mux[] = {
2121 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2122};
2123static const unsigned int du_oddf_pins[] = {
2124 /* EXDISP/EXODDF/EXCDE */
2125 RCAR_GP_PIN(2, 2),
2126};
2127static const unsigned int du_oddf_mux[] = {
2128 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2129};
2130static const unsigned int du_cde_pins[] = {
2131 /* CDE */
2132 RCAR_GP_PIN(2, 0),
2133};
2134static const unsigned int du_cde_mux[] = {
2135 DU_CDE_MARK,
2136};
2137static const unsigned int du_disp_pins[] = {
2138 /* DISP */
2139 RCAR_GP_PIN(2, 1),
2140};
2141static const unsigned int du_disp_mux[] = {
2142 DU_DISP_MARK,
2143};
2144
0e4e4999
UH
2145/* - HSCIF0 ----------------------------------------------------------------- */
2146static const unsigned int hscif0_data_pins[] = {
2147 /* RX, TX */
2148 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2149};
2150static const unsigned int hscif0_data_mux[] = {
2151 HRX0_MARK, HTX0_MARK,
2152};
2153static const unsigned int hscif0_clk_pins[] = {
2154 /* SCK */
2155 RCAR_GP_PIN(5, 12),
2156};
2157static const unsigned int hscif0_clk_mux[] = {
2158 HSCK0_MARK,
2159};
2160static const unsigned int hscif0_ctrl_pins[] = {
2161 /* RTS, CTS */
2162 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2163};
2164static const unsigned int hscif0_ctrl_mux[] = {
2165 HRTS0_N_MARK, HCTS0_N_MARK,
2166};
2167/* - HSCIF1 ----------------------------------------------------------------- */
2168static const unsigned int hscif1_data_a_pins[] = {
2169 /* RX, TX */
2170 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2171};
2172static const unsigned int hscif1_data_a_mux[] = {
2173 HRX1_A_MARK, HTX1_A_MARK,
2174};
2175static const unsigned int hscif1_clk_a_pins[] = {
2176 /* SCK */
2177 RCAR_GP_PIN(6, 21),
2178};
2179static const unsigned int hscif1_clk_a_mux[] = {
2180 HSCK1_A_MARK,
2181};
2182static const unsigned int hscif1_ctrl_a_pins[] = {
2183 /* RTS, CTS */
2184 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2185};
2186static const unsigned int hscif1_ctrl_a_mux[] = {
2187 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
2188};
2189
2190static const unsigned int hscif1_data_b_pins[] = {
2191 /* RX, TX */
2192 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2193};
2194static const unsigned int hscif1_data_b_mux[] = {
2195 HRX1_B_MARK, HTX1_B_MARK,
2196};
2197static const unsigned int hscif1_clk_b_pins[] = {
2198 /* SCK */
2199 RCAR_GP_PIN(5, 0),
2200};
2201static const unsigned int hscif1_clk_b_mux[] = {
2202 HSCK1_B_MARK,
2203};
2204static const unsigned int hscif1_ctrl_b_pins[] = {
2205 /* RTS, CTS */
2206 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2207};
2208static const unsigned int hscif1_ctrl_b_mux[] = {
2209 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2210};
2211/* - HSCIF2 ----------------------------------------------------------------- */
2212static const unsigned int hscif2_data_a_pins[] = {
2213 /* RX, TX */
2214 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2215};
2216static const unsigned int hscif2_data_a_mux[] = {
2217 HRX2_A_MARK, HTX2_A_MARK,
2218};
2219static const unsigned int hscif2_clk_a_pins[] = {
2220 /* SCK */
2221 RCAR_GP_PIN(6, 10),
2222};
2223static const unsigned int hscif2_clk_a_mux[] = {
2224 HSCK2_A_MARK,
2225};
2226static const unsigned int hscif2_ctrl_a_pins[] = {
2227 /* RTS, CTS */
2228 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2229};
2230static const unsigned int hscif2_ctrl_a_mux[] = {
2231 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2232};
2233
2234static const unsigned int hscif2_data_b_pins[] = {
2235 /* RX, TX */
2236 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2237};
2238static const unsigned int hscif2_data_b_mux[] = {
2239 HRX2_B_MARK, HTX2_B_MARK,
2240};
2241static const unsigned int hscif2_clk_b_pins[] = {
2242 /* SCK */
2243 RCAR_GP_PIN(6, 21),
2244};
2245static const unsigned int hscif2_clk_b_mux[] = {
2246 HSCK2_B_MARK,
2247};
2248static const unsigned int hscif2_ctrl_b_pins[] = {
2249 /* RTS, CTS */
2250 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
2251};
2252static const unsigned int hscif2_ctrl_b_mux[] = {
2253 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2254};
2255
2256static const unsigned int hscif2_data_c_pins[] = {
2257 /* RX, TX */
2258 RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
2259};
2260static const unsigned int hscif2_data_c_mux[] = {
2261 HRX2_C_MARK, HTX2_C_MARK,
2262};
2263static const unsigned int hscif2_clk_c_pins[] = {
2264 /* SCK */
2265 RCAR_GP_PIN(6, 24),
2266};
2267static const unsigned int hscif2_clk_c_mux[] = {
2268 HSCK2_C_MARK,
2269};
2270static const unsigned int hscif2_ctrl_c_pins[] = {
2271 /* RTS, CTS */
2272 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
2273};
2274static const unsigned int hscif2_ctrl_c_mux[] = {
2275 HRTS2_N_C_MARK, HCTS2_N_C_MARK,
2276};
2277/* - HSCIF3 ----------------------------------------------------------------- */
2278static const unsigned int hscif3_data_a_pins[] = {
2279 /* RX, TX */
2280 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2281};
2282static const unsigned int hscif3_data_a_mux[] = {
2283 HRX3_A_MARK, HTX3_A_MARK,
2284};
2285static const unsigned int hscif3_clk_pins[] = {
2286 /* SCK */
2287 RCAR_GP_PIN(1, 22),
2288};
2289static const unsigned int hscif3_clk_mux[] = {
2290 HSCK3_MARK,
2291};
2292static const unsigned int hscif3_ctrl_pins[] = {
2293 /* RTS, CTS */
2294 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2295};
2296static const unsigned int hscif3_ctrl_mux[] = {
2297 HRTS3_N_MARK, HCTS3_N_MARK,
2298};
2299
2300static const unsigned int hscif3_data_b_pins[] = {
2301 /* RX, TX */
2302 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2303};
2304static const unsigned int hscif3_data_b_mux[] = {
2305 HRX3_B_MARK, HTX3_B_MARK,
2306};
2307static const unsigned int hscif3_data_c_pins[] = {
2308 /* RX, TX */
2309 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2310};
2311static const unsigned int hscif3_data_c_mux[] = {
2312 HRX3_C_MARK, HTX3_C_MARK,
2313};
2314static const unsigned int hscif3_data_d_pins[] = {
2315 /* RX, TX */
2316 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2317};
2318static const unsigned int hscif3_data_d_mux[] = {
2319 HRX3_D_MARK, HTX3_D_MARK,
2320};
2321/* - HSCIF4 ----------------------------------------------------------------- */
2322static const unsigned int hscif4_data_a_pins[] = {
2323 /* RX, TX */
2324 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2325};
2326static const unsigned int hscif4_data_a_mux[] = {
2327 HRX4_A_MARK, HTX4_A_MARK,
2328};
2329static const unsigned int hscif4_clk_pins[] = {
2330 /* SCK */
2331 RCAR_GP_PIN(1, 11),
2332};
2333static const unsigned int hscif4_clk_mux[] = {
2334 HSCK4_MARK,
2335};
2336static const unsigned int hscif4_ctrl_pins[] = {
2337 /* RTS, CTS */
2338 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2339};
2340static const unsigned int hscif4_ctrl_mux[] = {
2341 HRTS4_N_MARK, HCTS4_N_MARK,
2342};
2343
2344static const unsigned int hscif4_data_b_pins[] = {
2345 /* RX, TX */
2346 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2347};
2348static const unsigned int hscif4_data_b_mux[] = {
2349 HRX4_B_MARK, HTX4_B_MARK,
2350};
2351
02609a23
UH
2352/* - I2C -------------------------------------------------------------------- */
2353static const unsigned int i2c1_a_pins[] = {
2354 /* SDA, SCL */
2355 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2356};
2357static const unsigned int i2c1_a_mux[] = {
2358 SDA1_A_MARK, SCL1_A_MARK,
2359};
2360static const unsigned int i2c1_b_pins[] = {
2361 /* SDA, SCL */
2362 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2363};
2364static const unsigned int i2c1_b_mux[] = {
2365 SDA1_B_MARK, SCL1_B_MARK,
2366};
2367static const unsigned int i2c2_a_pins[] = {
2368 /* SDA, SCL */
2369 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2370};
2371static const unsigned int i2c2_a_mux[] = {
2372 SDA2_A_MARK, SCL2_A_MARK,
2373};
2374static const unsigned int i2c2_b_pins[] = {
2375 /* SDA, SCL */
2376 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2377};
2378static const unsigned int i2c2_b_mux[] = {
2379 SDA2_B_MARK, SCL2_B_MARK,
2380};
2381static const unsigned int i2c6_a_pins[] = {
2382 /* SDA, SCL */
2383 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2384};
2385static const unsigned int i2c6_a_mux[] = {
2386 SDA6_A_MARK, SCL6_A_MARK,
2387};
2388static const unsigned int i2c6_b_pins[] = {
2389 /* SDA, SCL */
2390 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2391};
2392static const unsigned int i2c6_b_mux[] = {
2393 SDA6_B_MARK, SCL6_B_MARK,
2394};
2395static const unsigned int i2c6_c_pins[] = {
2396 /* SDA, SCL */
2397 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2398};
2399static const unsigned int i2c6_c_mux[] = {
2400 SDA6_C_MARK, SCL6_C_MARK,
2401};
2402
4753231c
TK
2403/* - MSIOF0 ----------------------------------------------------------------- */
2404static const unsigned int msiof0_clk_pins[] = {
2405 /* SCK */
2406 RCAR_GP_PIN(5, 17),
2407};
2408static const unsigned int msiof0_clk_mux[] = {
2409 MSIOF0_SCK_MARK,
2410};
2411static const unsigned int msiof0_sync_pins[] = {
2412 /* SYNC */
2413 RCAR_GP_PIN(5, 18),
2414};
2415static const unsigned int msiof0_sync_mux[] = {
2416 MSIOF0_SYNC_MARK,
2417};
2418static const unsigned int msiof0_ss1_pins[] = {
2419 /* SS1 */
2420 RCAR_GP_PIN(5, 19),
2421};
2422static const unsigned int msiof0_ss1_mux[] = {
2423 MSIOF0_SS1_MARK,
2424};
2425static const unsigned int msiof0_ss2_pins[] = {
2426 /* SS2 */
2427 RCAR_GP_PIN(5, 21),
2428};
2429static const unsigned int msiof0_ss2_mux[] = {
2430 MSIOF0_SS2_MARK,
2431};
2432static const unsigned int msiof0_txd_pins[] = {
2433 /* TXD */
2434 RCAR_GP_PIN(5, 20),
2435};
2436static const unsigned int msiof0_txd_mux[] = {
2437 MSIOF0_TXD_MARK,
2438};
2439static const unsigned int msiof0_rxd_pins[] = {
2440 /* RXD */
2441 RCAR_GP_PIN(5, 22),
2442};
2443static const unsigned int msiof0_rxd_mux[] = {
2444 MSIOF0_RXD_MARK,
2445};
2446/* - MSIOF1 ----------------------------------------------------------------- */
2447static const unsigned int msiof1_clk_a_pins[] = {
2448 /* SCK */
2449 RCAR_GP_PIN(6, 8),
2450};
2451static const unsigned int msiof1_clk_a_mux[] = {
2452 MSIOF1_SCK_A_MARK,
2453};
2454static const unsigned int msiof1_sync_a_pins[] = {
2455 /* SYNC */
2456 RCAR_GP_PIN(6, 9),
2457};
2458static const unsigned int msiof1_sync_a_mux[] = {
2459 MSIOF1_SYNC_A_MARK,
2460};
2461static const unsigned int msiof1_ss1_a_pins[] = {
2462 /* SS1 */
2463 RCAR_GP_PIN(6, 5),
2464};
2465static const unsigned int msiof1_ss1_a_mux[] = {
2466 MSIOF1_SS1_A_MARK,
2467};
2468static const unsigned int msiof1_ss2_a_pins[] = {
2469 /* SS2 */
2470 RCAR_GP_PIN(6, 6),
2471};
2472static const unsigned int msiof1_ss2_a_mux[] = {
2473 MSIOF1_SS2_A_MARK,
2474};
2475static const unsigned int msiof1_txd_a_pins[] = {
2476 /* TXD */
2477 RCAR_GP_PIN(6, 7),
2478};
2479static const unsigned int msiof1_txd_a_mux[] = {
2480 MSIOF1_TXD_A_MARK,
2481};
2482static const unsigned int msiof1_rxd_a_pins[] = {
2483 /* RXD */
2484 RCAR_GP_PIN(6, 10),
2485};
2486static const unsigned int msiof1_rxd_a_mux[] = {
2487 MSIOF1_RXD_A_MARK,
2488};
2489static const unsigned int msiof1_clk_b_pins[] = {
2490 /* SCK */
2491 RCAR_GP_PIN(5, 9),
2492};
2493static const unsigned int msiof1_clk_b_mux[] = {
2494 MSIOF1_SCK_B_MARK,
2495};
2496static const unsigned int msiof1_sync_b_pins[] = {
2497 /* SYNC */
2498 RCAR_GP_PIN(5, 3),
2499};
2500static const unsigned int msiof1_sync_b_mux[] = {
2501 MSIOF1_SYNC_B_MARK,
2502};
2503static const unsigned int msiof1_ss1_b_pins[] = {
2504 /* SS1 */
2505 RCAR_GP_PIN(5, 4),
2506};
2507static const unsigned int msiof1_ss1_b_mux[] = {
2508 MSIOF1_SS1_B_MARK,
2509};
2510static const unsigned int msiof1_ss2_b_pins[] = {
2511 /* SS2 */
2512 RCAR_GP_PIN(5, 0),
2513};
2514static const unsigned int msiof1_ss2_b_mux[] = {
2515 MSIOF1_SS2_B_MARK,
2516};
2517static const unsigned int msiof1_txd_b_pins[] = {
2518 /* TXD */
2519 RCAR_GP_PIN(5, 8),
2520};
2521static const unsigned int msiof1_txd_b_mux[] = {
2522 MSIOF1_TXD_B_MARK,
2523};
2524static const unsigned int msiof1_rxd_b_pins[] = {
2525 /* RXD */
2526 RCAR_GP_PIN(5, 7),
2527};
2528static const unsigned int msiof1_rxd_b_mux[] = {
2529 MSIOF1_RXD_B_MARK,
2530};
2531static const unsigned int msiof1_clk_c_pins[] = {
2532 /* SCK */
2533 RCAR_GP_PIN(6, 17),
2534};
2535static const unsigned int msiof1_clk_c_mux[] = {
2536 MSIOF1_SCK_C_MARK,
2537};
2538static const unsigned int msiof1_sync_c_pins[] = {
2539 /* SYNC */
2540 RCAR_GP_PIN(6, 18),
2541};
2542static const unsigned int msiof1_sync_c_mux[] = {
2543 MSIOF1_SYNC_C_MARK,
2544};
2545static const unsigned int msiof1_ss1_c_pins[] = {
2546 /* SS1 */
2547 RCAR_GP_PIN(6, 21),
2548};
2549static const unsigned int msiof1_ss1_c_mux[] = {
2550 MSIOF1_SS1_C_MARK,
2551};
2552static const unsigned int msiof1_ss2_c_pins[] = {
2553 /* SS2 */
2554 RCAR_GP_PIN(6, 27),
2555};
2556static const unsigned int msiof1_ss2_c_mux[] = {
2557 MSIOF1_SS2_C_MARK,
2558};
2559static const unsigned int msiof1_txd_c_pins[] = {
2560 /* TXD */
2561 RCAR_GP_PIN(6, 20),
2562};
2563static const unsigned int msiof1_txd_c_mux[] = {
2564 MSIOF1_TXD_C_MARK,
2565};
2566static const unsigned int msiof1_rxd_c_pins[] = {
2567 /* RXD */
2568 RCAR_GP_PIN(6, 19),
2569};
2570static const unsigned int msiof1_rxd_c_mux[] = {
2571 MSIOF1_RXD_C_MARK,
2572};
2573static const unsigned int msiof1_clk_d_pins[] = {
2574 /* SCK */
2575 RCAR_GP_PIN(5, 12),
2576};
2577static const unsigned int msiof1_clk_d_mux[] = {
2578 MSIOF1_SCK_D_MARK,
2579};
2580static const unsigned int msiof1_sync_d_pins[] = {
2581 /* SYNC */
2582 RCAR_GP_PIN(5, 15),
2583};
2584static const unsigned int msiof1_sync_d_mux[] = {
2585 MSIOF1_SYNC_D_MARK,
2586};
2587static const unsigned int msiof1_ss1_d_pins[] = {
2588 /* SS1 */
2589 RCAR_GP_PIN(5, 16),
2590};
2591static const unsigned int msiof1_ss1_d_mux[] = {
2592 MSIOF1_SS1_D_MARK,
2593};
2594static const unsigned int msiof1_ss2_d_pins[] = {
2595 /* SS2 */
2596 RCAR_GP_PIN(5, 21),
2597};
2598static const unsigned int msiof1_ss2_d_mux[] = {
2599 MSIOF1_SS2_D_MARK,
2600};
2601static const unsigned int msiof1_txd_d_pins[] = {
2602 /* TXD */
2603 RCAR_GP_PIN(5, 14),
2604};
2605static const unsigned int msiof1_txd_d_mux[] = {
2606 MSIOF1_TXD_D_MARK,
2607};
2608static const unsigned int msiof1_rxd_d_pins[] = {
2609 /* RXD */
2610 RCAR_GP_PIN(5, 13),
2611};
2612static const unsigned int msiof1_rxd_d_mux[] = {
2613 MSIOF1_RXD_D_MARK,
2614};
2615static const unsigned int msiof1_clk_e_pins[] = {
2616 /* SCK */
2617 RCAR_GP_PIN(3, 0),
2618};
2619static const unsigned int msiof1_clk_e_mux[] = {
2620 MSIOF1_SCK_E_MARK,
2621};
2622static const unsigned int msiof1_sync_e_pins[] = {
2623 /* SYNC */
2624 RCAR_GP_PIN(3, 1),
2625};
2626static const unsigned int msiof1_sync_e_mux[] = {
2627 MSIOF1_SYNC_E_MARK,
2628};
2629static const unsigned int msiof1_ss1_e_pins[] = {
2630 /* SS1 */
2631 RCAR_GP_PIN(3, 4),
2632};
2633static const unsigned int msiof1_ss1_e_mux[] = {
2634 MSIOF1_SS1_E_MARK,
2635};
2636static const unsigned int msiof1_ss2_e_pins[] = {
2637 /* SS2 */
2638 RCAR_GP_PIN(3, 5),
2639};
2640static const unsigned int msiof1_ss2_e_mux[] = {
2641 MSIOF1_SS2_E_MARK,
2642};
2643static const unsigned int msiof1_txd_e_pins[] = {
2644 /* TXD */
2645 RCAR_GP_PIN(3, 3),
2646};
2647static const unsigned int msiof1_txd_e_mux[] = {
2648 MSIOF1_TXD_E_MARK,
2649};
2650static const unsigned int msiof1_rxd_e_pins[] = {
2651 /* RXD */
2652 RCAR_GP_PIN(3, 2),
2653};
2654static const unsigned int msiof1_rxd_e_mux[] = {
2655 MSIOF1_RXD_E_MARK,
2656};
2657static const unsigned int msiof1_clk_f_pins[] = {
2658 /* SCK */
2659 RCAR_GP_PIN(5, 23),
2660};
2661static const unsigned int msiof1_clk_f_mux[] = {
2662 MSIOF1_SCK_F_MARK,
2663};
2664static const unsigned int msiof1_sync_f_pins[] = {
2665 /* SYNC */
2666 RCAR_GP_PIN(5, 24),
2667};
2668static const unsigned int msiof1_sync_f_mux[] = {
2669 MSIOF1_SYNC_F_MARK,
2670};
2671static const unsigned int msiof1_ss1_f_pins[] = {
2672 /* SS1 */
2673 RCAR_GP_PIN(6, 1),
2674};
2675static const unsigned int msiof1_ss1_f_mux[] = {
2676 MSIOF1_SS1_F_MARK,
2677};
2678static const unsigned int msiof1_ss2_f_pins[] = {
2679 /* SS2 */
2680 RCAR_GP_PIN(6, 2),
2681};
2682static const unsigned int msiof1_ss2_f_mux[] = {
2683 MSIOF1_SS2_F_MARK,
2684};
2685static const unsigned int msiof1_txd_f_pins[] = {
2686 /* TXD */
2687 RCAR_GP_PIN(6, 0),
2688};
2689static const unsigned int msiof1_txd_f_mux[] = {
2690 MSIOF1_TXD_F_MARK,
2691};
2692static const unsigned int msiof1_rxd_f_pins[] = {
2693 /* RXD */
2694 RCAR_GP_PIN(5, 25),
2695};
2696static const unsigned int msiof1_rxd_f_mux[] = {
2697 MSIOF1_RXD_F_MARK,
2698};
2699static const unsigned int msiof1_clk_g_pins[] = {
2700 /* SCK */
2701 RCAR_GP_PIN(3, 6),
2702};
2703static const unsigned int msiof1_clk_g_mux[] = {
2704 MSIOF1_SCK_G_MARK,
2705};
2706static const unsigned int msiof1_sync_g_pins[] = {
2707 /* SYNC */
2708 RCAR_GP_PIN(3, 7),
2709};
2710static const unsigned int msiof1_sync_g_mux[] = {
2711 MSIOF1_SYNC_G_MARK,
2712};
2713static const unsigned int msiof1_ss1_g_pins[] = {
2714 /* SS1 */
2715 RCAR_GP_PIN(3, 10),
2716};
2717static const unsigned int msiof1_ss1_g_mux[] = {
2718 MSIOF1_SS1_G_MARK,
2719};
2720static const unsigned int msiof1_ss2_g_pins[] = {
2721 /* SS2 */
2722 RCAR_GP_PIN(3, 11),
2723};
2724static const unsigned int msiof1_ss2_g_mux[] = {
2725 MSIOF1_SS2_G_MARK,
2726};
2727static const unsigned int msiof1_txd_g_pins[] = {
2728 /* TXD */
2729 RCAR_GP_PIN(3, 9),
2730};
2731static const unsigned int msiof1_txd_g_mux[] = {
2732 MSIOF1_TXD_G_MARK,
2733};
2734static const unsigned int msiof1_rxd_g_pins[] = {
2735 /* RXD */
2736 RCAR_GP_PIN(3, 8),
2737};
2738static const unsigned int msiof1_rxd_g_mux[] = {
2739 MSIOF1_RXD_G_MARK,
2740};
2741/* - MSIOF2 ----------------------------------------------------------------- */
2742static const unsigned int msiof2_clk_a_pins[] = {
2743 /* SCK */
2744 RCAR_GP_PIN(1, 9),
2745};
2746static const unsigned int msiof2_clk_a_mux[] = {
2747 MSIOF2_SCK_A_MARK,
2748};
2749static const unsigned int msiof2_sync_a_pins[] = {
2750 /* SYNC */
2751 RCAR_GP_PIN(1, 8),
2752};
2753static const unsigned int msiof2_sync_a_mux[] = {
2754 MSIOF2_SYNC_A_MARK,
2755};
2756static const unsigned int msiof2_ss1_a_pins[] = {
2757 /* SS1 */
2758 RCAR_GP_PIN(1, 6),
2759};
2760static const unsigned int msiof2_ss1_a_mux[] = {
2761 MSIOF2_SS1_A_MARK,
2762};
2763static const unsigned int msiof2_ss2_a_pins[] = {
2764 /* SS2 */
2765 RCAR_GP_PIN(1, 7),
2766};
2767static const unsigned int msiof2_ss2_a_mux[] = {
2768 MSIOF2_SS2_A_MARK,
2769};
2770static const unsigned int msiof2_txd_a_pins[] = {
2771 /* TXD */
2772 RCAR_GP_PIN(1, 11),
2773};
2774static const unsigned int msiof2_txd_a_mux[] = {
2775 MSIOF2_TXD_A_MARK,
2776};
2777static const unsigned int msiof2_rxd_a_pins[] = {
2778 /* RXD */
2779 RCAR_GP_PIN(1, 10),
2780};
2781static const unsigned int msiof2_rxd_a_mux[] = {
2782 MSIOF2_RXD_A_MARK,
2783};
2784static const unsigned int msiof2_clk_b_pins[] = {
2785 /* SCK */
2786 RCAR_GP_PIN(0, 4),
2787};
2788static const unsigned int msiof2_clk_b_mux[] = {
2789 MSIOF2_SCK_B_MARK,
2790};
2791static const unsigned int msiof2_sync_b_pins[] = {
2792 /* SYNC */
2793 RCAR_GP_PIN(0, 5),
2794};
2795static const unsigned int msiof2_sync_b_mux[] = {
2796 MSIOF2_SYNC_B_MARK,
2797};
2798static const unsigned int msiof2_ss1_b_pins[] = {
2799 /* SS1 */
2800 RCAR_GP_PIN(0, 0),
2801};
2802static const unsigned int msiof2_ss1_b_mux[] = {
2803 MSIOF2_SS1_B_MARK,
2804};
2805static const unsigned int msiof2_ss2_b_pins[] = {
2806 /* SS2 */
2807 RCAR_GP_PIN(0, 1),
2808};
2809static const unsigned int msiof2_ss2_b_mux[] = {
2810 MSIOF2_SS2_B_MARK,
2811};
2812static const unsigned int msiof2_txd_b_pins[] = {
2813 /* TXD */
2814 RCAR_GP_PIN(0, 7),
2815};
2816static const unsigned int msiof2_txd_b_mux[] = {
2817 MSIOF2_TXD_B_MARK,
2818};
2819static const unsigned int msiof2_rxd_b_pins[] = {
2820 /* RXD */
2821 RCAR_GP_PIN(0, 6),
2822};
2823static const unsigned int msiof2_rxd_b_mux[] = {
2824 MSIOF2_RXD_B_MARK,
2825};
2826static const unsigned int msiof2_clk_c_pins[] = {
2827 /* SCK */
2828 RCAR_GP_PIN(2, 12),
2829};
2830static const unsigned int msiof2_clk_c_mux[] = {
2831 MSIOF2_SCK_C_MARK,
2832};
2833static const unsigned int msiof2_sync_c_pins[] = {
2834 /* SYNC */
2835 RCAR_GP_PIN(2, 11),
2836};
2837static const unsigned int msiof2_sync_c_mux[] = {
2838 MSIOF2_SYNC_C_MARK,
2839};
2840static const unsigned int msiof2_ss1_c_pins[] = {
2841 /* SS1 */
2842 RCAR_GP_PIN(2, 10),
2843};
2844static const unsigned int msiof2_ss1_c_mux[] = {
2845 MSIOF2_SS1_C_MARK,
2846};
2847static const unsigned int msiof2_ss2_c_pins[] = {
2848 /* SS2 */
2849 RCAR_GP_PIN(2, 9),
2850};
2851static const unsigned int msiof2_ss2_c_mux[] = {
2852 MSIOF2_SS2_C_MARK,
2853};
2854static const unsigned int msiof2_txd_c_pins[] = {
2855 /* TXD */
2856 RCAR_GP_PIN(2, 14),
2857};
2858static const unsigned int msiof2_txd_c_mux[] = {
2859 MSIOF2_TXD_C_MARK,
2860};
2861static const unsigned int msiof2_rxd_c_pins[] = {
2862 /* RXD */
2863 RCAR_GP_PIN(2, 13),
2864};
2865static const unsigned int msiof2_rxd_c_mux[] = {
2866 MSIOF2_RXD_C_MARK,
2867};
2868static const unsigned int msiof2_clk_d_pins[] = {
2869 /* SCK */
2870 RCAR_GP_PIN(0, 8),
2871};
2872static const unsigned int msiof2_clk_d_mux[] = {
2873 MSIOF2_SCK_D_MARK,
2874};
2875static const unsigned int msiof2_sync_d_pins[] = {
2876 /* SYNC */
2877 RCAR_GP_PIN(0, 9),
2878};
2879static const unsigned int msiof2_sync_d_mux[] = {
2880 MSIOF2_SYNC_D_MARK,
2881};
2882static const unsigned int msiof2_ss1_d_pins[] = {
2883 /* SS1 */
2884 RCAR_GP_PIN(0, 12),
2885};
2886static const unsigned int msiof2_ss1_d_mux[] = {
2887 MSIOF2_SS1_D_MARK,
2888};
2889static const unsigned int msiof2_ss2_d_pins[] = {
2890 /* SS2 */
2891 RCAR_GP_PIN(0, 13),
2892};
2893static const unsigned int msiof2_ss2_d_mux[] = {
2894 MSIOF2_SS2_D_MARK,
2895};
2896static const unsigned int msiof2_txd_d_pins[] = {
2897 /* TXD */
2898 RCAR_GP_PIN(0, 11),
2899};
2900static const unsigned int msiof2_txd_d_mux[] = {
2901 MSIOF2_TXD_D_MARK,
2902};
2903static const unsigned int msiof2_rxd_d_pins[] = {
2904 /* RXD */
2905 RCAR_GP_PIN(0, 10),
2906};
2907static const unsigned int msiof2_rxd_d_mux[] = {
2908 MSIOF2_RXD_D_MARK,
2909};
2910/* - MSIOF3 ----------------------------------------------------------------- */
2911static const unsigned int msiof3_clk_a_pins[] = {
2912 /* SCK */
2913 RCAR_GP_PIN(0, 0),
2914};
2915static const unsigned int msiof3_clk_a_mux[] = {
2916 MSIOF3_SCK_A_MARK,
2917};
2918static const unsigned int msiof3_sync_a_pins[] = {
2919 /* SYNC */
2920 RCAR_GP_PIN(0, 1),
2921};
2922static const unsigned int msiof3_sync_a_mux[] = {
2923 MSIOF3_SYNC_A_MARK,
2924};
2925static const unsigned int msiof3_ss1_a_pins[] = {
2926 /* SS1 */
2927 RCAR_GP_PIN(0, 14),
2928};
2929static const unsigned int msiof3_ss1_a_mux[] = {
2930 MSIOF3_SS1_A_MARK,
2931};
2932static const unsigned int msiof3_ss2_a_pins[] = {
2933 /* SS2 */
2934 RCAR_GP_PIN(0, 15),
2935};
2936static const unsigned int msiof3_ss2_a_mux[] = {
2937 MSIOF3_SS2_A_MARK,
2938};
2939static const unsigned int msiof3_txd_a_pins[] = {
2940 /* TXD */
2941 RCAR_GP_PIN(0, 3),
2942};
2943static const unsigned int msiof3_txd_a_mux[] = {
2944 MSIOF3_TXD_A_MARK,
2945};
2946static const unsigned int msiof3_rxd_a_pins[] = {
2947 /* RXD */
2948 RCAR_GP_PIN(0, 2),
2949};
2950static const unsigned int msiof3_rxd_a_mux[] = {
2951 MSIOF3_RXD_A_MARK,
2952};
2953static const unsigned int msiof3_clk_b_pins[] = {
2954 /* SCK */
2955 RCAR_GP_PIN(1, 2),
2956};
2957static const unsigned int msiof3_clk_b_mux[] = {
2958 MSIOF3_SCK_B_MARK,
2959};
2960static const unsigned int msiof3_sync_b_pins[] = {
2961 /* SYNC */
2962 RCAR_GP_PIN(1, 0),
2963};
2964static const unsigned int msiof3_sync_b_mux[] = {
2965 MSIOF3_SYNC_B_MARK,
2966};
2967static const unsigned int msiof3_ss1_b_pins[] = {
2968 /* SS1 */
2969 RCAR_GP_PIN(1, 4),
2970};
2971static const unsigned int msiof3_ss1_b_mux[] = {
2972 MSIOF3_SS1_B_MARK,
2973};
2974static const unsigned int msiof3_ss2_b_pins[] = {
2975 /* SS2 */
2976 RCAR_GP_PIN(1, 5),
2977};
2978static const unsigned int msiof3_ss2_b_mux[] = {
2979 MSIOF3_SS2_B_MARK,
2980};
2981static const unsigned int msiof3_txd_b_pins[] = {
2982 /* TXD */
2983 RCAR_GP_PIN(1, 1),
2984};
2985static const unsigned int msiof3_txd_b_mux[] = {
2986 MSIOF3_TXD_B_MARK,
2987};
2988static const unsigned int msiof3_rxd_b_pins[] = {
2989 /* RXD */
2990 RCAR_GP_PIN(1, 3),
2991};
2992static const unsigned int msiof3_rxd_b_mux[] = {
2993 MSIOF3_RXD_B_MARK,
2994};
2995static const unsigned int msiof3_clk_c_pins[] = {
2996 /* SCK */
2997 RCAR_GP_PIN(1, 12),
2998};
2999static const unsigned int msiof3_clk_c_mux[] = {
3000 MSIOF3_SCK_C_MARK,
3001};
3002static const unsigned int msiof3_sync_c_pins[] = {
3003 /* SYNC */
3004 RCAR_GP_PIN(1, 13),
3005};
3006static const unsigned int msiof3_sync_c_mux[] = {
3007 MSIOF3_SYNC_C_MARK,
3008};
3009static const unsigned int msiof3_txd_c_pins[] = {
3010 /* TXD */
3011 RCAR_GP_PIN(1, 15),
3012};
3013static const unsigned int msiof3_txd_c_mux[] = {
3014 MSIOF3_TXD_C_MARK,
3015};
3016static const unsigned int msiof3_rxd_c_pins[] = {
3017 /* RXD */
3018 RCAR_GP_PIN(1, 14),
3019};
3020static const unsigned int msiof3_rxd_c_mux[] = {
3021 MSIOF3_RXD_C_MARK,
3022};
3023static const unsigned int msiof3_clk_d_pins[] = {
3024 /* SCK */
3025 RCAR_GP_PIN(1, 22),
3026};
3027static const unsigned int msiof3_clk_d_mux[] = {
3028 MSIOF3_SCK_D_MARK,
3029};
3030static const unsigned int msiof3_sync_d_pins[] = {
3031 /* SYNC */
3032 RCAR_GP_PIN(1, 23),
3033};
3034static const unsigned int msiof3_sync_d_mux[] = {
3035 MSIOF3_SYNC_D_MARK,
3036};
3037static const unsigned int msiof3_ss1_d_pins[] = {
3038 /* SS1 */
3039 RCAR_GP_PIN(1, 26),
3040};
3041static const unsigned int msiof3_ss1_d_mux[] = {
3042 MSIOF3_SS1_D_MARK,
3043};
3044static const unsigned int msiof3_txd_d_pins[] = {
3045 /* TXD */
3046 RCAR_GP_PIN(1, 25),
3047};
3048static const unsigned int msiof3_txd_d_mux[] = {
3049 MSIOF3_TXD_D_MARK,
3050};
3051static const unsigned int msiof3_rxd_d_pins[] = {
3052 /* RXD */
3053 RCAR_GP_PIN(1, 24),
3054};
3055static const unsigned int msiof3_rxd_d_mux[] = {
3056 MSIOF3_RXD_D_MARK,
3057};
3058
3059static const unsigned int msiof3_clk_e_pins[] = {
3060 /* SCK */
3061 RCAR_GP_PIN(2, 3),
3062};
3063static const unsigned int msiof3_clk_e_mux[] = {
3064 MSIOF3_SCK_E_MARK,
3065};
3066static const unsigned int msiof3_sync_e_pins[] = {
3067 /* SYNC */
3068 RCAR_GP_PIN(2, 2),
3069};
3070static const unsigned int msiof3_sync_e_mux[] = {
3071 MSIOF3_SYNC_E_MARK,
3072};
3073static const unsigned int msiof3_ss1_e_pins[] = {
3074 /* SS1 */
3075 RCAR_GP_PIN(2, 1),
3076};
3077static const unsigned int msiof3_ss1_e_mux[] = {
3078 MSIOF3_SS1_E_MARK,
3079};
3080static const unsigned int msiof3_ss2_e_pins[] = {
3081 /* SS1 */
3082 RCAR_GP_PIN(2, 0),
3083};
3084static const unsigned int msiof3_ss2_e_mux[] = {
3085 MSIOF3_SS1_E_MARK,
3086};
3087static const unsigned int msiof3_txd_e_pins[] = {
3088 /* TXD */
3089 RCAR_GP_PIN(2, 5),
3090};
3091static const unsigned int msiof3_txd_e_mux[] = {
3092 MSIOF3_TXD_E_MARK,
3093};
3094static const unsigned int msiof3_rxd_e_pins[] = {
3095 /* RXD */
3096 RCAR_GP_PIN(2, 4),
3097};
3098static const unsigned int msiof3_rxd_e_mux[] = {
3099 MSIOF3_RXD_E_MARK,
3100};
3101
332cb226
TK
3102/* - PWM0 --------------------------------------------------------------------*/
3103static const unsigned int pwm0_pins[] = {
3104 /* PWM */
3105 RCAR_GP_PIN(2, 6),
3106};
3107static const unsigned int pwm0_mux[] = {
3108 PWM0_MARK,
3109};
3110/* - PWM1 --------------------------------------------------------------------*/
3111static const unsigned int pwm1_a_pins[] = {
3112 /* PWM */
3113 RCAR_GP_PIN(2, 7),
3114};
3115static const unsigned int pwm1_a_mux[] = {
3116 PWM1_A_MARK,
3117};
3118static const unsigned int pwm1_b_pins[] = {
3119 /* PWM */
3120 RCAR_GP_PIN(1, 8),
3121};
3122static const unsigned int pwm1_b_mux[] = {
3123 PWM1_B_MARK,
3124};
3125/* - PWM2 --------------------------------------------------------------------*/
3126static const unsigned int pwm2_a_pins[] = {
3127 /* PWM */
3128 RCAR_GP_PIN(2, 8),
3129};
3130static const unsigned int pwm2_a_mux[] = {
3131 PWM2_A_MARK,
3132};
3133static const unsigned int pwm2_b_pins[] = {
3134 /* PWM */
3135 RCAR_GP_PIN(1, 11),
3136};
3137static const unsigned int pwm2_b_mux[] = {
3138 PWM2_B_MARK,
3139};
3140/* - PWM3 --------------------------------------------------------------------*/
3141static const unsigned int pwm3_a_pins[] = {
3142 /* PWM */
3143 RCAR_GP_PIN(1, 0),
3144};
3145static const unsigned int pwm3_a_mux[] = {
3146 PWM3_A_MARK,
3147};
3148static const unsigned int pwm3_b_pins[] = {
3149 /* PWM */
3150 RCAR_GP_PIN(2, 2),
3151};
3152static const unsigned int pwm3_b_mux[] = {
3153 PWM3_B_MARK,
3154};
3155/* - PWM4 --------------------------------------------------------------------*/
3156static const unsigned int pwm4_a_pins[] = {
3157 /* PWM */
3158 RCAR_GP_PIN(1, 1),
3159};
3160static const unsigned int pwm4_a_mux[] = {
3161 PWM4_A_MARK,
3162};
3163static const unsigned int pwm4_b_pins[] = {
3164 /* PWM */
3165 RCAR_GP_PIN(2, 3),
3166};
3167static const unsigned int pwm4_b_mux[] = {
3168 PWM4_B_MARK,
3169};
3170/* - PWM5 --------------------------------------------------------------------*/
3171static const unsigned int pwm5_a_pins[] = {
3172 /* PWM */
3173 RCAR_GP_PIN(1, 2),
3174};
3175static const unsigned int pwm5_a_mux[] = {
3176 PWM5_A_MARK,
3177};
3178static const unsigned int pwm5_b_pins[] = {
3179 /* PWM */
3180 RCAR_GP_PIN(2, 4),
3181};
3182static const unsigned int pwm5_b_mux[] = {
3183 PWM5_B_MARK,
3184};
3185/* - PWM6 --------------------------------------------------------------------*/
3186static const unsigned int pwm6_a_pins[] = {
3187 /* PWM */
3188 RCAR_GP_PIN(1, 3),
3189};
3190static const unsigned int pwm6_a_mux[] = {
3191 PWM6_A_MARK,
3192};
3193static const unsigned int pwm6_b_pins[] = {
3194 /* PWM */
3195 RCAR_GP_PIN(2, 5),
3196};
3197static const unsigned int pwm6_b_mux[] = {
3198 PWM6_B_MARK,
3199};
3200
fc43d8b2
TK
3201/* - SCIF0 ------------------------------------------------------------------ */
3202static const unsigned int scif0_data_pins[] = {
3203 /* RX, TX */
3204 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3205};
3206static const unsigned int scif0_data_mux[] = {
3207 RX0_MARK, TX0_MARK,
3208};
3209static const unsigned int scif0_clk_pins[] = {
3210 /* SCK */
3211 RCAR_GP_PIN(5, 0),
3212};
3213static const unsigned int scif0_clk_mux[] = {
3214 SCK0_MARK,
3215};
3216static const unsigned int scif0_ctrl_pins[] = {
3217 /* RTS, CTS */
3218 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3219};
3220static const unsigned int scif0_ctrl_mux[] = {
3221 RTS0_N_TANS_MARK, CTS0_N_MARK,
3222};
3223/* - SCIF1 ------------------------------------------------------------------ */
3224static const unsigned int scif1_data_a_pins[] = {
3225 /* RX, TX */
3226 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3227};
3228static const unsigned int scif1_data_a_mux[] = {
3229 RX1_A_MARK, TX1_A_MARK,
3230};
3231static const unsigned int scif1_clk_pins[] = {
3232 /* SCK */
3233 RCAR_GP_PIN(6, 21),
3234};
3235static const unsigned int scif1_clk_mux[] = {
3236 SCK1_MARK,
3237};
3238static const unsigned int scif1_ctrl_pins[] = {
3239 /* RTS, CTS */
3240 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3241};
3242static const unsigned int scif1_ctrl_mux[] = {
3243 RTS1_N_TANS_MARK, CTS1_N_MARK,
3244};
3245
3246static const unsigned int scif1_data_b_pins[] = {
3247 /* RX, TX */
3248 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3249};
3250static const unsigned int scif1_data_b_mux[] = {
3251 RX1_B_MARK, TX1_B_MARK,
3252};
3253/* - SCIF2 ------------------------------------------------------------------ */
3254static const unsigned int scif2_data_a_pins[] = {
3255 /* RX, TX */
3256 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3257};
3258static const unsigned int scif2_data_a_mux[] = {
3259 RX2_A_MARK, TX2_A_MARK,
3260};
3261static const unsigned int scif2_clk_pins[] = {
3262 /* SCK */
3263 RCAR_GP_PIN(5, 9),
3264};
3265static const unsigned int scif2_clk_mux[] = {
3266 SCK2_MARK,
3267};
3268static const unsigned int scif2_data_b_pins[] = {
3269 /* RX, TX */
3270 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3271};
3272static const unsigned int scif2_data_b_mux[] = {
3273 RX2_B_MARK, TX2_B_MARK,
3274};
3275/* - SCIF3 ------------------------------------------------------------------ */
3276static const unsigned int scif3_data_a_pins[] = {
3277 /* RX, TX */
3278 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3279};
3280static const unsigned int scif3_data_a_mux[] = {
3281 RX3_A_MARK, TX3_A_MARK,
3282};
3283static const unsigned int scif3_clk_pins[] = {
3284 /* SCK */
3285 RCAR_GP_PIN(1, 22),
3286};
3287static const unsigned int scif3_clk_mux[] = {
3288 SCK3_MARK,
3289};
3290static const unsigned int scif3_ctrl_pins[] = {
3291 /* RTS, CTS */
3292 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3293};
3294static const unsigned int scif3_ctrl_mux[] = {
3295 RTS3_N_TANS_MARK, CTS3_N_MARK,
3296};
3297static const unsigned int scif3_data_b_pins[] = {
3298 /* RX, TX */
3299 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3300};
3301static const unsigned int scif3_data_b_mux[] = {
3302 RX3_B_MARK, TX3_B_MARK,
3303};
3304/* - SCIF4 ------------------------------------------------------------------ */
3305static const unsigned int scif4_data_a_pins[] = {
3306 /* RX, TX */
3307 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3308};
3309static const unsigned int scif4_data_a_mux[] = {
3310 RX4_A_MARK, TX4_A_MARK,
3311};
3312static const unsigned int scif4_clk_a_pins[] = {
3313 /* SCK */
3314 RCAR_GP_PIN(2, 10),
3315};
3316static const unsigned int scif4_clk_a_mux[] = {
3317 SCK4_A_MARK,
3318};
3319static const unsigned int scif4_ctrl_a_pins[] = {
3320 /* RTS, CTS */
3321 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3322};
3323static const unsigned int scif4_ctrl_a_mux[] = {
3324 RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
3325};
3326static const unsigned int scif4_data_b_pins[] = {
3327 /* RX, TX */
3328 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3329};
3330static const unsigned int scif4_data_b_mux[] = {
3331 RX4_B_MARK, TX4_B_MARK,
3332};
3333static const unsigned int scif4_clk_b_pins[] = {
3334 /* SCK */
3335 RCAR_GP_PIN(1, 5),
3336};
3337static const unsigned int scif4_clk_b_mux[] = {
3338 SCK4_B_MARK,
3339};
3340static const unsigned int scif4_ctrl_b_pins[] = {
3341 /* RTS, CTS */
3342 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3343};
3344static const unsigned int scif4_ctrl_b_mux[] = {
3345 RTS4_N_TANS_B_MARK, CTS4_N_B_MARK,
3346};
3347static const unsigned int scif4_data_c_pins[] = {
3348 /* RX, TX */
3349 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3350};
3351static const unsigned int scif4_data_c_mux[] = {
3352 RX4_C_MARK, TX4_C_MARK,
3353};
3354static const unsigned int scif4_clk_c_pins[] = {
3355 /* SCK */
3356 RCAR_GP_PIN(0, 8),
3357};
3358static const unsigned int scif4_clk_c_mux[] = {
3359 SCK4_C_MARK,
3360};
3361static const unsigned int scif4_ctrl_c_pins[] = {
3362 /* RTS, CTS */
3363 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3364};
3365static const unsigned int scif4_ctrl_c_mux[] = {
3366 RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
3367};
3368/* - SCIF5 ------------------------------------------------------------------ */
3369static const unsigned int scif5_data_a_pins[] = {
3370 /* RX, TX */
3371 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3372};
3373static const unsigned int scif5_data_a_mux[] = {
3374 RX5_A_MARK, TX5_A_MARK,
3375};
3376static const unsigned int scif5_clk_a_pins[] = {
3377 /* SCK */
3378 RCAR_GP_PIN(6, 21),
3379};
3380static const unsigned int scif5_clk_a_mux[] = {
3381 SCK5_A_MARK,
3382};
3383
3384static const unsigned int scif5_data_b_pins[] = {
3385 /* RX, TX */
3386 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
3387};
3388static const unsigned int scif5_data_b_mux[] = {
3389 RX5_B_MARK, TX5_B_MARK,
3390};
3391static const unsigned int scif5_clk_b_pins[] = {
3392 /* SCK */
3393 RCAR_GP_PIN(5, 0),
3394};
3395static const unsigned int scif5_clk_b_mux[] = {
3396 SCK5_B_MARK,
3397};
3398
3399/* - SCIF Clock ------------------------------------------------------------- */
3400static const unsigned int scif_clk_a_pins[] = {
3401 /* SCIF_CLK */
3402 RCAR_GP_PIN(6, 23),
3403};
3404static const unsigned int scif_clk_a_mux[] = {
3405 SCIF_CLK_A_MARK,
3406};
3407static const unsigned int scif_clk_b_pins[] = {
3408 /* SCIF_CLK */
3409 RCAR_GP_PIN(5, 9),
3410};
3411static const unsigned int scif_clk_b_mux[] = {
3412 SCIF_CLK_B_MARK,
3413};
3414
374cf699
TK
3415/* - SDHI0 ------------------------------------------------------------------ */
3416static const unsigned int sdhi0_data1_pins[] = {
3417 /* D0 */
3418 RCAR_GP_PIN(3, 2),
3419};
3420static const unsigned int sdhi0_data1_mux[] = {
3421 SD0_DAT0_MARK,
3422};
3423static const unsigned int sdhi0_data4_pins[] = {
3424 /* D[0:3] */
3425 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3426 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3427};
3428static const unsigned int sdhi0_data4_mux[] = {
3429 SD0_DAT0_MARK, SD0_DAT1_MARK,
3430 SD0_DAT2_MARK, SD0_DAT3_MARK,
3431};
3432static const unsigned int sdhi0_ctrl_pins[] = {
3433 /* CLK, CMD */
3434 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3435};
3436static const unsigned int sdhi0_ctrl_mux[] = {
3437 SD0_CLK_MARK, SD0_CMD_MARK,
3438};
3439static const unsigned int sdhi0_cd_pins[] = {
3440 /* CD */
3441 RCAR_GP_PIN(3, 12),
3442};
3443static const unsigned int sdhi0_cd_mux[] = {
3444 SD0_CD_MARK,
3445};
3446static const unsigned int sdhi0_wp_pins[] = {
3447 /* WP */
3448 RCAR_GP_PIN(3, 13),
3449};
3450static const unsigned int sdhi0_wp_mux[] = {
3451 SD0_WP_MARK,
3452};
3453/* - SDHI1 ------------------------------------------------------------------ */
3454static const unsigned int sdhi1_data1_pins[] = {
3455 /* D0 */
3456 RCAR_GP_PIN(3, 8),
3457};
3458static const unsigned int sdhi1_data1_mux[] = {
3459 SD1_DAT0_MARK,
3460};
3461static const unsigned int sdhi1_data4_pins[] = {
3462 /* D[0:3] */
3463 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3464 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3465};
3466static const unsigned int sdhi1_data4_mux[] = {
3467 SD1_DAT0_MARK, SD1_DAT1_MARK,
3468 SD1_DAT2_MARK, SD1_DAT3_MARK,
3469};
3470static const unsigned int sdhi1_ctrl_pins[] = {
3471 /* CLK, CMD */
3472 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3473};
3474static const unsigned int sdhi1_ctrl_mux[] = {
3475 SD1_CLK_MARK, SD1_CMD_MARK,
3476};
3477static const unsigned int sdhi1_cd_pins[] = {
3478 /* CD */
3479 RCAR_GP_PIN(3, 14),
3480};
3481static const unsigned int sdhi1_cd_mux[] = {
3482 SD1_CD_MARK,
3483};
3484static const unsigned int sdhi1_wp_pins[] = {
3485 /* WP */
3486 RCAR_GP_PIN(3, 15),
3487};
3488static const unsigned int sdhi1_wp_mux[] = {
3489 SD1_WP_MARK,
3490};
3491/* - SDHI2 ------------------------------------------------------------------ */
3492static const unsigned int sdhi2_data1_pins[] = {
3493 /* D0 */
3494 RCAR_GP_PIN(4, 2),
3495};
3496static const unsigned int sdhi2_data1_mux[] = {
3497 SD2_DAT0_MARK,
3498};
3499static const unsigned int sdhi2_data4_pins[] = {
3500 /* D[0:3] */
3501 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3502 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3503};
3504static const unsigned int sdhi2_data4_mux[] = {
3505 SD2_DAT0_MARK, SD2_DAT1_MARK,
3506 SD2_DAT2_MARK, SD2_DAT3_MARK,
3507};
3508static const unsigned int sdhi2_data8_pins[] = {
3509 /* D[0:7] */
3510 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3511 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3512 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3513 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3514};
3515static const unsigned int sdhi2_data8_mux[] = {
3516 SD2_DAT0_MARK, SD2_DAT1_MARK,
3517 SD2_DAT2_MARK, SD2_DAT3_MARK,
3518 SD2_DAT4_MARK, SD2_DAT5_MARK,
3519 SD2_DAT6_MARK, SD2_DAT7_MARK,
3520};
3521static const unsigned int sdhi2_ctrl_pins[] = {
3522 /* CLK, CMD */
3523 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3524};
3525static const unsigned int sdhi2_ctrl_mux[] = {
3526 SD2_CLK_MARK, SD2_CMD_MARK,
3527};
3528static const unsigned int sdhi2_cd_a_pins[] = {
3529 /* CD */
3530 RCAR_GP_PIN(4, 13),
3531};
3532static const unsigned int sdhi2_cd_a_mux[] = {
3533 SD2_CD_A_MARK,
3534};
3535static const unsigned int sdhi2_cd_b_pins[] = {
3536 /* CD */
3537 RCAR_GP_PIN(5, 10),
3538};
3539static const unsigned int sdhi2_cd_b_mux[] = {
3540 SD2_CD_B_MARK,
3541};
3542static const unsigned int sdhi2_wp_a_pins[] = {
3543 /* WP */
3544 RCAR_GP_PIN(4, 14),
3545};
3546static const unsigned int sdhi2_wp_a_mux[] = {
3547 SD2_WP_A_MARK,
3548};
3549static const unsigned int sdhi2_wp_b_pins[] = {
3550 /* WP */
3551 RCAR_GP_PIN(5, 11),
3552};
3553static const unsigned int sdhi2_wp_b_mux[] = {
3554 SD2_WP_B_MARK,
3555};
3556static const unsigned int sdhi2_ds_pins[] = {
3557 /* DS */
3558 RCAR_GP_PIN(4, 6),
3559};
3560static const unsigned int sdhi2_ds_mux[] = {
3561 SD2_DS_MARK,
3562};
3563/* - SDHI3 ------------------------------------------------------------------ */
3564static const unsigned int sdhi3_data1_pins[] = {
3565 /* D0 */
3566 RCAR_GP_PIN(4, 9),
3567};
3568static const unsigned int sdhi3_data1_mux[] = {
3569 SD3_DAT0_MARK,
3570};
3571static const unsigned int sdhi3_data4_pins[] = {
3572 /* D[0:3] */
3573 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3574 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3575};
3576static const unsigned int sdhi3_data4_mux[] = {
3577 SD3_DAT0_MARK, SD3_DAT1_MARK,
3578 SD3_DAT2_MARK, SD3_DAT3_MARK,
3579};
3580static const unsigned int sdhi3_data8_pins[] = {
3581 /* D[0:7] */
3582 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3583 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3584 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3585 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3586};
3587static const unsigned int sdhi3_data8_mux[] = {
3588 SD3_DAT0_MARK, SD3_DAT1_MARK,
3589 SD3_DAT2_MARK, SD3_DAT3_MARK,
3590 SD3_DAT4_MARK, SD3_DAT5_MARK,
3591 SD3_DAT6_MARK, SD3_DAT7_MARK,
3592};
3593static const unsigned int sdhi3_ctrl_pins[] = {
3594 /* CLK, CMD */
3595 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3596};
3597static const unsigned int sdhi3_ctrl_mux[] = {
3598 SD3_CLK_MARK, SD3_CMD_MARK,
3599};
3600static const unsigned int sdhi3_cd_pins[] = {
3601 /* CD */
3602 RCAR_GP_PIN(4, 15),
3603};
3604static const unsigned int sdhi3_cd_mux[] = {
3605 SD3_CD_MARK,
3606};
3607static const unsigned int sdhi3_wp_pins[] = {
3608 /* WP */
3609 RCAR_GP_PIN(4, 16),
3610};
3611static const unsigned int sdhi3_wp_mux[] = {
3612 SD3_WP_MARK,
3613};
3614static const unsigned int sdhi3_ds_pins[] = {
3615 /* DS */
3616 RCAR_GP_PIN(4, 17),
3617};
3618static const unsigned int sdhi3_ds_mux[] = {
3619 SD3_DS_MARK,
3620};
3621
4fe12388
KM
3622/* - SSI -------------------------------------------------------------------- */
3623static const unsigned int ssi0_data_pins[] = {
3624 /* SDATA */
3625 RCAR_GP_PIN(6, 2),
3626};
3627static const unsigned int ssi0_data_mux[] = {
3628 SSI_SDATA0_MARK,
3629};
3630static const unsigned int ssi01239_ctrl_pins[] = {
3631 /* SCK, WS */
3632 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3633};
3634static const unsigned int ssi01239_ctrl_mux[] = {
3635 SSI_SCK01239_MARK, SSI_WS01239_MARK,
3636};
3637static const unsigned int ssi1_data_a_pins[] = {
3638 /* SDATA */
3639 RCAR_GP_PIN(6, 3),
3640};
3641static const unsigned int ssi1_data_a_mux[] = {
3642 SSI_SDATA1_A_MARK,
3643};
3644static const unsigned int ssi1_data_b_pins[] = {
3645 /* SDATA */
3646 RCAR_GP_PIN(5, 12),
3647};
3648static const unsigned int ssi1_data_b_mux[] = {
3649 SSI_SDATA1_B_MARK,
3650};
3651static const unsigned int ssi1_ctrl_a_pins[] = {
3652 /* SCK, WS */
3653 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3654};
3655static const unsigned int ssi1_ctrl_a_mux[] = {
3656 SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3657};
3658static const unsigned int ssi1_ctrl_b_pins[] = {
3659 /* SCK, WS */
3660 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3661};
3662static const unsigned int ssi1_ctrl_b_mux[] = {
3663 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3664};
3665static const unsigned int ssi2_data_a_pins[] = {
3666 /* SDATA */
3667 RCAR_GP_PIN(6, 4),
3668};
3669static const unsigned int ssi2_data_a_mux[] = {
3670 SSI_SDATA2_A_MARK,
3671};
3672static const unsigned int ssi2_data_b_pins[] = {
3673 /* SDATA */
3674 RCAR_GP_PIN(5, 13),
3675};
3676static const unsigned int ssi2_data_b_mux[] = {
3677 SSI_SDATA2_B_MARK,
3678};
3679static const unsigned int ssi2_ctrl_a_pins[] = {
3680 /* SCK, WS */
3681 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3682};
3683static const unsigned int ssi2_ctrl_a_mux[] = {
3684 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3685};
3686static const unsigned int ssi2_ctrl_b_pins[] = {
3687 /* SCK, WS */
3688 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3689};
3690static const unsigned int ssi2_ctrl_b_mux[] = {
3691 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3692};
3693static const unsigned int ssi3_data_pins[] = {
3694 /* SDATA */
3695 RCAR_GP_PIN(6, 7),
3696};
3697static const unsigned int ssi3_data_mux[] = {
3698 SSI_SDATA3_MARK,
3699};
3700static const unsigned int ssi349_ctrl_pins[] = {
3701 /* SCK, WS */
3702 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3703};
3704static const unsigned int ssi349_ctrl_mux[] = {
3705 SSI_SCK349_MARK, SSI_WS349_MARK,
3706};
3707static const unsigned int ssi4_data_pins[] = {
3708 /* SDATA */
3709 RCAR_GP_PIN(6, 10),
3710};
3711static const unsigned int ssi4_data_mux[] = {
3712 SSI_SDATA4_MARK,
3713};
3714static const unsigned int ssi4_ctrl_pins[] = {
3715 /* SCK, WS */
3716 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3717};
3718static const unsigned int ssi4_ctrl_mux[] = {
3719 SSI_SCK4_MARK, SSI_WS4_MARK,
3720};
3721static const unsigned int ssi5_data_pins[] = {
3722 /* SDATA */
3723 RCAR_GP_PIN(6, 13),
3724};
3725static const unsigned int ssi5_data_mux[] = {
3726 SSI_SDATA5_MARK,
3727};
3728static const unsigned int ssi5_ctrl_pins[] = {
3729 /* SCK, WS */
3730 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3731};
3732static const unsigned int ssi5_ctrl_mux[] = {
3733 SSI_SCK5_MARK, SSI_WS5_MARK,
3734};
3735static const unsigned int ssi6_data_pins[] = {
3736 /* SDATA */
3737 RCAR_GP_PIN(6, 16),
3738};
3739static const unsigned int ssi6_data_mux[] = {
3740 SSI_SDATA6_MARK,
3741};
3742static const unsigned int ssi6_ctrl_pins[] = {
3743 /* SCK, WS */
3744 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3745};
3746static const unsigned int ssi6_ctrl_mux[] = {
3747 SSI_SCK6_MARK, SSI_WS6_MARK,
3748};
3749static const unsigned int ssi7_data_pins[] = {
3750 /* SDATA */
3751 RCAR_GP_PIN(6, 19),
3752};
3753static const unsigned int ssi7_data_mux[] = {
3754 SSI_SDATA7_MARK,
3755};
3756static const unsigned int ssi78_ctrl_pins[] = {
3757 /* SCK, WS */
3758 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3759};
3760static const unsigned int ssi78_ctrl_mux[] = {
3761 SSI_SCK78_MARK, SSI_WS78_MARK,
3762};
3763static const unsigned int ssi8_data_pins[] = {
3764 /* SDATA */
3765 RCAR_GP_PIN(6, 20),
3766};
3767static const unsigned int ssi8_data_mux[] = {
3768 SSI_SDATA8_MARK,
3769};
3770static const unsigned int ssi9_data_a_pins[] = {
3771 /* SDATA */
3772 RCAR_GP_PIN(6, 21),
3773};
3774static const unsigned int ssi9_data_a_mux[] = {
3775 SSI_SDATA9_A_MARK,
3776};
3777static const unsigned int ssi9_data_b_pins[] = {
3778 /* SDATA */
3779 RCAR_GP_PIN(5, 14),
3780};
3781static const unsigned int ssi9_data_b_mux[] = {
3782 SSI_SDATA9_B_MARK,
3783};
3784static const unsigned int ssi9_ctrl_a_pins[] = {
3785 /* SCK, WS */
3786 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3787};
3788static const unsigned int ssi9_ctrl_a_mux[] = {
3789 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3790};
3791static const unsigned int ssi9_ctrl_b_pins[] = {
3792 /* SCK, WS */
3793 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3794};
3795static const unsigned int ssi9_ctrl_b_mux[] = {
3796 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3797};
3798
f9aece73 3799static const struct sh_pfc_pin_group pinmux_groups[] = {
60ffe393
KM
3800 SH_PFC_PIN_GROUP(audio_clk_a_a),
3801 SH_PFC_PIN_GROUP(audio_clk_a_b),
3802 SH_PFC_PIN_GROUP(audio_clk_a_c),
3803 SH_PFC_PIN_GROUP(audio_clk_b_a),
3804 SH_PFC_PIN_GROUP(audio_clk_b_b),
3805 SH_PFC_PIN_GROUP(audio_clk_c_a),
3806 SH_PFC_PIN_GROUP(audio_clk_c_b),
3807 SH_PFC_PIN_GROUP(audio_clkout_a),
3808 SH_PFC_PIN_GROUP(audio_clkout_b),
3809 SH_PFC_PIN_GROUP(audio_clkout_c),
3810 SH_PFC_PIN_GROUP(audio_clkout_d),
3811 SH_PFC_PIN_GROUP(audio_clkout1_a),
3812 SH_PFC_PIN_GROUP(audio_clkout1_b),
3813 SH_PFC_PIN_GROUP(audio_clkout2_a),
3814 SH_PFC_PIN_GROUP(audio_clkout2_b),
3815 SH_PFC_PIN_GROUP(audio_clkout3_a),
3816 SH_PFC_PIN_GROUP(audio_clkout3_b),
9c99a63e
TK
3817 SH_PFC_PIN_GROUP(avb_link),
3818 SH_PFC_PIN_GROUP(avb_magic),
3819 SH_PFC_PIN_GROUP(avb_phy_int),
3820 SH_PFC_PIN_GROUP(avb_mdc),
41397032 3821 SH_PFC_PIN_GROUP(avb_mii),
9c99a63e
TK
3822 SH_PFC_PIN_GROUP(avb_avtp_pps),
3823 SH_PFC_PIN_GROUP(avb_avtp_match_a),
3824 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
3825 SH_PFC_PIN_GROUP(avb_avtp_match_b),
3826 SH_PFC_PIN_GROUP(avb_avtp_capture_b),
cf75341a
CP
3827 SH_PFC_PIN_GROUP(can0_data_a),
3828 SH_PFC_PIN_GROUP(can0_data_b),
3829 SH_PFC_PIN_GROUP(can1_data),
3830 SH_PFC_PIN_GROUP(can_clk),
3dc93dce
CP
3831 SH_PFC_PIN_GROUP(canfd0_data_a),
3832 SH_PFC_PIN_GROUP(canfd0_data_b),
3833 SH_PFC_PIN_GROUP(canfd1_data),
fb082831
RS
3834 SH_PFC_PIN_GROUP(drif0_ctrl_a),
3835 SH_PFC_PIN_GROUP(drif0_data0_a),
3836 SH_PFC_PIN_GROUP(drif0_data1_a),
3837 SH_PFC_PIN_GROUP(drif0_ctrl_b),
3838 SH_PFC_PIN_GROUP(drif0_data0_b),
3839 SH_PFC_PIN_GROUP(drif0_data1_b),
3840 SH_PFC_PIN_GROUP(drif0_ctrl_c),
3841 SH_PFC_PIN_GROUP(drif0_data0_c),
3842 SH_PFC_PIN_GROUP(drif0_data1_c),
3843 SH_PFC_PIN_GROUP(drif1_ctrl_a),
3844 SH_PFC_PIN_GROUP(drif1_data0_a),
3845 SH_PFC_PIN_GROUP(drif1_data1_a),
3846 SH_PFC_PIN_GROUP(drif1_ctrl_b),
3847 SH_PFC_PIN_GROUP(drif1_data0_b),
3848 SH_PFC_PIN_GROUP(drif1_data1_b),
3849 SH_PFC_PIN_GROUP(drif1_ctrl_c),
3850 SH_PFC_PIN_GROUP(drif1_data0_c),
3851 SH_PFC_PIN_GROUP(drif1_data1_c),
3852 SH_PFC_PIN_GROUP(drif2_ctrl_a),
3853 SH_PFC_PIN_GROUP(drif2_data0_a),
3854 SH_PFC_PIN_GROUP(drif2_data1_a),
3855 SH_PFC_PIN_GROUP(drif2_ctrl_b),
3856 SH_PFC_PIN_GROUP(drif2_data0_b),
3857 SH_PFC_PIN_GROUP(drif2_data1_b),
3858 SH_PFC_PIN_GROUP(drif3_ctrl_a),
3859 SH_PFC_PIN_GROUP(drif3_data0_a),
3860 SH_PFC_PIN_GROUP(drif3_data1_a),
3861 SH_PFC_PIN_GROUP(drif3_ctrl_b),
3862 SH_PFC_PIN_GROUP(drif3_data0_b),
3863 SH_PFC_PIN_GROUP(drif3_data1_b),
cccc618a
NS
3864 SH_PFC_PIN_GROUP(du_rgb666),
3865 SH_PFC_PIN_GROUP(du_rgb888),
3866 SH_PFC_PIN_GROUP(du_clk_out_0),
3867 SH_PFC_PIN_GROUP(du_clk_out_1),
3868 SH_PFC_PIN_GROUP(du_sync),
3869 SH_PFC_PIN_GROUP(du_oddf),
3870 SH_PFC_PIN_GROUP(du_cde),
3871 SH_PFC_PIN_GROUP(du_disp),
0e4e4999
UH
3872 SH_PFC_PIN_GROUP(hscif0_data),
3873 SH_PFC_PIN_GROUP(hscif0_clk),
3874 SH_PFC_PIN_GROUP(hscif0_ctrl),
3875 SH_PFC_PIN_GROUP(hscif1_data_a),
3876 SH_PFC_PIN_GROUP(hscif1_clk_a),
3877 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
3878 SH_PFC_PIN_GROUP(hscif1_data_b),
3879 SH_PFC_PIN_GROUP(hscif1_clk_b),
3880 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3881 SH_PFC_PIN_GROUP(hscif2_data_a),
3882 SH_PFC_PIN_GROUP(hscif2_clk_a),
3883 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3884 SH_PFC_PIN_GROUP(hscif2_data_b),
3885 SH_PFC_PIN_GROUP(hscif2_clk_b),
3886 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
3887 SH_PFC_PIN_GROUP(hscif2_data_c),
3888 SH_PFC_PIN_GROUP(hscif2_clk_c),
3889 SH_PFC_PIN_GROUP(hscif2_ctrl_c),
3890 SH_PFC_PIN_GROUP(hscif3_data_a),
3891 SH_PFC_PIN_GROUP(hscif3_clk),
3892 SH_PFC_PIN_GROUP(hscif3_ctrl),
3893 SH_PFC_PIN_GROUP(hscif3_data_b),
3894 SH_PFC_PIN_GROUP(hscif3_data_c),
3895 SH_PFC_PIN_GROUP(hscif3_data_d),
3896 SH_PFC_PIN_GROUP(hscif4_data_a),
3897 SH_PFC_PIN_GROUP(hscif4_clk),
3898 SH_PFC_PIN_GROUP(hscif4_ctrl),
3899 SH_PFC_PIN_GROUP(hscif4_data_b),
02609a23
UH
3900 SH_PFC_PIN_GROUP(i2c1_a),
3901 SH_PFC_PIN_GROUP(i2c1_b),
3902 SH_PFC_PIN_GROUP(i2c2_a),
3903 SH_PFC_PIN_GROUP(i2c2_b),
3904 SH_PFC_PIN_GROUP(i2c6_a),
3905 SH_PFC_PIN_GROUP(i2c6_b),
3906 SH_PFC_PIN_GROUP(i2c6_c),
4753231c
TK
3907 SH_PFC_PIN_GROUP(msiof0_clk),
3908 SH_PFC_PIN_GROUP(msiof0_sync),
3909 SH_PFC_PIN_GROUP(msiof0_ss1),
3910 SH_PFC_PIN_GROUP(msiof0_ss2),
3911 SH_PFC_PIN_GROUP(msiof0_txd),
3912 SH_PFC_PIN_GROUP(msiof0_rxd),
3913 SH_PFC_PIN_GROUP(msiof1_clk_a),
3914 SH_PFC_PIN_GROUP(msiof1_sync_a),
3915 SH_PFC_PIN_GROUP(msiof1_ss1_a),
3916 SH_PFC_PIN_GROUP(msiof1_ss2_a),
3917 SH_PFC_PIN_GROUP(msiof1_txd_a),
3918 SH_PFC_PIN_GROUP(msiof1_rxd_a),
3919 SH_PFC_PIN_GROUP(msiof1_clk_b),
3920 SH_PFC_PIN_GROUP(msiof1_sync_b),
3921 SH_PFC_PIN_GROUP(msiof1_ss1_b),
3922 SH_PFC_PIN_GROUP(msiof1_ss2_b),
3923 SH_PFC_PIN_GROUP(msiof1_txd_b),
3924 SH_PFC_PIN_GROUP(msiof1_rxd_b),
3925 SH_PFC_PIN_GROUP(msiof1_clk_c),
3926 SH_PFC_PIN_GROUP(msiof1_sync_c),
3927 SH_PFC_PIN_GROUP(msiof1_ss1_c),
3928 SH_PFC_PIN_GROUP(msiof1_ss2_c),
3929 SH_PFC_PIN_GROUP(msiof1_txd_c),
3930 SH_PFC_PIN_GROUP(msiof1_rxd_c),
3931 SH_PFC_PIN_GROUP(msiof1_clk_d),
3932 SH_PFC_PIN_GROUP(msiof1_sync_d),
3933 SH_PFC_PIN_GROUP(msiof1_ss1_d),
3934 SH_PFC_PIN_GROUP(msiof1_ss2_d),
3935 SH_PFC_PIN_GROUP(msiof1_txd_d),
3936 SH_PFC_PIN_GROUP(msiof1_rxd_d),
3937 SH_PFC_PIN_GROUP(msiof1_clk_e),
3938 SH_PFC_PIN_GROUP(msiof1_sync_e),
3939 SH_PFC_PIN_GROUP(msiof1_ss1_e),
3940 SH_PFC_PIN_GROUP(msiof1_ss2_e),
3941 SH_PFC_PIN_GROUP(msiof1_txd_e),
3942 SH_PFC_PIN_GROUP(msiof1_rxd_e),
3943 SH_PFC_PIN_GROUP(msiof1_clk_f),
3944 SH_PFC_PIN_GROUP(msiof1_sync_f),
3945 SH_PFC_PIN_GROUP(msiof1_ss1_f),
3946 SH_PFC_PIN_GROUP(msiof1_ss2_f),
3947 SH_PFC_PIN_GROUP(msiof1_txd_f),
3948 SH_PFC_PIN_GROUP(msiof1_rxd_f),
3949 SH_PFC_PIN_GROUP(msiof1_clk_g),
3950 SH_PFC_PIN_GROUP(msiof1_sync_g),
3951 SH_PFC_PIN_GROUP(msiof1_ss1_g),
3952 SH_PFC_PIN_GROUP(msiof1_ss2_g),
3953 SH_PFC_PIN_GROUP(msiof1_txd_g),
3954 SH_PFC_PIN_GROUP(msiof1_rxd_g),
3955 SH_PFC_PIN_GROUP(msiof2_clk_a),
3956 SH_PFC_PIN_GROUP(msiof2_sync_a),
3957 SH_PFC_PIN_GROUP(msiof2_ss1_a),
3958 SH_PFC_PIN_GROUP(msiof2_ss2_a),
3959 SH_PFC_PIN_GROUP(msiof2_txd_a),
3960 SH_PFC_PIN_GROUP(msiof2_rxd_a),
3961 SH_PFC_PIN_GROUP(msiof2_clk_b),
3962 SH_PFC_PIN_GROUP(msiof2_sync_b),
3963 SH_PFC_PIN_GROUP(msiof2_ss1_b),
3964 SH_PFC_PIN_GROUP(msiof2_ss2_b),
3965 SH_PFC_PIN_GROUP(msiof2_txd_b),
3966 SH_PFC_PIN_GROUP(msiof2_rxd_b),
3967 SH_PFC_PIN_GROUP(msiof2_clk_c),
3968 SH_PFC_PIN_GROUP(msiof2_sync_c),
3969 SH_PFC_PIN_GROUP(msiof2_ss1_c),
3970 SH_PFC_PIN_GROUP(msiof2_ss2_c),
3971 SH_PFC_PIN_GROUP(msiof2_txd_c),
3972 SH_PFC_PIN_GROUP(msiof2_rxd_c),
3973 SH_PFC_PIN_GROUP(msiof2_clk_d),
3974 SH_PFC_PIN_GROUP(msiof2_sync_d),
3975 SH_PFC_PIN_GROUP(msiof2_ss1_d),
3976 SH_PFC_PIN_GROUP(msiof2_ss2_d),
3977 SH_PFC_PIN_GROUP(msiof2_txd_d),
3978 SH_PFC_PIN_GROUP(msiof2_rxd_d),
3979 SH_PFC_PIN_GROUP(msiof3_clk_a),
3980 SH_PFC_PIN_GROUP(msiof3_sync_a),
3981 SH_PFC_PIN_GROUP(msiof3_ss1_a),
3982 SH_PFC_PIN_GROUP(msiof3_ss2_a),
3983 SH_PFC_PIN_GROUP(msiof3_txd_a),
3984 SH_PFC_PIN_GROUP(msiof3_rxd_a),
3985 SH_PFC_PIN_GROUP(msiof3_clk_b),
3986 SH_PFC_PIN_GROUP(msiof3_sync_b),
3987 SH_PFC_PIN_GROUP(msiof3_ss1_b),
3988 SH_PFC_PIN_GROUP(msiof3_ss2_b),
3989 SH_PFC_PIN_GROUP(msiof3_txd_b),
3990 SH_PFC_PIN_GROUP(msiof3_rxd_b),
3991 SH_PFC_PIN_GROUP(msiof3_clk_c),
3992 SH_PFC_PIN_GROUP(msiof3_sync_c),
3993 SH_PFC_PIN_GROUP(msiof3_txd_c),
3994 SH_PFC_PIN_GROUP(msiof3_rxd_c),
3995 SH_PFC_PIN_GROUP(msiof3_clk_d),
3996 SH_PFC_PIN_GROUP(msiof3_sync_d),
3997 SH_PFC_PIN_GROUP(msiof3_ss1_d),
3998 SH_PFC_PIN_GROUP(msiof3_txd_d),
3999 SH_PFC_PIN_GROUP(msiof3_rxd_d),
4000 SH_PFC_PIN_GROUP(msiof3_clk_e),
4001 SH_PFC_PIN_GROUP(msiof3_sync_e),
4002 SH_PFC_PIN_GROUP(msiof3_ss1_e),
4003 SH_PFC_PIN_GROUP(msiof3_ss2_e),
4004 SH_PFC_PIN_GROUP(msiof3_txd_e),
4005 SH_PFC_PIN_GROUP(msiof3_rxd_e),
332cb226
TK
4006 SH_PFC_PIN_GROUP(pwm0),
4007 SH_PFC_PIN_GROUP(pwm1_a),
4008 SH_PFC_PIN_GROUP(pwm1_b),
4009 SH_PFC_PIN_GROUP(pwm2_a),
4010 SH_PFC_PIN_GROUP(pwm2_b),
4011 SH_PFC_PIN_GROUP(pwm3_a),
4012 SH_PFC_PIN_GROUP(pwm3_b),
4013 SH_PFC_PIN_GROUP(pwm4_a),
4014 SH_PFC_PIN_GROUP(pwm4_b),
4015 SH_PFC_PIN_GROUP(pwm5_a),
4016 SH_PFC_PIN_GROUP(pwm5_b),
4017 SH_PFC_PIN_GROUP(pwm6_a),
4018 SH_PFC_PIN_GROUP(pwm6_b),
fc43d8b2
TK
4019 SH_PFC_PIN_GROUP(scif0_data),
4020 SH_PFC_PIN_GROUP(scif0_clk),
4021 SH_PFC_PIN_GROUP(scif0_ctrl),
4022 SH_PFC_PIN_GROUP(scif1_data_a),
4023 SH_PFC_PIN_GROUP(scif1_clk),
4024 SH_PFC_PIN_GROUP(scif1_ctrl),
4025 SH_PFC_PIN_GROUP(scif1_data_b),
4026 SH_PFC_PIN_GROUP(scif2_data_a),
4027 SH_PFC_PIN_GROUP(scif2_clk),
4028 SH_PFC_PIN_GROUP(scif2_data_b),
4029 SH_PFC_PIN_GROUP(scif3_data_a),
4030 SH_PFC_PIN_GROUP(scif3_clk),
4031 SH_PFC_PIN_GROUP(scif3_ctrl),
4032 SH_PFC_PIN_GROUP(scif3_data_b),
4033 SH_PFC_PIN_GROUP(scif4_data_a),
4034 SH_PFC_PIN_GROUP(scif4_clk_a),
4035 SH_PFC_PIN_GROUP(scif4_ctrl_a),
4036 SH_PFC_PIN_GROUP(scif4_data_b),
4037 SH_PFC_PIN_GROUP(scif4_clk_b),
4038 SH_PFC_PIN_GROUP(scif4_ctrl_b),
4039 SH_PFC_PIN_GROUP(scif4_data_c),
4040 SH_PFC_PIN_GROUP(scif4_clk_c),
4041 SH_PFC_PIN_GROUP(scif4_ctrl_c),
4042 SH_PFC_PIN_GROUP(scif5_data_a),
4043 SH_PFC_PIN_GROUP(scif5_clk_a),
4044 SH_PFC_PIN_GROUP(scif5_data_b),
4045 SH_PFC_PIN_GROUP(scif5_clk_b),
4046 SH_PFC_PIN_GROUP(scif_clk_a),
4047 SH_PFC_PIN_GROUP(scif_clk_b),
374cf699
TK
4048 SH_PFC_PIN_GROUP(sdhi0_data1),
4049 SH_PFC_PIN_GROUP(sdhi0_data4),
4050 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4051 SH_PFC_PIN_GROUP(sdhi0_cd),
4052 SH_PFC_PIN_GROUP(sdhi0_wp),
4053 SH_PFC_PIN_GROUP(sdhi1_data1),
4054 SH_PFC_PIN_GROUP(sdhi1_data4),
4055 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4056 SH_PFC_PIN_GROUP(sdhi1_cd),
4057 SH_PFC_PIN_GROUP(sdhi1_wp),
4058 SH_PFC_PIN_GROUP(sdhi2_data1),
4059 SH_PFC_PIN_GROUP(sdhi2_data4),
4060 SH_PFC_PIN_GROUP(sdhi2_data8),
4061 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4062 SH_PFC_PIN_GROUP(sdhi2_cd_a),
4063 SH_PFC_PIN_GROUP(sdhi2_wp_a),
4064 SH_PFC_PIN_GROUP(sdhi2_cd_b),
4065 SH_PFC_PIN_GROUP(sdhi2_wp_b),
4066 SH_PFC_PIN_GROUP(sdhi2_ds),
4067 SH_PFC_PIN_GROUP(sdhi3_data1),
4068 SH_PFC_PIN_GROUP(sdhi3_data4),
4069 SH_PFC_PIN_GROUP(sdhi3_data8),
4070 SH_PFC_PIN_GROUP(sdhi3_ctrl),
4071 SH_PFC_PIN_GROUP(sdhi3_cd),
4072 SH_PFC_PIN_GROUP(sdhi3_wp),
4073 SH_PFC_PIN_GROUP(sdhi3_ds),
4fe12388
KM
4074 SH_PFC_PIN_GROUP(ssi0_data),
4075 SH_PFC_PIN_GROUP(ssi01239_ctrl),
4076 SH_PFC_PIN_GROUP(ssi1_data_a),
4077 SH_PFC_PIN_GROUP(ssi1_data_b),
4078 SH_PFC_PIN_GROUP(ssi1_ctrl_a),
4079 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4080 SH_PFC_PIN_GROUP(ssi2_data_a),
4081 SH_PFC_PIN_GROUP(ssi2_data_b),
4082 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
4083 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4084 SH_PFC_PIN_GROUP(ssi3_data),
4085 SH_PFC_PIN_GROUP(ssi349_ctrl),
4086 SH_PFC_PIN_GROUP(ssi4_data),
4087 SH_PFC_PIN_GROUP(ssi4_ctrl),
4088 SH_PFC_PIN_GROUP(ssi5_data),
4089 SH_PFC_PIN_GROUP(ssi5_ctrl),
4090 SH_PFC_PIN_GROUP(ssi6_data),
4091 SH_PFC_PIN_GROUP(ssi6_ctrl),
4092 SH_PFC_PIN_GROUP(ssi7_data),
4093 SH_PFC_PIN_GROUP(ssi78_ctrl),
4094 SH_PFC_PIN_GROUP(ssi8_data),
4095 SH_PFC_PIN_GROUP(ssi9_data_a),
4096 SH_PFC_PIN_GROUP(ssi9_data_b),
4097 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
4098 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
fc43d8b2
TK
4099};
4100
60ffe393
KM
4101static const char * const audio_clk_groups[] = {
4102 "audio_clk_a_a",
4103 "audio_clk_a_b",
4104 "audio_clk_a_c",
4105 "audio_clk_b_a",
4106 "audio_clk_b_b",
4107 "audio_clk_c_a",
4108 "audio_clk_c_b",
4109 "audio_clkout_a",
4110 "audio_clkout_b",
4111 "audio_clkout_c",
4112 "audio_clkout_d",
4113 "audio_clkout1_a",
4114 "audio_clkout1_b",
4115 "audio_clkout2_a",
4116 "audio_clkout2_b",
4117 "audio_clkout3_a",
4118 "audio_clkout3_b",
4119};
4120
9c99a63e
TK
4121static const char * const avb_groups[] = {
4122 "avb_link",
4123 "avb_magic",
4124 "avb_phy_int",
4125 "avb_mdc",
41397032 4126 "avb_mii",
9c99a63e
TK
4127 "avb_avtp_pps",
4128 "avb_avtp_match_a",
4129 "avb_avtp_capture_a",
4130 "avb_avtp_match_b",
4131 "avb_avtp_capture_b",
4132};
4133
cf75341a
CP
4134static const char * const can0_groups[] = {
4135 "can0_data_a",
4136 "can0_data_b",
4137};
4138
4139static const char * const can1_groups[] = {
4140 "can1_data",
4141};
4142
4143static const char * const can_clk_groups[] = {
4144 "can_clk",
4145};
4146
3dc93dce
CP
4147static const char * const canfd0_groups[] = {
4148 "canfd0_data_a",
4149 "canfd0_data_b",
4150};
4151
4152static const char * const canfd1_groups[] = {
4153 "canfd1_data",
4154};
4155
fb082831
RS
4156static const char * const drif0_groups[] = {
4157 "drif0_ctrl_a",
4158 "drif0_data0_a",
4159 "drif0_data1_a",
4160 "drif0_ctrl_b",
4161 "drif0_data0_b",
4162 "drif0_data1_b",
4163 "drif0_ctrl_c",
4164 "drif0_data0_c",
4165 "drif0_data1_c",
4166};
4167
4168static const char * const drif1_groups[] = {
4169 "drif1_ctrl_a",
4170 "drif1_data0_a",
4171 "drif1_data1_a",
4172 "drif1_ctrl_b",
4173 "drif1_data0_b",
4174 "drif1_data1_b",
4175 "drif1_ctrl_c",
4176 "drif1_data0_c",
4177 "drif1_data1_c",
4178};
4179
4180static const char * const drif2_groups[] = {
4181 "drif2_ctrl_a",
4182 "drif2_data0_a",
4183 "drif2_data1_a",
4184 "drif2_ctrl_b",
4185 "drif2_data0_b",
4186 "drif2_data1_b",
4187};
4188
4189static const char * const drif3_groups[] = {
4190 "drif3_ctrl_a",
4191 "drif3_data0_a",
4192 "drif3_data1_a",
4193 "drif3_ctrl_b",
4194 "drif3_data0_b",
4195 "drif3_data1_b",
4196};
4197
cccc618a
NS
4198static const char * const du_groups[] = {
4199 "du_rgb666",
4200 "du_rgb888",
4201 "du_clk_out_0",
4202 "du_clk_out_1",
4203 "du_sync",
4204 "du_oddf",
4205 "du_cde",
4206 "du_disp",
4207};
4208
0e4e4999
UH
4209static const char * const hscif0_groups[] = {
4210 "hscif0_data",
4211 "hscif0_clk",
4212 "hscif0_ctrl",
4213};
4214
4215static const char * const hscif1_groups[] = {
4216 "hscif1_data_a",
4217 "hscif1_clk_a",
4218 "hscif1_ctrl_a",
4219 "hscif1_data_b",
4220 "hscif1_clk_b",
4221 "hscif1_ctrl_b",
4222};
4223
4224static const char * const hscif2_groups[] = {
4225 "hscif2_data_a",
4226 "hscif2_clk_a",
4227 "hscif2_ctrl_a",
4228 "hscif2_data_b",
4229 "hscif2_clk_b",
4230 "hscif2_ctrl_b",
4231 "hscif2_data_c",
4232 "hscif2_clk_c",
4233 "hscif2_ctrl_c",
4234};
4235
4236static const char * const hscif3_groups[] = {
4237 "hscif3_data_a",
4238 "hscif3_clk",
4239 "hscif3_ctrl",
4240 "hscif3_data_b",
4241 "hscif3_data_c",
4242 "hscif3_data_d",
4243};
4244
4245static const char * const hscif4_groups[] = {
4246 "hscif4_data_a",
4247 "hscif4_clk",
4248 "hscif4_ctrl",
4249 "hscif4_data_b",
4250};
4251
02609a23
UH
4252static const char * const i2c1_groups[] = {
4253 "i2c1_a",
4254 "i2c1_b",
4255};
4256
4257static const char * const i2c2_groups[] = {
4258 "i2c2_a",
4259 "i2c2_b",
4260};
4261
4262static const char * const i2c6_groups[] = {
4263 "i2c6_a",
4264 "i2c6_b",
4265 "i2c6_c",
4266};
4267
4753231c
TK
4268static const char * const msiof0_groups[] = {
4269 "msiof0_clk",
4270 "msiof0_sync",
4271 "msiof0_ss1",
4272 "msiof0_ss2",
4273 "msiof0_txd",
4274 "msiof0_rxd",
4275};
4276
4277static const char * const msiof1_groups[] = {
4278 "msiof1_clk_a",
4279 "msiof1_sync_a",
4280 "msiof1_ss1_a",
4281 "msiof1_ss2_a",
4282 "msiof1_txd_a",
4283 "msiof1_rxd_a",
4284 "msiof1_clk_b",
4285 "msiof1_sync_b",
4286 "msiof1_ss1_b",
4287 "msiof1_ss2_b",
4288 "msiof1_txd_b",
4289 "msiof1_rxd_b",
4290 "msiof1_clk_c",
4291 "msiof1_sync_c",
4292 "msiof1_ss1_c",
4293 "msiof1_ss2_c",
4294 "msiof1_txd_c",
4295 "msiof1_rxd_c",
4296 "msiof1_clk_d",
4297 "msiof1_sync_d",
4298 "msiof1_ss1_d",
4299 "msiof1_ss2_d",
4300 "msiof1_txd_d",
4301 "msiof1_rxd_d",
4302 "msiof1_clk_e",
4303 "msiof1_sync_e",
4304 "msiof1_ss1_e",
4305 "msiof1_ss2_e",
4306 "msiof1_txd_e",
4307 "msiof1_rxd_e",
4308 "msiof1_clk_f",
4309 "msiof1_sync_f",
4310 "msiof1_ss1_f",
4311 "msiof1_ss2_f",
4312 "msiof1_txd_f",
4313 "msiof1_rxd_f",
4314 "msiof1_clk_g",
4315 "msiof1_sync_g",
4316 "msiof1_ss1_g",
4317 "msiof1_ss2_g",
4318 "msiof1_txd_g",
4319 "msiof1_rxd_g",
4320};
4321
4322static const char * const msiof2_groups[] = {
4323 "msiof2_clk_a",
4324 "msiof2_sync_a",
4325 "msiof2_ss1_a",
4326 "msiof2_ss2_a",
4327 "msiof2_txd_a",
4328 "msiof2_rxd_a",
4329 "msiof2_clk_b",
4330 "msiof2_sync_b",
4331 "msiof2_ss1_b",
4332 "msiof2_ss2_b",
4333 "msiof2_txd_b",
4334 "msiof2_rxd_b",
4335 "msiof2_clk_c",
4336 "msiof2_sync_c",
4337 "msiof2_ss1_c",
4338 "msiof2_ss2_c",
4339 "msiof2_txd_c",
4340 "msiof2_rxd_c",
4341 "msiof2_clk_d",
4342 "msiof2_sync_d",
4343 "msiof2_ss1_d",
4344 "msiof2_ss2_d",
4345 "msiof2_txd_d",
4346 "msiof2_rxd_d",
4347};
4348
4349static const char * const msiof3_groups[] = {
4350 "msiof3_clk_a",
4351 "msiof3_sync_a",
4352 "msiof3_ss1_a",
4353 "msiof3_ss2_a",
4354 "msiof3_txd_a",
4355 "msiof3_rxd_a",
4356 "msiof3_clk_b",
4357 "msiof3_sync_b",
4358 "msiof3_ss1_b",
4359 "msiof3_ss2_b",
4360 "msiof3_txd_b",
4361 "msiof3_rxd_b",
4362 "msiof3_clk_c",
4363 "msiof3_sync_c",
4364 "msiof3_txd_c",
4365 "msiof3_rxd_c",
4366 "msiof3_clk_d",
4367 "msiof3_sync_d",
4368 "msiof3_ss1_d",
4369 "msiof3_txd_d",
4370 "msiof3_rxd_d",
4371 "msiof3_clk_e",
4372 "msiof3_sync_e",
4373 "msiof3_ss1_e",
4374 "msiof3_ss2_e",
4375 "msiof3_txd_e",
4376 "msiof3_rxd_e",
4377};
4378
332cb226
TK
4379static const char * const pwm0_groups[] = {
4380 "pwm0",
4381};
4382
4383static const char * const pwm1_groups[] = {
4384 "pwm1_a",
4385 "pwm1_b",
4386};
4387
4388static const char * const pwm2_groups[] = {
4389 "pwm2_a",
4390 "pwm2_b",
4391};
4392
4393static const char * const pwm3_groups[] = {
4394 "pwm3_a",
4395 "pwm3_b",
4396};
4397
4398static const char * const pwm4_groups[] = {
4399 "pwm4_a",
4400 "pwm4_b",
4401};
4402
4403static const char * const pwm5_groups[] = {
4404 "pwm5_a",
4405 "pwm5_b",
4406};
4407
4408static const char * const pwm6_groups[] = {
4409 "pwm6_a",
4410 "pwm6_b",
4411};
4412
fc43d8b2
TK
4413static const char * const scif0_groups[] = {
4414 "scif0_data",
4415 "scif0_clk",
4416 "scif0_ctrl",
4417};
4418
4419static const char * const scif1_groups[] = {
4420 "scif1_data_a",
4421 "scif1_clk",
4422 "scif1_ctrl",
4423 "scif1_data_b",
4424};
4425
4426static const char * const scif2_groups[] = {
4427 "scif2_data_a",
4428 "scif2_clk",
4429 "scif2_data_b",
4430};
4431
4432static const char * const scif3_groups[] = {
4433 "scif3_data_a",
4434 "scif3_clk",
4435 "scif3_ctrl",
4436 "scif3_data_b",
4437};
4438
4439static const char * const scif4_groups[] = {
4440 "scif4_data_a",
4441 "scif4_clk_a",
4442 "scif4_ctrl_a",
4443 "scif4_data_b",
4444 "scif4_clk_b",
4445 "scif4_ctrl_b",
4446 "scif4_data_c",
4447 "scif4_clk_c",
4448 "scif4_ctrl_c",
4449};
4450
4451static const char * const scif5_groups[] = {
4452 "scif5_data_a",
4453 "scif5_clk_a",
4454 "scif5_data_b",
4455 "scif5_clk_b",
4456};
4457
4458static const char * const scif_clk_groups[] = {
4459 "scif_clk_a",
4460 "scif_clk_b",
f9aece73
TK
4461};
4462
374cf699
TK
4463static const char * const sdhi0_groups[] = {
4464 "sdhi0_data1",
4465 "sdhi0_data4",
4466 "sdhi0_ctrl",
4467 "sdhi0_cd",
4468 "sdhi0_wp",
4469};
4470
4471static const char * const sdhi1_groups[] = {
4472 "sdhi1_data1",
4473 "sdhi1_data4",
4474 "sdhi1_ctrl",
4475 "sdhi1_cd",
4476 "sdhi1_wp",
4477};
4478
4479static const char * const sdhi2_groups[] = {
4480 "sdhi2_data1",
4481 "sdhi2_data4",
4482 "sdhi2_data8",
4483 "sdhi2_ctrl",
4484 "sdhi2_cd_a",
4485 "sdhi2_wp_a",
4486 "sdhi2_cd_b",
4487 "sdhi2_wp_b",
4488 "sdhi2_ds",
4489};
4490
4491static const char * const sdhi3_groups[] = {
4492 "sdhi3_data1",
4493 "sdhi3_data4",
4494 "sdhi3_data8",
4495 "sdhi3_ctrl",
4496 "sdhi3_cd",
4497 "sdhi3_wp",
4498 "sdhi3_ds",
4499};
4500
4fe12388
KM
4501static const char * const ssi_groups[] = {
4502 "ssi0_data",
4503 "ssi01239_ctrl",
4504 "ssi1_data_a",
4505 "ssi1_data_b",
4506 "ssi1_ctrl_a",
4507 "ssi1_ctrl_b",
4508 "ssi2_data_a",
4509 "ssi2_data_b",
4510 "ssi2_ctrl_a",
4511 "ssi2_ctrl_b",
4512 "ssi3_data",
4513 "ssi349_ctrl",
4514 "ssi4_data",
4515 "ssi4_ctrl",
4516 "ssi5_data",
4517 "ssi5_ctrl",
4518 "ssi6_data",
4519 "ssi6_ctrl",
4520 "ssi7_data",
4521 "ssi78_ctrl",
4522 "ssi8_data",
4523 "ssi9_data_a",
4524 "ssi9_data_b",
4525 "ssi9_ctrl_a",
4526 "ssi9_ctrl_b",
4527};
4528
f9aece73 4529static const struct sh_pfc_function pinmux_functions[] = {
60ffe393 4530 SH_PFC_FUNCTION(audio_clk),
9c99a63e 4531 SH_PFC_FUNCTION(avb),
cf75341a
CP
4532 SH_PFC_FUNCTION(can0),
4533 SH_PFC_FUNCTION(can1),
4534 SH_PFC_FUNCTION(can_clk),
3dc93dce
CP
4535 SH_PFC_FUNCTION(canfd0),
4536 SH_PFC_FUNCTION(canfd1),
fb082831
RS
4537 SH_PFC_FUNCTION(drif0),
4538 SH_PFC_FUNCTION(drif1),
4539 SH_PFC_FUNCTION(drif2),
4540 SH_PFC_FUNCTION(drif3),
cccc618a 4541 SH_PFC_FUNCTION(du),
0e4e4999
UH
4542 SH_PFC_FUNCTION(hscif0),
4543 SH_PFC_FUNCTION(hscif1),
4544 SH_PFC_FUNCTION(hscif2),
4545 SH_PFC_FUNCTION(hscif3),
4546 SH_PFC_FUNCTION(hscif4),
02609a23
UH
4547 SH_PFC_FUNCTION(i2c1),
4548 SH_PFC_FUNCTION(i2c2),
4549 SH_PFC_FUNCTION(i2c6),
4753231c
TK
4550 SH_PFC_FUNCTION(msiof0),
4551 SH_PFC_FUNCTION(msiof1),
4552 SH_PFC_FUNCTION(msiof2),
4553 SH_PFC_FUNCTION(msiof3),
332cb226
TK
4554 SH_PFC_FUNCTION(pwm0),
4555 SH_PFC_FUNCTION(pwm1),
4556 SH_PFC_FUNCTION(pwm2),
4557 SH_PFC_FUNCTION(pwm3),
4558 SH_PFC_FUNCTION(pwm4),
4559 SH_PFC_FUNCTION(pwm5),
4560 SH_PFC_FUNCTION(pwm6),
fc43d8b2
TK
4561 SH_PFC_FUNCTION(scif0),
4562 SH_PFC_FUNCTION(scif1),
4563 SH_PFC_FUNCTION(scif2),
4564 SH_PFC_FUNCTION(scif3),
4565 SH_PFC_FUNCTION(scif4),
4566 SH_PFC_FUNCTION(scif5),
4567 SH_PFC_FUNCTION(scif_clk),
374cf699
TK
4568 SH_PFC_FUNCTION(sdhi0),
4569 SH_PFC_FUNCTION(sdhi1),
4570 SH_PFC_FUNCTION(sdhi2),
4571 SH_PFC_FUNCTION(sdhi3),
4fe12388 4572 SH_PFC_FUNCTION(ssi),
f9aece73
TK
4573};
4574
4575static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4576#define F_(x, y) FN_##y
4577#define FM(x) FN_##x
4578 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
4579 0, 0,
4580 0, 0,
4581 0, 0,
4582 0, 0,
4583 0, 0,
4584 0, 0,
4585 0, 0,
4586 0, 0,
4587 0, 0,
4588 0, 0,
4589 0, 0,
4590 0, 0,
4591 0, 0,
4592 0, 0,
4593 0, 0,
4594 0, 0,
4595 GP_0_15_FN, GPSR0_15,
4596 GP_0_14_FN, GPSR0_14,
4597 GP_0_13_FN, GPSR0_13,
4598 GP_0_12_FN, GPSR0_12,
4599 GP_0_11_FN, GPSR0_11,
4600 GP_0_10_FN, GPSR0_10,
4601 GP_0_9_FN, GPSR0_9,
4602 GP_0_8_FN, GPSR0_8,
4603 GP_0_7_FN, GPSR0_7,
4604 GP_0_6_FN, GPSR0_6,
4605 GP_0_5_FN, GPSR0_5,
4606 GP_0_4_FN, GPSR0_4,
4607 GP_0_3_FN, GPSR0_3,
4608 GP_0_2_FN, GPSR0_2,
4609 GP_0_1_FN, GPSR0_1,
4610 GP_0_0_FN, GPSR0_0, }
4611 },
4612 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
4613 0, 0,
4614 0, 0,
4615 0, 0,
4616 GP_1_28_FN, GPSR1_28,
4617 GP_1_27_FN, GPSR1_27,
4618 GP_1_26_FN, GPSR1_26,
4619 GP_1_25_FN, GPSR1_25,
4620 GP_1_24_FN, GPSR1_24,
4621 GP_1_23_FN, GPSR1_23,
4622 GP_1_22_FN, GPSR1_22,
4623 GP_1_21_FN, GPSR1_21,
4624 GP_1_20_FN, GPSR1_20,
4625 GP_1_19_FN, GPSR1_19,
4626 GP_1_18_FN, GPSR1_18,
4627 GP_1_17_FN, GPSR1_17,
4628 GP_1_16_FN, GPSR1_16,
4629 GP_1_15_FN, GPSR1_15,
4630 GP_1_14_FN, GPSR1_14,
4631 GP_1_13_FN, GPSR1_13,
4632 GP_1_12_FN, GPSR1_12,
4633 GP_1_11_FN, GPSR1_11,
4634 GP_1_10_FN, GPSR1_10,
4635 GP_1_9_FN, GPSR1_9,
4636 GP_1_8_FN, GPSR1_8,
4637 GP_1_7_FN, GPSR1_7,
4638 GP_1_6_FN, GPSR1_6,
4639 GP_1_5_FN, GPSR1_5,
4640 GP_1_4_FN, GPSR1_4,
4641 GP_1_3_FN, GPSR1_3,
4642 GP_1_2_FN, GPSR1_2,
4643 GP_1_1_FN, GPSR1_1,
4644 GP_1_0_FN, GPSR1_0, }
4645 },
4646 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
4647 0, 0,
4648 0, 0,
4649 0, 0,
4650 0, 0,
4651 0, 0,
4652 0, 0,
4653 0, 0,
4654 0, 0,
4655 0, 0,
4656 0, 0,
4657 0, 0,
4658 0, 0,
4659 0, 0,
4660 0, 0,
4661 0, 0,
4662 0, 0,
4663 0, 0,
4664 GP_2_14_FN, GPSR2_14,
4665 GP_2_13_FN, GPSR2_13,
4666 GP_2_12_FN, GPSR2_12,
4667 GP_2_11_FN, GPSR2_11,
4668 GP_2_10_FN, GPSR2_10,
4669 GP_2_9_FN, GPSR2_9,
4670 GP_2_8_FN, GPSR2_8,
4671 GP_2_7_FN, GPSR2_7,
4672 GP_2_6_FN, GPSR2_6,
4673 GP_2_5_FN, GPSR2_5,
4674 GP_2_4_FN, GPSR2_4,
4675 GP_2_3_FN, GPSR2_3,
4676 GP_2_2_FN, GPSR2_2,
4677 GP_2_1_FN, GPSR2_1,
4678 GP_2_0_FN, GPSR2_0, }
4679 },
4680 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
4681 0, 0,
4682 0, 0,
4683 0, 0,
4684 0, 0,
4685 0, 0,
4686 0, 0,
4687 0, 0,
4688 0, 0,
4689 0, 0,
4690 0, 0,
4691 0, 0,
4692 0, 0,
4693 0, 0,
4694 0, 0,
4695 0, 0,
4696 0, 0,
4697 GP_3_15_FN, GPSR3_15,
4698 GP_3_14_FN, GPSR3_14,
4699 GP_3_13_FN, GPSR3_13,
4700 GP_3_12_FN, GPSR3_12,
4701 GP_3_11_FN, GPSR3_11,
4702 GP_3_10_FN, GPSR3_10,
4703 GP_3_9_FN, GPSR3_9,
4704 GP_3_8_FN, GPSR3_8,
4705 GP_3_7_FN, GPSR3_7,
4706 GP_3_6_FN, GPSR3_6,
4707 GP_3_5_FN, GPSR3_5,
4708 GP_3_4_FN, GPSR3_4,
4709 GP_3_3_FN, GPSR3_3,
4710 GP_3_2_FN, GPSR3_2,
4711 GP_3_1_FN, GPSR3_1,
4712 GP_3_0_FN, GPSR3_0, }
4713 },
4714 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
4715 0, 0,
4716 0, 0,
4717 0, 0,
4718 0, 0,
4719 0, 0,
4720 0, 0,
4721 0, 0,
4722 0, 0,
4723 0, 0,
4724 0, 0,
4725 0, 0,
4726 0, 0,
4727 0, 0,
4728 0, 0,
4729 GP_4_17_FN, GPSR4_17,
4730 GP_4_16_FN, GPSR4_16,
4731 GP_4_15_FN, GPSR4_15,
4732 GP_4_14_FN, GPSR4_14,
4733 GP_4_13_FN, GPSR4_13,
4734 GP_4_12_FN, GPSR4_12,
4735 GP_4_11_FN, GPSR4_11,
4736 GP_4_10_FN, GPSR4_10,
4737 GP_4_9_FN, GPSR4_9,
4738 GP_4_8_FN, GPSR4_8,
4739 GP_4_7_FN, GPSR4_7,
4740 GP_4_6_FN, GPSR4_6,
4741 GP_4_5_FN, GPSR4_5,
4742 GP_4_4_FN, GPSR4_4,
4743 GP_4_3_FN, GPSR4_3,
4744 GP_4_2_FN, GPSR4_2,
4745 GP_4_1_FN, GPSR4_1,
4746 GP_4_0_FN, GPSR4_0, }
4747 },
4748 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
4749 0, 0,
4750 0, 0,
4751 0, 0,
4752 0, 0,
4753 0, 0,
4754 0, 0,
4755 GP_5_25_FN, GPSR5_25,
4756 GP_5_24_FN, GPSR5_24,
4757 GP_5_23_FN, GPSR5_23,
4758 GP_5_22_FN, GPSR5_22,
4759 GP_5_21_FN, GPSR5_21,
4760 GP_5_20_FN, GPSR5_20,
4761 GP_5_19_FN, GPSR5_19,
4762 GP_5_18_FN, GPSR5_18,
4763 GP_5_17_FN, GPSR5_17,
4764 GP_5_16_FN, GPSR5_16,
4765 GP_5_15_FN, GPSR5_15,
4766 GP_5_14_FN, GPSR5_14,
4767 GP_5_13_FN, GPSR5_13,
4768 GP_5_12_FN, GPSR5_12,
4769 GP_5_11_FN, GPSR5_11,
4770 GP_5_10_FN, GPSR5_10,
4771 GP_5_9_FN, GPSR5_9,
4772 GP_5_8_FN, GPSR5_8,
4773 GP_5_7_FN, GPSR5_7,
4774 GP_5_6_FN, GPSR5_6,
4775 GP_5_5_FN, GPSR5_5,
4776 GP_5_4_FN, GPSR5_4,
4777 GP_5_3_FN, GPSR5_3,
4778 GP_5_2_FN, GPSR5_2,
4779 GP_5_1_FN, GPSR5_1,
4780 GP_5_0_FN, GPSR5_0, }
4781 },
4782 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
4783 GP_6_31_FN, GPSR6_31,
4784 GP_6_30_FN, GPSR6_30,
4785 GP_6_29_FN, GPSR6_29,
4786 GP_6_28_FN, GPSR6_28,
4787 GP_6_27_FN, GPSR6_27,
4788 GP_6_26_FN, GPSR6_26,
4789 GP_6_25_FN, GPSR6_25,
4790 GP_6_24_FN, GPSR6_24,
4791 GP_6_23_FN, GPSR6_23,
4792 GP_6_22_FN, GPSR6_22,
4793 GP_6_21_FN, GPSR6_21,
4794 GP_6_20_FN, GPSR6_20,
4795 GP_6_19_FN, GPSR6_19,
4796 GP_6_18_FN, GPSR6_18,
4797 GP_6_17_FN, GPSR6_17,
4798 GP_6_16_FN, GPSR6_16,
4799 GP_6_15_FN, GPSR6_15,
4800 GP_6_14_FN, GPSR6_14,
4801 GP_6_13_FN, GPSR6_13,
4802 GP_6_12_FN, GPSR6_12,
4803 GP_6_11_FN, GPSR6_11,
4804 GP_6_10_FN, GPSR6_10,
4805 GP_6_9_FN, GPSR6_9,
4806 GP_6_8_FN, GPSR6_8,
4807 GP_6_7_FN, GPSR6_7,
4808 GP_6_6_FN, GPSR6_6,
4809 GP_6_5_FN, GPSR6_5,
4810 GP_6_4_FN, GPSR6_4,
4811 GP_6_3_FN, GPSR6_3,
4812 GP_6_2_FN, GPSR6_2,
4813 GP_6_1_FN, GPSR6_1,
4814 GP_6_0_FN, GPSR6_0, }
4815 },
4816 { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1) {
4817 0, 0,
4818 0, 0,
4819 0, 0,
4820 0, 0,
4821 0, 0,
4822 0, 0,
4823 0, 0,
4824 0, 0,
4825 0, 0,
4826 0, 0,
4827 0, 0,
4828 0, 0,
4829 0, 0,
4830 0, 0,
4831 0, 0,
4832 0, 0,
4833 0, 0,
4834 0, 0,
4835 0, 0,
4836 0, 0,
4837 0, 0,
4838 0, 0,
4839 0, 0,
4840 0, 0,
4841 0, 0,
4842 0, 0,
4843 0, 0,
4844 0, 0,
4845 GP_7_3_FN, GPSR7_3,
4846 GP_7_2_FN, GPSR7_2,
4847 GP_7_1_FN, GPSR7_1,
4848 GP_7_0_FN, GPSR7_0, }
4849 },
4850#undef F_
4851#undef FM
4852
4853#define F_(x, y) x,
4854#define FM(x) FN_##x,
4855 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
4856 IP0_31_28
4857 IP0_27_24
4858 IP0_23_20
4859 IP0_19_16
4860 IP0_15_12
4861 IP0_11_8
4862 IP0_7_4
4863 IP0_3_0 }
4864 },
4865 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
4866 IP1_31_28
4867 IP1_27_24
4868 IP1_23_20
4869 IP1_19_16
4870 IP1_15_12
4871 IP1_11_8
4872 IP1_7_4
4873 IP1_3_0 }
4874 },
4875 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
4876 IP2_31_28
4877 IP2_27_24
4878 IP2_23_20
4879 IP2_19_16
4880 IP2_15_12
4881 IP2_11_8
4882 IP2_7_4
4883 IP2_3_0 }
4884 },
4885 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
4886 IP3_31_28
4887 IP3_27_24
4888 IP3_23_20
4889 IP3_19_16
4890 IP3_15_12
4891 IP3_11_8
4892 IP3_7_4
4893 IP3_3_0 }
4894 },
4895 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
4896 IP4_31_28
4897 IP4_27_24
4898 IP4_23_20
4899 IP4_19_16
4900 IP4_15_12
4901 IP4_11_8
4902 IP4_7_4
4903 IP4_3_0 }
4904 },
4905 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
4906 IP5_31_28
4907 IP5_27_24
4908 IP5_23_20
4909 IP5_19_16
4910 IP5_15_12
4911 IP5_11_8
4912 IP5_7_4
4913 IP5_3_0 }
4914 },
4915 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
4916 IP6_31_28
4917 IP6_27_24
4918 IP6_23_20
4919 IP6_19_16
4920 IP6_15_12
4921 IP6_11_8
4922 IP6_7_4
4923 IP6_3_0 }
4924 },
4925 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
4926 IP7_31_28
4927 IP7_27_24
4928 IP7_23_20
4929 IP7_19_16
4930 IP7_15_12
4931 IP7_11_8
4932 IP7_7_4
4933 IP7_3_0 }
4934 },
4935 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
4936 IP8_31_28
4937 IP8_27_24
4938 IP8_23_20
4939 IP8_19_16
4940 IP8_15_12
4941 IP8_11_8
4942 IP8_7_4
4943 IP8_3_0 }
4944 },
4945 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
4946 IP9_31_28
4947 IP9_27_24
4948 IP9_23_20
4949 IP9_19_16
4950 IP9_15_12
4951 IP9_11_8
4952 IP9_7_4
4953 IP9_3_0 }
4954 },
4955 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
4956 IP10_31_28
4957 IP10_27_24
4958 IP10_23_20
4959 IP10_19_16
4960 IP10_15_12
4961 IP10_11_8
4962 IP10_7_4
4963 IP10_3_0 }
4964 },
4965 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
4966 IP11_31_28
4967 IP11_27_24
4968 IP11_23_20
4969 IP11_19_16
4970 IP11_15_12
4971 IP11_11_8
4972 IP11_7_4
4973 IP11_3_0 }
4974 },
4975 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
4976 IP12_31_28
4977 IP12_27_24
4978 IP12_23_20
4979 IP12_19_16
4980 IP12_15_12
4981 IP12_11_8
4982 IP12_7_4
4983 IP12_3_0 }
4984 },
4985 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
4986 IP13_31_28
4987 IP13_27_24
4988 IP13_23_20
4989 IP13_19_16
4990 IP13_15_12
4991 IP13_11_8
4992 IP13_7_4
4993 IP13_3_0 }
4994 },
4995 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
4996 IP14_31_28
4997 IP14_27_24
4998 IP14_23_20
4999 IP14_19_16
5000 IP14_15_12
5001 IP14_11_8
5002 IP14_7_4
5003 IP14_3_0 }
5004 },
5005 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
5006 IP15_31_28
5007 IP15_27_24
5008 IP15_23_20
5009 IP15_19_16
5010 IP15_15_12
5011 IP15_11_8
5012 IP15_7_4
5013 IP15_3_0 }
5014 },
5015 { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4) {
5016 IP16_31_28
5017 IP16_27_24
5018 IP16_23_20
5019 IP16_19_16
5020 IP16_15_12
5021 IP16_11_8
5022 IP16_7_4
5023 IP16_3_0 }
5024 },
5025 { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4) {
5026 IP17_31_28
5027 IP17_27_24
5028 IP17_23_20
5029 IP17_19_16
5030 IP17_15_12
5031 IP17_11_8
5032 IP17_7_4
5033 IP17_3_0 }
5034 },
5035 { PINMUX_CFG_REG("IPSR18", 0xe6060248, 32, 4) {
5036 /* IP18_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5037 /* IP18_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5038 /* IP18_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5039 /* IP18_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5040 /* IP18_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5041 /* IP18_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5042 IP18_7_4
5043 IP18_3_0 }
5044 },
5045#undef F_
5046#undef FM
5047
5048#define F_(x, y) x,
5049#define FM(x) FN_##x,
5050 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
5051 3, 2, 3, 1, 1, 1, 1, 1, 2, 1,
5052 1, 2, 1, 1, 1, 2, 2, 1, 2, 3) {
5053 MOD_SEL0_31_30_29
5054 MOD_SEL0_28_27
5055 MOD_SEL0_26_25_24
5056 MOD_SEL0_23
5057 MOD_SEL0_22
5058 MOD_SEL0_21
5059 MOD_SEL0_20
5060 MOD_SEL0_19
5061 MOD_SEL0_18_17
5062 MOD_SEL0_16
5063 MOD_SEL0_15
5064 MOD_SEL0_14_13
5065 MOD_SEL0_12
5066 MOD_SEL0_11
5067 MOD_SEL0_10
5068 MOD_SEL0_9_8
5069 MOD_SEL0_7_6
5070 MOD_SEL0_5
5071 MOD_SEL0_4_3
5072 /* RESERVED 2, 1, 0 */
5073 0, 0, 0, 0, 0, 0, 0, 0 }
5074 },
5075 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
5076 2, 3, 1, 2, 3, 1, 1, 2, 1,
5077 2, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
5078 MOD_SEL1_31_30
5079 MOD_SEL1_29_28_27
5080 MOD_SEL1_26
5081 MOD_SEL1_25_24
5082 MOD_SEL1_23_22_21
5083 MOD_SEL1_20
5084 MOD_SEL1_19
5085 MOD_SEL1_18_17
5086 MOD_SEL1_16
5087 MOD_SEL1_15_14
5088 MOD_SEL1_13
5089 MOD_SEL1_12
5090 MOD_SEL1_11
5091 MOD_SEL1_10
5092 MOD_SEL1_9
5093 0, 0, 0, 0, /* RESERVED 8, 7 */
5094 MOD_SEL1_6
5095 MOD_SEL1_5
5096 MOD_SEL1_4
5097 MOD_SEL1_3
5098 MOD_SEL1_2
5099 MOD_SEL1_1
5100 MOD_SEL1_0 }
5101 },
5102 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
5103 1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1, 1,
5104 4, 4, 4, 3, 1) {
5105 MOD_SEL2_31
5106 MOD_SEL2_30
5107 MOD_SEL2_29
5108 MOD_SEL2_28_27
5109 MOD_SEL2_26
5110 MOD_SEL2_25_24_23
5111 MOD_SEL2_22
5112 MOD_SEL2_21
5113 MOD_SEL2_20
5114 MOD_SEL2_19
5115 MOD_SEL2_18
5116 MOD_SEL2_17
5117 /* RESERVED 16 */
5118 0, 0,
5119 /* RESERVED 15, 14, 13, 12 */
5120 0, 0, 0, 0, 0, 0, 0, 0,
5121 0, 0, 0, 0, 0, 0, 0, 0,
5122 /* RESERVED 11, 10, 9, 8 */
5123 0, 0, 0, 0, 0, 0, 0, 0,
5124 0, 0, 0, 0, 0, 0, 0, 0,
5125 /* RESERVED 7, 6, 5, 4 */
5126 0, 0, 0, 0, 0, 0, 0, 0,
5127 0, 0, 0, 0, 0, 0, 0, 0,
5128 /* RESERVED 3, 2, 1 */
5129 0, 0, 0, 0, 0, 0, 0, 0,
5130 MOD_SEL2_0 }
5131 },
5132 { },
5133};
5134
9e35d6fa
NS
5135static const struct pinmux_drive_reg pinmux_drive_regs[] = {
5136 { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
5137 { PIN_NUMBER('W', 3), 28, 2 }, /* QSPI0_SPCLK */
5138 { PIN_A_NUMBER('C', 5), 24, 2 }, /* QSPI0_MOSI_IO0 */
5139 { PIN_A_NUMBER('B', 4), 20, 2 }, /* QSPI0_MISO_IO1 */
5140 { PIN_NUMBER('Y', 6), 16, 2 }, /* QSPI0_IO2 */
5141 { PIN_A_NUMBER('B', 6), 12, 2 }, /* QSPI0_IO3 */
5142 { PIN_NUMBER('Y', 3), 8, 2 }, /* QSPI0_SSL */
5143 { PIN_NUMBER('V', 3), 4, 2 }, /* QSPI1_SPCLK */
5144 { PIN_A_NUMBER('C', 7), 0, 2 }, /* QSPI1_MOSI_IO0 */
5145 } },
5146 { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
5147 { PIN_A_NUMBER('E', 5), 28, 2 }, /* QSPI1_MISO_IO1 */
5148 { PIN_A_NUMBER('E', 4), 24, 2 }, /* QSPI1_IO2 */
5149 { PIN_A_NUMBER('C', 3), 20, 2 }, /* QSPI1_IO3 */
5150 { PIN_NUMBER('V', 5), 16, 2 }, /* QSPI1_SSL */
5151 { PIN_NUMBER('Y', 7), 12, 2 }, /* RPC_INT# */
5152 { PIN_NUMBER('V', 6), 8, 2 }, /* RPC_WP# */
5153 { PIN_NUMBER('V', 7), 4, 2 }, /* RPC_RESET# */
5154 { PIN_NUMBER('A', 16), 0, 3 }, /* AVB_RX_CTL */
5155 } },
5156 { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
5157 { PIN_NUMBER('B', 19), 28, 3 }, /* AVB_RXC */
5158 { PIN_NUMBER('A', 13), 24, 3 }, /* AVB_RD0 */
5159 { PIN_NUMBER('B', 13), 20, 3 }, /* AVB_RD1 */
5160 { PIN_NUMBER('A', 14), 16, 3 }, /* AVB_RD2 */
5161 { PIN_NUMBER('B', 14), 12, 3 }, /* AVB_RD3 */
5162 { PIN_NUMBER('A', 8), 8, 3 }, /* AVB_TX_CTL */
5163 { PIN_NUMBER('A', 19), 4, 3 }, /* AVB_TXC */
5164 { PIN_NUMBER('A', 18), 0, 3 }, /* AVB_TD0 */
5165 } },
5166 { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
5167 { PIN_NUMBER('B', 18), 28, 3 }, /* AVB_TD1 */
5168 { PIN_NUMBER('A', 17), 24, 3 }, /* AVB_TD2 */
5169 { PIN_NUMBER('B', 17), 20, 3 }, /* AVB_TD3 */
5170 { PIN_NUMBER('A', 12), 16, 3 }, /* AVB_TXCREFCLK */
5171 { PIN_NUMBER('A', 9), 12, 3 }, /* AVB_MDIO */
5172 { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
5173 { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
5174 { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
5175 } },
5176 { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
5177 { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
5178 { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
5179 { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
5180 { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
5181 { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
5182 { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
5183 { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
5184 { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
5185 } },
5186 { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
5187 { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
5188 { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
5189 { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
5190 { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
5191 { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
5192 { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
5193 { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
5194 { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
5195 } },
5196 { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
5197 { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
5198 { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
5199 { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
5200 { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
5201 { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
5202 { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
5203 { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
5204 { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
5205 } },
5206 { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
5207 { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
5208 { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
5209 { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
5210 { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
5211 { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
5212 { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
5213 { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
5214 { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
5215 } },
5216 { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
5217 { RCAR_GP_PIN(1, 28), 28, 3 }, /* CLKOUT */
5218 { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
5219 { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
5220 { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
5221 { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
5222 { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
5223 { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
5224 { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
5225 } },
5226 { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
5227 { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
5228 { PIN_NUMBER('C', 1), 24, 3 }, /* PRESETOUT# */
5229 { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
5230 { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
5231 { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
5232 { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
5233 { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
5234 { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
5235 } },
5236 { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
5237 { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
5238 { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
5239 { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
5240 { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
5241 { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
5242 { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
5243 { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
5244 { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
5245 } },
5246 { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
5247 { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
5248 { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
5249 { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
5250 { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
5251 { RCAR_GP_PIN(7, 2), 12, 3 }, /* HDMI0_CEC */
5252 { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
5253 { PIN_A_NUMBER('P', 7), 4, 2 }, /* DU_DOTCLKIN0 */
5254 { PIN_A_NUMBER('P', 8), 0, 2 }, /* DU_DOTCLKIN1 */
5255 } },
5256 { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
5257 { PIN_A_NUMBER('R', 8), 28, 2 }, /* DU_DOTCLKIN2 */
5258 { PIN_A_NUMBER('D', 38), 20, 2 }, /* FSCLKST */
5259 { PIN_A_NUMBER('R', 30), 4, 2 }, /* TMS */
5260 } },
5261 { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
5262 { PIN_A_NUMBER('T', 28), 28, 2 }, /* TDO */
5263 { PIN_A_NUMBER('T', 30), 24, 2 }, /* ASEBRK */
5264 { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
5265 { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
5266 { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
5267 { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
5268 { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
5269 { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
5270 } },
5271 { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
5272 { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
5273 { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
5274 { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
5275 { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
5276 { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
5277 { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
5278 { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
5279 { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
5280 } },
5281 { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
5282 { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
5283 { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
5284 { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
5285 { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
5286 { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
5287 { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
5288 { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
5289 { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
5290 } },
5291 { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
5292 { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
5293 { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
5294 { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
5295 { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
5296 { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
5297 { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
5298 { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
5299 { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
5300 } },
5301 { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
5302 { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
5303 { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
5304 { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
5305 { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
5306 { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
5307 { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
5308 { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
5309 { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
5310 } },
5311 { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
5312 { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0_TANS */
5313 { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
5314 { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
5315 { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
5316 { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1_TANS */
5317 { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
5318 { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
5319 { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
5320 } },
5321 { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
5322 { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
5323 { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
5324 { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
5325 { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
5326 { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
5327 { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
5328 { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
5329 { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
5330 } },
5331 { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
5332 { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
5333 { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
5334 { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
5335 { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
5336 { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
5337 { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
5338 { PIN_NUMBER('H', 37), 4, 3 }, /* MLB_REF */
5339 { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
5340 } },
5341 { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
5342 { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
5343 { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
5344 { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
5345 { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
07073b88
KM
5346 { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
5347 { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
9e35d6fa
NS
5348 { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
5349 { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
5350 } },
5351 { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
5352 { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
5353 { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
5354 { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
5355 { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
5356 { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
5357 { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
5358 { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
5359 { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
5360 } },
5361 { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
5362 { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
5363 { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
5364 { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
5365 { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
5366 { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
5367 { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
5368 { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
5369 { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
5370 } },
5371 { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
5372 { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
5373 { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
5374 { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
5375 { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
5376 { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
5377 { RCAR_GP_PIN(6, 30), 8, 3 }, /* GP6_30 */
5378 { RCAR_GP_PIN(6, 31), 4, 3 }, /* GP6_31 */
5379 } },
5380 { },
5381};
5382
c5901bdc
SH
5383static int r8a7796_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
5384{
5385 int bit = -EINVAL;
5386
5387 *pocctrl = 0xe6060380;
5388
5389 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5390 bit = pin & 0x1f;
5391
5392 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
5393 bit = (pin & 0x1f) + 12;
5394
5395 return bit;
5396}
5397
2d40bd24
NS
5398#define PUEN 0xe6060400
5399#define PUD 0xe6060440
5400
5401#define PU0 0x00
5402#define PU1 0x04
5403#define PU2 0x08
5404#define PU3 0x0c
5405#define PU4 0x10
5406#define PU5 0x14
5407#define PU6 0x18
5408
5409static const struct sh_pfc_bias_info bias_info[] = {
5410 { RCAR_GP_PIN(2, 11), PU0, 31 }, /* AVB_PHY_INT */
5411 { RCAR_GP_PIN(2, 10), PU0, 30 }, /* AVB_MAGIC */
5412 { RCAR_GP_PIN(2, 9), PU0, 29 }, /* AVB_MDC */
5413 { PIN_NUMBER('A', 9), PU0, 28 }, /* AVB_MDIO */
5414 { PIN_NUMBER('A', 12), PU0, 27 }, /* AVB_TXCREFCLK */
5415 { PIN_NUMBER('B', 17), PU0, 26 }, /* AVB_TD3 */
5416 { PIN_NUMBER('A', 17), PU0, 25 }, /* AVB_TD2 */
5417 { PIN_NUMBER('B', 18), PU0, 24 }, /* AVB_TD1 */
5418 { PIN_NUMBER('A', 18), PU0, 23 }, /* AVB_TD0 */
5419 { PIN_NUMBER('A', 19), PU0, 22 }, /* AVB_TXC */
5420 { PIN_NUMBER('A', 8), PU0, 21 }, /* AVB_TX_CTL */
5421 { PIN_NUMBER('B', 14), PU0, 20 }, /* AVB_RD3 */
5422 { PIN_NUMBER('A', 14), PU0, 19 }, /* AVB_RD2 */
5423 { PIN_NUMBER('B', 13), PU0, 18 }, /* AVB_RD1 */
5424 { PIN_NUMBER('A', 13), PU0, 17 }, /* AVB_RD0 */
5425 { PIN_NUMBER('B', 19), PU0, 16 }, /* AVB_RXC */
5426 { PIN_NUMBER('A', 16), PU0, 15 }, /* AVB_RX_CTL */
5427 { PIN_NUMBER('V', 7), PU0, 14 }, /* RPC_RESET# */
5428 { PIN_NUMBER('V', 6), PU0, 13 }, /* RPC_WP# */
5429 { PIN_NUMBER('Y', 7), PU0, 12 }, /* RPC_INT# */
5430 { PIN_NUMBER('V', 5), PU0, 11 }, /* QSPI1_SSL */
5431 { PIN_A_NUMBER('C', 3), PU0, 10 }, /* QSPI1_IO3 */
5432 { PIN_A_NUMBER('E', 4), PU0, 9 }, /* QSPI1_IO2 */
5433 { PIN_A_NUMBER('E', 5), PU0, 8 }, /* QSPI1_MISO_IO1 */
5434 { PIN_A_NUMBER('C', 7), PU0, 7 }, /* QSPI1_MOSI_IO0 */
5435 { PIN_NUMBER('V', 3), PU0, 6 }, /* QSPI1_SPCLK */
5436 { PIN_NUMBER('Y', 3), PU0, 5 }, /* QSPI0_SSL */
5437 { PIN_A_NUMBER('B', 6), PU0, 4 }, /* QSPI0_IO3 */
5438 { PIN_NUMBER('Y', 6), PU0, 3 }, /* QSPI0_IO2 */
5439 { PIN_A_NUMBER('B', 4), PU0, 2 }, /* QSPI0_MISO_IO1 */
5440 { PIN_A_NUMBER('C', 5), PU0, 1 }, /* QSPI0_MOSI_IO0 */
5441 { PIN_NUMBER('W', 3), PU0, 0 }, /* QSPI0_SPCLK */
5442
5443 { RCAR_GP_PIN(1, 19), PU1, 31 }, /* A19 */
5444 { RCAR_GP_PIN(1, 18), PU1, 30 }, /* A18 */
5445 { RCAR_GP_PIN(1, 17), PU1, 29 }, /* A17 */
5446 { RCAR_GP_PIN(1, 16), PU1, 28 }, /* A16 */
5447 { RCAR_GP_PIN(1, 15), PU1, 27 }, /* A15 */
5448 { RCAR_GP_PIN(1, 14), PU1, 26 }, /* A14 */
5449 { RCAR_GP_PIN(1, 13), PU1, 25 }, /* A13 */
5450 { RCAR_GP_PIN(1, 12), PU1, 24 }, /* A12 */
5451 { RCAR_GP_PIN(1, 11), PU1, 23 }, /* A11 */
5452 { RCAR_GP_PIN(1, 10), PU1, 22 }, /* A10 */
5453 { RCAR_GP_PIN(1, 9), PU1, 21 }, /* A9 */
5454 { RCAR_GP_PIN(1, 8), PU1, 20 }, /* A8 */
5455 { RCAR_GP_PIN(1, 7), PU1, 19 }, /* A7 */
5456 { RCAR_GP_PIN(1, 6), PU1, 18 }, /* A6 */
5457 { RCAR_GP_PIN(1, 5), PU1, 17 }, /* A5 */
5458 { RCAR_GP_PIN(1, 4), PU1, 16 }, /* A4 */
5459 { RCAR_GP_PIN(1, 3), PU1, 15 }, /* A3 */
5460 { RCAR_GP_PIN(1, 2), PU1, 14 }, /* A2 */
5461 { RCAR_GP_PIN(1, 1), PU1, 13 }, /* A1 */
5462 { RCAR_GP_PIN(1, 0), PU1, 12 }, /* A0 */
5463 { RCAR_GP_PIN(2, 8), PU1, 11 }, /* PWM2_A */
5464 { RCAR_GP_PIN(2, 7), PU1, 10 }, /* PWM1_A */
5465 { RCAR_GP_PIN(2, 6), PU1, 9 }, /* PWM0 */
5466 { RCAR_GP_PIN(2, 5), PU1, 8 }, /* IRQ5 */
5467 { RCAR_GP_PIN(2, 4), PU1, 7 }, /* IRQ4 */
5468 { RCAR_GP_PIN(2, 3), PU1, 6 }, /* IRQ3 */
5469 { RCAR_GP_PIN(2, 2), PU1, 5 }, /* IRQ2 */
5470 { RCAR_GP_PIN(2, 1), PU1, 4 }, /* IRQ1 */
5471 { RCAR_GP_PIN(2, 0), PU1, 3 }, /* IRQ0 */
5472 { RCAR_GP_PIN(2, 14), PU1, 2 }, /* AVB_AVTP_CAPTURE_A */
5473 { RCAR_GP_PIN(2, 13), PU1, 1 }, /* AVB_AVTP_MATCH_A */
5474 { RCAR_GP_PIN(2, 12), PU1, 0 }, /* AVB_LINK */
5475
5476 { PIN_A_NUMBER('P', 8), PU2, 31 }, /* DU_DOTCLKIN1 */
5477 { PIN_A_NUMBER('P', 7), PU2, 30 }, /* DU_DOTCLKIN0 */
5478 { RCAR_GP_PIN(7, 3), PU2, 29 }, /* GP7_03 */
5479 { RCAR_GP_PIN(7, 2), PU2, 28 }, /* HDMI0_CEC */
5480 { RCAR_GP_PIN(7, 1), PU2, 27 }, /* AVS2 */
5481 { RCAR_GP_PIN(7, 0), PU2, 26 }, /* AVS1 */
5482 { RCAR_GP_PIN(0, 15), PU2, 25 }, /* D15 */
5483 { RCAR_GP_PIN(0, 14), PU2, 24 }, /* D14 */
5484 { RCAR_GP_PIN(0, 13), PU2, 23 }, /* D13 */
5485 { RCAR_GP_PIN(0, 12), PU2, 22 }, /* D12 */
5486 { RCAR_GP_PIN(0, 11), PU2, 21 }, /* D11 */
5487 { RCAR_GP_PIN(0, 10), PU2, 20 }, /* D10 */
5488 { RCAR_GP_PIN(0, 9), PU2, 19 }, /* D9 */
5489 { RCAR_GP_PIN(0, 8), PU2, 18 }, /* D8 */
5490 { RCAR_GP_PIN(0, 7), PU2, 17 }, /* D7 */
5491 { RCAR_GP_PIN(0, 6), PU2, 16 }, /* D6 */
5492 { RCAR_GP_PIN(0, 5), PU2, 15 }, /* D5 */
5493 { RCAR_GP_PIN(0, 4), PU2, 14 }, /* D4 */
5494 { RCAR_GP_PIN(0, 3), PU2, 13 }, /* D3 */
5495 { RCAR_GP_PIN(0, 2), PU2, 12 }, /* D2 */
5496 { RCAR_GP_PIN(0, 1), PU2, 11 }, /* D1 */
5497 { RCAR_GP_PIN(0, 0), PU2, 10 }, /* D0 */
5498 { PIN_NUMBER('C', 1), PU2, 9 }, /* PRESETOUT# */
5499 { RCAR_GP_PIN(1, 27), PU2, 8 }, /* EX_WAIT0_A */
5500 { RCAR_GP_PIN(1, 26), PU2, 7 }, /* WE1_N */
5501 { RCAR_GP_PIN(1, 25), PU2, 6 }, /* WE0_N */
5502 { RCAR_GP_PIN(1, 24), PU2, 5 }, /* RD_WR_N */
5503 { RCAR_GP_PIN(1, 23), PU2, 4 }, /* RD_N */
5504 { RCAR_GP_PIN(1, 22), PU2, 3 }, /* BS_N */
5505 { RCAR_GP_PIN(1, 21), PU2, 2 }, /* CS1_N_A26 */
5506 { RCAR_GP_PIN(1, 20), PU2, 1 }, /* CS0_N */
5507 { RCAR_GP_PIN(1, 28), PU2, 0 }, /* CLKOUT */
5508
5509 { RCAR_GP_PIN(4, 9), PU3, 31 }, /* SD3_DAT0 */
5510 { RCAR_GP_PIN(4, 8), PU3, 30 }, /* SD3_CMD */
5511 { RCAR_GP_PIN(4, 7), PU3, 29 }, /* SD3_CLK */
5512 { RCAR_GP_PIN(4, 6), PU3, 28 }, /* SD2_DS */
5513 { RCAR_GP_PIN(4, 5), PU3, 27 }, /* SD2_DAT3 */
5514 { RCAR_GP_PIN(4, 4), PU3, 26 }, /* SD2_DAT2 */
5515 { RCAR_GP_PIN(4, 3), PU3, 25 }, /* SD2_DAT1 */
5516 { RCAR_GP_PIN(4, 2), PU3, 24 }, /* SD2_DAT0 */
5517 { RCAR_GP_PIN(4, 1), PU3, 23 }, /* SD2_CMD */
5518 { RCAR_GP_PIN(4, 0), PU3, 22 }, /* SD2_CLK */
5519 { RCAR_GP_PIN(3, 11), PU3, 21 }, /* SD1_DAT3 */
5520 { RCAR_GP_PIN(3, 10), PU3, 20 }, /* SD1_DAT2 */
5521 { RCAR_GP_PIN(3, 9), PU3, 19 }, /* SD1_DAT1 */
5522 { RCAR_GP_PIN(3, 8), PU3, 18 }, /* SD1_DAT0 */
5523 { RCAR_GP_PIN(3, 7), PU3, 17 }, /* SD1_CMD */
5524 { RCAR_GP_PIN(3, 6), PU3, 16 }, /* SD1_CLK */
5525 { RCAR_GP_PIN(3, 5), PU3, 15 }, /* SD0_DAT3 */
5526 { RCAR_GP_PIN(3, 4), PU3, 14 }, /* SD0_DAT2 */
5527 { RCAR_GP_PIN(3, 3), PU3, 13 }, /* SD0_DAT1 */
5528 { RCAR_GP_PIN(3, 2), PU3, 12 }, /* SD0_DAT0 */
5529 { RCAR_GP_PIN(3, 1), PU3, 11 }, /* SD0_CMD */
5530 { RCAR_GP_PIN(3, 0), PU3, 10 }, /* SD0_CLK */
5531 { PIN_A_NUMBER('T', 30), PU3, 9 }, /* ASEBRK */
5532 /* bit 8 n/a */
5533 { PIN_A_NUMBER('R', 29), PU3, 7 }, /* TDI */
5534 { PIN_A_NUMBER('R', 30), PU3, 6 }, /* TMS */
5535 { PIN_A_NUMBER('T', 27), PU3, 5 }, /* TCK */
5536 { PIN_A_NUMBER('R', 26), PU3, 4 }, /* TRST# */
5537 { PIN_A_NUMBER('D', 39), PU3, 3 }, /* EXTALR*/
5538 { PIN_A_NUMBER('D', 38), PU3, 2 }, /* FSCLKST */
5539 /* bit 1 n/a on M3*/
5540 { PIN_A_NUMBER('R', 8), PU3, 0 }, /* DU_DOTCLKIN2 */
5541
5542 { RCAR_GP_PIN(5, 19), PU4, 31 }, /* MSIOF0_SS1 */
5543 { RCAR_GP_PIN(5, 18), PU4, 30 }, /* MSIOF0_SYNC */
5544 { RCAR_GP_PIN(5, 17), PU4, 29 }, /* MSIOF0_SCK */
5545 { RCAR_GP_PIN(5, 16), PU4, 28 }, /* HRTS0_N */
5546 { RCAR_GP_PIN(5, 15), PU4, 27 }, /* HCTS0_N */
5547 { RCAR_GP_PIN(5, 14), PU4, 26 }, /* HTX0 */
5548 { RCAR_GP_PIN(5, 13), PU4, 25 }, /* HRX0 */
5549 { RCAR_GP_PIN(5, 12), PU4, 24 }, /* HSCK0 */
5550 { RCAR_GP_PIN(5, 11), PU4, 23 }, /* RX2_A */
5551 { RCAR_GP_PIN(5, 10), PU4, 22 }, /* TX2_A */
5552 { RCAR_GP_PIN(5, 9), PU4, 21 }, /* SCK2 */
5553 { RCAR_GP_PIN(5, 8), PU4, 20 }, /* RTS1_N_TANS */
5554 { RCAR_GP_PIN(5, 7), PU4, 19 }, /* CTS1_N */
5555 { RCAR_GP_PIN(5, 6), PU4, 18 }, /* TX1_A */
5556 { RCAR_GP_PIN(5, 5), PU4, 17 }, /* RX1_A */
5557 { RCAR_GP_PIN(5, 4), PU4, 16 }, /* RTS0_N_TANS */
5558 { RCAR_GP_PIN(5, 3), PU4, 15 }, /* CTS0_N */
5559 { RCAR_GP_PIN(5, 2), PU4, 14 }, /* TX0 */
5560 { RCAR_GP_PIN(5, 1), PU4, 13 }, /* RX0 */
5561 { RCAR_GP_PIN(5, 0), PU4, 12 }, /* SCK0 */
5562 { RCAR_GP_PIN(3, 15), PU4, 11 }, /* SD1_WP */
5563 { RCAR_GP_PIN(3, 14), PU4, 10 }, /* SD1_CD */
5564 { RCAR_GP_PIN(3, 13), PU4, 9 }, /* SD0_WP */
5565 { RCAR_GP_PIN(3, 12), PU4, 8 }, /* SD0_CD */
5566 { RCAR_GP_PIN(4, 17), PU4, 7 }, /* SD3_DS */
5567 { RCAR_GP_PIN(4, 16), PU4, 6 }, /* SD3_DAT7 */
5568 { RCAR_GP_PIN(4, 15), PU4, 5 }, /* SD3_DAT6 */
5569 { RCAR_GP_PIN(4, 14), PU4, 4 }, /* SD3_DAT5 */
5570 { RCAR_GP_PIN(4, 13), PU4, 3 }, /* SD3_DAT4 */
5571 { RCAR_GP_PIN(4, 12), PU4, 2 }, /* SD3_DAT3 */
5572 { RCAR_GP_PIN(4, 11), PU4, 1 }, /* SD3_DAT2 */
5573 { RCAR_GP_PIN(4, 10), PU4, 0 }, /* SD3_DAT1 */
5574
5575 { RCAR_GP_PIN(6, 24), PU5, 31 }, /* USB0_PWEN */
5576 { RCAR_GP_PIN(6, 23), PU5, 30 }, /* AUDIO_CLKB_B */
5577 { RCAR_GP_PIN(6, 22), PU5, 29 }, /* AUDIO_CLKA_A */
5578 { RCAR_GP_PIN(6, 21), PU5, 28 }, /* SSI_SDATA9_A */
5579 { RCAR_GP_PIN(6, 20), PU5, 27 }, /* SSI_SDATA8 */
5580 { RCAR_GP_PIN(6, 19), PU5, 26 }, /* SSI_SDATA7 */
5581 { RCAR_GP_PIN(6, 18), PU5, 25 }, /* SSI_WS78 */
5582 { RCAR_GP_PIN(6, 17), PU5, 24 }, /* SSI_SCK78 */
5583 { RCAR_GP_PIN(6, 16), PU5, 23 }, /* SSI_SDATA6 */
5584 { RCAR_GP_PIN(6, 15), PU5, 22 }, /* SSI_WS6 */
5585 { RCAR_GP_PIN(6, 14), PU5, 21 }, /* SSI_SCK6 */
5586 { RCAR_GP_PIN(6, 13), PU5, 20 }, /* SSI_SDATA5 */
5587 { RCAR_GP_PIN(6, 12), PU5, 19 }, /* SSI_WS5 */
5588 { RCAR_GP_PIN(6, 11), PU5, 18 }, /* SSI_SCK5 */
5589 { RCAR_GP_PIN(6, 10), PU5, 17 }, /* SSI_SDATA4 */
5590 { RCAR_GP_PIN(6, 9), PU5, 16 }, /* SSI_WS4 */
5591 { RCAR_GP_PIN(6, 8), PU5, 15 }, /* SSI_SCK4 */
5592 { RCAR_GP_PIN(6, 7), PU5, 14 }, /* SSI_SDATA3 */
07073b88
KM
5593 { RCAR_GP_PIN(6, 6), PU5, 13 }, /* SSI_WS349 */
5594 { RCAR_GP_PIN(6, 5), PU5, 12 }, /* SSI_SCK349 */
2d40bd24
NS
5595 { RCAR_GP_PIN(6, 4), PU5, 11 }, /* SSI_SDATA2_A */
5596 { RCAR_GP_PIN(6, 3), PU5, 10 }, /* SSI_SDATA1_A */
5597 { RCAR_GP_PIN(6, 2), PU5, 9 }, /* SSI_SDATA0 */
5598 { RCAR_GP_PIN(6, 1), PU5, 8 }, /* SSI_WS01239 */
5599 { RCAR_GP_PIN(6, 0), PU5, 7 }, /* SSI_SCK01239 */
5600 { PIN_NUMBER('H', 37), PU5, 6 }, /* MLB_REF */
5601 { RCAR_GP_PIN(5, 25), PU5, 5 }, /* MLB_DAT */
5602 { RCAR_GP_PIN(5, 24), PU5, 4 }, /* MLB_SIG */
5603 { RCAR_GP_PIN(5, 23), PU5, 3 }, /* MLB_CLK */
5604 { RCAR_GP_PIN(5, 22), PU5, 2 }, /* MSIOF0_RXD */
5605 { RCAR_GP_PIN(5, 21), PU5, 1 }, /* MSIOF0_SS2 */
5606 { RCAR_GP_PIN(5, 20), PU5, 0 }, /* MSIOF0_TXD */
5607
5608 { RCAR_GP_PIN(6, 31), PU6, 6 }, /* GP6_31 */
5609 { RCAR_GP_PIN(6, 30), PU6, 5 }, /* GP6_30 */
5610 { RCAR_GP_PIN(6, 29), PU6, 4 }, /* USB30_OVC */
5611 { RCAR_GP_PIN(6, 28), PU6, 3 }, /* USB30_PWEN */
5612 { RCAR_GP_PIN(6, 27), PU6, 2 }, /* USB1_OVC */
5613 { RCAR_GP_PIN(6, 26), PU6, 1 }, /* USB1_PWEN */
5614 { RCAR_GP_PIN(6, 25), PU6, 0 }, /* USB0_OVC */
5615};
5616
5617static unsigned int r8a7796_pinmux_get_bias(struct sh_pfc *pfc,
5618 unsigned int pin)
5619{
5620 const struct sh_pfc_bias_info *info;
5621 u32 reg;
5622 u32 bit;
5623
5624 info = sh_pfc_pin_to_bias_info(bias_info, ARRAY_SIZE(bias_info), pin);
5625 if (!info)
5626 return PIN_CONFIG_BIAS_DISABLE;
5627
5628 reg = info->reg;
5629 bit = BIT(info->bit);
5630
5631 if (!(sh_pfc_read_reg(pfc, PUEN + reg, 32) & bit))
5632 return PIN_CONFIG_BIAS_DISABLE;
5633 else if (sh_pfc_read_reg(pfc, PUD + reg, 32) & bit)
5634 return PIN_CONFIG_BIAS_PULL_UP;
5635 else
5636 return PIN_CONFIG_BIAS_PULL_DOWN;
5637}
5638
5639static void r8a7796_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5640 unsigned int bias)
5641{
5642 const struct sh_pfc_bias_info *info;
5643 u32 enable, updown;
5644 u32 reg;
5645 u32 bit;
5646
5647 info = sh_pfc_pin_to_bias_info(bias_info, ARRAY_SIZE(bias_info), pin);
5648 if (!info)
5649 return;
5650
5651 reg = info->reg;
5652 bit = BIT(info->bit);
5653
5654 enable = sh_pfc_read_reg(pfc, PUEN + reg, 32) & ~bit;
5655 if (bias != PIN_CONFIG_BIAS_DISABLE)
5656 enable |= bit;
5657
5658 updown = sh_pfc_read_reg(pfc, PUD + reg, 32) & ~bit;
5659 if (bias == PIN_CONFIG_BIAS_PULL_UP)
5660 updown |= bit;
5661
5662 sh_pfc_write_reg(pfc, PUD + reg, 32, updown);
5663 sh_pfc_write_reg(pfc, PUEN + reg, 32, enable);
5664}
5665
c5901bdc
SH
5666static const struct sh_pfc_soc_operations r8a7796_pinmux_ops = {
5667 .pin_to_pocctrl = r8a7796_pin_to_pocctrl,
2d40bd24
NS
5668 .get_bias = r8a7796_pinmux_get_bias,
5669 .set_bias = r8a7796_pinmux_set_bias,
c5901bdc
SH
5670};
5671
f9aece73
TK
5672const struct sh_pfc_soc_info r8a7796_pinmux_info = {
5673 .name = "r8a77960_pfc",
c5901bdc 5674 .ops = &r8a7796_pinmux_ops,
f9aece73
TK
5675 .unlock_reg = 0xe6060000, /* PMMR */
5676
5677 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5678
5679 .pins = pinmux_pins,
5680 .nr_pins = ARRAY_SIZE(pinmux_pins),
5681 .groups = pinmux_groups,
5682 .nr_groups = ARRAY_SIZE(pinmux_groups),
5683 .functions = pinmux_functions,
5684 .nr_functions = ARRAY_SIZE(pinmux_functions),
5685
5686 .cfg_regs = pinmux_config_regs,
9e35d6fa 5687 .drive_regs = pinmux_drive_regs,
f9aece73
TK
5688
5689 .pinmux_data = pinmux_data,
5690 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5691};