]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/regulator/pfuze100-regulator.c
Merge tag 'm68k-for-v5.7-tag1' of git://git.kernel.org/pub/scm/linux/kernel/git/geert...
[mirror_ubuntu-jammy-kernel.git] / drivers / regulator / pfuze100-regulator.c
CommitLineData
809858cd
FE
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (C) 2011-2013 Freescale Semiconductor, Inc. All Rights Reserved.
4
3784b6d6
RG
5#include <linux/kernel.h>
6#include <linux/module.h>
7#include <linux/init.h>
8#include <linux/err.h>
9#include <linux/of.h>
10#include <linux/of_device.h>
11#include <linux/regulator/of_regulator.h>
12#include <linux/platform_device.h>
13#include <linux/regulator/driver.h>
14#include <linux/regulator/machine.h>
15#include <linux/regulator/pfuze100.h>
16#include <linux/i2c.h>
17#include <linux/slab.h>
18#include <linux/regmap.h>
19
9d2fd4f0
MF
20#define PFUZE_FLAG_DISABLE_SW BIT(1)
21
3784b6d6
RG
22#define PFUZE_NUMREGS 128
23#define PFUZE100_VOL_OFFSET 0
24#define PFUZE100_STANDBY_OFFSET 1
25#define PFUZE100_MODE_OFFSET 3
26#define PFUZE100_CONF_OFFSET 4
27
28#define PFUZE100_DEVICEID 0x0
29#define PFUZE100_REVID 0x3
a1b6fa85 30#define PFUZE100_FABID 0x4
3784b6d6 31
c6182ac9 32#define PFUZE100_COINVOL 0x1a
3784b6d6 33#define PFUZE100_SW1ABVOL 0x20
c29daffa 34#define PFUZE100_SW1ABMODE 0x23
3784b6d6 35#define PFUZE100_SW1CVOL 0x2e
c29daffa 36#define PFUZE100_SW1CMODE 0x31
3784b6d6 37#define PFUZE100_SW2VOL 0x35
c29daffa 38#define PFUZE100_SW2MODE 0x38
3784b6d6 39#define PFUZE100_SW3AVOL 0x3c
c29daffa 40#define PFUZE100_SW3AMODE 0x3f
3784b6d6 41#define PFUZE100_SW3BVOL 0x43
c29daffa 42#define PFUZE100_SW3BMODE 0x46
3784b6d6 43#define PFUZE100_SW4VOL 0x4a
c29daffa 44#define PFUZE100_SW4MODE 0x4d
3784b6d6
RG
45#define PFUZE100_SWBSTCON1 0x66
46#define PFUZE100_VREFDDRCON 0x6a
47#define PFUZE100_VSNVSVOL 0x6b
48#define PFUZE100_VGEN1VOL 0x6c
49#define PFUZE100_VGEN2VOL 0x6d
50#define PFUZE100_VGEN3VOL 0x6e
51#define PFUZE100_VGEN4VOL 0x6f
52#define PFUZE100_VGEN5VOL 0x70
53#define PFUZE100_VGEN6VOL 0x71
54
c29daffa
OR
55#define PFUZE100_SWxMODE_MASK 0xf
56#define PFUZE100_SWxMODE_APS_APS 0x8
57#define PFUZE100_SWxMODE_APS_OFF 0x4
58
59#define PFUZE100_VGENxLPWR BIT(6)
60#define PFUZE100_VGENxSTBY BIT(5)
61
297101ab 62enum chips { PFUZE100, PFUZE200, PFUZE3000 = 3, PFUZE3001 = 0x31, };
f2518480 63
3784b6d6
RG
64struct pfuze_regulator {
65 struct regulator_desc desc;
66 unsigned char stby_reg;
67 unsigned char stby_mask;
9d2fd4f0 68 bool sw_reg;
3784b6d6
RG
69};
70
71struct pfuze_chip {
f2518480 72 int chip_id;
9d2fd4f0 73 int flags;
3784b6d6
RG
74 struct regmap *regmap;
75 struct device *dev;
76 struct pfuze_regulator regulator_descs[PFUZE100_MAX_REGULATOR];
77 struct regulator_dev *regulators[PFUZE100_MAX_REGULATOR];
12425654 78 struct pfuze_regulator *pfuze_regulators;
3784b6d6
RG
79};
80
81static const int pfuze100_swbst[] = {
82 5000000, 5050000, 5100000, 5150000,
83};
84
85static const int pfuze100_vsnvs[] = {
86 1000000, 1100000, 1200000, 1300000, 1500000, 1800000, 3000000,
87};
88
c6182ac9
GM
89static const int pfuze100_coin[] = {
90 2500000, 2700000, 2800000, 2900000, 3000000, 3100000, 3200000, 3300000,
91};
92
1dced996
AH
93static const int pfuze3000_sw1a[] = {
94 700000, 725000, 750000, 775000, 800000, 825000, 850000, 875000,
95 900000, 925000, 950000, 975000, 1000000, 1025000, 1050000, 1075000,
96 1100000, 1125000, 1150000, 1175000, 1200000, 1225000, 1250000, 1275000,
97 1300000, 1325000, 1350000, 1375000, 1400000, 1425000, 1800000, 3300000,
98};
99
e5a7a72c
RG
100static const int pfuze3000_sw2lo[] = {
101 1500000, 1550000, 1600000, 1650000, 1700000, 1750000, 1800000, 1850000,
102};
103
104static const int pfuze3000_sw2hi[] = {
105 2500000, 2800000, 2850000, 3000000, 3100000, 3150000, 3200000, 3300000,
106};
107
3784b6d6 108static const struct i2c_device_id pfuze_device_id[] = {
f2518480
RG
109 {.name = "pfuze100", .driver_data = PFUZE100},
110 {.name = "pfuze200", .driver_data = PFUZE200},
e5a7a72c 111 {.name = "pfuze3000", .driver_data = PFUZE3000},
297101ab 112 {.name = "pfuze3001", .driver_data = PFUZE3001},
e6c4c337 113 { }
3784b6d6
RG
114};
115MODULE_DEVICE_TABLE(i2c, pfuze_device_id);
116
117static const struct of_device_id pfuze_dt_ids[] = {
f2518480
RG
118 { .compatible = "fsl,pfuze100", .data = (void *)PFUZE100},
119 { .compatible = "fsl,pfuze200", .data = (void *)PFUZE200},
e5a7a72c 120 { .compatible = "fsl,pfuze3000", .data = (void *)PFUZE3000},
297101ab 121 { .compatible = "fsl,pfuze3001", .data = (void *)PFUZE3001},
e6c4c337 122 { }
3784b6d6
RG
123};
124MODULE_DEVICE_TABLE(of, pfuze_dt_ids);
125
126static int pfuze100_set_ramp_delay(struct regulator_dev *rdev, int ramp_delay)
127{
128 struct pfuze_chip *pfuze100 = rdev_get_drvdata(rdev);
d55efa4d 129 int id = rdev_get_id(rdev);
297101ab 130 bool reg_has_ramp_delay;
e5656669 131 unsigned int ramp_bits;
3784b6d6
RG
132 int ret;
133
297101ab
SW
134 switch (pfuze100->chip_id) {
135 case PFUZE3001:
136 /* no dynamic voltage scaling for PF3001 */
137 reg_has_ramp_delay = false;
138 break;
139 case PFUZE3000:
140 reg_has_ramp_delay = (id < PFUZE3000_SWBST);
141 break;
142 case PFUZE200:
143 reg_has_ramp_delay = (id < PFUZE200_SWBST);
144 break;
145 case PFUZE100:
146 default:
147 reg_has_ramp_delay = (id < PFUZE100_SWBST);
148 break;
149 }
150
151 if (reg_has_ramp_delay) {
e5656669 152 ramp_delay = 12500 / ramp_delay;
3784b6d6 153 ramp_bits = (ramp_delay >> 1) - (ramp_delay >> 3);
e5656669
AL
154 ret = regmap_update_bits(pfuze100->regmap,
155 rdev->desc->vsel_reg + 4,
156 0xc0, ramp_bits << 6);
3784b6d6
RG
157 if (ret < 0)
158 dev_err(pfuze100->dev, "ramp failed, err %d\n", ret);
297101ab 159 } else {
3784b6d6 160 ret = -EACCES;
297101ab 161 }
3784b6d6
RG
162
163 return ret;
164}
165
e5053853 166static const struct regulator_ops pfuze100_ldo_regulator_ops = {
3784b6d6
RG
167 .enable = regulator_enable_regmap,
168 .disable = regulator_disable_regmap,
169 .is_enabled = regulator_is_enabled_regmap,
170 .list_voltage = regulator_list_voltage_linear,
171 .set_voltage_sel = regulator_set_voltage_sel_regmap,
172 .get_voltage_sel = regulator_get_voltage_sel_regmap,
173};
174
e5053853 175static const struct regulator_ops pfuze100_fixed_regulator_ops = {
ab3ca774
AL
176 .enable = regulator_enable_regmap,
177 .disable = regulator_disable_regmap,
178 .is_enabled = regulator_is_enabled_regmap,
3784b6d6
RG
179 .list_voltage = regulator_list_voltage_linear,
180};
181
e5053853 182static const struct regulator_ops pfuze100_sw_regulator_ops = {
3784b6d6
RG
183 .list_voltage = regulator_list_voltage_linear,
184 .set_voltage_sel = regulator_set_voltage_sel_regmap,
185 .get_voltage_sel = regulator_get_voltage_sel_regmap,
186 .set_voltage_time_sel = regulator_set_voltage_time_sel,
187 .set_ramp_delay = pfuze100_set_ramp_delay,
188};
189
9d2fd4f0
MF
190static const struct regulator_ops pfuze100_sw_disable_regulator_ops = {
191 .enable = regulator_enable_regmap,
192 .disable = regulator_disable_regmap,
193 .is_enabled = regulator_is_enabled_regmap,
194 .list_voltage = regulator_list_voltage_linear,
195 .set_voltage_sel = regulator_set_voltage_sel_regmap,
196 .get_voltage_sel = regulator_get_voltage_sel_regmap,
197 .set_voltage_time_sel = regulator_set_voltage_time_sel,
198 .set_ramp_delay = pfuze100_set_ramp_delay,
199};
200
e5053853 201static const struct regulator_ops pfuze100_swb_regulator_ops = {
a6dcf978
SC
202 .enable = regulator_enable_regmap,
203 .disable = regulator_disable_regmap,
0b01fd3d 204 .is_enabled = regulator_is_enabled_regmap,
3784b6d6 205 .list_voltage = regulator_list_voltage_table,
2e04cc41 206 .map_voltage = regulator_map_voltage_ascend,
3784b6d6
RG
207 .set_voltage_sel = regulator_set_voltage_sel_regmap,
208 .get_voltage_sel = regulator_get_voltage_sel_regmap,
209
210};
211
f2518480
RG
212#define PFUZE100_FIXED_REG(_chip, _name, base, voltage) \
213 [_chip ## _ ## _name] = { \
3784b6d6
RG
214 .desc = { \
215 .name = #_name, \
216 .n_voltages = 1, \
217 .ops = &pfuze100_fixed_regulator_ops, \
218 .type = REGULATOR_VOLTAGE, \
f2518480 219 .id = _chip ## _ ## _name, \
3784b6d6
RG
220 .owner = THIS_MODULE, \
221 .min_uV = (voltage), \
222 .enable_reg = (base), \
223 .enable_mask = 0x10, \
224 }, \
225 }
226
f2518480
RG
227#define PFUZE100_SW_REG(_chip, _name, base, min, max, step) \
228 [_chip ## _ ## _name] = { \
3784b6d6
RG
229 .desc = { \
230 .name = #_name,\
231 .n_voltages = ((max) - (min)) / (step) + 1, \
232 .ops = &pfuze100_sw_regulator_ops, \
233 .type = REGULATOR_VOLTAGE, \
f2518480 234 .id = _chip ## _ ## _name, \
3784b6d6
RG
235 .owner = THIS_MODULE, \
236 .min_uV = (min), \
237 .uV_step = (step), \
238 .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
239 .vsel_mask = 0x3f, \
9d2fd4f0
MF
240 .enable_reg = (base) + PFUZE100_MODE_OFFSET, \
241 .enable_mask = 0xf, \
3784b6d6
RG
242 }, \
243 .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
244 .stby_mask = 0x3f, \
9d2fd4f0 245 .sw_reg = true, \
3784b6d6
RG
246 }
247
f2518480
RG
248#define PFUZE100_SWB_REG(_chip, _name, base, mask, voltages) \
249 [_chip ## _ ## _name] = { \
3784b6d6
RG
250 .desc = { \
251 .name = #_name, \
252 .n_voltages = ARRAY_SIZE(voltages), \
253 .ops = &pfuze100_swb_regulator_ops, \
254 .type = REGULATOR_VOLTAGE, \
f2518480 255 .id = _chip ## _ ## _name, \
3784b6d6
RG
256 .owner = THIS_MODULE, \
257 .volt_table = voltages, \
258 .vsel_reg = (base), \
259 .vsel_mask = (mask), \
a6dcf978
SC
260 .enable_reg = (base), \
261 .enable_mask = 0x48, \
3784b6d6
RG
262 }, \
263 }
264
f2518480
RG
265#define PFUZE100_VGEN_REG(_chip, _name, base, min, max, step) \
266 [_chip ## _ ## _name] = { \
3784b6d6
RG
267 .desc = { \
268 .name = #_name, \
269 .n_voltages = ((max) - (min)) / (step) + 1, \
270 .ops = &pfuze100_ldo_regulator_ops, \
271 .type = REGULATOR_VOLTAGE, \
f2518480 272 .id = _chip ## _ ## _name, \
3784b6d6
RG
273 .owner = THIS_MODULE, \
274 .min_uV = (min), \
275 .uV_step = (step), \
276 .vsel_reg = (base), \
277 .vsel_mask = 0xf, \
278 .enable_reg = (base), \
279 .enable_mask = 0x10, \
280 }, \
281 .stby_reg = (base), \
282 .stby_mask = 0x20, \
283 }
284
c6182ac9
GM
285#define PFUZE100_COIN_REG(_chip, _name, base, mask, voltages) \
286 [_chip ## _ ## _name] = { \
287 .desc = { \
288 .name = #_name, \
289 .n_voltages = ARRAY_SIZE(voltages), \
290 .ops = &pfuze100_swb_regulator_ops, \
291 .type = REGULATOR_VOLTAGE, \
292 .id = _chip ## _ ## _name, \
293 .owner = THIS_MODULE, \
294 .volt_table = voltages, \
295 .vsel_reg = (base), \
296 .vsel_mask = (mask), \
297 .enable_reg = (base), \
298 .enable_mask = 0x8, \
299 }, \
300 }
301
e5a7a72c
RG
302#define PFUZE3000_VCC_REG(_chip, _name, base, min, max, step) { \
303 .desc = { \
304 .name = #_name, \
305 .n_voltages = ((max) - (min)) / (step) + 1, \
306 .ops = &pfuze100_ldo_regulator_ops, \
307 .type = REGULATOR_VOLTAGE, \
308 .id = _chip ## _ ## _name, \
309 .owner = THIS_MODULE, \
310 .min_uV = (min), \
311 .uV_step = (step), \
312 .vsel_reg = (base), \
313 .vsel_mask = 0x3, \
314 .enable_reg = (base), \
315 .enable_mask = 0x10, \
316 }, \
317 .stby_reg = (base), \
318 .stby_mask = 0x20, \
319}
320
321
322#define PFUZE3000_SW2_REG(_chip, _name, base, min, max, step) { \
323 .desc = { \
324 .name = #_name,\
325 .n_voltages = ((max) - (min)) / (step) + 1, \
326 .ops = &pfuze100_sw_regulator_ops, \
327 .type = REGULATOR_VOLTAGE, \
328 .id = _chip ## _ ## _name, \
329 .owner = THIS_MODULE, \
330 .min_uV = (min), \
331 .uV_step = (step), \
332 .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
333 .vsel_mask = 0x7, \
334 }, \
335 .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
336 .stby_mask = 0x7, \
337}
338
339#define PFUZE3000_SW3_REG(_chip, _name, base, min, max, step) { \
340 .desc = { \
341 .name = #_name,\
342 .n_voltages = ((max) - (min)) / (step) + 1, \
343 .ops = &pfuze100_sw_regulator_ops, \
344 .type = REGULATOR_VOLTAGE, \
345 .id = _chip ## _ ## _name, \
346 .owner = THIS_MODULE, \
347 .min_uV = (min), \
348 .uV_step = (step), \
349 .vsel_reg = (base) + PFUZE100_VOL_OFFSET, \
350 .vsel_mask = 0xf, \
351 }, \
352 .stby_reg = (base) + PFUZE100_STANDBY_OFFSET, \
353 .stby_mask = 0xf, \
354}
355
f2518480 356/* PFUZE100 */
3784b6d6 357static struct pfuze_regulator pfuze100_regulators[] = {
f2518480
RG
358 PFUZE100_SW_REG(PFUZE100, SW1AB, PFUZE100_SW1ABVOL, 300000, 1875000, 25000),
359 PFUZE100_SW_REG(PFUZE100, SW1C, PFUZE100_SW1CVOL, 300000, 1875000, 25000),
360 PFUZE100_SW_REG(PFUZE100, SW2, PFUZE100_SW2VOL, 400000, 1975000, 25000),
361 PFUZE100_SW_REG(PFUZE100, SW3A, PFUZE100_SW3AVOL, 400000, 1975000, 25000),
362 PFUZE100_SW_REG(PFUZE100, SW3B, PFUZE100_SW3BVOL, 400000, 1975000, 25000),
363 PFUZE100_SW_REG(PFUZE100, SW4, PFUZE100_SW4VOL, 400000, 1975000, 25000),
364 PFUZE100_SWB_REG(PFUZE100, SWBST, PFUZE100_SWBSTCON1, 0x3 , pfuze100_swbst),
365 PFUZE100_SWB_REG(PFUZE100, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
366 PFUZE100_FIXED_REG(PFUZE100, VREFDDR, PFUZE100_VREFDDRCON, 750000),
367 PFUZE100_VGEN_REG(PFUZE100, VGEN1, PFUZE100_VGEN1VOL, 800000, 1550000, 50000),
368 PFUZE100_VGEN_REG(PFUZE100, VGEN2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
369 PFUZE100_VGEN_REG(PFUZE100, VGEN3, PFUZE100_VGEN3VOL, 1800000, 3300000, 100000),
370 PFUZE100_VGEN_REG(PFUZE100, VGEN4, PFUZE100_VGEN4VOL, 1800000, 3300000, 100000),
371 PFUZE100_VGEN_REG(PFUZE100, VGEN5, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
372 PFUZE100_VGEN_REG(PFUZE100, VGEN6, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
61d0de05 373 PFUZE100_COIN_REG(PFUZE100, COIN, PFUZE100_COINVOL, 0x7, pfuze100_coin),
f2518480
RG
374};
375
376static struct pfuze_regulator pfuze200_regulators[] = {
377 PFUZE100_SW_REG(PFUZE200, SW1AB, PFUZE100_SW1ABVOL, 300000, 1875000, 25000),
378 PFUZE100_SW_REG(PFUZE200, SW2, PFUZE100_SW2VOL, 400000, 1975000, 25000),
379 PFUZE100_SW_REG(PFUZE200, SW3A, PFUZE100_SW3AVOL, 400000, 1975000, 25000),
380 PFUZE100_SW_REG(PFUZE200, SW3B, PFUZE100_SW3BVOL, 400000, 1975000, 25000),
381 PFUZE100_SWB_REG(PFUZE200, SWBST, PFUZE100_SWBSTCON1, 0x3 , pfuze100_swbst),
382 PFUZE100_SWB_REG(PFUZE200, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
383 PFUZE100_FIXED_REG(PFUZE200, VREFDDR, PFUZE100_VREFDDRCON, 750000),
384 PFUZE100_VGEN_REG(PFUZE200, VGEN1, PFUZE100_VGEN1VOL, 800000, 1550000, 50000),
385 PFUZE100_VGEN_REG(PFUZE200, VGEN2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
386 PFUZE100_VGEN_REG(PFUZE200, VGEN3, PFUZE100_VGEN3VOL, 1800000, 3300000, 100000),
387 PFUZE100_VGEN_REG(PFUZE200, VGEN4, PFUZE100_VGEN4VOL, 1800000, 3300000, 100000),
388 PFUZE100_VGEN_REG(PFUZE200, VGEN5, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
389 PFUZE100_VGEN_REG(PFUZE200, VGEN6, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
c6182ac9 390 PFUZE100_COIN_REG(PFUZE200, COIN, PFUZE100_COINVOL, 0x7, pfuze100_coin),
3784b6d6
RG
391};
392
e5a7a72c 393static struct pfuze_regulator pfuze3000_regulators[] = {
1dced996 394 PFUZE100_SWB_REG(PFUZE3000, SW1A, PFUZE100_SW1ABVOL, 0x1f, pfuze3000_sw1a),
e5a7a72c
RG
395 PFUZE100_SW_REG(PFUZE3000, SW1B, PFUZE100_SW1CVOL, 700000, 1475000, 25000),
396 PFUZE100_SWB_REG(PFUZE3000, SW2, PFUZE100_SW2VOL, 0x7, pfuze3000_sw2lo),
397 PFUZE3000_SW3_REG(PFUZE3000, SW3, PFUZE100_SW3AVOL, 900000, 1650000, 50000),
398 PFUZE100_SWB_REG(PFUZE3000, SWBST, PFUZE100_SWBSTCON1, 0x3, pfuze100_swbst),
399 PFUZE100_SWB_REG(PFUZE3000, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
400 PFUZE100_FIXED_REG(PFUZE3000, VREFDDR, PFUZE100_VREFDDRCON, 750000),
401 PFUZE100_VGEN_REG(PFUZE3000, VLDO1, PFUZE100_VGEN1VOL, 1800000, 3300000, 100000),
402 PFUZE100_VGEN_REG(PFUZE3000, VLDO2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
403 PFUZE3000_VCC_REG(PFUZE3000, VCCSD, PFUZE100_VGEN3VOL, 2850000, 3300000, 150000),
404 PFUZE3000_VCC_REG(PFUZE3000, V33, PFUZE100_VGEN4VOL, 2850000, 3300000, 150000),
405 PFUZE100_VGEN_REG(PFUZE3000, VLDO3, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
406 PFUZE100_VGEN_REG(PFUZE3000, VLDO4, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
407};
408
297101ab
SW
409static struct pfuze_regulator pfuze3001_regulators[] = {
410 PFUZE100_SWB_REG(PFUZE3001, SW1, PFUZE100_SW1ABVOL, 0x1f, pfuze3000_sw1a),
411 PFUZE100_SWB_REG(PFUZE3001, SW2, PFUZE100_SW2VOL, 0x7, pfuze3000_sw2lo),
412 PFUZE3000_SW3_REG(PFUZE3001, SW3, PFUZE100_SW3AVOL, 900000, 1650000, 50000),
413 PFUZE100_SWB_REG(PFUZE3001, VSNVS, PFUZE100_VSNVSVOL, 0x7, pfuze100_vsnvs),
414 PFUZE100_VGEN_REG(PFUZE3001, VLDO1, PFUZE100_VGEN1VOL, 1800000, 3300000, 100000),
415 PFUZE100_VGEN_REG(PFUZE3001, VLDO2, PFUZE100_VGEN2VOL, 800000, 1550000, 50000),
416 PFUZE3000_VCC_REG(PFUZE3001, VCCSD, PFUZE100_VGEN3VOL, 2850000, 3300000, 150000),
417 PFUZE3000_VCC_REG(PFUZE3001, V33, PFUZE100_VGEN4VOL, 2850000, 3300000, 150000),
418 PFUZE100_VGEN_REG(PFUZE3001, VLDO3, PFUZE100_VGEN5VOL, 1800000, 3300000, 100000),
419 PFUZE100_VGEN_REG(PFUZE3001, VLDO4, PFUZE100_VGEN6VOL, 1800000, 3300000, 100000),
420};
421
3784b6d6 422#ifdef CONFIG_OF
f2518480 423/* PFUZE100 */
3784b6d6
RG
424static struct of_regulator_match pfuze100_matches[] = {
425 { .name = "sw1ab", },
426 { .name = "sw1c", },
427 { .name = "sw2", },
428 { .name = "sw3a", },
429 { .name = "sw3b", },
430 { .name = "sw4", },
431 { .name = "swbst", },
432 { .name = "vsnvs", },
433 { .name = "vrefddr", },
434 { .name = "vgen1", },
435 { .name = "vgen2", },
436 { .name = "vgen3", },
437 { .name = "vgen4", },
438 { .name = "vgen5", },
439 { .name = "vgen6", },
61d0de05 440 { .name = "coin", },
3784b6d6
RG
441};
442
f2518480
RG
443/* PFUZE200 */
444static struct of_regulator_match pfuze200_matches[] = {
445
446 { .name = "sw1ab", },
447 { .name = "sw2", },
448 { .name = "sw3a", },
449 { .name = "sw3b", },
450 { .name = "swbst", },
451 { .name = "vsnvs", },
452 { .name = "vrefddr", },
453 { .name = "vgen1", },
454 { .name = "vgen2", },
455 { .name = "vgen3", },
456 { .name = "vgen4", },
457 { .name = "vgen5", },
458 { .name = "vgen6", },
c6182ac9 459 { .name = "coin", },
f2518480
RG
460};
461
e5a7a72c
RG
462/* PFUZE3000 */
463static struct of_regulator_match pfuze3000_matches[] = {
464
465 { .name = "sw1a", },
466 { .name = "sw1b", },
467 { .name = "sw2", },
468 { .name = "sw3", },
469 { .name = "swbst", },
470 { .name = "vsnvs", },
471 { .name = "vrefddr", },
472 { .name = "vldo1", },
473 { .name = "vldo2", },
474 { .name = "vccsd", },
475 { .name = "v33", },
476 { .name = "vldo3", },
477 { .name = "vldo4", },
478};
479
297101ab
SW
480/* PFUZE3001 */
481static struct of_regulator_match pfuze3001_matches[] = {
482
483 { .name = "sw1", },
484 { .name = "sw2", },
485 { .name = "sw3", },
486 { .name = "vsnvs", },
487 { .name = "vldo1", },
488 { .name = "vldo2", },
489 { .name = "vccsd", },
490 { .name = "v33", },
491 { .name = "vldo3", },
492 { .name = "vldo4", },
493};
494
f2518480
RG
495static struct of_regulator_match *pfuze_matches;
496
3784b6d6
RG
497static int pfuze_parse_regulators_dt(struct pfuze_chip *chip)
498{
499 struct device *dev = chip->dev;
500 struct device_node *np, *parent;
501 int ret;
502
3e01c75a 503 np = of_node_get(dev->of_node);
3784b6d6 504 if (!np)
6428789e 505 return -EINVAL;
3784b6d6 506
9d2fd4f0
MF
507 if (of_property_read_bool(np, "fsl,pfuze-support-disable-sw"))
508 chip->flags |= PFUZE_FLAG_DISABLE_SW;
509
d7857c42 510 parent = of_get_child_by_name(np, "regulators");
3784b6d6
RG
511 if (!parent) {
512 dev_err(dev, "regulators node not found\n");
513 return -EINVAL;
514 }
515
f2518480 516 switch (chip->chip_id) {
297101ab
SW
517 case PFUZE3001:
518 pfuze_matches = pfuze3001_matches;
519 ret = of_regulator_match(dev, parent, pfuze3001_matches,
520 ARRAY_SIZE(pfuze3001_matches));
521 break;
e5a7a72c
RG
522 case PFUZE3000:
523 pfuze_matches = pfuze3000_matches;
524 ret = of_regulator_match(dev, parent, pfuze3000_matches,
525 ARRAY_SIZE(pfuze3000_matches));
526 break;
f2518480
RG
527 case PFUZE200:
528 pfuze_matches = pfuze200_matches;
529 ret = of_regulator_match(dev, parent, pfuze200_matches,
530 ARRAY_SIZE(pfuze200_matches));
531 break;
532
533 case PFUZE100:
534 default:
535 pfuze_matches = pfuze100_matches;
536 ret = of_regulator_match(dev, parent, pfuze100_matches,
537 ARRAY_SIZE(pfuze100_matches));
538 break;
539 }
3784b6d6
RG
540
541 of_node_put(parent);
542 if (ret < 0) {
543 dev_err(dev, "Error parsing regulator init data: %d\n",
544 ret);
545 return ret;
546 }
547
548 return 0;
549}
550
551static inline struct regulator_init_data *match_init_data(int index)
552{
f2518480 553 return pfuze_matches[index].init_data;
3784b6d6
RG
554}
555
556static inline struct device_node *match_of_node(int index)
557{
f2518480 558 return pfuze_matches[index].of_node;
3784b6d6
RG
559}
560#else
561static int pfuze_parse_regulators_dt(struct pfuze_chip *chip)
562{
205c97bc 563 return 0;
3784b6d6
RG
564}
565
566static inline struct regulator_init_data *match_init_data(int index)
567{
568 return NULL;
569}
570
571static inline struct device_node *match_of_node(int index)
572{
573 return NULL;
574}
575#endif
576
c29daffa
OR
577static struct pfuze_chip *syspm_pfuze_chip;
578
579static void pfuze_power_off_prepare(void)
580{
db6565af 581 dev_info(syspm_pfuze_chip->dev, "Configure standby mode for power off");
c29daffa
OR
582
583 /* Switch from default mode: APS/APS to APS/Off */
584 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW1ABMODE,
585 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
586 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW1CMODE,
587 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
588 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW2MODE,
589 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
590 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW3AMODE,
591 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
592 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW3BMODE,
593 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
594 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_SW4MODE,
595 PFUZE100_SWxMODE_MASK, PFUZE100_SWxMODE_APS_OFF);
596
597 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN1VOL,
598 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
599 PFUZE100_VGENxSTBY);
600 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN2VOL,
601 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
602 PFUZE100_VGENxSTBY);
603 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN3VOL,
604 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
605 PFUZE100_VGENxSTBY);
606 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN4VOL,
607 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
608 PFUZE100_VGENxSTBY);
609 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN5VOL,
610 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
611 PFUZE100_VGENxSTBY);
612 regmap_update_bits(syspm_pfuze_chip->regmap, PFUZE100_VGEN6VOL,
613 PFUZE100_VGENxLPWR | PFUZE100_VGENxSTBY,
614 PFUZE100_VGENxSTBY);
615}
616
617static int pfuze_power_off_prepare_init(struct pfuze_chip *pfuze_chip)
618{
619 if (pfuze_chip->chip_id != PFUZE100) {
620 dev_warn(pfuze_chip->dev, "Requested pm_power_off_prepare handler for not supported chip\n");
621 return -ENODEV;
622 }
623
624 if (pm_power_off_prepare) {
625 dev_warn(pfuze_chip->dev, "pm_power_off_prepare is already registered.\n");
626 return -EBUSY;
627 }
628
629 if (syspm_pfuze_chip) {
630 dev_warn(pfuze_chip->dev, "syspm_pfuze_chip is already set.\n");
631 return -EBUSY;
632 }
633
634 syspm_pfuze_chip = pfuze_chip;
635 pm_power_off_prepare = pfuze_power_off_prepare;
636
637 return 0;
638}
639
3784b6d6
RG
640static int pfuze_identify(struct pfuze_chip *pfuze_chip)
641{
642 unsigned int value;
643 int ret;
644
645 ret = regmap_read(pfuze_chip->regmap, PFUZE100_DEVICEID, &value);
646 if (ret)
647 return ret;
648
f2518480
RG
649 if (((value & 0x0f) == 0x8) && (pfuze_chip->chip_id == PFUZE100)) {
650 /*
651 * Freescale misprogrammed 1-3% of parts prior to week 8 of 2013
652 * as ID=8 in PFUZE100
653 */
62b38916 654 dev_info(pfuze_chip->dev, "Assuming misprogrammed ID=0x8");
e5a7a72c 655 } else if ((value & 0x0f) != pfuze_chip->chip_id &&
297101ab
SW
656 (value & 0xf0) >> 4 != pfuze_chip->chip_id &&
657 (value != pfuze_chip->chip_id)) {
f2518480 658 /* device id NOT match with your setting */
3784b6d6
RG
659 dev_warn(pfuze_chip->dev, "Illegal ID: %x\n", value);
660 return -ENODEV;
661 }
662
663 ret = regmap_read(pfuze_chip->regmap, PFUZE100_REVID, &value);
664 if (ret)
665 return ret;
666 dev_info(pfuze_chip->dev,
f2694383 667 "Full layer: %x, Metal layer: %x\n",
3784b6d6
RG
668 (value & 0xf0) >> 4, value & 0x0f);
669
670 ret = regmap_read(pfuze_chip->regmap, PFUZE100_FABID, &value);
671 if (ret)
672 return ret;
673 dev_info(pfuze_chip->dev, "FAB: %x, FIN: %x\n",
674 (value & 0xc) >> 2, value & 0x3);
675
676 return 0;
677}
678
679static const struct regmap_config pfuze_regmap_config = {
680 .reg_bits = 8,
681 .val_bits = 8,
6b8430c3 682 .max_register = PFUZE_NUMREGS - 1,
3784b6d6
RG
683 .cache_type = REGCACHE_RBTREE,
684};
685
686static int pfuze100_regulator_probe(struct i2c_client *client,
687 const struct i2c_device_id *id)
688{
689 struct pfuze_chip *pfuze_chip;
690 struct pfuze_regulator_platform_data *pdata =
691 dev_get_platdata(&client->dev);
692 struct regulator_config config = { };
693 int i, ret;
f2518480
RG
694 const struct of_device_id *match;
695 u32 regulator_num;
e5a7a72c 696 u32 sw_check_start, sw_check_end, sw_hi = 0x40;
3784b6d6
RG
697
698 pfuze_chip = devm_kzalloc(&client->dev, sizeof(*pfuze_chip),
699 GFP_KERNEL);
700 if (!pfuze_chip)
701 return -ENOMEM;
702
f2518480
RG
703 if (client->dev.of_node) {
704 match = of_match_device(of_match_ptr(pfuze_dt_ids),
705 &client->dev);
706 if (!match) {
707 dev_err(&client->dev, "Error: No device match found\n");
708 return -ENODEV;
709 }
710 pfuze_chip->chip_id = (int)(long)match->data;
711 } else if (id) {
712 pfuze_chip->chip_id = id->driver_data;
713 } else {
714 dev_err(&client->dev, "No dts match or id table match found\n");
715 return -ENODEV;
716 }
3784b6d6 717
f2518480 718 i2c_set_clientdata(client, pfuze_chip);
3784b6d6
RG
719 pfuze_chip->dev = &client->dev;
720
721 pfuze_chip->regmap = devm_regmap_init_i2c(client, &pfuze_regmap_config);
722 if (IS_ERR(pfuze_chip->regmap)) {
723 ret = PTR_ERR(pfuze_chip->regmap);
724 dev_err(&client->dev,
725 "regmap allocation failed with err %d\n", ret);
726 return ret;
727 }
728
729 ret = pfuze_identify(pfuze_chip);
730 if (ret) {
731 dev_err(&client->dev, "unrecognized pfuze chip ID!\n");
732 return ret;
733 }
734
f2518480
RG
735 /* use the right regulators after identify the right device */
736 switch (pfuze_chip->chip_id) {
297101ab
SW
737 case PFUZE3001:
738 pfuze_chip->pfuze_regulators = pfuze3001_regulators;
739 regulator_num = ARRAY_SIZE(pfuze3001_regulators);
740 sw_check_start = PFUZE3001_SW2;
741 sw_check_end = PFUZE3001_SW2;
742 sw_hi = 1 << 3;
743 break;
e5a7a72c 744 case PFUZE3000:
12425654 745 pfuze_chip->pfuze_regulators = pfuze3000_regulators;
e5a7a72c
RG
746 regulator_num = ARRAY_SIZE(pfuze3000_regulators);
747 sw_check_start = PFUZE3000_SW2;
748 sw_check_end = PFUZE3000_SW2;
749 sw_hi = 1 << 3;
750 break;
f2518480 751 case PFUZE200:
12425654 752 pfuze_chip->pfuze_regulators = pfuze200_regulators;
f2518480
RG
753 regulator_num = ARRAY_SIZE(pfuze200_regulators);
754 sw_check_start = PFUZE200_SW2;
755 sw_check_end = PFUZE200_SW3B;
756 break;
f2518480
RG
757 case PFUZE100:
758 default:
12425654 759 pfuze_chip->pfuze_regulators = pfuze100_regulators;
f2518480
RG
760 regulator_num = ARRAY_SIZE(pfuze100_regulators);
761 sw_check_start = PFUZE100_SW2;
762 sw_check_end = PFUZE100_SW4;
763 break;
764 }
765 dev_info(&client->dev, "pfuze%s found.\n",
e5a7a72c 766 (pfuze_chip->chip_id == PFUZE100) ? "100" :
297101ab
SW
767 (((pfuze_chip->chip_id == PFUZE200) ? "200" :
768 ((pfuze_chip->chip_id == PFUZE3000) ? "3000" : "3001"))));
f2518480 769
12425654 770 memcpy(pfuze_chip->regulator_descs, pfuze_chip->pfuze_regulators,
f2518480
RG
771 sizeof(pfuze_chip->regulator_descs));
772
3784b6d6
RG
773 ret = pfuze_parse_regulators_dt(pfuze_chip);
774 if (ret)
775 return ret;
776
f2518480 777 for (i = 0; i < regulator_num; i++) {
3784b6d6 778 struct regulator_init_data *init_data;
d9493234 779 struct regulator_desc *desc;
3784b6d6
RG
780 int val;
781
d9493234
AL
782 desc = &pfuze_chip->regulator_descs[i].desc;
783
3784b6d6
RG
784 if (pdata)
785 init_data = pdata->init_data[i];
786 else
787 init_data = match_init_data(i);
788
789 /* SW2~SW4 high bit check and modify the voltage value table */
f2518480 790 if (i >= sw_check_start && i <= sw_check_end) {
1252b283
Y
791 ret = regmap_read(pfuze_chip->regmap,
792 desc->vsel_reg, &val);
793 if (ret) {
794 dev_err(&client->dev, "Fails to read from the register.\n");
795 return ret;
796 }
797
e5a7a72c 798 if (val & sw_hi) {
297101ab
SW
799 if (pfuze_chip->chip_id == PFUZE3000 ||
800 pfuze_chip->chip_id == PFUZE3001) {
e5a7a72c
RG
801 desc->volt_table = pfuze3000_sw2hi;
802 desc->n_voltages = ARRAY_SIZE(pfuze3000_sw2hi);
803 } else {
804 desc->min_uV = 800000;
805 desc->uV_step = 50000;
806 desc->n_voltages = 51;
807 }
3784b6d6
RG
808 }
809 }
810
9d2fd4f0
MF
811 /*
812 * Allow SW regulators to turn off. Checking it trough a flag is
813 * a workaround to keep the backward compatibility with existing
814 * old dtb's which may relay on the fact that we didn't disable
815 * the switched regulator till yet.
816 */
817 if (pfuze_chip->flags & PFUZE_FLAG_DISABLE_SW) {
818 if (pfuze_chip->regulator_descs[i].sw_reg) {
819 desc->ops = &pfuze100_sw_disable_regulator_ops;
820 desc->enable_val = 0x8;
821 desc->disable_val = 0x0;
822 desc->enable_time = 500;
823 }
824 }
825
3784b6d6
RG
826 config.dev = &client->dev;
827 config.init_data = init_data;
828 config.driver_data = pfuze_chip;
829 config.of_node = match_of_node(i);
830
f5247b40
JH
831 pfuze_chip->regulators[i] =
832 devm_regulator_register(&client->dev, desc, &config);
3784b6d6
RG
833 if (IS_ERR(pfuze_chip->regulators[i])) {
834 dev_err(&client->dev, "register regulator%s failed\n",
12425654 835 pfuze_chip->pfuze_regulators[i].desc.name);
f5247b40 836 return PTR_ERR(pfuze_chip->regulators[i]);
3784b6d6
RG
837 }
838 }
839
c29daffa
OR
840 if (of_property_read_bool(client->dev.of_node,
841 "fsl,pmic-stby-poweroff"))
842 return pfuze_power_off_prepare_init(pfuze_chip);
843
844 return 0;
845}
846
847static int pfuze100_regulator_remove(struct i2c_client *client)
848{
849 if (syspm_pfuze_chip) {
850 syspm_pfuze_chip = NULL;
851 pm_power_off_prepare = NULL;
852 }
853
3784b6d6
RG
854 return 0;
855}
856
3784b6d6
RG
857static struct i2c_driver pfuze_driver = {
858 .id_table = pfuze_device_id,
859 .driver = {
860 .name = "pfuze100-regulator",
3784b6d6
RG
861 .of_match_table = pfuze_dt_ids,
862 },
863 .probe = pfuze100_regulator_probe,
c29daffa 864 .remove = pfuze100_regulator_remove,
3784b6d6
RG
865};
866module_i2c_driver(pfuze_driver);
867
868MODULE_AUTHOR("Robin Gong <b38343@freescale.com>");
297101ab 869MODULE_DESCRIPTION("Regulator Driver for Freescale PFUZE100/200/3000/3001 PMIC");
12d20fc2 870MODULE_LICENSE("GPL v2");