]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/remoteproc/qcom_q6v5_mss.c
Merge tag 'kbuild-v5.13' of git://git.kernel.org/pub/scm/linux/kernel/git/masahiroy...
[mirror_ubuntu-jammy-kernel.git] / drivers / remoteproc / qcom_q6v5_mss.c
CommitLineData
1802d0be 1// SPDX-License-Identifier: GPL-2.0-only
051fb70f 2/*
ef73c22f 3 * Qualcomm self-authenticating modem subsystem remoteproc driver
051fb70f
BA
4 *
5 * Copyright (C) 2016 Linaro Ltd.
6 * Copyright (C) 2014 Sony Mobile Communications AB
7 * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
051fb70f
BA
8 */
9
10#include <linux/clk.h>
11#include <linux/delay.h>
318130cc 12#include <linux/devcoredump.h>
051fb70f
BA
13#include <linux/dma-mapping.h>
14#include <linux/interrupt.h>
15#include <linux/kernel.h>
16#include <linux/mfd/syscon.h>
17#include <linux/module.h>
18#include <linux/of_address.h>
7a8ffe1f 19#include <linux/of_device.h>
051fb70f 20#include <linux/platform_device.h>
4760a896
RN
21#include <linux/pm_domain.h>
22#include <linux/pm_runtime.h>
051fb70f
BA
23#include <linux/regmap.h>
24#include <linux/regulator/consumer.h>
25#include <linux/remoteproc.h>
26#include <linux/reset.h>
2aad40d9 27#include <linux/soc/qcom/mdt_loader.h>
9f058fa2 28#include <linux/iopoll.h>
7999096f 29#include <linux/slab.h>
051fb70f
BA
30
31#include "remoteproc_internal.h"
bde440ee 32#include "qcom_common.h"
d4c78d21 33#include "qcom_pil_info.h"
7d674731 34#include "qcom_q6v5.h"
051fb70f
BA
35
36#include <linux/qcom_scm.h>
37
051fb70f
BA
38#define MPSS_CRASH_REASON_SMEM 421
39
318130cc
SS
40#define MBA_LOG_SIZE SZ_4K
41
051fb70f
BA
42/* RMB Status Register Values */
43#define RMB_PBL_SUCCESS 0x1
44
45#define RMB_MBA_XPU_UNLOCKED 0x1
46#define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
47#define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
48#define RMB_MBA_AUTH_COMPLETE 0x4
49
50/* PBL/MBA interface registers */
51#define RMB_MBA_IMAGE_REG 0x00
52#define RMB_PBL_STATUS_REG 0x04
53#define RMB_MBA_COMMAND_REG 0x08
54#define RMB_MBA_STATUS_REG 0x0C
55#define RMB_PMI_META_DATA_REG 0x10
56#define RMB_PMI_CODE_START_REG 0x14
57#define RMB_PMI_CODE_LENGTH_REG 0x18
231f67d1
SS
58#define RMB_MBA_MSS_STATUS 0x40
59#define RMB_MBA_ALT_RESET 0x44
051fb70f
BA
60
61#define RMB_CMD_META_DATA_READY 0x1
62#define RMB_CMD_LOAD_READY 0x2
63
64/* QDSP6SS Register Offsets */
65#define QDSP6SS_RESET_REG 0x014
66#define QDSP6SS_GFMUX_CTL_REG 0x020
67#define QDSP6SS_PWR_CTL_REG 0x030
9f058fa2 68#define QDSP6SS_MEM_PWR_CTL 0x0B0
1665cbd5 69#define QDSP6V6SS_MEM_PWR_CTL 0x034
9f058fa2 70#define QDSP6SS_STRAP_ACC 0x110
051fb70f
BA
71
72/* AXI Halt Register Offsets */
73#define AXI_HALTREQ_REG 0x0
74#define AXI_HALTACK_REG 0x4
75#define AXI_IDLE_REG 0x8
600c39b3 76#define AXI_GATING_VALID_OVERRIDE BIT(0)
051fb70f 77
01bf3fec 78#define HALT_ACK_TIMEOUT_US 100000
051fb70f
BA
79
80/* QDSP6SS_RESET */
81#define Q6SS_STOP_CORE BIT(0)
82#define Q6SS_CORE_ARES BIT(1)
83#define Q6SS_BUS_ARES_ENABLE BIT(2)
84
7e0f8688
SS
85/* QDSP6SS CBCR */
86#define Q6SS_CBCR_CLKEN BIT(0)
87#define Q6SS_CBCR_CLKOFF BIT(31)
88#define Q6SS_CBCR_TIMEOUT_US 200
89
051fb70f
BA
90/* QDSP6SS_GFMUX_CTL */
91#define Q6SS_CLK_ENABLE BIT(1)
92
93/* QDSP6SS_PWR_CTL */
94#define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
95#define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
96#define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
97#define Q6SS_L2TAG_SLP_NRET_N BIT(16)
98#define Q6SS_ETB_SLP_NRET_N BIT(17)
99#define Q6SS_L2DATA_STBY_N BIT(18)
100#define Q6SS_SLP_RET_N BIT(19)
101#define Q6SS_CLAMP_IO BIT(20)
102#define QDSS_BHS_ON BIT(21)
103#define QDSS_LDO_BYP BIT(22)
104
9f058fa2
AKD
105/* QDSP6v56 parameters */
106#define QDSP6v56_LDO_BYP BIT(25)
107#define QDSP6v56_BHS_ON BIT(24)
108#define QDSP6v56_CLAMP_WL BIT(21)
109#define QDSP6v56_CLAMP_QMC_MEM BIT(22)
9f058fa2
AKD
110#define QDSP6SS_XO_CBCR 0x0038
111#define QDSP6SS_ACC_OVERRIDE_VAL 0x20
112
231f67d1 113/* QDSP6v65 parameters */
6439b527 114#define QDSP6SS_CORE_CBCR 0x20
231f67d1
SS
115#define QDSP6SS_SLEEP 0x3C
116#define QDSP6SS_BOOT_CORE_START 0x400
117#define QDSP6SS_BOOT_CMD 0x404
231f67d1
SS
118#define BOOT_FSM_TIMEOUT 10000
119
19f902b5
AKD
120struct reg_info {
121 struct regulator *reg;
122 int uV;
123 int uA;
124};
125
126struct qcom_mss_reg_res {
127 const char *supply;
128 int uV;
129 int uA;
130};
131
7a8ffe1f
AKD
132struct rproc_hexagon_res {
133 const char *hexagon_mba_image;
ec671b53 134 struct qcom_mss_reg_res *proxy_supply;
8750cf39 135 struct qcom_mss_reg_res *fallback_proxy_supply;
ec671b53 136 struct qcom_mss_reg_res *active_supply;
39b2410b 137 char **proxy_clk_names;
231f67d1 138 char **reset_clk_names;
39b2410b 139 char **active_clk_names;
deb9bb83 140 char **active_pd_names;
4760a896 141 char **proxy_pd_names;
9f058fa2 142 int version;
6c5a9dc2 143 bool need_mem_protection;
231f67d1 144 bool has_alt_reset;
318130cc 145 bool has_mba_logs;
a9fdc79d 146 bool has_spare_reg;
7a8ffe1f
AKD
147};
148
051fb70f
BA
149struct q6v5 {
150 struct device *dev;
151 struct rproc *rproc;
152
153 void __iomem *reg_base;
154 void __iomem *rmb_base;
155
156 struct regmap *halt_map;
6439b527
SS
157 struct regmap *conn_map;
158
051fb70f
BA
159 u32 halt_q6;
160 u32 halt_modem;
161 u32 halt_nc;
6439b527 162 u32 conn_box;
051fb70f
BA
163
164 struct reset_control *mss_restart;
29a5f9aa 165 struct reset_control *pdc_reset;
051fb70f 166
7d674731 167 struct qcom_q6v5 q6v5;
663e9845 168
39b2410b 169 struct clk *active_clks[8];
231f67d1 170 struct clk *reset_clks[4];
39b2410b 171 struct clk *proxy_clks[4];
deb9bb83 172 struct device *active_pds[1];
4760a896 173 struct device *proxy_pds[3];
39b2410b 174 int active_clk_count;
231f67d1 175 int reset_clk_count;
39b2410b 176 int proxy_clk_count;
deb9bb83 177 int active_pd_count;
4760a896 178 int proxy_pd_count;
39b2410b 179
19f902b5 180 struct reg_info active_regs[1];
8750cf39
SG
181 struct reg_info proxy_regs[1];
182 struct reg_info fallback_proxy_regs[2];
19f902b5
AKD
183 int active_reg_count;
184 int proxy_reg_count;
8750cf39 185 int fallback_proxy_reg_count;
051fb70f 186
0304530d 187 bool dump_mba_loaded;
7ac516d3
SS
188 size_t current_dump_size;
189 size_t total_dump_size;
7dd8ade2 190
051fb70f 191 phys_addr_t mba_phys;
051fb70f 192 size_t mba_size;
fe6a5dc4 193 size_t dp_size;
051fb70f
BA
194
195 phys_addr_t mpss_phys;
196 phys_addr_t mpss_reloc;
051fb70f 197 size_t mpss_size;
4b48921a 198
4725496e 199 struct qcom_rproc_glink glink_subdev;
4b48921a 200 struct qcom_rproc_subdev smd_subdev;
1e140df0 201 struct qcom_rproc_ssr ssr_subdev;
1fb82ee8 202 struct qcom_sysmon *sysmon;
6c5a9dc2 203 bool need_mem_protection;
231f67d1 204 bool has_alt_reset;
318130cc 205 bool has_mba_logs;
a9fdc79d 206 bool has_spare_reg;
6c5a9dc2
AKD
207 int mpss_perm;
208 int mba_perm;
a5a4e02d 209 const char *hexagon_mdt_image;
9f058fa2
AKD
210 int version;
211};
6c5a9dc2 212
9f058fa2
AKD
213enum {
214 MSS_MSM8916,
215 MSS_MSM8974,
216 MSS_MSM8996,
1665cbd5 217 MSS_MSM8998,
6439b527 218 MSS_SC7180,
231f67d1 219 MSS_SDM845,
051fb70f
BA
220};
221
19f902b5
AKD
222static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
223 const struct qcom_mss_reg_res *reg_res)
051fb70f 224{
19f902b5
AKD
225 int rc;
226 int i;
051fb70f 227
2bb5d906
BA
228 if (!reg_res)
229 return 0;
230
19f902b5
AKD
231 for (i = 0; reg_res[i].supply; i++) {
232 regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
233 if (IS_ERR(regs[i].reg)) {
234 rc = PTR_ERR(regs[i].reg);
235 if (rc != -EPROBE_DEFER)
236 dev_err(dev, "Failed to get %s\n regulator",
237 reg_res[i].supply);
238 return rc;
239 }
051fb70f 240
19f902b5
AKD
241 regs[i].uV = reg_res[i].uV;
242 regs[i].uA = reg_res[i].uA;
051fb70f
BA
243 }
244
19f902b5 245 return i;
051fb70f
BA
246}
247
19f902b5
AKD
248static int q6v5_regulator_enable(struct q6v5 *qproc,
249 struct reg_info *regs, int count)
051fb70f 250{
051fb70f 251 int ret;
19f902b5 252 int i;
051fb70f 253
19f902b5
AKD
254 for (i = 0; i < count; i++) {
255 if (regs[i].uV > 0) {
256 ret = regulator_set_voltage(regs[i].reg,
257 regs[i].uV, INT_MAX);
258 if (ret) {
259 dev_err(qproc->dev,
260 "Failed to request voltage for %d.\n",
261 i);
262 goto err;
263 }
264 }
051fb70f 265
19f902b5
AKD
266 if (regs[i].uA > 0) {
267 ret = regulator_set_load(regs[i].reg,
268 regs[i].uA);
269 if (ret < 0) {
270 dev_err(qproc->dev,
271 "Failed to set regulator mode\n");
272 goto err;
273 }
274 }
275
276 ret = regulator_enable(regs[i].reg);
277 if (ret) {
278 dev_err(qproc->dev, "Regulator enable failed\n");
279 goto err;
280 }
281 }
282
283 return 0;
284err:
285 for (; i >= 0; i--) {
286 if (regs[i].uV > 0)
287 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
288
289 if (regs[i].uA > 0)
290 regulator_set_load(regs[i].reg, 0);
051fb70f 291
19f902b5
AKD
292 regulator_disable(regs[i].reg);
293 }
051fb70f 294
19f902b5 295 return ret;
051fb70f
BA
296}
297
19f902b5
AKD
298static void q6v5_regulator_disable(struct q6v5 *qproc,
299 struct reg_info *regs, int count)
051fb70f 300{
19f902b5
AKD
301 int i;
302
303 for (i = 0; i < count; i++) {
304 if (regs[i].uV > 0)
305 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
051fb70f 306
19f902b5
AKD
307 if (regs[i].uA > 0)
308 regulator_set_load(regs[i].reg, 0);
051fb70f 309
19f902b5
AKD
310 regulator_disable(regs[i].reg);
311 }
051fb70f
BA
312}
313
39b2410b
AKD
314static int q6v5_clk_enable(struct device *dev,
315 struct clk **clks, int count)
316{
317 int rc;
318 int i;
319
320 for (i = 0; i < count; i++) {
321 rc = clk_prepare_enable(clks[i]);
322 if (rc) {
323 dev_err(dev, "Clock enable failed\n");
324 goto err;
325 }
326 }
327
328 return 0;
329err:
330 for (i--; i >= 0; i--)
331 clk_disable_unprepare(clks[i]);
332
333 return rc;
334}
335
336static void q6v5_clk_disable(struct device *dev,
337 struct clk **clks, int count)
338{
339 int i;
340
341 for (i = 0; i < count; i++)
342 clk_disable_unprepare(clks[i]);
343}
344
4760a896
RN
345static int q6v5_pds_enable(struct q6v5 *qproc, struct device **pds,
346 size_t pd_count)
347{
348 int ret;
349 int i;
350
351 for (i = 0; i < pd_count; i++) {
352 dev_pm_genpd_set_performance_state(pds[i], INT_MAX);
353 ret = pm_runtime_get_sync(pds[i]);
a2472305
ZQ
354 if (ret < 0) {
355 pm_runtime_put_noidle(pds[i]);
356 dev_pm_genpd_set_performance_state(pds[i], 0);
4760a896 357 goto unroll_pd_votes;
a2472305 358 }
4760a896
RN
359 }
360
361 return 0;
362
363unroll_pd_votes:
364 for (i--; i >= 0; i--) {
365 dev_pm_genpd_set_performance_state(pds[i], 0);
366 pm_runtime_put(pds[i]);
367 }
368
369 return ret;
58396810 370}
4760a896
RN
371
372static void q6v5_pds_disable(struct q6v5 *qproc, struct device **pds,
373 size_t pd_count)
374{
375 int i;
376
377 for (i = 0; i < pd_count; i++) {
378 dev_pm_genpd_set_performance_state(pds[i], 0);
379 pm_runtime_put(pds[i]);
380 }
381}
382
6c5a9dc2 383static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
715d8525 384 bool local, bool remote, phys_addr_t addr,
6c5a9dc2
AKD
385 size_t size)
386{
715d8525
BA
387 struct qcom_scm_vmperm next[2];
388 int perms = 0;
6c5a9dc2
AKD
389
390 if (!qproc->need_mem_protection)
391 return 0;
715d8525
BA
392
393 if (local == !!(*current_perm & BIT(QCOM_SCM_VMID_HLOS)) &&
394 remote == !!(*current_perm & BIT(QCOM_SCM_VMID_MSS_MSA)))
6c5a9dc2
AKD
395 return 0;
396
715d8525
BA
397 if (local) {
398 next[perms].vmid = QCOM_SCM_VMID_HLOS;
399 next[perms].perm = QCOM_SCM_PERM_RWX;
400 perms++;
401 }
402
403 if (remote) {
404 next[perms].vmid = QCOM_SCM_VMID_MSS_MSA;
405 next[perms].perm = QCOM_SCM_PERM_RW;
406 perms++;
407 }
6c5a9dc2 408
9f2a4342 409 return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
715d8525 410 current_perm, next, perms);
6c5a9dc2
AKD
411}
412
a7ed5e57 413static void q6v5_debug_policy_load(struct q6v5 *qproc, void *mba_region)
fe6a5dc4
SS
414{
415 const struct firmware *dp_fw;
416
417 if (request_firmware_direct(&dp_fw, "msadp", qproc->dev))
418 return;
419
420 if (SZ_1M + dp_fw->size <= qproc->mba_size) {
a7ed5e57 421 memcpy(mba_region + SZ_1M, dp_fw->data, dp_fw->size);
fe6a5dc4
SS
422 qproc->dp_size = dp_fw->size;
423 }
424
425 release_firmware(dp_fw);
426}
427
051fb70f
BA
428static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
429{
430 struct q6v5 *qproc = rproc->priv;
a7ed5e57 431 void *mba_region;
051fb70f 432
e013f455
SS
433 /* MBA is restricted to a maximum size of 1M */
434 if (fw->size > qproc->mba_size || fw->size > SZ_1M) {
435 dev_err(qproc->dev, "MBA firmware load failed\n");
436 return -EINVAL;
437 }
438
a7ed5e57
SS
439 mba_region = memremap(qproc->mba_phys, qproc->mba_size, MEMREMAP_WC);
440 if (!mba_region) {
441 dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
442 &qproc->mba_phys, qproc->mba_size);
443 return -EBUSY;
444 }
445
446 memcpy(mba_region, fw->data, fw->size);
447 q6v5_debug_policy_load(qproc, mba_region);
448 memunmap(mba_region);
051fb70f
BA
449
450 return 0;
451}
452
9f135fa1
SS
453static int q6v5_reset_assert(struct q6v5 *qproc)
454{
29a5f9aa
SS
455 int ret;
456
457 if (qproc->has_alt_reset) {
458 reset_control_assert(qproc->pdc_reset);
459 ret = reset_control_reset(qproc->mss_restart);
460 reset_control_deassert(qproc->pdc_reset);
a9fdc79d 461 } else if (qproc->has_spare_reg) {
600c39b3
SS
462 /*
463 * When the AXI pipeline is being reset with the Q6 modem partly
464 * operational there is possibility of AXI valid signal to
465 * glitch, leading to spurious transactions and Q6 hangs. A work
466 * around is employed by asserting the AXI_GATING_VALID_OVERRIDE
a9fdc79d
SS
467 * BIT before triggering Q6 MSS reset. AXI_GATING_VALID_OVERRIDE
468 * is withdrawn post MSS assert followed by a MSS deassert,
469 * while holding the PDC reset.
600c39b3 470 */
6439b527
SS
471 reset_control_assert(qproc->pdc_reset);
472 regmap_update_bits(qproc->conn_map, qproc->conn_box,
600c39b3 473 AXI_GATING_VALID_OVERRIDE, 1);
6439b527
SS
474 reset_control_assert(qproc->mss_restart);
475 reset_control_deassert(qproc->pdc_reset);
476 regmap_update_bits(qproc->conn_map, qproc->conn_box,
600c39b3 477 AXI_GATING_VALID_OVERRIDE, 0);
6439b527 478 ret = reset_control_deassert(qproc->mss_restart);
29a5f9aa
SS
479 } else {
480 ret = reset_control_assert(qproc->mss_restart);
481 }
482
483 return ret;
9f135fa1
SS
484}
485
486static int q6v5_reset_deassert(struct q6v5 *qproc)
487{
231f67d1
SS
488 int ret;
489
490 if (qproc->has_alt_reset) {
29a5f9aa 491 reset_control_assert(qproc->pdc_reset);
231f67d1
SS
492 writel(1, qproc->rmb_base + RMB_MBA_ALT_RESET);
493 ret = reset_control_reset(qproc->mss_restart);
494 writel(0, qproc->rmb_base + RMB_MBA_ALT_RESET);
29a5f9aa 495 reset_control_deassert(qproc->pdc_reset);
a9fdc79d 496 } else if (qproc->has_spare_reg) {
6439b527 497 ret = reset_control_reset(qproc->mss_restart);
231f67d1
SS
498 } else {
499 ret = reset_control_deassert(qproc->mss_restart);
500 }
501
502 return ret;
9f135fa1
SS
503}
504
051fb70f
BA
505static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
506{
507 unsigned long timeout;
508 s32 val;
509
510 timeout = jiffies + msecs_to_jiffies(ms);
511 for (;;) {
512 val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
513 if (val)
514 break;
515
516 if (time_after(jiffies, timeout))
517 return -ETIMEDOUT;
518
519 msleep(1);
520 }
521
522 return val;
523}
524
525static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
526{
527
528 unsigned long timeout;
529 s32 val;
530
531 timeout = jiffies + msecs_to_jiffies(ms);
532 for (;;) {
533 val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
534 if (val < 0)
535 break;
536
537 if (!status && val)
538 break;
539 else if (status && val == status)
540 break;
541
542 if (time_after(jiffies, timeout))
543 return -ETIMEDOUT;
544
545 msleep(1);
546 }
547
548 return val;
549}
550
318130cc
SS
551static void q6v5_dump_mba_logs(struct q6v5 *qproc)
552{
553 struct rproc *rproc = qproc->rproc;
554 void *data;
a7ed5e57 555 void *mba_region;
318130cc
SS
556
557 if (!qproc->has_mba_logs)
558 return;
559
560 if (q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false, qproc->mba_phys,
561 qproc->mba_size))
562 return;
563
a7ed5e57
SS
564 mba_region = memremap(qproc->mba_phys, qproc->mba_size, MEMREMAP_WC);
565 if (!mba_region)
318130cc
SS
566 return;
567
a7ed5e57
SS
568 data = vmalloc(MBA_LOG_SIZE);
569 if (data) {
570 memcpy(data, mba_region, MBA_LOG_SIZE);
571 dev_coredumpv(&rproc->dev, data, MBA_LOG_SIZE, GFP_KERNEL);
572 }
573 memunmap(mba_region);
318130cc
SS
574}
575
051fb70f
BA
576static int q6v5proc_reset(struct q6v5 *qproc)
577{
578 u32 val;
579 int ret;
9f058fa2 580 int i;
051fb70f 581
231f67d1
SS
582 if (qproc->version == MSS_SDM845) {
583 val = readl(qproc->reg_base + QDSP6SS_SLEEP);
7e0f8688 584 val |= Q6SS_CBCR_CLKEN;
231f67d1 585 writel(val, qproc->reg_base + QDSP6SS_SLEEP);
051fb70f 586
231f67d1 587 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
7e0f8688
SS
588 val, !(val & Q6SS_CBCR_CLKOFF), 1,
589 Q6SS_CBCR_TIMEOUT_US);
231f67d1
SS
590 if (ret) {
591 dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
592 return -ETIMEDOUT;
593 }
594
595 /* De-assert QDSP6 stop core */
596 writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
597 /* Trigger boot FSM */
598 writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
599
600 ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
601 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
602 if (ret) {
603 dev_err(qproc->dev, "Boot FSM failed to complete.\n");
604 /* Reset the modem so that boot FSM is in reset state */
605 q6v5_reset_deassert(qproc);
606 return ret;
607 }
608
6439b527
SS
609 goto pbl_wait;
610 } else if (qproc->version == MSS_SC7180) {
611 val = readl(qproc->reg_base + QDSP6SS_SLEEP);
7e0f8688 612 val |= Q6SS_CBCR_CLKEN;
6439b527
SS
613 writel(val, qproc->reg_base + QDSP6SS_SLEEP);
614
615 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_SLEEP,
7e0f8688
SS
616 val, !(val & Q6SS_CBCR_CLKOFF), 1,
617 Q6SS_CBCR_TIMEOUT_US);
6439b527
SS
618 if (ret) {
619 dev_err(qproc->dev, "QDSP6SS Sleep clock timed out\n");
620 return -ETIMEDOUT;
621 }
622
623 /* Turn on the XO clock needed for PLL setup */
624 val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
7e0f8688 625 val |= Q6SS_CBCR_CLKEN;
6439b527
SS
626 writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
627
628 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
7e0f8688
SS
629 val, !(val & Q6SS_CBCR_CLKOFF), 1,
630 Q6SS_CBCR_TIMEOUT_US);
6439b527
SS
631 if (ret) {
632 dev_err(qproc->dev, "QDSP6SS XO clock timed out\n");
633 return -ETIMEDOUT;
634 }
635
636 /* Configure Q6 core CBCR to auto-enable after reset sequence */
637 val = readl(qproc->reg_base + QDSP6SS_CORE_CBCR);
7e0f8688 638 val |= Q6SS_CBCR_CLKEN;
6439b527
SS
639 writel(val, qproc->reg_base + QDSP6SS_CORE_CBCR);
640
641 /* De-assert the Q6 stop core signal */
642 writel(1, qproc->reg_base + QDSP6SS_BOOT_CORE_START);
643
4e6751a1
SS
644 /* Wait for 10 us for any staggering logic to settle */
645 usleep_range(10, 20);
646
6439b527
SS
647 /* Trigger the boot FSM to start the Q6 out-of-reset sequence */
648 writel(1, qproc->reg_base + QDSP6SS_BOOT_CMD);
649
4e6751a1
SS
650 /* Poll the MSS_STATUS for FSM completion */
651 ret = readl_poll_timeout(qproc->rmb_base + RMB_MBA_MSS_STATUS,
652 val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
6439b527
SS
653 if (ret) {
654 dev_err(qproc->dev, "Boot FSM failed to complete.\n");
655 /* Reset the modem so that boot FSM is in reset state */
656 q6v5_reset_deassert(qproc);
657 return ret;
658 }
231f67d1 659 goto pbl_wait;
1665cbd5
JH
660 } else if (qproc->version == MSS_MSM8996 ||
661 qproc->version == MSS_MSM8998) {
662 int mem_pwr_ctl;
663
9f058fa2
AKD
664 /* Override the ACC value if required */
665 writel(QDSP6SS_ACC_OVERRIDE_VAL,
666 qproc->reg_base + QDSP6SS_STRAP_ACC);
051fb70f 667
9f058fa2
AKD
668 /* Assert resets, stop core */
669 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
670 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
671 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
672
673 /* BHS require xo cbcr to be enabled */
674 val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
7e0f8688 675 val |= Q6SS_CBCR_CLKEN;
9f058fa2
AKD
676 writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
677
678 /* Read CLKOFF bit to go low indicating CLK is enabled */
679 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
7e0f8688
SS
680 val, !(val & Q6SS_CBCR_CLKOFF), 1,
681 Q6SS_CBCR_TIMEOUT_US);
9f058fa2
AKD
682 if (ret) {
683 dev_err(qproc->dev,
684 "xo cbcr enabling timed out (rc:%d)\n", ret);
685 return ret;
686 }
687 /* Enable power block headswitch and wait for it to stabilize */
688 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
689 val |= QDSP6v56_BHS_ON;
690 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
691 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
692 udelay(1);
693
694 /* Put LDO in bypass mode */
695 val |= QDSP6v56_LDO_BYP;
696 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
697
698 /* Deassert QDSP6 compiler memory clamp */
699 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
700 val &= ~QDSP6v56_CLAMP_QMC_MEM;
701 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
702
703 /* Deassert memory peripheral sleep and L2 memory standby */
704 val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
705 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
706
707 /* Turn on L1, L2, ETB and JU memories 1 at a time */
1665cbd5
JH
708 if (qproc->version == MSS_MSM8996) {
709 mem_pwr_ctl = QDSP6SS_MEM_PWR_CTL;
710 i = 19;
711 } else {
712 /* MSS_MSM8998 */
713 mem_pwr_ctl = QDSP6V6SS_MEM_PWR_CTL;
714 i = 28;
715 }
716 val = readl(qproc->reg_base + mem_pwr_ctl);
717 for (; i >= 0; i--) {
9f058fa2 718 val |= BIT(i);
1665cbd5 719 writel(val, qproc->reg_base + mem_pwr_ctl);
9f058fa2
AKD
720 /*
721 * Read back value to ensure the write is done then
722 * wait for 1us for both memory peripheral and data
723 * array to turn on.
724 */
1665cbd5 725 val |= readl(qproc->reg_base + mem_pwr_ctl);
9f058fa2
AKD
726 udelay(1);
727 }
728 /* Remove word line clamp */
729 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
730 val &= ~QDSP6v56_CLAMP_WL;
731 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
732 } else {
733 /* Assert resets, stop core */
734 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
735 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
736 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
737
738 /* Enable power block headswitch and wait for it to stabilize */
739 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
740 val |= QDSS_BHS_ON | QDSS_LDO_BYP;
741 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
742 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
743 udelay(1);
744 /*
745 * Turn on memories. L2 banks should be done individually
746 * to minimize inrush current.
747 */
748 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
749 val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
750 Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
751 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
752 val |= Q6SS_L2DATA_SLP_NRET_N_2;
753 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
754 val |= Q6SS_L2DATA_SLP_NRET_N_1;
755 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
756 val |= Q6SS_L2DATA_SLP_NRET_N_0;
757 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
758 }
051fb70f
BA
759 /* Remove IO clamp */
760 val &= ~Q6SS_CLAMP_IO;
761 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
762
763 /* Bring core out of reset */
764 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
765 val &= ~Q6SS_CORE_ARES;
766 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
767
768 /* Turn on core clock */
769 val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
770 val |= Q6SS_CLK_ENABLE;
771 writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
772
773 /* Start core execution */
774 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
775 val &= ~Q6SS_STOP_CORE;
776 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
777
231f67d1 778pbl_wait:
051fb70f
BA
779 /* Wait for PBL status */
780 ret = q6v5_rmb_pbl_wait(qproc, 1000);
781 if (ret == -ETIMEDOUT) {
782 dev_err(qproc->dev, "PBL boot timed out\n");
783 } else if (ret != RMB_PBL_SUCCESS) {
784 dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
785 ret = -EINVAL;
786 } else {
787 ret = 0;
788 }
789
790 return ret;
791}
792
793static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
794 struct regmap *halt_map,
795 u32 offset)
796{
051fb70f
BA
797 unsigned int val;
798 int ret;
799
800 /* Check if we're already idle */
801 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
802 if (!ret && val)
803 return;
804
805 /* Assert halt request */
806 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
807
808 /* Wait for halt */
01bf3fec
SS
809 regmap_read_poll_timeout(halt_map, offset + AXI_HALTACK_REG, val,
810 val, 1000, HALT_ACK_TIMEOUT_US);
051fb70f
BA
811
812 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
813 if (ret || !val)
814 dev_err(qproc->dev, "port failed halt\n");
815
816 /* Clear halt request (port will remain halted until reset) */
817 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
818}
819
820static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
821{
00085f1e 822 unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
051fb70f 823 dma_addr_t phys;
f04b9138 824 void *metadata;
6c5a9dc2
AKD
825 int mdata_perm;
826 int xferop_ret;
f04b9138 827 size_t size;
051fb70f
BA
828 void *ptr;
829 int ret;
830
f04b9138
BA
831 metadata = qcom_mdt_read_metadata(fw, &size);
832 if (IS_ERR(metadata))
833 return PTR_ERR(metadata);
834
835 ptr = dma_alloc_attrs(qproc->dev, size, &phys, GFP_KERNEL, dma_attrs);
051fb70f 836 if (!ptr) {
f04b9138 837 kfree(metadata);
051fb70f
BA
838 dev_err(qproc->dev, "failed to allocate mdt buffer\n");
839 return -ENOMEM;
840 }
841
f04b9138 842 memcpy(ptr, metadata, size);
051fb70f 843
6c5a9dc2
AKD
844 /* Hypervisor mapping to access metadata by modem */
845 mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
715d8525
BA
846 ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, false, true,
847 phys, size);
9f2a4342
BA
848 if (ret) {
849 dev_err(qproc->dev,
850 "assigning Q6 access to metadata failed: %d\n", ret);
1a5d5c59
CJ
851 ret = -EAGAIN;
852 goto free_dma_attrs;
9f2a4342 853 }
6c5a9dc2 854
051fb70f
BA
855 writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
856 writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
857
858 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
859 if (ret == -ETIMEDOUT)
860 dev_err(qproc->dev, "MPSS header authentication timed out\n");
861 else if (ret < 0)
862 dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
863
6c5a9dc2 864 /* Metadata authentication done, remove modem access */
715d8525
BA
865 xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm, true, false,
866 phys, size);
6c5a9dc2
AKD
867 if (xferop_ret)
868 dev_warn(qproc->dev,
869 "mdt buffer not reclaimed system may become unstable\n");
870
1a5d5c59 871free_dma_attrs:
f04b9138
BA
872 dma_free_attrs(qproc->dev, size, ptr, phys, dma_attrs);
873 kfree(metadata);
051fb70f
BA
874
875 return ret < 0 ? ret : 0;
876}
877
e7fd2522
BA
878static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
879{
880 if (phdr->p_type != PT_LOAD)
881 return false;
882
883 if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
884 return false;
885
886 if (!phdr->p_memsz)
887 return false;
888
889 return true;
890}
891
0304530d
SS
892static int q6v5_mba_load(struct q6v5 *qproc)
893{
894 int ret;
895 int xfermemop_ret;
318130cc 896 bool mba_load_err = false;
0304530d
SS
897
898 qcom_q6v5_prepare(&qproc->q6v5);
899
deb9bb83
BA
900 ret = q6v5_pds_enable(qproc, qproc->active_pds, qproc->active_pd_count);
901 if (ret < 0) {
902 dev_err(qproc->dev, "failed to enable active power domains\n");
903 goto disable_irqs;
904 }
905
4760a896
RN
906 ret = q6v5_pds_enable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
907 if (ret < 0) {
908 dev_err(qproc->dev, "failed to enable proxy power domains\n");
deb9bb83 909 goto disable_active_pds;
4760a896
RN
910 }
911
8750cf39
SG
912 ret = q6v5_regulator_enable(qproc, qproc->fallback_proxy_regs,
913 qproc->fallback_proxy_reg_count);
914 if (ret) {
915 dev_err(qproc->dev, "failed to enable fallback proxy supplies\n");
916 goto disable_proxy_pds;
917 }
918
0304530d
SS
919 ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
920 qproc->proxy_reg_count);
921 if (ret) {
922 dev_err(qproc->dev, "failed to enable proxy supplies\n");
8750cf39 923 goto disable_fallback_proxy_reg;
0304530d
SS
924 }
925
926 ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
927 qproc->proxy_clk_count);
928 if (ret) {
929 dev_err(qproc->dev, "failed to enable proxy clocks\n");
930 goto disable_proxy_reg;
931 }
932
933 ret = q6v5_regulator_enable(qproc, qproc->active_regs,
934 qproc->active_reg_count);
935 if (ret) {
936 dev_err(qproc->dev, "failed to enable supplies\n");
937 goto disable_proxy_clk;
938 }
939
940 ret = q6v5_clk_enable(qproc->dev, qproc->reset_clks,
941 qproc->reset_clk_count);
942 if (ret) {
943 dev_err(qproc->dev, "failed to enable reset clocks\n");
944 goto disable_vdd;
945 }
946
947 ret = q6v5_reset_deassert(qproc);
948 if (ret) {
949 dev_err(qproc->dev, "failed to deassert mss restart\n");
950 goto disable_reset_clks;
951 }
952
953 ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
954 qproc->active_clk_count);
955 if (ret) {
956 dev_err(qproc->dev, "failed to enable clocks\n");
957 goto assert_reset;
958 }
959
4360f93a
SS
960 /*
961 * Some versions of the MBA firmware will upon boot wipe the MPSS region as well, so provide
962 * the Q6 access to this region.
963 */
964 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
965 qproc->mpss_phys, qproc->mpss_size);
966 if (ret) {
967 dev_err(qproc->dev, "assigning Q6 access to mpss memory failed: %d\n", ret);
968 goto disable_active_clks;
969 }
970
0304530d 971 /* Assign MBA image access in DDR to q6 */
715d8525 972 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false, true,
0304530d
SS
973 qproc->mba_phys, qproc->mba_size);
974 if (ret) {
975 dev_err(qproc->dev,
976 "assigning Q6 access to mba memory failed: %d\n", ret);
977 goto disable_active_clks;
978 }
979
980 writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
fe6a5dc4
SS
981 if (qproc->dp_size) {
982 writel(qproc->mba_phys + SZ_1M, qproc->rmb_base + RMB_PMI_CODE_START_REG);
983 writel(qproc->dp_size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
984 }
0304530d
SS
985
986 ret = q6v5proc_reset(qproc);
987 if (ret)
988 goto reclaim_mba;
989
990 ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
991 if (ret == -ETIMEDOUT) {
992 dev_err(qproc->dev, "MBA boot timed out\n");
993 goto halt_axi_ports;
994 } else if (ret != RMB_MBA_XPU_UNLOCKED &&
995 ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
996 dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
997 ret = -EINVAL;
998 goto halt_axi_ports;
999 }
1000
1001 qproc->dump_mba_loaded = true;
1002 return 0;
1003
1004halt_axi_ports:
1005 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
1006 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
1007 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
318130cc 1008 mba_load_err = true;
0304530d 1009reclaim_mba:
715d8525
BA
1010 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
1011 false, qproc->mba_phys,
0304530d
SS
1012 qproc->mba_size);
1013 if (xfermemop_ret) {
1014 dev_err(qproc->dev,
1015 "Failed to reclaim mba buffer, system may become unstable\n");
318130cc
SS
1016 } else if (mba_load_err) {
1017 q6v5_dump_mba_logs(qproc);
0304530d
SS
1018 }
1019
1020disable_active_clks:
1021 q6v5_clk_disable(qproc->dev, qproc->active_clks,
1022 qproc->active_clk_count);
1023assert_reset:
1024 q6v5_reset_assert(qproc);
1025disable_reset_clks:
1026 q6v5_clk_disable(qproc->dev, qproc->reset_clks,
1027 qproc->reset_clk_count);
1028disable_vdd:
1029 q6v5_regulator_disable(qproc, qproc->active_regs,
1030 qproc->active_reg_count);
1031disable_proxy_clk:
1032 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1033 qproc->proxy_clk_count);
1034disable_proxy_reg:
1035 q6v5_regulator_disable(qproc, qproc->proxy_regs,
1036 qproc->proxy_reg_count);
8750cf39
SG
1037disable_fallback_proxy_reg:
1038 q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
1039 qproc->fallback_proxy_reg_count);
4760a896
RN
1040disable_proxy_pds:
1041 q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
deb9bb83
BA
1042disable_active_pds:
1043 q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
0304530d
SS
1044disable_irqs:
1045 qcom_q6v5_unprepare(&qproc->q6v5);
1046
1047 return ret;
1048}
1049
1050static void q6v5_mba_reclaim(struct q6v5 *qproc)
1051{
1052 int ret;
1053 u32 val;
1054
1055 qproc->dump_mba_loaded = false;
fe6a5dc4 1056 qproc->dp_size = 0;
0304530d
SS
1057
1058 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
1059 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
1060 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
1061 if (qproc->version == MSS_MSM8996) {
1062 /*
1063 * To avoid high MX current during LPASS/MSS restart.
1064 */
1065 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
1066 val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
1067 QDSP6v56_CLAMP_QMC_MEM;
1068 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
1069 }
1070
0304530d
SS
1071 q6v5_reset_assert(qproc);
1072
1073 q6v5_clk_disable(qproc->dev, qproc->reset_clks,
1074 qproc->reset_clk_count);
1075 q6v5_clk_disable(qproc->dev, qproc->active_clks,
1076 qproc->active_clk_count);
1077 q6v5_regulator_disable(qproc, qproc->active_regs,
1078 qproc->active_reg_count);
deb9bb83 1079 q6v5_pds_disable(qproc, qproc->active_pds, qproc->active_pd_count);
0304530d
SS
1080
1081 /* In case of failure or coredump scenario where reclaiming MBA memory
1082 * could not happen reclaim it here.
1083 */
715d8525 1084 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true, false,
0304530d
SS
1085 qproc->mba_phys,
1086 qproc->mba_size);
1087 WARN_ON(ret);
1088
1089 ret = qcom_q6v5_unprepare(&qproc->q6v5);
1090 if (ret) {
4760a896
RN
1091 q6v5_pds_disable(qproc, qproc->proxy_pds,
1092 qproc->proxy_pd_count);
0304530d
SS
1093 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1094 qproc->proxy_clk_count);
8750cf39
SG
1095 q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
1096 qproc->fallback_proxy_reg_count);
0304530d
SS
1097 q6v5_regulator_disable(qproc, qproc->proxy_regs,
1098 qproc->proxy_reg_count);
1099 }
1100}
1101
d96f2571
SS
1102static int q6v5_reload_mba(struct rproc *rproc)
1103{
1104 struct q6v5 *qproc = rproc->priv;
1105 const struct firmware *fw;
1106 int ret;
1107
1108 ret = request_firmware(&fw, rproc->firmware, qproc->dev);
1109 if (ret < 0)
1110 return ret;
1111
1112 q6v5_load(rproc, fw);
1113 ret = q6v5_mba_load(qproc);
1114 release_firmware(fw);
1115
1116 return ret;
1117}
1118
e7fd2522 1119static int q6v5_mpss_load(struct q6v5 *qproc)
051fb70f
BA
1120{
1121 const struct elf32_phdr *phdrs;
1122 const struct elf32_phdr *phdr;
e7fd2522
BA
1123 const struct firmware *seg_fw;
1124 const struct firmware *fw;
051fb70f 1125 struct elf32_hdr *ehdr;
e7fd2522 1126 phys_addr_t mpss_reloc;
051fb70f 1127 phys_addr_t boot_addr;
d7dc899a 1128 phys_addr_t min_addr = PHYS_ADDR_MAX;
e7fd2522 1129 phys_addr_t max_addr = 0;
715d8525 1130 u32 code_length;
e7fd2522 1131 bool relocate = false;
a5a4e02d
SS
1132 char *fw_name;
1133 size_t fw_name_len;
01625cc5 1134 ssize_t offset;
94c90785 1135 size_t size = 0;
e7fd2522 1136 void *ptr;
051fb70f
BA
1137 int ret;
1138 int i;
1139
a5a4e02d
SS
1140 fw_name_len = strlen(qproc->hexagon_mdt_image);
1141 if (fw_name_len <= 4)
1142 return -EINVAL;
1143
1144 fw_name = kstrdup(qproc->hexagon_mdt_image, GFP_KERNEL);
1145 if (!fw_name)
1146 return -ENOMEM;
1147
1148 ret = request_firmware(&fw, fw_name, qproc->dev);
e7fd2522 1149 if (ret < 0) {
a5a4e02d
SS
1150 dev_err(qproc->dev, "unable to load %s\n", fw_name);
1151 goto out;
051fb70f
BA
1152 }
1153
e7fd2522
BA
1154 /* Initialize the RMB validator */
1155 writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1156
1157 ret = q6v5_mpss_init_image(qproc, fw);
1158 if (ret)
1159 goto release_firmware;
051fb70f
BA
1160
1161 ehdr = (struct elf32_hdr *)fw->data;
1162 phdrs = (struct elf32_phdr *)(ehdr + 1);
e7fd2522
BA
1163
1164 for (i = 0; i < ehdr->e_phnum; i++) {
051fb70f
BA
1165 phdr = &phdrs[i];
1166
e7fd2522 1167 if (!q6v5_phdr_valid(phdr))
051fb70f
BA
1168 continue;
1169
e7fd2522
BA
1170 if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
1171 relocate = true;
051fb70f 1172
e7fd2522
BA
1173 if (phdr->p_paddr < min_addr)
1174 min_addr = phdr->p_paddr;
1175
1176 if (phdr->p_paddr + phdr->p_memsz > max_addr)
1177 max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
1178 }
1179
4360f93a 1180 /*
900fc60d 1181 * In case of a modem subsystem restart on secure devices, the modem
4360f93a 1182 * memory can be reclaimed only after MBA is loaded.
900fc60d 1183 */
715d8525 1184 q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, false,
900fc60d
BA
1185 qproc->mpss_phys, qproc->mpss_size);
1186
715d8525
BA
1187 /* Share ownership between Linux and MSS, during segment loading */
1188 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true, true,
1189 qproc->mpss_phys, qproc->mpss_size);
1190 if (ret) {
1191 dev_err(qproc->dev,
1192 "assigning Q6 access to mpss memory failed: %d\n", ret);
1193 ret = -EAGAIN;
1194 goto release_firmware;
1195 }
1196
e7fd2522 1197 mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
3bf62eb7 1198 qproc->mpss_reloc = mpss_reloc;
94c90785 1199 /* Load firmware segments */
e7fd2522
BA
1200 for (i = 0; i < ehdr->e_phnum; i++) {
1201 phdr = &phdrs[i];
1202
1203 if (!q6v5_phdr_valid(phdr))
051fb70f
BA
1204 continue;
1205
e7fd2522
BA
1206 offset = phdr->p_paddr - mpss_reloc;
1207 if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
1208 dev_err(qproc->dev, "segment outside memory range\n");
1209 ret = -EINVAL;
1210 goto release_firmware;
1211 }
1212
04ff5d19 1213 ptr = memremap(qproc->mpss_phys + offset, phdr->p_memsz, MEMREMAP_WC);
be050a34
SS
1214 if (!ptr) {
1215 dev_err(qproc->dev,
1216 "unable to map memory region: %pa+%zx-%x\n",
1217 &qproc->mpss_phys, offset, phdr->p_memsz);
1218 goto release_firmware;
1219 }
e7fd2522 1220
f04b9138
BA
1221 if (phdr->p_filesz && phdr->p_offset < fw->size) {
1222 /* Firmware is large enough to be non-split */
1223 if (phdr->p_offset + phdr->p_filesz > fw->size) {
1224 dev_err(qproc->dev,
1225 "failed to load segment %d from truncated file %s\n",
1226 i, fw_name);
1227 ret = -EINVAL;
04ff5d19 1228 memunmap(ptr);
f04b9138
BA
1229 goto release_firmware;
1230 }
1231
1232 memcpy(ptr, fw->data + phdr->p_offset, phdr->p_filesz);
1233 } else if (phdr->p_filesz) {
a5a4e02d
SS
1234 /* Replace "xxx.xxx" with "xxx.bxx" */
1235 sprintf(fw_name + fw_name_len - 3, "b%02d", i);
135b9e8d
SS
1236 ret = request_firmware_into_buf(&seg_fw, fw_name, qproc->dev,
1237 ptr, phdr->p_filesz);
e7fd2522 1238 if (ret) {
a5a4e02d 1239 dev_err(qproc->dev, "failed to load %s\n", fw_name);
04ff5d19 1240 memunmap(ptr);
e7fd2522
BA
1241 goto release_firmware;
1242 }
1243
e7fd2522
BA
1244 release_firmware(seg_fw);
1245 }
1246
1247 if (phdr->p_memsz > phdr->p_filesz) {
1248 memset(ptr + phdr->p_filesz, 0,
1249 phdr->p_memsz - phdr->p_filesz);
1250 }
04ff5d19 1251 memunmap(ptr);
051fb70f 1252 size += phdr->p_memsz;
715d8525
BA
1253
1254 code_length = readl(qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1255 if (!code_length) {
1256 boot_addr = relocate ? qproc->mpss_phys : min_addr;
1257 writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
1258 writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
1259 }
1260 writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
1261
1262 ret = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
1263 if (ret < 0) {
1264 dev_err(qproc->dev, "MPSS authentication failed: %d\n",
1265 ret);
1266 goto release_firmware;
1267 }
051fb70f
BA
1268 }
1269
6c5a9dc2 1270 /* Transfer ownership of modem ddr region to q6 */
715d8525 1271 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false, true,
6c5a9dc2 1272 qproc->mpss_phys, qproc->mpss_size);
9f2a4342
BA
1273 if (ret) {
1274 dev_err(qproc->dev,
1275 "assigning Q6 access to mpss memory failed: %d\n", ret);
1a5d5c59
CJ
1276 ret = -EAGAIN;
1277 goto release_firmware;
9f2a4342 1278 }
6c5a9dc2 1279
72beb490
BA
1280 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
1281 if (ret == -ETIMEDOUT)
1282 dev_err(qproc->dev, "MPSS authentication timed out\n");
1283 else if (ret < 0)
1284 dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
1285
d4c78d21
BA
1286 qcom_pil_info_store("modem", qproc->mpss_phys, qproc->mpss_size);
1287
051fb70f
BA
1288release_firmware:
1289 release_firmware(fw);
a5a4e02d
SS
1290out:
1291 kfree(fw_name);
051fb70f
BA
1292
1293 return ret < 0 ? ret : 0;
1294}
1295
7dd8ade2
SS
1296static void qcom_q6v5_dump_segment(struct rproc *rproc,
1297 struct rproc_dump_segment *segment,
76abf9ce 1298 void *dest, size_t cp_offset, size_t size)
7dd8ade2
SS
1299{
1300 int ret = 0;
1301 struct q6v5 *qproc = rproc->priv;
be050a34
SS
1302 int offset = segment->da - qproc->mpss_reloc;
1303 void *ptr = NULL;
7dd8ade2
SS
1304
1305 /* Unlock mba before copying segments */
900fc60d 1306 if (!qproc->dump_mba_loaded) {
d96f2571 1307 ret = q6v5_reload_mba(rproc);
900fc60d
BA
1308 if (!ret) {
1309 /* Reset ownership back to Linux to copy segments */
1310 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
715d8525 1311 true, false,
900fc60d
BA
1312 qproc->mpss_phys,
1313 qproc->mpss_size);
1314 }
1315 }
7dd8ade2 1316
be050a34 1317 if (!ret)
04ff5d19 1318 ptr = memremap(qproc->mpss_phys + offset + cp_offset, size, MEMREMAP_WC);
be050a34
SS
1319
1320 if (ptr) {
76abf9ce 1321 memcpy(dest, ptr, size);
04ff5d19 1322 memunmap(ptr);
be050a34 1323 } else {
76abf9ce 1324 memset(dest, 0xff, size);
be050a34 1325 }
7dd8ade2 1326
76abf9ce 1327 qproc->current_dump_size += size;
7dd8ade2
SS
1328
1329 /* Reclaim mba after copying segments */
7ac516d3 1330 if (qproc->current_dump_size == qproc->total_dump_size) {
900fc60d
BA
1331 if (qproc->dump_mba_loaded) {
1332 /* Try to reset ownership back to Q6 */
1333 q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
715d8525 1334 false, true,
900fc60d
BA
1335 qproc->mpss_phys,
1336 qproc->mpss_size);
7dd8ade2 1337 q6v5_mba_reclaim(qproc);
900fc60d 1338 }
7dd8ade2
SS
1339 }
1340}
1341
051fb70f
BA
1342static int q6v5_start(struct rproc *rproc)
1343{
1344 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
6c5a9dc2 1345 int xfermemop_ret;
051fb70f
BA
1346 int ret;
1347
0304530d 1348 ret = q6v5_mba_load(qproc);
051fb70f 1349 if (ret)
0304530d 1350 return ret;
051fb70f 1351
fe6a5dc4
SS
1352 dev_info(qproc->dev, "MBA booted with%s debug policy, loading mpss\n",
1353 qproc->dp_size ? "" : "out");
051fb70f
BA
1354
1355 ret = q6v5_mpss_load(qproc);
1356 if (ret)
6c5a9dc2 1357 goto reclaim_mpss;
051fb70f 1358
7d674731
BA
1359 ret = qcom_q6v5_wait_for_start(&qproc->q6v5, msecs_to_jiffies(5000));
1360 if (ret == -ETIMEDOUT) {
051fb70f 1361 dev_err(qproc->dev, "start timed out\n");
6c5a9dc2 1362 goto reclaim_mpss;
051fb70f
BA
1363 }
1364
715d8525
BA
1365 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
1366 false, qproc->mba_phys,
6c5a9dc2
AKD
1367 qproc->mba_size);
1368 if (xfermemop_ret)
1369 dev_err(qproc->dev,
1370 "Failed to reclaim mba buffer system may become unstable\n");
7dd8ade2
SS
1371
1372 /* Reset Dump Segment Mask */
7ac516d3 1373 qproc->current_dump_size = 0;
051fb70f 1374
051fb70f
BA
1375 return 0;
1376
6c5a9dc2 1377reclaim_mpss:
0304530d 1378 q6v5_mba_reclaim(qproc);
318130cc 1379 q6v5_dump_mba_logs(qproc);
663e9845 1380
051fb70f
BA
1381 return ret;
1382}
1383
1384static int q6v5_stop(struct rproc *rproc)
1385{
1386 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
1387 int ret;
1388
ed5da808 1389 ret = qcom_q6v5_request_stop(&qproc->q6v5, qproc->sysmon);
7d674731 1390 if (ret == -ETIMEDOUT)
051fb70f
BA
1391 dev_err(qproc->dev, "timed out on wait\n");
1392
0304530d 1393 q6v5_mba_reclaim(qproc);
051fb70f
BA
1394
1395 return 0;
1396}
1397
f18b7e91
SS
1398static int qcom_q6v5_register_dump_segments(struct rproc *rproc,
1399 const struct firmware *mba_fw)
1400{
1401 const struct firmware *fw;
1402 const struct elf32_phdr *phdrs;
1403 const struct elf32_phdr *phdr;
1404 const struct elf32_hdr *ehdr;
1405 struct q6v5 *qproc = rproc->priv;
1406 unsigned long i;
1407 int ret;
1408
a5a4e02d 1409 ret = request_firmware(&fw, qproc->hexagon_mdt_image, qproc->dev);
f18b7e91 1410 if (ret < 0) {
a5a4e02d
SS
1411 dev_err(qproc->dev, "unable to load %s\n",
1412 qproc->hexagon_mdt_image);
f18b7e91
SS
1413 return ret;
1414 }
1415
3898fc99
CL
1416 rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
1417
f18b7e91
SS
1418 ehdr = (struct elf32_hdr *)fw->data;
1419 phdrs = (struct elf32_phdr *)(ehdr + 1);
7ac516d3 1420 qproc->total_dump_size = 0;
f18b7e91
SS
1421
1422 for (i = 0; i < ehdr->e_phnum; i++) {
1423 phdr = &phdrs[i];
1424
1425 if (!q6v5_phdr_valid(phdr))
1426 continue;
1427
1428 ret = rproc_coredump_add_custom_segment(rproc, phdr->p_paddr,
1429 phdr->p_memsz,
1430 qcom_q6v5_dump_segment,
7ac516d3 1431 NULL);
f18b7e91
SS
1432 if (ret)
1433 break;
1434
7ac516d3 1435 qproc->total_dump_size += phdr->p_memsz;
f18b7e91
SS
1436 }
1437
1438 release_firmware(fw);
1439 return ret;
1440}
1441
051fb70f
BA
1442static const struct rproc_ops q6v5_ops = {
1443 .start = q6v5_start,
1444 .stop = q6v5_stop,
f18b7e91 1445 .parse_fw = qcom_q6v5_register_dump_segments,
0f21f9cc 1446 .load = q6v5_load,
051fb70f
BA
1447};
1448
7d674731 1449static void qcom_msa_handover(struct qcom_q6v5 *q6v5)
663e9845 1450{
7d674731 1451 struct q6v5 *qproc = container_of(q6v5, struct q6v5, q6v5);
663e9845
SS
1452
1453 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
1454 qproc->proxy_clk_count);
1455 q6v5_regulator_disable(qproc, qproc->proxy_regs,
1456 qproc->proxy_reg_count);
8750cf39
SG
1457 q6v5_regulator_disable(qproc, qproc->fallback_proxy_regs,
1458 qproc->fallback_proxy_reg_count);
4760a896 1459 q6v5_pds_disable(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
051fb70f
BA
1460}
1461
1462static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
1463{
1464 struct of_phandle_args args;
1465 struct resource *res;
1466 int ret;
1467
1468 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
1469 qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
b1653f23 1470 if (IS_ERR(qproc->reg_base))
051fb70f 1471 return PTR_ERR(qproc->reg_base);
051fb70f
BA
1472
1473 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
1474 qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
b1653f23 1475 if (IS_ERR(qproc->rmb_base))
051fb70f 1476 return PTR_ERR(qproc->rmb_base);
051fb70f
BA
1477
1478 ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1479 "qcom,halt-regs", 3, 0, &args);
1480 if (ret < 0) {
1481 dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
1482 return -EINVAL;
1483 }
1484
1485 qproc->halt_map = syscon_node_to_regmap(args.np);
1486 of_node_put(args.np);
1487 if (IS_ERR(qproc->halt_map))
1488 return PTR_ERR(qproc->halt_map);
1489
1490 qproc->halt_q6 = args.args[0];
1491 qproc->halt_modem = args.args[1];
1492 qproc->halt_nc = args.args[2];
1493
a9fdc79d 1494 if (qproc->has_spare_reg) {
6439b527 1495 ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
a9fdc79d 1496 "qcom,spare-regs",
6439b527
SS
1497 1, 0, &args);
1498 if (ret < 0) {
a9fdc79d 1499 dev_err(&pdev->dev, "failed to parse spare-regs\n");
6439b527
SS
1500 return -EINVAL;
1501 }
1502
1503 qproc->conn_map = syscon_node_to_regmap(args.np);
1504 of_node_put(args.np);
1505 if (IS_ERR(qproc->conn_map))
1506 return PTR_ERR(qproc->conn_map);
1507
1508 qproc->conn_box = args.args[0];
1509 }
1510
051fb70f
BA
1511 return 0;
1512}
1513
39b2410b
AKD
1514static int q6v5_init_clocks(struct device *dev, struct clk **clks,
1515 char **clk_names)
051fb70f 1516{
39b2410b 1517 int i;
051fb70f 1518
39b2410b
AKD
1519 if (!clk_names)
1520 return 0;
1521
1522 for (i = 0; clk_names[i]; i++) {
1523 clks[i] = devm_clk_get(dev, clk_names[i]);
1524 if (IS_ERR(clks[i])) {
1525 int rc = PTR_ERR(clks[i]);
051fb70f 1526
39b2410b
AKD
1527 if (rc != -EPROBE_DEFER)
1528 dev_err(dev, "Failed to get %s clock\n",
1529 clk_names[i]);
1530 return rc;
1531 }
051fb70f
BA
1532 }
1533
39b2410b 1534 return i;
051fb70f
BA
1535}
1536
4760a896
RN
1537static int q6v5_pds_attach(struct device *dev, struct device **devs,
1538 char **pd_names)
1539{
1540 size_t num_pds = 0;
1541 int ret;
1542 int i;
1543
1544 if (!pd_names)
1545 return 0;
1546
1547 while (pd_names[num_pds])
1548 num_pds++;
1549
1550 for (i = 0; i < num_pds; i++) {
1551 devs[i] = dev_pm_domain_attach_by_name(dev, pd_names[i]);
f2583fde
SS
1552 if (IS_ERR_OR_NULL(devs[i])) {
1553 ret = PTR_ERR(devs[i]) ? : -ENODATA;
4760a896
RN
1554 goto unroll_attach;
1555 }
1556 }
1557
1558 return num_pds;
1559
1560unroll_attach:
1561 for (i--; i >= 0; i--)
1562 dev_pm_domain_detach(devs[i], false);
1563
1564 return ret;
58396810 1565}
4760a896
RN
1566
1567static void q6v5_pds_detach(struct q6v5 *qproc, struct device **pds,
1568 size_t pd_count)
1569{
1570 int i;
1571
1572 for (i = 0; i < pd_count; i++)
1573 dev_pm_domain_detach(pds[i], false);
1574}
1575
051fb70f
BA
1576static int q6v5_init_reset(struct q6v5 *qproc)
1577{
5acbf7e5 1578 qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
9e483efd 1579 "mss_restart");
051fb70f
BA
1580 if (IS_ERR(qproc->mss_restart)) {
1581 dev_err(qproc->dev, "failed to acquire mss restart\n");
1582 return PTR_ERR(qproc->mss_restart);
1583 }
1584
a9fdc79d 1585 if (qproc->has_alt_reset || qproc->has_spare_reg) {
29a5f9aa
SS
1586 qproc->pdc_reset = devm_reset_control_get_exclusive(qproc->dev,
1587 "pdc_reset");
1588 if (IS_ERR(qproc->pdc_reset)) {
1589 dev_err(qproc->dev, "failed to acquire pdc reset\n");
1590 return PTR_ERR(qproc->pdc_reset);
1591 }
1592 }
1593
051fb70f
BA
1594 return 0;
1595}
1596
051fb70f
BA
1597static int q6v5_alloc_memory_region(struct q6v5 *qproc)
1598{
1599 struct device_node *child;
1600 struct device_node *node;
1601 struct resource r;
1602 int ret;
1603
6663ce6f
SS
1604 /*
1605 * In the absence of mba/mpss sub-child, extract the mba and mpss
1606 * reserved memory regions from device's memory-region property.
1607 */
051fb70f 1608 child = of_get_child_by_name(qproc->dev->of_node, "mba");
6663ce6f
SS
1609 if (!child)
1610 node = of_parse_phandle(qproc->dev->of_node,
1611 "memory-region", 0);
1612 else
1613 node = of_parse_phandle(child, "memory-region", 0);
1614
051fb70f
BA
1615 ret = of_address_to_resource(node, 0, &r);
1616 if (ret) {
1617 dev_err(qproc->dev, "unable to resolve mba region\n");
1618 return ret;
1619 }
278d744c 1620 of_node_put(node);
051fb70f
BA
1621
1622 qproc->mba_phys = r.start;
1623 qproc->mba_size = resource_size(&r);
051fb70f 1624
6663ce6f
SS
1625 if (!child) {
1626 node = of_parse_phandle(qproc->dev->of_node,
1627 "memory-region", 1);
1628 } else {
1629 child = of_get_child_by_name(qproc->dev->of_node, "mpss");
1630 node = of_parse_phandle(child, "memory-region", 0);
1631 }
1632
051fb70f
BA
1633 ret = of_address_to_resource(node, 0, &r);
1634 if (ret) {
1635 dev_err(qproc->dev, "unable to resolve mpss region\n");
1636 return ret;
1637 }
278d744c 1638 of_node_put(node);
051fb70f
BA
1639
1640 qproc->mpss_phys = qproc->mpss_reloc = r.start;
1641 qproc->mpss_size = resource_size(&r);
051fb70f
BA
1642
1643 return 0;
1644}
1645
1646static int q6v5_probe(struct platform_device *pdev)
1647{
7a8ffe1f 1648 const struct rproc_hexagon_res *desc;
051fb70f
BA
1649 struct q6v5 *qproc;
1650 struct rproc *rproc;
a5a4e02d 1651 const char *mba_image;
051fb70f
BA
1652 int ret;
1653
7a8ffe1f
AKD
1654 desc = of_device_get_match_data(&pdev->dev);
1655 if (!desc)
1656 return -EINVAL;
1657
bbcda302
BN
1658 if (desc->need_mem_protection && !qcom_scm_is_available())
1659 return -EPROBE_DEFER;
1660
a5a4e02d
SS
1661 mba_image = desc->hexagon_mba_image;
1662 ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1663 0, &mba_image);
1664 if (ret < 0 && ret != -EINVAL)
1665 return ret;
1666
051fb70f 1667 rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
a5a4e02d 1668 mba_image, sizeof(*qproc));
051fb70f
BA
1669 if (!rproc) {
1670 dev_err(&pdev->dev, "failed to allocate rproc\n");
1671 return -ENOMEM;
1672 }
1673
4107102d 1674 rproc->auto_boot = false;
3898fc99 1675 rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
4107102d 1676
051fb70f
BA
1677 qproc = (struct q6v5 *)rproc->priv;
1678 qproc->dev = &pdev->dev;
1679 qproc->rproc = rproc;
a5a4e02d
SS
1680 qproc->hexagon_mdt_image = "modem.mdt";
1681 ret = of_property_read_string_index(pdev->dev.of_node, "firmware-name",
1682 1, &qproc->hexagon_mdt_image);
1683 if (ret < 0 && ret != -EINVAL)
13c060b5 1684 goto free_rproc;
a5a4e02d 1685
051fb70f
BA
1686 platform_set_drvdata(pdev, qproc);
1687
a9fdc79d 1688 qproc->has_spare_reg = desc->has_spare_reg;
051fb70f
BA
1689 ret = q6v5_init_mem(qproc, pdev);
1690 if (ret)
1691 goto free_rproc;
1692
1693 ret = q6v5_alloc_memory_region(qproc);
1694 if (ret)
1695 goto free_rproc;
1696
39b2410b
AKD
1697 ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
1698 desc->proxy_clk_names);
1699 if (ret < 0) {
1700 dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
051fb70f 1701 goto free_rproc;
39b2410b
AKD
1702 }
1703 qproc->proxy_clk_count = ret;
1704
231f67d1
SS
1705 ret = q6v5_init_clocks(&pdev->dev, qproc->reset_clks,
1706 desc->reset_clk_names);
1707 if (ret < 0) {
1708 dev_err(&pdev->dev, "Failed to get reset clocks.\n");
1709 goto free_rproc;
1710 }
1711 qproc->reset_clk_count = ret;
1712
39b2410b
AKD
1713 ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
1714 desc->active_clk_names);
1715 if (ret < 0) {
1716 dev_err(&pdev->dev, "Failed to get active clocks.\n");
1717 goto free_rproc;
1718 }
1719 qproc->active_clk_count = ret;
051fb70f 1720
19f902b5
AKD
1721 ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
1722 desc->proxy_supply);
1723 if (ret < 0) {
1724 dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
051fb70f 1725 goto free_rproc;
19f902b5
AKD
1726 }
1727 qproc->proxy_reg_count = ret;
1728
1729 ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
1730 desc->active_supply);
1731 if (ret < 0) {
1732 dev_err(&pdev->dev, "Failed to get active regulators.\n");
1733 goto free_rproc;
1734 }
1735 qproc->active_reg_count = ret;
051fb70f 1736
deb9bb83
BA
1737 ret = q6v5_pds_attach(&pdev->dev, qproc->active_pds,
1738 desc->active_pd_names);
1739 if (ret < 0) {
1740 dev_err(&pdev->dev, "Failed to attach active power domains\n");
1741 goto free_rproc;
1742 }
1743 qproc->active_pd_count = ret;
1744
4760a896
RN
1745 ret = q6v5_pds_attach(&pdev->dev, qproc->proxy_pds,
1746 desc->proxy_pd_names);
8750cf39
SG
1747 /* Fallback to regulators for old device trees */
1748 if (ret == -ENODATA && desc->fallback_proxy_supply) {
1749 ret = q6v5_regulator_init(&pdev->dev,
1750 qproc->fallback_proxy_regs,
1751 desc->fallback_proxy_supply);
1752 if (ret < 0) {
1753 dev_err(&pdev->dev, "Failed to get fallback proxy regulators.\n");
1754 goto detach_active_pds;
1755 }
1756 qproc->fallback_proxy_reg_count = ret;
1757 } else if (ret < 0) {
4760a896 1758 dev_err(&pdev->dev, "Failed to init power domains\n");
deb9bb83 1759 goto detach_active_pds;
8750cf39
SG
1760 } else {
1761 qproc->proxy_pd_count = ret;
4760a896 1762 }
4760a896 1763
29a5f9aa 1764 qproc->has_alt_reset = desc->has_alt_reset;
051fb70f
BA
1765 ret = q6v5_init_reset(qproc);
1766 if (ret)
4760a896 1767 goto detach_proxy_pds;
051fb70f 1768
9f058fa2 1769 qproc->version = desc->version;
6c5a9dc2 1770 qproc->need_mem_protection = desc->need_mem_protection;
318130cc 1771 qproc->has_mba_logs = desc->has_mba_logs;
051fb70f 1772
7d674731
BA
1773 ret = qcom_q6v5_init(&qproc->q6v5, pdev, rproc, MPSS_CRASH_REASON_SMEM,
1774 qcom_msa_handover);
1775 if (ret)
4760a896 1776 goto detach_proxy_pds;
051fb70f 1777
6c5a9dc2
AKD
1778 qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
1779 qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
cd9fc8f1 1780 qcom_add_glink_subdev(rproc, &qproc->glink_subdev, "mpss");
4b48921a 1781 qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
1e140df0 1782 qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
1fb82ee8 1783 qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
027045a6
SS
1784 if (IS_ERR(qproc->sysmon)) {
1785 ret = PTR_ERR(qproc->sysmon);
58396810 1786 goto remove_subdevs;
027045a6 1787 }
4b48921a 1788
051fb70f
BA
1789 ret = rproc_add(rproc);
1790 if (ret)
58396810 1791 goto remove_sysmon_subdev;
051fb70f
BA
1792
1793 return 0;
1794
58396810
AE
1795remove_sysmon_subdev:
1796 qcom_remove_sysmon_subdev(qproc->sysmon);
1797remove_subdevs:
58396810
AE
1798 qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
1799 qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
1800 qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
1801detach_proxy_pds:
4760a896 1802 q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
deb9bb83
BA
1803detach_active_pds:
1804 q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
051fb70f 1805free_rproc:
433c0e04 1806 rproc_free(rproc);
051fb70f
BA
1807
1808 return ret;
1809}
1810
1811static int q6v5_remove(struct platform_device *pdev)
1812{
1813 struct q6v5 *qproc = platform_get_drvdata(pdev);
58396810 1814 struct rproc *rproc = qproc->rproc;
051fb70f 1815
58396810 1816 rproc_del(rproc);
4b48921a 1817
1fb82ee8 1818 qcom_remove_sysmon_subdev(qproc->sysmon);
58396810
AE
1819 qcom_remove_ssr_subdev(rproc, &qproc->ssr_subdev);
1820 qcom_remove_smd_subdev(rproc, &qproc->smd_subdev);
1821 qcom_remove_glink_subdev(rproc, &qproc->glink_subdev);
4760a896
RN
1822
1823 q6v5_pds_detach(qproc, qproc->proxy_pds, qproc->proxy_pd_count);
58396810 1824 q6v5_pds_detach(qproc, qproc->active_pds, qproc->active_pd_count);
4760a896 1825
58396810 1826 rproc_free(rproc);
051fb70f
BA
1827
1828 return 0;
1829}
1830
6439b527
SS
1831static const struct rproc_hexagon_res sc7180_mss = {
1832 .hexagon_mba_image = "mba.mbn",
1833 .proxy_clk_names = (char*[]){
1834 "xo",
1835 NULL
1836 },
1837 .reset_clk_names = (char*[]){
1838 "iface",
1839 "bus",
1840 "snoc_axi",
1841 NULL
1842 },
1843 .active_clk_names = (char*[]){
1844 "mnoc_axi",
1845 "nav",
6439b527
SS
1846 NULL
1847 },
1848 .active_pd_names = (char*[]){
1849 "load_state",
1850 NULL
1851 },
1852 .proxy_pd_names = (char*[]){
1853 "cx",
1854 "mx",
1855 "mss",
1856 NULL
1857 },
1858 .need_mem_protection = true,
1859 .has_alt_reset = false,
318130cc 1860 .has_mba_logs = true,
a9fdc79d 1861 .has_spare_reg = true,
6439b527
SS
1862 .version = MSS_SC7180,
1863};
1864
231f67d1
SS
1865static const struct rproc_hexagon_res sdm845_mss = {
1866 .hexagon_mba_image = "mba.mbn",
1867 .proxy_clk_names = (char*[]){
1868 "xo",
231f67d1
SS
1869 "prng",
1870 NULL
1871 },
1872 .reset_clk_names = (char*[]){
1873 "iface",
1874 "snoc_axi",
1875 NULL
1876 },
1877 .active_clk_names = (char*[]){
1878 "bus",
1879 "mem",
1880 "gpll0_mss",
1881 "mnoc_axi",
1882 NULL
1883 },
deb9bb83
BA
1884 .active_pd_names = (char*[]){
1885 "load_state",
1886 NULL
1887 },
4760a896
RN
1888 .proxy_pd_names = (char*[]){
1889 "cx",
1890 "mx",
1891 "mss",
1892 NULL
1893 },
231f67d1
SS
1894 .need_mem_protection = true,
1895 .has_alt_reset = true,
318130cc 1896 .has_mba_logs = false,
a9fdc79d 1897 .has_spare_reg = false,
231f67d1
SS
1898 .version = MSS_SDM845,
1899};
1900
1665cbd5
JH
1901static const struct rproc_hexagon_res msm8998_mss = {
1902 .hexagon_mba_image = "mba.mbn",
1903 .proxy_clk_names = (char*[]){
1904 "xo",
1905 "qdss",
1906 "mem",
1907 NULL
1908 },
1909 .active_clk_names = (char*[]){
1910 "iface",
1911 "bus",
1665cbd5
JH
1912 "gpll0_mss",
1913 "mnoc_axi",
1914 "snoc_axi",
1915 NULL
1916 },
1917 .proxy_pd_names = (char*[]){
1918 "cx",
1919 "mx",
1920 NULL
1921 },
1922 .need_mem_protection = true,
1923 .has_alt_reset = false,
318130cc 1924 .has_mba_logs = false,
a9fdc79d 1925 .has_spare_reg = false,
1665cbd5
JH
1926 .version = MSS_MSM8998,
1927};
1928
9f058fa2
AKD
1929static const struct rproc_hexagon_res msm8996_mss = {
1930 .hexagon_mba_image = "mba.mbn",
47b87474
SS
1931 .proxy_supply = (struct qcom_mss_reg_res[]) {
1932 {
1933 .supply = "pll",
1934 .uA = 100000,
1935 },
1936 {}
1937 },
9f058fa2
AKD
1938 .proxy_clk_names = (char*[]){
1939 "xo",
1940 "pnoc",
80ec419c 1941 "qdss",
9f058fa2
AKD
1942 NULL
1943 },
1944 .active_clk_names = (char*[]){
1945 "iface",
1946 "bus",
1947 "mem",
80ec419c
SS
1948 "gpll0_mss",
1949 "snoc_axi",
1950 "mnoc_axi",
9f058fa2
AKD
1951 NULL
1952 },
1953 .need_mem_protection = true,
231f67d1 1954 .has_alt_reset = false,
318130cc 1955 .has_mba_logs = false,
a9fdc79d 1956 .has_spare_reg = false,
9f058fa2
AKD
1957 .version = MSS_MSM8996,
1958};
1959
7a8ffe1f
AKD
1960static const struct rproc_hexagon_res msm8916_mss = {
1961 .hexagon_mba_image = "mba.mbn",
19f902b5 1962 .proxy_supply = (struct qcom_mss_reg_res[]) {
8750cf39
SG
1963 {
1964 .supply = "pll",
1965 .uA = 100000,
1966 },
1967 {}
1968 },
1969 .fallback_proxy_supply = (struct qcom_mss_reg_res[]) {
19f902b5
AKD
1970 {
1971 .supply = "mx",
1972 .uV = 1050000,
1973 },
1974 {
1975 .supply = "cx",
1976 .uA = 100000,
1977 },
19f902b5
AKD
1978 {}
1979 },
39b2410b
AKD
1980 .proxy_clk_names = (char*[]){
1981 "xo",
1982 NULL
1983 },
1984 .active_clk_names = (char*[]){
1985 "iface",
1986 "bus",
1987 "mem",
1988 NULL
1989 },
8750cf39
SG
1990 .proxy_pd_names = (char*[]){
1991 "mx",
1992 "cx",
1993 NULL
1994 },
6c5a9dc2 1995 .need_mem_protection = false,
231f67d1 1996 .has_alt_reset = false,
318130cc 1997 .has_mba_logs = false,
a9fdc79d 1998 .has_spare_reg = false,
9f058fa2 1999 .version = MSS_MSM8916,
7a8ffe1f
AKD
2000};
2001
2002static const struct rproc_hexagon_res msm8974_mss = {
2003 .hexagon_mba_image = "mba.b00",
19f902b5 2004 .proxy_supply = (struct qcom_mss_reg_res[]) {
8750cf39
SG
2005 {
2006 .supply = "pll",
2007 .uA = 100000,
2008 },
2009 {}
2010 },
2011 .fallback_proxy_supply = (struct qcom_mss_reg_res[]) {
19f902b5
AKD
2012 {
2013 .supply = "mx",
2014 .uV = 1050000,
2015 },
2016 {
2017 .supply = "cx",
2018 .uA = 100000,
2019 },
19f902b5
AKD
2020 {}
2021 },
2022 .active_supply = (struct qcom_mss_reg_res[]) {
2023 {
2024 .supply = "mss",
2025 .uV = 1050000,
2026 .uA = 100000,
2027 },
2028 {}
2029 },
39b2410b
AKD
2030 .proxy_clk_names = (char*[]){
2031 "xo",
2032 NULL
2033 },
2034 .active_clk_names = (char*[]){
2035 "iface",
2036 "bus",
2037 "mem",
2038 NULL
2039 },
8750cf39
SG
2040 .proxy_pd_names = (char*[]){
2041 "mx",
2042 "cx",
2043 NULL
2044 },
6c5a9dc2 2045 .need_mem_protection = false,
231f67d1 2046 .has_alt_reset = false,
318130cc 2047 .has_mba_logs = false,
a9fdc79d 2048 .has_spare_reg = false,
9f058fa2 2049 .version = MSS_MSM8974,
7a8ffe1f
AKD
2050};
2051
051fb70f 2052static const struct of_device_id q6v5_of_match[] = {
7a8ffe1f
AKD
2053 { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
2054 { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
2055 { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
9f058fa2 2056 { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
1665cbd5 2057 { .compatible = "qcom,msm8998-mss-pil", .data = &msm8998_mss},
6439b527 2058 { .compatible = "qcom,sc7180-mss-pil", .data = &sc7180_mss},
231f67d1 2059 { .compatible = "qcom,sdm845-mss-pil", .data = &sdm845_mss},
051fb70f
BA
2060 { },
2061};
3227c876 2062MODULE_DEVICE_TABLE(of, q6v5_of_match);
051fb70f
BA
2063
2064static struct platform_driver q6v5_driver = {
2065 .probe = q6v5_probe,
2066 .remove = q6v5_remove,
2067 .driver = {
ef73c22f 2068 .name = "qcom-q6v5-mss",
051fb70f
BA
2069 .of_match_table = q6v5_of_match,
2070 },
2071};
2072module_platform_driver(q6v5_driver);
2073
ef73c22f 2074MODULE_DESCRIPTION("Qualcomm Self-authenticating modem remoteproc driver");
051fb70f 2075MODULE_LICENSE("GPL v2");