]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/remoteproc/qcom_q6v5_pil.c
drm/i915: Save the old CDCLK atomic state
[mirror_ubuntu-bionic-kernel.git] / drivers / remoteproc / qcom_q6v5_pil.c
CommitLineData
051fb70f
BA
1/*
2 * Qualcomm Peripheral Image Loader
3 *
4 * Copyright (C) 2016 Linaro Ltd.
5 * Copyright (C) 2014 Sony Mobile Communications AB
6 * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
20#include <linux/dma-mapping.h>
21#include <linux/interrupt.h>
22#include <linux/kernel.h>
23#include <linux/mfd/syscon.h>
24#include <linux/module.h>
25#include <linux/of_address.h>
7a8ffe1f 26#include <linux/of_device.h>
051fb70f
BA
27#include <linux/platform_device.h>
28#include <linux/regmap.h>
29#include <linux/regulator/consumer.h>
30#include <linux/remoteproc.h>
31#include <linux/reset.h>
2aad40d9 32#include <linux/soc/qcom/mdt_loader.h>
051fb70f
BA
33#include <linux/soc/qcom/smem.h>
34#include <linux/soc/qcom/smem_state.h>
9f058fa2 35#include <linux/iopoll.h>
051fb70f
BA
36
37#include "remoteproc_internal.h"
bde440ee 38#include "qcom_common.h"
051fb70f
BA
39
40#include <linux/qcom_scm.h>
41
051fb70f
BA
42#define MPSS_CRASH_REASON_SMEM 421
43
44/* RMB Status Register Values */
45#define RMB_PBL_SUCCESS 0x1
46
47#define RMB_MBA_XPU_UNLOCKED 0x1
48#define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
49#define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
50#define RMB_MBA_AUTH_COMPLETE 0x4
51
52/* PBL/MBA interface registers */
53#define RMB_MBA_IMAGE_REG 0x00
54#define RMB_PBL_STATUS_REG 0x04
55#define RMB_MBA_COMMAND_REG 0x08
56#define RMB_MBA_STATUS_REG 0x0C
57#define RMB_PMI_META_DATA_REG 0x10
58#define RMB_PMI_CODE_START_REG 0x14
59#define RMB_PMI_CODE_LENGTH_REG 0x18
60
61#define RMB_CMD_META_DATA_READY 0x1
62#define RMB_CMD_LOAD_READY 0x2
63
64/* QDSP6SS Register Offsets */
65#define QDSP6SS_RESET_REG 0x014
66#define QDSP6SS_GFMUX_CTL_REG 0x020
67#define QDSP6SS_PWR_CTL_REG 0x030
9f058fa2
AKD
68#define QDSP6SS_MEM_PWR_CTL 0x0B0
69#define QDSP6SS_STRAP_ACC 0x110
051fb70f
BA
70
71/* AXI Halt Register Offsets */
72#define AXI_HALTREQ_REG 0x0
73#define AXI_HALTACK_REG 0x4
74#define AXI_IDLE_REG 0x8
75
76#define HALT_ACK_TIMEOUT_MS 100
77
78/* QDSP6SS_RESET */
79#define Q6SS_STOP_CORE BIT(0)
80#define Q6SS_CORE_ARES BIT(1)
81#define Q6SS_BUS_ARES_ENABLE BIT(2)
82
83/* QDSP6SS_GFMUX_CTL */
84#define Q6SS_CLK_ENABLE BIT(1)
85
86/* QDSP6SS_PWR_CTL */
87#define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
88#define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
89#define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
90#define Q6SS_L2TAG_SLP_NRET_N BIT(16)
91#define Q6SS_ETB_SLP_NRET_N BIT(17)
92#define Q6SS_L2DATA_STBY_N BIT(18)
93#define Q6SS_SLP_RET_N BIT(19)
94#define Q6SS_CLAMP_IO BIT(20)
95#define QDSS_BHS_ON BIT(21)
96#define QDSS_LDO_BYP BIT(22)
97
9f058fa2
AKD
98/* QDSP6v56 parameters */
99#define QDSP6v56_LDO_BYP BIT(25)
100#define QDSP6v56_BHS_ON BIT(24)
101#define QDSP6v56_CLAMP_WL BIT(21)
102#define QDSP6v56_CLAMP_QMC_MEM BIT(22)
103#define HALT_CHECK_MAX_LOOPS 200
104#define QDSP6SS_XO_CBCR 0x0038
105#define QDSP6SS_ACC_OVERRIDE_VAL 0x20
106
19f902b5
AKD
107struct reg_info {
108 struct regulator *reg;
109 int uV;
110 int uA;
111};
112
113struct qcom_mss_reg_res {
114 const char *supply;
115 int uV;
116 int uA;
117};
118
7a8ffe1f
AKD
119struct rproc_hexagon_res {
120 const char *hexagon_mba_image;
ec671b53
AB
121 struct qcom_mss_reg_res *proxy_supply;
122 struct qcom_mss_reg_res *active_supply;
39b2410b
AKD
123 char **proxy_clk_names;
124 char **active_clk_names;
9f058fa2 125 int version;
6c5a9dc2 126 bool need_mem_protection;
7a8ffe1f
AKD
127};
128
051fb70f
BA
129struct q6v5 {
130 struct device *dev;
131 struct rproc *rproc;
132
133 void __iomem *reg_base;
134 void __iomem *rmb_base;
135
136 struct regmap *halt_map;
137 u32 halt_q6;
138 u32 halt_modem;
139 u32 halt_nc;
140
141 struct reset_control *mss_restart;
142
143 struct qcom_smem_state *state;
144 unsigned stop_bit;
145
39b2410b
AKD
146 struct clk *active_clks[8];
147 struct clk *proxy_clks[4];
148 int active_clk_count;
149 int proxy_clk_count;
150
19f902b5
AKD
151 struct reg_info active_regs[1];
152 struct reg_info proxy_regs[3];
153 int active_reg_count;
154 int proxy_reg_count;
051fb70f
BA
155
156 struct completion start_done;
157 struct completion stop_done;
158 bool running;
159
160 phys_addr_t mba_phys;
161 void *mba_region;
162 size_t mba_size;
163
164 phys_addr_t mpss_phys;
165 phys_addr_t mpss_reloc;
166 void *mpss_region;
167 size_t mpss_size;
4b48921a
BA
168
169 struct qcom_rproc_subdev smd_subdev;
1e140df0 170 struct qcom_rproc_ssr ssr_subdev;
6c5a9dc2
AKD
171 bool need_mem_protection;
172 int mpss_perm;
173 int mba_perm;
9f058fa2
AKD
174 int version;
175};
6c5a9dc2 176
9f058fa2
AKD
177enum {
178 MSS_MSM8916,
179 MSS_MSM8974,
180 MSS_MSM8996,
051fb70f
BA
181};
182
19f902b5
AKD
183static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
184 const struct qcom_mss_reg_res *reg_res)
051fb70f 185{
19f902b5
AKD
186 int rc;
187 int i;
051fb70f 188
2bb5d906
BA
189 if (!reg_res)
190 return 0;
191
19f902b5
AKD
192 for (i = 0; reg_res[i].supply; i++) {
193 regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
194 if (IS_ERR(regs[i].reg)) {
195 rc = PTR_ERR(regs[i].reg);
196 if (rc != -EPROBE_DEFER)
197 dev_err(dev, "Failed to get %s\n regulator",
198 reg_res[i].supply);
199 return rc;
200 }
051fb70f 201
19f902b5
AKD
202 regs[i].uV = reg_res[i].uV;
203 regs[i].uA = reg_res[i].uA;
051fb70f
BA
204 }
205
19f902b5 206 return i;
051fb70f
BA
207}
208
19f902b5
AKD
209static int q6v5_regulator_enable(struct q6v5 *qproc,
210 struct reg_info *regs, int count)
051fb70f 211{
051fb70f 212 int ret;
19f902b5 213 int i;
051fb70f 214
19f902b5
AKD
215 for (i = 0; i < count; i++) {
216 if (regs[i].uV > 0) {
217 ret = regulator_set_voltage(regs[i].reg,
218 regs[i].uV, INT_MAX);
219 if (ret) {
220 dev_err(qproc->dev,
221 "Failed to request voltage for %d.\n",
222 i);
223 goto err;
224 }
225 }
051fb70f 226
19f902b5
AKD
227 if (regs[i].uA > 0) {
228 ret = regulator_set_load(regs[i].reg,
229 regs[i].uA);
230 if (ret < 0) {
231 dev_err(qproc->dev,
232 "Failed to set regulator mode\n");
233 goto err;
234 }
235 }
236
237 ret = regulator_enable(regs[i].reg);
238 if (ret) {
239 dev_err(qproc->dev, "Regulator enable failed\n");
240 goto err;
241 }
242 }
243
244 return 0;
245err:
246 for (; i >= 0; i--) {
247 if (regs[i].uV > 0)
248 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
249
250 if (regs[i].uA > 0)
251 regulator_set_load(regs[i].reg, 0);
051fb70f 252
19f902b5
AKD
253 regulator_disable(regs[i].reg);
254 }
051fb70f 255
19f902b5 256 return ret;
051fb70f
BA
257}
258
19f902b5
AKD
259static void q6v5_regulator_disable(struct q6v5 *qproc,
260 struct reg_info *regs, int count)
051fb70f 261{
19f902b5
AKD
262 int i;
263
264 for (i = 0; i < count; i++) {
265 if (regs[i].uV > 0)
266 regulator_set_voltage(regs[i].reg, 0, INT_MAX);
051fb70f 267
19f902b5
AKD
268 if (regs[i].uA > 0)
269 regulator_set_load(regs[i].reg, 0);
051fb70f 270
19f902b5
AKD
271 regulator_disable(regs[i].reg);
272 }
051fb70f
BA
273}
274
39b2410b
AKD
275static int q6v5_clk_enable(struct device *dev,
276 struct clk **clks, int count)
277{
278 int rc;
279 int i;
280
281 for (i = 0; i < count; i++) {
282 rc = clk_prepare_enable(clks[i]);
283 if (rc) {
284 dev_err(dev, "Clock enable failed\n");
285 goto err;
286 }
287 }
288
289 return 0;
290err:
291 for (i--; i >= 0; i--)
292 clk_disable_unprepare(clks[i]);
293
294 return rc;
295}
296
297static void q6v5_clk_disable(struct device *dev,
298 struct clk **clks, int count)
299{
300 int i;
301
302 for (i = 0; i < count; i++)
303 clk_disable_unprepare(clks[i]);
304}
305
e7fd2522
BA
306static struct resource_table *q6v5_find_rsc_table(struct rproc *rproc,
307 const struct firmware *fw,
308 int *tablesz)
309{
310 static struct resource_table table = { .ver = 1, };
311
312 *tablesz = sizeof(table);
313 return &table;
314}
315
6c5a9dc2
AKD
316static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
317 bool remote_owner, phys_addr_t addr,
318 size_t size)
319{
320 struct qcom_scm_vmperm next;
6c5a9dc2
AKD
321
322 if (!qproc->need_mem_protection)
323 return 0;
324 if (remote_owner && *current_perm == BIT(QCOM_SCM_VMID_MSS_MSA))
325 return 0;
326 if (!remote_owner && *current_perm == BIT(QCOM_SCM_VMID_HLOS))
327 return 0;
328
329 next.vmid = remote_owner ? QCOM_SCM_VMID_MSS_MSA : QCOM_SCM_VMID_HLOS;
330 next.perm = remote_owner ? QCOM_SCM_PERM_RW : QCOM_SCM_PERM_RWX;
331
9f2a4342
BA
332 return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
333 current_perm, &next, 1);
6c5a9dc2
AKD
334}
335
051fb70f
BA
336static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
337{
338 struct q6v5 *qproc = rproc->priv;
339
340 memcpy(qproc->mba_region, fw->data, fw->size);
341
342 return 0;
343}
344
345static const struct rproc_fw_ops q6v5_fw_ops = {
e7fd2522 346 .find_rsc_table = q6v5_find_rsc_table,
051fb70f
BA
347 .load = q6v5_load,
348};
349
350static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
351{
352 unsigned long timeout;
353 s32 val;
354
355 timeout = jiffies + msecs_to_jiffies(ms);
356 for (;;) {
357 val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
358 if (val)
359 break;
360
361 if (time_after(jiffies, timeout))
362 return -ETIMEDOUT;
363
364 msleep(1);
365 }
366
367 return val;
368}
369
370static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
371{
372
373 unsigned long timeout;
374 s32 val;
375
376 timeout = jiffies + msecs_to_jiffies(ms);
377 for (;;) {
378 val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
379 if (val < 0)
380 break;
381
382 if (!status && val)
383 break;
384 else if (status && val == status)
385 break;
386
387 if (time_after(jiffies, timeout))
388 return -ETIMEDOUT;
389
390 msleep(1);
391 }
392
393 return val;
394}
395
396static int q6v5proc_reset(struct q6v5 *qproc)
397{
398 u32 val;
399 int ret;
9f058fa2 400 int i;
051fb70f 401
051fb70f 402
9f058fa2
AKD
403 if (qproc->version == MSS_MSM8996) {
404 /* Override the ACC value if required */
405 writel(QDSP6SS_ACC_OVERRIDE_VAL,
406 qproc->reg_base + QDSP6SS_STRAP_ACC);
051fb70f 407
9f058fa2
AKD
408 /* Assert resets, stop core */
409 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
410 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
411 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
412
413 /* BHS require xo cbcr to be enabled */
414 val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
415 val |= 0x1;
416 writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
417
418 /* Read CLKOFF bit to go low indicating CLK is enabled */
419 ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
420 val, !(val & BIT(31)), 1,
421 HALT_CHECK_MAX_LOOPS);
422 if (ret) {
423 dev_err(qproc->dev,
424 "xo cbcr enabling timed out (rc:%d)\n", ret);
425 return ret;
426 }
427 /* Enable power block headswitch and wait for it to stabilize */
428 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
429 val |= QDSP6v56_BHS_ON;
430 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
431 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
432 udelay(1);
433
434 /* Put LDO in bypass mode */
435 val |= QDSP6v56_LDO_BYP;
436 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
437
438 /* Deassert QDSP6 compiler memory clamp */
439 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
440 val &= ~QDSP6v56_CLAMP_QMC_MEM;
441 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
442
443 /* Deassert memory peripheral sleep and L2 memory standby */
444 val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
445 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
446
447 /* Turn on L1, L2, ETB and JU memories 1 at a time */
448 val = readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
449 for (i = 19; i >= 0; i--) {
450 val |= BIT(i);
451 writel(val, qproc->reg_base +
452 QDSP6SS_MEM_PWR_CTL);
453 /*
454 * Read back value to ensure the write is done then
455 * wait for 1us for both memory peripheral and data
456 * array to turn on.
457 */
458 val |= readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
459 udelay(1);
460 }
461 /* Remove word line clamp */
462 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
463 val &= ~QDSP6v56_CLAMP_WL;
464 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
465 } else {
466 /* Assert resets, stop core */
467 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
468 val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
469 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
470
471 /* Enable power block headswitch and wait for it to stabilize */
472 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
473 val |= QDSS_BHS_ON | QDSS_LDO_BYP;
474 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
475 val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
476 udelay(1);
477 /*
478 * Turn on memories. L2 banks should be done individually
479 * to minimize inrush current.
480 */
481 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
482 val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
483 Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
484 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
485 val |= Q6SS_L2DATA_SLP_NRET_N_2;
486 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
487 val |= Q6SS_L2DATA_SLP_NRET_N_1;
488 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
489 val |= Q6SS_L2DATA_SLP_NRET_N_0;
490 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
491 }
051fb70f
BA
492 /* Remove IO clamp */
493 val &= ~Q6SS_CLAMP_IO;
494 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
495
496 /* Bring core out of reset */
497 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
498 val &= ~Q6SS_CORE_ARES;
499 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
500
501 /* Turn on core clock */
502 val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
503 val |= Q6SS_CLK_ENABLE;
504 writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
505
506 /* Start core execution */
507 val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
508 val &= ~Q6SS_STOP_CORE;
509 writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
510
511 /* Wait for PBL status */
512 ret = q6v5_rmb_pbl_wait(qproc, 1000);
513 if (ret == -ETIMEDOUT) {
514 dev_err(qproc->dev, "PBL boot timed out\n");
515 } else if (ret != RMB_PBL_SUCCESS) {
516 dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
517 ret = -EINVAL;
518 } else {
519 ret = 0;
520 }
521
522 return ret;
523}
524
525static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
526 struct regmap *halt_map,
527 u32 offset)
528{
529 unsigned long timeout;
530 unsigned int val;
531 int ret;
532
533 /* Check if we're already idle */
534 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
535 if (!ret && val)
536 return;
537
538 /* Assert halt request */
539 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
540
541 /* Wait for halt */
542 timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
543 for (;;) {
544 ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
545 if (ret || val || time_after(jiffies, timeout))
546 break;
547
548 msleep(1);
549 }
550
551 ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
552 if (ret || !val)
553 dev_err(qproc->dev, "port failed halt\n");
554
555 /* Clear halt request (port will remain halted until reset) */
556 regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
557}
558
559static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
560{
00085f1e 561 unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
051fb70f 562 dma_addr_t phys;
6c5a9dc2
AKD
563 int mdata_perm;
564 int xferop_ret;
051fb70f
BA
565 void *ptr;
566 int ret;
567
00085f1e 568 ptr = dma_alloc_attrs(qproc->dev, fw->size, &phys, GFP_KERNEL, dma_attrs);
051fb70f
BA
569 if (!ptr) {
570 dev_err(qproc->dev, "failed to allocate mdt buffer\n");
571 return -ENOMEM;
572 }
573
574 memcpy(ptr, fw->data, fw->size);
575
6c5a9dc2
AKD
576 /* Hypervisor mapping to access metadata by modem */
577 mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
578 ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
579 true, phys, fw->size);
9f2a4342
BA
580 if (ret) {
581 dev_err(qproc->dev,
582 "assigning Q6 access to metadata failed: %d\n", ret);
1a5d5c59
CJ
583 ret = -EAGAIN;
584 goto free_dma_attrs;
9f2a4342 585 }
6c5a9dc2 586
051fb70f
BA
587 writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
588 writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
589
590 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
591 if (ret == -ETIMEDOUT)
592 dev_err(qproc->dev, "MPSS header authentication timed out\n");
593 else if (ret < 0)
594 dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
595
6c5a9dc2
AKD
596 /* Metadata authentication done, remove modem access */
597 xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
598 false, phys, fw->size);
599 if (xferop_ret)
600 dev_warn(qproc->dev,
601 "mdt buffer not reclaimed system may become unstable\n");
602
1a5d5c59 603free_dma_attrs:
00085f1e 604 dma_free_attrs(qproc->dev, fw->size, ptr, phys, dma_attrs);
051fb70f
BA
605
606 return ret < 0 ? ret : 0;
607}
608
e7fd2522
BA
609static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
610{
611 if (phdr->p_type != PT_LOAD)
612 return false;
613
614 if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
615 return false;
616
617 if (!phdr->p_memsz)
618 return false;
619
620 return true;
621}
622
623static int q6v5_mpss_load(struct q6v5 *qproc)
051fb70f
BA
624{
625 const struct elf32_phdr *phdrs;
626 const struct elf32_phdr *phdr;
e7fd2522
BA
627 const struct firmware *seg_fw;
628 const struct firmware *fw;
051fb70f 629 struct elf32_hdr *ehdr;
e7fd2522 630 phys_addr_t mpss_reloc;
051fb70f 631 phys_addr_t boot_addr;
e7fd2522
BA
632 phys_addr_t min_addr = (phys_addr_t)ULLONG_MAX;
633 phys_addr_t max_addr = 0;
634 bool relocate = false;
635 char seg_name[10];
01625cc5 636 ssize_t offset;
94c90785 637 size_t size = 0;
e7fd2522 638 void *ptr;
051fb70f
BA
639 int ret;
640 int i;
641
e7fd2522
BA
642 ret = request_firmware(&fw, "modem.mdt", qproc->dev);
643 if (ret < 0) {
644 dev_err(qproc->dev, "unable to load modem.mdt\n");
051fb70f
BA
645 return ret;
646 }
647
e7fd2522
BA
648 /* Initialize the RMB validator */
649 writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
650
651 ret = q6v5_mpss_init_image(qproc, fw);
652 if (ret)
653 goto release_firmware;
051fb70f
BA
654
655 ehdr = (struct elf32_hdr *)fw->data;
656 phdrs = (struct elf32_phdr *)(ehdr + 1);
e7fd2522
BA
657
658 for (i = 0; i < ehdr->e_phnum; i++) {
051fb70f
BA
659 phdr = &phdrs[i];
660
e7fd2522 661 if (!q6v5_phdr_valid(phdr))
051fb70f
BA
662 continue;
663
e7fd2522
BA
664 if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
665 relocate = true;
051fb70f 666
e7fd2522
BA
667 if (phdr->p_paddr < min_addr)
668 min_addr = phdr->p_paddr;
669
670 if (phdr->p_paddr + phdr->p_memsz > max_addr)
671 max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
672 }
673
674 mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
94c90785 675 /* Load firmware segments */
e7fd2522
BA
676 for (i = 0; i < ehdr->e_phnum; i++) {
677 phdr = &phdrs[i];
678
679 if (!q6v5_phdr_valid(phdr))
051fb70f
BA
680 continue;
681
e7fd2522
BA
682 offset = phdr->p_paddr - mpss_reloc;
683 if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
684 dev_err(qproc->dev, "segment outside memory range\n");
685 ret = -EINVAL;
686 goto release_firmware;
687 }
688
689 ptr = qproc->mpss_region + offset;
690
691 if (phdr->p_filesz) {
692 snprintf(seg_name, sizeof(seg_name), "modem.b%02d", i);
693 ret = request_firmware(&seg_fw, seg_name, qproc->dev);
694 if (ret) {
695 dev_err(qproc->dev, "failed to load %s\n", seg_name);
696 goto release_firmware;
697 }
698
699 memcpy(ptr, seg_fw->data, seg_fw->size);
700
701 release_firmware(seg_fw);
702 }
703
704 if (phdr->p_memsz > phdr->p_filesz) {
705 memset(ptr + phdr->p_filesz, 0,
706 phdr->p_memsz - phdr->p_filesz);
707 }
051fb70f 708 size += phdr->p_memsz;
051fb70f
BA
709 }
710
6c5a9dc2
AKD
711 /* Transfer ownership of modem ddr region to q6 */
712 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true,
713 qproc->mpss_phys, qproc->mpss_size);
9f2a4342
BA
714 if (ret) {
715 dev_err(qproc->dev,
716 "assigning Q6 access to mpss memory failed: %d\n", ret);
1a5d5c59
CJ
717 ret = -EAGAIN;
718 goto release_firmware;
9f2a4342 719 }
6c5a9dc2 720
94c90785
AKD
721 boot_addr = relocate ? qproc->mpss_phys : min_addr;
722 writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
723 writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
724 writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
725
72beb490
BA
726 ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
727 if (ret == -ETIMEDOUT)
728 dev_err(qproc->dev, "MPSS authentication timed out\n");
729 else if (ret < 0)
730 dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
731
051fb70f
BA
732release_firmware:
733 release_firmware(fw);
734
735 return ret < 0 ? ret : 0;
736}
737
738static int q6v5_start(struct rproc *rproc)
739{
740 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
6c5a9dc2 741 int xfermemop_ret;
051fb70f
BA
742 int ret;
743
19f902b5
AKD
744 ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
745 qproc->proxy_reg_count);
051fb70f 746 if (ret) {
19f902b5 747 dev_err(qproc->dev, "failed to enable proxy supplies\n");
051fb70f
BA
748 return ret;
749 }
750
39b2410b
AKD
751 ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
752 qproc->proxy_clk_count);
753 if (ret) {
754 dev_err(qproc->dev, "failed to enable proxy clocks\n");
19f902b5
AKD
755 goto disable_proxy_reg;
756 }
757
758 ret = q6v5_regulator_enable(qproc, qproc->active_regs,
759 qproc->active_reg_count);
760 if (ret) {
761 dev_err(qproc->dev, "failed to enable supplies\n");
762 goto disable_proxy_clk;
39b2410b 763 }
051fb70f
BA
764 ret = reset_control_deassert(qproc->mss_restart);
765 if (ret) {
766 dev_err(qproc->dev, "failed to deassert mss restart\n");
19f902b5 767 goto disable_vdd;
051fb70f
BA
768 }
769
39b2410b
AKD
770 ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
771 qproc->active_clk_count);
772 if (ret) {
773 dev_err(qproc->dev, "failed to enable clocks\n");
051fb70f 774 goto assert_reset;
39b2410b 775 }
051fb70f 776
6c5a9dc2 777 /* Assign MBA image access in DDR to q6 */
531e8ad3
SS
778 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
779 qproc->mba_phys, qproc->mba_size);
780 if (ret) {
9f2a4342 781 dev_err(qproc->dev,
531e8ad3 782 "assigning Q6 access to mba memory failed: %d\n", ret);
6c5a9dc2 783 goto disable_active_clks;
9f2a4342 784 }
6c5a9dc2 785
051fb70f
BA
786 writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
787
788 ret = q6v5proc_reset(qproc);
789 if (ret)
6c5a9dc2 790 goto reclaim_mba;
051fb70f
BA
791
792 ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
793 if (ret == -ETIMEDOUT) {
794 dev_err(qproc->dev, "MBA boot timed out\n");
795 goto halt_axi_ports;
796 } else if (ret != RMB_MBA_XPU_UNLOCKED &&
797 ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
798 dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
799 ret = -EINVAL;
800 goto halt_axi_ports;
801 }
802
803 dev_info(qproc->dev, "MBA booted, loading mpss\n");
804
805 ret = q6v5_mpss_load(qproc);
806 if (ret)
6c5a9dc2 807 goto reclaim_mpss;
051fb70f
BA
808
809 ret = wait_for_completion_timeout(&qproc->start_done,
810 msecs_to_jiffies(5000));
811 if (ret == 0) {
812 dev_err(qproc->dev, "start timed out\n");
813 ret = -ETIMEDOUT;
6c5a9dc2 814 goto reclaim_mpss;
051fb70f
BA
815 }
816
6c5a9dc2
AKD
817 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
818 qproc->mba_phys,
819 qproc->mba_size);
820 if (xfermemop_ret)
821 dev_err(qproc->dev,
822 "Failed to reclaim mba buffer system may become unstable\n");
051fb70f
BA
823 qproc->running = true;
824
39b2410b
AKD
825 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
826 qproc->proxy_clk_count);
19f902b5
AKD
827 q6v5_regulator_disable(qproc, qproc->proxy_regs,
828 qproc->proxy_reg_count);
051fb70f
BA
829
830 return 0;
831
6c5a9dc2
AKD
832reclaim_mpss:
833 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
834 false, qproc->mpss_phys,
835 qproc->mpss_size);
836 WARN_ON(xfermemop_ret);
837
051fb70f
BA
838halt_axi_ports:
839 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
840 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
841 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
6c5a9dc2
AKD
842
843reclaim_mba:
844 xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
845 qproc->mba_phys,
846 qproc->mba_size);
847 if (xfermemop_ret) {
848 dev_err(qproc->dev,
849 "Failed to reclaim mba buffer, system may become unstable\n");
850 }
851
852disable_active_clks:
39b2410b
AKD
853 q6v5_clk_disable(qproc->dev, qproc->active_clks,
854 qproc->active_clk_count);
6c5a9dc2 855
051fb70f
BA
856assert_reset:
857 reset_control_assert(qproc->mss_restart);
19f902b5
AKD
858disable_vdd:
859 q6v5_regulator_disable(qproc, qproc->active_regs,
860 qproc->active_reg_count);
39b2410b
AKD
861disable_proxy_clk:
862 q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
863 qproc->proxy_clk_count);
19f902b5
AKD
864disable_proxy_reg:
865 q6v5_regulator_disable(qproc, qproc->proxy_regs,
866 qproc->proxy_reg_count);
051fb70f
BA
867
868 return ret;
869}
870
871static int q6v5_stop(struct rproc *rproc)
872{
873 struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
874 int ret;
6c5a9dc2 875 u32 val;
051fb70f
BA
876
877 qproc->running = false;
878
879 qcom_smem_state_update_bits(qproc->state,
880 BIT(qproc->stop_bit), BIT(qproc->stop_bit));
881
882 ret = wait_for_completion_timeout(&qproc->stop_done,
883 msecs_to_jiffies(5000));
884 if (ret == 0)
885 dev_err(qproc->dev, "timed out on wait\n");
886
887 qcom_smem_state_update_bits(qproc->state, BIT(qproc->stop_bit), 0);
888
889 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
890 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
891 q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
9f058fa2
AKD
892 if (qproc->version == MSS_MSM8996) {
893 /*
894 * To avoid high MX current during LPASS/MSS restart.
895 */
896 val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
897 val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
898 QDSP6v56_CLAMP_QMC_MEM;
899 writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
900 }
901
051fb70f 902
6c5a9dc2
AKD
903 ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false,
904 qproc->mpss_phys, qproc->mpss_size);
905 WARN_ON(ret);
906
051fb70f 907 reset_control_assert(qproc->mss_restart);
39b2410b
AKD
908 q6v5_clk_disable(qproc->dev, qproc->active_clks,
909 qproc->active_clk_count);
19f902b5
AKD
910 q6v5_regulator_disable(qproc, qproc->active_regs,
911 qproc->active_reg_count);
051fb70f
BA
912
913 return 0;
914}
915
916static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
917{
918 struct q6v5 *qproc = rproc->priv;
919 int offset;
920
921 offset = da - qproc->mpss_reloc;
922 if (offset < 0 || offset + len > qproc->mpss_size)
923 return NULL;
924
925 return qproc->mpss_region + offset;
926}
927
928static const struct rproc_ops q6v5_ops = {
929 .start = q6v5_start,
930 .stop = q6v5_stop,
931 .da_to_va = q6v5_da_to_va,
932};
933
934static irqreturn_t q6v5_wdog_interrupt(int irq, void *dev)
935{
936 struct q6v5 *qproc = dev;
937 size_t len;
938 char *msg;
939
940 /* Sometimes the stop triggers a watchdog rather than a stop-ack */
941 if (!qproc->running) {
942 complete(&qproc->stop_done);
943 return IRQ_HANDLED;
944 }
945
946 msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
947 if (!IS_ERR(msg) && len > 0 && msg[0])
948 dev_err(qproc->dev, "watchdog received: %s\n", msg);
949 else
950 dev_err(qproc->dev, "watchdog without message\n");
951
952 rproc_report_crash(qproc->rproc, RPROC_WATCHDOG);
953
954 if (!IS_ERR(msg))
955 msg[0] = '\0';
956
957 return IRQ_HANDLED;
958}
959
960static irqreturn_t q6v5_fatal_interrupt(int irq, void *dev)
961{
962 struct q6v5 *qproc = dev;
963 size_t len;
964 char *msg;
965
966 msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
967 if (!IS_ERR(msg) && len > 0 && msg[0])
968 dev_err(qproc->dev, "fatal error received: %s\n", msg);
969 else
970 dev_err(qproc->dev, "fatal error without message\n");
971
972 rproc_report_crash(qproc->rproc, RPROC_FATAL_ERROR);
973
974 if (!IS_ERR(msg))
975 msg[0] = '\0';
976
977 return IRQ_HANDLED;
978}
979
980static irqreturn_t q6v5_handover_interrupt(int irq, void *dev)
981{
982 struct q6v5 *qproc = dev;
983
984 complete(&qproc->start_done);
985 return IRQ_HANDLED;
986}
987
988static irqreturn_t q6v5_stop_ack_interrupt(int irq, void *dev)
989{
990 struct q6v5 *qproc = dev;
991
992 complete(&qproc->stop_done);
993 return IRQ_HANDLED;
994}
995
996static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
997{
998 struct of_phandle_args args;
999 struct resource *res;
1000 int ret;
1001
1002 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
1003 qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
b1653f23 1004 if (IS_ERR(qproc->reg_base))
051fb70f 1005 return PTR_ERR(qproc->reg_base);
051fb70f
BA
1006
1007 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
1008 qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
b1653f23 1009 if (IS_ERR(qproc->rmb_base))
051fb70f 1010 return PTR_ERR(qproc->rmb_base);
051fb70f
BA
1011
1012 ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
1013 "qcom,halt-regs", 3, 0, &args);
1014 if (ret < 0) {
1015 dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
1016 return -EINVAL;
1017 }
1018
1019 qproc->halt_map = syscon_node_to_regmap(args.np);
1020 of_node_put(args.np);
1021 if (IS_ERR(qproc->halt_map))
1022 return PTR_ERR(qproc->halt_map);
1023
1024 qproc->halt_q6 = args.args[0];
1025 qproc->halt_modem = args.args[1];
1026 qproc->halt_nc = args.args[2];
1027
1028 return 0;
1029}
1030
39b2410b
AKD
1031static int q6v5_init_clocks(struct device *dev, struct clk **clks,
1032 char **clk_names)
051fb70f 1033{
39b2410b 1034 int i;
051fb70f 1035
39b2410b
AKD
1036 if (!clk_names)
1037 return 0;
1038
1039 for (i = 0; clk_names[i]; i++) {
1040 clks[i] = devm_clk_get(dev, clk_names[i]);
1041 if (IS_ERR(clks[i])) {
1042 int rc = PTR_ERR(clks[i]);
051fb70f 1043
39b2410b
AKD
1044 if (rc != -EPROBE_DEFER)
1045 dev_err(dev, "Failed to get %s clock\n",
1046 clk_names[i]);
1047 return rc;
1048 }
051fb70f
BA
1049 }
1050
39b2410b 1051 return i;
051fb70f
BA
1052}
1053
1054static int q6v5_init_reset(struct q6v5 *qproc)
1055{
5acbf7e5
PZ
1056 qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
1057 NULL);
051fb70f
BA
1058 if (IS_ERR(qproc->mss_restart)) {
1059 dev_err(qproc->dev, "failed to acquire mss restart\n");
1060 return PTR_ERR(qproc->mss_restart);
1061 }
1062
1063 return 0;
1064}
1065
1066static int q6v5_request_irq(struct q6v5 *qproc,
1067 struct platform_device *pdev,
1068 const char *name,
1069 irq_handler_t thread_fn)
1070{
1071 int ret;
1072
1073 ret = platform_get_irq_byname(pdev, name);
1074 if (ret < 0) {
1075 dev_err(&pdev->dev, "no %s IRQ defined\n", name);
1076 return ret;
1077 }
1078
1079 ret = devm_request_threaded_irq(&pdev->dev, ret,
1080 NULL, thread_fn,
1081 IRQF_TRIGGER_RISING | IRQF_ONESHOT,
1082 "q6v5", qproc);
1083 if (ret)
1084 dev_err(&pdev->dev, "request %s IRQ failed\n", name);
1085
1086 return ret;
1087}
1088
1089static int q6v5_alloc_memory_region(struct q6v5 *qproc)
1090{
1091 struct device_node *child;
1092 struct device_node *node;
1093 struct resource r;
1094 int ret;
1095
1096 child = of_get_child_by_name(qproc->dev->of_node, "mba");
1097 node = of_parse_phandle(child, "memory-region", 0);
1098 ret = of_address_to_resource(node, 0, &r);
1099 if (ret) {
1100 dev_err(qproc->dev, "unable to resolve mba region\n");
1101 return ret;
1102 }
45c72abf 1103 of_node_put(node);
051fb70f
BA
1104
1105 qproc->mba_phys = r.start;
1106 qproc->mba_size = resource_size(&r);
1107 qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
1108 if (!qproc->mba_region) {
1109 dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
1110 &r.start, qproc->mba_size);
1111 return -EBUSY;
1112 }
1113
1114 child = of_get_child_by_name(qproc->dev->of_node, "mpss");
1115 node = of_parse_phandle(child, "memory-region", 0);
1116 ret = of_address_to_resource(node, 0, &r);
1117 if (ret) {
1118 dev_err(qproc->dev, "unable to resolve mpss region\n");
1119 return ret;
1120 }
45c72abf 1121 of_node_put(node);
051fb70f
BA
1122
1123 qproc->mpss_phys = qproc->mpss_reloc = r.start;
1124 qproc->mpss_size = resource_size(&r);
1125 qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
1126 if (!qproc->mpss_region) {
1127 dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
1128 &r.start, qproc->mpss_size);
1129 return -EBUSY;
1130 }
1131
1132 return 0;
1133}
1134
1135static int q6v5_probe(struct platform_device *pdev)
1136{
7a8ffe1f 1137 const struct rproc_hexagon_res *desc;
051fb70f
BA
1138 struct q6v5 *qproc;
1139 struct rproc *rproc;
1140 int ret;
1141
7a8ffe1f
AKD
1142 desc = of_device_get_match_data(&pdev->dev);
1143 if (!desc)
1144 return -EINVAL;
1145
051fb70f 1146 rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
7a8ffe1f 1147 desc->hexagon_mba_image, sizeof(*qproc));
051fb70f
BA
1148 if (!rproc) {
1149 dev_err(&pdev->dev, "failed to allocate rproc\n");
1150 return -ENOMEM;
1151 }
1152
1153 rproc->fw_ops = &q6v5_fw_ops;
1154
1155 qproc = (struct q6v5 *)rproc->priv;
1156 qproc->dev = &pdev->dev;
1157 qproc->rproc = rproc;
1158 platform_set_drvdata(pdev, qproc);
1159
1160 init_completion(&qproc->start_done);
1161 init_completion(&qproc->stop_done);
1162
1163 ret = q6v5_init_mem(qproc, pdev);
1164 if (ret)
1165 goto free_rproc;
1166
1167 ret = q6v5_alloc_memory_region(qproc);
1168 if (ret)
1169 goto free_rproc;
1170
39b2410b
AKD
1171 ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
1172 desc->proxy_clk_names);
1173 if (ret < 0) {
1174 dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
051fb70f 1175 goto free_rproc;
39b2410b
AKD
1176 }
1177 qproc->proxy_clk_count = ret;
1178
1179 ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
1180 desc->active_clk_names);
1181 if (ret < 0) {
1182 dev_err(&pdev->dev, "Failed to get active clocks.\n");
1183 goto free_rproc;
1184 }
1185 qproc->active_clk_count = ret;
051fb70f 1186
19f902b5
AKD
1187 ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
1188 desc->proxy_supply);
1189 if (ret < 0) {
1190 dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
051fb70f 1191 goto free_rproc;
19f902b5
AKD
1192 }
1193 qproc->proxy_reg_count = ret;
1194
1195 ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
1196 desc->active_supply);
1197 if (ret < 0) {
1198 dev_err(&pdev->dev, "Failed to get active regulators.\n");
1199 goto free_rproc;
1200 }
1201 qproc->active_reg_count = ret;
051fb70f
BA
1202
1203 ret = q6v5_init_reset(qproc);
1204 if (ret)
1205 goto free_rproc;
1206
9f058fa2 1207 qproc->version = desc->version;
6c5a9dc2 1208 qproc->need_mem_protection = desc->need_mem_protection;
051fb70f
BA
1209 ret = q6v5_request_irq(qproc, pdev, "wdog", q6v5_wdog_interrupt);
1210 if (ret < 0)
1211 goto free_rproc;
1212
1213 ret = q6v5_request_irq(qproc, pdev, "fatal", q6v5_fatal_interrupt);
1214 if (ret < 0)
1215 goto free_rproc;
1216
1217 ret = q6v5_request_irq(qproc, pdev, "handover", q6v5_handover_interrupt);
1218 if (ret < 0)
1219 goto free_rproc;
1220
1221 ret = q6v5_request_irq(qproc, pdev, "stop-ack", q6v5_stop_ack_interrupt);
1222 if (ret < 0)
1223 goto free_rproc;
1224
1225 qproc->state = qcom_smem_state_get(&pdev->dev, "stop", &qproc->stop_bit);
4e968d9e
WY
1226 if (IS_ERR(qproc->state)) {
1227 ret = PTR_ERR(qproc->state);
051fb70f 1228 goto free_rproc;
4e968d9e 1229 }
6c5a9dc2
AKD
1230 qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
1231 qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
4b48921a 1232 qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
1e140df0 1233 qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
4b48921a 1234
051fb70f
BA
1235 ret = rproc_add(rproc);
1236 if (ret)
1237 goto free_rproc;
1238
1239 return 0;
1240
1241free_rproc:
433c0e04 1242 rproc_free(rproc);
051fb70f
BA
1243
1244 return ret;
1245}
1246
1247static int q6v5_remove(struct platform_device *pdev)
1248{
1249 struct q6v5 *qproc = platform_get_drvdata(pdev);
1250
1251 rproc_del(qproc->rproc);
4b48921a
BA
1252
1253 qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
1e140df0 1254 qcom_remove_ssr_subdev(qproc->rproc, &qproc->ssr_subdev);
433c0e04 1255 rproc_free(qproc->rproc);
051fb70f
BA
1256
1257 return 0;
1258}
1259
9f058fa2
AKD
1260static const struct rproc_hexagon_res msm8996_mss = {
1261 .hexagon_mba_image = "mba.mbn",
1262 .proxy_clk_names = (char*[]){
1263 "xo",
1264 "pnoc",
1265 NULL
1266 },
1267 .active_clk_names = (char*[]){
1268 "iface",
1269 "bus",
1270 "mem",
1271 "gpll0_mss_clk",
1272 NULL
1273 },
1274 .need_mem_protection = true,
1275 .version = MSS_MSM8996,
1276};
1277
7a8ffe1f
AKD
1278static const struct rproc_hexagon_res msm8916_mss = {
1279 .hexagon_mba_image = "mba.mbn",
19f902b5
AKD
1280 .proxy_supply = (struct qcom_mss_reg_res[]) {
1281 {
1282 .supply = "mx",
1283 .uV = 1050000,
1284 },
1285 {
1286 .supply = "cx",
1287 .uA = 100000,
1288 },
1289 {
1290 .supply = "pll",
1291 .uA = 100000,
1292 },
1293 {}
1294 },
39b2410b
AKD
1295 .proxy_clk_names = (char*[]){
1296 "xo",
1297 NULL
1298 },
1299 .active_clk_names = (char*[]){
1300 "iface",
1301 "bus",
1302 "mem",
1303 NULL
1304 },
6c5a9dc2 1305 .need_mem_protection = false,
9f058fa2 1306 .version = MSS_MSM8916,
7a8ffe1f
AKD
1307};
1308
1309static const struct rproc_hexagon_res msm8974_mss = {
1310 .hexagon_mba_image = "mba.b00",
19f902b5
AKD
1311 .proxy_supply = (struct qcom_mss_reg_res[]) {
1312 {
1313 .supply = "mx",
1314 .uV = 1050000,
1315 },
1316 {
1317 .supply = "cx",
1318 .uA = 100000,
1319 },
1320 {
1321 .supply = "pll",
1322 .uA = 100000,
1323 },
1324 {}
1325 },
1326 .active_supply = (struct qcom_mss_reg_res[]) {
1327 {
1328 .supply = "mss",
1329 .uV = 1050000,
1330 .uA = 100000,
1331 },
1332 {}
1333 },
39b2410b
AKD
1334 .proxy_clk_names = (char*[]){
1335 "xo",
1336 NULL
1337 },
1338 .active_clk_names = (char*[]){
1339 "iface",
1340 "bus",
1341 "mem",
1342 NULL
1343 },
6c5a9dc2 1344 .need_mem_protection = false,
9f058fa2 1345 .version = MSS_MSM8974,
7a8ffe1f
AKD
1346};
1347
051fb70f 1348static const struct of_device_id q6v5_of_match[] = {
7a8ffe1f
AKD
1349 { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
1350 { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
1351 { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
9f058fa2 1352 { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
051fb70f
BA
1353 { },
1354};
3227c876 1355MODULE_DEVICE_TABLE(of, q6v5_of_match);
051fb70f
BA
1356
1357static struct platform_driver q6v5_driver = {
1358 .probe = q6v5_probe,
1359 .remove = q6v5_remove,
1360 .driver = {
1361 .name = "qcom-q6v5-pil",
1362 .of_match_table = q6v5_of_match,
1363 },
1364};
1365module_platform_driver(q6v5_driver);
1366
1367MODULE_DESCRIPTION("Peripheral Image Loader for Hexagon");
1368MODULE_LICENSE("GPL v2");