]>
Commit | Line | Data |
---|---|---|
81c22ad0 PZ |
1 | /* |
2 | * Simple Reset Controller Driver | |
3 | * | |
4 | * Copyright (C) 2017 Pengutronix, Philipp Zabel <kernel@pengutronix.de> | |
5 | * | |
6 | * Based on Allwinner SoCs Reset Controller driver | |
7 | * | |
8 | * Copyright 2013 Maxime Ripard | |
9 | * | |
10 | * Maxime Ripard <maxime.ripard@free-electrons.com> | |
11 | * | |
12 | * This program is free software; you can redistribute it and/or modify | |
13 | * it under the terms of the GNU General Public License as published by | |
14 | * the Free Software Foundation; either version 2 of the License, or | |
15 | * (at your option) any later version. | |
16 | */ | |
17 | ||
18 | #include <linux/device.h> | |
19 | #include <linux/err.h> | |
20 | #include <linux/io.h> | |
21 | #include <linux/of.h> | |
22 | #include <linux/of_device.h> | |
23 | #include <linux/platform_device.h> | |
24 | #include <linux/reset-controller.h> | |
25 | #include <linux/spinlock.h> | |
26 | ||
27 | #include "reset-simple.h" | |
28 | ||
29 | static inline struct reset_simple_data * | |
30 | to_reset_simple_data(struct reset_controller_dev *rcdev) | |
31 | { | |
32 | return container_of(rcdev, struct reset_simple_data, rcdev); | |
33 | } | |
34 | ||
35 | static int reset_simple_update(struct reset_controller_dev *rcdev, | |
36 | unsigned long id, bool assert) | |
37 | { | |
38 | struct reset_simple_data *data = to_reset_simple_data(rcdev); | |
39 | int reg_width = sizeof(u32); | |
40 | int bank = id / (reg_width * BITS_PER_BYTE); | |
41 | int offset = id % (reg_width * BITS_PER_BYTE); | |
42 | unsigned long flags; | |
43 | u32 reg; | |
44 | ||
45 | spin_lock_irqsave(&data->lock, flags); | |
46 | ||
47 | reg = readl(data->membase + (bank * reg_width)); | |
48 | if (assert ^ data->active_low) | |
49 | reg |= BIT(offset); | |
50 | else | |
51 | reg &= ~BIT(offset); | |
52 | writel(reg, data->membase + (bank * reg_width)); | |
53 | ||
54 | spin_unlock_irqrestore(&data->lock, flags); | |
55 | ||
56 | return 0; | |
57 | } | |
58 | ||
59 | static int reset_simple_assert(struct reset_controller_dev *rcdev, | |
60 | unsigned long id) | |
61 | { | |
62 | return reset_simple_update(rcdev, id, true); | |
63 | } | |
64 | ||
65 | static int reset_simple_deassert(struct reset_controller_dev *rcdev, | |
66 | unsigned long id) | |
67 | { | |
68 | return reset_simple_update(rcdev, id, false); | |
69 | } | |
70 | ||
adf20d7c PZ |
71 | static int reset_simple_status(struct reset_controller_dev *rcdev, |
72 | unsigned long id) | |
73 | { | |
74 | struct reset_simple_data *data = to_reset_simple_data(rcdev); | |
75 | int reg_width = sizeof(u32); | |
76 | int bank = id / (reg_width * BITS_PER_BYTE); | |
77 | int offset = id % (reg_width * BITS_PER_BYTE); | |
78 | u32 reg; | |
79 | ||
80 | reg = readl(data->membase + (bank * reg_width)); | |
81 | ||
82 | return !(reg & BIT(offset)) ^ !data->status_active_low; | |
83 | } | |
84 | ||
81c22ad0 PZ |
85 | const struct reset_control_ops reset_simple_ops = { |
86 | .assert = reset_simple_assert, | |
87 | .deassert = reset_simple_deassert, | |
adf20d7c | 88 | .status = reset_simple_status, |
81c22ad0 | 89 | }; |
9ad39ab2 | 90 | EXPORT_SYMBOL_GPL(reset_simple_ops); |
81c22ad0 PZ |
91 | |
92 | /** | |
93 | * struct reset_simple_devdata - simple reset controller properties | |
adf20d7c PZ |
94 | * @reg_offset: offset between base address and first reset register. |
95 | * @nr_resets: number of resets. If not set, default to resource size in bits. | |
81c22ad0 PZ |
96 | * @active_low: if true, bits are cleared to assert the reset. Otherwise, bits |
97 | * are set to assert the reset. | |
adf20d7c PZ |
98 | * @status_active_low: if true, bits read back as cleared while the reset is |
99 | * asserted. Otherwise, bits read back as set while the | |
100 | * reset is asserted. | |
81c22ad0 PZ |
101 | */ |
102 | struct reset_simple_devdata { | |
adf20d7c PZ |
103 | u32 reg_offset; |
104 | u32 nr_resets; | |
81c22ad0 | 105 | bool active_low; |
adf20d7c PZ |
106 | bool status_active_low; |
107 | }; | |
108 | ||
109 | #define SOCFPGA_NR_BANKS 8 | |
110 | ||
111 | static const struct reset_simple_devdata reset_simple_socfpga = { | |
b3ca9888 | 112 | .reg_offset = 0x20, |
adf20d7c PZ |
113 | .nr_resets = SOCFPGA_NR_BANKS * 32, |
114 | .status_active_low = true, | |
81c22ad0 PZ |
115 | }; |
116 | ||
117 | static const struct reset_simple_devdata reset_simple_active_low = { | |
118 | .active_low = true, | |
adf20d7c | 119 | .status_active_low = true, |
81c22ad0 PZ |
120 | }; |
121 | ||
122 | static const struct of_device_id reset_simple_dt_ids[] = { | |
b3ca9888 DN |
123 | { .compatible = "altr,stratix10-rst-mgr", |
124 | .data = &reset_simple_socfpga }, | |
0af8a137 | 125 | { .compatible = "st,stm32-rcc", }, |
81c22ad0 PZ |
126 | { .compatible = "allwinner,sun6i-a31-clock-reset", |
127 | .data = &reset_simple_active_low }, | |
f0e0ada6 PZ |
128 | { .compatible = "zte,zx296718-reset", |
129 | .data = &reset_simple_active_low }, | |
1d7592f8 JS |
130 | { .compatible = "aspeed,ast2400-lpc-reset" }, |
131 | { .compatible = "aspeed,ast2500-lpc-reset" }, | |
81c22ad0 PZ |
132 | { /* sentinel */ }, |
133 | }; | |
134 | ||
135 | static int reset_simple_probe(struct platform_device *pdev) | |
136 | { | |
137 | struct device *dev = &pdev->dev; | |
138 | const struct reset_simple_devdata *devdata; | |
139 | struct reset_simple_data *data; | |
140 | void __iomem *membase; | |
141 | struct resource *res; | |
adf20d7c | 142 | u32 reg_offset = 0; |
81c22ad0 PZ |
143 | |
144 | devdata = of_device_get_match_data(dev); | |
145 | ||
146 | data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); | |
147 | if (!data) | |
148 | return -ENOMEM; | |
149 | ||
150 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
151 | membase = devm_ioremap_resource(dev, res); | |
152 | if (IS_ERR(membase)) | |
153 | return PTR_ERR(membase); | |
154 | ||
155 | spin_lock_init(&data->lock); | |
156 | data->membase = membase; | |
157 | data->rcdev.owner = THIS_MODULE; | |
158 | data->rcdev.nr_resets = resource_size(res) * BITS_PER_BYTE; | |
159 | data->rcdev.ops = &reset_simple_ops; | |
160 | data->rcdev.of_node = dev->of_node; | |
161 | ||
adf20d7c PZ |
162 | if (devdata) { |
163 | reg_offset = devdata->reg_offset; | |
164 | if (devdata->nr_resets) | |
165 | data->rcdev.nr_resets = devdata->nr_resets; | |
81c22ad0 | 166 | data->active_low = devdata->active_low; |
adf20d7c PZ |
167 | data->status_active_low = devdata->status_active_low; |
168 | } | |
169 | ||
adf20d7c | 170 | data->membase += reg_offset; |
81c22ad0 PZ |
171 | |
172 | return devm_reset_controller_register(dev, &data->rcdev); | |
173 | } | |
174 | ||
175 | static struct platform_driver reset_simple_driver = { | |
176 | .probe = reset_simple_probe, | |
177 | .driver = { | |
178 | .name = "simple-reset", | |
179 | .of_match_table = reset_simple_dt_ids, | |
180 | }, | |
181 | }; | |
182 | builtin_platform_driver(reset_simple_driver); |