]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/NCR5380.h
ncr5380: Implement new eh_abort_handler
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / NCR5380.h
CommitLineData
1da177e4
LT
1/*
2 * NCR 5380 defines
3 *
4 * Copyright 1993, Drew Eckhardt
5 * Visionary Computing
6 * (Unix consulting and custom programming)
7 * drew@colorado.edu
8 * +1 (303) 666-5836
9 *
1da177e4
LT
10 * For more information, please consult
11 *
12 * NCR 5380 Family
13 * SCSI Protocol Controller
14 * Databook
15 * NCR Microelectronics
16 * 1635 Aeroplaza Drive
17 * Colorado Springs, CO 80916
18 * 1+ (719) 578-3400
19 * 1+ (800) 334-5454
20 */
21
1da177e4
LT
22#ifndef NCR5380_H
23#define NCR5380_H
24
161c0059 25#include <linux/delay.h>
1da177e4 26#include <linux/interrupt.h>
32b26a10 27#include <linux/list.h>
161c0059
FT
28#include <linux/workqueue.h>
29#include <scsi/scsi_dbg.h>
28424d3a 30#include <scsi/scsi_eh.h>
161c0059 31#include <scsi/scsi_transport_spi.h>
28424d3a 32
1da177e4
LT
33#define NDEBUG_ARBITRATION 0x1
34#define NDEBUG_AUTOSENSE 0x2
35#define NDEBUG_DMA 0x4
36#define NDEBUG_HANDSHAKE 0x8
37#define NDEBUG_INFORMATION 0x10
38#define NDEBUG_INIT 0x20
39#define NDEBUG_INTR 0x40
40#define NDEBUG_LINKED 0x80
41#define NDEBUG_MAIN 0x100
42#define NDEBUG_NO_DATAOUT 0x200
43#define NDEBUG_NO_WRITE 0x400
44#define NDEBUG_PIO 0x800
45#define NDEBUG_PSEUDO_DMA 0x1000
46#define NDEBUG_QUEUES 0x2000
47#define NDEBUG_RESELECTION 0x4000
48#define NDEBUG_SELECTION 0x8000
49#define NDEBUG_USLEEP 0x10000
50#define NDEBUG_LAST_BYTE_SENT 0x20000
51#define NDEBUG_RESTART_SELECT 0x40000
52#define NDEBUG_EXTENDED 0x80000
53#define NDEBUG_C400_PREAD 0x100000
54#define NDEBUG_C400_PWRITE 0x200000
55#define NDEBUG_LISTS 0x400000
9829e528
FT
56#define NDEBUG_ABORT 0x800000
57#define NDEBUG_TAGS 0x1000000
58#define NDEBUG_MERGING 0x2000000
1da177e4
LT
59
60#define NDEBUG_ANY 0xFFFFFFFFUL
61
62/*
63 * The contents of the OUTPUT DATA register are asserted on the bus when
64 * either arbitration is occurring or the phase-indicating signals (
65 * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
66 * bit in the INITIATOR COMMAND register is set.
67 */
68
69#define OUTPUT_DATA_REG 0 /* wo DATA lines on SCSI bus */
70#define CURRENT_SCSI_DATA_REG 0 /* ro same */
71
72#define INITIATOR_COMMAND_REG 1 /* rw */
73#define ICR_ASSERT_RST 0x80 /* rw Set to assert RST */
74#define ICR_ARBITRATION_PROGRESS 0x40 /* ro Indicates arbitration complete */
75#define ICR_TRI_STATE 0x40 /* wo Set to tri-state drivers */
76#define ICR_ARBITRATION_LOST 0x20 /* ro Indicates arbitration lost */
77#define ICR_DIFF_ENABLE 0x20 /* wo Set to enable diff. drivers */
78#define ICR_ASSERT_ACK 0x10 /* rw ini Set to assert ACK */
79#define ICR_ASSERT_BSY 0x08 /* rw Set to assert BSY */
80#define ICR_ASSERT_SEL 0x04 /* rw Set to assert SEL */
81#define ICR_ASSERT_ATN 0x02 /* rw Set to assert ATN */
82#define ICR_ASSERT_DATA 0x01 /* rw SCSI_DATA_REG is asserted */
83
84#ifdef DIFFERENTIAL
85#define ICR_BASE ICR_DIFF_ENABLE
86#else
87#define ICR_BASE 0
88#endif
89
90#define MODE_REG 2
91/*
92 * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the
93 * transfer, causing the chip to hog the bus. You probably don't want
94 * this.
95 */
96#define MR_BLOCK_DMA_MODE 0x80 /* rw block mode DMA */
97#define MR_TARGET 0x40 /* rw target mode */
98#define MR_ENABLE_PAR_CHECK 0x20 /* rw enable parity checking */
99#define MR_ENABLE_PAR_INTR 0x10 /* rw enable bad parity interrupt */
100#define MR_ENABLE_EOP_INTR 0x08 /* rw enable eop interrupt */
101#define MR_MONITOR_BSY 0x04 /* rw enable int on unexpected bsy fail */
102#define MR_DMA_MODE 0x02 /* rw DMA / pseudo DMA mode */
103#define MR_ARBITRATE 0x01 /* rw start arbitration */
104
105#ifdef PARITY
106#define MR_BASE MR_ENABLE_PAR_CHECK
107#else
108#define MR_BASE 0
109#endif
110
111#define TARGET_COMMAND_REG 3
112#define TCR_LAST_BYTE_SENT 0x80 /* ro DMA done */
113#define TCR_ASSERT_REQ 0x08 /* tgt rw assert REQ */
114#define TCR_ASSERT_MSG 0x04 /* tgt rw assert MSG */
115#define TCR_ASSERT_CD 0x02 /* tgt rw assert CD */
116#define TCR_ASSERT_IO 0x01 /* tgt rw assert IO */
117
118#define STATUS_REG 4 /* ro */
119/*
120 * Note : a set bit indicates an active signal, driven by us or another
121 * device.
122 */
123#define SR_RST 0x80
124#define SR_BSY 0x40
125#define SR_REQ 0x20
126#define SR_MSG 0x10
127#define SR_CD 0x08
128#define SR_IO 0x04
129#define SR_SEL 0x02
130#define SR_DBP 0x01
131
132/*
133 * Setting a bit in this register will cause an interrupt to be generated when
134 * BSY is false and SEL true and this bit is asserted on the bus.
135 */
136#define SELECT_ENABLE_REG 4 /* wo */
137
138#define BUS_AND_STATUS_REG 5 /* ro */
139#define BASR_END_DMA_TRANSFER 0x80 /* ro set on end of transfer */
140#define BASR_DRQ 0x40 /* ro mirror of DRQ pin */
141#define BASR_PARITY_ERROR 0x20 /* ro parity error detected */
142#define BASR_IRQ 0x10 /* ro mirror of IRQ pin */
143#define BASR_PHASE_MATCH 0x08 /* ro Set when MSG CD IO match TCR */
144#define BASR_BUSY_ERROR 0x04 /* ro Unexpected change to inactive state */
145#define BASR_ATN 0x02 /* ro BUS status */
146#define BASR_ACK 0x01 /* ro BUS status */
147
148/* Write any value to this register to start a DMA send */
149#define START_DMA_SEND_REG 5 /* wo */
150
151/*
152 * Used in DMA transfer mode, data is latched from the SCSI bus on
153 * the falling edge of REQ (ini) or ACK (tgt)
154 */
155#define INPUT_DATA_REG 6 /* ro */
156
157/* Write any value to this register to start a DMA receive */
158#define START_DMA_TARGET_RECEIVE_REG 6 /* wo */
159
160/* Read this register to clear interrupt conditions */
161#define RESET_PARITY_INTERRUPT_REG 7 /* ro */
162
163/* Write any value to this register to start an ini mode DMA receive */
164#define START_DMA_INITIATOR_RECEIVE_REG 7 /* wo */
165
166#define C400_CONTROL_STATUS_REG NCR53C400_register_offset-8 /* rw */
167
168#define CSR_RESET 0x80 /* wo Resets 53c400 */
169#define CSR_53C80_REG 0x80 /* ro 5380 registers busy */
170#define CSR_TRANS_DIR 0x40 /* rw Data transfer direction */
171#define CSR_SCSI_BUFF_INTR 0x20 /* rw Enable int on transfer ready */
172#define CSR_53C80_INTR 0x10 /* rw Enable 53c80 interrupts */
173#define CSR_SHARED_INTR 0x08 /* rw Interrupt sharing */
174#define CSR_HOST_BUF_NOT_RDY 0x04 /* ro Is Host buffer ready */
175#define CSR_SCSI_BUF_RDY 0x02 /* ro SCSI buffer read */
176#define CSR_GATED_53C80_IRQ 0x01 /* ro Last block xferred */
177
178#if 0
179#define CSR_BASE CSR_SCSI_BUFF_INTR | CSR_53C80_INTR
180#else
181#define CSR_BASE CSR_53C80_INTR
182#endif
183
184/* Number of 128-byte blocks to be transferred */
185#define C400_BLOCK_COUNTER_REG NCR53C400_register_offset-7 /* rw */
186
187/* Resume transfer after disconnect */
188#define C400_RESUME_TRANSFER_REG NCR53C400_register_offset-6 /* wo */
189
190/* Access to host buffer stack */
191#define C400_HOST_BUFFER NCR53C400_register_offset-4 /* rw */
192
193
194/* Note : PHASE_* macros are based on the values of the STATUS register */
195#define PHASE_MASK (SR_MSG | SR_CD | SR_IO)
196
197#define PHASE_DATAOUT 0
198#define PHASE_DATAIN SR_IO
199#define PHASE_CMDOUT SR_CD
200#define PHASE_STATIN (SR_CD | SR_IO)
201#define PHASE_MSGOUT (SR_MSG | SR_CD)
202#define PHASE_MSGIN (SR_MSG | SR_CD | SR_IO)
203#define PHASE_UNKNOWN 0xff
204
205/*
206 * Convert status register phase to something we can use to set phase in
207 * the target register so we can get phase mismatch interrupts on DMA
208 * transfers.
209 */
210
211#define PHASE_SR_TO_TCR(phase) ((phase) >> 2)
212
1da177e4 213/*
76f13b93
FT
214 * "Special" value for the (unsigned char) command tag, to indicate
215 * I_T_L nexus instead of I_T_L_Q.
1da177e4
LT
216 */
217
76f13b93 218#define TAG_NONE 0xff
1da177e4
LT
219
220/*
221 * These are "special" values for the irq and dma_channel fields of the
222 * Scsi_Host structure
223 */
224
1da177e4
LT
225#define DMA_NONE 255
226#define IRQ_AUTO 254
227#define DMA_AUTO 254
228#define PORT_AUTO 0xffff /* autoprobe io port for 53c400a */
229
22f5f10d
FT
230#ifndef NO_IRQ
231#define NO_IRQ 0
232#endif
233
55181be8 234#define FLAG_NO_DMA_FIXUP 1 /* No DMA errata workarounds */
1da177e4 235#define FLAG_NO_PSEUDO_DMA 8 /* Inhibit DMA */
ef1081cb 236#define FLAG_LATE_DMA_SETUP 32 /* Setup NCR before DMA H/W */
ca513fc9 237#define FLAG_TAGGED_QUEUING 64 /* as X3T9.2 spelled it */
9c3f0e2b 238#define FLAG_TOSHIBA_DELAY 128 /* Allow for borken CD-ROMs */
1da177e4 239
61d739a4
FT
240#ifdef SUPPORT_TAGS
241struct tag_alloc {
242 DECLARE_BITMAP(allocated, MAX_TAGS);
243 int nr_allocated;
244 int queue_size;
245};
246#endif
247
1da177e4
LT
248struct NCR5380_hostdata {
249 NCR5380_implementation_fields; /* implementation specific */
250 struct Scsi_Host *host; /* Host backpointer */
251 unsigned char id_mask, id_higher_mask; /* 1 << id, all bits greater */
5299b3ca 252 unsigned char busy[8]; /* index = target, bit = lun */
1da177e4 253#if defined(REAL_DMA) || defined(REAL_DMA_POLL)
5299b3ca 254 int dma_len; /* requested length of DMA */
1da177e4 255#endif
5299b3ca
FT
256 unsigned char last_message; /* last message OUT */
257 struct scsi_cmnd *connected; /* currently connected cmnd */
32b26a10 258 struct list_head unissued; /* waiting to be issued */
f27db8eb 259 struct list_head autosense; /* priority issue queue */
32b26a10 260 struct list_head disconnected; /* waiting for reconnect */
11d2f63b 261 spinlock_t lock; /* protects this struct */
1da177e4 262 int flags;
28424d3a 263 struct scsi_eh_save ses;
f27db8eb 264 struct scsi_cmnd *sensing;
8c32513b 265 char info[256];
ef1081cb
FT
266 int read_overruns; /* number of bytes to cut from a
267 * transfer to handle chip overruns */
268 int retain_dma_intr;
a53a21e4 269 struct work_struct main_task;
61d739a4
FT
270#ifdef SUPPORT_TAGS
271 struct tag_alloc TagAlloc[8][8]; /* 8 targets and 8 LUNs */
272#endif
a9c2dc43
FT
273#ifdef PSEUDO_DMA
274 unsigned spin_max_r;
275 unsigned spin_max_w;
276#endif
0ad0eff9 277 struct workqueue_struct *work_q;
2f854b82 278 unsigned long accesses_per_ms; /* chip register accesses per ms */
1da177e4
LT
279};
280
281#ifdef __KERNEL__
282
32b26a10
FT
283struct NCR5380_cmd {
284 struct list_head list;
285};
286
287#define NCR5380_CMD_SIZE (sizeof(struct NCR5380_cmd))
288
289static inline struct scsi_cmnd *NCR5380_to_scmd(struct NCR5380_cmd *ncmd_ptr)
290{
291 return ((struct scsi_cmnd *)ncmd_ptr) - 1;
292}
293
9829e528
FT
294#ifndef NDEBUG
295#define NDEBUG (0)
296#endif
297
16b9d870 298#define dprintk(flg, fmt, ...) \
d61c5427
FT
299 do { if ((NDEBUG) & (flg)) \
300 printk(KERN_DEBUG fmt, ## __VA_ARGS__); } while (0)
16b9d870 301
dbb6b350
FT
302#define dsprintk(flg, host, fmt, ...) \
303 do { if ((NDEBUG) & (flg)) \
304 shost_printk(KERN_DEBUG, host, fmt, ## __VA_ARGS__); \
305 } while (0)
306
9829e528 307#if NDEBUG
9829e528
FT
308#define NCR5380_dprint(flg, arg) \
309 do { if ((NDEBUG) & (flg)) NCR5380_print(arg); } while (0)
310#define NCR5380_dprint_phase(flg, arg) \
311 do { if ((NDEBUG) & (flg)) NCR5380_print_phase(arg); } while (0)
312static void NCR5380_print_phase(struct Scsi_Host *instance);
313static void NCR5380_print(struct Scsi_Host *instance);
314#else
52a6a1cb
FT
315#define NCR5380_dprint(flg, arg) do {} while (0)
316#define NCR5380_dprint_phase(flg, arg) do {} while (0)
9829e528 317#endif
1da177e4
LT
318
319#if defined(AUTOPROBE_IRQ)
320static int NCR5380_probe_irq(struct Scsi_Host *instance, int possible);
321#endif
322static int NCR5380_init(struct Scsi_Host *instance, int flags);
b6488f97 323static int NCR5380_maybe_reset_bus(struct Scsi_Host *);
1da177e4
LT
324static void NCR5380_exit(struct Scsi_Host *instance);
325static void NCR5380_information_transfer(struct Scsi_Host *instance);
326#ifndef DONT_USE_INTR
7d12e780 327static irqreturn_t NCR5380_intr(int irq, void *dev_id);
1da177e4 328#endif
c4028958 329static void NCR5380_main(struct work_struct *work);
8c32513b 330static const char *NCR5380_info(struct Scsi_Host *instance);
1da177e4 331static void NCR5380_reselect(struct Scsi_Host *instance);
710ddd0d 332static int NCR5380_select(struct Scsi_Host *instance, struct scsi_cmnd *cmd);
1da177e4
LT
333#if defined(PSEUDO_DMA) || defined(REAL_DMA) || defined(REAL_DMA_POLL)
334static int NCR5380_transfer_dma(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
335#endif
336static int NCR5380_transfer_pio(struct Scsi_Host *instance, unsigned char *phase, int *count, unsigned char **data);
337
338#if (defined(REAL_DMA) || defined(REAL_DMA_POLL))
339
340#if defined(i386) || defined(__alpha__)
341
342/**
343 * NCR5380_pc_dma_setup - setup ISA DMA
344 * @instance: adapter to set up
345 * @ptr: block to transfer (virtual address)
346 * @count: number of bytes to transfer
347 * @mode: DMA controller mode to use
348 *
349 * Program the DMA controller ready to perform an ISA DMA transfer
350 * on this chip.
351 *
352 * Locks: takes and releases the ISA DMA lock.
353 */
354
355static __inline__ int NCR5380_pc_dma_setup(struct Scsi_Host *instance, unsigned char *ptr, unsigned int count, unsigned char mode)
356{
357 unsigned limit;
358 unsigned long bus_addr = virt_to_bus(ptr);
359 unsigned long flags;
360
361 if (instance->dma_channel <= 3) {
362 if (count > 65536)
363 count = 65536;
364 limit = 65536 - (bus_addr & 0xFFFF);
365 } else {
366 if (count > 65536 * 2)
367 count = 65536 * 2;
368 limit = 65536 * 2 - (bus_addr & 0x1FFFF);
369 }
370
371 if (count > limit)
372 count = limit;
373
374 if ((count & 1) || (bus_addr & 1))
375 panic("scsi%d : attempted unaligned DMA transfer\n", instance->host_no);
376
377 flags=claim_dma_lock();
378 disable_dma(instance->dma_channel);
379 clear_dma_ff(instance->dma_channel);
380 set_dma_addr(instance->dma_channel, bus_addr);
381 set_dma_count(instance->dma_channel, count);
382 set_dma_mode(instance->dma_channel, mode);
383 enable_dma(instance->dma_channel);
384 release_dma_lock(flags);
385
386 return count;
387}
388
389/**
390 * NCR5380_pc_dma_write_setup - setup ISA DMA write
391 * @instance: adapter to set up
392 * @ptr: block to transfer (virtual address)
393 * @count: number of bytes to transfer
394 *
395 * Program the DMA controller ready to perform an ISA DMA write to the
396 * SCSI controller.
397 *
398 * Locks: called routines take and release the ISA DMA lock.
399 */
400
401static __inline__ int NCR5380_pc_dma_write_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
402{
403 return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_WRITE);
404}
405
406/**
407 * NCR5380_pc_dma_read_setup - setup ISA DMA read
408 * @instance: adapter to set up
409 * @ptr: block to transfer (virtual address)
410 * @count: number of bytes to transfer
411 *
412 * Program the DMA controller ready to perform an ISA DMA read from the
413 * SCSI controller.
414 *
415 * Locks: called routines take and release the ISA DMA lock.
416 */
417
418static __inline__ int NCR5380_pc_dma_read_setup(struct Scsi_Host *instance, unsigned char *src, unsigned int count)
419{
420 return NCR5380_pc_dma_setup(instance, src, count, DMA_MODE_READ);
421}
422
423/**
424 * NCR5380_pc_dma_residual - return bytes left
425 * @instance: adapter
426 *
427 * Reports the number of bytes left over after the DMA was terminated.
428 *
429 * Locks: takes and releases the ISA DMA lock.
430 */
431
432static __inline__ int NCR5380_pc_dma_residual(struct Scsi_Host *instance)
433{
434 unsigned long flags;
435 int tmp;
436
437 flags = claim_dma_lock();
438 clear_dma_ff(instance->dma_channel);
439 tmp = get_dma_residue(instance->dma_channel);
440 release_dma_lock(flags);
441
442 return tmp;
443}
444#endif /* defined(i386) || defined(__alpha__) */
445#endif /* defined(REAL_DMA) */
446#endif /* __KERNEL__ */
1da177e4 447#endif /* NCR5380_H */