]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/aacraid/aacraid.h
Merge branches 'for-4.10/upstream-fixes', 'for-4.11/intel-ish', 'for-4.11/mayflash...
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / aacraid / aacraid.h
CommitLineData
8ce3eca4 1#ifndef dprintk
1da177e4
LT
2# define dprintk(x)
3#endif
7a8cf29d
MH
4/* eg: if (nblank(dprintk(x))) */
5#define _nblank(x) #x
6#define nblank(x) _nblank(x)[0]
7
28713324 8#include <linux/interrupt.h>
495c0217 9#include <linux/pci.h>
1da177e4
LT
10
11/*------------------------------------------------------------------------------
12 * D E F I N E S
13 *----------------------------------------------------------------------------*/
14
84859c92 15#define AAC_MAX_MSIX 32 /* vectors */
495c0217
MR
16#define AAC_PCI_MSI_ENABLE 0x8000
17
18enum {
19 AAC_ENABLE_INTERRUPT = 0x0,
20 AAC_DISABLE_INTERRUPT,
21 AAC_ENABLE_MSIX,
22 AAC_DISABLE_MSIX,
23 AAC_CLEAR_AIF_BIT,
24 AAC_CLEAR_SYNC_BIT,
25 AAC_ENABLE_INTX
26};
27
28#define AAC_INT_MODE_INTX (1<<0)
29#define AAC_INT_MODE_MSI (1<<1)
30#define AAC_INT_MODE_AIF (1<<2)
31#define AAC_INT_MODE_SYNC (1<<3)
78cbccd3 32#define AAC_INT_MODE_MSIX (1<<16)
495c0217
MR
33
34#define AAC_INT_ENABLE_TYPE1_INTX 0xfffffffb
35#define AAC_INT_ENABLE_TYPE1_MSIX 0xfffffffa
36#define AAC_INT_DISABLE_ALL 0xffffffff
37
38/* Bit definitions in IOA->Host Interrupt Register */
39#define PMC_TRANSITION_TO_OPERATIONAL (1<<31)
40#define PMC_IOARCB_TRANSFER_FAILED (1<<28)
41#define PMC_IOA_UNIT_CHECK (1<<27)
42#define PMC_NO_HOST_RRQ_FOR_CMD_RESPONSE (1<<26)
43#define PMC_CRITICAL_IOA_OP_IN_PROGRESS (1<<25)
44#define PMC_IOARRIN_LOST (1<<4)
45#define PMC_SYSTEM_BUS_MMIO_ERROR (1<<3)
46#define PMC_IOA_PROCESSOR_IN_ERROR_STATE (1<<2)
47#define PMC_HOST_RRQ_VALID (1<<1)
48#define PMC_OPERATIONAL_STATUS (1<<31)
49#define PMC_ALLOW_MSIX_VECTOR0 (1<<0)
50
51#define PMC_IOA_ERROR_INTERRUPTS (PMC_IOARCB_TRANSFER_FAILED | \
52 PMC_IOA_UNIT_CHECK | \
53 PMC_NO_HOST_RRQ_FOR_CMD_RESPONSE | \
54 PMC_IOARRIN_LOST | \
55 PMC_SYSTEM_BUS_MMIO_ERROR | \
56 PMC_IOA_PROCESSOR_IN_ERROR_STATE)
57
58#define PMC_ALL_INTERRUPT_BITS (PMC_IOA_ERROR_INTERRUPTS | \
59 PMC_HOST_RRQ_VALID | \
60 PMC_TRANSITION_TO_OPERATIONAL | \
61 PMC_ALLOW_MSIX_VECTOR0)
62#define PMC_GLOBAL_INT_BIT2 0x00000004
63#define PMC_GLOBAL_INT_BIT0 0x00000001
64
9a72f976 65#ifndef AAC_DRIVER_BUILD
139112fb 66# define AAC_DRIVER_BUILD 41066
29c97684 67# define AAC_DRIVER_BRANCH "-ms"
9a72f976 68#endif
1da177e4
LT
69#define MAXIMUM_NUM_CONTAINERS 32
70
7c00ffa3 71#define AAC_NUM_MGT_FIB 8
2b4df6ea 72#define AAC_NUM_IO_FIB (1024 - AAC_NUM_MGT_FIB)
7c00ffa3 73#define AAC_NUM_FIB (AAC_NUM_IO_FIB + AAC_NUM_MGT_FIB)
1da177e4
LT
74
75#define AAC_MAX_LUN (8)
76
77#define AAC_MAX_HOSTPHYSMEMPAGES (0xfffff)
7a9366e4 78#define AAC_MAX_32BIT_SGBCOUNT ((unsigned short)256)
1da177e4 79
9cccde93
RM
80#define AAC_DEBUG_INSTRUMENT_AIF_DELETE
81
1da177e4
LT
82/*
83 * These macros convert from physical channels to virtual channels
84 */
85#define CONTAINER_CHANNEL (0)
1da177e4
LT
86#define CONTAINER_TO_CHANNEL(cont) (CONTAINER_CHANNEL)
87#define CONTAINER_TO_ID(cont) (cont)
88#define CONTAINER_TO_LUN(cont) (0)
89
495c0217 90#define PMC_DEVICE_S6 0x28b
2b4df6ea
MR
91#define PMC_DEVICE_S7 0x28c
92#define PMC_DEVICE_S8 0x28d
93#define PMC_DEVICE_S9 0x28f
94
e2efe7aa
MS
95#define aac_phys_to_logical(x) ((x)+1)
96#define aac_logical_to_phys(x) ((x)?(x)-1:0)
1da177e4 97
b9fb54b4
RAR
98/*
99 * These macros are for keeping track of
100 * character device state.
101 */
102#define AAC_CHARDEV_UNREGISTERED (-1)
103#define AAC_CHARDEV_NEEDS_REINIT (-2)
104
1da177e4
LT
105/* #define AAC_DETAILED_STATUS_INFO */
106
107struct diskparm
108{
109 int heads;
110 int sectors;
111 int cylinders;
112};
113
114
115/*
74ee9d52 116 * Firmware constants
1da177e4 117 */
8ce3eca4 118
1da177e4 119#define CT_NONE 0
8ce3eca4 120#define CT_OK 218
1da177e4
LT
121#define FT_FILESYS 8 /* ADAPTEC's "FSA"(tm) filesystem */
122#define FT_DRIVE 9 /* physical disk - addressable in scsi by bus/id/lun */
1da177e4
LT
123
124/*
125 * Host side memory scatter gather list
126 * Used by the adapter for read, write, and readdirplus operations
127 * We have separate 32 and 64 bit version because even
128 * on 64 bit systems not all cards support the 64 bit version
129 */
130struct sgentry {
56b58712
MH
131 __le32 addr; /* 32-bit address. */
132 __le32 count; /* Length. */
133};
134
135struct user_sgentry {
1da177e4
LT
136 u32 addr; /* 32-bit address. */
137 u32 count; /* Length. */
138};
139
140struct sgentry64 {
56b58712
MH
141 __le32 addr[2]; /* 64-bit addr. 2 pieces for data alignment */
142 __le32 count; /* Length. */
143};
144
145struct user_sgentry64 {
1da177e4
LT
146 u32 addr[2]; /* 64-bit addr. 2 pieces for data alignment */
147 u32 count; /* Length. */
148};
149
0e68c003
MH
150struct sgentryraw {
151 __le32 next; /* reserved for F/W use */
152 __le32 prev; /* reserved for F/W use */
153 __le32 addr[2];
154 __le32 count;
155 __le32 flags; /* reserved for F/W use */
156};
157
158struct user_sgentryraw {
159 u32 next; /* reserved for F/W use */
160 u32 prev; /* reserved for F/W use */
161 u32 addr[2];
162 u32 count;
163 u32 flags; /* reserved for F/W use */
164};
165
85d22bbf
MR
166struct sge_ieee1212 {
167 u32 addrLow;
168 u32 addrHigh;
169 u32 length;
170 u32 flags;
171};
172
1da177e4
LT
173/*
174 * SGMAP
175 *
176 * This is the SGMAP structure for all commands that use
177 * 32-bit addressing.
178 */
179
180struct sgmap {
56b58712 181 __le32 count;
8ce3eca4 182 struct sgentry sg[1];
1da177e4
LT
183};
184
56b58712 185struct user_sgmap {
1da177e4 186 u32 count;
8ce3eca4 187 struct user_sgentry sg[1];
56b58712
MH
188};
189
190struct sgmap64 {
191 __le32 count;
1da177e4
LT
192 struct sgentry64 sg[1];
193};
194
56b58712
MH
195struct user_sgmap64 {
196 u32 count;
197 struct user_sgentry64 sg[1];
198};
199
0e68c003
MH
200struct sgmapraw {
201 __le32 count;
202 struct sgentryraw sg[1];
203};
204
205struct user_sgmapraw {
206 u32 count;
207 struct user_sgentryraw sg[1];
208};
209
1da177e4
LT
210struct creation_info
211{
8ce3eca4
SM
212 u8 buildnum; /* e.g., 588 */
213 u8 usec; /* e.g., 588 */
214 u8 via; /* e.g., 1 = FSU,
215 * 2 = API
1da177e4 216 */
8ce3eca4 217 u8 year; /* e.g., 1997 = 97 */
56b58712 218 __le32 date; /*
8ce3eca4
SM
219 * unsigned Month :4; // 1 - 12
220 * unsigned Day :6; // 1 - 32
221 * unsigned Hour :6; // 0 - 23
222 * unsigned Minute :6; // 0 - 60
223 * unsigned Second :6; // 0 - 60
1da177e4 224 */
56b58712 225 __le32 serial[2]; /* e.g., 0x1DEADB0BFAFAF001 */
1da177e4
LT
226};
227
228
229/*
230 * Define all the constants needed for the communication interface
231 */
232
233/*
234 * Define how many queue entries each queue will have and the total
235 * number of entries for the entire communication interface. Also define
236 * how many queues we support.
237 *
238 * This has to match the controller
239 */
240
241#define NUMBER_OF_COMM_QUEUES 8 // 4 command; 4 response
242#define HOST_HIGH_CMD_ENTRIES 4
243#define HOST_NORM_CMD_ENTRIES 8
244#define ADAP_HIGH_CMD_ENTRIES 4
245#define ADAP_NORM_CMD_ENTRIES 512
246#define HOST_HIGH_RESP_ENTRIES 4
247#define HOST_NORM_RESP_ENTRIES 512
248#define ADAP_HIGH_RESP_ENTRIES 4
249#define ADAP_NORM_RESP_ENTRIES 8
250
251#define TOTAL_QUEUE_ENTRIES \
252 (HOST_NORM_CMD_ENTRIES + HOST_HIGH_CMD_ENTRIES + ADAP_NORM_CMD_ENTRIES + ADAP_HIGH_CMD_ENTRIES + \
253 HOST_NORM_RESP_ENTRIES + HOST_HIGH_RESP_ENTRIES + ADAP_NORM_RESP_ENTRIES + ADAP_HIGH_RESP_ENTRIES)
254
255
256/*
257 * Set the queues on a 16 byte alignment
258 */
8ce3eca4 259
1da177e4
LT
260#define QUEUE_ALIGNMENT 16
261
262/*
263 * The queue headers define the Communication Region queues. These
264 * are physically contiguous and accessible by both the adapter and the
265 * host. Even though all queue headers are in the same contiguous block
266 * they will be represented as individual units in the data structures.
267 */
268
269struct aac_entry {
56b58712
MH
270 __le32 size; /* Size in bytes of Fib which this QE points to */
271 __le32 addr; /* Receiver address of the FIB */
1da177e4
LT
272};
273
274/*
275 * The adapter assumes the ProducerIndex and ConsumerIndex are grouped
276 * adjacently and in that order.
277 */
8ce3eca4 278
1da177e4 279struct aac_qhdr {
8ce3eca4 280 __le64 header_addr;/* Address to hand the adapter to access
56b58712
MH
281 to this queue head */
282 __le32 *producer; /* The producer index for this queue (host address) */
283 __le32 *consumer; /* The consumer index for this queue (host address) */
1da177e4
LT
284};
285
286/*
287 * Define all the events which the adapter would like to notify
288 * the host of.
289 */
8ce3eca4 290
1da177e4
LT
291#define HostNormCmdQue 1 /* Change in host normal priority command queue */
292#define HostHighCmdQue 2 /* Change in host high priority command queue */
293#define HostNormRespQue 3 /* Change in host normal priority response queue */
294#define HostHighRespQue 4 /* Change in host high priority response queue */
295#define AdapNormRespNotFull 5
296#define AdapHighRespNotFull 6
297#define AdapNormCmdNotFull 7
298#define AdapHighCmdNotFull 8
299#define SynchCommandComplete 9
300#define AdapInternalError 0xfe /* The adapter detected an internal error shutting down */
301
302/*
303 * Define all the events the host wishes to notify the
304 * adapter of. The first four values much match the Qid the
305 * corresponding queue.
306 */
307
308#define AdapNormCmdQue 2
309#define AdapHighCmdQue 3
310#define AdapNormRespQue 6
311#define AdapHighRespQue 7
312#define HostShutdown 8
313#define HostPowerFail 9
314#define FatalCommError 10
315#define HostNormRespNotFull 11
316#define HostHighRespNotFull 12
317#define HostNormCmdNotFull 13
318#define HostHighCmdNotFull 14
319#define FastIo 15
320#define AdapPrintfDone 16
321
322/*
323 * Define all the queues that the adapter and host use to communicate
324 * Number them to match the physical queue layout.
325 */
326
327enum aac_queue_types {
328 HostNormCmdQueue = 0, /* Adapter to host normal priority command traffic */
329 HostHighCmdQueue, /* Adapter to host high priority command traffic */
330 AdapNormCmdQueue, /* Host to adapter normal priority command traffic */
331 AdapHighCmdQueue, /* Host to adapter high priority command traffic */
332 HostNormRespQueue, /* Adapter to host normal priority response traffic */
333 HostHighRespQueue, /* Adapter to host high priority response traffic */
334 AdapNormRespQueue, /* Host to adapter normal priority response traffic */
335 AdapHighRespQueue /* Host to adapter high priority response traffic */
336};
337
338/*
339 * Assign type values to the FSA communication data structures
340 */
341
342#define FIB_MAGIC 0x0001
85d22bbf
MR
343#define FIB_MAGIC2 0x0004
344#define FIB_MAGIC2_64 0x0005
1da177e4
LT
345
346/*
347 * Define the priority levels the FSA communication routines support.
348 */
349
350#define FsaNormal 1
1da177e4 351
e8b12f0f
MR
352/* transport FIB header (PMC) */
353struct aac_fib_xporthdr {
354 u64 HostAddress; /* FIB host address w/o xport header */
355 u32 Size; /* FIB size excluding xport header */
356 u32 Handle; /* driver handle to reference the FIB */
357 u64 Reserved[2];
358};
359
360#define ALIGN32 32
361
1da177e4
LT
362/*
363 * Define the FIB. The FIB is the where all the requested data and
364 * command information are put to the application on the FSA adapter.
365 */
366
367struct aac_fibhdr {
56b58712
MH
368 __le32 XferState; /* Current transfer state for this CCB */
369 __le16 Command; /* Routing information for the destination */
370 u8 StructType; /* Type FIB */
85d22bbf 371 u8 Unused; /* Unused */
56b58712 372 __le16 Size; /* Size of this FIB in bytes */
8ce3eca4 373 __le16 SenderSize; /* Size of the FIB in the sender
56b58712
MH
374 (for response sizing) */
375 __le32 SenderFibAddress; /* Host defined data in the FIB */
1da177e4 376 union {
85d22bbf
MR
377 __le32 ReceiverFibAddress;/* Logical address of this FIB for
378 the adapter (old) */
379 __le32 SenderFibAddressHigh;/* upper 32bit of phys. FIB address */
380 __le32 TimeStamp; /* otherwise timestamp for FW internal use */
381 } u;
382 u32 Handle; /* FIB handle used for MSGU commnunication */
383 u32 Previous; /* FW internal use */
384 u32 Next; /* FW internal use */
1da177e4
LT
385};
386
1da177e4
LT
387struct hw_fib {
388 struct aac_fibhdr header;
7c00ffa3 389 u8 data[512-sizeof(struct aac_fibhdr)]; // Command specific data
1da177e4
LT
390};
391
392/*
393 * FIB commands
394 */
395
8ce3eca4 396#define TestCommandResponse 1
1da177e4
LT
397#define TestAdapterCommand 2
398/*
399 * Lowlevel and comm commands
400 */
401#define LastTestCommand 100
402#define ReinitHostNormCommandQueue 101
403#define ReinitHostHighCommandQueue 102
404#define ReinitHostHighRespQueue 103
405#define ReinitHostNormRespQueue 104
406#define ReinitAdapNormCommandQueue 105
407#define ReinitAdapHighCommandQueue 107
408#define ReinitAdapHighRespQueue 108
409#define ReinitAdapNormRespQueue 109
410#define InterfaceShutdown 110
411#define DmaCommandFib 120
412#define StartProfile 121
413#define TermProfile 122
414#define SpeedTest 123
415#define TakeABreakPt 124
416#define RequestPerfData 125
417#define SetInterruptDefTimer 126
418#define SetInterruptDefCount 127
419#define GetInterruptDefStatus 128
420#define LastCommCommand 129
421/*
422 * Filesystem commands
423 */
424#define NuFileSystem 300
425#define UFS 301
426#define HostFileSystem 302
427#define LastFileSystemCommand 303
428/*
429 * Container Commands
430 */
431#define ContainerCommand 500
432#define ContainerCommand64 501
0e68c003 433#define ContainerRawIo 502
85d22bbf 434#define ContainerRawIo2 503
1da177e4
LT
435/*
436 * Scsi Port commands (scsi passthrough)
437 */
438#define ScsiPortCommand 600
439#define ScsiPortCommand64 601
440/*
441 * Misc house keeping and generic adapter initiated commands
442 */
443#define AifRequest 700
444#define CheckRevision 701
445#define FsaHostShutdown 702
446#define RequestAdapterInfo 703
447#define IsAdapterPaused 704
448#define SendHostTime 705
7c00ffa3
MH
449#define RequestSupplementAdapterInfo 706
450#define LastMiscCommand 707
1da177e4 451
7c00ffa3
MH
452/*
453 * Commands that will target the failover level on the FSA adapter
454 */
1da177e4
LT
455
456enum fib_xfer_state {
8ce3eca4
SM
457 HostOwned = (1<<0),
458 AdapterOwned = (1<<1),
459 FibInitialized = (1<<2),
460 FibEmpty = (1<<3),
461 AllocatedFromPool = (1<<4),
462 SentFromHost = (1<<5),
463 SentFromAdapter = (1<<6),
464 ResponseExpected = (1<<7),
465 NoResponseExpected = (1<<8),
466 AdapterProcessed = (1<<9),
467 HostProcessed = (1<<10),
468 HighPriority = (1<<11),
469 NormalPriority = (1<<12),
1da177e4
LT
470 Async = (1<<13),
471 AsyncIo = (1<<13), // rpbfix: remove with new regime
472 PageFileIo = (1<<14), // rpbfix: remove with new regime
473 ShutdownRequest = (1<<15),
474 LazyWrite = (1<<16), // rpbfix: remove with new regime
475 AdapterMicroFib = (1<<17),
476 BIOSFibPath = (1<<18),
477 FastResponseCapable = (1<<19),
e8b12f0f
MR
478 ApiFib = (1<<20), /* Its an API Fib */
479 /* PMC NEW COMM: There is no more AIF data pending */
480 NoMoreAifDataAvailable = (1<<21)
1da177e4
LT
481};
482
483/*
484 * The following defines needs to be updated any time there is an
485 * incompatible change made to the aac_init structure.
486 */
487
488#define ADAPTER_INIT_STRUCT_REVISION 3
7c00ffa3 489#define ADAPTER_INIT_STRUCT_REVISION_4 4 // rocket science
e8b12f0f 490#define ADAPTER_INIT_STRUCT_REVISION_6 6 /* PMC src */
85d22bbf 491#define ADAPTER_INIT_STRUCT_REVISION_7 7 /* Denali */
1da177e4
LT
492
493struct aac_init
494{
56b58712 495 __le32 InitStructRevision;
495c0217 496 __le32 Sa_MSIXVectors;
56b58712
MH
497 __le32 fsrev;
498 __le32 CommHeaderAddress;
499 __le32 FastIoCommAreaAddress;
500 __le32 AdapterFibsPhysicalAddress;
501 __le32 AdapterFibsVirtualAddress;
502 __le32 AdapterFibsSize;
503 __le32 AdapterFibAlign;
504 __le32 printfbuf;
505 __le32 printfbufsiz;
8ce3eca4 506 __le32 HostPhysMemPages; /* number of 4k pages of host
56b58712
MH
507 physical memory */
508 __le32 HostElapsedSeconds; /* number of seconds since 1970. */
7c00ffa3
MH
509 /*
510 * ADAPTER_INIT_STRUCT_REVISION_4 begins here
511 */
512 __le32 InitFlags; /* flags for supported features */
513#define INITFLAGS_NEW_COMM_SUPPORTED 0x00000001
655d722c
MS
514#define INITFLAGS_DRIVER_USES_UTC_TIME 0x00000010
515#define INITFLAGS_DRIVER_SUPPORTS_PM 0x00000020
85d22bbf
MR
516#define INITFLAGS_NEW_COMM_TYPE1_SUPPORTED 0x00000040
517#define INITFLAGS_FAST_JBOD_SUPPORTED 0x00000080
518#define INITFLAGS_NEW_COMM_TYPE2_SUPPORTED 0x00000100
7c00ffa3
MH
519 __le32 MaxIoCommands; /* max outstanding commands */
520 __le32 MaxIoSize; /* largest I/O command */
521 __le32 MaxFibSize; /* largest FIB to adapter */
e8b12f0f
MR
522 /* ADAPTER_INIT_STRUCT_REVISION_5 begins here */
523 __le32 MaxNumAif; /* max number of aif */
524 /* ADAPTER_INIT_STRUCT_REVISION_6 begins here */
525 __le32 HostRRQ_AddrLow;
526 __le32 HostRRQ_AddrHigh; /* Host RRQ (response queue) for SRC */
1da177e4
LT
527};
528
529enum aac_log_level {
530 LOG_AAC_INIT = 10,
531 LOG_AAC_INFORMATIONAL = 20,
532 LOG_AAC_WARNING = 30,
533 LOG_AAC_LOW_ERROR = 40,
534 LOG_AAC_MEDIUM_ERROR = 50,
535 LOG_AAC_HIGH_ERROR = 60,
536 LOG_AAC_PANIC = 70,
537 LOG_AAC_DEBUG = 80,
538 LOG_AAC_WINDBG_PRINT = 90
539};
540
541#define FSAFS_NTC_GET_ADAPTER_FIB_CONTEXT 0x030b
542#define FSAFS_NTC_FIB_CONTEXT 0x030c
543
544struct aac_dev;
8e0c5ebd 545struct fib;
e8f32de5 546struct scsi_cmnd;
1da177e4
LT
547
548struct adapter_ops
549{
28713324 550 /* Low level operations */
1da177e4
LT
551 void (*adapter_interrupt)(struct aac_dev *dev);
552 void (*adapter_notify)(struct aac_dev *dev, u32 event);
bd1aac80 553 void (*adapter_disable_int)(struct aac_dev *dev);
28713324 554 void (*adapter_enable_int)(struct aac_dev *dev);
7c00ffa3 555 int (*adapter_sync_cmd)(struct aac_dev *dev, u32 command, u32 p1, u32 p2, u32 p3, u32 p4, u32 p5, u32 p6, u32 *status, u32 *r1, u32 *r2, u32 *r3, u32 *r4);
1da177e4 556 int (*adapter_check_health)(struct aac_dev *dev);
8418852d 557 int (*adapter_restart)(struct aac_dev *dev, int bled);
de665f28 558 void (*adapter_start)(struct aac_dev *dev);
28713324 559 /* Transport operations */
76a7f8fd 560 int (*adapter_ioremap)(struct aac_dev * dev, u32 size);
476834c2 561 irq_handler_t adapter_intr;
28713324
MH
562 /* Packet operations */
563 int (*adapter_deliver)(struct fib * fib);
e8f32de5
MH
564 int (*adapter_bounds)(struct aac_dev * dev, struct scsi_cmnd * cmd, u64 lba);
565 int (*adapter_read)(struct fib * fib, struct scsi_cmnd * cmd, u64 lba, u32 count);
9d399cc7 566 int (*adapter_write)(struct fib * fib, struct scsi_cmnd * cmd, u64 lba, u32 count, int fua);
e8f32de5 567 int (*adapter_scsi)(struct fib * fib, struct scsi_cmnd * cmd);
28713324
MH
568 /* Administrative operations */
569 int (*adapter_comm)(struct aac_dev * dev, int comm);
1da177e4
LT
570};
571
572/*
573 * Define which interrupt handler needs to be installed
574 */
575
576struct aac_driver_ident
577{
8ce3eca4 578 int (*init)(struct aac_dev *dev);
1da177e4
LT
579 char * name;
580 char * vname;
581 char * model;
582 u16 channels;
583 int quirks;
584};
585/*
8ce3eca4 586 * Some adapter firmware needs communication memory
1da177e4
LT
587 * below 2gig. This tells the init function to set the
588 * dma mask such that fib memory will be allocated where the
589 * adapter firmware can get to it.
590 */
591#define AAC_QUIRK_31BIT 0x0001
592
593/*
594 * Some adapter firmware, when the raid card's cache is turned off, can not
595 * split up scatter gathers in order to deal with the limits of the
596 * underlying CHIM. This limit is 34 scatter gather elements.
597 */
598#define AAC_QUIRK_34SG 0x0002
599
600/*
601 * This adapter is a slave (no Firmware)
602 */
603#define AAC_QUIRK_SLAVE 0x0004
604
605/*
606 * This adapter is a master.
607 */
608#define AAC_QUIRK_MASTER 0x0008
609
db39363c
MH
610/*
611 * Some adapter firmware perform poorly when it must split up scatter gathers
612 * in order to deal with the limits of the underlying CHIM. This limit in this
613 * class of adapters is 17 scatter gather elements.
614 */
615#define AAC_QUIRK_17SG 0x0010
616
94cf6ba1
SM
617/*
618 * Some adapter firmware does not support 64 bit scsi passthrough
619 * commands.
620 */
621#define AAC_QUIRK_SCSI_32 0x0020
622
787ab6e9
HR
623/*
624 * SRC based adapters support the AifReqEvent functions
625 */
626#define AAC_QUIRK_SRC 0x0040
627
1da177e4
LT
628/*
629 * The adapter interface specs all queues to be located in the same
af901ca1 630 * physically contiguous block. The host structure that defines the
1da177e4 631 * commuication queues will assume they are each a separate physically
af901ca1
AGR
632 * contiguous memory region that will support them all being one big
633 * contiguous block.
1da177e4
LT
634 * There is a command and response queue for each level and direction of
635 * commuication. These regions are accessed by both the host and adapter.
636 */
8ce3eca4 637
1da177e4 638struct aac_queue {
8ce3eca4 639 u64 logical; /*address we give the adapter */
1da177e4 640 struct aac_entry *base; /*system virtual address */
8ce3eca4
SM
641 struct aac_qhdr headers; /*producer,consumer q headers*/
642 u32 entries; /*Number of queue entries */
1da177e4
LT
643 wait_queue_head_t qfull; /*Event to wait on if q full */
644 wait_queue_head_t cmdready; /*Cmd ready from the adapter */
8ce3eca4
SM
645 /* This is only valid for adapter to host command queues. */
646 spinlock_t *lock; /* Spinlock for this queue must take this lock before accessing the lock */
1da177e4 647 spinlock_t lockdata; /* Actual lock (used only on one side of the lock) */
8ce3eca4
SM
648 struct list_head cmdq; /* A queue of FIBs which need to be prcessed by the FS thread. This is */
649 /* only valid for command queues which receive entries from the adapter. */
ef616233
MR
650 /* Number of entries on outstanding queue. */
651 atomic_t numpending;
1da177e4
LT
652 struct aac_dev * dev; /* Back pointer to adapter structure */
653};
654
655/*
8ce3eca4 656 * Message queues. The order here is important, see also the
1da177e4
LT
657 * queue type ordering
658 */
659
660struct aac_queue_block
661{
662 struct aac_queue queue[8];
663};
664
665/*
666 * SaP1 Message Unit Registers
667 */
8ce3eca4 668
1da177e4 669struct sa_drawbridge_CSR {
8ce3eca4 670 /* Offset | Name */
1da177e4
LT
671 __le32 reserved[10]; /* 00h-27h | Reserved */
672 u8 LUT_Offset; /* 28h | Lookup Table Offset */
8ce3eca4 673 u8 reserved1[3]; /* 29h-2bh | Reserved */
1da177e4
LT
674 __le32 LUT_Data; /* 2ch | Looup Table Data */
675 __le32 reserved2[26]; /* 30h-97h | Reserved */
676 __le16 PRICLEARIRQ; /* 98h | Primary Clear Irq */
677 __le16 SECCLEARIRQ; /* 9ah | Secondary Clear Irq */
678 __le16 PRISETIRQ; /* 9ch | Primary Set Irq */
679 __le16 SECSETIRQ; /* 9eh | Secondary Set Irq */
680 __le16 PRICLEARIRQMASK;/* a0h | Primary Clear Irq Mask */
681 __le16 SECCLEARIRQMASK;/* a2h | Secondary Clear Irq Mask */
682 __le16 PRISETIRQMASK; /* a4h | Primary Set Irq Mask */
683 __le16 SECSETIRQMASK; /* a6h | Secondary Set Irq Mask */
684 __le32 MAILBOX0; /* a8h | Scratchpad 0 */
685 __le32 MAILBOX1; /* ach | Scratchpad 1 */
686 __le32 MAILBOX2; /* b0h | Scratchpad 2 */
687 __le32 MAILBOX3; /* b4h | Scratchpad 3 */
688 __le32 MAILBOX4; /* b8h | Scratchpad 4 */
689 __le32 MAILBOX5; /* bch | Scratchpad 5 */
690 __le32 MAILBOX6; /* c0h | Scratchpad 6 */
691 __le32 MAILBOX7; /* c4h | Scratchpad 7 */
8ce3eca4
SM
692 __le32 ROM_Setup_Data; /* c8h | Rom Setup and Data */
693 __le32 ROM_Control_Addr;/* cch | Rom Control and Address */
1da177e4
LT
694 __le32 reserved3[12]; /* d0h-ffh | reserved */
695 __le32 LUT[64]; /* 100h-1ffh | Lookup Table Entries */
696};
697
698#define Mailbox0 SaDbCSR.MAILBOX0
699#define Mailbox1 SaDbCSR.MAILBOX1
700#define Mailbox2 SaDbCSR.MAILBOX2
701#define Mailbox3 SaDbCSR.MAILBOX3
702#define Mailbox4 SaDbCSR.MAILBOX4
703#define Mailbox5 SaDbCSR.MAILBOX5
7c00ffa3 704#define Mailbox6 SaDbCSR.MAILBOX6
1da177e4 705#define Mailbox7 SaDbCSR.MAILBOX7
8ce3eca4 706
1da177e4
LT
707#define DoorbellReg_p SaDbCSR.PRISETIRQ
708#define DoorbellReg_s SaDbCSR.SECSETIRQ
709#define DoorbellClrReg_p SaDbCSR.PRICLEARIRQ
710
711
712#define DOORBELL_0 0x0001
713#define DOORBELL_1 0x0002
714#define DOORBELL_2 0x0004
715#define DOORBELL_3 0x0008
716#define DOORBELL_4 0x0010
717#define DOORBELL_5 0x0020
718#define DOORBELL_6 0x0040
719
8ce3eca4 720
1da177e4
LT
721#define PrintfReady DOORBELL_5
722#define PrintfDone DOORBELL_5
8ce3eca4 723
1da177e4
LT
724struct sa_registers {
725 struct sa_drawbridge_CSR SaDbCSR; /* 98h - c4h */
726};
8ce3eca4 727
1da177e4 728
a6cd4549 729#define SA_INIT_NUM_MSIXVECTORS 1
1da177e4
LT
730
731#define sa_readw(AEP, CSR) readl(&((AEP)->regs.sa->CSR))
8ce3eca4 732#define sa_readl(AEP, CSR) readl(&((AEP)->regs.sa->CSR))
1da177e4
LT
733#define sa_writew(AEP, CSR, value) writew(value, &((AEP)->regs.sa->CSR))
734#define sa_writel(AEP, CSR, value) writel(value, &((AEP)->regs.sa->CSR))
735
736/*
737 * Rx Message Unit Registers
738 */
739
740struct rx_mu_registers {
741 /* Local | PCI*| Name */
742 __le32 ARSR; /* 1300h | 00h | APIC Register Select Register */
743 __le32 reserved0; /* 1304h | 04h | Reserved */
744 __le32 AWR; /* 1308h | 08h | APIC Window Register */
745 __le32 reserved1; /* 130Ch | 0Ch | Reserved */
746 __le32 IMRx[2]; /* 1310h | 10h | Inbound Message Registers */
747 __le32 OMRx[2]; /* 1318h | 18h | Outbound Message Registers */
748 __le32 IDR; /* 1320h | 20h | Inbound Doorbell Register */
8ce3eca4 749 __le32 IISR; /* 1324h | 24h | Inbound Interrupt
1da177e4 750 Status Register */
8ce3eca4
SM
751 __le32 IIMR; /* 1328h | 28h | Inbound Interrupt
752 Mask Register */
1da177e4 753 __le32 ODR; /* 132Ch | 2Ch | Outbound Doorbell Register */
8ce3eca4 754 __le32 OISR; /* 1330h | 30h | Outbound Interrupt
1da177e4 755 Status Register */
8ce3eca4 756 __le32 OIMR; /* 1334h | 34h | Outbound Interrupt
1da177e4 757 Mask Register */
8e0c5ebd
MH
758 __le32 reserved2; /* 1338h | 38h | Reserved */
759 __le32 reserved3; /* 133Ch | 3Ch | Reserved */
760 __le32 InboundQueue;/* 1340h | 40h | Inbound Queue Port relative to firmware */
761 __le32 OutboundQueue;/*1344h | 44h | Outbound Queue Port relative to firmware */
8ce3eca4
SM
762 /* * Must access through ATU Inbound
763 Translation Window */
1da177e4
LT
764};
765
766struct rx_inbound {
767 __le32 Mailbox[8];
768};
769
1da177e4
LT
770#define INBOUNDDOORBELL_0 0x00000001
771#define INBOUNDDOORBELL_1 0x00000002
772#define INBOUNDDOORBELL_2 0x00000004
773#define INBOUNDDOORBELL_3 0x00000008
774#define INBOUNDDOORBELL_4 0x00000010
775#define INBOUNDDOORBELL_5 0x00000020
776#define INBOUNDDOORBELL_6 0x00000040
777
778#define OUTBOUNDDOORBELL_0 0x00000001
779#define OUTBOUNDDOORBELL_1 0x00000002
780#define OUTBOUNDDOORBELL_2 0x00000004
781#define OUTBOUNDDOORBELL_3 0x00000008
782#define OUTBOUNDDOORBELL_4 0x00000010
783
784#define InboundDoorbellReg MUnit.IDR
785#define OutboundDoorbellReg MUnit.ODR
786
787struct rx_registers {
e8b12f0f 788 struct rx_mu_registers MUnit; /* 1300h - 1347h */
8e0c5ebd 789 __le32 reserved1[2]; /* 1348h - 134ch */
1da177e4
LT
790 struct rx_inbound IndexRegs;
791};
792
793#define rx_readb(AEP, CSR) readb(&((AEP)->regs.rx->CSR))
794#define rx_readl(AEP, CSR) readl(&((AEP)->regs.rx->CSR))
795#define rx_writeb(AEP, CSR, value) writeb(value, &((AEP)->regs.rx->CSR))
796#define rx_writel(AEP, CSR, value) writel(value, &((AEP)->regs.rx->CSR))
797
798/*
799 * Rkt Message Unit Registers (same as Rx, except a larger reserve region)
800 */
801
802#define rkt_mu_registers rx_mu_registers
803#define rkt_inbound rx_inbound
804
805struct rkt_registers {
e8b12f0f 806 struct rkt_mu_registers MUnit; /* 1300h - 1347h */
8e0c5ebd 807 __le32 reserved1[1006]; /* 1348h - 22fch */
1da177e4
LT
808 struct rkt_inbound IndexRegs; /* 2300h - */
809};
810
811#define rkt_readb(AEP, CSR) readb(&((AEP)->regs.rkt->CSR))
812#define rkt_readl(AEP, CSR) readl(&((AEP)->regs.rkt->CSR))
813#define rkt_writeb(AEP, CSR, value) writeb(value, &((AEP)->regs.rkt->CSR))
814#define rkt_writel(AEP, CSR, value) writel(value, &((AEP)->regs.rkt->CSR))
815
e8b12f0f
MR
816/*
817 * PMC SRC message unit registers
818 */
819
820#define src_inbound rx_inbound
821
822struct src_mu_registers {
823 /* PCI*| Name */
495c0217
MR
824 __le32 reserved0[6]; /* 00h | Reserved */
825 __le32 IOAR[2]; /* 18h | IOA->host interrupt register */
e8b12f0f
MR
826 __le32 IDR; /* 20h | Inbound Doorbell Register */
827 __le32 IISR; /* 24h | Inbound Int. Status Register */
828 __le32 reserved1[3]; /* 28h | Reserved */
829 __le32 OIMR; /* 34h | Outbound Int. Mask Register */
830 __le32 reserved2[25]; /* 38h | Reserved */
831 __le32 ODR_R; /* 9ch | Outbound Doorbell Read */
832 __le32 ODR_C; /* a0h | Outbound Doorbell Clear */
833 __le32 reserved3[6]; /* a4h | Reserved */
834 __le32 OMR; /* bch | Outbound Message Register */
835 __le32 IQ_L; /* c0h | Inbound Queue (Low address) */
836 __le32 IQ_H; /* c4h | Inbound Queue (High address) */
495c0217 837 __le32 ODR_MSI; /* c8h | MSI register for sync./AIF */
e8b12f0f
MR
838};
839
840struct src_registers {
495c0217 841 struct src_mu_registers MUnit; /* 00h - cbh */
11604612
MR
842 union {
843 struct {
495c0217 844 __le32 reserved1[130789]; /* cch - 7fc5fh */
11604612
MR
845 struct src_inbound IndexRegs; /* 7fc60h */
846 } tupelo;
847 struct {
495c0217 848 __le32 reserved1[973]; /* cch - fffh */
11604612
MR
849 struct src_inbound IndexRegs; /* 1000h */
850 } denali;
851 } u;
e8b12f0f
MR
852};
853
854#define src_readb(AEP, CSR) readb(&((AEP)->regs.src.bar0->CSR))
855#define src_readl(AEP, CSR) readl(&((AEP)->regs.src.bar0->CSR))
856#define src_writeb(AEP, CSR, value) writeb(value, \
857 &((AEP)->regs.src.bar0->CSR))
858#define src_writel(AEP, CSR, value) writel(value, \
859 &((AEP)->regs.src.bar0->CSR))
c6992781
MR
860#if defined(writeq)
861#define src_writeq(AEP, CSR, value) writeq(value, \
862 &((AEP)->regs.src.bar0->CSR))
863#endif
e8b12f0f
MR
864
865#define SRC_ODR_SHIFT 12
866#define SRC_IDR_SHIFT 9
867
1da177e4
LT
868typedef void (*fib_callback)(void *ctxt, struct fib *fibctx);
869
870struct aac_fib_context {
8ce3eca4
SM
871 s16 type; // used for verification of structure
872 s16 size;
1da177e4
LT
873 u32 unique; // unique value representing this context
874 ulong jiffies; // used for cleanup - dmb changed to ulong
875 struct list_head next; // used to link context's into a linked list
8ce3eca4 876 struct semaphore wait_sem; // this is used to wait for the next fib to arrive.
1da177e4
LT
877 int wait; // Set to true when thread is in WaitForSingleObject
878 unsigned long count; // total number of FIBs on FibList
879 struct list_head fib_list; // this holds fibs and their attachd hw_fibs
880};
881
882struct sense_data {
883 u8 error_code; /* 70h (current errors), 71h(deferred errors) */
884 u8 valid:1; /* A valid bit of one indicates that the information */
885 /* field contains valid information as defined in the
886 * SCSI-2 Standard.
887 */
888 u8 segment_number; /* Only used for COPY, COMPARE, or COPY AND VERIFY Commands */
889 u8 sense_key:4; /* Sense Key */
890 u8 reserved:1;
891 u8 ILI:1; /* Incorrect Length Indicator */
892 u8 EOM:1; /* End Of Medium - reserved for random access devices */
893 u8 filemark:1; /* Filemark - reserved for random access devices */
894
8ce3eca4
SM
895 u8 information[4]; /* for direct-access devices, contains the unsigned
896 * logical block address or residue associated with
897 * the sense key
1da177e4
LT
898 */
899 u8 add_sense_len; /* number of additional sense bytes to follow this field */
900 u8 cmnd_info[4]; /* not used */
901 u8 ASC; /* Additional Sense Code */
902 u8 ASCQ; /* Additional Sense Code Qualifier */
903 u8 FRUC; /* Field Replaceable Unit Code - not used */
904 u8 bit_ptr:3; /* indicates which byte of the CDB or parameter data
905 * was in error
906 */
8ce3eca4 907 u8 BPV:1; /* bit pointer valid (BPV): 1- indicates that
1da177e4
LT
908 * the bit_ptr field has valid value
909 */
910 u8 reserved2:2;
911 u8 CD:1; /* command data bit: 1- illegal parameter in CDB.
912 * 0- illegal parameter in data.
913 */
914 u8 SKSV:1;
915 u8 field_ptr[2]; /* byte of the CDB or parameter data in error */
916};
917
918struct fsa_dev_info {
919 u64 last;
920 u64 size;
921 u32 type;
131256cf 922 u32 config_waiting_on;
31876f32 923 unsigned long config_waiting_stamp;
1da177e4 924 u16 queue_depth;
131256cf 925 u8 config_needed;
1da177e4
LT
926 u8 valid;
927 u8 ro;
928 u8 locked;
929 u8 deleted;
930 char devname[8];
931 struct sense_data sense_data;
b836439f 932 u32 block_size;
1da177e4
LT
933};
934
935struct fib {
936 void *next; /* this is used by the allocator */
937 s16 type;
938 s16 size;
939 /*
940 * The Adapter that this I/O is destined for.
941 */
8ce3eca4 942 struct aac_dev *dev;
1da177e4
LT
943 /*
944 * This is the event the sendfib routine will wait on if the
945 * caller did not pass one and this is synch io.
946 */
8ce3eca4 947 struct semaphore event_wait;
1da177e4
LT
948 spinlock_t event_lock;
949
950 u32 done; /* gets set to 1 when fib is complete */
8ce3eca4
SM
951 fib_callback callback;
952 void *callback_data;
1da177e4 953 u32 flags; // u32 dmb was ulong
1da177e4
LT
954 /*
955 * And for the internal issue/reply queues (we may be able
956 * to merge these two)
957 */
958 struct list_head fiblink;
8ce3eca4 959 void *data;
3f4ce057 960 u32 vector_no;
a8166a52 961 struct hw_fib *hw_fib_va; /* Actual shared object */
1da177e4
LT
962 dma_addr_t hw_fib_pa; /* physical address of hw_fib*/
963};
964
965/*
966 * Adapter Information Block
967 *
968 * This is returned by the RequestAdapterInfo block
969 */
8ce3eca4 970
1da177e4
LT
971struct aac_adapter_info
972{
56b58712
MH
973 __le32 platform;
974 __le32 cpu;
975 __le32 subcpu;
976 __le32 clock;
977 __le32 execmem;
978 __le32 buffermem;
979 __le32 totalmem;
980 __le32 kernelrev;
981 __le32 kernelbuild;
982 __le32 monitorrev;
983 __le32 monitorbuild;
984 __le32 hwrev;
985 __le32 hwbuild;
986 __le32 biosrev;
987 __le32 biosbuild;
988 __le32 cluster;
8ce3eca4 989 __le32 clusterchannelmask;
56b58712
MH
990 __le32 serial[2];
991 __le32 battery;
992 __le32 options;
993 __le32 OEM;
1da177e4
LT
994};
995
7c00ffa3
MH
996struct aac_supplement_adapter_info
997{
998 u8 AdapterTypeText[17+1];
999 u8 Pad[2];
1000 __le32 FlashMemoryByteSize;
1001 __le32 FlashImageId;
1002 __le32 MaxNumberPorts;
1003 __le32 Version;
1004 __le32 FeatureBits;
1005 u8 SlotNumber;
a45c863f 1006 u8 ReservedPad0[3];
7c00ffa3
MH
1007 u8 BuildDate[12];
1008 __le32 CurrentNumberPorts;
a45c863f
SM
1009 struct {
1010 u8 AssemblyPn[8];
1011 u8 FruPn[8];
1012 u8 BatteryFruPn[8];
1013 u8 EcVersionString[8];
1014 u8 Tsid[12];
1015 } VpdInfo;
1016 __le32 FlashFirmwareRevision;
1017 __le32 FlashFirmwareBuild;
1018 __le32 RaidTypeMorphOptions;
1019 __le32 FlashFirmwareBootRevision;
1020 __le32 FlashFirmwareBootBuild;
1021 u8 MfgPcbaSerialNo[12];
1022 u8 MfgWWNName[8];
29c97684 1023 __le32 SupportedOptions2;
d8e96507
LA
1024 __le32 StructExpansion;
1025 /* StructExpansion == 1 */
1026 __le32 FeatureBits3;
1027 __le32 SupportedPerformanceModes;
1028 __le32 ReservedForFutureGrowth[80];
7c00ffa3 1029};
a3940da5 1030#define AAC_FEATURE_FALCON cpu_to_le32(0x00000010)
cb1042f2 1031#define AAC_FEATURE_JBOD cpu_to_le32(0x08000000)
655d722c
MS
1032/* SupportedOptions2 */
1033#define AAC_OPTION_MU_RESET cpu_to_le32(0x00000001)
1034#define AAC_OPTION_IGNORE_RESET cpu_to_le32(0x00000002)
1035#define AAC_OPTION_POWER_MANAGEMENT cpu_to_le32(0x00000004)
e8b12f0f 1036#define AAC_OPTION_DOORBELL_RESET cpu_to_le32(0x00004000)
b836439f
MR
1037/* 4KB sector size */
1038#define AAC_OPTION_VARIABLE_BLOCK_SIZE cpu_to_le32(0x00040000)
a7129a54
MR
1039/* 240 simple volume support */
1040#define AAC_OPTION_SUPPORTED_240_VOLUMES cpu_to_le32(0x10000000)
7c00ffa3
MH
1041#define AAC_SIS_VERSION_V3 3
1042#define AAC_SIS_SLOT_UNKNOWN 0xFF
1043
84971738
MH
1044#define GetBusInfo 0x00000009
1045struct aac_bus_info {
1046 __le32 Command; /* VM_Ioctl */
1047 __le32 ObjType; /* FT_DRIVE */
1048 __le32 MethodId; /* 1 = SCSI Layer */
1049 __le32 ObjectId; /* Handle */
1050 __le32 CtlCmd; /* GetBusInfo */
1051};
1052
1053struct aac_bus_info_response {
1054 __le32 Status; /* ST_OK */
1055 __le32 ObjType;
1056 __le32 MethodId; /* unused */
1057 __le32 ObjectId; /* unused */
1058 __le32 CtlCmd; /* unused */
1059 __le32 ProbeComplete;
1060 __le32 BusCount;
1061 __le32 TargetsPerBus;
1062 u8 InitiatorBusId[10];
1063 u8 BusValid[10];
1064};
1065
1da177e4
LT
1066/*
1067 * Battery platforms
1068 */
1069#define AAC_BAT_REQ_PRESENT (1)
1070#define AAC_BAT_REQ_NOTPRESENT (2)
1071#define AAC_BAT_OPT_PRESENT (3)
1072#define AAC_BAT_OPT_NOTPRESENT (4)
1073#define AAC_BAT_NOT_SUPPORTED (5)
1074/*
1075 * cpu types
1076 */
1077#define AAC_CPU_SIMULATOR (1)
1078#define AAC_CPU_I960 (2)
1079#define AAC_CPU_STRONGARM (3)
1080
1081/*
1082 * Supported Options
1083 */
1084#define AAC_OPT_SNAPSHOT cpu_to_le32(1)
1085#define AAC_OPT_CLUSTERS cpu_to_le32(1<<1)
1086#define AAC_OPT_WRITE_CACHE cpu_to_le32(1<<2)
1087#define AAC_OPT_64BIT_DATA cpu_to_le32(1<<3)
1088#define AAC_OPT_HOST_TIME_FIB cpu_to_le32(1<<4)
1089#define AAC_OPT_RAID50 cpu_to_le32(1<<5)
1090#define AAC_OPT_4GB_WINDOW cpu_to_le32(1<<6)
8ce3eca4 1091#define AAC_OPT_SCSI_UPGRADEABLE cpu_to_le32(1<<7)
1da177e4 1092#define AAC_OPT_SOFT_ERR_REPORT cpu_to_le32(1<<8)
8ce3eca4 1093#define AAC_OPT_SUPPORTED_RECONDITION cpu_to_le32(1<<9)
1da177e4
LT
1094#define AAC_OPT_SGMAP_HOST64 cpu_to_le32(1<<10)
1095#define AAC_OPT_ALARM cpu_to_le32(1<<11)
1096#define AAC_OPT_NONDASD cpu_to_le32(1<<12)
8ce3eca4 1097#define AAC_OPT_SCSI_MANAGED cpu_to_le32(1<<13)
1da177e4
LT
1098#define AAC_OPT_RAID_SCSI_MODE cpu_to_le32(1<<14)
1099#define AAC_OPT_SUPPLEMENT_ADAPTER_INFO cpu_to_le32(1<<16)
1100#define AAC_OPT_NEW_COMM cpu_to_le32(1<<17)
1101#define AAC_OPT_NEW_COMM_64 cpu_to_le32(1<<18)
e8b12f0f 1102#define AAC_OPT_NEW_COMM_TYPE1 cpu_to_le32(1<<28)
11604612
MR
1103#define AAC_OPT_NEW_COMM_TYPE2 cpu_to_le32(1<<29)
1104#define AAC_OPT_NEW_COMM_TYPE3 cpu_to_le32(1<<30)
1105#define AAC_OPT_NEW_COMM_TYPE4 cpu_to_le32(1<<31)
1106
495c0217
MR
1107/* MSIX context */
1108struct aac_msix_ctx {
1109 int vector_no;
1110 struct aac_dev *dev;
1111};
1da177e4
LT
1112
1113struct aac_dev
1114{
1115 struct list_head entry;
1116 const char *name;
1117 int id;
1118
7c00ffa3
MH
1119 /*
1120 * negotiated FIB settings
1121 */
1122 unsigned max_fib_size;
1123 unsigned sg_tablesize;
e8b12f0f 1124 unsigned max_num_aif;
7c00ffa3 1125
1da177e4
LT
1126 /*
1127 * Map for 128 fib objects (64k)
8ce3eca4 1128 */
1da177e4
LT
1129 dma_addr_t hw_fib_pa;
1130 struct hw_fib *hw_fib_va;
1131 struct hw_fib *aif_base_va;
1132 /*
1133 * Fib Headers
1134 */
1135 struct fib *fibs;
1136
1137 struct fib *free_fib;
1da177e4 1138 spinlock_t fib_lock;
8ce3eca4 1139
222a9fb3 1140 struct mutex ioctl_mutex;
1da177e4
LT
1141 struct aac_queue_block *queues;
1142 /*
1143 * The user API will use an IOCTL to register itself to receive
1144 * FIBs from the adapter. The following list is used to keep
1145 * track of all the threads that have requested these FIBs. The
8ce3eca4 1146 * mutex is used to synchronize access to all data associated
1da177e4
LT
1147 * with the adapter fibs.
1148 */
1149 struct list_head fib_list;
1150
1151 struct adapter_ops a_ops;
1152 unsigned long fsrev; /* Main driver's revision number */
8ce3eca4 1153
ff08784b
BC
1154 resource_size_t base_start; /* main IO base */
1155 resource_size_t dbg_base; /* address of UART
e8b12f0f
MR
1156 * debug buffer */
1157
ff08784b 1158 resource_size_t base_size, dbg_size; /* Size of
e8b12f0f
MR
1159 * mapped in region */
1160
1da177e4 1161 struct aac_init *init; /* Holds initialization info to communicate with adapter */
8ce3eca4
SM
1162 dma_addr_t init_pa; /* Holds physical address of the init struct */
1163
e8b12f0f
MR
1164 u32 *host_rrq; /* response queue
1165 * if AAC_COMM_MESSAGE_TYPE1 */
1166
1167 dma_addr_t host_rrq_pa; /* phys. address */
495c0217
MR
1168 /* index into rrq buffer */
1169 u32 host_rrq_idx[AAC_MAX_MSIX];
1170 atomic_t rrq_outstanding[AAC_MAX_MSIX];
1171 u32 fibs_pushed_no;
1da177e4
LT
1172 struct pci_dev *pdev; /* Our PCI interface */
1173 void * printfbuf; /* pointer to buffer used for printf's from the adapter */
1174 void * comm_addr; /* Base address of Comm area */
1175 dma_addr_t comm_phys; /* Physical Address of Comm area */
1176 size_t comm_size;
1177
1178 struct Scsi_Host *scsi_host_ptr;
1179 int maximum_num_containers;
84971738
MH
1180 int maximum_num_physicals;
1181 int maximum_num_channels;
1da177e4 1182 struct fsa_dev_info *fsa_dev;
fe27381d 1183 struct task_struct *thread;
1da177e4 1184 int cardtype;
c6992781
MR
1185 /*
1186 *This lock will protect the two 32-bit
1187 *writes to the Inbound Queue
1188 */
1189 spinlock_t iq_lock;
8ce3eca4 1190
1da177e4
LT
1191 /*
1192 * The following is the device specific extension.
1193 */
8ce3eca4 1194#ifndef AAC_MIN_FOOTPRINT_SIZE
8e0c5ebd 1195# define AAC_MIN_FOOTPRINT_SIZE 8192
e8b12f0f
MR
1196# define AAC_MIN_SRC_BAR0_SIZE 0x400000
1197# define AAC_MIN_SRC_BAR1_SIZE 0x800
11604612
MR
1198# define AAC_MIN_SRCV_BAR0_SIZE 0x100000
1199# define AAC_MIN_SRCV_BAR1_SIZE 0x400
8e0c5ebd 1200#endif
1da177e4
LT
1201 union
1202 {
1203 struct sa_registers __iomem *sa;
1204 struct rx_registers __iomem *rx;
1205 struct rkt_registers __iomem *rkt;
e8b12f0f
MR
1206 struct {
1207 struct src_registers __iomem *bar0;
1208 char __iomem *bar1;
1209 } src;
1da177e4 1210 } regs;
e8b12f0f 1211 volatile void __iomem *base, *dbg_base_mapped;
76a7f8fd 1212 volatile struct rx_inbound __iomem *IndexRegs;
1da177e4
LT
1213 u32 OIMR; /* Mask Register Cache */
1214 /*
1215 * AIF thread states
1216 */
1217 u32 aif_thread;
1da177e4 1218 struct aac_adapter_info adapter_info;
7c00ffa3 1219 struct aac_supplement_adapter_info supplement_adapter_info;
1da177e4
LT
1220 /* These are in adapter info but they are in the io flow so
1221 * lets break them out so we don't have to do an AND to check them
1222 */
8ce3eca4 1223 u8 nondasd_support;
cb1042f2 1224 u8 jbod;
95e852e1 1225 u8 cache_protected;
1da177e4 1226 u8 dac_support;
d8e96507 1227 u8 needs_dac;
1da177e4 1228 u8 raid_scsi_mode;
28713324
MH
1229 u8 comm_interface;
1230# define AAC_COMM_PRODUCER 0
1231# define AAC_COMM_MESSAGE 1
e8b12f0f 1232# define AAC_COMM_MESSAGE_TYPE1 3
85d22bbf 1233# define AAC_COMM_MESSAGE_TYPE2 4
e8b12f0f 1234 u8 raw_io_interface;
7a8cf29d 1235 u8 raw_io_64;
7c00ffa3 1236 u8 printf_enabled;
8c867b25 1237 u8 in_reset;
8ef22247 1238 u8 msi;
cacb6dc3
PNRCEH
1239 int management_fib_count;
1240 spinlock_t manage_lock;
11604612
MR
1241 spinlock_t sync_lock;
1242 int sync_mode;
1243 struct fib *sync_fib;
1244 struct list_head sync_fib_list;
dafde947 1245 u32 doorbell_mask;
495c0217
MR
1246 u32 max_msix; /* max. MSI-X vectors */
1247 u32 vector_cap; /* MSI-X vector capab.*/
1248 int msi_enabled; /* MSI/MSI-X enabled */
495c0217 1249 struct aac_msix_ctx aac_msix[AAC_MAX_MSIX]; /* context */
f9c42596 1250 u8 adapter_shutdown;
5c63f7f7 1251 u32 handle_pci_error;
1da177e4
LT
1252};
1253
1254#define aac_adapter_interrupt(dev) \
1255 (dev)->a_ops.adapter_interrupt(dev)
1256
1257#define aac_adapter_notify(dev, event) \
1258 (dev)->a_ops.adapter_notify(dev, event)
1259
bd1aac80
MH
1260#define aac_adapter_disable_int(dev) \
1261 (dev)->a_ops.adapter_disable_int(dev)
1262
28713324
MH
1263#define aac_adapter_enable_int(dev) \
1264 (dev)->a_ops.adapter_enable_int(dev)
1265
7c00ffa3
MH
1266#define aac_adapter_sync_cmd(dev, command, p1, p2, p3, p4, p5, p6, status, r1, r2, r3, r4) \
1267 (dev)->a_ops.adapter_sync_cmd(dev, command, p1, p2, p3, p4, p5, p6, status, r1, r2, r3, r4)
1da177e4
LT
1268
1269#define aac_adapter_check_health(dev) \
1270 (dev)->a_ops.adapter_check_health(dev)
1271
8418852d
MH
1272#define aac_adapter_restart(dev,bled) \
1273 (dev)->a_ops.adapter_restart(dev,bled)
1274
de665f28
MR
1275#define aac_adapter_start(dev) \
1276 ((dev)->a_ops.adapter_start(dev))
1277
76a7f8fd
MH
1278#define aac_adapter_ioremap(dev, size) \
1279 (dev)->a_ops.adapter_ioremap(dev, size)
1280
28713324
MH
1281#define aac_adapter_deliver(fib) \
1282 ((fib)->dev)->a_ops.adapter_deliver(fib)
1283
e8f32de5
MH
1284#define aac_adapter_bounds(dev,cmd,lba) \
1285 dev->a_ops.adapter_bounds(dev,cmd,lba)
1286
1287#define aac_adapter_read(fib,cmd,lba,count) \
1288 ((fib)->dev)->a_ops.adapter_read(fib,cmd,lba,count)
1289
9d399cc7
SM
1290#define aac_adapter_write(fib,cmd,lba,count,fua) \
1291 ((fib)->dev)->a_ops.adapter_write(fib,cmd,lba,count,fua)
e8f32de5
MH
1292
1293#define aac_adapter_scsi(fib,cmd) \
1294 ((fib)->dev)->a_ops.adapter_scsi(fib,cmd)
1295
28713324
MH
1296#define aac_adapter_comm(dev,comm) \
1297 (dev)->a_ops.adapter_comm(dev, comm)
1298
1da177e4 1299#define FIB_CONTEXT_FLAG_TIMED_OUT (0x00000001)
b6ef70f3 1300#define FIB_CONTEXT_FLAG (0x00000002)
11604612 1301#define FIB_CONTEXT_FLAG_WAIT (0x00000004)
85d22bbf 1302#define FIB_CONTEXT_FLAG_FASTRESP (0x00000008)
1da177e4
LT
1303
1304/*
1305 * Define the command values
1306 */
8ce3eca4 1307
1da177e4 1308#define Null 0
8ce3eca4
SM
1309#define GetAttributes 1
1310#define SetAttributes 2
1311#define Lookup 3
1312#define ReadLink 4
1313#define Read 5
1314#define Write 6
1da177e4
LT
1315#define Create 7
1316#define MakeDirectory 8
1317#define SymbolicLink 9
1318#define MakeNode 10
1319#define Removex 11
1320#define RemoveDirectoryx 12
1321#define Rename 13
1322#define Link 14
1323#define ReadDirectory 15
1324#define ReadDirectoryPlus 16
1325#define FileSystemStatus 17
1326#define FileSystemInfo 18
1327#define PathConfigure 19
1328#define Commit 20
1329#define Mount 21
1330#define UnMount 22
1331#define Newfs 23
1332#define FsCheck 24
1333#define FsSync 25
1334#define SimReadWrite 26
1335#define SetFileSystemStatus 27
1336#define BlockRead 28
1337#define BlockWrite 29
1338#define NvramIoctl 30
1339#define FsSyncWait 31
1340#define ClearArchiveBit 32
1341#define SetAcl 33
1342#define GetAcl 34
1343#define AssignAcl 35
1344#define FaultInsertion 36 /* Fault Insertion Command */
1345#define CrazyCache 37 /* Crazycache */
1346
1347#define MAX_FSACOMMAND_NUM 38
1348
1349
1350/*
1351 * Define the status returns. These are very unixlike although
1352 * most are not in fact used
1353 */
1354
1355#define ST_OK 0
1356#define ST_PERM 1
1357#define ST_NOENT 2
1358#define ST_IO 5
1359#define ST_NXIO 6
1360#define ST_E2BIG 7
1361#define ST_ACCES 13
1362#define ST_EXIST 17
1363#define ST_XDEV 18
1364#define ST_NODEV 19
1365#define ST_NOTDIR 20
1366#define ST_ISDIR 21
1367#define ST_INVAL 22
1368#define ST_FBIG 27
1369#define ST_NOSPC 28
1370#define ST_ROFS 30
1371#define ST_MLINK 31
1372#define ST_WOULDBLOCK 35
1373#define ST_NAMETOOLONG 63
1374#define ST_NOTEMPTY 66
1375#define ST_DQUOT 69
1376#define ST_STALE 70
1377#define ST_REMOTE 71
655d722c 1378#define ST_NOT_READY 72
1da177e4
LT
1379#define ST_BADHANDLE 10001
1380#define ST_NOT_SYNC 10002
1381#define ST_BAD_COOKIE 10003
1382#define ST_NOTSUPP 10004
1383#define ST_TOOSMALL 10005
1384#define ST_SERVERFAULT 10006
1385#define ST_BADTYPE 10007
1386#define ST_JUKEBOX 10008
1387#define ST_NOTMOUNTED 10009
1388#define ST_MAINTMODE 10010
1389#define ST_STALEACL 10011
1390
1391/*
1392 * On writes how does the client want the data written.
1393 */
1394
1395#define CACHE_CSTABLE 1
1396#define CACHE_UNSTABLE 2
1397
1398/*
25985edc 1399 * Lets the client know at which level the data was committed on
1da177e4
LT
1400 * a write request
1401 */
1402
1403#define CMFILE_SYNCH_NVRAM 1
1404#define CMDATA_SYNCH_NVRAM 2
1405#define CMFILE_SYNCH 3
1406#define CMDATA_SYNCH 4
1407#define CMUNSTABLE 5
1408
85d22bbf
MR
1409#define RIO_TYPE_WRITE 0x0000
1410#define RIO_TYPE_READ 0x0001
1411#define RIO_SUREWRITE 0x0008
1412
1413#define RIO2_IO_TYPE 0x0003
1414#define RIO2_IO_TYPE_WRITE 0x0000
1415#define RIO2_IO_TYPE_READ 0x0001
1416#define RIO2_IO_TYPE_VERIFY 0x0002
1417#define RIO2_IO_ERROR 0x0004
1418#define RIO2_IO_SUREWRITE 0x0008
1419#define RIO2_SGL_CONFORMANT 0x0010
1420#define RIO2_SG_FORMAT 0xF000
1421#define RIO2_SG_FORMAT_ARC 0x0000
1422#define RIO2_SG_FORMAT_SRL 0x1000
1423#define RIO2_SG_FORMAT_IEEE1212 0x2000
1424
1da177e4
LT
1425struct aac_read
1426{
8ce3eca4
SM
1427 __le32 command;
1428 __le32 cid;
1429 __le32 block;
1430 __le32 count;
1da177e4
LT
1431 struct sgmap sg; // Must be last in struct because it is variable
1432};
1433
1434struct aac_read64
1435{
8ce3eca4
SM
1436 __le32 command;
1437 __le16 cid;
1438 __le16 sector_count;
1439 __le32 block;
56b58712
MH
1440 __le16 pad;
1441 __le16 flags;
1da177e4
LT
1442 struct sgmap64 sg; // Must be last in struct because it is variable
1443};
1444
1445struct aac_read_reply
1446{
8ce3eca4
SM
1447 __le32 status;
1448 __le32 count;
1da177e4
LT
1449};
1450
1451struct aac_write
1452{
56b58712 1453 __le32 command;
8ce3eca4
SM
1454 __le32 cid;
1455 __le32 block;
1456 __le32 count;
1457 __le32 stable; // Not used
1da177e4
LT
1458 struct sgmap sg; // Must be last in struct because it is variable
1459};
1460
1461struct aac_write64
1462{
8ce3eca4
SM
1463 __le32 command;
1464 __le16 cid;
1465 __le16 sector_count;
1466 __le32 block;
56b58712
MH
1467 __le16 pad;
1468 __le16 flags;
1da177e4
LT
1469 struct sgmap64 sg; // Must be last in struct because it is variable
1470};
1471struct aac_write_reply
1472{
56b58712 1473 __le32 status;
8ce3eca4 1474 __le32 count;
56b58712 1475 __le32 committed;
1da177e4
LT
1476};
1477
0e68c003
MH
1478struct aac_raw_io
1479{
1480 __le32 block[2];
1481 __le32 count;
1482 __le16 cid;
1483 __le16 flags; /* 00 W, 01 R */
1484 __le16 bpTotal; /* reserved for F/W use */
1485 __le16 bpComplete; /* reserved for F/W use */
1486 struct sgmapraw sg;
1487};
1488
85d22bbf
MR
1489struct aac_raw_io2 {
1490 __le32 blockLow;
1491 __le32 blockHigh;
1492 __le32 byteCount;
1493 __le16 cid;
1494 __le16 flags; /* RIO2 flags */
1495 __le32 sgeFirstSize; /* size of first sge el. */
1496 __le32 sgeNominalSize; /* size of 2nd sge el. (if conformant) */
1497 u8 sgeCnt; /* only 8 bits required */
1498 u8 bpTotal; /* reserved for F/W use */
1499 u8 bpComplete; /* reserved for F/W use */
1500 u8 sgeFirstIndex; /* reserved for F/W use */
1501 u8 unused[4];
1502 struct sge_ieee1212 sge[1];
1503};
1504
1da177e4
LT
1505#define CT_FLUSH_CACHE 129
1506struct aac_synchronize {
56b58712
MH
1507 __le32 command; /* VM_ContainerConfig */
1508 __le32 type; /* CT_FLUSH_CACHE */
1509 __le32 cid;
1510 __le32 parm1;
1511 __le32 parm2;
1512 __le32 parm3;
1513 __le32 parm4;
1514 __le32 count; /* sizeof(((struct aac_synchronize_reply *)NULL)->data) */
1da177e4
LT
1515};
1516
1517struct aac_synchronize_reply {
56b58712
MH
1518 __le32 dummy0;
1519 __le32 dummy1;
1520 __le32 status; /* CT_OK */
1521 __le32 parm1;
1522 __le32 parm2;
1523 __le32 parm3;
1524 __le32 parm4;
1525 __le32 parm5;
1da177e4
LT
1526 u8 data[16];
1527};
1528
655d722c
MS
1529#define CT_POWER_MANAGEMENT 245
1530#define CT_PM_START_UNIT 2
1531#define CT_PM_STOP_UNIT 3
1532#define CT_PM_UNIT_IMMEDIATE 1
1533struct aac_power_management {
1534 __le32 command; /* VM_ContainerConfig */
1535 __le32 type; /* CT_POWER_MANAGEMENT */
1536 __le32 sub; /* CT_PM_* */
1537 __le32 cid;
1538 __le32 parm; /* CT_PM_sub_* */
1539};
1540
29c97684
SM
1541#define CT_PAUSE_IO 65
1542#define CT_RELEASE_IO 66
1543struct aac_pause {
1544 __le32 command; /* VM_ContainerConfig */
1545 __le32 type; /* CT_PAUSE_IO */
1546 __le32 timeout; /* 10ms ticks */
1547 __le32 min;
1548 __le32 noRescan;
1549 __le32 parm3;
1550 __le32 parm4;
1551 __le32 count; /* sizeof(((struct aac_pause_reply *)NULL)->data) */
1552};
1553
1da177e4 1554struct aac_srb
56b58712
MH
1555{
1556 __le32 function;
1557 __le32 channel;
1558 __le32 id;
1559 __le32 lun;
1560 __le32 timeout;
1561 __le32 flags;
1562 __le32 count; // Data xfer size
1563 __le32 retry_limit;
1564 __le32 cdb_size;
1565 u8 cdb[16];
1566 struct sgmap sg;
1567};
1568
1569/*
0e68c003 1570 * This and associated data structs are used by the
56b58712
MH
1571 * ioctl caller and are in cpu order.
1572 */
1573struct user_aac_srb
1da177e4
LT
1574{
1575 u32 function;
1576 u32 channel;
1577 u32 id;
1578 u32 lun;
1579 u32 timeout;
1580 u32 flags;
1581 u32 count; // Data xfer size
1582 u32 retry_limit;
1583 u32 cdb_size;
1584 u8 cdb[16];
56b58712 1585 struct user_sgmap sg;
1da177e4
LT
1586};
1587
1da177e4
LT
1588#define AAC_SENSE_BUFFERSIZE 30
1589
1590struct aac_srb_reply
1591{
56b58712
MH
1592 __le32 status;
1593 __le32 srb_status;
1594 __le32 scsi_status;
1595 __le32 data_xfer_length;
1596 __le32 sense_data_size;
1da177e4
LT
1597 u8 sense_data[AAC_SENSE_BUFFERSIZE]; // Can this be SCSI_SENSE_BUFFERSIZE
1598};
1599/*
1600 * SRB Flags
1601 */
1602#define SRB_NoDataXfer 0x0000
1603#define SRB_DisableDisconnect 0x0004
1604#define SRB_DisableSynchTransfer 0x0008
8ce3eca4 1605#define SRB_BypassFrozenQueue 0x0010
1da177e4
LT
1606#define SRB_DisableAutosense 0x0020
1607#define SRB_DataIn 0x0040
8ce3eca4 1608#define SRB_DataOut 0x0080
1da177e4
LT
1609
1610/*
1611 * SRB Functions - set in aac_srb->function
1612 */
1613#define SRBF_ExecuteScsi 0x0000
1614#define SRBF_ClaimDevice 0x0001
1615#define SRBF_IO_Control 0x0002
1616#define SRBF_ReceiveEvent 0x0003
1617#define SRBF_ReleaseQueue 0x0004
1618#define SRBF_AttachDevice 0x0005
1619#define SRBF_ReleaseDevice 0x0006
1620#define SRBF_Shutdown 0x0007
1621#define SRBF_Flush 0x0008
1622#define SRBF_AbortCommand 0x0010
1623#define SRBF_ReleaseRecovery 0x0011
1624#define SRBF_ResetBus 0x0012
1625#define SRBF_ResetDevice 0x0013
1626#define SRBF_TerminateIO 0x0014
1627#define SRBF_FlushQueue 0x0015
1628#define SRBF_RemoveDevice 0x0016
1629#define SRBF_DomainValidation 0x0017
1630
8ce3eca4 1631/*
1da177e4
LT
1632 * SRB SCSI Status - set in aac_srb->scsi_status
1633 */
1634#define SRB_STATUS_PENDING 0x00
1635#define SRB_STATUS_SUCCESS 0x01
1636#define SRB_STATUS_ABORTED 0x02
1637#define SRB_STATUS_ABORT_FAILED 0x03
1638#define SRB_STATUS_ERROR 0x04
1639#define SRB_STATUS_BUSY 0x05
1640#define SRB_STATUS_INVALID_REQUEST 0x06
1641#define SRB_STATUS_INVALID_PATH_ID 0x07
1642#define SRB_STATUS_NO_DEVICE 0x08
1643#define SRB_STATUS_TIMEOUT 0x09
1644#define SRB_STATUS_SELECTION_TIMEOUT 0x0A
1645#define SRB_STATUS_COMMAND_TIMEOUT 0x0B
1646#define SRB_STATUS_MESSAGE_REJECTED 0x0D
1647#define SRB_STATUS_BUS_RESET 0x0E
1648#define SRB_STATUS_PARITY_ERROR 0x0F
1649#define SRB_STATUS_REQUEST_SENSE_FAILED 0x10
1650#define SRB_STATUS_NO_HBA 0x11
1651#define SRB_STATUS_DATA_OVERRUN 0x12
1652#define SRB_STATUS_UNEXPECTED_BUS_FREE 0x13
1653#define SRB_STATUS_PHASE_SEQUENCE_FAILURE 0x14
1654#define SRB_STATUS_BAD_SRB_BLOCK_LENGTH 0x15
1655#define SRB_STATUS_REQUEST_FLUSHED 0x16
1656#define SRB_STATUS_DELAYED_RETRY 0x17
1657#define SRB_STATUS_INVALID_LUN 0x20
1658#define SRB_STATUS_INVALID_TARGET_ID 0x21
1659#define SRB_STATUS_BAD_FUNCTION 0x22
1660#define SRB_STATUS_ERROR_RECOVERY 0x23
1661#define SRB_STATUS_NOT_STARTED 0x24
1662#define SRB_STATUS_NOT_IN_USE 0x30
1663#define SRB_STATUS_FORCE_ABORT 0x31
1664#define SRB_STATUS_DOMAIN_VALIDATION_FAIL 0x32
1665
1666/*
1667 * Object-Server / Volume-Manager Dispatch Classes
1668 */
1669
1670#define VM_Null 0
1671#define VM_NameServe 1
1672#define VM_ContainerConfig 2
1673#define VM_Ioctl 3
1674#define VM_FilesystemIoctl 4
1675#define VM_CloseAll 5
1676#define VM_CtBlockRead 6
1677#define VM_CtBlockWrite 7
1678#define VM_SliceBlockRead 8 /* raw access to configured "storage objects" */
1679#define VM_SliceBlockWrite 9
1680#define VM_DriveBlockRead 10 /* raw access to physical devices */
1681#define VM_DriveBlockWrite 11
1682#define VM_EnclosureMgt 12 /* enclosure management */
1683#define VM_Unused 13 /* used to be diskset management */
1684#define VM_CtBlockVerify 14
1685#define VM_CtPerf 15 /* performance test */
1686#define VM_CtBlockRead64 16
1687#define VM_CtBlockWrite64 17
1688#define VM_CtBlockVerify64 18
1689#define VM_CtHostRead64 19
1690#define VM_CtHostWrite64 20
7a8cf29d
MH
1691#define VM_DrvErrTblLog 21
1692#define VM_NameServe64 22
b836439f 1693#define VM_NameServeAllBlk 30
1da177e4 1694
7a8cf29d 1695#define MAX_VMCOMMAND_NUM 23 /* used for sizing stats array - leave last */
1da177e4
LT
1696
1697/*
1698 * Descriptive information (eg, vital stats)
1699 * that a content manager might report. The
1700 * FileArray filesystem component is one example
1701 * of a content manager. Raw mode might be
1702 * another.
1703 */
1704
1705struct aac_fsinfo {
56b58712
MH
1706 __le32 fsTotalSize; /* Consumed by fs, incl. metadata */
1707 __le32 fsBlockSize;
1708 __le32 fsFragSize;
1709 __le32 fsMaxExtendSize;
1710 __le32 fsSpaceUnits;
1711 __le32 fsMaxNumFiles;
1712 __le32 fsNumFreeFiles;
1713 __le32 fsInodeDensity;
1da177e4
LT
1714}; /* valid iff ObjType == FT_FILESYS && !(ContentState & FSCS_NOTCLEAN) */
1715
b836439f
MR
1716struct aac_blockdevinfo {
1717 __le32 block_size;
1718};
1719
1da177e4 1720union aac_contentinfo {
b836439f
MR
1721 struct aac_fsinfo filesys;
1722 struct aac_blockdevinfo bdevinfo;
1da177e4
LT
1723};
1724
1725/*
1726 * Query for Container Configuration Status
1727 */
1728
1729#define CT_GET_CONFIG_STATUS 147
1730struct aac_get_config_status {
56b58712
MH
1731 __le32 command; /* VM_ContainerConfig */
1732 __le32 type; /* CT_GET_CONFIG_STATUS */
1733 __le32 parm1;
1734 __le32 parm2;
1735 __le32 parm3;
1736 __le32 parm4;
1737 __le32 parm5;
1738 __le32 count; /* sizeof(((struct aac_get_config_status_resp *)NULL)->data) */
1da177e4
LT
1739};
1740
1741#define CFACT_CONTINUE 0
1742#define CFACT_PAUSE 1
1743#define CFACT_ABORT 2
1744struct aac_get_config_status_resp {
56b58712
MH
1745 __le32 response; /* ST_OK */
1746 __le32 dummy0;
1747 __le32 status; /* CT_OK */
1748 __le32 parm1;
1749 __le32 parm2;
1750 __le32 parm3;
1751 __le32 parm4;
1752 __le32 parm5;
1da177e4 1753 struct {
56b58712
MH
1754 __le32 action; /* CFACT_CONTINUE, CFACT_PAUSE or CFACT_ABORT */
1755 __le16 flags;
1756 __le16 count;
1da177e4
LT
1757 } data;
1758};
1759
1760/*
1761 * Accept the configuration as-is
1762 */
1763
1764#define CT_COMMIT_CONFIG 152
1765
1766struct aac_commit_config {
56b58712
MH
1767 __le32 command; /* VM_ContainerConfig */
1768 __le32 type; /* CT_COMMIT_CONFIG */
1da177e4
LT
1769};
1770
1771/*
7c00ffa3 1772 * Query for Container Configuration Status
1da177e4
LT
1773 */
1774
1775#define CT_GET_CONTAINER_COUNT 4
1776struct aac_get_container_count {
56b58712
MH
1777 __le32 command; /* VM_ContainerConfig */
1778 __le32 type; /* CT_GET_CONTAINER_COUNT */
1da177e4
LT
1779};
1780
1781struct aac_get_container_count_resp {
56b58712
MH
1782 __le32 response; /* ST_OK */
1783 __le32 dummy0;
1784 __le32 MaxContainers;
1785 __le32 ContainerSwitchEntries;
1786 __le32 MaxPartitions;
a7129a54 1787 __le32 MaxSimpleVolumes;
1da177e4
LT
1788};
1789
1790
1791/*
1792 * Query for "mountable" objects, ie, objects that are typically
1793 * associated with a drive letter on the client (host) side.
1794 */
1795
1796struct aac_mntent {
8ce3eca4 1797 __le32 oid;
56b58712
MH
1798 u8 name[16]; /* if applicable */
1799 struct creation_info create_info; /* if applicable */
1800 __le32 capacity;
8ce3eca4
SM
1801 __le32 vol; /* substrate structure */
1802 __le32 obj; /* FT_FILESYS, etc. */
1803 __le32 state; /* unready for mounting,
56b58712 1804 readonly, etc. */
8ce3eca4 1805 union aac_contentinfo fileinfo; /* Info specific to content
56b58712 1806 manager (eg, filesystem) */
8ce3eca4 1807 __le32 altoid; /* != oid <==> snapshot or
56b58712 1808 broken mirror exists */
7a8cf29d 1809 __le32 capacityhigh;
1da177e4
LT
1810};
1811
3a4fa0a2 1812#define FSCS_NOTCLEAN 0x0001 /* fsck is necessary before mounting */
1da177e4
LT
1813#define FSCS_READONLY 0x0002 /* possible result of broken mirror */
1814#define FSCS_HIDDEN 0x0004 /* should be ignored - set during a clear */
655d722c 1815#define FSCS_NOT_READY 0x0008 /* Array spinning up to fulfil request */
1da177e4
LT
1816
1817struct aac_query_mount {
56b58712
MH
1818 __le32 command;
1819 __le32 type;
1820 __le32 count;
1da177e4
LT
1821};
1822
1823struct aac_mount {
56b58712 1824 __le32 status;
8ce3eca4 1825 __le32 type; /* should be same as that requested */
56b58712 1826 __le32 count;
1da177e4
LT
1827 struct aac_mntent mnt[1];
1828};
1829
1830#define CT_READ_NAME 130
1831struct aac_get_name {
56b58712
MH
1832 __le32 command; /* VM_ContainerConfig */
1833 __le32 type; /* CT_READ_NAME */
1834 __le32 cid;
1835 __le32 parm1;
1836 __le32 parm2;
1837 __le32 parm3;
1838 __le32 parm4;
1839 __le32 count; /* sizeof(((struct aac_get_name_resp *)NULL)->data) */
1da177e4
LT
1840};
1841
1da177e4 1842struct aac_get_name_resp {
56b58712
MH
1843 __le32 dummy0;
1844 __le32 dummy1;
1845 __le32 status; /* CT_OK */
1846 __le32 parm1;
1847 __le32 parm2;
1848 __le32 parm3;
1849 __le32 parm4;
1850 __le32 parm5;
1da177e4
LT
1851 u8 data[16];
1852};
1853
88e2f98e
SM
1854#define CT_CID_TO_32BITS_UID 165
1855struct aac_get_serial {
1856 __le32 command; /* VM_ContainerConfig */
1857 __le32 type; /* CT_CID_TO_32BITS_UID */
1858 __le32 cid;
1859};
1860
1861struct aac_get_serial_resp {
1862 __le32 dummy0;
1863 __le32 dummy1;
1864 __le32 status; /* CT_OK */
1865 __le32 uid;
1866};
1867
1da177e4
LT
1868/*
1869 * The following command is sent to shut down each container.
1870 */
1871
1872struct aac_close {
56b58712
MH
1873 __le32 command;
1874 __le32 cid;
1da177e4
LT
1875};
1876
1877struct aac_query_disk
1878{
1879 s32 cnum;
1880 s32 bus;
1881 s32 id;
1882 s32 lun;
1883 u32 valid;
1884 u32 locked;
1885 u32 deleted;
1886 s32 instance;
1887 s8 name[10];
1888 u32 unmapped;
1889};
1890
1891struct aac_delete_disk {
1892 u32 disknum;
1893 u32 cnum;
1894};
8ce3eca4 1895
1da177e4
LT
1896struct fib_ioctl
1897{
1898 u32 fibctx;
1899 s32 wait;
1900 char __user *fib;
1901};
1902
1903struct revision
1904{
9f30a323 1905 u32 compat;
c7f47602
MH
1906 __le32 version;
1907 __le32 build;
1da177e4 1908};
8ce3eca4 1909
c7f47602 1910
1da177e4 1911/*
8ce3eca4 1912 * Ugly - non Linux like ioctl coding for back compat.
1da177e4
LT
1913 */
1914
1915#define CTL_CODE(function, method) ( \
1916 (4<< 16) | ((function) << 2) | (method) \
1917)
1918
1919/*
8ce3eca4 1920 * Define the method codes for how buffers are passed for I/O and FS
1da177e4
LT
1921 * controls
1922 */
1923
1924#define METHOD_BUFFERED 0
1925#define METHOD_NEITHER 3
1926
1927/*
1928 * Filesystem ioctls
1929 */
1930
8ce3eca4
SM
1931#define FSACTL_SENDFIB CTL_CODE(2050, METHOD_BUFFERED)
1932#define FSACTL_SEND_RAW_SRB CTL_CODE(2067, METHOD_BUFFERED)
1da177e4
LT
1933#define FSACTL_DELETE_DISK 0x163
1934#define FSACTL_QUERY_DISK 0x173
1935#define FSACTL_OPEN_GET_ADAPTER_FIB CTL_CODE(2100, METHOD_BUFFERED)
1936#define FSACTL_GET_NEXT_ADAPTER_FIB CTL_CODE(2101, METHOD_BUFFERED)
1937#define FSACTL_CLOSE_GET_ADAPTER_FIB CTL_CODE(2102, METHOD_BUFFERED)
1938#define FSACTL_MINIPORT_REV_CHECK CTL_CODE(2107, METHOD_BUFFERED)
8ce3eca4 1939#define FSACTL_GET_PCI_INFO CTL_CODE(2119, METHOD_BUFFERED)
1da177e4
LT
1940#define FSACTL_FORCE_DELETE_DISK CTL_CODE(2120, METHOD_NEITHER)
1941#define FSACTL_GET_CONTAINERS 2131
7c00ffa3 1942#define FSACTL_SEND_LARGE_FIB CTL_CODE(2138, METHOD_BUFFERED)
1da177e4
LT
1943
1944
1945struct aac_common
1946{
1947 /*
8ce3eca4 1948 * If this value is set to 1 then interrupt moderation will occur
1da177e4
LT
1949 * in the base commuication support.
1950 */
1951 u32 irq_mod;
1952 u32 peak_fibs;
1953 u32 zero_fibs;
1954 u32 fib_timeouts;
1955 /*
1956 * Statistical counters in debug mode
1957 */
1958#ifdef DBG
1959 u32 FibsSent;
1960 u32 FibRecved;
1961 u32 NoResponseSent;
1962 u32 NoResponseRecved;
1963 u32 AsyncSent;
1964 u32 AsyncRecved;
1965 u32 NormalSent;
1966 u32 NormalRecved;
1967#endif
1968};
1969
1970extern struct aac_common aac_config;
1971
1972
1973/*
1974 * The following macro is used when sending and receiving FIBs. It is
1975 * only used for debugging.
1976 */
8ce3eca4 1977
1da177e4
LT
1978#ifdef DBG
1979#define FIB_COUNTER_INCREMENT(counter) (counter)++
1980#else
8ce3eca4 1981#define FIB_COUNTER_INCREMENT(counter)
1da177e4
LT
1982#endif
1983
1984/*
1985 * Adapter direct commands
1986 * Monitor/Kernel API
1987 */
1988
1989#define BREAKPOINT_REQUEST 0x00000004
1990#define INIT_STRUCT_BASE_ADDRESS 0x00000005
1991#define READ_PERMANENT_PARAMETERS 0x0000000a
1992#define WRITE_PERMANENT_PARAMETERS 0x0000000b
1993#define HOST_CRASHING 0x0000000d
1994#define SEND_SYNCHRONOUS_FIB 0x0000000c
1995#define COMMAND_POST_RESULTS 0x00000014
1996#define GET_ADAPTER_PROPERTIES 0x00000019
1997#define GET_DRIVER_BUFFER_PROPERTIES 0x00000023
1998#define RCV_TEMP_READINGS 0x00000025
1999#define GET_COMM_PREFERRED_SETTINGS 0x00000026
2000#define IOP_RESET 0x00001000
8c23cd74 2001#define IOP_RESET_ALWAYS 0x00001001
1da177e4
LT
2002#define RE_INIT_ADAPTER 0x000000ee
2003
2004/*
2005 * Adapter Status Register
2006 *
2007 * Phase Staus mailbox is 32bits:
2008 * <31:16> = Phase Status
2009 * <15:0> = Phase
2010 *
2011 * The adapter reports is present state through the phase. Only
2012 * a single phase should be ever be set. Each phase can have multiple
8ce3eca4
SM
2013 * phase status bits to provide more detailed information about the
2014 * state of the board. Care should be taken to ensure that any phase
1da177e4
LT
2015 * status bits that are set when changing the phase are also valid
2016 * for the new phase or be cleared out. Adapter software (monitor,
8ce3eca4 2017 * iflash, kernel) is responsible for properly maintining the phase
1da177e4 2018 * status mailbox when it is running.
1da177e4 2019 *
8ce3eca4
SM
2020 * MONKER_API Phases
2021 *
2022 * Phases are bit oriented. It is NOT valid to have multiple bits set
2023 */
1da177e4
LT
2024
2025#define SELF_TEST_FAILED 0x00000004
2026#define MONITOR_PANIC 0x00000020
2027#define KERNEL_UP_AND_RUNNING 0x00000080
2028#define KERNEL_PANIC 0x00000100
2c10cd43
MR
2029#define FLASH_UPD_PENDING 0x00002000
2030#define FLASH_UPD_SUCCESS 0x00004000
2031#define FLASH_UPD_FAILED 0x00008000
2032#define FWUPD_TIMEOUT (5 * 60)
1da177e4
LT
2033
2034/*
2035 * Doorbell bit defines
2036 */
2037
2038#define DoorBellSyncCmdAvailable (1<<0) /* Host -> Adapter */
2039#define DoorBellPrintfDone (1<<5) /* Host -> Adapter */
2040#define DoorBellAdapterNormCmdReady (1<<1) /* Adapter -> Host */
2041#define DoorBellAdapterNormRespReady (1<<2) /* Adapter -> Host */
2042#define DoorBellAdapterNormCmdNotFull (1<<3) /* Adapter -> Host */
2043#define DoorBellAdapterNormRespNotFull (1<<4) /* Adapter -> Host */
2044#define DoorBellPrintfReady (1<<5) /* Adapter -> Host */
e8b12f0f
MR
2045#define DoorBellAifPending (1<<6) /* Adapter -> Host */
2046
2047/* PMC specific outbound doorbell bits */
2048#define PmDoorBellResponseSent (1<<1) /* Adapter -> Host */
1da177e4
LT
2049
2050/*
2051 * For FIB communication, we need all of the following things
2052 * to send back to the user.
2053 */
8ce3eca4
SM
2054
2055#define AifCmdEventNotify 1 /* Notify of event */
1da177e4
LT
2056#define AifEnConfigChange 3 /* Adapter configuration change */
2057#define AifEnContainerChange 4 /* Container configuration change */
2058#define AifEnDeviceFailure 5 /* SCSI device failed */
0995ad38
SM
2059#define AifEnEnclosureManagement 13 /* EM_DRIVE_* */
2060#define EM_DRIVE_INSERTION 31
2061#define EM_DRIVE_REMOVAL 32
46154a02
MR
2062#define EM_SES_DRIVE_INSERTION 33
2063#define EM_SES_DRIVE_REMOVAL 26
95e852e1 2064#define AifEnBatteryEvent 14 /* Change in Battery State */
1da177e4
LT
2065#define AifEnAddContainer 15 /* A new array was created */
2066#define AifEnDeleteContainer 16 /* A container was deleted */
2067#define AifEnExpEvent 23 /* Firmware Event Log */
2068#define AifExeFirmwarePanic 3 /* Firmware Event Panic */
2069#define AifHighPriority 3 /* Highest Priority Event */
cb1042f2
SM
2070#define AifEnAddJBOD 30 /* JBOD created */
2071#define AifEnDeleteJBOD 31 /* JBOD deleted */
1da177e4 2072
9cb62fa2
RAR
2073#define AifBuManagerEvent 42 /* Bu management*/
2074#define AifBuCacheDataLoss 10
2075#define AifBuCacheDataRecover 11
2076
1da177e4
LT
2077#define AifCmdJobProgress 2 /* Progress report */
2078#define AifJobCtrZero 101 /* Array Zero progress */
2079#define AifJobStsSuccess 1 /* Job completes */
131256cf 2080#define AifJobStsRunning 102 /* Job running */
1da177e4
LT
2081#define AifCmdAPIReport 3 /* Report from other user of API */
2082#define AifCmdDriverNotify 4 /* Notify host driver of event */
2083#define AifDenMorphComplete 200 /* A morph operation completed */
2084#define AifDenVolumeExtendComplete 201 /* A volume extend completed */
2085#define AifReqJobList 100 /* Gets back complete job list */
2086#define AifReqJobsForCtr 101 /* Gets back jobs for specific container */
8ce3eca4
SM
2087#define AifReqJobsForScsi 102 /* Gets back jobs for specific SCSI device */
2088#define AifReqJobReport 103 /* Gets back a specific job report or list of them */
1da177e4
LT
2089#define AifReqTerminateJob 104 /* Terminates job */
2090#define AifReqSuspendJob 105 /* Suspends a job */
8ce3eca4 2091#define AifReqResumeJob 106 /* Resumes a job */
1da177e4
LT
2092#define AifReqSendAPIReport 107 /* API generic report requests */
2093#define AifReqAPIJobStart 108 /* Start a job from the API */
2094#define AifReqAPIJobUpdate 109 /* Update a job report from the API */
2095#define AifReqAPIJobFinish 110 /* Finish a job from the API */
2096
e8b12f0f
MR
2097/* PMC NEW COMM: Request the event data */
2098#define AifReqEvent 200
2099
dab04b01
MR
2100/* RAW device deleted */
2101#define AifRawDeviceRemove 203
2102
1da177e4
LT
2103/*
2104 * Adapter Initiated FIB command structures. Start with the adapter
2105 * initiated FIBs that really come from the adapter, and get responded
2106 * to by the host.
2107 */
2108
2109struct aac_aifcmd {
56b58712
MH
2110 __le32 command; /* Tell host what type of notify this is */
2111 __le32 seqnum; /* To allow ordering of reports (if necessary) */
1da177e4
LT
2112 u8 data[1]; /* Undefined length (from kernel viewpoint) */
2113};
2114
2115/**
8ce3eca4
SM
2116 * Convert capacity to cylinders
2117 * accounting for the fact capacity could be a 64 bit value
1da177e4
LT
2118 *
2119 */
c835e372 2120static inline unsigned int cap_to_cyls(sector_t capacity, unsigned divisor)
1da177e4
LT
2121{
2122 sector_div(capacity, divisor);
c835e372 2123 return capacity;
1da177e4
LT
2124}
2125
77d644d4
MH
2126/* SCp.phase values */
2127#define AAC_OWNER_MIDLEVEL 0x101
2128#define AAC_OWNER_LOWLEVEL 0x102
2129#define AAC_OWNER_ERROR_HANDLER 0x103
2130#define AAC_OWNER_FIRMWARE 0x106
1da177e4 2131
8b1462e0
MR
2132int aac_acquire_irq(struct aac_dev *dev);
2133void aac_free_irq(struct aac_dev *dev);
1da177e4 2134const char *aac_driverinfo(struct Scsi_Host *);
3f4ce057 2135void aac_fib_vector_assign(struct aac_dev *dev);
bfb35aa8 2136struct fib *aac_fib_alloc(struct aac_dev *dev);
6bf3b630 2137struct fib *aac_fib_alloc_tag(struct aac_dev *dev, struct scsi_cmnd *scmd);
bfb35aa8
MH
2138int aac_fib_setup(struct aac_dev *dev);
2139void aac_fib_map_free(struct aac_dev *dev);
2140void aac_fib_free(struct fib * context);
2141void aac_fib_init(struct fib * context);
1da177e4 2142void aac_printf(struct aac_dev *dev, u32 val);
bfb35aa8 2143int aac_fib_send(u16 command, struct fib * context, unsigned long size, int priority, int wait, int reply, fib_callback callback, void *ctxt);
1da177e4
LT
2144int aac_consumer_get(struct aac_dev * dev, struct aac_queue * q, struct aac_entry **entry);
2145void aac_consumer_free(struct aac_dev * dev, struct aac_queue * q, u32 qnum);
bfb35aa8 2146int aac_fib_complete(struct fib * context);
a8166a52 2147#define fib_data(fibctx) ((void *)(fibctx)->hw_fib_va->data)
1da177e4 2148struct aac_dev *aac_init_adapter(struct aac_dev *dev);
495c0217 2149void aac_src_access_devreg(struct aac_dev *dev, int mode);
8c867b25 2150int aac_get_config_status(struct aac_dev *dev, int commit_flag);
1da177e4
LT
2151int aac_get_containers(struct aac_dev *dev);
2152int aac_scsi_cmd(struct scsi_cmnd *cmd);
2153int aac_dev_ioctl(struct aac_dev *dev, int cmd, void __user *arg);
24f02e1d 2154#ifndef shost_to_class
ee959b00 2155#define shost_to_class(shost) &shost->shost_dev
24f02e1d 2156#endif
ee959b00 2157ssize_t aac_get_serial_number(struct device *dev, char *buf);
1da177e4
LT
2158int aac_do_ioctl(struct aac_dev * dev, int cmd, void __user *arg);
2159int aac_rx_init(struct aac_dev *dev);
2160int aac_rkt_init(struct aac_dev *dev);
239eab19 2161int aac_nark_init(struct aac_dev *dev);
1da177e4 2162int aac_sa_init(struct aac_dev *dev);
e8b12f0f 2163int aac_src_init(struct aac_dev *dev);
11604612 2164int aac_srcv_init(struct aac_dev *dev);
28713324 2165int aac_queue_get(struct aac_dev * dev, u32 * index, u32 qid, struct hw_fib * hw_fib, int wait, struct fib * fibptr, unsigned long *nonotify);
de665f28 2166void aac_define_int_mode(struct aac_dev *dev);
1da177e4
LT
2167unsigned int aac_response_normal(struct aac_queue * q);
2168unsigned int aac_command_normal(struct aac_queue * q);
e8b12f0f
MR
2169unsigned int aac_intr_normal(struct aac_dev *dev, u32 Index,
2170 int isAif, int isFastResponse,
2171 struct hw_fib *aif_fib);
29c97684 2172int aac_reset_adapter(struct aac_dev * dev, int forced);
8c867b25 2173int aac_check_health(struct aac_dev * dev);
fe27381d 2174int aac_command_thread(void *data);
1da177e4 2175int aac_close_fib_context(struct aac_dev * dev, struct aac_fib_context *fibctx);
bfb35aa8 2176int aac_fib_adapter_complete(struct fib * fibptr, unsigned short size);
1da177e4
LT
2177struct aac_driver_ident* aac_get_driver_ident(int devtype);
2178int aac_get_adapter_info(struct aac_dev* dev);
2179int aac_send_shutdown(struct aac_dev *dev);
bfb35aa8 2180int aac_probe_container(struct aac_dev *dev, int cid);
9695a25d
AB
2181int _aac_rx_init(struct aac_dev *dev);
2182int aac_rx_select_comm(struct aac_dev *dev, int comm);
2ab01efd 2183int aac_rx_deliver_producer(struct fib * fib);
17eaacee 2184char * get_container_type(unsigned type);
7c00ffa3
MH
2185extern int numacb;
2186extern int acbsize;
c7f47602 2187extern char aac_driver_version[];
404d9a90
MH
2188extern int startup_timeout;
2189extern int aif_timeout;
9695a25d 2190extern int expose_physicals;
1208bab5 2191extern int aac_reset_devices;
8ef22247 2192extern int aac_msi;
1208bab5 2193extern int aac_commit;
29c97684
SM
2194extern int update_interval;
2195extern int check_interval;
87f3bda3 2196extern int aac_check_reset;