]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/scsi/hisi_sas/hisi_sas.h
scsi: hisi_sas: service interrupt ITCT_CLR interrupt in v2 hw
[mirror_ubuntu-bionic-kernel.git] / drivers / scsi / hisi_sas / hisi_sas.h
CommitLineData
e8899fad
JG
1/*
2 * Copyright (c) 2015 Linaro Ltd.
3 * Copyright (c) 2015 Hisilicon Limited.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 */
11
12#ifndef _HISI_SAS_H_
13#define _HISI_SAS_H_
14
4d558c77 15#include <linux/acpi.h>
3bc45af8 16#include <linux/clk.h>
e8899fad
JG
17#include <linux/dmapool.h>
18#include <linux/mfd/syscon.h>
19#include <linux/module.h>
20#include <linux/of_address.h>
11b75249 21#include <linux/pci.h>
e8899fad 22#include <linux/platform_device.h>
4d558c77 23#include <linux/property.h>
e8899fad 24#include <linux/regmap.h>
6f2ff1a1 25#include <scsi/sas_ata.h>
e8899fad
JG
26#include <scsi/libsas.h>
27
6328d903 28#define DRV_VERSION "v1.6"
e8899fad 29
7eb7869f 30#define HISI_SAS_MAX_PHYS 9
6be6de18
JG
31#define HISI_SAS_MAX_QUEUES 32
32#define HISI_SAS_QUEUE_SLOTS 512
5560e9fb 33#define HISI_SAS_MAX_ITCT_ENTRIES 2048
7eb7869f 34#define HISI_SAS_MAX_DEVICES HISI_SAS_MAX_ITCT_ENTRIES
06ec0fb9 35#define HISI_SAS_RESET_BIT 0
917d3bda 36#define HISI_SAS_REJECT_CMD_BIT 1
7eb7869f 37
f557e32c
XT
38#define HISI_SAS_STATUS_BUF_SZ (sizeof(struct hisi_sas_status_buffer))
39#define HISI_SAS_COMMAND_TABLE_SZ (sizeof(union hisi_sas_command_table))
40
41#define hisi_sas_status_buf_addr(buf) \
42 (buf + offsetof(struct hisi_sas_slot_buf_table, status_buffer))
43#define hisi_sas_status_buf_addr_mem(slot) hisi_sas_status_buf_addr(slot->buf)
44#define hisi_sas_status_buf_addr_dma(slot) \
45 hisi_sas_status_buf_addr(slot->buf_dma)
46
47#define hisi_sas_cmd_hdr_addr(buf) \
48 (buf + offsetof(struct hisi_sas_slot_buf_table, command_header))
49#define hisi_sas_cmd_hdr_addr_mem(slot) hisi_sas_cmd_hdr_addr(slot->buf)
50#define hisi_sas_cmd_hdr_addr_dma(slot) hisi_sas_cmd_hdr_addr(slot->buf_dma)
51
52#define hisi_sas_sge_addr(buf) \
53 (buf + offsetof(struct hisi_sas_slot_buf_table, sge_page))
54#define hisi_sas_sge_addr_mem(slot) hisi_sas_sge_addr(slot->buf)
55#define hisi_sas_sge_addr_dma(slot) hisi_sas_sge_addr(slot->buf_dma)
6be6de18 56
42e7a693 57#define HISI_SAS_MAX_SSP_RESP_SZ (sizeof(struct ssp_frame_hdr) + 1024)
66ee999b 58#define HISI_SAS_MAX_SMP_RESP_SZ 1028
6f2ff1a1 59#define HISI_SAS_MAX_STP_RESP_SZ 28
42e7a693 60
98bf39fc
JG
61#define DEV_IS_EXPANDER(type) \
62 ((type == SAS_EDGE_EXPANDER_DEVICE) || \
63 (type == SAS_FANOUT_EXPANDER_DEVICE))
64
6c7bb8a1
XC
65#define HISI_SAS_SATA_PROTOCOL_NONDATA 0x1
66#define HISI_SAS_SATA_PROTOCOL_PIO 0x2
67#define HISI_SAS_SATA_PROTOCOL_DMA 0x4
68#define HISI_SAS_SATA_PROTOCOL_FPDMA 0x8
69#define HISI_SAS_SATA_PROTOCOL_ATAPI 0x10
70
abda97c2 71struct hisi_hba;
af740dbe 72
07d78592
JG
73enum {
74 PORT_TYPE_SAS = (1U << 1),
75 PORT_TYPE_SATA = (1U << 0),
76};
77
af740dbe
JG
78enum dev_status {
79 HISI_SAS_DEV_NORMAL,
80 HISI_SAS_DEV_EH,
81};
abda97c2 82
441c2740
JG
83enum {
84 HISI_SAS_INT_ABT_CMD = 0,
85 HISI_SAS_INT_ABT_DEV = 1,
86};
87
abda97c2
JG
88enum hisi_sas_dev_type {
89 HISI_SAS_DEV_TYPE_STP = 0,
90 HISI_SAS_DEV_TYPE_SSP,
91 HISI_SAS_DEV_TYPE_SATA,
92};
93
2b383351
JG
94struct hisi_sas_hw_error {
95 u32 irq_msk;
96 u32 msk;
97 int shift;
98 const char *msg;
99 int reg;
100};
101
7eb7869f 102struct hisi_sas_phy {
976867e6
JG
103 struct hisi_hba *hisi_hba;
104 struct hisi_sas_port *port;
7eb7869f 105 struct asd_sas_phy sas_phy;
976867e6
JG
106 struct sas_identify identify;
107 struct timer_list timer;
66139921 108 struct work_struct phyup_ws;
976867e6 109 u64 port_id; /* from hw */
5d74242e 110 u64 dev_sas_addr;
976867e6
JG
111 u64 frame_rcvd_size;
112 u8 frame_rcvd[32];
113 u8 phy_attached;
114 u8 reserved[3];
d0ef10c9 115 u32 phy_type;
976867e6
JG
116 enum sas_linkrate minimum_linkrate;
117 enum sas_linkrate maximum_linkrate;
7eb7869f
JG
118};
119
120struct hisi_sas_port {
121 struct asd_sas_port sas_port;
976867e6
JG
122 u8 port_attached;
123 u8 id; /* from hw */
7eb7869f
JG
124};
125
9101a079
JG
126struct hisi_sas_cq {
127 struct hisi_hba *hisi_hba;
d177c408 128 struct tasklet_struct tasklet;
e6c346f3 129 int rd_point;
9101a079
JG
130 int id;
131};
132
4fde02ad
JG
133struct hisi_sas_dq {
134 struct hisi_hba *hisi_hba;
b1a49412
XC
135 struct hisi_sas_slot *slot_prep;
136 spinlock_t lock;
4fde02ad
JG
137 int wr_point;
138 int id;
139};
140
af740dbe 141struct hisi_sas_device {
abda97c2
JG
142 struct hisi_hba *hisi_hba;
143 struct domain_device *sas_device;
640acc9a 144 struct completion *completion;
b1a49412 145 struct hisi_sas_dq *dq;
ad604832 146 struct list_head list;
abda97c2 147 u64 attached_phy;
f696cc32 148 atomic64_t running_req;
ad604832
JG
149 enum sas_device_type dev_type;
150 int device_id;
32ccba52 151 int sata_idx;
ad604832 152 u8 dev_status;
af740dbe
JG
153};
154
6be6de18 155struct hisi_sas_slot {
42e7a693
JG
156 struct list_head entry;
157 struct sas_task *task;
158 struct hisi_sas_port *port;
159 u64 n_elem;
160 int dlvry_queue;
161 int dlvry_queue_slot;
27a3f229
JG
162 int cmplt_queue;
163 int cmplt_queue_slot;
42e7a693 164 int idx;
cac9b2a2 165 int abort;
f557e32c
XT
166 void *buf;
167 dma_addr_t buf_dma;
42e7a693
JG
168 void *cmd_hdr;
169 dma_addr_t cmd_hdr_dma;
cac9b2a2 170 struct work_struct abort_slot;
0844a3ff 171 struct timer_list internal_abort_timer;
42e7a693
JG
172};
173
174struct hisi_sas_tmf_task {
175 u8 tmf;
176 u16 tag_of_task_to_be_managed;
6be6de18
JG
177};
178
7eb7869f 179struct hisi_sas_hw {
8ff1d571 180 int (*hw_init)(struct hisi_hba *hisi_hba);
abda97c2
JG
181 void (*setup_itct)(struct hisi_hba *hisi_hba,
182 struct hisi_sas_device *device);
685b6d6e
JG
183 int (*slot_index_alloc)(struct hisi_hba *hisi_hba, int *slot_idx,
184 struct domain_device *device);
185 struct hisi_sas_device *(*alloc_dev)(struct domain_device *device);
66139921 186 void (*sl_notify)(struct hisi_hba *hisi_hba, int phy_no);
b1a49412
XC
187 int (*get_free_slot)(struct hisi_hba *hisi_hba, struct hisi_sas_dq *dq);
188 void (*start_delivery)(struct hisi_sas_dq *dq);
42e7a693
JG
189 int (*prep_ssp)(struct hisi_hba *hisi_hba,
190 struct hisi_sas_slot *slot, int is_tmf,
191 struct hisi_sas_tmf_task *tmf);
66ee999b
JG
192 int (*prep_smp)(struct hisi_hba *hisi_hba,
193 struct hisi_sas_slot *slot);
6f2ff1a1
JG
194 int (*prep_stp)(struct hisi_hba *hisi_hba,
195 struct hisi_sas_slot *slot);
441c2740
JG
196 int (*prep_abort)(struct hisi_hba *hisi_hba,
197 struct hisi_sas_slot *slot,
198 int device_id, int abort_flag, int tag_to_abort);
27a3f229 199 int (*slot_complete)(struct hisi_hba *hisi_hba,
405314df 200 struct hisi_sas_slot *slot);
396b8044 201 void (*phys_init)(struct hisi_hba *hisi_hba);
e4189d53
JG
202 void (*phy_enable)(struct hisi_hba *hisi_hba, int phy_no);
203 void (*phy_disable)(struct hisi_hba *hisi_hba, int phy_no);
204 void (*phy_hard_reset)(struct hisi_hba *hisi_hba, int phy_no);
c52108c6 205 void (*get_events)(struct hisi_hba *hisi_hba, int phy_no);
2ae75787
XC
206 void (*phy_set_linkrate)(struct hisi_hba *hisi_hba, int phy_no,
207 struct sas_phy_linkrates *linkrates);
208 enum sas_linkrate (*phy_get_max_linkrate)(void);
27a3f229
JG
209 void (*free_device)(struct hisi_hba *hisi_hba,
210 struct hisi_sas_device *dev);
184a4635 211 int (*get_wideport_bitmap)(struct hisi_hba *hisi_hba, int port_id);
d30ff263
XC
212 void (*dereg_device)(struct hisi_hba *hisi_hba,
213 struct domain_device *device);
06ec0fb9 214 int (*soft_reset)(struct hisi_hba *hisi_hba);
917d3bda 215 u32 (*get_phys_state)(struct hisi_hba *hisi_hba);
a8d547bd 216 int max_command_entries;
6be6de18 217 int complete_hdr_size;
7eb7869f
JG
218};
219
220struct hisi_hba {
221 /* This must be the first element, used by SHOST_TO_SAS_HA */
222 struct sas_ha_struct *p;
223
11b75249
JG
224 struct platform_device *platform_dev;
225 struct pci_dev *pci_dev;
226 struct device *dev;
227
e26b2f40
JG
228 void __iomem *regs;
229 struct regmap *ctrl;
230 u32 ctrl_reset_reg;
231 u32 ctrl_reset_sts_reg;
232 u32 ctrl_clock_ena_reg;
3bc45af8 233 u32 refclk_frequency_mhz;
7eb7869f
JG
234 u8 sas_addr[SAS_ADDR_SIZE];
235
236 int n_phy;
fa42d80d 237 spinlock_t lock;
7eb7869f 238
fa42d80d 239 struct timer_list timer;
7e9080e1 240 struct workqueue_struct *wq;
257efd1f
JG
241
242 int slot_index_count;
243 unsigned long *slot_index_tags;
c7b9d369 244 unsigned long reject_stp_links_msk;
257efd1f 245
7eb7869f
JG
246 /* SCSI/SAS glue */
247 struct sas_ha_struct sha;
248 struct Scsi_Host *shost;
9101a079
JG
249
250 struct hisi_sas_cq cq[HISI_SAS_MAX_QUEUES];
4fde02ad 251 struct hisi_sas_dq dq[HISI_SAS_MAX_QUEUES];
7eb7869f
JG
252 struct hisi_sas_phy phy[HISI_SAS_MAX_PHYS];
253 struct hisi_sas_port port[HISI_SAS_MAX_PHYS];
e26b2f40
JG
254
255 int queue_count;
6be6de18 256
f557e32c 257 struct dma_pool *buffer_pool;
af740dbe 258 struct hisi_sas_device devices[HISI_SAS_MAX_DEVICES];
6be6de18
JG
259 struct hisi_sas_cmd_hdr *cmd_hdr[HISI_SAS_MAX_QUEUES];
260 dma_addr_t cmd_hdr_dma[HISI_SAS_MAX_QUEUES];
261 void *complete_hdr[HISI_SAS_MAX_QUEUES];
262 dma_addr_t complete_hdr_dma[HISI_SAS_MAX_QUEUES];
263 struct hisi_sas_initial_fis *initial_fis;
264 dma_addr_t initial_fis_dma;
265 struct hisi_sas_itct *itct;
266 dma_addr_t itct_dma;
267 struct hisi_sas_iost *iost;
268 dma_addr_t iost_dma;
269 struct hisi_sas_breakpoint *breakpoint;
270 dma_addr_t breakpoint_dma;
271 struct hisi_sas_breakpoint *sata_breakpoint;
272 dma_addr_t sata_breakpoint_dma;
273 struct hisi_sas_slot *slot_info;
06ec0fb9 274 unsigned long flags;
7eb7869f 275 const struct hisi_sas_hw *hw; /* Low level hw interface */
32ccba52 276 unsigned long sata_dev_bitmap[BITS_TO_LONGS(HISI_SAS_MAX_DEVICES)];
06ec0fb9 277 struct work_struct rst_work;
7eb7869f
JG
278};
279
c799d6bd
JG
280/* Generic HW DMA host memory structures */
281/* Delivery queue header */
282struct hisi_sas_cmd_hdr {
283 /* dw0 */
284 __le32 dw0;
285
286 /* dw1 */
287 __le32 dw1;
288
289 /* dw2 */
290 __le32 dw2;
291
292 /* dw3 */
293 __le32 transfer_tags;
294
295 /* dw4 */
296 __le32 data_transfer_len;
297
298 /* dw5 */
299 __le32 first_burst_num;
300
301 /* dw6 */
302 __le32 sg_len;
303
304 /* dw7 */
305 __le32 dw7;
306
307 /* dw8-9 */
308 __le64 cmd_table_addr;
309
310 /* dw10-11 */
311 __le64 sts_buffer_addr;
312
313 /* dw12-13 */
314 __le64 prd_table_addr;
315
316 /* dw14-15 */
317 __le64 dif_prd_table_addr;
318};
319
320struct hisi_sas_itct {
321 __le64 qw0;
322 __le64 sas_addr;
323 __le64 qw2;
324 __le64 qw3;
281e3bf6 325 __le64 qw4_15[12];
c799d6bd
JG
326};
327
328struct hisi_sas_iost {
329 __le64 qw0;
330 __le64 qw1;
331 __le64 qw2;
332 __le64 qw3;
333};
334
335struct hisi_sas_err_record {
8d1eee7d 336 u32 data[4];
c799d6bd
JG
337};
338
339struct hisi_sas_initial_fis {
340 struct hisi_sas_err_record err_record;
341 struct dev_to_host_fis fis;
342 u32 rsvd[3];
343};
344
345struct hisi_sas_breakpoint {
346 u8 data[128]; /*io128 byte*/
347};
348
349struct hisi_sas_sge {
350 __le64 addr;
351 __le32 page_ctrl_0;
352 __le32 page_ctrl_1;
353 __le32 data_len;
354 __le32 data_off;
355};
356
357struct hisi_sas_command_table_smp {
358 u8 bytes[44];
359};
360
361struct hisi_sas_command_table_stp {
362 struct host_to_dev_fis command_fis;
363 u8 dummy[12];
364 u8 atapi_cdb[ATAPI_CDB_LEN];
365};
366
65e8617f 367#define HISI_SAS_SGE_PAGE_CNT SG_CHUNK_SIZE
c799d6bd
JG
368struct hisi_sas_sge_page {
369 struct hisi_sas_sge sge[HISI_SAS_SGE_PAGE_CNT];
f557e32c 370} __aligned(16);
c799d6bd
JG
371
372struct hisi_sas_command_table_ssp {
373 struct ssp_frame_hdr hdr;
374 union {
375 struct {
376 struct ssp_command_iu task;
377 u32 prot[6];
378 };
379 struct ssp_tmf_iu ssp_task;
380 struct xfer_rdy_iu xfer_rdy;
381 struct ssp_response_iu ssp_res;
382 } u;
383};
384
385union hisi_sas_command_table {
386 struct hisi_sas_command_table_ssp ssp;
387 struct hisi_sas_command_table_smp smp;
388 struct hisi_sas_command_table_stp stp;
f557e32c
XT
389} __aligned(16);
390
391struct hisi_sas_status_buffer {
392 struct hisi_sas_err_record err;
393 u8 iu[1024];
394} __aligned(16);
395
396struct hisi_sas_slot_buf_table {
397 struct hisi_sas_status_buffer status_buffer;
398 union hisi_sas_command_table command_header;
399 struct hisi_sas_sge_page sge_page;
c799d6bd 400};
2e244f0f 401
e21fe3a5
JG
402extern struct scsi_transport_template *hisi_sas_stt;
403extern struct scsi_host_template *hisi_sas_sht;
404
405extern void hisi_sas_init_add(struct hisi_hba *hisi_hba);
406extern int hisi_sas_alloc(struct hisi_hba *hisi_hba, struct Scsi_Host *shost);
407extern void hisi_sas_free(struct hisi_hba *hisi_hba);
6c7bb8a1 408extern u8 hisi_sas_get_ata_protocol(u8 cmd, int direction);
2e244f0f 409extern struct hisi_sas_port *to_hisi_sas_port(struct asd_sas_port *sas_port);
75904077
XC
410extern void hisi_sas_sata_done(struct sas_task *task,
411 struct hisi_sas_slot *slot);
318913c6 412extern int hisi_sas_get_ncq_tag(struct sas_task *task, u32 *tag);
0fa24c19 413extern int hisi_sas_get_fw_info(struct hisi_hba *hisi_hba);
9fb10b54
JG
414extern int hisi_sas_probe(struct platform_device *pdev,
415 const struct hisi_sas_hw *ops);
416extern int hisi_sas_remove(struct platform_device *pdev);
c799d6bd 417
184a4635 418extern void hisi_sas_phy_down(struct hisi_hba *hisi_hba, int phy_no, int rdy);
27a3f229
JG
419extern void hisi_sas_slot_task_free(struct hisi_hba *hisi_hba,
420 struct sas_task *task,
421 struct hisi_sas_slot *slot);
06ec0fb9 422extern void hisi_sas_init_mem(struct hisi_hba *hisi_hba);
e8899fad 423#endif