]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/scsi/hpsa_cmd.h
hpsa: do not print ioaccel2 warning messages about unusual completions.
[mirror_ubuntu-bionic-kernel.git] / drivers / scsi / hpsa_cmd.h
CommitLineData
edd16368
SC
1/*
2 * Disk Array driver for HP Smart Array SAS controllers
51c35139 3 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
edd16368
SC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_CMD_H
22#define HPSA_CMD_H
23
24/* general boundary defintions */
25#define SENSEINFOBYTES 32 /* may vary between hbas */
d66ae08b 26#define SG_ENTRIES_IN_CMD 32 /* Max SG entries excluding chain blocks */
33a2ffce 27#define HPSA_SG_CHAIN 0x80000000
e1d9cbfa 28#define HPSA_SG_LAST 0x40000000
edd16368
SC
29#define MAXREPLYQS 256
30
31/* Command Status value */
32#define CMD_SUCCESS 0x0000
33#define CMD_TARGET_STATUS 0x0001
34#define CMD_DATA_UNDERRUN 0x0002
35#define CMD_DATA_OVERRUN 0x0003
36#define CMD_INVALID 0x0004
37#define CMD_PROTOCOL_ERR 0x0005
38#define CMD_HARDWARE_ERR 0x0006
39#define CMD_CONNECTION_LOST 0x0007
40#define CMD_ABORTED 0x0008
41#define CMD_ABORT_FAILED 0x0009
42#define CMD_UNSOLICITED_ABORT 0x000A
43#define CMD_TIMEOUT 0x000B
44#define CMD_UNABORTABLE 0x000C
9437ac43 45#define CMD_TMF_STATUS 0x000D
283b4a9b 46#define CMD_IOACCEL_DISABLED 0x000E
25163bd5
WS
47#define CMD_CTLR_LOCKUP 0xffff
48/* Note: CMD_CTLR_LOCKUP is not a value defined by the CISS spec
49 * it is a value defined by the driver that commands can be marked
50 * with when a controller lockup has been detected by the driver
51 */
283b4a9b 52
9437ac43
SC
53/* TMF function status values */
54#define CISS_TMF_COMPLETE 0x00
55#define CISS_TMF_INVALID_FRAME 0x02
56#define CISS_TMF_NOT_SUPPORTED 0x04
57#define CISS_TMF_FAILED 0x05
58#define CISS_TMF_SUCCESS 0x08
59#define CISS_TMF_WRONG_LUN 0x09
60#define CISS_TMF_OVERLAPPED_TAG 0x0a
edd16368
SC
61
62/* Unit Attentions ASC's as defined for the MSA2012sa */
63#define POWER_OR_RESET 0x29
64#define STATE_CHANGED 0x2a
65#define UNIT_ATTENTION_CLEARED 0x2f
66#define LUN_FAILED 0x3e
67#define REPORT_LUNS_CHANGED 0x3f
68
69/* Unit Attentions ASCQ's as defined for the MSA2012sa */
70
71 /* These ASCQ's defined for ASC = POWER_OR_RESET */
72#define POWER_ON_RESET 0x00
73#define POWER_ON_REBOOT 0x01
74#define SCSI_BUS_RESET 0x02
75#define MSA_TARGET_RESET 0x03
76#define CONTROLLER_FAILOVER 0x04
77#define TRANSCEIVER_SE 0x05
78#define TRANSCEIVER_LVD 0x06
79
80 /* These ASCQ's defined for ASC = STATE_CHANGED */
81#define RESERVATION_PREEMPTED 0x03
82#define ASYM_ACCESS_CHANGED 0x06
83#define LUN_CAPACITY_CHANGED 0x09
84
85/* transfer direction */
86#define XFER_NONE 0x00
87#define XFER_WRITE 0x01
88#define XFER_READ 0x02
89#define XFER_RSVD 0x03
90
91/* task attribute */
92#define ATTR_UNTAGGED 0x00
93#define ATTR_SIMPLE 0x04
94#define ATTR_HEADOFQUEUE 0x05
95#define ATTR_ORDERED 0x06
96#define ATTR_ACA 0x07
97
98/* cdb type */
54b6e9e9
ST
99#define TYPE_CMD 0x00
100#define TYPE_MSG 0x01
101#define TYPE_IOACCEL2_CMD 0x81 /* 0x81 is not used by hardware */
edd16368 102
75167d2c
SC
103/* Message Types */
104#define HPSA_TASK_MANAGEMENT 0x00
105#define HPSA_RESET 0x01
106#define HPSA_SCAN 0x02
107#define HPSA_NOOP 0x03
108
109#define HPSA_CTLR_RESET_TYPE 0x00
110#define HPSA_BUS_RESET_TYPE 0x01
111#define HPSA_TARGET_RESET_TYPE 0x03
112#define HPSA_LUN_RESET_TYPE 0x04
113#define HPSA_NEXUS_RESET_TYPE 0x05
114
115/* Task Management Functions */
116#define HPSA_TMF_ABORT_TASK 0x00
117#define HPSA_TMF_ABORT_TASK_SET 0x01
118#define HPSA_TMF_CLEAR_ACA 0x02
119#define HPSA_TMF_CLEAR_TASK_SET 0x03
120#define HPSA_TMF_QUERY_TASK 0x04
121#define HPSA_TMF_QUERY_TASK_SET 0x05
122#define HPSA_TMF_QUERY_ASYNCEVENT 0x06
123
124
125
edd16368
SC
126/* config space register offsets */
127#define CFG_VENDORID 0x00
128#define CFG_DEVICEID 0x02
129#define CFG_I2OBAR 0x10
130#define CFG_MEM1BAR 0x14
131
132/* i2o space register offsets */
133#define I2O_IBDB_SET 0x20
134#define I2O_IBDB_CLEAR 0x70
135#define I2O_INT_STATUS 0x30
136#define I2O_INT_MASK 0x34
137#define I2O_IBPOST_Q 0x40
138#define I2O_OBPOST_Q 0x44
139#define I2O_DMA1_CFG 0x214
140
141/* Configuration Table */
142#define CFGTBL_ChangeReq 0x00000001l
143#define CFGTBL_AccCmds 0x00000001l
1df8552a 144#define DOORBELL_CTLR_RESET 0x00000004l
cf0b08d0 145#define DOORBELL_CTLR_RESET2 0x00000020l
76438d08 146#define DOORBELL_CLEAR_EVENTS 0x00000040l
edd16368
SC
147
148#define CFGTBL_Trans_Simple 0x00000002l
303932fd 149#define CFGTBL_Trans_Performant 0x00000004l
e1f7de0c 150#define CFGTBL_Trans_io_accel1 0x00000080l
1f7cee8c 151#define CFGTBL_Trans_io_accel2 0x00000100l
960a30e7 152#define CFGTBL_Trans_use_short_tags 0x20000000l
254f796b 153#define CFGTBL_Trans_enable_directed_msix (1 << 30)
edd16368
SC
154
155#define CFGTBL_BusType_Ultra2 0x00000001l
156#define CFGTBL_BusType_Ultra3 0x00000002l
157#define CFGTBL_BusType_Fibre1G 0x00000100l
158#define CFGTBL_BusType_Fibre2G 0x00000200l
283b4a9b
SC
159
160/* VPD Inquiry types */
1b70150a 161#define HPSA_VPD_SUPPORTED_PAGES 0x00
283b4a9b
SC
162#define HPSA_VPD_LV_DEVICE_GEOMETRY 0xC1
163#define HPSA_VPD_LV_IOACCEL_STATUS 0xC2
9846590e 164#define HPSA_VPD_LV_STATUS 0xC3
1b70150a 165#define HPSA_VPD_HEADER_SZ 4
283b4a9b 166
9846590e 167/* Logical volume states */
67955ba3 168#define HPSA_VPD_LV_STATUS_UNSUPPORTED 0xff
9846590e
SC
169#define HPSA_LV_OK 0x0
170#define HPSA_LV_UNDERGOING_ERASE 0x0F
171#define HPSA_LV_UNDERGOING_RPI 0x12
172#define HPSA_LV_PENDING_RPI 0x13
173#define HPSA_LV_ENCRYPTED_NO_KEY 0x14
174#define HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER 0x15
175#define HPSA_LV_UNDERGOING_ENCRYPTION 0x16
176#define HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING 0x17
177#define HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER 0x18
178#define HPSA_LV_PENDING_ENCRYPTION 0x19
179#define HPSA_LV_PENDING_ENCRYPTION_REKEYING 0x1A
180
edd16368 181struct vals32 {
01a02ffc
SC
182 u32 lower;
183 u32 upper;
edd16368
SC
184};
185
186union u64bit {
187 struct vals32 val32;
01a02ffc 188 u64 val;
edd16368
SC
189};
190
191/* FIXME this is a per controller value (barf!) */
b7ec021f 192#define HPSA_MAX_LUN 1024
edd16368 193#define HPSA_MAX_PHYS_LUN 1024
aca4a520 194#define MAX_EXT_TARGETS 32
b7ec021f 195#define HPSA_MAX_DEVICES (HPSA_MAX_PHYS_LUN + HPSA_MAX_LUN + \
aca4a520 196 MAX_EXT_TARGETS + 1) /* + 1 is for the controller itself */
edd16368
SC
197
198/* SCSI-3 Commands */
199#pragma pack(1)
200
201#define HPSA_INQUIRY 0x12
202struct InquiryData {
01a02ffc 203 u8 data_byte[36];
edd16368
SC
204};
205
206#define HPSA_REPORT_LOG 0xc2 /* Report Logical LUNs */
207#define HPSA_REPORT_PHYS 0xc3 /* Report Physical LUNs */
a93aa1fe 208#define HPSA_REPORT_PHYS_EXTENDED 0x02
283b4a9b
SC
209#define HPSA_CISS_READ 0xc0 /* CISS Read */
210#define HPSA_GET_RAID_MAP 0xc8 /* CISS Get RAID Layout Map */
211
212#define RAID_MAP_MAX_ENTRIES 256
213
214struct raid_map_disk_data {
215 u32 ioaccel_handle; /**< Handle to access this disk via the
216 * I/O accelerator */
217 u8 xor_mult[2]; /**< XOR multipliers for this position,
218 * valid for data disks only */
219 u8 reserved[2];
220};
221
222struct raid_map_data {
2b08b3e9
DB
223 __le32 structure_size; /* Size of entire structure in bytes */
224 __le32 volume_blk_size; /* bytes / block in the volume */
225 __le64 volume_blk_cnt; /* logical blocks on the volume */
283b4a9b
SC
226 u8 phys_blk_shift; /* Shift factor to convert between
227 * units of logical blocks and physical
228 * disk blocks */
229 u8 parity_rotation_shift; /* Shift factor to convert between units
230 * of logical stripes and physical
231 * stripes */
2b08b3e9
DB
232 __le16 strip_size; /* blocks used on each disk / stripe */
233 __le64 disk_starting_blk; /* First disk block used in volume */
234 __le64 disk_blk_cnt; /* disk blocks used by volume / disk */
235 __le16 data_disks_per_row; /* data disk entries / row in the map */
236 __le16 metadata_disks_per_row;/* mirror/parity disk entries / row
283b4a9b 237 * in the map */
2b08b3e9
DB
238 __le16 row_cnt; /* rows in each layout map */
239 __le16 layout_map_count; /* layout maps (1 map per mirror/parity
283b4a9b 240 * group) */
2b08b3e9 241 __le16 flags; /* Bit 0 set if encryption enabled */
dd0e19f3 242#define RAID_MAP_FLAG_ENCRYPT_ON 0x01
2b08b3e9 243 __le16 dekindex; /* Data encryption key index. */
dd0e19f3 244 u8 reserved[16];
283b4a9b
SC
245 struct raid_map_disk_data data[RAID_MAP_MAX_ENTRIES];
246};
247
edd16368 248struct ReportLUNdata {
01a02ffc 249 u8 LUNListLength[4];
283b4a9b
SC
250 u8 extended_response_flag;
251 u8 reserved[3];
01a02ffc 252 u8 LUN[HPSA_MAX_LUN][8];
edd16368
SC
253};
254
d5b5d964
SC
255struct ext_report_lun_entry {
256 u8 lunid[8];
41ce4c35 257#define MASKED_DEVICE(x) ((x)[3] & 0xC0)
03383736
DB
258#define GET_BMIC_BUS(lunid) ((lunid)[7] & 0x3F)
259#define GET_BMIC_LEVEL_TWO_TARGET(lunid) ((lunid)[6])
260#define GET_BMIC_DRIVE_NUMBER(lunid) (((GET_BMIC_BUS((lunid)) - 1) << 8) + \
261 GET_BMIC_LEVEL_TWO_TARGET((lunid)))
d5b5d964
SC
262 u8 wwid[8];
263 u8 device_type;
264 u8 device_flags;
41ce4c35
SC
265#define NON_DISK_PHYS_DEV(x) ((x)[17] & 0x01)
266#define PHYS_IOACCEL(x) ((x)[17] & 0x08)
d5b5d964
SC
267 u8 lun_count; /* multi-lun device, how many luns */
268 u8 redundant_paths;
269 u32 ioaccel_handle; /* ioaccel1 only uses lower 16 bits */
270};
271
edd16368 272struct ReportExtendedLUNdata {
01a02ffc
SC
273 u8 LUNListLength[4];
274 u8 extended_response_flag;
275 u8 reserved[3];
92084715 276 struct ext_report_lun_entry LUN[HPSA_MAX_PHYS_LUN];
edd16368
SC
277};
278
279struct SenseSubsystem_info {
01a02ffc
SC
280 u8 reserved[36];
281 u8 portname[8];
282 u8 reserved1[1108];
edd16368
SC
283};
284
edd16368
SC
285/* BMIC commands */
286#define BMIC_READ 0x26
287#define BMIC_WRITE 0x27
288#define BMIC_CACHE_FLUSH 0xc2
289#define HPSA_CACHE_FLUSH 0x01 /* C2 was already being used by HPSA */
e85c5974 290#define BMIC_FLASH_FIRMWARE 0xF7
316b221a 291#define BMIC_SENSE_CONTROLLER_PARAMETERS 0x64
03383736 292#define BMIC_IDENTIFY_PHYSICAL_DEVICE 0x15
edd16368
SC
293
294/* Command List Structure */
295union SCSI3Addr {
296 struct {
01a02ffc
SC
297 u8 Dev;
298 u8 Bus:6;
299 u8 Mode:2; /* b00 */
edd16368
SC
300 } PeripDev;
301 struct {
01a02ffc
SC
302 u8 DevLSB;
303 u8 DevMSB:6;
304 u8 Mode:2; /* b01 */
edd16368
SC
305 } LogDev;
306 struct {
01a02ffc
SC
307 u8 Dev:5;
308 u8 Bus:3;
309 u8 Targ:6;
310 u8 Mode:2; /* b10 */
edd16368
SC
311 } LogUnit;
312};
313
314struct PhysDevAddr {
01a02ffc
SC
315 u32 TargetId:24;
316 u32 Bus:6;
317 u32 Mode:2;
edd16368
SC
318 /* 2 level target device addr */
319 union SCSI3Addr Target[2];
320};
321
322struct LogDevAddr {
01a02ffc
SC
323 u32 VolId:30;
324 u32 Mode:2;
325 u8 reserved[4];
edd16368
SC
326};
327
328union LUNAddr {
01a02ffc 329 u8 LunAddrBytes[8];
edd16368
SC
330 union SCSI3Addr SCSI3Lun[4];
331 struct PhysDevAddr PhysDev;
332 struct LogDevAddr LogDev;
333};
334
335struct CommandListHeader {
01a02ffc
SC
336 u8 ReplyQueue;
337 u8 SGList;
2b08b3e9
DB
338 __le16 SGTotal;
339 __le64 tag;
edd16368
SC
340 union LUNAddr LUN;
341};
342
343struct RequestBlock {
01a02ffc 344 u8 CDBLen;
a505b86f
SC
345 /*
346 * type_attr_dir:
347 * type: low 3 bits
348 * attr: middle 3 bits
349 * dir: high 2 bits
350 */
351 u8 type_attr_dir;
352#define TYPE_ATTR_DIR(t, a, d) ((((d) & 0x03) << 6) |\
353 (((a) & 0x07) << 3) |\
354 ((t) & 0x07))
355#define GET_TYPE(tad) ((tad) & 0x07)
356#define GET_ATTR(tad) (((tad) >> 3) & 0x07)
357#define GET_DIR(tad) (((tad) >> 6) & 0x03)
01a02ffc
SC
358 u16 Timeout;
359 u8 CDB[16];
edd16368
SC
360};
361
362struct ErrDescriptor {
2b08b3e9
DB
363 __le64 Addr;
364 __le32 Len;
edd16368
SC
365};
366
367struct SGDescriptor {
2b08b3e9
DB
368 __le64 Addr;
369 __le32 Len;
370 __le32 Ext;
edd16368
SC
371};
372
373union MoreErrInfo {
374 struct {
01a02ffc
SC
375 u8 Reserved[3];
376 u8 Type;
377 u32 ErrorInfo;
edd16368
SC
378 } Common_Info;
379 struct {
01a02ffc
SC
380 u8 Reserved[2];
381 u8 offense_size; /* size of offending entry */
382 u8 offense_num; /* byte # of offense 0-base */
383 u32 offense_value;
edd16368
SC
384 } Invalid_Cmd;
385};
386struct ErrorInfo {
01a02ffc
SC
387 u8 ScsiStatus;
388 u8 SenseLen;
389 u16 CommandStatus;
390 u32 ResidualCnt;
edd16368 391 union MoreErrInfo MoreErrInfo;
01a02ffc 392 u8 SenseInfo[SENSEINFOBYTES];
edd16368
SC
393};
394/* Command types */
395#define CMD_IOCTL_PEND 0x01
396#define CMD_SCSI 0x03
e1f7de0c 397#define CMD_IOACCEL1 0x04
b66cc250 398#define CMD_IOACCEL2 0x05
edd16368 399
f2405db8 400#define DIRECT_LOOKUP_SHIFT 4
d896f3f3 401#define DIRECT_LOOKUP_MASK (~((1 << DIRECT_LOOKUP_SHIFT) - 1))
303932fd
DB
402
403#define HPSA_ERROR_BIT 0x02
edd16368 404struct ctlr_info; /* defined in hpsa.h */
f2405db8
DB
405/* The size of this structure needs to be divisible by 128
406 * on all architectures. The low 4 bits of the addresses
303932fd
DB
407 * are used as follows:
408 *
409 * bit 0: to device, used to indicate "performant mode" command
410 * from device, indidcates error status.
411 * bit 1-3: to device, indicates block fetch table entry for
412 * reducing DMA in fetching commands from host memory.
edd16368 413 */
303932fd 414
35d697c4 415#define COMMANDLIST_ALIGNMENT 128
edd16368
SC
416struct CommandList {
417 struct CommandListHeader Header;
418 struct RequestBlock Request;
419 struct ErrDescriptor ErrDesc;
d66ae08b 420 struct SGDescriptor SG[SG_ENTRIES_IN_CMD];
edd16368 421 /* information associated with the command */
01a02ffc 422 u32 busaddr; /* physical addr of this record */
edd16368
SC
423 struct ErrorInfo *err_info; /* pointer to the allocated mem */
424 struct ctlr_info *h;
425 int cmd_type;
426 long cmdindex;
edd16368 427 struct completion *waiting;
7fa3030c 428 struct scsi_cmnd *scsi_cmd;
080ef1cc 429 struct work_struct work;
03383736
DB
430
431 /*
432 * For commands using either of the two "ioaccel" paths to
433 * bypass the RAID stack and go directly to the physical disk
434 * phys_disk is a pointer to the hpsa_scsi_dev_t to which the
435 * i/o is destined. We need to store that here because the command
436 * may potentially encounter TASK SET FULL and need to be resubmitted
437 * For "normal" i/o's not using the "ioaccel" paths, phys_disk is
438 * not used.
439 */
440 struct hpsa_scsi_dev_t *phys_disk;
360c73bd 441 atomic_t refcount; /* Must be last to avoid memset in hpsa_cmd_init() */
35d697c4 442} __aligned(COMMANDLIST_ALIGNMENT);
edd16368 443
e1f7de0c
MG
444/* Max S/G elements in I/O accelerator command */
445#define IOACCEL1_MAXSGENTRIES 24
b66cc250 446#define IOACCEL2_MAXSGENTRIES 28
e1f7de0c
MG
447
448/*
449 * Structure for I/O accelerator (mode 1) commands.
450 * Note that this structure must be 128-byte aligned in size.
451 */
35d697c4 452#define IOACCEL1_COMMANDLIST_ALIGNMENT 128
e1f7de0c 453struct io_accel1_cmd {
2b08b3e9 454 __le16 dev_handle; /* 0x00 - 0x01 */
e1f7de0c
MG
455 u8 reserved1; /* 0x02 */
456 u8 function; /* 0x03 */
457 u8 reserved2[8]; /* 0x04 - 0x0B */
458 u32 err_info; /* 0x0C - 0x0F */
459 u8 reserved3[2]; /* 0x10 - 0x11 */
460 u8 err_info_len; /* 0x12 */
461 u8 reserved4; /* 0x13 */
462 u8 sgl_offset; /* 0x14 */
463 u8 reserved5[7]; /* 0x15 - 0x1B */
2b08b3e9 464 __le32 transfer_len; /* 0x1C - 0x1F */
e1f7de0c 465 u8 reserved6[4]; /* 0x20 - 0x23 */
2b08b3e9 466 __le16 io_flags; /* 0x24 - 0x25 */
e1f7de0c
MG
467 u8 reserved7[14]; /* 0x26 - 0x33 */
468 u8 LUN[8]; /* 0x34 - 0x3B */
2b08b3e9 469 __le32 control; /* 0x3C - 0x3F */
e1f7de0c
MG
470 u8 CDB[16]; /* 0x40 - 0x4F */
471 u8 reserved8[16]; /* 0x50 - 0x5F */
2b08b3e9
DB
472 __le16 host_context_flags; /* 0x60 - 0x61 */
473 __le16 timeout_sec; /* 0x62 - 0x63 */
e1f7de0c
MG
474 u8 ReplyQueue; /* 0x64 */
475 u8 reserved9[3]; /* 0x65 - 0x67 */
2b08b3e9
DB
476 __le64 tag; /* 0x68 - 0x6F */
477 __le64 host_addr; /* 0x70 - 0x77 */
e1f7de0c
MG
478 u8 CISS_LUN[8]; /* 0x78 - 0x7F */
479 struct SGDescriptor SG[IOACCEL1_MAXSGENTRIES];
35d697c4 480} __aligned(IOACCEL1_COMMANDLIST_ALIGNMENT);
e1f7de0c
MG
481
482#define IOACCEL1_FUNCTION_SCSIIO 0x00
483#define IOACCEL1_SGLOFFSET 32
484
485#define IOACCEL1_IOFLAGS_IO_REQ 0x4000
486#define IOACCEL1_IOFLAGS_CDBLEN_MASK 0x001F
487#define IOACCEL1_IOFLAGS_CDBLEN_MAX 16
488
489#define IOACCEL1_CONTROL_NODATAXFER 0x00000000
490#define IOACCEL1_CONTROL_DATA_OUT 0x01000000
491#define IOACCEL1_CONTROL_DATA_IN 0x02000000
492#define IOACCEL1_CONTROL_TASKPRIO_MASK 0x00007800
493#define IOACCEL1_CONTROL_TASKPRIO_SHIFT 11
494#define IOACCEL1_CONTROL_SIMPLEQUEUE 0x00000000
495#define IOACCEL1_CONTROL_HEADOFQUEUE 0x00000100
496#define IOACCEL1_CONTROL_ORDEREDQUEUE 0x00000200
497#define IOACCEL1_CONTROL_ACA 0x00000400
498
499#define IOACCEL1_HCFLAGS_CISS_FORMAT 0x0013
500
501#define IOACCEL1_BUSADDR_CMDTYPE 0x00000060
502
b66cc250 503struct ioaccel2_sg_element {
2b08b3e9
DB
504 __le64 address;
505 __le32 length;
b66cc250
MM
506 u8 reserved[3];
507 u8 chain_indicator;
508#define IOACCEL2_CHAIN 0x80
509};
510
511/*
512 * SCSI Response Format structure for IO Accelerator Mode 2
513 */
514struct io_accel2_scsi_response {
515 u8 IU_type;
516#define IOACCEL2_IU_TYPE_SRF 0x60
517 u8 reserved1[3];
518 u8 req_id[4]; /* request identifier */
519 u8 reserved2[4];
520 u8 serv_response; /* service response */
521#define IOACCEL2_SERV_RESPONSE_COMPLETE 0x000
522#define IOACCEL2_SERV_RESPONSE_FAILURE 0x001
523#define IOACCEL2_SERV_RESPONSE_TMF_COMPLETE 0x002
524#define IOACCEL2_SERV_RESPONSE_TMF_SUCCESS 0x003
525#define IOACCEL2_SERV_RESPONSE_TMF_REJECTED 0x004
526#define IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN 0x005
527 u8 status; /* status */
528#define IOACCEL2_STATUS_SR_TASK_COMP_GOOD 0x00
529#define IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND 0x02
530#define IOACCEL2_STATUS_SR_TASK_COMP_BUSY 0x08
531#define IOACCEL2_STATUS_SR_TASK_COMP_RES_CON 0x18
532#define IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL 0x28
533#define IOACCEL2_STATUS_SR_TASK_COMP_ABORTED 0x40
c349775e 534#define IOACCEL2_STATUS_SR_IOACCEL_DISABLED 0x0E
c40820d5
JH
535#define IOACCEL2_STATUS_SR_IO_ERROR 0x01
536#define IOACCEL2_STATUS_SR_IO_ABORTED 0x02
537#define IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE 0x03
538#define IOACCEL2_STATUS_SR_INVALID_DEVICE 0x04
539#define IOACCEL2_STATUS_SR_UNDERRUN 0x51
540#define IOACCEL2_STATUS_SR_OVERRUN 0x75
b66cc250
MM
541 u8 data_present; /* low 2 bits */
542#define IOACCEL2_NO_DATAPRESENT 0x000
543#define IOACCEL2_RESPONSE_DATAPRESENT 0x001
544#define IOACCEL2_SENSE_DATA_PRESENT 0x002
545#define IOACCEL2_RESERVED 0x003
546 u8 sense_data_len; /* sense/response data length */
547 u8 resid_cnt[4]; /* residual count */
548 u8 sense_data_buff[32]; /* sense/response data buffer */
549};
550
b66cc250
MM
551/*
552 * Structure for I/O accelerator (mode 2 or m2) commands.
553 * Note that this structure must be 128-byte aligned in size.
554 */
35d697c4 555#define IOACCEL2_COMMANDLIST_ALIGNMENT 128
b66cc250
MM
556struct io_accel2_cmd {
557 u8 IU_type; /* IU Type */
dd0e19f3
ST
558 u8 direction; /* direction, memtype, and encryption */
559#define IOACCEL2_DIRECTION_MASK 0x03 /* bits 0,1: direction */
560#define IOACCEL2_DIRECTION_MEMTYPE_MASK 0x04 /* bit 2: memtype source/dest */
561 /* 0b=PCIe, 1b=DDR */
562#define IOACCEL2_DIRECTION_ENCRYPT_MASK 0x08 /* bit 3: encryption flag */
563 /* 0=off, 1=on */
b66cc250
MM
564 u8 reply_queue; /* Reply Queue ID */
565 u8 reserved1; /* Reserved */
2b08b3e9
DB
566 __le32 scsi_nexus; /* Device Handle */
567 __le32 Tag; /* cciss tag, lower 4 bytes only */
568 __le32 tweak_lower; /* Encryption tweak, lower 4 bytes */
b66cc250
MM
569 u8 cdb[16]; /* SCSI Command Descriptor Block */
570 u8 cciss_lun[8]; /* 8 byte SCSI address */
2b08b3e9 571 __le32 data_len; /* Total bytes to transfer */
b66cc250
MM
572 u8 cmd_priority_task_attr; /* priority and task attrs */
573#define IOACCEL2_PRIORITY_MASK 0x78
574#define IOACCEL2_ATTR_MASK 0x07
575 u8 sg_count; /* Number of sg elements */
2b08b3e9
DB
576 __le16 dekindex; /* Data encryption key index */
577 __le64 err_ptr; /* Error Pointer */
578 __le32 err_len; /* Error Length*/
579 __le32 tweak_upper; /* Encryption tweak, upper 4 bytes */
b66cc250
MM
580 struct ioaccel2_sg_element sg[IOACCEL2_MAXSGENTRIES];
581 struct io_accel2_scsi_response error_data;
35d697c4 582} __aligned(IOACCEL2_COMMANDLIST_ALIGNMENT);
b66cc250
MM
583
584/*
585 * defines for Mode 2 command struct
586 * FIXME: this can't be all I need mfm
587 */
588#define IOACCEL2_IU_TYPE 0x40
54b6e9e9 589#define IOACCEL2_IU_TMF_TYPE 0x41
b66cc250
MM
590#define IOACCEL2_DIR_NO_DATA 0x00
591#define IOACCEL2_DIR_DATA_IN 0x01
592#define IOACCEL2_DIR_DATA_OUT 0x02
593/*
594 * SCSI Task Management Request format for Accelerator Mode 2
595 */
596struct hpsa_tmf_struct {
597 u8 iu_type; /* Information Unit Type */
598 u8 reply_queue; /* Reply Queue ID */
599 u8 tmf; /* Task Management Function */
600 u8 reserved1; /* byte 3 Reserved */
601 u32 it_nexus; /* SCSI I-T Nexus */
602 u8 lun_id[8]; /* LUN ID for TMF request */
2b08b3e9
DB
603 __le64 tag; /* cciss tag associated w/ request */
604 __le64 abort_tag; /* cciss tag of SCSI cmd or TMF to abort */
605 __le64 error_ptr; /* Error Pointer */
606 __le32 error_len; /* Error Length */
b66cc250
MM
607};
608
edd16368
SC
609/* Configuration Table Structure */
610struct HostWrite {
2b08b3e9
DB
611 __le32 TransportRequest;
612 __le32 command_pool_addr_hi;
613 __le32 CoalIntDelay;
614 __le32 CoalIntCount;
edd16368
SC
615};
616
303932fd
DB
617#define SIMPLE_MODE 0x02
618#define PERFORMANT_MODE 0x04
619#define MEMQ_MODE 0x08
e1f7de0c 620#define IOACCEL_MODE_1 0x80
303932fd 621
283b4a9b
SC
622#define DRIVER_SUPPORT_UA_ENABLE 0x00000001
623
edd16368 624struct CfgTable {
2b08b3e9
DB
625 u8 Signature[4];
626 __le32 SpecValence;
627 __le32 TransportSupport;
628 __le32 TransportActive;
629 struct HostWrite HostWrite;
630 __le32 CmdsOutMax;
631 __le32 BusTypes;
632 __le32 TransMethodOffset;
633 u8 ServerName[16];
634 __le32 HeartBeat;
635 __le32 driver_support;
636#define ENABLE_SCSI_PREFETCH 0x100
637#define ENABLE_UNIT_ATTN 0x01
638 __le32 MaxScatterGatherElements;
639 __le32 MaxLogicalUnits;
640 __le32 MaxPhysicalDevices;
641 __le32 MaxPhysicalDrivesPerLogicalUnit;
642 __le32 MaxPerformantModeCommands;
643 __le32 MaxBlockFetch;
644 __le32 PowerConservationSupport;
645 __le32 PowerConservationEnable;
646 __le32 TMFSupportFlags;
75167d2c
SC
647 u8 TMFTagMask[8];
648 u8 reserved[0x78 - 0x70];
2b08b3e9
DB
649 __le32 misc_fw_support; /* offset 0x78 */
650#define MISC_FW_DOORBELL_RESET 0x02
651#define MISC_FW_DOORBELL_RESET2 0x010
652#define MISC_FW_RAID_OFFLOAD_BASIC 0x020
653#define MISC_FW_EVENT_NOTIFY 0x080
580ada3c 654 u8 driver_version[32];
2b08b3e9
DB
655 __le32 max_cached_write_size;
656 u8 driver_scratchpad[16];
657 __le32 max_error_info_length;
658 __le32 io_accel_max_embedded_sg_count;
659 __le32 io_accel_request_size_offset;
660 __le32 event_notify;
661#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE (1 << 30)
662#define HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE (1 << 31)
663 __le32 clear_event_notify;
303932fd
DB
664};
665
666#define NUM_BLOCKFETCH_ENTRIES 8
667struct TransTable_struct {
2b08b3e9
DB
668 __le32 BlockFetch[NUM_BLOCKFETCH_ENTRIES];
669 __le32 RepQSize;
670 __le32 RepQCount;
671 __le32 RepQCtrAddrLow32;
672 __le32 RepQCtrAddrHigh32;
f89439bc 673#define MAX_REPLY_QUEUES 64
254f796b 674 struct vals32 RepQAddr[MAX_REPLY_QUEUES];
edd16368
SC
675};
676
677struct hpsa_pci_info {
678 unsigned char bus;
679 unsigned char dev_fn;
680 unsigned short domain;
01a02ffc 681 u32 board_id;
edd16368
SC
682};
683
03383736
DB
684struct bmic_identify_physical_device {
685 u8 scsi_bus; /* SCSI Bus number on controller */
686 u8 scsi_id; /* SCSI ID on this bus */
687 __le16 block_size; /* sector size in bytes */
688 __le32 total_blocks; /* number for sectors on drive */
689 __le32 reserved_blocks; /* controller reserved (RIS) */
690 u8 model[40]; /* Physical Drive Model */
691 u8 serial_number[40]; /* Drive Serial Number */
692 u8 firmware_revision[8]; /* drive firmware revision */
693 u8 scsi_inquiry_bits; /* inquiry byte 7 bits */
694 u8 compaq_drive_stamp; /* 0 means drive not stamped */
695 u8 last_failure_reason;
696#define BMIC_LAST_FAILURE_TOO_SMALL_IN_LOAD_CONFIG 0x01
697#define BMIC_LAST_FAILURE_ERROR_ERASING_RIS 0x02
698#define BMIC_LAST_FAILURE_ERROR_SAVING_RIS 0x03
699#define BMIC_LAST_FAILURE_FAIL_DRIVE_COMMAND 0x04
700#define BMIC_LAST_FAILURE_MARK_BAD_FAILED 0x05
701#define BMIC_LAST_FAILURE_MARK_BAD_FAILED_IN_FINISH_REMAP 0x06
702#define BMIC_LAST_FAILURE_TIMEOUT 0x07
703#define BMIC_LAST_FAILURE_AUTOSENSE_FAILED 0x08
704#define BMIC_LAST_FAILURE_MEDIUM_ERROR_1 0x09
705#define BMIC_LAST_FAILURE_MEDIUM_ERROR_2 0x0a
706#define BMIC_LAST_FAILURE_NOT_READY_BAD_SENSE 0x0b
707#define BMIC_LAST_FAILURE_NOT_READY 0x0c
708#define BMIC_LAST_FAILURE_HARDWARE_ERROR 0x0d
709#define BMIC_LAST_FAILURE_ABORTED_COMMAND 0x0e
710#define BMIC_LAST_FAILURE_WRITE_PROTECTED 0x0f
711#define BMIC_LAST_FAILURE_SPIN_UP_FAILURE_IN_RECOVER 0x10
712#define BMIC_LAST_FAILURE_REBUILD_WRITE_ERROR 0x11
713#define BMIC_LAST_FAILURE_TOO_SMALL_IN_HOT_PLUG 0x12
714#define BMIC_LAST_FAILURE_BUS_RESET_RECOVERY_ABORTED 0x13
715#define BMIC_LAST_FAILURE_REMOVED_IN_HOT_PLUG 0x14
716#define BMIC_LAST_FAILURE_INIT_REQUEST_SENSE_FAILED 0x15
717#define BMIC_LAST_FAILURE_INIT_START_UNIT_FAILED 0x16
718#define BMIC_LAST_FAILURE_INQUIRY_FAILED 0x17
719#define BMIC_LAST_FAILURE_NON_DISK_DEVICE 0x18
720#define BMIC_LAST_FAILURE_READ_CAPACITY_FAILED 0x19
721#define BMIC_LAST_FAILURE_INVALID_BLOCK_SIZE 0x1a
722#define BMIC_LAST_FAILURE_HOT_PLUG_REQUEST_SENSE_FAILED 0x1b
723#define BMIC_LAST_FAILURE_HOT_PLUG_START_UNIT_FAILED 0x1c
724#define BMIC_LAST_FAILURE_WRITE_ERROR_AFTER_REMAP 0x1d
725#define BMIC_LAST_FAILURE_INIT_RESET_RECOVERY_ABORTED 0x1e
726#define BMIC_LAST_FAILURE_DEFERRED_WRITE_ERROR 0x1f
727#define BMIC_LAST_FAILURE_MISSING_IN_SAVE_RIS 0x20
728#define BMIC_LAST_FAILURE_WRONG_REPLACE 0x21
729#define BMIC_LAST_FAILURE_GDP_VPD_INQUIRY_FAILED 0x22
730#define BMIC_LAST_FAILURE_GDP_MODE_SENSE_FAILED 0x23
731#define BMIC_LAST_FAILURE_DRIVE_NOT_IN_48BIT_MODE 0x24
732#define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_HOT_PLUG 0x25
733#define BMIC_LAST_FAILURE_DRIVE_TYPE_MIX_IN_LOAD_CFG 0x26
734#define BMIC_LAST_FAILURE_PROTOCOL_ADAPTER_FAILED 0x27
735#define BMIC_LAST_FAILURE_FAULTY_ID_BAY_EMPTY 0x28
736#define BMIC_LAST_FAILURE_FAULTY_ID_BAY_OCCUPIED 0x29
737#define BMIC_LAST_FAILURE_FAULTY_ID_INVALID_BAY 0x2a
738#define BMIC_LAST_FAILURE_WRITE_RETRIES_FAILED 0x2b
739
740#define BMIC_LAST_FAILURE_SMART_ERROR_REPORTED 0x37
741#define BMIC_LAST_FAILURE_PHY_RESET_FAILED 0x38
742#define BMIC_LAST_FAILURE_ONLY_ONE_CTLR_CAN_SEE_DRIVE 0x40
743#define BMIC_LAST_FAILURE_KC_VOLUME_FAILED 0x41
744#define BMIC_LAST_FAILURE_UNEXPECTED_REPLACEMENT 0x42
745#define BMIC_LAST_FAILURE_OFFLINE_ERASE 0x80
746#define BMIC_LAST_FAILURE_OFFLINE_TOO_SMALL 0x81
747#define BMIC_LAST_FAILURE_OFFLINE_DRIVE_TYPE_MIX 0x82
748#define BMIC_LAST_FAILURE_OFFLINE_ERASE_COMPLETE 0x83
749
750 u8 flags;
751 u8 more_flags;
752 u8 scsi_lun; /* SCSI LUN for phys drive */
753 u8 yet_more_flags;
754 u8 even_more_flags;
755 __le32 spi_speed_rules;/* SPI Speed data:Ultra disable diagnose */
756 u8 phys_connector[2]; /* connector number on controller */
757 u8 phys_box_on_bus; /* phys enclosure this drive resides */
758 u8 phys_bay_in_box; /* phys drv bay this drive resides */
759 __le32 rpm; /* Drive rotational speed in rpm */
760 u8 device_type; /* type of drive */
761 u8 sata_version; /* only valid when drive_type is SATA */
762 __le64 big_total_block_count;
763 __le64 ris_starting_lba;
764 __le32 ris_size;
765 u8 wwid[20];
766 u8 controller_phy_map[32];
767 __le16 phy_count;
768 u8 phy_connected_dev_type[256];
769 u8 phy_to_drive_bay_num[256];
770 __le16 phy_to_attached_dev_index[256];
771 u8 box_index;
772 u8 reserved;
773 __le16 extra_physical_drive_flags;
774#define BMIC_PHYS_DRIVE_SUPPORTS_GAS_GAUGE(idphydrv) \
775 (idphydrv->extra_physical_drive_flags & (1 << 10))
776 u8 negotiated_link_rate[256];
777 u8 phy_to_phy_map[256];
778 u8 redundant_path_present_map;
779 u8 redundant_path_failure_map;
780 u8 active_path_number;
781 __le16 alternate_paths_phys_connector[8];
782 u8 alternate_paths_phys_box_on_port[8];
783 u8 multi_lun_device_lun_count;
784 u8 minimum_good_fw_revision[8];
785 u8 unique_inquiry_bytes[20];
786 u8 current_temperature_degreesC;
787 u8 temperature_threshold_degreesC;
788 u8 max_temperature_degreesC;
789 u8 logical_blocks_per_phys_block_exp; /* phyblocksize = 512*2^exp */
790 __le16 current_queue_depth_limit;
791 u8 switch_name[10];
792 __le16 switch_port;
793 u8 alternate_paths_switch_name[40];
794 u8 alternate_paths_switch_port[8];
795 __le16 power_on_hours; /* valid only if gas gauge supported */
796 __le16 percent_endurance_used; /* valid only if gas gauge supported. */
797#define BMIC_PHYS_DRIVE_SSD_WEAROUT(idphydrv) \
798 ((idphydrv->percent_endurance_used & 0x80) || \
799 (idphydrv->percent_endurance_used > 10000))
800 u8 drive_authentication;
801#define BMIC_PHYS_DRIVE_AUTHENTICATED(idphydrv) \
802 (idphydrv->drive_authentication == 0x80)
803 u8 smart_carrier_authentication;
804#define BMIC_SMART_CARRIER_AUTHENTICATION_SUPPORTED(idphydrv) \
805 (idphydrv->smart_carrier_authentication != 0x0)
806#define BMIC_SMART_CARRIER_AUTHENTICATED(idphydrv) \
807 (idphydrv->smart_carrier_authentication == 0x01)
808 u8 smart_carrier_app_fw_version;
809 u8 smart_carrier_bootloader_fw_version;
810 u8 encryption_key_name[64];
811 __le32 misc_drive_flags;
812 __le16 dek_index;
813 u8 padding[112];
814};
815
edd16368
SC
816#pragma pack()
817#endif /* HPSA_CMD_H */